blob: 81396cca2e6c19be3c4abf6dd2c532c4b9540123 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000055#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000057using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000058
Evan Chengb1712452010-01-27 06:25:16 +000059STATISTIC(NumTailCalls, "Number of tail calls");
60
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000061static cl::opt<bool> UseRegMask("x86-use-regmask",
62 cl::desc("Use register masks for x86 calls"));
63
Evan Cheng10e86422008-04-25 19:11:04 +000064// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000065static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000066 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000067
David Greenea5f26012011-02-07 19:36:54 +000068/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
69/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000070/// simple subregister reference. Idx is an index in the 128 bits we
71/// want. It need not be aligned to a 128-bit bounday. That makes
72/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl) {
77 EVT VT = Vec.getValueType();
78 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000079 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000080 int Factor = VT.getSizeInBits()/128;
81 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
82 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000083
84 // Extract from UNDEF is UNDEF.
85 if (Vec.getOpcode() == ISD::UNDEF)
86 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
87
88 if (isa<ConstantSDNode>(Idx)) {
89 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
90
91 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
92 // we can match to VEXTRACTF128.
93 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
94
95 // This is the index of the first element of the 128-bit chunk
96 // we want.
97 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
98 * ElemsPerChunk);
99
100 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000101 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
102 VecIdx);
103
104 return Result;
105 }
106
107 return SDValue();
108}
109
110/// Generate a DAG to put 128-bits into a vector > 128 bits. This
111/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000112/// simple superregister reference. Idx is an index in the 128 bits
113/// we want. It need not be aligned to a 128-bit bounday. That makes
114/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000115static SDValue Insert128BitVector(SDValue Result,
116 SDValue Vec,
117 SDValue Idx,
118 SelectionDAG &DAG,
119 DebugLoc dl) {
120 if (isa<ConstantSDNode>(Idx)) {
121 EVT VT = Vec.getValueType();
122 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
123
124 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000125 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000129 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000130
131 // This is the index of the first element of the 128-bit chunk
132 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000137 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139 return Result;
140 }
141
142 return SDValue();
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000146 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
147 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000148
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 if (is64Bit)
151 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000152 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000153 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000154
Evan Cheng203576a2011-07-20 19:50:42 +0000155 if (Subtarget->isTargetELF())
156 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000157 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000158 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000159 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000160}
161
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000162X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000163 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000164 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000165 X86ScalarSSEf64 = Subtarget->hasSSE2();
166 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000168
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000169 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000170 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000171
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000172 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000173 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
175 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000176 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000177 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
178 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000179
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 // For 64-bit since we have so many registers use the ILP scheduler, for
181 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000182 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000183 if (Subtarget->is64Bit())
184 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000185 else if (Subtarget->isAtom())
186 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 else
188 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000190
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000191 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 // Setup Windows compiler runtime calls.
193 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000194 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000195 setLibcallName(RTLIB::SREM_I64, "_allrem");
196 setLibcallName(RTLIB::UREM_I64, "_aullrem");
197 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000199 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000200 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000202 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
203 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000205 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
206 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 }
208
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000210 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 setUseUnderscoreSetJmp(false);
212 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000213 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 // MS runtime is weird: it exports _setjmp, but longjmp!
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(false);
217 } else {
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(true);
220 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000230
Scott Michelfdc40a02009-02-17 22:15:04 +0000231 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000233 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000235 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
237 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000238
239 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
248 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000252
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000256 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 // We have an algorithm for SSE2->double, and we turn this into a
258 // 64-bit FILD followed by conditional FADD for other targets.
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 // We have an algorithm for SSE2, and we turn this into a 64-bit
261 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
265 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
266 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
268 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000270 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // SSE has no i16 to fp conversion, only i32
272 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284
Dale Johannesen73328d12007-09-19 23:55:34 +0000285 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
286 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
288 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000289
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
291 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000295 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000297 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000299 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302 }
303
304 // Handle FP_TO_UINT by promoting the destination to a larger signed
305 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000313 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000314 // Since AVX is a superset of SSE3, only check for SSE here.
315 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chandler Carruth77821022011-12-24 12:12:34 +0000378 // Promote the i8 variants and force them on up to i32 which has a shorter
379 // encoding.
380 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
381 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
382 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000384 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000389 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000390 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
391 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
392 if (Subtarget->is64Bit())
393 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
394 }
Craig Topper37f21672011-10-11 06:44:02 +0000395
396 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000397 // When promoting the i8 variants, force them to i32 for a shorter
398 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000399 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000400 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
402 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
405 if (Subtarget->is64Bit())
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000407 } else {
408 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
414 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000415 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
417 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000418 }
419
Benjamin Kramer1292c222010-12-04 20:32:23 +0000420 if (Subtarget->hasPOPCNT()) {
421 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
422 } else {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
424 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
426 if (Subtarget->is64Bit())
427 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
428 }
429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
431 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000432
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000433 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000434 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000437 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
439 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
442 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000443 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
445 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000450 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000453
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000454 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
456 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
457 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000459 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
461 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000462 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000463 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
465 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
466 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
467 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000468 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000469 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000470 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
472 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000474 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000479
Craig Topper1accb7e2012-01-10 06:54:16 +0000480 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000482
Eric Christopher9a9d2752010-07-22 02:48:34 +0000483 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000484 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000485
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000486 // On X86 and X86-64, atomic operations are lowered to locked instructions.
487 // Locked instructions, in turn, have implicit fence semantics (all memory
488 // operations are flushed before issuing the locked instruction, and they
489 // are not buffered), so we can fold away the common pattern of
490 // fence-atomic-fence.
491 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000492
Mon P Wang63307c32008-05-05 19:05:59 +0000493 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000494 for (unsigned i = 0, e = 4; i != e; ++i) {
495 MVT VT = IntVTs[i];
496 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
497 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000498 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000499 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000500
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000501 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000502 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000510 }
511
Eli Friedman43f51ae2011-08-26 21:21:21 +0000512 if (Subtarget->hasCmpxchg16b()) {
513 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
514 }
515
Evan Cheng3c992d22006-03-07 02:02:57 +0000516 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000517 if (!Subtarget->isTargetDarwin() &&
518 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000519 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000521 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000522
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
524 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000527 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 setExceptionPointerRegister(X86::RAX);
529 setExceptionSelectorRegister(X86::RDX);
530 } else {
531 setExceptionPointerRegister(X86::EAX);
532 setExceptionSelectorRegister(X86::EDX);
533 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000536
Duncan Sands4a544a72011-09-06 13:37:06 +0000537 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
538 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000541
Nate Begemanacc398c2006-01-25 18:21:52 +0000542 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VASTART , MVT::Other, Custom);
544 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Custom);
547 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Expand);
550 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 }
Evan Chengae642192007-03-02 23:16:35 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
554 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000555
556 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000559 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
562 else
563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000565
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000566 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000567 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
570 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571
Evan Cheng223547a2006-01-31 22:28:30 +0000572 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::FABS , MVT::f64, Custom);
574 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000575
576 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FNEG , MVT::f64, Custom);
578 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000579
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
582 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000584 // Lower this to FGETSIGNx86 plus an AND.
585 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
586 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
587
Evan Chengd25e9e82006-02-02 00:28:23 +0000588 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FSIN , MVT::f64, Expand);
590 setOperationAction(ISD::FCOS , MVT::f64, Expand);
591 setOperationAction(ISD::FSIN , MVT::f32, Expand);
592 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000593
Chris Lattnera54aa942006-01-29 06:26:08 +0000594 // Expand FP immediates into loads from the stack, except for the special
595 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 addLegalFPImmediate(APFloat(+0.0)); // xorpd
597 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000598 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 // Use SSE for f32, x87 for f64.
600 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
602 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
612 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
614 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615
616 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f32, Expand);
618 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619
Nate Begemane1795842008-02-14 08:57:00 +0000620 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 addLegalFPImmediate(APFloat(+0.0f)); // xorps
622 addLegalFPImmediate(APFloat(+0.0)); // FLD0
623 addLegalFPImmediate(APFloat(+1.0)); // FLD1
624 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
625 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
626
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000627 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
629 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000633 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
635 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
638 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
639 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000641
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000642 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
644 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000645 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000646 addLegalFPImmediate(APFloat(+0.0)); // FLD0
647 addLegalFPImmediate(APFloat(+1.0)); // FLD1
648 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
649 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000650 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
651 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
652 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
653 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000654 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000655
Cameron Zwarich33390842011-07-08 21:39:21 +0000656 // We don't support FMA.
657 setOperationAction(ISD::FMA, MVT::f64, Expand);
658 setOperationAction(ISD::FMA, MVT::f32, Expand);
659
Dale Johannesen59a58732007-08-05 18:49:15 +0000660 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000661 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
663 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
664 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000666 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 addLegalFPImmediate(TmpFlt); // FLD0
668 TmpFlt.changeSign();
669 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000670
671 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 APFloat TmpFlt2(+1.0);
673 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
674 &ignored);
675 addLegalFPImmediate(TmpFlt2); // FLD1
676 TmpFlt2.changeSign();
677 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
678 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000680 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
682 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000684
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000685 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
686 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
687 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
688 setOperationAction(ISD::FRINT, MVT::f80, Expand);
689 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000690 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000691 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000692
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000693 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
695 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FLOG, MVT::f80, Expand);
699 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
701 setOperationAction(ISD::FEXP, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000703
Mon P Wangf007a8b2008-11-06 05:31:54 +0000704 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000705 // (for widening) or expand (for scalarization). Then we will selectively
706 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
708 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
709 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000725 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
726 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000741 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000750 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000760 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000761 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000765 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000766 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
767 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
768 setTruncStoreAction((MVT::SimpleValueType)VT,
769 (MVT::SimpleValueType)InnerVT, Expand);
770 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
771 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000773 }
774
Evan Chengc7ce29b2009-02-13 22:36:38 +0000775 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
776 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000777 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000778 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000780 }
781
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // MMX-sized vectors (other than x86mmx) are expected to be expanded
783 // into smaller operations.
784 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
785 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
786 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
787 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
788 setOperationAction(ISD::AND, MVT::v8i8, Expand);
789 setOperationAction(ISD::AND, MVT::v4i16, Expand);
790 setOperationAction(ISD::AND, MVT::v2i32, Expand);
791 setOperationAction(ISD::AND, MVT::v1i64, Expand);
792 setOperationAction(ISD::OR, MVT::v8i8, Expand);
793 setOperationAction(ISD::OR, MVT::v4i16, Expand);
794 setOperationAction(ISD::OR, MVT::v2i32, Expand);
795 setOperationAction(ISD::OR, MVT::v1i64, Expand);
796 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
797 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
798 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
799 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
805 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
806 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
807 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
808 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000809 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
810 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000813
Craig Topper1accb7e2012-01-10 06:54:16 +0000814 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
819 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
820 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
822 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
823 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
824 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
825 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
826 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
827 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000828 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
830
Craig Topper1accb7e2012-01-10 06:54:16 +0000831 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000833
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000834 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
835 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
837 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
842 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
843 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
844 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
845 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
846 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
847 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
848 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
849 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
850 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
851 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
853 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
854 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
856 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000857
Nadav Rotem354efd82011-09-18 14:57:03 +0000858 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000859 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
860 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
861 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000862
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000868
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
874
Evan Cheng2c3ae372006-04-12 21:21:57 +0000875 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
877 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000878 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000879 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000881 // Do not attempt to custom lower non-128-bit vectors
882 if (!VT.is128BitVector())
883 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR,
885 VT.getSimpleVT().SimpleTy, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
889 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000890 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000891
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
894 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
896 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
897 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000903
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000904 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
906 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000907 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000910 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000911 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000912
Owen Andersond6662ad2009-08-10 20:46:15 +0000913 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000923 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000926
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
929 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
930 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
931 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
934 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000935 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000936
Craig Topperd0a31172012-01-10 06:37:29 +0000937 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000938 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
939 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
941 setOperationAction(ISD::FRINT, MVT::f32, Legal);
942 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
943 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
944 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
945 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
946 setOperationAction(ISD::FRINT, MVT::f64, Legal);
947 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
948
Nate Begeman14d12ca2008-02-11 04:19:36 +0000949 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000952 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000957
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958 // i8 and i16 vectors are custom , because the source register and source
959 // source memory operand types are not the same width. f32 vectors are
960 // custom since the immediate controlling the insert encodes additional
961 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971
Pete Coopera77214a2011-11-14 19:38:42 +0000972 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000973 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000975 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 }
978 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000979
Craig Topper1accb7e2012-01-10 06:54:16 +0000980 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000981 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000988 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989
990 if (Subtarget->hasAVX2()) {
991 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
998 } else {
999 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1006 }
Nadav Rotem43012222011-05-11 08:12:09 +00001007 }
1008
Craig Topperd0a31172012-01-10 06:37:29 +00001009 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001010 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001012 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001013 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1014 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1022 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1039 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001040 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001056 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057
Duncan Sands28b77e92011-09-06 19:07:46 +00001058 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1059 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001062
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001063 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1064 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1066
Craig Topperaaa643c2011-11-09 07:28:55 +00001067 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1068 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001071
Craig Topperaaa643c2011-11-09 07:28:55 +00001072 if (Subtarget->hasAVX2()) {
1073 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1074 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1075 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1076 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001077
Craig Topperaaa643c2011-11-09 07:28:55 +00001078 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1079 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1080 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1081 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001082
Craig Topperaaa643c2011-11-09 07:28:55 +00001083 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1084 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1085 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001086 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001087
1088 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001089
1090 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1094 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1095
1096 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001097 } else {
1098 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1099 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1100 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1101 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1102
1103 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1104 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1105 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1106 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1107
1108 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1109 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1110 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1111 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001112
1113 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1117 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1118
1119 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001120 }
Craig Topper13894fa2011-08-24 06:14:18 +00001121
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001123 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1125 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1126 EVT VT = SVT;
1127
1128 // Extract subvector is special because the value type
1129 // (result) is 128-bit but the source is 256-bit wide.
1130 if (VT.is128BitVector())
1131 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1132
1133 // Do not attempt to custom lower other non-256-bit vectors
1134 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001135 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001136
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001137 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1138 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1139 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1140 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001141 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001142 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001143 }
1144
David Greene54d8eba2011-01-27 22:38:56 +00001145 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1147 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1148 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001149
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150 // Do not attempt to promote non-256-bit vectors
1151 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001152 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153
1154 setOperationAction(ISD::AND, SVT, Promote);
1155 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1156 setOperationAction(ISD::OR, SVT, Promote);
1157 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1158 setOperationAction(ISD::XOR, SVT, Promote);
1159 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::LOAD, SVT, Promote);
1161 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1162 setOperationAction(ISD::SELECT, SVT, Promote);
1163 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001164 }
David Greene9b9838d2009-06-29 16:47:10 +00001165 }
1166
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001167 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1168 // of this type with custom code.
1169 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1170 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001171 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1172 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001173 }
1174
Evan Cheng6be2c582006-04-05 23:38:46 +00001175 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001177
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001178
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1180 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001181 //
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // FIXME: We really should do custom legalization for addition and
1183 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1184 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001185 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1186 // Add/Sub/Mul with overflow operations are custom lowered.
1187 MVT VT = IntVTs[i];
1188 setOperationAction(ISD::SADDO, VT, Custom);
1189 setOperationAction(ISD::UADDO, VT, Custom);
1190 setOperationAction(ISD::SSUBO, VT, Custom);
1191 setOperationAction(ISD::USUBO, VT, Custom);
1192 setOperationAction(ISD::SMULO, VT, Custom);
1193 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001194 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001195
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001196 // There are no 8-bit 3-address imul/mul instructions
1197 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1198 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001199
Evan Chengd54f2d52009-03-31 19:38:51 +00001200 if (!Subtarget->is64Bit()) {
1201 // These libcalls are not available in 32-bit.
1202 setLibcallName(RTLIB::SHL_I128, 0);
1203 setLibcallName(RTLIB::SRL_I128, 0);
1204 setLibcallName(RTLIB::SRA_I128, 0);
1205 }
1206
Evan Cheng206ee9d2006-07-07 08:33:52 +00001207 // We have target-specific dag combine patterns for the following nodes:
1208 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001209 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001210 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001211 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001212 setTargetDAGCombine(ISD::SHL);
1213 setTargetDAGCombine(ISD::SRA);
1214 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001215 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001216 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001218 setTargetDAGCombine(ISD::FADD);
1219 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001221 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001222 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001223 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001224 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001225 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001226 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001227 if (Subtarget->is64Bit())
1228 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001229 if (Subtarget->hasBMI())
1230 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001231
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001232 computeRegisterProperties();
1233
Evan Cheng05219282011-01-06 06:52:41 +00001234 // On Darwin, -Os means optimize for size without hurting performance,
1235 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001236 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001237 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001238 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1240 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1241 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001242 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001243 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001244
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001245 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001246}
1247
Scott Michel5b8f82e2008-03-10 15:42:14 +00001248
Duncan Sands28b77e92011-09-06 19:07:46 +00001249EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1250 if (!VT.isVector()) return MVT::i8;
1251 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252}
1253
1254
Evan Cheng29286502008-01-23 23:17:41 +00001255/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1256/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001258 if (MaxAlign == 16)
1259 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001260 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001261 if (VTy->getBitWidth() == 128)
1262 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001263 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001264 unsigned EltAlign = 0;
1265 getMaxByValAlign(ATy->getElementType(), EltAlign);
1266 if (EltAlign > MaxAlign)
1267 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1270 unsigned EltAlign = 0;
1271 getMaxByValAlign(STy->getElementType(i), EltAlign);
1272 if (EltAlign > MaxAlign)
1273 MaxAlign = EltAlign;
1274 if (MaxAlign == 16)
1275 break;
1276 }
1277 }
1278 return;
1279}
1280
1281/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1282/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001283/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1284/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001285unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001286 if (Subtarget->is64Bit()) {
1287 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001288 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (TyAlign > 8)
1290 return TyAlign;
1291 return 8;
1292 }
1293
Evan Cheng29286502008-01-23 23:17:41 +00001294 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001295 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001296 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001297 return Align;
1298}
Chris Lattner2b02a442007-02-25 08:29:00 +00001299
Evan Chengf0df0312008-05-15 08:39:06 +00001300/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001301/// and store operations as a result of memset, memcpy, and memmove
1302/// lowering. If DstAlign is zero that means it's safe to destination
1303/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1304/// means there isn't a need to check it against alignment requirement,
1305/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001306/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001307/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1308/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1309/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001310/// It returns EVT::Other if the type should be determined using generic
1311/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001312EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001313X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1314 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001315 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001316 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001317 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001318 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1319 // linux. This is because the stack realignment code can't handle certain
1320 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001321 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001322 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001323 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001324 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 (Subtarget->isUnalignedMemAccessFast() ||
1326 ((DstAlign == 0 || DstAlign >= 16) &&
1327 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001328 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001329 if (Subtarget->getStackAlignment() >= 32) {
1330 if (Subtarget->hasAVX2())
1331 return MVT::v8i32;
1332 if (Subtarget->hasAVX())
1333 return MVT::v8f32;
1334 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001335 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001338 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001339 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001340 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001343 // Do not use f64 to lower memcpy if source is string constant. It's
1344 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001345 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001347 }
Evan Chengf0df0312008-05-15 08:39:06 +00001348 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 return MVT::i64;
1350 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001351}
1352
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001353/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1354/// current function. The returned value is a member of the
1355/// MachineJumpTableInfo::JTEntryKind enum.
1356unsigned X86TargetLowering::getJumpTableEncoding() const {
1357 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1358 // symbol.
1359 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1360 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001361 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001362
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001363 // Otherwise, use the normal jump table encoding heuristics.
1364 return TargetLowering::getJumpTableEncoding();
1365}
1366
Chris Lattnerc64daab2010-01-26 05:02:42 +00001367const MCExpr *
1368X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1369 const MachineBasicBlock *MBB,
1370 unsigned uid,MCContext &Ctx) const{
1371 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1372 Subtarget->isPICStyleGOT());
1373 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1374 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001375 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1376 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001377}
1378
Evan Chengcc415862007-11-09 01:32:10 +00001379/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1380/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001381SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001382 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001383 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001384 // This doesn't have DebugLoc associated with it, but is not really the
1385 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001386 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001387 return Table;
1388}
1389
Chris Lattner589c6f62010-01-26 06:28:43 +00001390/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1391/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1392/// MCExpr.
1393const MCExpr *X86TargetLowering::
1394getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1395 MCContext &Ctx) const {
1396 // X86-64 uses RIP relative addressing based on the jump table label.
1397 if (Subtarget->isPICStyleRIPRel())
1398 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1399
1400 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001401 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001402}
1403
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001404// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001405std::pair<const TargetRegisterClass*, uint8_t>
1406X86TargetLowering::findRepresentativeClass(EVT VT) const{
1407 const TargetRegisterClass *RRC = 0;
1408 uint8_t Cost = 1;
1409 switch (VT.getSimpleVT().SimpleTy) {
1410 default:
1411 return TargetLowering::findRepresentativeClass(VT);
1412 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1413 RRC = (Subtarget->is64Bit()
1414 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1415 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001416 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001417 RRC = X86::VR64RegisterClass;
1418 break;
1419 case MVT::f32: case MVT::f64:
1420 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1421 case MVT::v4f32: case MVT::v2f64:
1422 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1423 case MVT::v4f64:
1424 RRC = X86::VR128RegisterClass;
1425 break;
1426 }
1427 return std::make_pair(RRC, Cost);
1428}
1429
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001430bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1431 unsigned &Offset) const {
1432 if (!Subtarget->isTargetLinux())
1433 return false;
1434
1435 if (Subtarget->is64Bit()) {
1436 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1437 Offset = 0x28;
1438 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1439 AddressSpace = 256;
1440 else
1441 AddressSpace = 257;
1442 } else {
1443 // %gs:0x14 on i386
1444 Offset = 0x14;
1445 AddressSpace = 256;
1446 }
1447 return true;
1448}
1449
1450
Chris Lattner2b02a442007-02-25 08:29:00 +00001451//===----------------------------------------------------------------------===//
1452// Return Value Calling Convention Implementation
1453//===----------------------------------------------------------------------===//
1454
Chris Lattner59ed56b2007-02-28 04:55:35 +00001455#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001456
Michael J. Spencerec38de22010-10-10 22:04:20 +00001457bool
Eric Christopher471e4222011-06-08 23:55:35 +00001458X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1459 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001460 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001461 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001462 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001463 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001464 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001465 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466}
1467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468SDValue
1469X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001470 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001472 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001473 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001474 MachineFunction &MF = DAG.getMachineFunction();
1475 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Chris Lattner9774c912007-02-27 05:28:59 +00001477 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001478 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479 RVLocs, *DAG.getContext());
1480 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Evan Chengdcea1632010-02-04 02:40:39 +00001482 // Add the regs to the liveout set for the function.
1483 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1484 for (unsigned i = 0; i != RVLocs.size(); ++i)
1485 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1486 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Dan Gohman475871a2008-07-27 21:46:04 +00001488 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001489
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001491 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1492 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001493 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1494 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001496 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001497 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1498 CCValAssign &VA = RVLocs[i];
1499 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001500 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001501 EVT ValVT = ValToCopy.getValueType();
1502
Dale Johannesenc4510512010-09-24 19:05:48 +00001503 // If this is x86-64, and we disabled SSE, we can't return FP values,
1504 // or SSE or MMX vectors.
1505 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1506 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001507 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001508 report_fatal_error("SSE register return with SSE disabled");
1509 }
1510 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1511 // llvm-gcc has never done it right and no one has noticed, so this
1512 // should be OK for now.
1513 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001514 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001515 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattner447ff682008-03-11 03:23:40 +00001517 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1518 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001519 if (VA.getLocReg() == X86::ST0 ||
1520 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001521 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1522 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001523 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001525 RetOps.push_back(ValToCopy);
1526 // Don't emit a copytoreg.
1527 continue;
1528 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001529
Evan Cheng242b38b2009-02-23 09:03:22 +00001530 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1531 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001532 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001533 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001534 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001535 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001536 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1537 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 // If we don't have SSE2 available, convert to v4f32 so the generated
1539 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001540 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001542 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001543 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001544 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001545
Dale Johannesendd64c412009-02-04 00:33:20 +00001546 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547 Flag = Chain.getValue(1);
1548 }
Dan Gohman61a92132008-04-21 23:59:07 +00001549
1550 // The x86-64 ABI for returning structs by value requires that we copy
1551 // the sret argument into %rax for the return. We saved the argument into
1552 // a virtual register in the entry block, so now we copy the value out
1553 // and into %rax.
1554 if (Subtarget->is64Bit() &&
1555 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1556 MachineFunction &MF = DAG.getMachineFunction();
1557 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1558 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001559 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001560 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001561 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001562
Dale Johannesendd64c412009-02-04 00:33:20 +00001563 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001564 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001565
1566 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001567 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001569
Chris Lattner447ff682008-03-11 03:23:40 +00001570 RetOps[0] = Chain; // Update chain.
1571
1572 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001573 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001574 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001575
1576 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001578}
1579
Evan Cheng3d2125c2010-11-30 23:55:39 +00001580bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1581 if (N->getNumValues() != 1)
1582 return false;
1583 if (!N->hasNUsesOfValue(1, 0))
1584 return false;
1585
1586 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001587 if (Copy->getOpcode() != ISD::CopyToReg &&
1588 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001589 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001590
1591 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001592 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001593 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 if (UI->getOpcode() != X86ISD::RET_FLAG)
1595 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001596 HasRet = true;
1597 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001598
Evan Cheng1bf891a2010-12-01 22:59:46 +00001599 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600}
1601
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001602EVT
1603X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001604 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001605 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001606 // TODO: Is this also valid on 32-bit?
1607 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001608 ReturnMVT = MVT::i8;
1609 else
1610 ReturnMVT = MVT::i32;
1611
1612 EVT MinVT = getRegisterType(Context, ReturnMVT);
1613 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001614}
1615
Dan Gohman98ca4f22009-08-05 01:29:28 +00001616/// LowerCallResult - Lower the result values of a call into the
1617/// appropriate copies out of appropriate physical registers.
1618///
1619SDValue
1620X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001621 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 const SmallVectorImpl<ISD::InputArg> &Ins,
1623 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001624 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001625
Chris Lattnere32bbf62007-02-28 07:09:55 +00001626 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001627 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001628 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001629 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1630 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001632
Chris Lattner3085e152007-02-25 08:59:22 +00001633 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001634 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001635 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001636 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Torok Edwin3f142c32009-02-01 18:15:56 +00001638 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001640 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001641 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001642 }
1643
Evan Cheng79fb3b42009-02-20 20:43:02 +00001644 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001645
1646 // If this is a call to a function that returns an fp value on the floating
1647 // point stack, we must guarantee the the value is popped from the stack, so
1648 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001649 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650 // instead.
1651 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1652 // If we prefer to use the value in xmm registers, copy it out as f80 and
1653 // use a truncate to move it from fp stack reg to xmm reg.
1654 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001656 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1657 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001658 Val = Chain.getValue(0);
1659
1660 // Round the f80 to the right size, which also moves it to the appropriate
1661 // xmm register.
1662 if (CopyVT != VA.getValVT())
1663 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1664 // This truncation won't change the value.
1665 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001666 } else {
1667 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1668 CopyVT, InFlag).getValue(1);
1669 Val = Chain.getValue(0);
1670 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001671 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001673 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001674
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001676}
1677
1678
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001679//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001680// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001681//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001682// StdCall calling convention seems to be standard for many Windows' API
1683// routines and around. It differs from C calling convention just a little:
1684// callee should clean up the stack, not caller. Symbols should be also
1685// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001686// For info on fast calling convention see Fast Calling Convention (tail call)
1687// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001690/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1692 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001696}
1697
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001698/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001699/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700static bool
1701ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1702 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001704
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001706}
1707
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001708/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1709/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001710/// the specific parameter attribute. The copy will be passed as a byval
1711/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001712static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001713CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001714 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1715 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001716 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001717
Dale Johannesendd64c412009-02-04 00:33:20 +00001718 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001719 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001720 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001721}
1722
Chris Lattner29689432010-03-11 00:22:57 +00001723/// IsTailCallConvention - Return true if the calling convention is one that
1724/// supports tail call optimization.
1725static bool IsTailCallConvention(CallingConv::ID CC) {
1726 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1727}
1728
Evan Cheng485fafc2011-03-21 01:19:09 +00001729bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001730 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001731 return false;
1732
1733 CallSite CS(CI);
1734 CallingConv::ID CalleeCC = CS.getCallingConv();
1735 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1736 return false;
1737
1738 return true;
1739}
1740
Evan Cheng0c439eb2010-01-27 00:07:07 +00001741/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1742/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001743static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1744 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001745 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746}
1747
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748SDValue
1749X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001750 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 const SmallVectorImpl<ISD::InputArg> &Ins,
1752 DebugLoc dl, SelectionDAG &DAG,
1753 const CCValAssign &VA,
1754 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001755 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001756 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001758 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1759 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001760 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001761 EVT ValVT;
1762
1763 // If value is passed by pointer we have address passed instead of the value
1764 // itself.
1765 if (VA.getLocInfo() == CCValAssign::Indirect)
1766 ValVT = VA.getLocVT();
1767 else
1768 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001769
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001770 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001772 // In case of tail call optimization mark all arguments mutable. Since they
1773 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001774 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001775 unsigned Bytes = Flags.getByValSize();
1776 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1777 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001778 return DAG.getFrameIndex(FI, getPointerTy());
1779 } else {
1780 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001781 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001782 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1783 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001784 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001785 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001786 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001787}
1788
Dan Gohman475871a2008-07-27 21:46:04 +00001789SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001791 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 bool isVarArg,
1793 const SmallVectorImpl<ISD::InputArg> &Ins,
1794 DebugLoc dl,
1795 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001796 SmallVectorImpl<SDValue> &InVals)
1797 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001798 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001799 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001800
Gordon Henriksen86737662008-01-05 16:56:59 +00001801 const Function* Fn = MF.getFunction();
1802 if (Fn->hasExternalLinkage() &&
1803 Subtarget->isTargetCygMing() &&
1804 Fn->getName() == "main")
1805 FuncInfo->setForceFramePointer(true);
1806
Evan Cheng1bc78042006-04-26 01:20:17 +00001807 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001808 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001809 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001810 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001811
Chris Lattner29689432010-03-11 00:22:57 +00001812 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1813 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001814
Chris Lattner638402b2007-02-28 07:00:42 +00001815 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001816 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001817 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001819
1820 // Allocate shadow area for Win64
1821 if (IsWin64) {
1822 CCInfo.AllocateStack(32, 8);
1823 }
1824
Duncan Sands45907662010-10-31 13:21:44 +00001825 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001828 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1830 CCValAssign &VA = ArgLocs[i];
1831 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1832 // places.
1833 assert(VA.getValNo() != LastVal &&
1834 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001835 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001839 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001840 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1850 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001851 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001852 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001853 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 RC = X86::VR64RegisterClass;
1855 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001857
Devang Patel68e6bee2011-02-21 23:21:26 +00001858 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1862 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1863 // right size.
1864 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001865 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 DAG.getValueType(VA.getValVT()));
1867 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001868 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001869 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001871 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001872
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 // Handle MMX values passed in XMM regs.
1875 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001876 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1877 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 } else
1879 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001880 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 } else {
1882 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001884 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885
1886 // If value is passed via pointer - do a load.
1887 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001888 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001889 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001892 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001893
Dan Gohman61a92132008-04-21 23:59:07 +00001894 // The x86-64 ABI for returning structs by value requires that we copy
1895 // the sret argument into %rax for the return. Save the argument into
1896 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001897 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001898 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1899 unsigned Reg = FuncInfo->getSRetReturnReg();
1900 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001902 FuncInfo->setSRetReturnReg(Reg);
1903 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001906 }
1907
Chris Lattnerf39f7712007-02-28 05:46:49 +00001908 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001910 if (FuncIsMadeTailCallSafe(CallConv,
1911 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001913
Evan Cheng1bc78042006-04-26 01:20:17 +00001914 // If the function takes variable number of arguments, make a frame index for
1915 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001916 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001917 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1918 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001919 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 }
1921 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001922 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1923
1924 // FIXME: We should really autogenerate these arrays
1925 static const unsigned GPR64ArgRegsWin64[] = {
1926 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001928 static const unsigned GPR64ArgRegs64Bit[] = {
1929 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1930 };
1931 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1933 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1934 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001935 const unsigned *GPR64ArgRegs;
1936 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937
1938 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001939 // The XMM registers which might contain var arg parameters are shadowed
1940 // in their paired GPR. So we only need to save the GPR to their home
1941 // slots.
1942 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001944 } else {
1945 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1946 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947
Chad Rosier30450e82011-12-22 22:35:21 +00001948 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1949 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 }
1951 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1952 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953
Devang Patel578efa92009-06-05 21:57:13 +00001954 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001955 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001957 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1958 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001959 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001960 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001961 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 // Kernel mode asks for SSE to be disabled, so don't push them
1963 // on the stack.
1964 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001965
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001966 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001967 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001968 // Get to the caller-allocated home save location. Add 8 to account
1969 // for the return address.
1970 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001972 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001973 // Fixup to set vararg frame on shadow area (4 x i64).
1974 if (NumIntRegs < 4)
1975 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 } else {
1977 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001978 // registers, then we must store them to their spots on the stack so
1979 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1981 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1982 FuncInfo->setRegSaveFrameIndex(
1983 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001984 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001986
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1990 getPointerTy());
1991 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001993 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1994 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001995 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001996 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001999 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002000 MachinePointerInfo::getFixedStack(
2001 FuncInfo->getRegSaveFrameIndex(), Offset),
2002 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006
Dan Gohmanface41a2009-08-16 21:24:25 +00002007 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2008 // Now store the XMM (fp + vector) parameter registers.
2009 SmallVector<SDValue, 11> SaveXMMOps;
2010 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002011
Devang Patel68e6bee2011-02-21 23:21:26 +00002012 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002013 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2014 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Dan Gohman1e93df62010-04-17 14:41:14 +00002016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getRegSaveFrameIndex()));
2018 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2019 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002022 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002023 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2025 SaveXMMOps.push_back(Val);
2026 }
2027 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2028 MVT::Other,
2029 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002031
2032 if (!MemOps.empty())
2033 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2034 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002037
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002039 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2040 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002042 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002044 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002045 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2046 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002048 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002049
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 // RegSaveFrameIndex is X86-64 only.
2052 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002053 if (CallConv == CallingConv::X86_FastCall ||
2054 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 // fastcc functions can't have varargs.
2056 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002057 }
Evan Cheng25caf632006-05-23 21:06:34 +00002058
Rafael Espindola76927d752011-08-30 19:39:58 +00002059 FuncInfo->setArgumentStackSize(StackSize);
2060
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002062}
2063
Dan Gohman475871a2008-07-27 21:46:04 +00002064SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2066 SDValue StackPtr, SDValue Arg,
2067 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002068 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002069 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002070 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002072 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002073 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002074 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002075
2076 return DAG.getStore(Chain, dl, Arg, PtrOff,
2077 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002078 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002079}
2080
Bill Wendling64e87322009-01-16 19:25:27 +00002081/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002082/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002083SDValue
2084X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002085 SDValue &OutRetAddr, SDValue Chain,
2086 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002087 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002088 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002089 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002090 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002091
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002092 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002093 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002094 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002095 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096}
2097
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002098/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002100static SDValue
2101EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002102 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002103 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104 // Store the return address to the appropriate stack slot.
2105 if (!FPDiff) return Chain;
2106 // Calculate the new stack slot for the return address.
2107 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002108 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002109 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002112 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002113 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002114 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 return Chain;
2116}
2117
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002119X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002120 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002121 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002123 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 const SmallVectorImpl<ISD::InputArg> &Ins,
2125 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002126 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 MachineFunction &MF = DAG.getMachineFunction();
2128 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002129 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002130 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002132 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133
Nick Lewycky22de16d2012-01-19 00:34:10 +00002134 if (MF.getTarget().Options.DisableTailCalls)
2135 isTailCall = false;
2136
Evan Cheng5f941932010-02-05 02:21:12 +00002137 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002138 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002139 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2140 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002141 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002142
2143 // Sibcalls are automatically detected tailcalls which do not require
2144 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002145 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002146 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 if (isTailCall)
2149 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002150 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002151
Chris Lattner29689432010-03-11 00:22:57 +00002152 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2153 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154
Chris Lattner638402b2007-02-28 07:00:42 +00002155 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002156 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002157 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002159
2160 // Allocate shadow area for Win64
2161 if (IsWin64) {
2162 CCInfo.AllocateStack(32, 8);
2163 }
2164
Duncan Sands45907662010-10-31 13:21:44 +00002165 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Get a count of how many bytes are to be pushed on the stack.
2168 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002169 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002170 // This is a sibcall. The memory operands are available in caller's
2171 // own caller's stack.
2172 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002173 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2174 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002175 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002176
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002178 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002180 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2182 FPDiff = NumBytesCallerPushed - NumBytes;
2183
2184 // Set the delta of movement of the returnaddr stackslot.
2185 // But only set if delta is greater than previous delta.
2186 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2187 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2188 }
2189
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (!IsSibcall)
2191 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002192
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002194 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (isTailCall && FPDiff)
2196 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2197 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002198
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2200 SmallVector<SDValue, 8> MemOpChains;
2201 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002202
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203 // Walk the register/memloc assignments, inserting copies/loads. In the case
2204 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002205 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2206 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002207 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002208 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002210 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002211
Chris Lattner423c5f42007-02-28 05:31:48 +00002212 // Promote the value if needed.
2213 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002214 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002215 case CCValAssign::Full: break;
2216 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002217 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 break;
2219 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002220 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002221 break;
2222 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2224 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002225 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2227 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 } else
2229 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2230 break;
2231 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002232 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002233 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002234 case CCValAssign::Indirect: {
2235 // Store the argument.
2236 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002237 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002238 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002239 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002240 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002241 Arg = SpillSlot;
2242 break;
2243 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Chris Lattner423c5f42007-02-28 05:31:48 +00002246 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002247 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2248 if (isVarArg && IsWin64) {
2249 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2250 // shadow reg if callee is a varargs function.
2251 unsigned ShadowReg = 0;
2252 switch (VA.getLocReg()) {
2253 case X86::XMM0: ShadowReg = X86::RCX; break;
2254 case X86::XMM1: ShadowReg = X86::RDX; break;
2255 case X86::XMM2: ShadowReg = X86::R8; break;
2256 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002257 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002258 if (ShadowReg)
2259 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002260 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002261 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002262 assert(VA.isMemLoc());
2263 if (StackPtr.getNode() == 0)
2264 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2265 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2266 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002267 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002269
Evan Cheng32fe1032006-05-25 00:59:30 +00002270 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002272 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002273
Evan Cheng347d5f72006-04-28 21:29:37 +00002274 // Build a sequence of copy-to-reg nodes chained together with token chain
2275 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002276 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002277 // Tail call byval lowering might overwrite argument registers so in case of
2278 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002279 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002280 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002281 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002282 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 InFlag = Chain.getValue(1);
2284 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002285
Chris Lattner88e1fd52009-07-09 04:24:46 +00002286 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002287 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2288 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002290 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2291 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002292 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002293 InFlag);
2294 InFlag = Chain.getValue(1);
2295 } else {
2296 // If we are tail calling and generating PIC/GOT style code load the
2297 // address of the callee into ECX. The value in ecx is used as target of
2298 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2299 // for tail calls on PIC/GOT architectures. Normally we would just put the
2300 // address of GOT into ebx and then call target@PLT. But for tail calls
2301 // ebx would be restored (since ebx is callee saved) before jumping to the
2302 // target@PLT.
2303
2304 // Note: The actual moving to ECX is done further down.
2305 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2306 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2307 !G->getGlobal()->hasProtectedVisibility())
2308 Callee = LowerGlobalAddress(Callee, DAG);
2309 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002310 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002311 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002312 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002313
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002314 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002315 // From AMD64 ABI document:
2316 // For calls that may call functions that use varargs or stdargs
2317 // (prototype-less calls or calls to functions containing ellipsis (...) in
2318 // the declaration) %al is used as hidden argument to specify the number
2319 // of SSE registers used. The contents of %al do not need to match exactly
2320 // the number of registers, but must be an ubound on the number of SSE
2321 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002322
Gordon Henriksen86737662008-01-05 16:56:59 +00002323 // Count the number of XMM registers allocated.
2324 static const unsigned XMMArgRegs[] = {
2325 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2326 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2327 };
2328 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002329 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002330 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002331
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 InFlag = Chain.getValue(1);
2335 }
2336
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002337
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002338 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002339 if (isTailCall) {
2340 // Force all the incoming stack arguments to be loaded from the stack
2341 // before any new outgoing arguments are stored to the stack, because the
2342 // outgoing stack slots may alias the incoming argument stack slots, and
2343 // the alias isn't otherwise explicit. This is slightly more conservative
2344 // than necessary, because it means that each store effectively depends
2345 // on every argument instead of just those arguments it would clobber.
2346 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2347
Dan Gohman475871a2008-07-27 21:46:04 +00002348 SmallVector<SDValue, 8> MemOpChains2;
2349 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002350 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002351 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002352 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002353 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002354 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2355 CCValAssign &VA = ArgLocs[i];
2356 if (VA.isRegLoc())
2357 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002358 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002359 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002360 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 // Create frame index.
2362 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002363 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002364 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002365 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002366
Duncan Sands276dcbd2008-03-21 09:14:45 +00002367 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002368 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002370 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002371 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002373 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002374
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2376 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002378 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002379 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002380 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002381 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002382 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002383 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002384 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002385 }
2386 }
2387
2388 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002390 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002391
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 // Copy arguments to their registers.
2393 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002394 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002395 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 InFlag = Chain.getValue(1);
2397 }
Dan Gohman475871a2008-07-27 21:46:04 +00002398 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002399
Gordon Henriksen86737662008-01-05 16:56:59 +00002400 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002401 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002402 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002403 }
2404
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002405 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2406 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2407 // In the 64-bit large code model, we have to make all calls
2408 // through a register, since the call instruction's 32-bit
2409 // pc-relative offset may not be large enough to hold the whole
2410 // address.
2411 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002412 // If the callee is a GlobalAddress node (quite common, every direct call
2413 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2414 // it.
2415
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002416 // We should use extra load for direct calls to dllimported functions in
2417 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002418 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002419 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002420 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002421 bool ExtraLoad = false;
2422 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002423
Chris Lattner48a7d022009-07-09 05:02:21 +00002424 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2425 // external symbols most go through the PLT in PIC mode. If the symbol
2426 // has hidden or protected visibility, or if it is static or local, then
2427 // we don't need to use the PLT - we can directly call it.
2428 if (Subtarget->isTargetELF() &&
2429 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002430 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002431 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002432 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002433 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002434 (!Subtarget->getTargetTriple().isMacOSX() ||
2435 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002436 // PC-relative references to external symbols should go through $stub,
2437 // unless we're building with the leopard linker or later, which
2438 // automatically synthesizes these stubs.
2439 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002440 } else if (Subtarget->isPICStyleRIPRel() &&
2441 isa<Function>(GV) &&
2442 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2443 // If the function is marked as non-lazy, generate an indirect call
2444 // which loads from the GOT directly. This avoids runtime overhead
2445 // at the cost of eager binding (and one extra byte of encoding).
2446 OpFlags = X86II::MO_GOTPCREL;
2447 WrapperKind = X86ISD::WrapperRIP;
2448 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002449 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002450
Devang Patel0d881da2010-07-06 22:08:15 +00002451 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002452 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002453
2454 // Add a wrapper if needed.
2455 if (WrapperKind != ISD::DELETED_NODE)
2456 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2457 // Add extra indirection if needed.
2458 if (ExtraLoad)
2459 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2460 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002461 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002462 }
Bill Wendling056292f2008-09-16 21:48:12 +00002463 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 unsigned char OpFlags = 0;
2465
Evan Cheng1bf891a2010-12-01 22:59:46 +00002466 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2467 // external symbols should go through the PLT.
2468 if (Subtarget->isTargetELF() &&
2469 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2470 OpFlags = X86II::MO_PLT;
2471 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002472 (!Subtarget->getTargetTriple().isMacOSX() ||
2473 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002474 // PC-relative references to external symbols should go through $stub,
2475 // unless we're building with the leopard linker or later, which
2476 // automatically synthesizes these stubs.
2477 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002478 }
Eric Christopherfd179292009-08-27 18:07:15 +00002479
Chris Lattner48a7d022009-07-09 05:02:21 +00002480 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2481 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002482 }
2483
Chris Lattnerd96d0722007-02-25 06:40:16 +00002484 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002485 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002486 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002487
Evan Chengf22f9b32010-02-06 03:28:46 +00002488 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002489 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2490 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002491 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002492 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002493
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002494 Ops.push_back(Chain);
2495 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002496
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002499
Gordon Henriksen86737662008-01-05 16:56:59 +00002500 // Add argument registers to the end of the list so that they are known live
2501 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002502 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2503 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2504 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002505
Evan Cheng586ccac2008-03-18 23:36:35 +00002506 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002507 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002508 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2509
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002510 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002511 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002513
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002514 // Experimental: Add a register mask operand representing the call-preserved
2515 // registers.
2516 if (UseRegMask) {
2517 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +00002518 if (const uint32_t *Mask = TRI->getCallPreservedMask(CallConv))
2519 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002520 }
2521
Gabor Greifba36cb52008-08-28 21:40:38 +00002522 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002523 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002524
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002526 // We used to do:
2527 //// If this is the first return lowered for this function, add the regs
2528 //// to the liveout set for the function.
2529 // This isn't right, although it's probably harmless on x86; liveouts
2530 // should be computed from returns not tail calls. Consider a void
2531 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532 return DAG.getNode(X86ISD::TC_RETURN, dl,
2533 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 }
2535
Dale Johannesenace16102009-02-03 19:33:06 +00002536 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002537 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002538
Chris Lattner2d297092006-05-23 18:50:38 +00002539 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002540 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002541 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2542 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002544 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2545 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002546 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002547 // pops the hidden struct pointer, so we have to push it back.
2548 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002549 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002550 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002551 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002552 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002553
Gordon Henriksenae636f82008-01-03 16:47:34 +00002554 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002555 if (!IsSibcall) {
2556 Chain = DAG.getCALLSEQ_END(Chain,
2557 DAG.getIntPtrConstant(NumBytes, true),
2558 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2559 true),
2560 InFlag);
2561 InFlag = Chain.getValue(1);
2562 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002563
Chris Lattner3085e152007-02-25 08:59:22 +00002564 // Handle result values, copying them out of physregs into vregs that we
2565 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2567 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002568}
2569
Evan Cheng25ab6902006-09-08 06:48:29 +00002570
2571//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002572// Fast Calling Convention (tail call) implementation
2573//===----------------------------------------------------------------------===//
2574
2575// Like std call, callee cleans arguments, convention except that ECX is
2576// reserved for storing the tail called function address. Only 2 registers are
2577// free for argument passing (inreg). Tail call optimization is performed
2578// provided:
2579// * tailcallopt is enabled
2580// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002581// On X86_64 architecture with GOT-style position independent code only local
2582// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002583// To keep the stack aligned according to platform abi the function
2584// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2585// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002586// If a tail called function callee has more arguments than the caller the
2587// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002588// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// original REtADDR, but before the saved framepointer or the spilled registers
2590// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2591// stack layout:
2592// arg1
2593// arg2
2594// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002595// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002596// move area ]
2597// (possible EBP)
2598// ESI
2599// EDI
2600// local1 ..
2601
2602/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2603/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002604unsigned
2605X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2606 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 MachineFunction &MF = DAG.getMachineFunction();
2608 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002609 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002611 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002613 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002614 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2615 // Number smaller than 12 so just add the difference.
2616 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2617 } else {
2618 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002619 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002621 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002623}
2624
Evan Cheng5f941932010-02-05 02:21:12 +00002625/// MatchingStackOffset - Return true if the given stack call argument is
2626/// already available in the same position (relatively) of the caller's
2627/// incoming argument stack.
2628static
2629bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2630 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2631 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002632 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2633 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002634 if (Arg.getOpcode() == ISD::CopyFromReg) {
2635 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002636 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002637 return false;
2638 MachineInstr *Def = MRI->getVRegDef(VR);
2639 if (!Def)
2640 return false;
2641 if (!Flags.isByVal()) {
2642 if (!TII->isLoadFromStackSlot(Def, FI))
2643 return false;
2644 } else {
2645 unsigned Opcode = Def->getOpcode();
2646 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2647 Def->getOperand(1).isFI()) {
2648 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002649 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002650 } else
2651 return false;
2652 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2654 if (Flags.isByVal())
2655 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002656 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002657 // define @foo(%struct.X* %A) {
2658 // tail call @bar(%struct.X* byval %A)
2659 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002660 return false;
2661 SDValue Ptr = Ld->getBasePtr();
2662 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2663 if (!FINode)
2664 return false;
2665 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002666 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002667 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002668 FI = FINode->getIndex();
2669 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002670 } else
2671 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002672
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002674 if (!MFI->isFixedObjectIndex(FI))
2675 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002677}
2678
Dan Gohman98ca4f22009-08-05 01:29:28 +00002679/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2680/// for tail call optimization. Targets which want to do tail call
2681/// optimization should implement this function.
2682bool
2683X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002684 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002685 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002686 bool isCalleeStructRet,
2687 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002688 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002689 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002690 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002692 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002693 CalleeCC != CallingConv::C)
2694 return false;
2695
Evan Cheng7096ae42010-01-29 06:45:59 +00002696 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002697 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002698 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002699 CallingConv::ID CallerCC = CallerF->getCallingConv();
2700 bool CCMatch = CallerCC == CalleeCC;
2701
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002702 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002703 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002704 return true;
2705 return false;
2706 }
2707
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002708 // Look for obvious safe cases to perform tail call optimization that do not
2709 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002710
Evan Cheng2c12cb42010-03-26 16:26:03 +00002711 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2712 // emit a special epilogue.
2713 if (RegInfo->needsStackRealignment(MF))
2714 return false;
2715
Evan Chenga375d472010-03-15 18:54:48 +00002716 // Also avoid sibcall optimization if either caller or callee uses struct
2717 // return semantics.
2718 if (isCalleeStructRet || isCallerStructRet)
2719 return false;
2720
Chad Rosier2416da32011-06-24 21:15:36 +00002721 // An stdcall caller is expected to clean up its arguments; the callee
2722 // isn't going to do that.
2723 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2724 return false;
2725
Chad Rosier871f6642011-05-18 19:59:50 +00002726 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002727 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002728 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002729
2730 // Optimizing for varargs on Win64 is unlikely to be safe without
2731 // additional testing.
2732 if (Subtarget->isTargetWin64())
2733 return false;
2734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002736 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2737 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002738
Chad Rosier871f6642011-05-18 19:59:50 +00002739 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2740 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2741 if (!ArgLocs[i].isRegLoc())
2742 return false;
2743 }
2744
Chad Rosier30450e82011-12-22 22:35:21 +00002745 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2746 // stack. Therefore, if it's not used by the call it is not safe to optimize
2747 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002748 bool Unused = false;
2749 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2750 if (!Ins[i].Used) {
2751 Unused = true;
2752 break;
2753 }
2754 }
2755 if (Unused) {
2756 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002757 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2758 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002759 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002760 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002761 CCValAssign &VA = RVLocs[i];
2762 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2763 return false;
2764 }
2765 }
2766
Evan Cheng13617962010-04-30 01:12:32 +00002767 // If the calling conventions do not match, then we'd better make sure the
2768 // results are returned in the same way as what the caller expects.
2769 if (!CCMatch) {
2770 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002771 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2772 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002773 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2774
2775 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002776 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2777 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002778 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2779
2780 if (RVLocs1.size() != RVLocs2.size())
2781 return false;
2782 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2783 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2784 return false;
2785 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2786 return false;
2787 if (RVLocs1[i].isRegLoc()) {
2788 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2789 return false;
2790 } else {
2791 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2792 return false;
2793 }
2794 }
2795 }
2796
Evan Chenga6bff982010-01-30 01:22:00 +00002797 // If the callee takes no arguments then go on to check the results of the
2798 // call.
2799 if (!Outs.empty()) {
2800 // Check if stack adjustment is needed. For now, do not do this if any
2801 // argument is passed on the stack.
2802 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002803 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2804 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002805
2806 // Allocate shadow area for Win64
2807 if (Subtarget->isTargetWin64()) {
2808 CCInfo.AllocateStack(32, 8);
2809 }
2810
Duncan Sands45907662010-10-31 13:21:44 +00002811 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002812 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002813 MachineFunction &MF = DAG.getMachineFunction();
2814 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2815 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002816
2817 // Check if the arguments are already laid out in the right way as
2818 // the caller's fixed stack objects.
2819 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002820 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2821 const X86InstrInfo *TII =
2822 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002823 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2824 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002825 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002826 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002827 if (VA.getLocInfo() == CCValAssign::Indirect)
2828 return false;
2829 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002830 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2831 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002832 return false;
2833 }
2834 }
2835 }
Evan Cheng9c044672010-05-29 01:35:22 +00002836
2837 // If the tailcall address may be in a register, then make sure it's
2838 // possible to register allocate for it. In 32-bit, the call address can
2839 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002840 // callee-saved registers are restored. These happen to be the same
2841 // registers used to pass 'inreg' arguments so watch out for those.
2842 if (!Subtarget->is64Bit() &&
2843 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002844 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002845 unsigned NumInRegs = 0;
2846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2847 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002848 if (!VA.isRegLoc())
2849 continue;
2850 unsigned Reg = VA.getLocReg();
2851 switch (Reg) {
2852 default: break;
2853 case X86::EAX: case X86::EDX: case X86::ECX:
2854 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002855 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002856 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002857 }
2858 }
2859 }
Evan Chenga6bff982010-01-30 01:22:00 +00002860 }
Evan Chengb1712452010-01-27 06:25:16 +00002861
Evan Cheng86809cc2010-02-03 03:28:02 +00002862 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002863}
2864
Dan Gohman3df24e62008-09-03 23:12:08 +00002865FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002866X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2867 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002868}
2869
2870
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002871//===----------------------------------------------------------------------===//
2872// Other Lowering Hooks
2873//===----------------------------------------------------------------------===//
2874
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002875static bool MayFoldLoad(SDValue Op) {
2876 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2877}
2878
2879static bool MayFoldIntoStore(SDValue Op) {
2880 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2881}
2882
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002883static bool isTargetShuffle(unsigned Opcode) {
2884 switch(Opcode) {
2885 default: return false;
2886 case X86ISD::PSHUFD:
2887 case X86ISD::PSHUFHW:
2888 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002889 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002890 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002891 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002892 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002893 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002894 case X86ISD::MOVLPS:
2895 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002896 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002897 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002898 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002899 case X86ISD::MOVSS:
2900 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002901 case X86ISD::UNPCKL:
2902 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002903 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002904 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002905 return true;
2906 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002907}
2908
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002909static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002910 SDValue V1, SelectionDAG &DAG) {
2911 switch(Opc) {
2912 default: llvm_unreachable("Unknown x86 shuffle node");
2913 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002914 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002915 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002916 return DAG.getNode(Opc, dl, VT, V1);
2917 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002918}
2919
2920static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002921 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002922 switch(Opc) {
2923 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002924 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002925 case X86ISD::PSHUFHW:
2926 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002927 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002928 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2929 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002931
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2933 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2934 switch(Opc) {
2935 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002936 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002937 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002938 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002939 return DAG.getNode(Opc, dl, VT, V1, V2,
2940 DAG.getConstant(TargetMask, MVT::i8));
2941 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942}
2943
2944static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2945 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2946 switch(Opc) {
2947 default: llvm_unreachable("Unknown x86 shuffle node");
2948 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002949 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002950 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002951 case X86ISD::MOVLPS:
2952 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002953 case X86ISD::MOVSS:
2954 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002955 case X86ISD::UNPCKL:
2956 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002957 return DAG.getNode(Opc, dl, VT, V1, V2);
2958 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002959}
2960
Dan Gohmand858e902010-04-17 15:26:15 +00002961SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002962 MachineFunction &MF = DAG.getMachineFunction();
2963 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2964 int ReturnAddrIndex = FuncInfo->getRAIndex();
2965
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002966 if (ReturnAddrIndex == 0) {
2967 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002968 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002969 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002970 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002971 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002972 }
2973
Evan Cheng25ab6902006-09-08 06:48:29 +00002974 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002975}
2976
2977
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002978bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2979 bool hasSymbolicDisplacement) {
2980 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002981 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002982 return false;
2983
2984 // If we don't have a symbolic displacement - we don't have any extra
2985 // restrictions.
2986 if (!hasSymbolicDisplacement)
2987 return true;
2988
2989 // FIXME: Some tweaks might be needed for medium code model.
2990 if (M != CodeModel::Small && M != CodeModel::Kernel)
2991 return false;
2992
2993 // For small code model we assume that latest object is 16MB before end of 31
2994 // bits boundary. We may also accept pretty large negative constants knowing
2995 // that all objects are in the positive half of address space.
2996 if (M == CodeModel::Small && Offset < 16*1024*1024)
2997 return true;
2998
2999 // For kernel code model we know that all object resist in the negative half
3000 // of 32bits address space. We may not accept negative offsets, since they may
3001 // be just off and we may accept pretty large positive ones.
3002 if (M == CodeModel::Kernel && Offset > 0)
3003 return true;
3004
3005 return false;
3006}
3007
Evan Chengef41ff62011-06-23 17:54:54 +00003008/// isCalleePop - Determines whether the callee is required to pop its
3009/// own arguments. Callee pop is necessary to support tail calls.
3010bool X86::isCalleePop(CallingConv::ID CallingConv,
3011 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3012 if (IsVarArg)
3013 return false;
3014
3015 switch (CallingConv) {
3016 default:
3017 return false;
3018 case CallingConv::X86_StdCall:
3019 return !is64Bit;
3020 case CallingConv::X86_FastCall:
3021 return !is64Bit;
3022 case CallingConv::X86_ThisCall:
3023 return !is64Bit;
3024 case CallingConv::Fast:
3025 return TailCallOpt;
3026 case CallingConv::GHC:
3027 return TailCallOpt;
3028 }
3029}
3030
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3032/// specific condition code, returning the condition code and the LHS/RHS of the
3033/// comparison to make.
3034static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3035 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003036 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003037 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3038 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3039 // X > -1 -> X == 0, jump !sign.
3040 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003042 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3043 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003045 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003046 // X < 1 -> X <= 0
3047 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003048 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003049 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003050 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003051
Evan Chengd9558e02006-01-06 00:43:03 +00003052 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003053 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 case ISD::SETEQ: return X86::COND_E;
3055 case ISD::SETGT: return X86::COND_G;
3056 case ISD::SETGE: return X86::COND_GE;
3057 case ISD::SETLT: return X86::COND_L;
3058 case ISD::SETLE: return X86::COND_LE;
3059 case ISD::SETNE: return X86::COND_NE;
3060 case ISD::SETULT: return X86::COND_B;
3061 case ISD::SETUGT: return X86::COND_A;
3062 case ISD::SETULE: return X86::COND_BE;
3063 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003064 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003066
Chris Lattner4c78e022008-12-23 23:42:27 +00003067 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003068
Chris Lattner4c78e022008-12-23 23:42:27 +00003069 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003070 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3071 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3073 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003074 }
3075
Chris Lattner4c78e022008-12-23 23:42:27 +00003076 switch (SetCCOpcode) {
3077 default: break;
3078 case ISD::SETOLT:
3079 case ISD::SETOLE:
3080 case ISD::SETUGT:
3081 case ISD::SETUGE:
3082 std::swap(LHS, RHS);
3083 break;
3084 }
3085
3086 // On a floating point condition, the flags are set as follows:
3087 // ZF PF CF op
3088 // 0 | 0 | 0 | X > Y
3089 // 0 | 0 | 1 | X < Y
3090 // 1 | 0 | 0 | X == Y
3091 // 1 | 1 | 1 | unordered
3092 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003093 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003095 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003096 case ISD::SETOLT: // flipped
3097 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003098 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 case ISD::SETOLE: // flipped
3100 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 case ISD::SETUGT: // flipped
3103 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003104 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 case ISD::SETUGE: // flipped
3106 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETNE: return X86::COND_NE;
3110 case ISD::SETUO: return X86::COND_P;
3111 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003112 case ISD::SETOEQ:
3113 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 }
Evan Chengd9558e02006-01-06 00:43:03 +00003115}
3116
Evan Cheng4a460802006-01-11 00:33:36 +00003117/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3118/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003119/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003120static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003121 switch (X86CC) {
3122 default:
3123 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003124 case X86::COND_B:
3125 case X86::COND_BE:
3126 case X86::COND_E:
3127 case X86::COND_P:
3128 case X86::COND_A:
3129 case X86::COND_AE:
3130 case X86::COND_NE:
3131 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003132 return true;
3133 }
3134}
3135
Evan Chengeb2f9692009-10-27 19:56:55 +00003136/// isFPImmLegal - Returns true if the target can instruction select the
3137/// specified FP immediate natively. If false, the legalizer will
3138/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003139bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003140 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3141 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3142 return true;
3143 }
3144 return false;
3145}
3146
Nate Begeman9008ca62009-04-27 18:41:29 +00003147/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3148/// the specified range (L, H].
3149static bool isUndefOrInRange(int Val, int Low, int Hi) {
3150 return (Val < 0) || (Val >= Low && Val < Hi);
3151}
3152
3153/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3154/// specified value.
3155static bool isUndefOrEqual(int Val, int CmpVal) {
3156 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003157 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003159}
3160
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003161/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3162/// from position Pos and ending in Pos+Size, falls within the specified
3163/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003164static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003165 int Pos, int Size, int Low) {
3166 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3167 if (!isUndefOrEqual(Mask[i], Low))
3168 return false;
3169 return true;
3170}
3171
Nate Begeman9008ca62009-04-27 18:41:29 +00003172/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3173/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3174/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003175static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003176 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 return (Mask[0] < 2 && Mask[1] < 2);
3180 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003184 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003185}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3188/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003189static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003194 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng506d3df2006-03-29 23:07:14 +00003197 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003198 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Evan Cheng506d3df2006-03-29 23:07:14 +00003202 return true;
3203}
3204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003206 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003207}
Evan Cheng506d3df2006-03-29 23:07:14 +00003208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3210/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003211static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003216 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003220 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003225}
3226
Nate Begeman9008ca62009-04-27 18:41:29 +00003227bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003228 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003229}
3230
Nate Begemana09008b2009-10-19 02:17:23 +00003231/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3232/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003233static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3234 const X86Subtarget *Subtarget) {
3235 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3236 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003237 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003238
Craig Topper0e2037b2012-01-20 05:53:00 +00003239 unsigned NumElts = VT.getVectorNumElements();
3240 unsigned NumLanes = VT.getSizeInBits()/128;
3241 unsigned NumLaneElts = NumElts/NumLanes;
3242
3243 // Do not handle 64-bit element shuffles with palignr.
3244 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003245 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003246
Craig Topper0e2037b2012-01-20 05:53:00 +00003247 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3248 unsigned i;
3249 for (i = 0; i != NumLaneElts; ++i) {
3250 if (Mask[i+l] >= 0)
3251 break;
3252 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003253
Craig Topper0e2037b2012-01-20 05:53:00 +00003254 // Lane is all undef, go to next lane
3255 if (i == NumLaneElts)
3256 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003257
Craig Topper0e2037b2012-01-20 05:53:00 +00003258 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003259
Craig Topper0e2037b2012-01-20 05:53:00 +00003260 // Make sure its in this lane in one of the sources
3261 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3262 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003263 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003264
3265 // If not lane 0, then we must match lane 0
3266 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3267 return false;
3268
3269 // Correct second source to be contiguous with first source
3270 if (Start >= (int)NumElts)
3271 Start -= NumElts - NumLaneElts;
3272
3273 // Make sure we're shifting in the right direction.
3274 if (Start <= (int)(i+l))
3275 return false;
3276
3277 Start -= i;
3278
3279 // Check the rest of the elements to see if they are consecutive.
3280 for (++i; i != NumLaneElts; ++i) {
3281 int Idx = Mask[i+l];
3282
3283 // Make sure its in this lane
3284 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3285 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3286 return false;
3287
3288 // If not lane 0, then we must match lane 0
3289 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3290 return false;
3291
3292 if (Idx >= (int)NumElts)
3293 Idx -= NumElts - NumLaneElts;
3294
3295 if (!isUndefOrEqual(Idx, Start+i))
3296 return false;
3297
3298 }
Nate Begemana09008b2009-10-19 02:17:23 +00003299 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003300
Nate Begemana09008b2009-10-19 02:17:23 +00003301 return true;
3302}
3303
Craig Topper1a7700a2012-01-19 08:19:12 +00003304/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3305/// the two vector operands have swapped position.
3306static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3307 unsigned NumElems) {
3308 for (unsigned i = 0; i != NumElems; ++i) {
3309 int idx = Mask[i];
3310 if (idx < 0)
3311 continue;
3312 else if (idx < (int)NumElems)
3313 Mask[i] = idx + NumElems;
3314 else
3315 Mask[i] = idx - NumElems;
3316 }
3317}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003318
Craig Topper1a7700a2012-01-19 08:19:12 +00003319/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3320/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3321/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3322/// reverse of what x86 shuffles want.
3323static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3324 bool Commuted = false) {
3325 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003326 return false;
3327
Craig Topper1a7700a2012-01-19 08:19:12 +00003328 unsigned NumElems = VT.getVectorNumElements();
3329 unsigned NumLanes = VT.getSizeInBits()/128;
3330 unsigned NumLaneElems = NumElems/NumLanes;
3331
3332 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003333 return false;
3334
3335 // VSHUFPSY divides the resulting vector into 4 chunks.
3336 // The sources are also splitted into 4 chunks, and each destination
3337 // chunk must come from a different source chunk.
3338 //
3339 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3340 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3341 //
3342 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3343 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3344 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003345 // VSHUFPDY divides the resulting vector into 4 chunks.
3346 // The sources are also splitted into 4 chunks, and each destination
3347 // chunk must come from a different source chunk.
3348 //
3349 // SRC1 => X3 X2 X1 X0
3350 // SRC2 => Y3 Y2 Y1 Y0
3351 //
3352 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3353 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003354 unsigned HalfLaneElems = NumLaneElems/2;
3355 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3356 for (unsigned i = 0; i != NumLaneElems; ++i) {
3357 int Idx = Mask[i+l];
3358 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3359 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3360 return false;
3361 // For VSHUFPSY, the mask of the second half must be the same as the
3362 // first but with the appropriate offsets. This works in the same way as
3363 // VPERMILPS works with masks.
3364 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3365 continue;
3366 if (!isUndefOrEqual(Idx, Mask[i]+l))
3367 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003368 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003369 }
3370
3371 return true;
3372}
3373
Craig Topper1a7700a2012-01-19 08:19:12 +00003374bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3375 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003376}
3377
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003378/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3379/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003380bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003381 EVT VT = N->getValueType(0);
3382 unsigned NumElems = VT.getVectorNumElements();
3383
3384 if (VT.getSizeInBits() != 128)
3385 return false;
3386
3387 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003388 return false;
3389
Evan Cheng2064a2b2006-03-28 06:50:32 +00003390 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3392 isUndefOrEqual(N->getMaskElt(1), 7) &&
3393 isUndefOrEqual(N->getMaskElt(2), 2) &&
3394 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003395}
3396
Nate Begeman0b10b912009-11-07 23:17:15 +00003397/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3398/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3399/// <2, 3, 2, 3>
3400bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003401 EVT VT = N->getValueType(0);
3402 unsigned NumElems = VT.getVectorNumElements();
3403
3404 if (VT.getSizeInBits() != 128)
3405 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003406
Nate Begeman0b10b912009-11-07 23:17:15 +00003407 if (NumElems != 4)
3408 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003409
Nate Begeman0b10b912009-11-07 23:17:15 +00003410 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003411 isUndefOrEqual(N->getMaskElt(1), 3) &&
3412 isUndefOrEqual(N->getMaskElt(2), 2) &&
3413 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003414}
3415
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3417/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003418bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003419 EVT VT = N->getValueType(0);
3420
3421 if (VT.getSizeInBits() != 128)
3422 return false;
3423
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426 if (NumElems != 2 && NumElems != 4)
3427 return false;
3428
Evan Chengc5cdff22006-04-07 21:53:05 +00003429 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003431 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432
Evan Chengc5cdff22006-04-07 21:53:05 +00003433 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003435 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003436
3437 return true;
3438}
3439
Nate Begeman0b10b912009-11-07 23:17:15 +00003440/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3441/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3442bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003444
David Greenea20244d2011-03-02 17:23:43 +00003445 if ((NumElems != 2 && NumElems != 4)
3446 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447 return false;
3448
Evan Chengc5cdff22006-04-07 21:53:05 +00003449 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003451 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 for (unsigned i = 0; i < NumElems/2; ++i)
3454 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003455 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456
3457 return true;
3458}
3459
Evan Cheng0038e592006-03-28 00:39:58 +00003460/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3461/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003462static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003463 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003464 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003465
3466 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3467 "Unsupported vector type for unpckh");
3468
Craig Topper6347e862011-11-21 06:57:39 +00003469 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003470 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003471 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003472
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003473 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3474 // independently on 128-bit lanes.
3475 unsigned NumLanes = VT.getSizeInBits()/128;
3476 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003477
Craig Topper94438ba2011-12-16 08:06:31 +00003478 for (unsigned l = 0; l != NumLanes; ++l) {
3479 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3480 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003481 i += 2, ++j) {
3482 int BitI = Mask[i];
3483 int BitI1 = Mask[i+1];
3484 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003485 return false;
David Greenea20244d2011-03-02 17:23:43 +00003486 if (V2IsSplat) {
3487 if (!isUndefOrEqual(BitI1, NumElts))
3488 return false;
3489 } else {
3490 if (!isUndefOrEqual(BitI1, j + NumElts))
3491 return false;
3492 }
Evan Cheng39623da2006-04-20 08:58:49 +00003493 }
Evan Cheng0038e592006-03-28 00:39:58 +00003494 }
David Greenea20244d2011-03-02 17:23:43 +00003495
Evan Cheng0038e592006-03-28 00:39:58 +00003496 return true;
3497}
3498
Craig Topper6347e862011-11-21 06:57:39 +00003499bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003500 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003501}
3502
Evan Cheng4fcb9222006-03-28 02:43:26 +00003503/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3504/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003505static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003506 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003507 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508
3509 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3510 "Unsupported vector type for unpckh");
3511
Craig Topper6347e862011-11-21 06:57:39 +00003512 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003513 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003514 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003515
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003516 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3517 // independently on 128-bit lanes.
3518 unsigned NumLanes = VT.getSizeInBits()/128;
3519 unsigned NumLaneElts = NumElts/NumLanes;
3520
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003521 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003522 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3523 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003524 int BitI = Mask[i];
3525 int BitI1 = Mask[i+1];
3526 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003527 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003528 if (V2IsSplat) {
3529 if (isUndefOrEqual(BitI1, NumElts))
3530 return false;
3531 } else {
3532 if (!isUndefOrEqual(BitI1, j+NumElts))
3533 return false;
3534 }
Evan Cheng39623da2006-04-20 08:58:49 +00003535 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003536 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003537 return true;
3538}
3539
Craig Topper6347e862011-11-21 06:57:39 +00003540bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003541 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003542}
3543
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003544/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3545/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3546/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003547static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003548 bool HasAVX2) {
3549 unsigned NumElts = VT.getVectorNumElements();
3550
3551 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3552 "Unsupported vector type for unpckh");
3553
3554 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3555 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003556 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003557
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003558 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3559 // FIXME: Need a better way to get rid of this, there's no latency difference
3560 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3561 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003562 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003563 return false;
3564
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003565 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3566 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003567 unsigned NumLanes = VT.getSizeInBits()/128;
3568 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003569
Craig Topper94438ba2011-12-16 08:06:31 +00003570 for (unsigned l = 0; l != NumLanes; ++l) {
3571 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3572 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003573 i += 2, ++j) {
3574 int BitI = Mask[i];
3575 int BitI1 = Mask[i+1];
3576
3577 if (!isUndefOrEqual(BitI, j))
3578 return false;
3579 if (!isUndefOrEqual(BitI1, j))
3580 return false;
3581 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003582 }
David Greenea20244d2011-03-02 17:23:43 +00003583
Rafael Espindola15684b22009-04-24 12:40:33 +00003584 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003585}
3586
Craig Topper94438ba2011-12-16 08:06:31 +00003587bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003588 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003589}
3590
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003591/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3592/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3593/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003594static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003595 unsigned NumElts = VT.getVectorNumElements();
3596
3597 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3598 "Unsupported vector type for unpckh");
3599
3600 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3601 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003602 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003603
Craig Topper94438ba2011-12-16 08:06:31 +00003604 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3605 // independently on 128-bit lanes.
3606 unsigned NumLanes = VT.getSizeInBits()/128;
3607 unsigned NumLaneElts = NumElts/NumLanes;
3608
3609 for (unsigned l = 0; l != NumLanes; ++l) {
3610 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3611 i != (l+1)*NumLaneElts; i += 2, ++j) {
3612 int BitI = Mask[i];
3613 int BitI1 = Mask[i+1];
3614 if (!isUndefOrEqual(BitI, j))
3615 return false;
3616 if (!isUndefOrEqual(BitI1, j))
3617 return false;
3618 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003619 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003620 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003621}
3622
Craig Topper94438ba2011-12-16 08:06:31 +00003623bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003624 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003625}
3626
Evan Cheng017dcc62006-04-21 01:05:10 +00003627/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3628/// specifies a shuffle of elements that is suitable for input to MOVSS,
3629/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003630static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003631 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003632 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003633 if (VT.getSizeInBits() == 256)
3634 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003635
Craig Topperc612d792012-01-02 09:17:37 +00003636 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003637
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003639 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003640
Craig Topperc612d792012-01-02 09:17:37 +00003641 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003643 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003644
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003645 return true;
3646}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003647
Nate Begeman9008ca62009-04-27 18:41:29 +00003648bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003649 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003650}
3651
Craig Topper70b883b2011-11-28 10:14:51 +00003652/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653/// as permutations between 128-bit chunks or halves. As an example: this
3654/// shuffle bellow:
3655/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3656/// The first half comes from the second half of V1 and the second half from the
3657/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003658static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003659 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003660 return false;
3661
3662 // The shuffle result is divided into half A and half B. In total the two
3663 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3664 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666 bool MatchA = false, MatchB = false;
3667
3668 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003669 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003670 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3671 MatchA = true;
3672 break;
3673 }
3674 }
3675
3676 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003677 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003678 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3679 MatchB = true;
3680 break;
3681 }
3682 }
3683
3684 return MatchA && MatchB;
3685}
3686
Craig Topper70b883b2011-11-28 10:14:51 +00003687/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3688/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003689static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003690 EVT VT = SVOp->getValueType(0);
3691
Craig Topperc612d792012-01-02 09:17:37 +00003692 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693
Craig Topperc612d792012-01-02 09:17:37 +00003694 unsigned FstHalf = 0, SndHalf = 0;
3695 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003696 if (SVOp->getMaskElt(i) > 0) {
3697 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3698 break;
3699 }
3700 }
Craig Topperc612d792012-01-02 09:17:37 +00003701 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003702 if (SVOp->getMaskElt(i) > 0) {
3703 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3704 break;
3705 }
3706 }
3707
3708 return (FstHalf | (SndHalf << 4));
3709}
3710
Craig Topper70b883b2011-11-28 10:14:51 +00003711/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3713/// Note that VPERMIL mask matching is different depending whether theunderlying
3714/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3715/// to the same elements of the low, but to the higher half of the source.
3716/// In VPERMILPD the two lanes could be shuffled independently of each other
3717/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003718static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003719 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003720 return false;
3721
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003723 // Only match 256-bit with 32/64-bit types
3724 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003725 return false;
3726
Craig Topperc612d792012-01-02 09:17:37 +00003727 unsigned NumLanes = VT.getSizeInBits()/128;
3728 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003729 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003730 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003731 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003732 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003733 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003734 continue;
3735 // VPERMILPS handling
3736 if (Mask[i] < 0)
3737 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003738 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003741 }
3742
3743 return true;
3744}
3745
Evan Cheng017dcc62006-04-21 01:05:10 +00003746/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3747/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003748/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003749static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003750 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003751 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003752 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003753 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003754
Nate Begeman9008ca62009-04-27 18:41:29 +00003755 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003756 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003757
Craig Topperc612d792012-01-02 09:17:37 +00003758 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3760 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3761 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003762 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003763
Evan Cheng39623da2006-04-20 08:58:49 +00003764 return true;
3765}
3766
Nate Begeman9008ca62009-04-27 18:41:29 +00003767static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003768 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003769 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3770 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003771}
3772
Evan Chengd9539472006-04-14 21:59:03 +00003773/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3774/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003775/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3776bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3777 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003778 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003779 return false;
3780
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003781 // The second vector must be undef
3782 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3783 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003784
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003785 EVT VT = N->getValueType(0);
3786 unsigned NumElems = VT.getVectorNumElements();
3787
3788 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3789 (VT.getSizeInBits() == 256 && NumElems != 8))
3790 return false;
3791
3792 // "i+1" is the value the indexed mask element must have
3793 for (unsigned i = 0; i < NumElems; i += 2)
3794 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3795 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003797
3798 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003799}
3800
3801/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3802/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003803/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3804bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3805 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003806 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003807 return false;
3808
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003809 // The second vector must be undef
3810 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3811 return false;
3812
3813 EVT VT = N->getValueType(0);
3814 unsigned NumElems = VT.getVectorNumElements();
3815
3816 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3817 (VT.getSizeInBits() == 256 && NumElems != 8))
3818 return false;
3819
3820 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003821 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003822 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3823 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003825
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003826 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003827}
3828
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003829/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3830/// specifies a shuffle of elements that is suitable for input to 256-bit
3831/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003832static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003833 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003834
Craig Topperbeabc6c2011-12-05 06:56:46 +00003835 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003836 return false;
3837
Craig Topperc612d792012-01-02 09:17:37 +00003838 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003839 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003840 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003841 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003842 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003843 return false;
3844 return true;
3845}
3846
Evan Cheng0b457f02008-09-25 20:50:48 +00003847/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003848/// specifies a shuffle of elements that is suitable for input to 128-bit
3849/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003850bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003851 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003852
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003853 if (VT.getSizeInBits() != 128)
3854 return false;
3855
Craig Topperc612d792012-01-02 09:17:37 +00003856 unsigned e = VT.getVectorNumElements() / 2;
3857 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003859 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003860 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003862 return false;
3863 return true;
3864}
3865
David Greenec38a03e2011-02-03 15:50:00 +00003866/// isVEXTRACTF128Index - Return true if the specified
3867/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3868/// suitable for input to VEXTRACTF128.
3869bool X86::isVEXTRACTF128Index(SDNode *N) {
3870 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3871 return false;
3872
3873 // The index should be aligned on a 128-bit boundary.
3874 uint64_t Index =
3875 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3876
3877 unsigned VL = N->getValueType(0).getVectorNumElements();
3878 unsigned VBits = N->getValueType(0).getSizeInBits();
3879 unsigned ElSize = VBits / VL;
3880 bool Result = (Index * ElSize) % 128 == 0;
3881
3882 return Result;
3883}
3884
David Greeneccacdc12011-02-04 16:08:29 +00003885/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3886/// operand specifies a subvector insert that is suitable for input to
3887/// VINSERTF128.
3888bool X86::isVINSERTF128Index(SDNode *N) {
3889 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3890 return false;
3891
3892 // The index should be aligned on a 128-bit boundary.
3893 uint64_t Index =
3894 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3895
3896 unsigned VL = N->getValueType(0).getVectorNumElements();
3897 unsigned VBits = N->getValueType(0).getSizeInBits();
3898 unsigned ElSize = VBits / VL;
3899 bool Result = (Index * ElSize) % 128 == 0;
3900
3901 return Result;
3902}
3903
Evan Cheng63d33002006-03-22 08:01:21 +00003904/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003905/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003906/// Handles 128-bit and 256-bit.
3907unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3908 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003909
Craig Topper1a7700a2012-01-19 08:19:12 +00003910 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3911 "Unsupported vector type for PSHUF/SHUFP");
3912
3913 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3914 // independently on 128-bit lanes.
3915 unsigned NumElts = VT.getVectorNumElements();
3916 unsigned NumLanes = VT.getSizeInBits()/128;
3917 unsigned NumLaneElts = NumElts/NumLanes;
3918
3919 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3920 "Only supports 2 or 4 elements per lane");
3921
3922 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003923 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003924 for (unsigned i = 0; i != NumElts; ++i) {
3925 int Elt = N->getMaskElt(i);
3926 if (Elt < 0) continue;
3927 Elt %= NumLaneElts;
3928 unsigned ShAmt = i << Shift;
3929 if (ShAmt >= 8) ShAmt -= 8;
3930 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003931 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003932
Evan Cheng63d33002006-03-22 08:01:21 +00003933 return Mask;
3934}
3935
Evan Cheng506d3df2006-03-29 23:07:14 +00003936/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003937/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003938unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003940 unsigned Mask = 0;
3941 // 8 nodes, but we only care about the last 4.
3942 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003943 int Val = SVOp->getMaskElt(i);
3944 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003945 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003946 if (i != 4)
3947 Mask <<= 2;
3948 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003949 return Mask;
3950}
3951
3952/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003953/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003954unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003956 unsigned Mask = 0;
3957 // 8 nodes, but we only care about the first 4.
3958 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 int Val = SVOp->getMaskElt(i);
3960 if (Val >= 0)
3961 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003962 if (i != 0)
3963 Mask <<= 2;
3964 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003965 return Mask;
3966}
3967
Nate Begemana09008b2009-10-19 02:17:23 +00003968/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3969/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003970static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3971 EVT VT = SVOp->getValueType(0);
3972 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003973
Craig Topper0e2037b2012-01-20 05:53:00 +00003974 unsigned NumElts = VT.getVectorNumElements();
3975 unsigned NumLanes = VT.getSizeInBits()/128;
3976 unsigned NumLaneElts = NumElts/NumLanes;
3977
3978 int Val = 0;
3979 unsigned i;
3980 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003981 Val = SVOp->getMaskElt(i);
3982 if (Val >= 0)
3983 break;
3984 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003985 if (Val >= (int)NumElts)
3986 Val -= NumElts - NumLaneElts;
3987
Eli Friedman63f8dde2011-07-25 21:36:45 +00003988 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003989 return (Val - i) * EltSize;
3990}
3991
David Greenec38a03e2011-02-03 15:50:00 +00003992/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3993/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3994/// instructions.
3995unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3996 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3997 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3998
3999 uint64_t Index =
4000 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4001
4002 EVT VecVT = N->getOperand(0).getValueType();
4003 EVT ElVT = VecVT.getVectorElementType();
4004
4005 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004006 return Index / NumElemsPerChunk;
4007}
4008
David Greeneccacdc12011-02-04 16:08:29 +00004009/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4010/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4011/// instructions.
4012unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4013 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4014 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4015
4016 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004017 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004018
4019 EVT VecVT = N->getValueType(0);
4020 EVT ElVT = VecVT.getVectorElementType();
4021
4022 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004023 return Index / NumElemsPerChunk;
4024}
4025
Evan Cheng37b73872009-07-30 08:33:02 +00004026/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4027/// constant +0.0.
4028bool X86::isZeroNode(SDValue Elt) {
4029 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004030 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004031 (isa<ConstantFPSDNode>(Elt) &&
4032 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4033}
4034
Nate Begeman9008ca62009-04-27 18:41:29 +00004035/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4036/// their permute mask.
4037static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4038 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004039 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004040 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004042
Nate Begeman5a5ca152009-04-29 05:20:52 +00004043 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 int idx = SVOp->getMaskElt(i);
4045 if (idx < 0)
4046 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004047 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004049 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004051 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4053 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004054}
4055
Evan Cheng533a0aa2006-04-19 20:35:22 +00004056/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4057/// match movhlps. The lower half elements should come from upper half of
4058/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004059/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004060static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004061 EVT VT = Op->getValueType(0);
4062 if (VT.getSizeInBits() != 128)
4063 return false;
4064 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004065 return false;
4066 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004068 return false;
4069 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004071 return false;
4072 return true;
4073}
4074
Evan Cheng5ced1d82006-04-06 23:23:56 +00004075/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004076/// is promoted to a vector. It also returns the LoadSDNode by reference if
4077/// required.
4078static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004079 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4080 return false;
4081 N = N->getOperand(0).getNode();
4082 if (!ISD::isNON_EXTLoad(N))
4083 return false;
4084 if (LD)
4085 *LD = cast<LoadSDNode>(N);
4086 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004087}
4088
Dan Gohman65fd6562011-11-03 21:49:52 +00004089// Test whether the given value is a vector value which will be legalized
4090// into a load.
4091static bool WillBeConstantPoolLoad(SDNode *N) {
4092 if (N->getOpcode() != ISD::BUILD_VECTOR)
4093 return false;
4094
4095 // Check for any non-constant elements.
4096 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4097 switch (N->getOperand(i).getNode()->getOpcode()) {
4098 case ISD::UNDEF:
4099 case ISD::ConstantFP:
4100 case ISD::Constant:
4101 break;
4102 default:
4103 return false;
4104 }
4105
4106 // Vectors of all-zeros and all-ones are materialized with special
4107 // instructions rather than being loaded.
4108 return !ISD::isBuildVectorAllZeros(N) &&
4109 !ISD::isBuildVectorAllOnes(N);
4110}
4111
Evan Cheng533a0aa2006-04-19 20:35:22 +00004112/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4113/// match movlp{s|d}. The lower half elements should come from lower half of
4114/// V1 (and in order), and the upper half elements should come from the upper
4115/// half of V2 (and in order). And since V1 will become the source of the
4116/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004117static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4118 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004119 EVT VT = Op->getValueType(0);
4120 if (VT.getSizeInBits() != 128)
4121 return false;
4122
Evan Cheng466685d2006-10-09 20:57:25 +00004123 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004124 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004125 // Is V2 is a vector load, don't do this transformation. We will try to use
4126 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004127 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004128 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004129
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004130 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004131
Evan Cheng533a0aa2006-04-19 20:35:22 +00004132 if (NumElems != 2 && NumElems != 4)
4133 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004134 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004135 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004136 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004137 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004139 return false;
4140 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004141}
4142
Evan Cheng39623da2006-04-20 08:58:49 +00004143/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4144/// all the same.
4145static bool isSplatVector(SDNode *N) {
4146 if (N->getOpcode() != ISD::BUILD_VECTOR)
4147 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004148
Dan Gohman475871a2008-07-27 21:46:04 +00004149 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004150 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4151 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004152 return false;
4153 return true;
4154}
4155
Evan Cheng213d2cf2007-05-17 18:45:50 +00004156/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004157/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004158/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004159static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004160 SDValue V1 = N->getOperand(0);
4161 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004162 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4163 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004165 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004166 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004167 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4168 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004169 if (Opc != ISD::BUILD_VECTOR ||
4170 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 return false;
4172 } else if (Idx >= 0) {
4173 unsigned Opc = V1.getOpcode();
4174 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4175 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004176 if (Opc != ISD::BUILD_VECTOR ||
4177 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004178 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004179 }
4180 }
4181 return true;
4182}
4183
4184/// getZeroVector - Returns a vector of specified type with all zero elements.
4185///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004186static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004187 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004188 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004189
Dale Johannesen0488fb62010-09-30 23:57:10 +00004190 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004191 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004192 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004193 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004194 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004195 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4196 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4197 } else { // SSE1
4198 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4199 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4200 }
4201 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004202 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004203 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4204 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4205 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4206 } else {
4207 // 256-bit logic and arithmetic instructions in AVX are all
4208 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4209 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4210 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4211 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4212 }
Evan Chengf0df0312008-05-15 08:39:06 +00004213 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004214 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004215}
4216
Chris Lattner8a594482007-11-25 00:24:49 +00004217/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004218/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4219/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4220/// Then bitcast to their original type, ensuring they get CSE'd.
4221static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4222 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004223 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004224 assert((VT.is128BitVector() || VT.is256BitVector())
4225 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004226
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004228 SDValue Vec;
4229 if (VT.getSizeInBits() == 256) {
4230 if (HasAVX2) { // AVX2
4231 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4232 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4233 } else { // AVX
4234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4235 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4236 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4237 Vec = Insert128BitVector(InsV, Vec,
4238 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4239 }
4240 } else {
4241 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004242 }
4243
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004244 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004245}
4246
Evan Cheng39623da2006-04-20 08:58:49 +00004247/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4248/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004249static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004250 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004251 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004252
Evan Cheng39623da2006-04-20 08:58:49 +00004253 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004254 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004255
Nate Begeman5a5ca152009-04-29 05:20:52 +00004256 for (unsigned i = 0; i != NumElems; ++i) {
4257 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 MaskVec[i] = NumElems;
4259 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004260 }
Evan Cheng39623da2006-04-20 08:58:49 +00004261 }
Evan Cheng39623da2006-04-20 08:58:49 +00004262 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4264 SVOp->getOperand(1), &MaskVec[0]);
4265 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004266}
4267
Evan Cheng017dcc62006-04-21 01:05:10 +00004268/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4269/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004270static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 SDValue V2) {
4272 unsigned NumElems = VT.getVectorNumElements();
4273 SmallVector<int, 8> Mask;
4274 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004275 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 Mask.push_back(i);
4277 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004278}
4279
Nate Begeman9008ca62009-04-27 18:41:29 +00004280/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004281static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 SDValue V2) {
4283 unsigned NumElems = VT.getVectorNumElements();
4284 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004285 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 Mask.push_back(i);
4287 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004288 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004290}
4291
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004292/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004293static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 SDValue V2) {
4295 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004296 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004298 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 Mask.push_back(i + Half);
4300 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004301 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004303}
4304
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004305// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004306// a generic shuffle instruction because the target has no such instructions.
4307// Generate shuffles which repeat i16 and i8 several times until they can be
4308// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004309static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004310 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004313
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 while (NumElems > 4) {
4315 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 EltNo -= NumElems/2;
4320 }
4321 NumElems >>= 1;
4322 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004323 return V;
4324}
Eric Christopherfd179292009-08-27 18:07:15 +00004325
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004326/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4327static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4328 EVT VT = V.getValueType();
4329 DebugLoc dl = V.getDebugLoc();
4330 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4331 && "Vector size not supported");
4332
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004333 if (VT.getSizeInBits() == 128) {
4334 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004335 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004336 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4337 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004338 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004339 // To use VPERMILPS to splat scalars, the second half of indicies must
4340 // refer to the higher part, which is a duplication of the lower one,
4341 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004342 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4343 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004344
4345 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4346 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4347 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004348 }
4349
4350 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4351}
4352
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004353/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4355 EVT SrcVT = SV->getValueType(0);
4356 SDValue V1 = SV->getOperand(0);
4357 DebugLoc dl = SV->getDebugLoc();
4358
4359 int EltNo = SV->getSplatIndex();
4360 int NumElems = SrcVT.getVectorNumElements();
4361 unsigned Size = SrcVT.getSizeInBits();
4362
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004363 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4364 "Unknown how to promote splat for type");
4365
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004366 // Extract the 128-bit part containing the splat element and update
4367 // the splat element index when it refers to the higher register.
4368 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004369 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4371 if (Idx > 0)
4372 EltNo -= NumElems/2;
4373 }
4374
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004375 // All i16 and i8 vector types can't be used directly by a generic shuffle
4376 // instruction because the target has no such instruction. Generate shuffles
4377 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004378 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004379 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004380 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004381 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382
4383 // Recreate the 256-bit vector and place the same 128-bit vector
4384 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004385 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386 if (Size == 256) {
4387 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4388 DAG.getConstant(0, MVT::i32), DAG, dl);
4389 V1 = Insert128BitVector(InsV, V1,
4390 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4391 }
4392
4393 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004394}
4395
Evan Chengba05f722006-04-21 23:03:30 +00004396/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004397/// vector of zero or undef vector. This produces a shuffle where the low
4398/// element of V2 is swizzled into the zero/undef vector, landing at element
4399/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004400static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004401 bool IsZero,
4402 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004403 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004404 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004405 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004406 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004407 unsigned NumElems = VT.getVectorNumElements();
4408 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004409 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 // If this is the insertion idx, put the low elt of V2 here.
4411 MaskVec.push_back(i == Idx ? NumElems : i);
4412 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004413}
4414
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004415/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4416/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004417static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4418 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004419 if (Depth == 6)
4420 return SDValue(); // Limit search depth.
4421
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004422 SDValue V = SDValue(N, 0);
4423 EVT VT = V.getValueType();
4424 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004425
4426 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4427 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4428 Index = SV->getMaskElt(Index);
4429
4430 if (Index < 0)
4431 return DAG.getUNDEF(VT.getVectorElementType());
4432
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004433 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004434 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004435 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004436 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004437
4438 // Recurse into target specific vector shuffles to find scalars.
4439 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004440 int NumElems = VT.getVectorNumElements();
4441 SmallVector<unsigned, 16> ShuffleMask;
4442 SDValue ImmN;
4443
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004444 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004445 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004446 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004447 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4448 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004449 break;
Craig Topper34671b82011-12-06 08:21:25 +00004450 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004451 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004452 break;
Craig Topper34671b82011-12-06 08:21:25 +00004453 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004454 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004455 break;
4456 case X86ISD::MOVHLPS:
4457 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4458 break;
4459 case X86ISD::MOVLHPS:
4460 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4461 break;
4462 case X86ISD::PSHUFD:
4463 ImmN = N->getOperand(N->getNumOperands()-1);
4464 DecodePSHUFMask(NumElems,
4465 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4466 ShuffleMask);
4467 break;
4468 case X86ISD::PSHUFHW:
4469 ImmN = N->getOperand(N->getNumOperands()-1);
4470 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4471 ShuffleMask);
4472 break;
4473 case X86ISD::PSHUFLW:
4474 ImmN = N->getOperand(N->getNumOperands()-1);
4475 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4476 ShuffleMask);
4477 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004478 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004479 case X86ISD::MOVSD: {
4480 // The index 0 always comes from the first element of the second source,
4481 // this is why MOVSS and MOVSD are used in the first place. The other
4482 // elements come from the other positions of the first source vector.
4483 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004484 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4485 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004486 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004487 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004488 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004489 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004490 ShuffleMask);
4491 break;
Craig Topperec24e612011-11-30 07:47:51 +00004492 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004493 ImmN = N->getOperand(N->getNumOperands()-1);
4494 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4495 ShuffleMask);
4496 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004497 case X86ISD::MOVDDUP:
4498 case X86ISD::MOVLHPD:
4499 case X86ISD::MOVLPD:
4500 case X86ISD::MOVLPS:
4501 case X86ISD::MOVSHDUP:
4502 case X86ISD::MOVSLDUP:
4503 case X86ISD::PALIGN:
4504 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004505 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004506 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004507
4508 Index = ShuffleMask[Index];
4509 if (Index < 0)
4510 return DAG.getUNDEF(VT.getVectorElementType());
4511
4512 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4513 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4514 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004515 }
4516
4517 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004518 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004519 V = V.getOperand(0);
4520 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004521 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004522
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004523 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524 return SDValue();
4525 }
4526
4527 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4528 return (Index == 0) ? V.getOperand(0)
4529 : DAG.getUNDEF(VT.getVectorElementType());
4530
4531 if (V.getOpcode() == ISD::BUILD_VECTOR)
4532 return V.getOperand(Index);
4533
4534 return SDValue();
4535}
4536
4537/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4538/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004539/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004540static
4541unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4542 bool ZerosFromLeft, SelectionDAG &DAG) {
4543 int i = 0;
4544
4545 while (i < NumElems) {
4546 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004547 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004548 if (!(Elt.getNode() &&
4549 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4550 break;
4551 ++i;
4552 }
4553
4554 return i;
4555}
4556
4557/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4558/// MaskE correspond consecutively to elements from one of the vector operands,
4559/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4560static
4561bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4562 int OpIdx, int NumElems, unsigned &OpNum) {
4563 bool SeenV1 = false;
4564 bool SeenV2 = false;
4565
4566 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4567 int Idx = SVOp->getMaskElt(i);
4568 // Ignore undef indicies
4569 if (Idx < 0)
4570 continue;
4571
4572 if (Idx < NumElems)
4573 SeenV1 = true;
4574 else
4575 SeenV2 = true;
4576
4577 // Only accept consecutive elements from the same vector
4578 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4579 return false;
4580 }
4581
4582 OpNum = SeenV1 ? 0 : 1;
4583 return true;
4584}
4585
4586/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4587/// logical left shift of a vector.
4588static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4589 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4590 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4591 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4592 false /* check zeros from right */, DAG);
4593 unsigned OpSrc;
4594
4595 if (!NumZeros)
4596 return false;
4597
4598 // Considering the elements in the mask that are not consecutive zeros,
4599 // check if they consecutively come from only one of the source vectors.
4600 //
4601 // V1 = {X, A, B, C} 0
4602 // \ \ \ /
4603 // vector_shuffle V1, V2 <1, 2, 3, X>
4604 //
4605 if (!isShuffleMaskConsecutive(SVOp,
4606 0, // Mask Start Index
4607 NumElems-NumZeros-1, // Mask End Index
4608 NumZeros, // Where to start looking in the src vector
4609 NumElems, // Number of elements in vector
4610 OpSrc)) // Which source operand ?
4611 return false;
4612
4613 isLeft = false;
4614 ShAmt = NumZeros;
4615 ShVal = SVOp->getOperand(OpSrc);
4616 return true;
4617}
4618
4619/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4620/// logical left shift of a vector.
4621static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4622 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4623 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4624 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4625 true /* check zeros from left */, DAG);
4626 unsigned OpSrc;
4627
4628 if (!NumZeros)
4629 return false;
4630
4631 // Considering the elements in the mask that are not consecutive zeros,
4632 // check if they consecutively come from only one of the source vectors.
4633 //
4634 // 0 { A, B, X, X } = V2
4635 // / \ / /
4636 // vector_shuffle V1, V2 <X, X, 4, 5>
4637 //
4638 if (!isShuffleMaskConsecutive(SVOp,
4639 NumZeros, // Mask Start Index
4640 NumElems-1, // Mask End Index
4641 0, // Where to start looking in the src vector
4642 NumElems, // Number of elements in vector
4643 OpSrc)) // Which source operand ?
4644 return false;
4645
4646 isLeft = true;
4647 ShAmt = NumZeros;
4648 ShVal = SVOp->getOperand(OpSrc);
4649 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004650}
4651
4652/// isVectorShift - Returns true if the shuffle can be implemented as a
4653/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004654static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004655 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004656 // Although the logic below support any bitwidth size, there are no
4657 // shift instructions which handle more than 128-bit vectors.
4658 if (SVOp->getValueType(0).getSizeInBits() > 128)
4659 return false;
4660
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004661 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4662 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4663 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004664
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004665 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004666}
4667
Evan Chengc78d3b42006-04-24 18:01:45 +00004668/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4669///
Dan Gohman475871a2008-07-27 21:46:04 +00004670static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004671 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004672 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004673 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004674 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004675 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004676 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004677
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004678 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004680 bool First = true;
4681 for (unsigned i = 0; i < 16; ++i) {
4682 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4683 if (ThisIsNonZero && First) {
4684 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004685 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004686 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004688 First = false;
4689 }
4690
4691 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004692 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004693 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4694 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004695 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004697 }
4698 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4700 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4701 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004704 } else
4705 ThisElt = LastElt;
4706
Gabor Greifba36cb52008-08-28 21:40:38 +00004707 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004709 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 }
4711 }
4712
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004713 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004714}
4715
Bill Wendlinga348c562007-03-22 18:42:45 +00004716/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004717///
Dan Gohman475871a2008-07-27 21:46:04 +00004718static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004719 unsigned NumNonZero, unsigned NumZero,
4720 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004721 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004722 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004724 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004725
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004726 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004727 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004728 bool First = true;
4729 for (unsigned i = 0; i < 8; ++i) {
4730 bool isNonZero = (NonZeros & (1 << i)) != 0;
4731 if (isNonZero) {
4732 if (First) {
4733 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004734 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004735 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004737 First = false;
4738 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004739 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004741 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004742 }
4743 }
4744
4745 return V;
4746}
4747
Evan Chengf26ffe92008-05-29 08:22:04 +00004748/// getVShift - Return a vector logical shift node.
4749///
Owen Andersone50ed302009-08-10 22:56:29 +00004750static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 unsigned NumBits, SelectionDAG &DAG,
4752 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004753 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004754 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004755 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004756 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4757 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004758 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004759 DAG.getConstant(NumBits,
4760 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004761}
4762
Dan Gohman475871a2008-07-27 21:46:04 +00004763SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004764X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004765 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004766
Evan Chengc3630942009-12-09 21:00:30 +00004767 // Check if the scalar load can be widened into a vector load. And if
4768 // the address is "base + cst" see if the cst can be "absorbed" into
4769 // the shuffle mask.
4770 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4771 SDValue Ptr = LD->getBasePtr();
4772 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4773 return SDValue();
4774 EVT PVT = LD->getValueType(0);
4775 if (PVT != MVT::i32 && PVT != MVT::f32)
4776 return SDValue();
4777
4778 int FI = -1;
4779 int64_t Offset = 0;
4780 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4781 FI = FINode->getIndex();
4782 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004783 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004784 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4785 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4786 Offset = Ptr.getConstantOperandVal(1);
4787 Ptr = Ptr.getOperand(0);
4788 } else {
4789 return SDValue();
4790 }
4791
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004792 // FIXME: 256-bit vector instructions don't require a strict alignment,
4793 // improve this code to support it better.
4794 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004795 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004796 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004797 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004798 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004799 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004800 // Can't change the alignment. FIXME: It's possible to compute
4801 // the exact stack offset and reference FI + adjust offset instead.
4802 // If someone *really* cares about this. That's the way to implement it.
4803 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004804 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004805 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004806 }
4807 }
4808
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004809 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004810 // Ptr + (Offset & ~15).
4811 if (Offset < 0)
4812 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004813 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004814 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004815 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004816 if (StartOffset)
4817 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4818 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4819
4820 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004821 int NumElems = VT.getVectorNumElements();
4822
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004823 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4824 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004825 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004826 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004827
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004828 SmallVector<int, 8> Mask;
4829 for (int i = 0; i < NumElems; ++i)
4830 Mask.push_back(EltNo);
4831
Craig Toppercc3000632012-01-30 07:50:31 +00004832 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004833 }
4834
4835 return SDValue();
4836}
4837
Michael J. Spencerec38de22010-10-10 22:04:20 +00004838/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4839/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004840/// load which has the same value as a build_vector whose operands are 'elts'.
4841///
4842/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004843///
Nate Begeman1449f292010-03-24 22:19:06 +00004844/// FIXME: we'd also like to handle the case where the last elements are zero
4845/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4846/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004847static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004848 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004849 EVT EltVT = VT.getVectorElementType();
4850 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004851
Nate Begemanfdea31a2010-03-24 20:49:50 +00004852 LoadSDNode *LDBase = NULL;
4853 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004854
Nate Begeman1449f292010-03-24 22:19:06 +00004855 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004856 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004857 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004858 for (unsigned i = 0; i < NumElems; ++i) {
4859 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004860
Nate Begemanfdea31a2010-03-24 20:49:50 +00004861 if (!Elt.getNode() ||
4862 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4863 return SDValue();
4864 if (!LDBase) {
4865 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4866 return SDValue();
4867 LDBase = cast<LoadSDNode>(Elt.getNode());
4868 LastLoadedElt = i;
4869 continue;
4870 }
4871 if (Elt.getOpcode() == ISD::UNDEF)
4872 continue;
4873
4874 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4875 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4876 return SDValue();
4877 LastLoadedElt = i;
4878 }
Nate Begeman1449f292010-03-24 22:19:06 +00004879
4880 // If we have found an entire vector of loads and undefs, then return a large
4881 // load of the entire vector width starting at the base pointer. If we found
4882 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004883 if (LastLoadedElt == NumElems - 1) {
4884 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004885 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004886 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004887 LDBase->isVolatile(), LDBase->isNonTemporal(),
4888 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004889 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004890 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004891 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004892 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004893 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4894 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004895 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4896 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004897 SDValue ResNode =
4898 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4899 LDBase->getPointerInfo(),
4900 LDBase->getAlignment(),
4901 false/*isVolatile*/, true/*ReadMem*/,
4902 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004903 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004904 }
4905 return SDValue();
4906}
4907
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004908/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4909/// a vbroadcast node. We support two patterns:
4910/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4911/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4912/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004913/// The scalar load node is returned when a pattern is found,
4914/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004915static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4916 if (!Subtarget->hasAVX())
4917 return SDValue();
4918
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004919 EVT VT = Op.getValueType();
4920 SDValue V = Op;
4921
4922 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4923 V = V.getOperand(0);
4924
4925 //A suspected load to be broadcasted.
4926 SDValue Ld;
4927
4928 switch (V.getOpcode()) {
4929 default:
4930 // Unknown pattern found.
4931 return SDValue();
4932
4933 case ISD::BUILD_VECTOR: {
4934 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004935 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004936 return SDValue();
4937
4938 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004939
4940 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004941 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004942 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004943 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004944 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004945 }
4946
4947 case ISD::VECTOR_SHUFFLE: {
4948 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4949
4950 // Shuffles must have a splat mask where the first element is
4951 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004952 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004953 return SDValue();
4954
4955 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004956 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004957 return SDValue();
4958
4959 Ld = Sc.getOperand(0);
4960
4961 // The scalar_to_vector node and the suspected
4962 // load node must have exactly one user.
4963 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4964 return SDValue();
4965 break;
4966 }
4967 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004968
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004969 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004970 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004972
Craig Toppera1902a12012-02-01 06:51:58 +00004973 // Reject loads that have uses of the chain result
4974 if (Ld->hasAnyUseOfValue(1))
4975 return SDValue();
4976
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004977 bool Is256 = VT.getSizeInBits() == 256;
4978 bool Is128 = VT.getSizeInBits() == 128;
4979 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4980
4981 // VBroadcast to YMM
4982 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4983 return Ld;
4984
4985 // VBroadcast to XMM
4986 if (Is128 && (ScalarSize == 32))
4987 return Ld;
4988
Craig Toppera9376332012-01-10 08:23:59 +00004989 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4990 // double since there is vbroadcastsd xmm
4991 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4992 // VBroadcast to YMM
4993 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4994 return Ld;
4995
4996 // VBroadcast to XMM
4997 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4998 return Ld;
4999 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005000
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001 // Unsupported broadcast.
5002 return SDValue();
5003}
5004
Evan Chengc3630942009-12-09 21:00:30 +00005005SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005006X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005007 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005008
David Greenef125a292011-02-08 19:04:41 +00005009 EVT VT = Op.getValueType();
5010 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005011 unsigned NumElems = Op.getNumOperands();
5012
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005013 // Vectors containing all zeros can be matched by pxor and xorps later
5014 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5015 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5016 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005017 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005018 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005019
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005020 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005021 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005022
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005023 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005024 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5025 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005026 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005027 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005028 return Op;
5029
Craig Topper07a27622012-01-22 03:07:48 +00005030 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005031 }
5032
Craig Toppera9376332012-01-10 08:23:59 +00005033 SDValue LD = isVectorBroadcast(Op, Subtarget);
5034 if (LD.getNode())
5035 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036
Owen Andersone50ed302009-08-10 22:56:29 +00005037 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038
Evan Cheng0db9fe62006-04-25 20:13:52 +00005039 unsigned NumZero = 0;
5040 unsigned NumNonZero = 0;
5041 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005042 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005043 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005044 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005046 if (Elt.getOpcode() == ISD::UNDEF)
5047 continue;
5048 Values.insert(Elt);
5049 if (Elt.getOpcode() != ISD::Constant &&
5050 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005051 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005052 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005053 NumZero++;
5054 else {
5055 NonZeros |= (1 << i);
5056 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057 }
5058 }
5059
Chris Lattner97a2a562010-08-26 05:24:29 +00005060 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5061 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005062 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005063
Chris Lattner67f453a2008-03-09 05:42:06 +00005064 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005065 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005067 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Chris Lattner62098042008-03-09 01:05:04 +00005069 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5070 // the value are obviously zero, truncate the value to i32 and do the
5071 // insertion that way. Only do this if the value is non-constant or if the
5072 // value is a constant being inserted into element 0. It is cheaper to do
5073 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005074 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005075 (!IsAllConstants || Idx == 0)) {
5076 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005077 // Handle SSE only.
5078 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5079 EVT VecVT = MVT::v4i32;
5080 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005081
Chris Lattner62098042008-03-09 01:05:04 +00005082 // Truncate the value (which may itself be a constant) to i32, and
5083 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005085 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005086 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner62098042008-03-09 01:05:04 +00005088 // Now we have our 32-bit value zero extended in the low element of
5089 // a vector. If Idx != 0, swizzle it into place.
5090 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005091 SmallVector<int, 4> Mask;
5092 Mask.push_back(Idx);
5093 for (unsigned i = 1; i != VecElts; ++i)
5094 Mask.push_back(i);
5095 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005096 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005097 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005098 }
Craig Topper07a27622012-01-22 03:07:48 +00005099 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005100 }
5101 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005102
Chris Lattner19f79692008-03-08 22:59:52 +00005103 // If we have a constant or non-constant insertion into the low element of
5104 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5105 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005106 // depending on what the source datatype is.
5107 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005108 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005109 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005110
5111 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005113 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005114 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005115 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5116 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005117 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005118 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005119 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5120 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005121 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005122 }
5123
5124 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005126 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005127 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005128 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005129 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5130 DAG, dl);
5131 } else {
5132 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005133 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005134 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005135 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005136 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005137 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005138
5139 // Is it a vector logical left shift?
5140 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005141 X86::isZeroNode(Op.getOperand(0)) &&
5142 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005143 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005144 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005145 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005146 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005147 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005148 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005149
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005150 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005151 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152
Chris Lattner19f79692008-03-08 22:59:52 +00005153 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5154 // is a non-constant being inserted into an element other than the low one,
5155 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5156 // movd/movss) to move this into the low element, then shuffle it into
5157 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005158 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005159 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005160
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005162 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005163 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005165 MaskVec.push_back(i == Idx ? 0 : 1);
5166 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167 }
5168 }
5169
Chris Lattner67f453a2008-03-09 05:42:06 +00005170 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005171 if (Values.size() == 1) {
5172 if (EVTBits == 32) {
5173 // Instead of a shuffle like this:
5174 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5175 // Check if it's possible to issue this instead.
5176 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5177 unsigned Idx = CountTrailingZeros_32(NonZeros);
5178 SDValue Item = Op.getOperand(Idx);
5179 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5180 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5181 }
Dan Gohman475871a2008-07-27 21:46:04 +00005182 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Dan Gohmana3941172007-07-24 22:55:08 +00005185 // A vector full of immediates; various special cases are already
5186 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005187 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005188 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005189
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005190 // For AVX-length vectors, build the individual 128-bit pieces and use
5191 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005192 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005193 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005194 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005195 V.push_back(Op.getOperand(i));
5196
5197 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5198
5199 // Build both the lower and upper subvector.
5200 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5201 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5202 NumElems/2);
5203
5204 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005205 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5206 DAG.getConstant(0, MVT::i32), DAG, dl);
5207 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005208 DAG, dl);
5209 }
5210
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005211 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005212 if (EVTBits == 64) {
5213 if (NumNonZero == 1) {
5214 // One half is zero or undef.
5215 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005216 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005217 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005218 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005219 }
Dan Gohman475871a2008-07-27 21:46:04 +00005220 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005221 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005222
5223 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005224 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005225 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005226 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005227 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005228 }
5229
Bill Wendling826f36f2007-03-28 00:57:11 +00005230 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005231 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005232 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005233 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005234 }
5235
5236 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005237 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238 if (NumElems == 4 && NumZero > 0) {
5239 for (unsigned i = 0; i < 4; ++i) {
5240 bool isZero = !(NonZeros & (1 << i));
5241 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005242 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243 else
Dale Johannesenace16102009-02-03 19:33:06 +00005244 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 }
5246
5247 for (unsigned i = 0; i < 2; ++i) {
5248 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5249 default: break;
5250 case 0:
5251 V[i] = V[i*2]; // Must be a zero vector.
5252 break;
5253 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005254 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005255 break;
5256 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 break;
5259 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005260 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005261 break;
5262 }
5263 }
5264
Benjamin Kramer9c683542012-01-30 15:16:21 +00005265 bool Reverse1 = (NonZeros & 0x3) == 2;
5266 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5267 int MaskVec[] = {
5268 Reverse1 ? 1 : 0,
5269 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005270 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5271 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005272 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005273 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 }
5275
Nate Begemanfdea31a2010-03-24 20:49:50 +00005276 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5277 // Check for a build vector of consecutive loads.
5278 for (unsigned i = 0; i < NumElems; ++i)
5279 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005280
Nate Begemanfdea31a2010-03-24 20:49:50 +00005281 // Check for elements which are consecutive loads.
5282 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5283 if (LD.getNode())
5284 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005285
5286 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005287 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005288 SDValue Result;
5289 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5290 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5291 else
5292 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005293
Chris Lattner24faf612010-08-28 17:59:08 +00005294 for (unsigned i = 1; i < NumElems; ++i) {
5295 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5296 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005297 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005298 }
5299 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005300 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005301
Chris Lattner6e80e442010-08-28 17:15:43 +00005302 // Otherwise, expand into a number of unpckl*, start by extending each of
5303 // our (non-undef) elements to the full vector width with the element in the
5304 // bottom slot of the vector (which generates no code for SSE).
5305 for (unsigned i = 0; i < NumElems; ++i) {
5306 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5307 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5308 else
5309 V[i] = DAG.getUNDEF(VT);
5310 }
5311
5312 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5314 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5315 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005316 unsigned EltStride = NumElems >> 1;
5317 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005318 for (unsigned i = 0; i < EltStride; ++i) {
5319 // If V[i+EltStride] is undef and this is the first round of mixing,
5320 // then it is safe to just drop this shuffle: V[i] is already in the
5321 // right place, the one element (since it's the first round) being
5322 // inserted as undef can be dropped. This isn't safe for successive
5323 // rounds because they will permute elements within both vectors.
5324 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5325 EltStride == NumElems/2)
5326 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005327
Chris Lattner6e80e442010-08-28 17:15:43 +00005328 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005329 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005330 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331 }
5332 return V[0];
5333 }
Dan Gohman475871a2008-07-27 21:46:04 +00005334 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335}
5336
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005337// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5338// them in a MMX register. This is better than doing a stack convert.
5339static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005340 DebugLoc dl = Op.getDebugLoc();
5341 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005342
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005343 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5344 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5345 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005346 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005347 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5348 InVec = Op.getOperand(1);
5349 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5350 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005351 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005352 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5353 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5354 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005355 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005356 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5357 Mask[0] = 0; Mask[1] = 2;
5358 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5359 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005360 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005361}
5362
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005363// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5364// to create 256-bit vectors from two other 128-bit ones.
5365static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5366 DebugLoc dl = Op.getDebugLoc();
5367 EVT ResVT = Op.getValueType();
5368
5369 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5370
5371 SDValue V1 = Op.getOperand(0);
5372 SDValue V2 = Op.getOperand(1);
5373 unsigned NumElems = ResVT.getVectorNumElements();
5374
5375 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5376 DAG.getConstant(0, MVT::i32), DAG, dl);
5377 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5378 DAG, dl);
5379}
5380
5381SDValue
5382X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005383 EVT ResVT = Op.getValueType();
5384
5385 assert(Op.getNumOperands() == 2);
5386 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5387 "Unsupported CONCAT_VECTORS for value type");
5388
5389 // We support concatenate two MMX registers and place them in a MMX register.
5390 // This is better than doing a stack convert.
5391 if (ResVT.is128BitVector())
5392 return LowerMMXCONCAT_VECTORS(Op, DAG);
5393
5394 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5395 // from two other 128-bit ones.
5396 return LowerAVXCONCAT_VECTORS(Op, DAG);
5397}
5398
Nate Begemanb9a47b82009-02-23 08:49:38 +00005399// v8i16 shuffles - Prefer shuffles in the following order:
5400// 1. [all] pshuflw, pshufhw, optional move
5401// 2. [ssse3] 1 x pshufb
5402// 3. [ssse3] 2 x pshufb + 1 x por
5403// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005404SDValue
5405X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5406 SelectionDAG &DAG) const {
5407 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005408 SDValue V1 = SVOp->getOperand(0);
5409 SDValue V2 = SVOp->getOperand(1);
5410 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005411 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005412
Nate Begemanb9a47b82009-02-23 08:49:38 +00005413 // Determine if more than 1 of the words in each of the low and high quadwords
5414 // of the result come from the same quadword of one of the two inputs. Undef
5415 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005416 unsigned LoQuad[] = { 0, 0, 0, 0 };
5417 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005418 BitVector InputQuads(4);
5419 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005420 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005421 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005422 MaskVals.push_back(EltIdx);
5423 if (EltIdx < 0) {
5424 ++Quad[0];
5425 ++Quad[1];
5426 ++Quad[2];
5427 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005428 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005429 }
5430 ++Quad[EltIdx / 4];
5431 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005432 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005433
Nate Begemanb9a47b82009-02-23 08:49:38 +00005434 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005435 unsigned MaxQuad = 1;
5436 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005437 if (LoQuad[i] > MaxQuad) {
5438 BestLoQuad = i;
5439 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005440 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005441 }
5442
Nate Begemanb9a47b82009-02-23 08:49:38 +00005443 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005444 MaxQuad = 1;
5445 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005446 if (HiQuad[i] > MaxQuad) {
5447 BestHiQuad = i;
5448 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005449 }
5450 }
5451
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005453 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 // single pshufb instruction is necessary. If There are more than 2 input
5455 // quads, disable the next transformation since it does not help SSSE3.
5456 bool V1Used = InputQuads[0] || InputQuads[1];
5457 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005458 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 if (InputQuads.count() == 2 && V1Used && V2Used) {
5460 BestLoQuad = InputQuads.find_first();
5461 BestHiQuad = InputQuads.find_next(BestLoQuad);
5462 }
5463 if (InputQuads.count() > 2) {
5464 BestLoQuad = -1;
5465 BestHiQuad = -1;
5466 }
5467 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005468
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5470 // the shuffle mask. If a quad is scored as -1, that means that it contains
5471 // words from all 4 input quadwords.
5472 SDValue NewV;
5473 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005474 int MaskV[] = {
5475 BestLoQuad < 0 ? 0 : BestLoQuad,
5476 BestHiQuad < 0 ? 1 : BestHiQuad
5477 };
Eric Christopherfd179292009-08-27 18:07:15 +00005478 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005479 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5480 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5481 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005482
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5484 // source words for the shuffle, to aid later transformations.
5485 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005486 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005487 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005489 if (idx != (int)i)
5490 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005492 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 AllWordsInNewV = false;
5494 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005495 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005496
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5498 if (AllWordsInNewV) {
5499 for (int i = 0; i != 8; ++i) {
5500 int idx = MaskVals[i];
5501 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005502 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005503 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 if ((idx != i) && idx < 4)
5505 pshufhw = false;
5506 if ((idx != i) && idx > 3)
5507 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005508 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509 V1 = NewV;
5510 V2Used = false;
5511 BestLoQuad = 0;
5512 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005513 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005514
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5516 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005517 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005518 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5519 unsigned TargetMask = 0;
5520 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005522 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5523 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5524 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005525 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005526 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005527 }
Eric Christopherfd179292009-08-27 18:07:15 +00005528
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 // If we have SSSE3, and all words of the result are from 1 input vector,
5530 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5531 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005532 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005534
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005536 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 // mask, and elements that come from V1 in the V2 mask, so that the two
5538 // results can be OR'd together.
5539 bool TwoInputs = V1Used && V2Used;
5540 for (unsigned i = 0; i != 8; ++i) {
5541 int EltIdx = MaskVals[i] * 2;
5542 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5544 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 continue;
5546 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5548 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005550 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005551 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005552 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005555 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005556
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 // Calculate the shuffle mask for the second input, shuffle it, and
5558 // OR it with the first shuffled input.
5559 pshufbMask.clear();
5560 for (unsigned i = 0; i != 8; ++i) {
5561 int EltIdx = MaskVals[i] * 2;
5562 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5564 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 continue;
5566 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5568 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005570 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005571 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005572 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 MVT::v16i8, &pshufbMask[0], 16));
5574 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005575 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 }
5577
5578 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5579 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005580 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005582 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 for (int i = 0; i != 4; ++i) {
5584 int idx = MaskVals[i];
5585 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 InOrder.set(i);
5587 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005588 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 }
5591 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005593 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005594
Craig Topperd0a31172012-01-10 06:37:29 +00005595 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005596 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5597 NewV.getOperand(0),
5598 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5599 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 }
Eric Christopherfd179292009-08-27 18:07:15 +00005601
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5603 // and update MaskVals with the new element order.
5604 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005605 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 for (unsigned i = 4; i != 8; ++i) {
5607 int idx = MaskVals[i];
5608 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 InOrder.set(i);
5610 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005611 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 }
5614 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005616 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005617
Craig Topperd0a31172012-01-10 06:37:29 +00005618 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005619 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5620 NewV.getOperand(0),
5621 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5622 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 }
Eric Christopherfd179292009-08-27 18:07:15 +00005624
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 // In case BestHi & BestLo were both -1, which means each quadword has a word
5626 // from each of the four input quadwords, calculate the InOrder bitvector now
5627 // before falling through to the insert/extract cleanup.
5628 if (BestLoQuad == -1 && BestHiQuad == -1) {
5629 NewV = V1;
5630 for (int i = 0; i != 8; ++i)
5631 if (MaskVals[i] < 0 || MaskVals[i] == i)
5632 InOrder.set(i);
5633 }
Eric Christopherfd179292009-08-27 18:07:15 +00005634
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 // The other elements are put in the right place using pextrw and pinsrw.
5636 for (unsigned i = 0; i != 8; ++i) {
5637 if (InOrder[i])
5638 continue;
5639 int EltIdx = MaskVals[i];
5640 if (EltIdx < 0)
5641 continue;
5642 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 DAG.getIntPtrConstant(i));
5649 }
5650 return NewV;
5651}
5652
5653// v16i8 shuffles - Prefer shuffles in the following order:
5654// 1. [ssse3] 1 x pshufb
5655// 2. [ssse3] 2 x pshufb + 1 x por
5656// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5657static
Nate Begeman9008ca62009-04-27 18:41:29 +00005658SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005659 SelectionDAG &DAG,
5660 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005661 SDValue V1 = SVOp->getOperand(0);
5662 SDValue V2 = SVOp->getOperand(1);
5663 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005664 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005665
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005667 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 // present, fall back to case 3.
5669 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5670 bool V1Only = true;
5671 bool V2Only = true;
5672 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005673 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 if (EltIdx < 0)
5675 continue;
5676 if (EltIdx < 16)
5677 V2Only = false;
5678 else
5679 V1Only = false;
5680 }
Eric Christopherfd179292009-08-27 18:07:15 +00005681
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005683 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005685
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005687 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 //
5689 // Otherwise, we have elements from both input vectors, and must zero out
5690 // elements that come from V2 in the first mask, and V1 in the second mask
5691 // so that we can OR them together.
5692 bool TwoInputs = !(V1Only || V2Only);
5693 for (unsigned i = 0; i != 16; ++i) {
5694 int EltIdx = MaskVals[i];
5695 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 continue;
5698 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 }
5701 // If all the elements are from V2, assign it to V1 and return after
5702 // building the first pshufb.
5703 if (V2Only)
5704 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005706 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 if (!TwoInputs)
5709 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005710
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 // Calculate the shuffle mask for the second input, shuffle it, and
5712 // OR it with the first shuffled input.
5713 pshufbMask.clear();
5714 for (unsigned i = 0; i != 16; ++i) {
5715 int EltIdx = MaskVals[i];
5716 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 continue;
5719 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005722 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005723 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 MVT::v16i8, &pshufbMask[0], 16));
5725 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 }
Eric Christopherfd179292009-08-27 18:07:15 +00005727
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 // No SSSE3 - Calculate in place words and then fix all out of place words
5729 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5730 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005731 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5732 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 SDValue NewV = V2Only ? V2 : V1;
5734 for (int i = 0; i != 8; ++i) {
5735 int Elt0 = MaskVals[i*2];
5736 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005737
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 // This word of the result is all undef, skip it.
5739 if (Elt0 < 0 && Elt1 < 0)
5740 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005741
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 // This word of the result is already in the correct place, skip it.
5743 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5744 continue;
5745 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5746 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005747
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5749 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5750 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005751
5752 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5753 // using a single extract together, load it and store it.
5754 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005756 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005758 DAG.getIntPtrConstant(i));
5759 continue;
5760 }
5761
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005763 // source byte is not also odd, shift the extracted word left 8 bits
5764 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 DAG.getIntPtrConstant(Elt1 / 2));
5768 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005770 DAG.getConstant(8,
5771 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005772 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5774 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 }
5776 // If Elt0 is defined, extract it from the appropriate source. If the
5777 // source byte is not also even, shift the extracted word right 8 bits. If
5778 // Elt1 was also defined, OR the extracted values together before
5779 // inserting them in the result.
5780 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5783 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005785 DAG.getConstant(8,
5786 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005787 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005788 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5789 DAG.getConstant(0x00FF, MVT::i16));
5790 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 : InsElt0;
5792 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 DAG.getIntPtrConstant(i));
5795 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005796 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005797}
5798
Evan Cheng7a831ce2007-12-15 03:00:47 +00005799/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005800/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005801/// done when every pair / quad of shuffle mask elements point to elements in
5802/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005803/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005804static
Nate Begeman9008ca62009-04-27 18:41:29 +00005805SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005806 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005807 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005808 SDValue V1 = SVOp->getOperand(0);
5809 SDValue V2 = SVOp->getOperand(1);
5810 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005811 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005812 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005814 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 case MVT::v4f32: NewVT = MVT::v2f64; break;
5816 case MVT::v4i32: NewVT = MVT::v2i64; break;
5817 case MVT::v8i16: NewVT = MVT::v4i32; break;
5818 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005819 }
5820
Nate Begeman9008ca62009-04-27 18:41:29 +00005821 int Scale = NumElems / NewWidth;
5822 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005823 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005824 int StartIdx = -1;
5825 for (int j = 0; j < Scale; ++j) {
5826 int EltIdx = SVOp->getMaskElt(i+j);
5827 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005828 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005829 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005830 StartIdx = EltIdx - (EltIdx % Scale);
5831 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005832 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005833 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005834 if (StartIdx == -1)
5835 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005836 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005837 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005838 }
5839
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005840 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5841 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005842 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005843}
5844
Evan Chengd880b972008-05-09 21:53:03 +00005845/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005846///
Owen Andersone50ed302009-08-10 22:56:29 +00005847static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005848 SDValue SrcOp, SelectionDAG &DAG,
5849 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005851 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005852 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005853 LD = dyn_cast<LoadSDNode>(SrcOp);
5854 if (!LD) {
5855 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5856 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005857 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005858 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005859 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005860 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005861 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005862 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005864 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005865 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5866 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5867 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005868 SrcOp.getOperand(0)
5869 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005870 }
5871 }
5872 }
5873
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005874 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005875 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005876 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005877 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005878}
5879
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005880/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5881/// which could not be matched by any known target speficic shuffle
5882static SDValue
5883LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005884 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005885
Craig Topper8f35c132012-01-20 09:29:03 +00005886 unsigned NumElems = VT.getVectorNumElements();
5887 unsigned NumLaneElems = NumElems / 2;
5888
5889 int MinRange[2][2] = { { static_cast<int>(NumElems),
5890 static_cast<int>(NumElems) },
5891 { static_cast<int>(NumElems),
5892 static_cast<int>(NumElems) } };
5893 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5894
5895 // Collect used ranges for each source in each lane
5896 for (unsigned l = 0; l < 2; ++l) {
5897 unsigned LaneStart = l*NumLaneElems;
5898 for (unsigned i = 0; i != NumLaneElems; ++i) {
5899 int Idx = SVOp->getMaskElt(i+LaneStart);
5900 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005901 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005902
Craig Topper8f35c132012-01-20 09:29:03 +00005903 int Input = 0;
5904 if (Idx >= (int)NumElems) {
5905 Idx -= NumElems;
5906 Input = 1;
5907 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005908
Craig Topper8f35c132012-01-20 09:29:03 +00005909 if (Idx > MaxRange[l][Input])
5910 MaxRange[l][Input] = Idx;
5911 if (Idx < MinRange[l][Input])
5912 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005913 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005914 }
5915
Craig Topper8f35c132012-01-20 09:29:03 +00005916 // Make sure each range is 128-bits
5917 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5918 for (unsigned l = 0; l < 2; ++l) {
5919 for (unsigned Input = 0; Input < 2; ++Input) {
5920 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5921 continue;
5922
Craig Topperd9ec7252012-01-21 08:49:33 +00005923 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005924 ExtractIdx[l][Input] = 0;
5925 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005926 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005927 ExtractIdx[l][Input] = NumLaneElems;
5928 else
5929 return SDValue();
5930 }
5931 }
5932
5933 DebugLoc dl = SVOp->getDebugLoc();
5934 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5935 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5936
5937 SDValue Ops[2][2];
5938 for (unsigned l = 0; l < 2; ++l) {
5939 for (unsigned Input = 0; Input < 2; ++Input) {
5940 if (ExtractIdx[l][Input] >= 0)
5941 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5942 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5943 DAG, dl);
5944 else
5945 Ops[l][Input] = DAG.getUNDEF(NVT);
5946 }
5947 }
5948
5949 // Generate 128-bit shuffles
5950 SmallVector<int, 16> Mask1, Mask2;
5951 for (unsigned i = 0; i != NumLaneElems; ++i) {
5952 int Elt = SVOp->getMaskElt(i);
5953 if (Elt >= (int)NumElems) {
5954 Elt %= NumLaneElems;
5955 Elt += NumLaneElems;
5956 } else if (Elt >= 0) {
5957 Elt %= NumLaneElems;
5958 }
5959 Mask1.push_back(Elt);
5960 }
5961 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5962 int Elt = SVOp->getMaskElt(i);
5963 if (Elt >= (int)NumElems) {
5964 Elt %= NumLaneElems;
5965 Elt += NumLaneElems;
5966 } else if (Elt >= 0) {
5967 Elt %= NumLaneElems;
5968 }
5969 Mask2.push_back(Elt);
5970 }
5971
5972 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5973 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5974
5975 // Concatenate the result back
5976 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5977 DAG.getConstant(0, MVT::i32), DAG, dl);
5978 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5979 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005980}
5981
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005982/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5983/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005984static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005985LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005986 SDValue V1 = SVOp->getOperand(0);
5987 SDValue V2 = SVOp->getOperand(1);
5988 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005989 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005990
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005991 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5992
Benjamin Kramer9c683542012-01-30 15:16:21 +00005993 std::pair<int, int> Locs[4];
5994 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005995 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005996
Evan Chengace3c172008-07-22 21:13:36 +00005997 unsigned NumHi = 0;
5998 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005999 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006000 int Idx = PermMask[i];
6001 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006002 Locs[i] = std::make_pair(-1, -1);
6003 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006004 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6005 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006006 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006007 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006008 NumLo++;
6009 } else {
6010 Locs[i] = std::make_pair(1, NumHi);
6011 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006012 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006013 NumHi++;
6014 }
6015 }
6016 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006017
Evan Chengace3c172008-07-22 21:13:36 +00006018 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006019 // If no more than two elements come from either vector. This can be
6020 // implemented with two shuffles. First shuffle gather the elements.
6021 // The second shuffle, which takes the first shuffle as both of its
6022 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006023 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006024
Benjamin Kramer9c683542012-01-30 15:16:21 +00006025 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006026
Benjamin Kramer9c683542012-01-30 15:16:21 +00006027 for (unsigned i = 0; i != 4; ++i)
6028 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006029 unsigned Idx = (i < 2) ? 0 : 4;
6030 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006031 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006032 }
Evan Chengace3c172008-07-22 21:13:36 +00006033
Nate Begeman9008ca62009-04-27 18:41:29 +00006034 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006035 } else if (NumLo == 3 || NumHi == 3) {
6036 // Otherwise, we must have three elements from one vector, call it X, and
6037 // one element from the other, call it Y. First, use a shufps to build an
6038 // intermediate vector with the one element from Y and the element from X
6039 // that will be in the same half in the final destination (the indexes don't
6040 // matter). Then, use a shufps to build the final vector, taking the half
6041 // containing the element from Y from the intermediate, and the other half
6042 // from X.
6043 if (NumHi == 3) {
6044 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006045 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006046 std::swap(V1, V2);
6047 }
6048
6049 // Find the element from V2.
6050 unsigned HiIndex;
6051 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 int Val = PermMask[HiIndex];
6053 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006054 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006055 if (Val >= 4)
6056 break;
6057 }
6058
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 Mask1[0] = PermMask[HiIndex];
6060 Mask1[1] = -1;
6061 Mask1[2] = PermMask[HiIndex^1];
6062 Mask1[3] = -1;
6063 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006064
6065 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006066 Mask1[0] = PermMask[0];
6067 Mask1[1] = PermMask[1];
6068 Mask1[2] = HiIndex & 1 ? 6 : 4;
6069 Mask1[3] = HiIndex & 1 ? 4 : 6;
6070 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006071 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006072 Mask1[0] = HiIndex & 1 ? 2 : 0;
6073 Mask1[1] = HiIndex & 1 ? 0 : 2;
6074 Mask1[2] = PermMask[2];
6075 Mask1[3] = PermMask[3];
6076 if (Mask1[2] >= 0)
6077 Mask1[2] += 4;
6078 if (Mask1[3] >= 0)
6079 Mask1[3] += 4;
6080 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081 }
Evan Chengace3c172008-07-22 21:13:36 +00006082 }
6083
6084 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006085 int LoMask[] = { -1, -1, -1, -1 };
6086 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006087
Benjamin Kramer9c683542012-01-30 15:16:21 +00006088 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006089 unsigned MaskIdx = 0;
6090 unsigned LoIdx = 0;
6091 unsigned HiIdx = 2;
6092 for (unsigned i = 0; i != 4; ++i) {
6093 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006094 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006095 MaskIdx = 1;
6096 LoIdx = 0;
6097 HiIdx = 2;
6098 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006099 int Idx = PermMask[i];
6100 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006101 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006102 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006103 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006104 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006105 LoIdx++;
6106 } else {
6107 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006108 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006109 HiIdx++;
6110 }
6111 }
6112
Nate Begeman9008ca62009-04-27 18:41:29 +00006113 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6114 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006115 int MaskOps[] = { -1, -1, -1, -1 };
6116 for (unsigned i = 0; i != 4; ++i)
6117 if (Locs[i].first != -1)
6118 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006120}
6121
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006122static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006123 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006124 V = V.getOperand(0);
6125 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6126 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006127 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6128 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6129 // BUILD_VECTOR (load), undef
6130 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006131 if (MayFoldLoad(V))
6132 return true;
6133 return false;
6134}
6135
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006136// FIXME: the version above should always be used. Since there's
6137// a bug where several vector shuffles can't be folded because the
6138// DAG is not updated during lowering and a node claims to have two
6139// uses while it only has one, use this version, and let isel match
6140// another instruction if the load really happens to have more than
6141// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006142// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006143static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006144 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006145 V = V.getOperand(0);
6146 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6147 V = V.getOperand(0);
6148 if (ISD::isNormalLoad(V.getNode()))
6149 return true;
6150 return false;
6151}
6152
6153/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6154/// a vector extract, and if both can be later optimized into a single load.
6155/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6156/// here because otherwise a target specific shuffle node is going to be
6157/// emitted for this shuffle, and the optimization not done.
6158/// FIXME: This is probably not the best approach, but fix the problem
6159/// until the right path is decided.
6160static
6161bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6162 const TargetLowering &TLI) {
6163 EVT VT = V.getValueType();
6164 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6165
6166 // Be sure that the vector shuffle is present in a pattern like this:
6167 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6168 if (!V.hasOneUse())
6169 return false;
6170
6171 SDNode *N = *V.getNode()->use_begin();
6172 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6173 return false;
6174
6175 SDValue EltNo = N->getOperand(1);
6176 if (!isa<ConstantSDNode>(EltNo))
6177 return false;
6178
6179 // If the bit convert changed the number of elements, it is unsafe
6180 // to examine the mask.
6181 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006182 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006183 EVT SrcVT = V.getOperand(0).getValueType();
6184 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6185 return false;
6186 V = V.getOperand(0);
6187 HasShuffleIntoBitcast = true;
6188 }
6189
6190 // Select the input vector, guarding against out of range extract vector.
6191 unsigned NumElems = VT.getVectorNumElements();
6192 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6193 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6194 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6195
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006196 // If we are accessing the upper part of a YMM register
6197 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6198 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6199 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006200 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006201 return false;
6202
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006203 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006204 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006205 V = V.getOperand(0);
6206
Craig Toppera51bb3a2012-01-02 08:46:48 +00006207 if (!ISD::isNormalLoad(V.getNode()))
6208 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006209
Craig Toppera51bb3a2012-01-02 08:46:48 +00006210 // Is the original load suitable?
6211 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006212
Craig Toppera51bb3a2012-01-02 08:46:48 +00006213 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6214 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006215
Craig Toppera51bb3a2012-01-02 08:46:48 +00006216 if (!HasShuffleIntoBitcast)
6217 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006218
Craig Toppera51bb3a2012-01-02 08:46:48 +00006219 // If there's a bitcast before the shuffle, check if the load type and
6220 // alignment is valid.
6221 unsigned Align = LN0->getAlignment();
6222 unsigned NewAlign =
6223 TLI.getTargetData()->getABITypeAlignment(
6224 VT.getTypeForEVT(*DAG.getContext()));
6225
6226 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6227 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006228
6229 return true;
6230}
6231
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006232static
Evan Cheng835580f2010-10-07 20:50:20 +00006233SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6234 EVT VT = Op.getValueType();
6235
6236 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006237 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6238 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006239 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6240 V1, DAG));
6241}
6242
6243static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006244SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006245 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006246 SDValue V1 = Op.getOperand(0);
6247 SDValue V2 = Op.getOperand(1);
6248 EVT VT = Op.getValueType();
6249
6250 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6251
Craig Topper1accb7e2012-01-10 06:54:16 +00006252 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006253 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6254
Evan Cheng0899f5c2011-08-31 02:05:24 +00006255 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6256 return DAG.getNode(ISD::BITCAST, dl, VT,
6257 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6258 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6259 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006260}
6261
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006262static
6263SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6264 SDValue V1 = Op.getOperand(0);
6265 SDValue V2 = Op.getOperand(1);
6266 EVT VT = Op.getValueType();
6267
6268 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6269 "unsupported shuffle type");
6270
6271 if (V2.getOpcode() == ISD::UNDEF)
6272 V2 = V1;
6273
6274 // v4i32 or v4f32
6275 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6276}
6277
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006278static
Craig Topper1accb7e2012-01-10 06:54:16 +00006279SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006280 SDValue V1 = Op.getOperand(0);
6281 SDValue V2 = Op.getOperand(1);
6282 EVT VT = Op.getValueType();
6283 unsigned NumElems = VT.getVectorNumElements();
6284
6285 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6286 // operand of these instructions is only memory, so check if there's a
6287 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6288 // same masks.
6289 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006290
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006291 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006292 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006293 CanFoldLoad = true;
6294
6295 // When V1 is a load, it can be folded later into a store in isel, example:
6296 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6297 // turns into:
6298 // (MOVLPSmr addr:$src1, VR128:$src2)
6299 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006300 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006301 CanFoldLoad = true;
6302
Dan Gohman65fd6562011-11-03 21:49:52 +00006303 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006304 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006305 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006306 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6307
6308 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006309 // If we don't care about the second element, procede to use movss.
6310 if (SVOp->getMaskElt(1) != -1)
6311 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006312 }
6313
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006314 // movl and movlp will both match v2i64, but v2i64 is never matched by
6315 // movl earlier because we make it strict to avoid messing with the movlp load
6316 // folding logic (see the code above getMOVLP call). Match it here then,
6317 // this is horrible, but will stay like this until we move all shuffle
6318 // matching to x86 specific nodes. Note that for the 1st condition all
6319 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006320 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006321 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6322 // as to remove this logic from here, as much as possible
6323 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006324 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006325 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006326 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006327
6328 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6329
6330 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006331 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006332 X86::getShuffleSHUFImmediate(SVOp), DAG);
6333}
6334
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006335static
6336SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006337 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006338 const X86Subtarget *Subtarget) {
6339 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6340 EVT VT = Op.getValueType();
6341 DebugLoc dl = Op.getDebugLoc();
6342 SDValue V1 = Op.getOperand(0);
6343 SDValue V2 = Op.getOperand(1);
6344
6345 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006346 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006347
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006348 // Handle splat operations
6349 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006350 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006351 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006352 // Special case, this is the only place now where it's allowed to return
6353 // a vector_shuffle operation without using a target specific node, because
6354 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6355 // this be moved to DAGCombine instead?
6356 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006357 return Op;
6358
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006359 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006360 SDValue LD = isVectorBroadcast(Op, Subtarget);
6361 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006362 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006363
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006364 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006365 if ((Size == 128 && NumElem <= 4) ||
6366 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006367 return SDValue();
6368
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006369 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006370 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006371 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006372
6373 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6374 // do it!
6375 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6376 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6377 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006378 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006379 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006380 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006381 // FIXME: Figure out a cleaner way to do this.
6382 // Try to make use of movq to zero out the top part.
6383 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6384 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6385 if (NewOp.getNode()) {
6386 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6387 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6388 DAG, Subtarget, dl);
6389 }
6390 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6391 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6392 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6393 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6394 DAG, Subtarget, dl);
6395 }
6396 }
6397 return SDValue();
6398}
6399
Dan Gohman475871a2008-07-27 21:46:04 +00006400SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006401X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006402 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006403 SDValue V1 = Op.getOperand(0);
6404 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006405 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006406 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006407 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006408 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006409 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006410 bool V1IsSplat = false;
6411 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006412 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006413 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006414 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006415 MachineFunction &MF = DAG.getMachineFunction();
6416 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006417
Craig Topper3426a3e2011-11-14 06:46:21 +00006418 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006419
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006420 if (V1IsUndef && V2IsUndef)
6421 return DAG.getUNDEF(VT);
6422
6423 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006424
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006425 // Vector shuffle lowering takes 3 steps:
6426 //
6427 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6428 // narrowing and commutation of operands should be handled.
6429 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6430 // shuffle nodes.
6431 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6432 // so the shuffle can be broken into other shuffles and the legalizer can
6433 // try the lowering again.
6434 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006435 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006436 // be matched during isel, all of them must be converted to a target specific
6437 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006438
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006439 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6440 // narrowing and commutation of operands should be handled. The actual code
6441 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006442 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006443 if (NewOp.getNode())
6444 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006445
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006446 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6447 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006448 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006449 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006450 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006451 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006452
Craig Topperd0a31172012-01-10 06:37:29 +00006453 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006454 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006455 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006456
Dale Johannesen0488fb62010-09-30 23:57:10 +00006457 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006458 return getMOVHighToLow(Op, dl, DAG);
6459
6460 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006461 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006462 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006463 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006464
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006465 if (X86::isPSHUFDMask(SVOp)) {
6466 // The actual implementation will match the mask in the if above and then
6467 // during isel it can match several different instructions, not only pshufd
6468 // as its name says, sad but true, emulate the behavior for now...
6469 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6470 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6471
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006472 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6473
Craig Topper1accb7e2012-01-10 06:54:16 +00006474 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006475 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6476
Craig Topperb3982da2011-12-31 23:50:21 +00006477 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006478 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006479 }
Eric Christopherfd179292009-08-27 18:07:15 +00006480
Evan Chengf26ffe92008-05-29 08:22:04 +00006481 // Check if this can be converted into a logical shift.
6482 bool isLeft = false;
6483 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006484 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006485 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006486 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006487 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006488 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006489 EVT EltVT = VT.getVectorElementType();
6490 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006491 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006492 }
Eric Christopherfd179292009-08-27 18:07:15 +00006493
Nate Begeman9008ca62009-04-27 18:41:29 +00006494 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006495 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006496 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006497 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006498 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006499 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6500
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006501 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006502 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6503 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006504 }
Eric Christopherfd179292009-08-27 18:07:15 +00006505
Nate Begeman9008ca62009-04-27 18:41:29 +00006506 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006507 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006508 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006509
Dale Johannesen0488fb62010-09-30 23:57:10 +00006510 if (X86::isMOVHLPSMask(SVOp))
6511 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006512
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006513 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006514 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006515
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006516 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006517 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006518
Dale Johannesen0488fb62010-09-30 23:57:10 +00006519 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006520 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006521
Nate Begeman9008ca62009-04-27 18:41:29 +00006522 if (ShouldXformToMOVHLPS(SVOp) ||
6523 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6524 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006525
Evan Chengf26ffe92008-05-29 08:22:04 +00006526 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006527 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006528 EVT EltVT = VT.getVectorElementType();
6529 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006530 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006531 }
Eric Christopherfd179292009-08-27 18:07:15 +00006532
Evan Cheng9eca5e82006-10-25 21:49:50 +00006533 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006534 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6535 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006536 V1IsSplat = isSplatVector(V1.getNode());
6537 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006538
Chris Lattner8a594482007-11-25 00:24:49 +00006539 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006540 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006541 Op = CommuteVectorShuffle(SVOp, DAG);
6542 SVOp = cast<ShuffleVectorSDNode>(Op);
6543 V1 = SVOp->getOperand(0);
6544 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006545 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006546 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006547 }
6548
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006549 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006550
6551 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006552 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006553 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006554 return V1;
6555 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6556 // the instruction selector will not match, so get a canonical MOVL with
6557 // swapped operands to undo the commute.
6558 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006559 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006560
Craig Topperbeabc6c2011-12-05 06:56:46 +00006561 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006562 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006563
Craig Topperbeabc6c2011-12-05 06:56:46 +00006564 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006565 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006566
Evan Cheng9bbbb982006-10-25 20:48:19 +00006567 if (V2IsSplat) {
6568 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006569 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006570 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006571 SDValue NewMask = NormalizeMask(SVOp, DAG);
6572 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6573 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006574 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006575 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006576 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006577 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006578 }
6579 }
6580 }
6581
Evan Cheng9eca5e82006-10-25 21:49:50 +00006582 if (Commuted) {
6583 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006584 // FIXME: this seems wrong.
6585 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6586 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006587
Craig Topperc0d82852011-11-22 00:44:41 +00006588 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006589 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006590
Craig Topperc0d82852011-11-22 00:44:41 +00006591 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006592 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006593 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006594
Nate Begeman9008ca62009-04-27 18:41:29 +00006595 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006596 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006597 return CommuteVectorShuffle(SVOp, DAG);
6598
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006599 // The checks below are all present in isShuffleMaskLegal, but they are
6600 // inlined here right now to enable us to directly emit target specific
6601 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006602
Craig Topper0e2037b2012-01-20 05:53:00 +00006603 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006604 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006605 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006606 DAG);
6607
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006608 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6609 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006610 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006611 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006612 }
6613
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006614 if (isPSHUFHWMask(M, VT))
6615 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6616 X86::getShufflePSHUFHWImmediate(SVOp),
6617 DAG);
6618
6619 if (isPSHUFLWMask(M, VT))
6620 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6621 X86::getShufflePSHUFLWImmediate(SVOp),
6622 DAG);
6623
Craig Topper1a7700a2012-01-19 08:19:12 +00006624 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006625 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006626 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006627
Craig Topper94438ba2011-12-16 08:06:31 +00006628 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006629 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006630 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006631 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006632
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006633 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006634 // Generate target specific nodes for 128 or 256-bit shuffles only
6635 // supported in the AVX instruction set.
6636 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006637
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006638 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006639 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006640 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6641
Craig Topper70b883b2011-11-28 10:14:51 +00006642 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006643 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006644 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Toppera0255662012-02-03 06:52:33 +00006645 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006646
Craig Topper70b883b2011-11-28 10:14:51 +00006647 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006648 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006649 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006650 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006651
6652 //===--------------------------------------------------------------------===//
6653 // Since no target specific shuffle was selected for this generic one,
6654 // lower it into other known shuffles. FIXME: this isn't true yet, but
6655 // this is the plan.
6656 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006657
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006658 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6659 if (VT == MVT::v8i16) {
6660 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6661 if (NewOp.getNode())
6662 return NewOp;
6663 }
6664
6665 if (VT == MVT::v16i8) {
6666 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6667 if (NewOp.getNode())
6668 return NewOp;
6669 }
6670
6671 // Handle all 128-bit wide vectors with 4 elements, and match them with
6672 // several different shuffle types.
6673 if (NumElems == 4 && VT.getSizeInBits() == 128)
6674 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6675
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006676 // Handle general 256-bit shuffles
6677 if (VT.is256BitVector())
6678 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6679
Dan Gohman475871a2008-07-27 21:46:04 +00006680 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006681}
6682
Dan Gohman475871a2008-07-27 21:46:04 +00006683SDValue
6684X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006685 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006686 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006687 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006688
6689 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6690 return SDValue();
6691
Duncan Sands83ec4b62008-06-06 12:08:01 +00006692 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006693 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006694 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006695 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006696 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006697 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006698 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006699 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6700 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6701 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6703 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006704 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006705 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006706 Op.getOperand(0)),
6707 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006708 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006709 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006711 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006712 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006714 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6715 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006716 // result has a single use which is a store or a bitcast to i32. And in
6717 // the case of a store, it's not worth it if the index is a constant 0,
6718 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006719 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006720 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006721 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006722 if ((User->getOpcode() != ISD::STORE ||
6723 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6724 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006725 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006727 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006729 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006730 Op.getOperand(0)),
6731 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006732 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006733 } else if (VT == MVT::i32 || VT == MVT::i64) {
6734 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006735 if (isa<ConstantSDNode>(Op.getOperand(1)))
6736 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006737 }
Dan Gohman475871a2008-07-27 21:46:04 +00006738 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006739}
6740
6741
Dan Gohman475871a2008-07-27 21:46:04 +00006742SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006743X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6744 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006746 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747
David Greene74a579d2011-02-10 16:57:36 +00006748 SDValue Vec = Op.getOperand(0);
6749 EVT VecVT = Vec.getValueType();
6750
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006751 // If this is a 256-bit vector result, first extract the 128-bit vector and
6752 // then extract the element from the 128-bit vector.
6753 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006754 DebugLoc dl = Op.getNode()->getDebugLoc();
6755 unsigned NumElems = VecVT.getVectorNumElements();
6756 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006757 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6758
6759 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006760 bool Upper = IdxVal >= NumElems/2;
6761 Vec = Extract128BitVector(Vec,
6762 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006763
David Greene74a579d2011-02-10 16:57:36 +00006764 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006765 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006766 }
6767
6768 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6769
Craig Topperd0a31172012-01-10 06:37:29 +00006770 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006771 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006772 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006773 return Res;
6774 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006775
Owen Andersone50ed302009-08-10 22:56:29 +00006776 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006777 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006779 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006780 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006781 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006782 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6784 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006785 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006787 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006789 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006790 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006791 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006792 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006794 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006795 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006796 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 if (Idx == 0)
6798 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006799
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006801 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006802 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006803 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006804 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006805 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006806 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006807 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006808 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6809 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6810 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006811 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 if (Idx == 0)
6813 return Op;
6814
6815 // UNPCKHPD the element to the lowest double word, then movsd.
6816 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6817 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006818 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006819 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006820 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006821 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006822 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006823 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 }
6825
Dan Gohman475871a2008-07-27 21:46:04 +00006826 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006827}
6828
Dan Gohman475871a2008-07-27 21:46:04 +00006829SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006830X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6831 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006832 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006833 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006834 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006835
Dan Gohman475871a2008-07-27 21:46:04 +00006836 SDValue N0 = Op.getOperand(0);
6837 SDValue N1 = Op.getOperand(1);
6838 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006839
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006840 if (VT.getSizeInBits() == 256)
6841 return SDValue();
6842
Dan Gohman8a55ce42009-09-23 21:02:20 +00006843 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006844 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006845 unsigned Opc;
6846 if (VT == MVT::v8i16)
6847 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006848 else if (VT == MVT::v16i8)
6849 Opc = X86ISD::PINSRB;
6850 else
6851 Opc = X86ISD::PINSRB;
6852
Nate Begeman14d12ca2008-02-11 04:19:36 +00006853 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6854 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 if (N1.getValueType() != MVT::i32)
6856 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6857 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006858 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006859 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006860 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006861 // Bits [7:6] of the constant are the source select. This will always be
6862 // zero here. The DAG Combiner may combine an extract_elt index into these
6863 // bits. For example (insert (extract, 3), 2) could be matched by putting
6864 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006865 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006866 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006867 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006868 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006869 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006870 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006871 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006872 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006873 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6874 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006875 // PINSR* works with constant index.
6876 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006877 }
Dan Gohman475871a2008-07-27 21:46:04 +00006878 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006879}
6880
Dan Gohman475871a2008-07-27 21:46:04 +00006881SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006882X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006883 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006884 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006885
David Greene6b381262011-02-09 15:32:06 +00006886 DebugLoc dl = Op.getDebugLoc();
6887 SDValue N0 = Op.getOperand(0);
6888 SDValue N1 = Op.getOperand(1);
6889 SDValue N2 = Op.getOperand(2);
6890
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006891 // If this is a 256-bit vector result, first extract the 128-bit vector,
6892 // insert the element into the extracted half and then place it back.
6893 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006894 if (!isa<ConstantSDNode>(N2))
6895 return SDValue();
6896
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006897 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006898 unsigned NumElems = VT.getVectorNumElements();
6899 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006900 bool Upper = IdxVal >= NumElems/2;
6901 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6902 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006903
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006904 // Insert the element into the desired half.
6905 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6906 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006907
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006908 // Insert the changed part back to the 256-bit vector
6909 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006910 }
6911
Craig Topperd0a31172012-01-10 06:37:29 +00006912 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006913 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6914
Dan Gohman8a55ce42009-09-23 21:02:20 +00006915 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006916 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006917
Dan Gohman8a55ce42009-09-23 21:02:20 +00006918 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006919 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6920 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006921 if (N1.getValueType() != MVT::i32)
6922 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6923 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006924 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006925 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006926 }
Dan Gohman475871a2008-07-27 21:46:04 +00006927 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006928}
6929
Dan Gohman475871a2008-07-27 21:46:04 +00006930SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006931X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006932 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006933 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006934 EVT OpVT = Op.getValueType();
6935
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006936 // If this is a 256-bit vector result, first insert into a 128-bit
6937 // vector and then insert into the 256-bit vector.
6938 if (OpVT.getSizeInBits() > 128) {
6939 // Insert into a 128-bit vector.
6940 EVT VT128 = EVT::getVectorVT(*Context,
6941 OpVT.getVectorElementType(),
6942 OpVT.getVectorNumElements() / 2);
6943
6944 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6945
6946 // Insert the 128-bit vector.
6947 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6948 DAG.getConstant(0, MVT::i32),
6949 DAG, dl);
6950 }
6951
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006952 if (Op.getValueType() == MVT::v1i64 &&
6953 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006955
Owen Anderson825b72b2009-08-11 20:47:22 +00006956 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006957 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6958 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006959 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006960 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006961}
6962
David Greene91585092011-01-26 15:38:49 +00006963// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6964// a simple subregister reference or explicit instructions to grab
6965// upper bits of a vector.
6966SDValue
6967X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6968 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006969 DebugLoc dl = Op.getNode()->getDebugLoc();
6970 SDValue Vec = Op.getNode()->getOperand(0);
6971 SDValue Idx = Op.getNode()->getOperand(1);
6972
6973 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6974 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6975 return Extract128BitVector(Vec, Idx, DAG, dl);
6976 }
David Greene91585092011-01-26 15:38:49 +00006977 }
6978 return SDValue();
6979}
6980
David Greenecfe33c42011-01-26 19:13:22 +00006981// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6982// simple superregister reference or explicit instructions to insert
6983// the upper bits of a vector.
6984SDValue
6985X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6986 if (Subtarget->hasAVX()) {
6987 DebugLoc dl = Op.getNode()->getDebugLoc();
6988 SDValue Vec = Op.getNode()->getOperand(0);
6989 SDValue SubVec = Op.getNode()->getOperand(1);
6990 SDValue Idx = Op.getNode()->getOperand(2);
6991
6992 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6993 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006994 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006995 }
6996 }
6997 return SDValue();
6998}
6999
Bill Wendling056292f2008-09-16 21:48:12 +00007000// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7001// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7002// one of the above mentioned nodes. It has to be wrapped because otherwise
7003// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7004// be used to form addressing mode. These wrapped nodes will be selected
7005// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007006SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007007X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007008 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007009
Chris Lattner41621a22009-06-26 19:22:52 +00007010 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7011 // global base reg.
7012 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007013 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007014 CodeModel::Model M = getTargetMachine().getCodeModel();
7015
Chris Lattner4f066492009-07-11 20:29:19 +00007016 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007017 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007018 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007019 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007020 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007021 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007022 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007023
Evan Cheng1606e8e2009-03-13 07:51:59 +00007024 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007025 CP->getAlignment(),
7026 CP->getOffset(), OpFlag);
7027 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007028 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007029 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007030 if (OpFlag) {
7031 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007032 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007033 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007034 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007035 }
7036
7037 return Result;
7038}
7039
Dan Gohmand858e902010-04-17 15:26:15 +00007040SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007041 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007042
Chris Lattner18c59872009-06-27 04:16:01 +00007043 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7044 // global base reg.
7045 unsigned char OpFlag = 0;
7046 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007047 CodeModel::Model M = getTargetMachine().getCodeModel();
7048
Chris Lattner4f066492009-07-11 20:29:19 +00007049 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007050 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007051 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007052 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007053 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007054 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007055 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007056
Chris Lattner18c59872009-06-27 04:16:01 +00007057 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7058 OpFlag);
7059 DebugLoc DL = JT->getDebugLoc();
7060 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007061
Chris Lattner18c59872009-06-27 04:16:01 +00007062 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007063 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007064 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7065 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007066 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007067 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007068
Chris Lattner18c59872009-06-27 04:16:01 +00007069 return Result;
7070}
7071
7072SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007073X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007074 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007075
Chris Lattner18c59872009-06-27 04:16:01 +00007076 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7077 // global base reg.
7078 unsigned char OpFlag = 0;
7079 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007080 CodeModel::Model M = getTargetMachine().getCodeModel();
7081
Chris Lattner4f066492009-07-11 20:29:19 +00007082 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007083 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7084 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7085 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007086 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007087 } else if (Subtarget->isPICStyleGOT()) {
7088 OpFlag = X86II::MO_GOT;
7089 } else if (Subtarget->isPICStyleStubPIC()) {
7090 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7091 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7092 OpFlag = X86II::MO_DARWIN_NONLAZY;
7093 }
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Chris Lattner18c59872009-06-27 04:16:01 +00007095 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007096
Chris Lattner18c59872009-06-27 04:16:01 +00007097 DebugLoc DL = Op.getDebugLoc();
7098 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007099
7100
Chris Lattner18c59872009-06-27 04:16:01 +00007101 // With PIC, the address is actually $g + Offset.
7102 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007103 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007104 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7105 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007106 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007107 Result);
7108 }
Eric Christopherfd179292009-08-27 18:07:15 +00007109
Eli Friedman586272d2011-08-11 01:48:05 +00007110 // For symbols that require a load from a stub to get the address, emit the
7111 // load.
7112 if (isGlobalStubReference(OpFlag))
7113 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007114 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007115
Chris Lattner18c59872009-06-27 04:16:01 +00007116 return Result;
7117}
7118
Dan Gohman475871a2008-07-27 21:46:04 +00007119SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007120X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007121 // Create the TargetBlockAddressAddress node.
7122 unsigned char OpFlags =
7123 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007124 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007125 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007126 DebugLoc dl = Op.getDebugLoc();
7127 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7128 /*isTarget=*/true, OpFlags);
7129
Dan Gohmanf705adb2009-10-30 01:28:02 +00007130 if (Subtarget->isPICStyleRIPRel() &&
7131 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007132 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7133 else
7134 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007135
Dan Gohman29cbade2009-11-20 23:18:13 +00007136 // With PIC, the address is actually $g + Offset.
7137 if (isGlobalRelativeToPICBase(OpFlags)) {
7138 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7139 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7140 Result);
7141 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007142
7143 return Result;
7144}
7145
7146SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007147X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007148 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007149 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007150 // Create the TargetGlobalAddress node, folding in the constant
7151 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007152 unsigned char OpFlags =
7153 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007154 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007155 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007156 if (OpFlags == X86II::MO_NO_FLAG &&
7157 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007158 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007159 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007160 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007161 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007162 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007163 }
Eric Christopherfd179292009-08-27 18:07:15 +00007164
Chris Lattner4f066492009-07-11 20:29:19 +00007165 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007166 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007167 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7168 else
7169 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007170
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007171 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007172 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007173 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7174 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007175 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007177
Chris Lattner36c25012009-07-10 07:34:39 +00007178 // For globals that require a load from a stub to get the address, emit the
7179 // load.
7180 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007181 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007182 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007183
Dan Gohman6520e202008-10-18 02:06:02 +00007184 // If there was a non-zero offset that we didn't fold, create an explicit
7185 // addition for it.
7186 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007187 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007188 DAG.getConstant(Offset, getPointerTy()));
7189
Evan Cheng0db9fe62006-04-25 20:13:52 +00007190 return Result;
7191}
7192
Evan Chengda43bcf2008-09-24 00:05:32 +00007193SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007194X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007195 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007196 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007197 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007198}
7199
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007200static SDValue
7201GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007202 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007203 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007204 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007205 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007206 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007207 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007208 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007209 GA->getOffset(),
7210 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007211 if (InFlag) {
7212 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007213 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007214 } else {
7215 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007216 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007217 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007218
7219 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007220 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007221
Rafael Espindola15f1b662009-04-24 12:59:40 +00007222 SDValue Flag = Chain.getValue(1);
7223 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007224}
7225
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007226// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007227static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007228LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007229 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007230 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007231 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7232 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007233 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007234 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007235 InFlag = Chain.getValue(1);
7236
Chris Lattnerb903bed2009-06-26 21:20:29 +00007237 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007238}
7239
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007240// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007241static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007242LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007243 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007244 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7245 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007246}
7247
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007248// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7249// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007250static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007251 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007252 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007253 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007254
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007255 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7256 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7257 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007258
Michael J. Spencerec38de22010-10-10 22:04:20 +00007259 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007260 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007261 MachinePointerInfo(Ptr),
7262 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007263
Chris Lattnerb903bed2009-06-26 21:20:29 +00007264 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007265 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7266 // initialexec.
7267 unsigned WrapperKind = X86ISD::Wrapper;
7268 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007269 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007270 } else if (is64Bit) {
7271 assert(model == TLSModel::InitialExec);
7272 OperandFlags = X86II::MO_GOTTPOFF;
7273 WrapperKind = X86ISD::WrapperRIP;
7274 } else {
7275 assert(model == TLSModel::InitialExec);
7276 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007277 }
Eric Christopherfd179292009-08-27 18:07:15 +00007278
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007279 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7280 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007281 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007282 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007283 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007284 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007285
Rafael Espindola9a580232009-02-27 13:37:18 +00007286 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007287 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007288 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007289
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007290 // The address of the thread local variable is the add of the thread
7291 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007292 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007293}
7294
Dan Gohman475871a2008-07-27 21:46:04 +00007295SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007296X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007297
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007298 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007299 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007300
Eric Christopher30ef0e52010-06-03 04:07:48 +00007301 if (Subtarget->isTargetELF()) {
7302 // TODO: implement the "local dynamic" model
7303 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007304
Eric Christopher30ef0e52010-06-03 04:07:48 +00007305 // If GV is an alias then use the aliasee for determining
7306 // thread-localness.
7307 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7308 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007309
7310 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007311 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007312
Eric Christopher30ef0e52010-06-03 04:07:48 +00007313 switch (model) {
7314 case TLSModel::GeneralDynamic:
7315 case TLSModel::LocalDynamic: // not implemented
7316 if (Subtarget->is64Bit())
7317 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7318 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007319
Eric Christopher30ef0e52010-06-03 04:07:48 +00007320 case TLSModel::InitialExec:
7321 case TLSModel::LocalExec:
7322 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7323 Subtarget->is64Bit());
7324 }
7325 } else if (Subtarget->isTargetDarwin()) {
7326 // Darwin only has one model of TLS. Lower to that.
7327 unsigned char OpFlag = 0;
7328 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7329 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007330
Eric Christopher30ef0e52010-06-03 04:07:48 +00007331 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7332 // global base reg.
7333 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7334 !Subtarget->is64Bit();
7335 if (PIC32)
7336 OpFlag = X86II::MO_TLVP_PIC_BASE;
7337 else
7338 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007339 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007340 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007341 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007342 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007343 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007344
Eric Christopher30ef0e52010-06-03 04:07:48 +00007345 // With PIC32, the address is actually $g + Offset.
7346 if (PIC32)
7347 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7348 DAG.getNode(X86ISD::GlobalBaseReg,
7349 DebugLoc(), getPointerTy()),
7350 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007351
Eric Christopher30ef0e52010-06-03 04:07:48 +00007352 // Lowering the machine isd will make sure everything is in the right
7353 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007354 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007355 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007356 SDValue Args[] = { Chain, Offset };
7357 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007358
Eric Christopher30ef0e52010-06-03 04:07:48 +00007359 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7360 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7361 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007362
Eric Christopher30ef0e52010-06-03 04:07:48 +00007363 // And our return value (tls address) is in the standard call return value
7364 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007365 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007366 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7367 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007368 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007369
David Blaikie4d6ccb52012-01-20 21:51:11 +00007370 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007371}
7372
Evan Cheng0db9fe62006-04-25 20:13:52 +00007373
Chad Rosierb90d2a92012-01-03 23:19:12 +00007374/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7375/// and take a 2 x i32 value to shift plus a shift amount.
7376SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007377 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007378 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007379 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007380 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007381 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007382 SDValue ShOpLo = Op.getOperand(0);
7383 SDValue ShOpHi = Op.getOperand(1);
7384 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007385 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007386 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007387 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007388
Dan Gohman475871a2008-07-27 21:46:04 +00007389 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007390 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007391 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7392 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007393 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007394 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7395 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007396 }
Evan Chenge3413162006-01-09 18:33:28 +00007397
Owen Anderson825b72b2009-08-11 20:47:22 +00007398 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7399 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007400 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007402
Dan Gohman475871a2008-07-27 21:46:04 +00007403 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007405 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7406 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007407
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007408 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007409 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7410 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007411 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007412 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7413 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007414 }
7415
Dan Gohman475871a2008-07-27 21:46:04 +00007416 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007417 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007418}
Evan Chenga3195e82006-01-12 22:54:21 +00007419
Dan Gohmand858e902010-04-17 15:26:15 +00007420SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7421 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007422 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007423
Dale Johannesen0488fb62010-09-30 23:57:10 +00007424 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007425 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007426
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007428 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007429
Eli Friedman36df4992009-05-27 00:47:34 +00007430 // These are really Legal; return the operand so the caller accepts it as
7431 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007433 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007435 Subtarget->is64Bit()) {
7436 return Op;
7437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007438
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007439 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007440 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007441 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007442 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007443 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007444 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007445 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007446 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007447 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007448 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7449}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007450
Owen Andersone50ed302009-08-10 22:56:29 +00007451SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007452 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007453 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007454 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007455 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007456 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007457 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007458 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007459 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007460 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007462
Chris Lattner492a43e2010-09-22 01:28:21 +00007463 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007464
Stuart Hastings84be9582011-06-02 15:57:11 +00007465 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7466 MachineMemOperand *MMO;
7467 if (FI) {
7468 int SSFI = FI->getIndex();
7469 MMO =
7470 DAG.getMachineFunction()
7471 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7472 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7473 } else {
7474 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7475 StackSlot = StackSlot.getOperand(1);
7476 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007477 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007478 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7479 X86ISD::FILD, DL,
7480 Tys, Ops, array_lengthof(Ops),
7481 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007483 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486
7487 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7488 // shouldn't be necessary except that RFP cannot be live across
7489 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007490 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007491 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7492 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007493 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007495 SDValue Ops[] = {
7496 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7497 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007498 MachineMemOperand *MMO =
7499 DAG.getMachineFunction()
7500 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007501 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007502
Chris Lattner492a43e2010-09-22 01:28:21 +00007503 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7504 Ops, array_lengthof(Ops),
7505 Op.getValueType(), MMO);
7506 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007507 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007508 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007509 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007510
Evan Cheng0db9fe62006-04-25 20:13:52 +00007511 return Result;
7512}
7513
Bill Wendling8b8a6362009-01-17 03:56:04 +00007514// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007515SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7516 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007517 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007518 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007519 movq %rax, %xmm0
7520 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7521 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7522 #ifdef __SSE3__
7523 haddpd %xmm0, %xmm0
7524 #else
7525 pshufd $0x4e, %xmm0, %xmm1
7526 addpd %xmm1, %xmm0
7527 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007528 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007529
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007530 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007531 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007532
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007533 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007534 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007535 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007536 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007537 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7538 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007539 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007540 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007541
Chris Lattner97484792012-01-25 09:56:22 +00007542 SmallVector<Constant*,2> CV1;
7543 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007544 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007545 CV1.push_back(
7546 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7547 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007548 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007549
Bill Wendling397ae212012-01-05 02:13:20 +00007550 // Load the 64-bit value into an XMM register.
7551 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7552 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007553 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007554 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007555 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007556 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7557 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7558 CLod0);
7559
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007561 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007562 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007563 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007565 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007566
Craig Topperd0a31172012-01-10 06:37:29 +00007567 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007568 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7569 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7570 } else {
7571 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7572 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7573 S2F, 0x4E, DAG);
7574 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7575 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7576 Sub);
7577 }
7578
7579 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007580 DAG.getIntPtrConstant(0));
7581}
7582
Bill Wendling8b8a6362009-01-17 03:56:04 +00007583// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007584SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7585 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007586 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007587 // FP constant to bias correct the final result.
7588 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007590
7591 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007593 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007594
Eli Friedmanf3704762011-08-29 21:15:46 +00007595 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007596 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007597
Owen Anderson825b72b2009-08-11 20:47:22 +00007598 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007599 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007600 DAG.getIntPtrConstant(0));
7601
7602 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007604 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007605 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007607 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007608 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007609 MVT::v2f64, Bias)));
7610 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007611 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007612 DAG.getIntPtrConstant(0));
7613
7614 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007615 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007616
7617 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007618 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007619
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007621 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007622 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007624 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007625 }
7626
7627 // Handle final rounding.
7628 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007629}
7630
Dan Gohmand858e902010-04-17 15:26:15 +00007631SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7632 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007633 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007634 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007635
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007636 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007637 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7638 // the optimization here.
7639 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007640 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007641
Owen Andersone50ed302009-08-10 22:56:29 +00007642 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007643 EVT DstVT = Op.getValueType();
7644 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007645 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007646 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007647 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007648 else if (Subtarget->is64Bit() &&
7649 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007650 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007651
7652 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007654 if (SrcVT == MVT::i32) {
7655 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7656 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7657 getPointerTy(), StackSlot, WordOff);
7658 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007659 StackSlot, MachinePointerInfo(),
7660 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007661 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007662 OffsetSlot, MachinePointerInfo(),
7663 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007664 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7665 return Fild;
7666 }
7667
7668 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7669 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007670 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007671 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007672 // For i64 source, we need to add the appropriate power of 2 if the input
7673 // was negative. This is the same as the optimization in
7674 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7675 // we must be careful to do the computation in x87 extended precision, not
7676 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007677 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7678 MachineMemOperand *MMO =
7679 DAG.getMachineFunction()
7680 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7681 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007682
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007683 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7684 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007685 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7686 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007687
7688 APInt FF(32, 0x5F800000ULL);
7689
7690 // Check whether the sign bit is set.
7691 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7692 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7693 ISD::SETLT);
7694
7695 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7696 SDValue FudgePtr = DAG.getConstantPool(
7697 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7698 getPointerTy());
7699
7700 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7701 SDValue Zero = DAG.getIntPtrConstant(0);
7702 SDValue Four = DAG.getIntPtrConstant(4);
7703 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7704 Zero, Four);
7705 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7706
7707 // Load the value out, extending it from f32 to f80.
7708 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007709 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007710 FudgePtr, MachinePointerInfo::getConstantPool(),
7711 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007712 // Extend everything to 80 bits to force it to be done on x87.
7713 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7714 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007715}
7716
Dan Gohman475871a2008-07-27 21:46:04 +00007717std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007718FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007719 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007720
Owen Andersone50ed302009-08-10 22:56:29 +00007721 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007722
7723 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7725 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007726 }
7727
Owen Anderson825b72b2009-08-11 20:47:22 +00007728 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7729 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007730 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007731
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007732 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007734 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007735 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007736 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007738 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007739 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007740
Evan Cheng87c89352007-10-15 20:11:21 +00007741 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7742 // stack slot.
7743 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007744 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007745 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007746 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007747
Michael J. Spencerec38de22010-10-10 22:04:20 +00007748
7749
Evan Cheng0db9fe62006-04-25 20:13:52 +00007750 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007751 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007752 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007753 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7754 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7755 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007756 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007757
Dan Gohman475871a2008-07-27 21:46:04 +00007758 SDValue Chain = DAG.getEntryNode();
7759 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007760 EVT TheVT = Op.getOperand(0).getValueType();
7761 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007762 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007763 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007764 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007765 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007767 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007768 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007769 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007770
Chris Lattner492a43e2010-09-22 01:28:21 +00007771 MachineMemOperand *MMO =
7772 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7773 MachineMemOperand::MOLoad, MemSize, MemSize);
7774 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7775 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007776 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007777 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007778 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7779 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007780
Chris Lattner07290932010-09-22 01:05:16 +00007781 MachineMemOperand *MMO =
7782 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7783 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007784
Evan Cheng0db9fe62006-04-25 20:13:52 +00007785 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007786 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007787 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7788 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007789
Chris Lattner27a6c732007-11-24 07:07:01 +00007790 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007791}
7792
Dan Gohmand858e902010-04-17 15:26:15 +00007793SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7794 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007795 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007796 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007797
Eli Friedman948e95a2009-05-23 09:59:16 +00007798 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007799 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007800 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7801 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007802
Chris Lattner27a6c732007-11-24 07:07:01 +00007803 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007804 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007805 FIST, StackSlot, MachinePointerInfo(),
7806 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007807}
7808
Dan Gohmand858e902010-04-17 15:26:15 +00007809SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7810 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007811 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7812 SDValue FIST = Vals.first, StackSlot = Vals.second;
7813 assert(FIST.getNode() && "Unexpected failure");
7814
7815 // Load the result.
7816 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007817 FIST, StackSlot, MachinePointerInfo(),
7818 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007819}
7820
Dan Gohmand858e902010-04-17 15:26:15 +00007821SDValue X86TargetLowering::LowerFABS(SDValue Op,
7822 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007823 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007824 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007825 EVT VT = Op.getValueType();
7826 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007827 if (VT.isVector())
7828 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007829 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007831 C = ConstantVector::getSplat(2,
7832 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007833 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007834 C = ConstantVector::getSplat(4,
7835 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007836 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007837 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007838 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007839 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007840 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007841 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007842}
7843
Dan Gohmand858e902010-04-17 15:26:15 +00007844SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007845 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007846 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007847 EVT VT = Op.getValueType();
7848 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007849 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7850 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007851 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007852 NumElts = VT.getVectorNumElements();
7853 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007854 Constant *C;
7855 if (EltVT == MVT::f64)
7856 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7857 else
7858 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7859 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007860 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007861 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007862 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007863 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007864 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007865 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007866 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007867 DAG.getNode(ISD::XOR, dl, XORVT,
7868 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007869 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007870 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007871 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007872 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007873 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007874}
7875
Dan Gohmand858e902010-04-17 15:26:15 +00007876SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007877 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007878 SDValue Op0 = Op.getOperand(0);
7879 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007880 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007881 EVT VT = Op.getValueType();
7882 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007883
7884 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007885 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007886 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007887 SrcVT = VT;
7888 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007889 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007890 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007891 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007892 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007893 }
7894
7895 // At this point the operands and the result should have the same
7896 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007897
Evan Cheng68c47cb2007-01-05 07:55:56 +00007898 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007899 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007900 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007901 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7902 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007903 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007904 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7905 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7906 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7907 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007908 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007909 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007910 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007911 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007912 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007913 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007914 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007915
7916 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007917 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007918 // Op0 is MVT::f32, Op1 is MVT::f64.
7919 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7920 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7921 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007922 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007923 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007924 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007925 }
7926
Evan Cheng73d6cf12007-01-05 21:37:56 +00007927 // Clear first operand sign bit.
7928 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007929 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007930 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7931 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007932 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007933 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7934 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7935 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7936 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007937 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007938 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007939 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007940 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007941 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007942 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007943 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007944
7945 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007946 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007947}
7948
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007949SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7950 SDValue N0 = Op.getOperand(0);
7951 DebugLoc dl = Op.getDebugLoc();
7952 EVT VT = Op.getValueType();
7953
7954 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7955 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7956 DAG.getConstant(1, VT));
7957 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7958}
7959
Dan Gohman076aee32009-03-04 19:44:21 +00007960/// Emit nodes that will be selected as "test Op0,Op0", or something
7961/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007962SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007963 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007964 DebugLoc dl = Op.getDebugLoc();
7965
Dan Gohman31125812009-03-07 01:58:32 +00007966 // CF and OF aren't always set the way we want. Determine which
7967 // of these we need.
7968 bool NeedCF = false;
7969 bool NeedOF = false;
7970 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007971 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007972 case X86::COND_A: case X86::COND_AE:
7973 case X86::COND_B: case X86::COND_BE:
7974 NeedCF = true;
7975 break;
7976 case X86::COND_G: case X86::COND_GE:
7977 case X86::COND_L: case X86::COND_LE:
7978 case X86::COND_O: case X86::COND_NO:
7979 NeedOF = true;
7980 break;
Dan Gohman31125812009-03-07 01:58:32 +00007981 }
7982
Dan Gohman076aee32009-03-04 19:44:21 +00007983 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007984 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7985 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007986 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7987 // Emit a CMP with 0, which is the TEST pattern.
7988 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7989 DAG.getConstant(0, Op.getValueType()));
7990
7991 unsigned Opcode = 0;
7992 unsigned NumOperands = 0;
7993 switch (Op.getNode()->getOpcode()) {
7994 case ISD::ADD:
7995 // Due to an isel shortcoming, be conservative if this add is likely to be
7996 // selected as part of a load-modify-store instruction. When the root node
7997 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7998 // uses of other nodes in the match, such as the ADD in this case. This
7999 // leads to the ADD being left around and reselected, with the result being
8000 // two adds in the output. Alas, even if none our users are stores, that
8001 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8002 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8003 // climbing the DAG back to the root, and it doesn't seem to be worth the
8004 // effort.
8005 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008006 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8007 if (UI->getOpcode() != ISD::CopyToReg &&
8008 UI->getOpcode() != ISD::SETCC &&
8009 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008010 goto default_case;
8011
8012 if (ConstantSDNode *C =
8013 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8014 // An add of one will be selected as an INC.
8015 if (C->getAPIntValue() == 1) {
8016 Opcode = X86ISD::INC;
8017 NumOperands = 1;
8018 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008019 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008020
8021 // An add of negative one (subtract of one) will be selected as a DEC.
8022 if (C->getAPIntValue().isAllOnesValue()) {
8023 Opcode = X86ISD::DEC;
8024 NumOperands = 1;
8025 break;
8026 }
Dan Gohman076aee32009-03-04 19:44:21 +00008027 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008028
8029 // Otherwise use a regular EFLAGS-setting add.
8030 Opcode = X86ISD::ADD;
8031 NumOperands = 2;
8032 break;
8033 case ISD::AND: {
8034 // If the primary and result isn't used, don't bother using X86ISD::AND,
8035 // because a TEST instruction will be better.
8036 bool NonFlagUse = false;
8037 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8038 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8039 SDNode *User = *UI;
8040 unsigned UOpNo = UI.getOperandNo();
8041 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8042 // Look pass truncate.
8043 UOpNo = User->use_begin().getOperandNo();
8044 User = *User->use_begin();
8045 }
8046
8047 if (User->getOpcode() != ISD::BRCOND &&
8048 User->getOpcode() != ISD::SETCC &&
8049 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8050 NonFlagUse = true;
8051 break;
8052 }
Dan Gohman076aee32009-03-04 19:44:21 +00008053 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008054
8055 if (!NonFlagUse)
8056 break;
8057 }
8058 // FALL THROUGH
8059 case ISD::SUB:
8060 case ISD::OR:
8061 case ISD::XOR:
8062 // Due to the ISEL shortcoming noted above, be conservative if this op is
8063 // likely to be selected as part of a load-modify-store instruction.
8064 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8065 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8066 if (UI->getOpcode() == ISD::STORE)
8067 goto default_case;
8068
8069 // Otherwise use a regular EFLAGS-setting instruction.
8070 switch (Op.getNode()->getOpcode()) {
8071 default: llvm_unreachable("unexpected operator!");
8072 case ISD::SUB: Opcode = X86ISD::SUB; break;
8073 case ISD::OR: Opcode = X86ISD::OR; break;
8074 case ISD::XOR: Opcode = X86ISD::XOR; break;
8075 case ISD::AND: Opcode = X86ISD::AND; break;
8076 }
8077
8078 NumOperands = 2;
8079 break;
8080 case X86ISD::ADD:
8081 case X86ISD::SUB:
8082 case X86ISD::INC:
8083 case X86ISD::DEC:
8084 case X86ISD::OR:
8085 case X86ISD::XOR:
8086 case X86ISD::AND:
8087 return SDValue(Op.getNode(), 1);
8088 default:
8089 default_case:
8090 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008091 }
8092
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008093 if (Opcode == 0)
8094 // Emit a CMP with 0, which is the TEST pattern.
8095 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8096 DAG.getConstant(0, Op.getValueType()));
8097
8098 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8099 SmallVector<SDValue, 4> Ops;
8100 for (unsigned i = 0; i != NumOperands; ++i)
8101 Ops.push_back(Op.getOperand(i));
8102
8103 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8104 DAG.ReplaceAllUsesWith(Op, New);
8105 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008106}
8107
8108/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8109/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008110SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008111 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8113 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008114 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008115
8116 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008117 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008118}
8119
Evan Chengd40d03e2010-01-06 19:38:29 +00008120/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8121/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008122SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8123 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008124 SDValue Op0 = And.getOperand(0);
8125 SDValue Op1 = And.getOperand(1);
8126 if (Op0.getOpcode() == ISD::TRUNCATE)
8127 Op0 = Op0.getOperand(0);
8128 if (Op1.getOpcode() == ISD::TRUNCATE)
8129 Op1 = Op1.getOperand(0);
8130
Evan Chengd40d03e2010-01-06 19:38:29 +00008131 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008132 if (Op1.getOpcode() == ISD::SHL)
8133 std::swap(Op0, Op1);
8134 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008135 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8136 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008137 // If we looked past a truncate, check that it's only truncating away
8138 // known zeros.
8139 unsigned BitWidth = Op0.getValueSizeInBits();
8140 unsigned AndBitWidth = And.getValueSizeInBits();
8141 if (BitWidth > AndBitWidth) {
8142 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8143 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8144 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8145 return SDValue();
8146 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008147 LHS = Op1;
8148 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008149 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008150 } else if (Op1.getOpcode() == ISD::Constant) {
8151 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008152 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008153 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008154
8155 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008156 LHS = AndLHS.getOperand(0);
8157 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008158 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008159
8160 // Use BT if the immediate can't be encoded in a TEST instruction.
8161 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8162 LHS = AndLHS;
8163 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8164 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008165 }
Evan Cheng0488db92007-09-25 01:57:46 +00008166
Evan Chengd40d03e2010-01-06 19:38:29 +00008167 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008168 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008169 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008170 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008171 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008172 // Also promote i16 to i32 for performance / code size reason.
8173 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008174 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008175 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008176
Evan Chengd40d03e2010-01-06 19:38:29 +00008177 // If the operand types disagree, extend the shift amount to match. Since
8178 // BT ignores high bits (like shifts) we can use anyextend.
8179 if (LHS.getValueType() != RHS.getValueType())
8180 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008181
Evan Chengd40d03e2010-01-06 19:38:29 +00008182 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8183 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8184 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8185 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008186 }
8187
Evan Cheng54de3ea2010-01-05 06:52:31 +00008188 return SDValue();
8189}
8190
Dan Gohmand858e902010-04-17 15:26:15 +00008191SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008192
8193 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8194
Evan Cheng54de3ea2010-01-05 06:52:31 +00008195 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8196 SDValue Op0 = Op.getOperand(0);
8197 SDValue Op1 = Op.getOperand(1);
8198 DebugLoc dl = Op.getDebugLoc();
8199 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8200
8201 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008202 // Lower (X & (1 << N)) == 0 to BT(X, N).
8203 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8204 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008205 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008206 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008207 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008208 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8209 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8210 if (NewSetCC.getNode())
8211 return NewSetCC;
8212 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008213
Chris Lattner481eebc2010-12-19 21:23:48 +00008214 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8215 // these.
8216 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008217 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008218 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8219 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008220
Chris Lattner481eebc2010-12-19 21:23:48 +00008221 // If the input is a setcc, then reuse the input setcc or use a new one with
8222 // the inverted condition.
8223 if (Op0.getOpcode() == X86ISD::SETCC) {
8224 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8225 bool Invert = (CC == ISD::SETNE) ^
8226 cast<ConstantSDNode>(Op1)->isNullValue();
8227 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008228
Evan Cheng2c755ba2010-02-27 07:36:59 +00008229 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008230 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8231 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8232 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008233 }
8234
Evan Chenge5b51ac2010-04-17 06:13:15 +00008235 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008236 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008237 if (X86CC == X86::COND_INVALID)
8238 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008239
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008240 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008241 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008242 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008243}
8244
Craig Topper89af15e2011-09-18 08:03:58 +00008245// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008246// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008247static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008248 EVT VT = Op.getValueType();
8249
Duncan Sands28b77e92011-09-06 19:07:46 +00008250 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008251 "Unsupported value type for operation");
8252
8253 int NumElems = VT.getVectorNumElements();
8254 DebugLoc dl = Op.getDebugLoc();
8255 SDValue CC = Op.getOperand(2);
8256 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8257 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8258
8259 // Extract the LHS vectors
8260 SDValue LHS = Op.getOperand(0);
8261 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8262 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8263
8264 // Extract the RHS vectors
8265 SDValue RHS = Op.getOperand(1);
8266 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8267 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8268
8269 // Issue the operation on the smaller types and concatenate the result back
8270 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8271 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8272 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8273 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8274 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8275}
8276
8277
Dan Gohmand858e902010-04-17 15:26:15 +00008278SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008279 SDValue Cond;
8280 SDValue Op0 = Op.getOperand(0);
8281 SDValue Op1 = Op.getOperand(1);
8282 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008283 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008284 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8285 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008286 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008287
8288 if (isFP) {
8289 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008290 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008291 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008292
Nate Begeman30a0de92008-07-17 16:51:19 +00008293 bool Swap = false;
8294
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008295 // SSE Condition code mapping:
8296 // 0 - EQ
8297 // 1 - LT
8298 // 2 - LE
8299 // 3 - UNORD
8300 // 4 - NEQ
8301 // 5 - NLT
8302 // 6 - NLE
8303 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008304 switch (SetCCOpcode) {
8305 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008306 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008307 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008308 case ISD::SETOGT:
8309 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008310 case ISD::SETLT:
8311 case ISD::SETOLT: SSECC = 1; break;
8312 case ISD::SETOGE:
8313 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008314 case ISD::SETLE:
8315 case ISD::SETOLE: SSECC = 2; break;
8316 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008317 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008318 case ISD::SETNE: SSECC = 4; break;
8319 case ISD::SETULE: Swap = true;
8320 case ISD::SETUGE: SSECC = 5; break;
8321 case ISD::SETULT: Swap = true;
8322 case ISD::SETUGT: SSECC = 6; break;
8323 case ISD::SETO: SSECC = 7; break;
8324 }
8325 if (Swap)
8326 std::swap(Op0, Op1);
8327
Nate Begemanfb8ead02008-07-25 19:05:58 +00008328 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008329 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008330 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008331 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008332 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8333 DAG.getConstant(3, MVT::i8));
8334 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8335 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008336 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008337 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008338 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008339 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8340 DAG.getConstant(7, MVT::i8));
8341 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8342 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008343 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008344 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008345 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008346 }
8347 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008348 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8349 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008350 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008351
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008352 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008353 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008354 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008355
Nate Begeman30a0de92008-07-17 16:51:19 +00008356 // We are handling one of the integer comparisons here. Since SSE only has
8357 // GT and EQ comparisons for integer, swapping operands and multiple
8358 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008359 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008360 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008361
Nate Begeman30a0de92008-07-17 16:51:19 +00008362 switch (SetCCOpcode) {
8363 default: break;
8364 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008365 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008366 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008367 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008368 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008369 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008370 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008371 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008372 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008373 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 }
8375 if (Swap)
8376 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008377
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008378 // Check that the operation in question is available (most are plain SSE2,
8379 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008380 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008381 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008382 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008383 return SDValue();
8384
Nate Begeman30a0de92008-07-17 16:51:19 +00008385 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8386 // bits of the inputs before performing those operations.
8387 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008388 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008389 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8390 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008391 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008392 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8393 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008394 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8395 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008397
Dale Johannesenace16102009-02-03 19:33:06 +00008398 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008399
8400 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008401 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008402 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008403
Nate Begeman30a0de92008-07-17 16:51:19 +00008404 return Result;
8405}
Evan Cheng0488db92007-09-25 01:57:46 +00008406
Evan Cheng370e5342008-12-03 08:38:43 +00008407// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008408static bool isX86LogicalCmp(SDValue Op) {
8409 unsigned Opc = Op.getNode()->getOpcode();
8410 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8411 return true;
8412 if (Op.getResNo() == 1 &&
8413 (Opc == X86ISD::ADD ||
8414 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008415 Opc == X86ISD::ADC ||
8416 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008417 Opc == X86ISD::SMUL ||
8418 Opc == X86ISD::UMUL ||
8419 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008420 Opc == X86ISD::DEC ||
8421 Opc == X86ISD::OR ||
8422 Opc == X86ISD::XOR ||
8423 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008424 return true;
8425
Chris Lattner9637d5b2010-12-05 07:49:54 +00008426 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8427 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008428
Dan Gohman076aee32009-03-04 19:44:21 +00008429 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008430}
8431
Chris Lattnera2b56002010-12-05 01:23:24 +00008432static bool isZero(SDValue V) {
8433 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8434 return C && C->isNullValue();
8435}
8436
Chris Lattner96908b12010-12-05 02:00:51 +00008437static bool isAllOnes(SDValue V) {
8438 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8439 return C && C->isAllOnesValue();
8440}
8441
Dan Gohmand858e902010-04-17 15:26:15 +00008442SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008443 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008444 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008445 SDValue Op1 = Op.getOperand(1);
8446 SDValue Op2 = Op.getOperand(2);
8447 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008448 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008449
Dan Gohman1a492952009-10-20 16:22:37 +00008450 if (Cond.getOpcode() == ISD::SETCC) {
8451 SDValue NewCond = LowerSETCC(Cond, DAG);
8452 if (NewCond.getNode())
8453 Cond = NewCond;
8454 }
Evan Cheng734503b2006-09-11 02:19:56 +00008455
Chris Lattnera2b56002010-12-05 01:23:24 +00008456 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008457 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008458 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008459 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008460 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008461 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8462 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008463 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008464
Chris Lattnera2b56002010-12-05 01:23:24 +00008465 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008466
8467 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008468 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8469 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008470
8471 SDValue CmpOp0 = Cmp.getOperand(0);
8472 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8473 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008474
Chris Lattner96908b12010-12-05 02:00:51 +00008475 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008476 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8477 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008478
Chris Lattner96908b12010-12-05 02:00:51 +00008479 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8480 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008481
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008482 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008483 if (N2C == 0 || !N2C->isNullValue())
8484 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8485 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008486 }
8487 }
8488
Chris Lattnera2b56002010-12-05 01:23:24 +00008489 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008490 if (Cond.getOpcode() == ISD::AND &&
8491 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8492 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008493 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008494 Cond = Cond.getOperand(0);
8495 }
8496
Evan Cheng3f41d662007-10-08 22:16:29 +00008497 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8498 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008499 unsigned CondOpcode = Cond.getOpcode();
8500 if (CondOpcode == X86ISD::SETCC ||
8501 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008502 CC = Cond.getOperand(0);
8503
Dan Gohman475871a2008-07-27 21:46:04 +00008504 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008505 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008506 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008507
Evan Cheng3f41d662007-10-08 22:16:29 +00008508 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008509 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008510 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008511 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008512
Chris Lattnerd1980a52009-03-12 06:52:53 +00008513 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8514 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008515 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008516 addTest = false;
8517 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008518 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8519 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8520 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8521 Cond.getOperand(0).getValueType() != MVT::i8)) {
8522 SDValue LHS = Cond.getOperand(0);
8523 SDValue RHS = Cond.getOperand(1);
8524 unsigned X86Opcode;
8525 unsigned X86Cond;
8526 SDVTList VTs;
8527 switch (CondOpcode) {
8528 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8529 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8530 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8531 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8532 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8533 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8534 default: llvm_unreachable("unexpected overflowing operator");
8535 }
8536 if (CondOpcode == ISD::UMULO)
8537 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8538 MVT::i32);
8539 else
8540 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8541
8542 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8543
8544 if (CondOpcode == ISD::UMULO)
8545 Cond = X86Op.getValue(2);
8546 else
8547 Cond = X86Op.getValue(1);
8548
8549 CC = DAG.getConstant(X86Cond, MVT::i8);
8550 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008551 }
8552
8553 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008554 // Look pass the truncate.
8555 if (Cond.getOpcode() == ISD::TRUNCATE)
8556 Cond = Cond.getOperand(0);
8557
8558 // We know the result of AND is compared against zero. Try to match
8559 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008560 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008561 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008562 if (NewSetCC.getNode()) {
8563 CC = NewSetCC.getOperand(0);
8564 Cond = NewSetCC.getOperand(1);
8565 addTest = false;
8566 }
8567 }
8568 }
8569
8570 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008571 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008572 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008573 }
8574
Benjamin Kramere915ff32010-12-22 23:09:28 +00008575 // a < b ? -1 : 0 -> RES = ~setcc_carry
8576 // a < b ? 0 : -1 -> RES = setcc_carry
8577 // a >= b ? -1 : 0 -> RES = setcc_carry
8578 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8579 if (Cond.getOpcode() == X86ISD::CMP) {
8580 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8581
8582 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8583 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8584 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8585 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8586 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8587 return DAG.getNOT(DL, Res, Res.getValueType());
8588 return Res;
8589 }
8590 }
8591
Evan Cheng0488db92007-09-25 01:57:46 +00008592 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8593 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008594 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008595 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008596 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008597}
8598
Evan Cheng370e5342008-12-03 08:38:43 +00008599// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8600// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8601// from the AND / OR.
8602static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8603 Opc = Op.getOpcode();
8604 if (Opc != ISD::OR && Opc != ISD::AND)
8605 return false;
8606 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8607 Op.getOperand(0).hasOneUse() &&
8608 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8609 Op.getOperand(1).hasOneUse());
8610}
8611
Evan Cheng961d6d42009-02-02 08:19:07 +00008612// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8613// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008614static bool isXor1OfSetCC(SDValue Op) {
8615 if (Op.getOpcode() != ISD::XOR)
8616 return false;
8617 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8618 if (N1C && N1C->getAPIntValue() == 1) {
8619 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8620 Op.getOperand(0).hasOneUse();
8621 }
8622 return false;
8623}
8624
Dan Gohmand858e902010-04-17 15:26:15 +00008625SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008626 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008627 SDValue Chain = Op.getOperand(0);
8628 SDValue Cond = Op.getOperand(1);
8629 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008630 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008631 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008632 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008633
Dan Gohman1a492952009-10-20 16:22:37 +00008634 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008635 // Check for setcc([su]{add,sub,mul}o == 0).
8636 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8637 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8638 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8639 Cond.getOperand(0).getResNo() == 1 &&
8640 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8641 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8642 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8643 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8644 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8645 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8646 Inverted = true;
8647 Cond = Cond.getOperand(0);
8648 } else {
8649 SDValue NewCond = LowerSETCC(Cond, DAG);
8650 if (NewCond.getNode())
8651 Cond = NewCond;
8652 }
Dan Gohman1a492952009-10-20 16:22:37 +00008653 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008654#if 0
8655 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008656 else if (Cond.getOpcode() == X86ISD::ADD ||
8657 Cond.getOpcode() == X86ISD::SUB ||
8658 Cond.getOpcode() == X86ISD::SMUL ||
8659 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008660 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008661#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008662
Evan Chengad9c0a32009-12-15 00:53:42 +00008663 // Look pass (and (setcc_carry (cmp ...)), 1).
8664 if (Cond.getOpcode() == ISD::AND &&
8665 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8666 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008667 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008668 Cond = Cond.getOperand(0);
8669 }
8670
Evan Cheng3f41d662007-10-08 22:16:29 +00008671 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8672 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008673 unsigned CondOpcode = Cond.getOpcode();
8674 if (CondOpcode == X86ISD::SETCC ||
8675 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008676 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008677
Dan Gohman475871a2008-07-27 21:46:04 +00008678 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008679 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008680 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008681 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008682 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008683 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008684 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008685 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008686 default: break;
8687 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008688 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008689 // These can only come from an arithmetic instruction with overflow,
8690 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008691 Cond = Cond.getNode()->getOperand(1);
8692 addTest = false;
8693 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008694 }
Evan Cheng0488db92007-09-25 01:57:46 +00008695 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008696 }
8697 CondOpcode = Cond.getOpcode();
8698 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8699 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8700 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8701 Cond.getOperand(0).getValueType() != MVT::i8)) {
8702 SDValue LHS = Cond.getOperand(0);
8703 SDValue RHS = Cond.getOperand(1);
8704 unsigned X86Opcode;
8705 unsigned X86Cond;
8706 SDVTList VTs;
8707 switch (CondOpcode) {
8708 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8709 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8710 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8711 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8712 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8713 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8714 default: llvm_unreachable("unexpected overflowing operator");
8715 }
8716 if (Inverted)
8717 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8718 if (CondOpcode == ISD::UMULO)
8719 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8720 MVT::i32);
8721 else
8722 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8723
8724 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8725
8726 if (CondOpcode == ISD::UMULO)
8727 Cond = X86Op.getValue(2);
8728 else
8729 Cond = X86Op.getValue(1);
8730
8731 CC = DAG.getConstant(X86Cond, MVT::i8);
8732 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008733 } else {
8734 unsigned CondOpc;
8735 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8736 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008737 if (CondOpc == ISD::OR) {
8738 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8739 // two branches instead of an explicit OR instruction with a
8740 // separate test.
8741 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008742 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008743 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008744 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008745 Chain, Dest, CC, Cmp);
8746 CC = Cond.getOperand(1).getOperand(0);
8747 Cond = Cmp;
8748 addTest = false;
8749 }
8750 } else { // ISD::AND
8751 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8752 // two branches instead of an explicit AND instruction with a
8753 // separate test. However, we only do this if this block doesn't
8754 // have a fall-through edge, because this requires an explicit
8755 // jmp when the condition is false.
8756 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008757 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008758 Op.getNode()->hasOneUse()) {
8759 X86::CondCode CCode =
8760 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8761 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008762 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008763 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008764 // Look for an unconditional branch following this conditional branch.
8765 // We need this because we need to reverse the successors in order
8766 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008767 if (User->getOpcode() == ISD::BR) {
8768 SDValue FalseBB = User->getOperand(1);
8769 SDNode *NewBR =
8770 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008771 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008772 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008773 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008774
Dale Johannesene4d209d2009-02-03 20:21:25 +00008775 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008776 Chain, Dest, CC, Cmp);
8777 X86::CondCode CCode =
8778 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8779 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008780 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008781 Cond = Cmp;
8782 addTest = false;
8783 }
8784 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008785 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008786 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8787 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8788 // It should be transformed during dag combiner except when the condition
8789 // is set by a arithmetics with overflow node.
8790 X86::CondCode CCode =
8791 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8792 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008793 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008794 Cond = Cond.getOperand(0).getOperand(1);
8795 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008796 } else if (Cond.getOpcode() == ISD::SETCC &&
8797 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8798 // For FCMP_OEQ, we can emit
8799 // two branches instead of an explicit AND instruction with a
8800 // separate test. However, we only do this if this block doesn't
8801 // have a fall-through edge, because this requires an explicit
8802 // jmp when the condition is false.
8803 if (Op.getNode()->hasOneUse()) {
8804 SDNode *User = *Op.getNode()->use_begin();
8805 // Look for an unconditional branch following this conditional branch.
8806 // We need this because we need to reverse the successors in order
8807 // to implement FCMP_OEQ.
8808 if (User->getOpcode() == ISD::BR) {
8809 SDValue FalseBB = User->getOperand(1);
8810 SDNode *NewBR =
8811 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8812 assert(NewBR == User);
8813 (void)NewBR;
8814 Dest = FalseBB;
8815
8816 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8817 Cond.getOperand(0), Cond.getOperand(1));
8818 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8819 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8820 Chain, Dest, CC, Cmp);
8821 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8822 Cond = Cmp;
8823 addTest = false;
8824 }
8825 }
8826 } else if (Cond.getOpcode() == ISD::SETCC &&
8827 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8828 // For FCMP_UNE, we can emit
8829 // two branches instead of an explicit AND instruction with a
8830 // separate test. However, we only do this if this block doesn't
8831 // have a fall-through edge, because this requires an explicit
8832 // jmp when the condition is false.
8833 if (Op.getNode()->hasOneUse()) {
8834 SDNode *User = *Op.getNode()->use_begin();
8835 // Look for an unconditional branch following this conditional branch.
8836 // We need this because we need to reverse the successors in order
8837 // to implement FCMP_UNE.
8838 if (User->getOpcode() == ISD::BR) {
8839 SDValue FalseBB = User->getOperand(1);
8840 SDNode *NewBR =
8841 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8842 assert(NewBR == User);
8843 (void)NewBR;
8844
8845 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8846 Cond.getOperand(0), Cond.getOperand(1));
8847 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8848 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8849 Chain, Dest, CC, Cmp);
8850 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8851 Cond = Cmp;
8852 addTest = false;
8853 Dest = FalseBB;
8854 }
8855 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008856 }
Evan Cheng0488db92007-09-25 01:57:46 +00008857 }
8858
8859 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008860 // Look pass the truncate.
8861 if (Cond.getOpcode() == ISD::TRUNCATE)
8862 Cond = Cond.getOperand(0);
8863
8864 // We know the result of AND is compared against zero. Try to match
8865 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008866 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008867 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8868 if (NewSetCC.getNode()) {
8869 CC = NewSetCC.getOperand(0);
8870 Cond = NewSetCC.getOperand(1);
8871 addTest = false;
8872 }
8873 }
8874 }
8875
8876 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008877 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008878 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008879 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008880 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008881 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008882}
8883
Anton Korobeynikove060b532007-04-17 19:34:00 +00008884
8885// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8886// Calls to _alloca is needed to probe the stack when allocating more than 4k
8887// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8888// that the guard pages used by the OS virtual memory manager are allocated in
8889// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008890SDValue
8891X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008892 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008893 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008894 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008895 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008896 "are being used");
8897 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008898 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008899
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008900 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008901 SDValue Chain = Op.getOperand(0);
8902 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008903 // FIXME: Ensure alignment here
8904
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008905 bool Is64Bit = Subtarget->is64Bit();
8906 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008907
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008908 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008909 MachineFunction &MF = DAG.getMachineFunction();
8910 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008911
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008912 if (Is64Bit) {
8913 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008914 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008915 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008916
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008917 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8918 I != E; I++)
8919 if (I->hasNestAttr())
8920 report_fatal_error("Cannot use segmented stacks with functions that "
8921 "have nested arguments.");
8922 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008923
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008924 const TargetRegisterClass *AddrRegClass =
8925 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8926 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8927 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8928 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8929 DAG.getRegister(Vreg, SPTy));
8930 SDValue Ops1[2] = { Value, Chain };
8931 return DAG.getMergeValues(Ops1, 2, dl);
8932 } else {
8933 SDValue Flag;
8934 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008935
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008936 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8937 Flag = Chain.getValue(1);
8938 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008939
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008940 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8941 Flag = Chain.getValue(1);
8942
8943 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8944
8945 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8946 return DAG.getMergeValues(Ops1, 2, dl);
8947 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008948}
8949
Dan Gohmand858e902010-04-17 15:26:15 +00008950SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008951 MachineFunction &MF = DAG.getMachineFunction();
8952 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8953
Dan Gohman69de1932008-02-06 22:27:42 +00008954 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008955 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008956
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008957 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008958 // vastart just stores the address of the VarArgsFrameIndex slot into the
8959 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008960 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8961 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008962 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8963 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008964 }
8965
8966 // __va_list_tag:
8967 // gp_offset (0 - 6 * 8)
8968 // fp_offset (48 - 48 + 8 * 16)
8969 // overflow_arg_area (point to parameters coming in memory).
8970 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008971 SmallVector<SDValue, 8> MemOps;
8972 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008973 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008974 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008975 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8976 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008977 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008978 MemOps.push_back(Store);
8979
8980 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008981 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008982 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008983 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008984 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8985 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008986 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008987 MemOps.push_back(Store);
8988
8989 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008990 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008991 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008992 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8993 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008994 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8995 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008996 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008997 MemOps.push_back(Store);
8998
8999 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009000 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009001 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009002 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9003 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009004 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9005 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009006 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009007 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009008 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009009}
9010
Dan Gohmand858e902010-04-17 15:26:15 +00009011SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009012 assert(Subtarget->is64Bit() &&
9013 "LowerVAARG only handles 64-bit va_arg!");
9014 assert((Subtarget->isTargetLinux() ||
9015 Subtarget->isTargetDarwin()) &&
9016 "Unhandled target in LowerVAARG");
9017 assert(Op.getNode()->getNumOperands() == 4);
9018 SDValue Chain = Op.getOperand(0);
9019 SDValue SrcPtr = Op.getOperand(1);
9020 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9021 unsigned Align = Op.getConstantOperandVal(3);
9022 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009023
Dan Gohman320afb82010-10-12 18:00:49 +00009024 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009025 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009026 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9027 uint8_t ArgMode;
9028
9029 // Decide which area this value should be read from.
9030 // TODO: Implement the AMD64 ABI in its entirety. This simple
9031 // selection mechanism works only for the basic types.
9032 if (ArgVT == MVT::f80) {
9033 llvm_unreachable("va_arg for f80 not yet implemented");
9034 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9035 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9036 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9037 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9038 } else {
9039 llvm_unreachable("Unhandled argument type in LowerVAARG");
9040 }
9041
9042 if (ArgMode == 2) {
9043 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009044 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009045 !(DAG.getMachineFunction()
9046 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009047 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009048 }
9049
9050 // Insert VAARG_64 node into the DAG
9051 // VAARG_64 returns two values: Variable Argument Address, Chain
9052 SmallVector<SDValue, 11> InstOps;
9053 InstOps.push_back(Chain);
9054 InstOps.push_back(SrcPtr);
9055 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9056 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9057 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9058 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9059 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9060 VTs, &InstOps[0], InstOps.size(),
9061 MVT::i64,
9062 MachinePointerInfo(SV),
9063 /*Align=*/0,
9064 /*Volatile=*/false,
9065 /*ReadMem=*/true,
9066 /*WriteMem=*/true);
9067 Chain = VAARG.getValue(1);
9068
9069 // Load the next argument and return it
9070 return DAG.getLoad(ArgVT, dl,
9071 Chain,
9072 VAARG,
9073 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009074 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009075}
9076
Dan Gohmand858e902010-04-17 15:26:15 +00009077SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009078 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009079 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009080 SDValue Chain = Op.getOperand(0);
9081 SDValue DstPtr = Op.getOperand(1);
9082 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009083 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9084 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009085 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009086
Chris Lattnere72f2022010-09-21 05:40:29 +00009087 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009088 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009089 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009090 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009091}
9092
Craig Topper80e46362012-01-23 06:16:53 +00009093// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9094// may or may not be a constant. Takes immediate version of shift as input.
9095static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9096 SDValue SrcOp, SDValue ShAmt,
9097 SelectionDAG &DAG) {
9098 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9099
9100 if (isa<ConstantSDNode>(ShAmt)) {
9101 switch (Opc) {
9102 default: llvm_unreachable("Unknown target vector shift node");
9103 case X86ISD::VSHLI:
9104 case X86ISD::VSRLI:
9105 case X86ISD::VSRAI:
9106 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9107 }
9108 }
9109
9110 // Change opcode to non-immediate version
9111 switch (Opc) {
9112 default: llvm_unreachable("Unknown target vector shift node");
9113 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9114 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9115 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9116 }
9117
9118 // Need to build a vector containing shift amount
9119 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9120 SDValue ShOps[4];
9121 ShOps[0] = ShAmt;
9122 ShOps[1] = DAG.getConstant(0, MVT::i32);
9123 ShOps[2] = DAG.getUNDEF(MVT::i32);
9124 ShOps[3] = DAG.getUNDEF(MVT::i32);
9125 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9126 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9127 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9128}
9129
Dan Gohman475871a2008-07-27 21:46:04 +00009130SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009131X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009132 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009133 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009134 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009135 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009136 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009137 case Intrinsic::x86_sse_comieq_ss:
9138 case Intrinsic::x86_sse_comilt_ss:
9139 case Intrinsic::x86_sse_comile_ss:
9140 case Intrinsic::x86_sse_comigt_ss:
9141 case Intrinsic::x86_sse_comige_ss:
9142 case Intrinsic::x86_sse_comineq_ss:
9143 case Intrinsic::x86_sse_ucomieq_ss:
9144 case Intrinsic::x86_sse_ucomilt_ss:
9145 case Intrinsic::x86_sse_ucomile_ss:
9146 case Intrinsic::x86_sse_ucomigt_ss:
9147 case Intrinsic::x86_sse_ucomige_ss:
9148 case Intrinsic::x86_sse_ucomineq_ss:
9149 case Intrinsic::x86_sse2_comieq_sd:
9150 case Intrinsic::x86_sse2_comilt_sd:
9151 case Intrinsic::x86_sse2_comile_sd:
9152 case Intrinsic::x86_sse2_comigt_sd:
9153 case Intrinsic::x86_sse2_comige_sd:
9154 case Intrinsic::x86_sse2_comineq_sd:
9155 case Intrinsic::x86_sse2_ucomieq_sd:
9156 case Intrinsic::x86_sse2_ucomilt_sd:
9157 case Intrinsic::x86_sse2_ucomile_sd:
9158 case Intrinsic::x86_sse2_ucomigt_sd:
9159 case Intrinsic::x86_sse2_ucomige_sd:
9160 case Intrinsic::x86_sse2_ucomineq_sd: {
9161 unsigned Opc = 0;
9162 ISD::CondCode CC = ISD::SETCC_INVALID;
9163 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009164 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009165 case Intrinsic::x86_sse_comieq_ss:
9166 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009167 Opc = X86ISD::COMI;
9168 CC = ISD::SETEQ;
9169 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009170 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009171 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009172 Opc = X86ISD::COMI;
9173 CC = ISD::SETLT;
9174 break;
9175 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009176 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009177 Opc = X86ISD::COMI;
9178 CC = ISD::SETLE;
9179 break;
9180 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009181 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009182 Opc = X86ISD::COMI;
9183 CC = ISD::SETGT;
9184 break;
9185 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009186 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009187 Opc = X86ISD::COMI;
9188 CC = ISD::SETGE;
9189 break;
9190 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009191 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009192 Opc = X86ISD::COMI;
9193 CC = ISD::SETNE;
9194 break;
9195 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009196 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009197 Opc = X86ISD::UCOMI;
9198 CC = ISD::SETEQ;
9199 break;
9200 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009201 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009202 Opc = X86ISD::UCOMI;
9203 CC = ISD::SETLT;
9204 break;
9205 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009206 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009207 Opc = X86ISD::UCOMI;
9208 CC = ISD::SETLE;
9209 break;
9210 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009211 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009212 Opc = X86ISD::UCOMI;
9213 CC = ISD::SETGT;
9214 break;
9215 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009216 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009217 Opc = X86ISD::UCOMI;
9218 CC = ISD::SETGE;
9219 break;
9220 case Intrinsic::x86_sse_ucomineq_ss:
9221 case Intrinsic::x86_sse2_ucomineq_sd:
9222 Opc = X86ISD::UCOMI;
9223 CC = ISD::SETNE;
9224 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009225 }
Evan Cheng734503b2006-09-11 02:19:56 +00009226
Dan Gohman475871a2008-07-27 21:46:04 +00009227 SDValue LHS = Op.getOperand(1);
9228 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009229 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009230 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009231 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9232 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9233 DAG.getConstant(X86CC, MVT::i8), Cond);
9234 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009235 }
Craig Topper86c7c582012-01-30 01:10:15 +00009236 // XOP comparison intrinsics
9237 case Intrinsic::x86_xop_vpcomltb:
9238 case Intrinsic::x86_xop_vpcomltw:
9239 case Intrinsic::x86_xop_vpcomltd:
9240 case Intrinsic::x86_xop_vpcomltq:
9241 case Intrinsic::x86_xop_vpcomltub:
9242 case Intrinsic::x86_xop_vpcomltuw:
9243 case Intrinsic::x86_xop_vpcomltud:
9244 case Intrinsic::x86_xop_vpcomltuq:
9245 case Intrinsic::x86_xop_vpcomleb:
9246 case Intrinsic::x86_xop_vpcomlew:
9247 case Intrinsic::x86_xop_vpcomled:
9248 case Intrinsic::x86_xop_vpcomleq:
9249 case Intrinsic::x86_xop_vpcomleub:
9250 case Intrinsic::x86_xop_vpcomleuw:
9251 case Intrinsic::x86_xop_vpcomleud:
9252 case Intrinsic::x86_xop_vpcomleuq:
9253 case Intrinsic::x86_xop_vpcomgtb:
9254 case Intrinsic::x86_xop_vpcomgtw:
9255 case Intrinsic::x86_xop_vpcomgtd:
9256 case Intrinsic::x86_xop_vpcomgtq:
9257 case Intrinsic::x86_xop_vpcomgtub:
9258 case Intrinsic::x86_xop_vpcomgtuw:
9259 case Intrinsic::x86_xop_vpcomgtud:
9260 case Intrinsic::x86_xop_vpcomgtuq:
9261 case Intrinsic::x86_xop_vpcomgeb:
9262 case Intrinsic::x86_xop_vpcomgew:
9263 case Intrinsic::x86_xop_vpcomged:
9264 case Intrinsic::x86_xop_vpcomgeq:
9265 case Intrinsic::x86_xop_vpcomgeub:
9266 case Intrinsic::x86_xop_vpcomgeuw:
9267 case Intrinsic::x86_xop_vpcomgeud:
9268 case Intrinsic::x86_xop_vpcomgeuq:
9269 case Intrinsic::x86_xop_vpcomeqb:
9270 case Intrinsic::x86_xop_vpcomeqw:
9271 case Intrinsic::x86_xop_vpcomeqd:
9272 case Intrinsic::x86_xop_vpcomeqq:
9273 case Intrinsic::x86_xop_vpcomequb:
9274 case Intrinsic::x86_xop_vpcomequw:
9275 case Intrinsic::x86_xop_vpcomequd:
9276 case Intrinsic::x86_xop_vpcomequq:
9277 case Intrinsic::x86_xop_vpcomneb:
9278 case Intrinsic::x86_xop_vpcomnew:
9279 case Intrinsic::x86_xop_vpcomned:
9280 case Intrinsic::x86_xop_vpcomneq:
9281 case Intrinsic::x86_xop_vpcomneub:
9282 case Intrinsic::x86_xop_vpcomneuw:
9283 case Intrinsic::x86_xop_vpcomneud:
9284 case Intrinsic::x86_xop_vpcomneuq:
9285 case Intrinsic::x86_xop_vpcomfalseb:
9286 case Intrinsic::x86_xop_vpcomfalsew:
9287 case Intrinsic::x86_xop_vpcomfalsed:
9288 case Intrinsic::x86_xop_vpcomfalseq:
9289 case Intrinsic::x86_xop_vpcomfalseub:
9290 case Intrinsic::x86_xop_vpcomfalseuw:
9291 case Intrinsic::x86_xop_vpcomfalseud:
9292 case Intrinsic::x86_xop_vpcomfalseuq:
9293 case Intrinsic::x86_xop_vpcomtrueb:
9294 case Intrinsic::x86_xop_vpcomtruew:
9295 case Intrinsic::x86_xop_vpcomtrued:
9296 case Intrinsic::x86_xop_vpcomtrueq:
9297 case Intrinsic::x86_xop_vpcomtrueub:
9298 case Intrinsic::x86_xop_vpcomtrueuw:
9299 case Intrinsic::x86_xop_vpcomtrueud:
9300 case Intrinsic::x86_xop_vpcomtrueuq: {
9301 unsigned CC = 0;
9302 unsigned Opc = 0;
9303
9304 switch (IntNo) {
9305 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9306 case Intrinsic::x86_xop_vpcomltb:
9307 case Intrinsic::x86_xop_vpcomltw:
9308 case Intrinsic::x86_xop_vpcomltd:
9309 case Intrinsic::x86_xop_vpcomltq:
9310 CC = 0;
9311 Opc = X86ISD::VPCOM;
9312 break;
9313 case Intrinsic::x86_xop_vpcomltub:
9314 case Intrinsic::x86_xop_vpcomltuw:
9315 case Intrinsic::x86_xop_vpcomltud:
9316 case Intrinsic::x86_xop_vpcomltuq:
9317 CC = 0;
9318 Opc = X86ISD::VPCOMU;
9319 break;
9320 case Intrinsic::x86_xop_vpcomleb:
9321 case Intrinsic::x86_xop_vpcomlew:
9322 case Intrinsic::x86_xop_vpcomled:
9323 case Intrinsic::x86_xop_vpcomleq:
9324 CC = 1;
9325 Opc = X86ISD::VPCOM;
9326 break;
9327 case Intrinsic::x86_xop_vpcomleub:
9328 case Intrinsic::x86_xop_vpcomleuw:
9329 case Intrinsic::x86_xop_vpcomleud:
9330 case Intrinsic::x86_xop_vpcomleuq:
9331 CC = 1;
9332 Opc = X86ISD::VPCOMU;
9333 break;
9334 case Intrinsic::x86_xop_vpcomgtb:
9335 case Intrinsic::x86_xop_vpcomgtw:
9336 case Intrinsic::x86_xop_vpcomgtd:
9337 case Intrinsic::x86_xop_vpcomgtq:
9338 CC = 2;
9339 Opc = X86ISD::VPCOM;
9340 break;
9341 case Intrinsic::x86_xop_vpcomgtub:
9342 case Intrinsic::x86_xop_vpcomgtuw:
9343 case Intrinsic::x86_xop_vpcomgtud:
9344 case Intrinsic::x86_xop_vpcomgtuq:
9345 CC = 2;
9346 Opc = X86ISD::VPCOMU;
9347 break;
9348 case Intrinsic::x86_xop_vpcomgeb:
9349 case Intrinsic::x86_xop_vpcomgew:
9350 case Intrinsic::x86_xop_vpcomged:
9351 case Intrinsic::x86_xop_vpcomgeq:
9352 CC = 3;
9353 Opc = X86ISD::VPCOM;
9354 break;
9355 case Intrinsic::x86_xop_vpcomgeub:
9356 case Intrinsic::x86_xop_vpcomgeuw:
9357 case Intrinsic::x86_xop_vpcomgeud:
9358 case Intrinsic::x86_xop_vpcomgeuq:
9359 CC = 3;
9360 Opc = X86ISD::VPCOMU;
9361 break;
9362 case Intrinsic::x86_xop_vpcomeqb:
9363 case Intrinsic::x86_xop_vpcomeqw:
9364 case Intrinsic::x86_xop_vpcomeqd:
9365 case Intrinsic::x86_xop_vpcomeqq:
9366 CC = 4;
9367 Opc = X86ISD::VPCOM;
9368 break;
9369 case Intrinsic::x86_xop_vpcomequb:
9370 case Intrinsic::x86_xop_vpcomequw:
9371 case Intrinsic::x86_xop_vpcomequd:
9372 case Intrinsic::x86_xop_vpcomequq:
9373 CC = 4;
9374 Opc = X86ISD::VPCOMU;
9375 break;
9376 case Intrinsic::x86_xop_vpcomneb:
9377 case Intrinsic::x86_xop_vpcomnew:
9378 case Intrinsic::x86_xop_vpcomned:
9379 case Intrinsic::x86_xop_vpcomneq:
9380 CC = 5;
9381 Opc = X86ISD::VPCOM;
9382 break;
9383 case Intrinsic::x86_xop_vpcomneub:
9384 case Intrinsic::x86_xop_vpcomneuw:
9385 case Intrinsic::x86_xop_vpcomneud:
9386 case Intrinsic::x86_xop_vpcomneuq:
9387 CC = 5;
9388 Opc = X86ISD::VPCOMU;
9389 break;
9390 case Intrinsic::x86_xop_vpcomfalseb:
9391 case Intrinsic::x86_xop_vpcomfalsew:
9392 case Intrinsic::x86_xop_vpcomfalsed:
9393 case Intrinsic::x86_xop_vpcomfalseq:
9394 CC = 6;
9395 Opc = X86ISD::VPCOM;
9396 break;
9397 case Intrinsic::x86_xop_vpcomfalseub:
9398 case Intrinsic::x86_xop_vpcomfalseuw:
9399 case Intrinsic::x86_xop_vpcomfalseud:
9400 case Intrinsic::x86_xop_vpcomfalseuq:
9401 CC = 6;
9402 Opc = X86ISD::VPCOMU;
9403 break;
9404 case Intrinsic::x86_xop_vpcomtrueb:
9405 case Intrinsic::x86_xop_vpcomtruew:
9406 case Intrinsic::x86_xop_vpcomtrued:
9407 case Intrinsic::x86_xop_vpcomtrueq:
9408 CC = 7;
9409 Opc = X86ISD::VPCOM;
9410 break;
9411 case Intrinsic::x86_xop_vpcomtrueub:
9412 case Intrinsic::x86_xop_vpcomtrueuw:
9413 case Intrinsic::x86_xop_vpcomtrueud:
9414 case Intrinsic::x86_xop_vpcomtrueuq:
9415 CC = 7;
9416 Opc = X86ISD::VPCOMU;
9417 break;
9418 }
9419
9420 SDValue LHS = Op.getOperand(1);
9421 SDValue RHS = Op.getOperand(2);
9422 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9423 DAG.getConstant(CC, MVT::i8));
9424 }
9425
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009426 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009427 case Intrinsic::x86_sse2_pmulu_dq:
9428 case Intrinsic::x86_avx2_pmulu_dq:
9429 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9430 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009431 case Intrinsic::x86_sse3_hadd_ps:
9432 case Intrinsic::x86_sse3_hadd_pd:
9433 case Intrinsic::x86_avx_hadd_ps_256:
9434 case Intrinsic::x86_avx_hadd_pd_256:
9435 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9436 Op.getOperand(1), Op.getOperand(2));
9437 case Intrinsic::x86_sse3_hsub_ps:
9438 case Intrinsic::x86_sse3_hsub_pd:
9439 case Intrinsic::x86_avx_hsub_ps_256:
9440 case Intrinsic::x86_avx_hsub_pd_256:
9441 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9442 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009443 case Intrinsic::x86_ssse3_phadd_w_128:
9444 case Intrinsic::x86_ssse3_phadd_d_128:
9445 case Intrinsic::x86_avx2_phadd_w:
9446 case Intrinsic::x86_avx2_phadd_d:
9447 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9448 Op.getOperand(1), Op.getOperand(2));
9449 case Intrinsic::x86_ssse3_phsub_w_128:
9450 case Intrinsic::x86_ssse3_phsub_d_128:
9451 case Intrinsic::x86_avx2_phsub_w:
9452 case Intrinsic::x86_avx2_phsub_d:
9453 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9454 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009455 case Intrinsic::x86_avx2_psllv_d:
9456 case Intrinsic::x86_avx2_psllv_q:
9457 case Intrinsic::x86_avx2_psllv_d_256:
9458 case Intrinsic::x86_avx2_psllv_q_256:
9459 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9460 Op.getOperand(1), Op.getOperand(2));
9461 case Intrinsic::x86_avx2_psrlv_d:
9462 case Intrinsic::x86_avx2_psrlv_q:
9463 case Intrinsic::x86_avx2_psrlv_d_256:
9464 case Intrinsic::x86_avx2_psrlv_q_256:
9465 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9466 Op.getOperand(1), Op.getOperand(2));
9467 case Intrinsic::x86_avx2_psrav_d:
9468 case Intrinsic::x86_avx2_psrav_d_256:
9469 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9470 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009471 case Intrinsic::x86_ssse3_pshuf_b_128:
9472 case Intrinsic::x86_avx2_pshuf_b:
9473 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9474 Op.getOperand(1), Op.getOperand(2));
9475 case Intrinsic::x86_ssse3_psign_b_128:
9476 case Intrinsic::x86_ssse3_psign_w_128:
9477 case Intrinsic::x86_ssse3_psign_d_128:
9478 case Intrinsic::x86_avx2_psign_b:
9479 case Intrinsic::x86_avx2_psign_w:
9480 case Intrinsic::x86_avx2_psign_d:
9481 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9482 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009483 case Intrinsic::x86_sse41_insertps:
9484 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9485 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9486 case Intrinsic::x86_avx_vperm2f128_ps_256:
9487 case Intrinsic::x86_avx_vperm2f128_pd_256:
9488 case Intrinsic::x86_avx_vperm2f128_si_256:
9489 case Intrinsic::x86_avx2_vperm2i128:
9490 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9491 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper98fc7292011-11-19 17:46:46 +00009492
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009493 // ptest and testp intrinsics. The intrinsic these come from are designed to
9494 // return an integer value, not just an instruction so lower it to the ptest
9495 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009496 case Intrinsic::x86_sse41_ptestz:
9497 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009498 case Intrinsic::x86_sse41_ptestnzc:
9499 case Intrinsic::x86_avx_ptestz_256:
9500 case Intrinsic::x86_avx_ptestc_256:
9501 case Intrinsic::x86_avx_ptestnzc_256:
9502 case Intrinsic::x86_avx_vtestz_ps:
9503 case Intrinsic::x86_avx_vtestc_ps:
9504 case Intrinsic::x86_avx_vtestnzc_ps:
9505 case Intrinsic::x86_avx_vtestz_pd:
9506 case Intrinsic::x86_avx_vtestc_pd:
9507 case Intrinsic::x86_avx_vtestnzc_pd:
9508 case Intrinsic::x86_avx_vtestz_ps_256:
9509 case Intrinsic::x86_avx_vtestc_ps_256:
9510 case Intrinsic::x86_avx_vtestnzc_ps_256:
9511 case Intrinsic::x86_avx_vtestz_pd_256:
9512 case Intrinsic::x86_avx_vtestc_pd_256:
9513 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9514 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009515 unsigned X86CC = 0;
9516 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009517 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009518 case Intrinsic::x86_avx_vtestz_ps:
9519 case Intrinsic::x86_avx_vtestz_pd:
9520 case Intrinsic::x86_avx_vtestz_ps_256:
9521 case Intrinsic::x86_avx_vtestz_pd_256:
9522 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009523 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009524 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009525 // ZF = 1
9526 X86CC = X86::COND_E;
9527 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009528 case Intrinsic::x86_avx_vtestc_ps:
9529 case Intrinsic::x86_avx_vtestc_pd:
9530 case Intrinsic::x86_avx_vtestc_ps_256:
9531 case Intrinsic::x86_avx_vtestc_pd_256:
9532 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009533 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009534 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009535 // CF = 1
9536 X86CC = X86::COND_B;
9537 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009538 case Intrinsic::x86_avx_vtestnzc_ps:
9539 case Intrinsic::x86_avx_vtestnzc_pd:
9540 case Intrinsic::x86_avx_vtestnzc_ps_256:
9541 case Intrinsic::x86_avx_vtestnzc_pd_256:
9542 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009543 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009544 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009545 // ZF and CF = 0
9546 X86CC = X86::COND_A;
9547 break;
9548 }
Eric Christopherfd179292009-08-27 18:07:15 +00009549
Eric Christopher71c67532009-07-29 00:28:05 +00009550 SDValue LHS = Op.getOperand(1);
9551 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009552 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9553 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009554 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9555 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9556 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009557 }
Evan Cheng5759f972008-05-04 09:15:50 +00009558
Craig Topper80e46362012-01-23 06:16:53 +00009559 // SSE/AVX shift intrinsics
9560 case Intrinsic::x86_sse2_psll_w:
9561 case Intrinsic::x86_sse2_psll_d:
9562 case Intrinsic::x86_sse2_psll_q:
9563 case Intrinsic::x86_avx2_psll_w:
9564 case Intrinsic::x86_avx2_psll_d:
9565 case Intrinsic::x86_avx2_psll_q:
9566 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9567 Op.getOperand(1), Op.getOperand(2));
9568 case Intrinsic::x86_sse2_psrl_w:
9569 case Intrinsic::x86_sse2_psrl_d:
9570 case Intrinsic::x86_sse2_psrl_q:
9571 case Intrinsic::x86_avx2_psrl_w:
9572 case Intrinsic::x86_avx2_psrl_d:
9573 case Intrinsic::x86_avx2_psrl_q:
9574 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9575 Op.getOperand(1), Op.getOperand(2));
9576 case Intrinsic::x86_sse2_psra_w:
9577 case Intrinsic::x86_sse2_psra_d:
9578 case Intrinsic::x86_avx2_psra_w:
9579 case Intrinsic::x86_avx2_psra_d:
9580 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9581 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009582 case Intrinsic::x86_sse2_pslli_w:
9583 case Intrinsic::x86_sse2_pslli_d:
9584 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009585 case Intrinsic::x86_avx2_pslli_w:
9586 case Intrinsic::x86_avx2_pslli_d:
9587 case Intrinsic::x86_avx2_pslli_q:
9588 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9589 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009590 case Intrinsic::x86_sse2_psrli_w:
9591 case Intrinsic::x86_sse2_psrli_d:
9592 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009593 case Intrinsic::x86_avx2_psrli_w:
9594 case Intrinsic::x86_avx2_psrli_d:
9595 case Intrinsic::x86_avx2_psrli_q:
9596 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9597 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009598 case Intrinsic::x86_sse2_psrai_w:
9599 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009600 case Intrinsic::x86_avx2_psrai_w:
9601 case Intrinsic::x86_avx2_psrai_d:
9602 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9603 Op.getOperand(1), Op.getOperand(2), DAG);
9604 // Fix vector shift instructions where the last operand is a non-immediate
9605 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009606 case Intrinsic::x86_mmx_pslli_w:
9607 case Intrinsic::x86_mmx_pslli_d:
9608 case Intrinsic::x86_mmx_pslli_q:
9609 case Intrinsic::x86_mmx_psrli_w:
9610 case Intrinsic::x86_mmx_psrli_d:
9611 case Intrinsic::x86_mmx_psrli_q:
9612 case Intrinsic::x86_mmx_psrai_w:
9613 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009614 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009615 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009616 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009617
9618 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009619 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009620 case Intrinsic::x86_mmx_pslli_w:
9621 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009622 break;
Craig Topper80e46362012-01-23 06:16:53 +00009623 case Intrinsic::x86_mmx_pslli_d:
9624 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009625 break;
Craig Topper80e46362012-01-23 06:16:53 +00009626 case Intrinsic::x86_mmx_pslli_q:
9627 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009628 break;
Craig Topper80e46362012-01-23 06:16:53 +00009629 case Intrinsic::x86_mmx_psrli_w:
9630 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009631 break;
Craig Topper80e46362012-01-23 06:16:53 +00009632 case Intrinsic::x86_mmx_psrli_d:
9633 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009634 break;
Craig Topper80e46362012-01-23 06:16:53 +00009635 case Intrinsic::x86_mmx_psrli_q:
9636 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009637 break;
Craig Topper80e46362012-01-23 06:16:53 +00009638 case Intrinsic::x86_mmx_psrai_w:
9639 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009640 break;
Craig Topper80e46362012-01-23 06:16:53 +00009641 case Intrinsic::x86_mmx_psrai_d:
9642 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009643 break;
Craig Topper80e46362012-01-23 06:16:53 +00009644 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009645 }
Mon P Wangefa42202009-09-03 19:56:25 +00009646
9647 // The vector shift intrinsics with scalars uses 32b shift amounts but
9648 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9649 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009650 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9651 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009652// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009653
Owen Andersone50ed302009-08-10 22:56:29 +00009654 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009655 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009656 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009657 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009658 Op.getOperand(1), ShAmt);
9659 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009660 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009661}
Evan Cheng72261582005-12-20 06:22:03 +00009662
Dan Gohmand858e902010-04-17 15:26:15 +00009663SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9664 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009665 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9666 MFI->setReturnAddressIsTaken(true);
9667
Bill Wendling64e87322009-01-16 19:25:27 +00009668 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009669 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009670
9671 if (Depth > 0) {
9672 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9673 SDValue Offset =
9674 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009675 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009676 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009677 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009678 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009679 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009680 }
9681
9682 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009683 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009684 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009685 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009686}
9687
Dan Gohmand858e902010-04-17 15:26:15 +00009688SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009689 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9690 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009691
Owen Andersone50ed302009-08-10 22:56:29 +00009692 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009693 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009694 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9695 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009696 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009697 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009698 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9699 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009700 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009701 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009702}
9703
Dan Gohman475871a2008-07-27 21:46:04 +00009704SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009705 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009706 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009707}
9708
Dan Gohmand858e902010-04-17 15:26:15 +00009709SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009710 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009711 SDValue Chain = Op.getOperand(0);
9712 SDValue Offset = Op.getOperand(1);
9713 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009714 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009715
Dan Gohmand8816272010-08-11 18:14:00 +00009716 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9717 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9718 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009719 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009720
Dan Gohmand8816272010-08-11 18:14:00 +00009721 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9722 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009723 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009724 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9725 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009726 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009727 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009728
Dale Johannesene4d209d2009-02-03 20:21:25 +00009729 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009730 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009731 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009732}
9733
Duncan Sands4a544a72011-09-06 13:37:06 +00009734SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9735 SelectionDAG &DAG) const {
9736 return Op.getOperand(0);
9737}
9738
9739SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9740 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009741 SDValue Root = Op.getOperand(0);
9742 SDValue Trmp = Op.getOperand(1); // trampoline
9743 SDValue FPtr = Op.getOperand(2); // nested function
9744 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009745 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009746
Dan Gohman69de1932008-02-06 22:27:42 +00009747 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009748
9749 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009750 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009751
9752 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009753 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9754 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009755
Evan Cheng0e6a0522011-07-18 20:57:22 +00009756 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9757 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009758
9759 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9760
9761 // Load the pointer to the nested function into R11.
9762 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009763 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009764 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009765 Addr, MachinePointerInfo(TrmpAddr),
9766 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009767
Owen Anderson825b72b2009-08-11 20:47:22 +00009768 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9769 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009770 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9771 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009772 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009773
9774 // Load the 'nest' parameter value into R10.
9775 // R10 is specified in X86CallingConv.td
9776 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009777 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9778 DAG.getConstant(10, MVT::i64));
9779 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009780 Addr, MachinePointerInfo(TrmpAddr, 10),
9781 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009782
Owen Anderson825b72b2009-08-11 20:47:22 +00009783 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9784 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009785 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9786 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009787 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009788
9789 // Jump to the nested function.
9790 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009791 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9792 DAG.getConstant(20, MVT::i64));
9793 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009794 Addr, MachinePointerInfo(TrmpAddr, 20),
9795 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009796
9797 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009798 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9799 DAG.getConstant(22, MVT::i64));
9800 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009801 MachinePointerInfo(TrmpAddr, 22),
9802 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009803
Duncan Sands4a544a72011-09-06 13:37:06 +00009804 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009805 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009806 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009807 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009808 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009809 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009810
9811 switch (CC) {
9812 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009813 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009814 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009815 case CallingConv::X86_StdCall: {
9816 // Pass 'nest' parameter in ECX.
9817 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009818 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009819
9820 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009821 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009822 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009823
Chris Lattner58d74912008-03-12 17:45:29 +00009824 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009825 unsigned InRegCount = 0;
9826 unsigned Idx = 1;
9827
9828 for (FunctionType::param_iterator I = FTy->param_begin(),
9829 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009830 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009831 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009832 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009833
9834 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009835 report_fatal_error("Nest register in use - reduce number of inreg"
9836 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009837 }
9838 }
9839 break;
9840 }
9841 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009842 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009843 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844 // Pass 'nest' parameter in EAX.
9845 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009846 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009847 break;
9848 }
9849
Dan Gohman475871a2008-07-27 21:46:04 +00009850 SDValue OutChains[4];
9851 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009852
Owen Anderson825b72b2009-08-11 20:47:22 +00009853 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9854 DAG.getConstant(10, MVT::i32));
9855 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009856
Chris Lattnera62fe662010-02-05 19:20:30 +00009857 // This is storing the opcode for MOV32ri.
9858 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009859 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009860 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009861 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009862 Trmp, MachinePointerInfo(TrmpAddr),
9863 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009864
Owen Anderson825b72b2009-08-11 20:47:22 +00009865 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9866 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009867 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9868 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009869 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009870
Chris Lattnera62fe662010-02-05 19:20:30 +00009871 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009872 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9873 DAG.getConstant(5, MVT::i32));
9874 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009875 MachinePointerInfo(TrmpAddr, 5),
9876 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877
Owen Anderson825b72b2009-08-11 20:47:22 +00009878 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9879 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009880 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9881 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009882 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009883
Duncan Sands4a544a72011-09-06 13:37:06 +00009884 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009885 }
9886}
9887
Dan Gohmand858e902010-04-17 15:26:15 +00009888SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9889 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009890 /*
9891 The rounding mode is in bits 11:10 of FPSR, and has the following
9892 settings:
9893 00 Round to nearest
9894 01 Round to -inf
9895 10 Round to +inf
9896 11 Round to 0
9897
9898 FLT_ROUNDS, on the other hand, expects the following:
9899 -1 Undefined
9900 0 Round to 0
9901 1 Round to nearest
9902 2 Round to +inf
9903 3 Round to -inf
9904
9905 To perform the conversion, we do:
9906 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9907 */
9908
9909 MachineFunction &MF = DAG.getMachineFunction();
9910 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009911 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009912 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009913 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009914 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009915
9916 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009917 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009918 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009919
Michael J. Spencerec38de22010-10-10 22:04:20 +00009920
Chris Lattner2156b792010-09-22 01:11:26 +00009921 MachineMemOperand *MMO =
9922 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9923 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009924
Chris Lattner2156b792010-09-22 01:11:26 +00009925 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9926 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9927 DAG.getVTList(MVT::Other),
9928 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009929
9930 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009931 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009932 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009933
9934 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009935 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009936 DAG.getNode(ISD::SRL, DL, MVT::i16,
9937 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009938 CWD, DAG.getConstant(0x800, MVT::i16)),
9939 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009940 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009941 DAG.getNode(ISD::SRL, DL, MVT::i16,
9942 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009943 CWD, DAG.getConstant(0x400, MVT::i16)),
9944 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009945
Dan Gohman475871a2008-07-27 21:46:04 +00009946 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009947 DAG.getNode(ISD::AND, DL, MVT::i16,
9948 DAG.getNode(ISD::ADD, DL, MVT::i16,
9949 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009950 DAG.getConstant(1, MVT::i16)),
9951 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009952
9953
Duncan Sands83ec4b62008-06-06 12:08:01 +00009954 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009955 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009956}
9957
Dan Gohmand858e902010-04-17 15:26:15 +00009958SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009959 EVT VT = Op.getValueType();
9960 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009961 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009962 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009963
9964 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009965 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009966 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009968 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009969 }
Evan Cheng18efe262007-12-14 02:13:44 +00009970
Evan Cheng152804e2007-12-14 08:30:15 +00009971 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009973 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009974
9975 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009976 SDValue Ops[] = {
9977 Op,
9978 DAG.getConstant(NumBits+NumBits-1, OpVT),
9979 DAG.getConstant(X86::COND_E, MVT::i8),
9980 Op.getValue(1)
9981 };
9982 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009983
9984 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009985 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009986
Owen Anderson825b72b2009-08-11 20:47:22 +00009987 if (VT == MVT::i8)
9988 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009989 return Op;
9990}
9991
Chandler Carruthacc068e2011-12-24 10:55:54 +00009992SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9993 SelectionDAG &DAG) const {
9994 EVT VT = Op.getValueType();
9995 EVT OpVT = VT;
9996 unsigned NumBits = VT.getSizeInBits();
9997 DebugLoc dl = Op.getDebugLoc();
9998
9999 Op = Op.getOperand(0);
10000 if (VT == MVT::i8) {
10001 // Zero extend to i32 since there is not an i8 bsr.
10002 OpVT = MVT::i32;
10003 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10004 }
10005
10006 // Issue a bsr (scan bits in reverse).
10007 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10008 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10009
10010 // And xor with NumBits-1.
10011 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10012
10013 if (VT == MVT::i8)
10014 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10015 return Op;
10016}
10017
Dan Gohmand858e902010-04-17 15:26:15 +000010018SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010019 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010020 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010021 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010022 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010023
10024 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010025 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010026 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010027
10028 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010029 SDValue Ops[] = {
10030 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010031 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010032 DAG.getConstant(X86::COND_E, MVT::i8),
10033 Op.getValue(1)
10034 };
Chandler Carruth77821022011-12-24 12:12:34 +000010035 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010036}
10037
Craig Topper13894fa2011-08-24 06:14:18 +000010038// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10039// ones, and then concatenate the result back.
10040static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010041 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010042
10043 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10044 "Unsupported value type for operation");
10045
10046 int NumElems = VT.getVectorNumElements();
10047 DebugLoc dl = Op.getDebugLoc();
10048 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10049 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10050
10051 // Extract the LHS vectors
10052 SDValue LHS = Op.getOperand(0);
10053 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10054 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10055
10056 // Extract the RHS vectors
10057 SDValue RHS = Op.getOperand(1);
10058 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10059 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10060
10061 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10062 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10063
10064 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10065 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10066 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10067}
10068
10069SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10070 assert(Op.getValueType().getSizeInBits() == 256 &&
10071 Op.getValueType().isInteger() &&
10072 "Only handle AVX 256-bit vector integer operation");
10073 return Lower256IntArith(Op, DAG);
10074}
10075
10076SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10077 assert(Op.getValueType().getSizeInBits() == 256 &&
10078 Op.getValueType().isInteger() &&
10079 "Only handle AVX 256-bit vector integer operation");
10080 return Lower256IntArith(Op, DAG);
10081}
10082
10083SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10084 EVT VT = Op.getValueType();
10085
10086 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010087 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010088 return Lower256IntArith(Op, DAG);
10089
Craig Topper5b209e82012-02-05 03:14:49 +000010090 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10091 "Only know how to lower V2I64/V4I64 multiply");
10092
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010093 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010094
Craig Topper5b209e82012-02-05 03:14:49 +000010095 // Ahi = psrlqi(a, 32);
10096 // Bhi = psrlqi(b, 32);
10097 //
10098 // AloBlo = pmuludq(a, b);
10099 // AloBhi = pmuludq(a, Bhi);
10100 // AhiBlo = pmuludq(Ahi, b);
10101
10102 // AloBhi = psllqi(AloBhi, 32);
10103 // AhiBlo = psllqi(AhiBlo, 32);
10104 // return AloBlo + AloBhi + AhiBlo;
10105
Craig Topperaaa643c2011-11-09 07:28:55 +000010106 SDValue A = Op.getOperand(0);
10107 SDValue B = Op.getOperand(1);
10108
Craig Topper5b209e82012-02-05 03:14:49 +000010109 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010110
Craig Topper5b209e82012-02-05 03:14:49 +000010111 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10112 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010113
Craig Topper5b209e82012-02-05 03:14:49 +000010114 // Bit cast to 32-bit vectors for MULUDQ
10115 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10116 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10117 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10118 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10119 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010120
Craig Topper5b209e82012-02-05 03:14:49 +000010121 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10122 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10123 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010124
Craig Topper5b209e82012-02-05 03:14:49 +000010125 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10126 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010127
Dale Johannesene4d209d2009-02-03 20:21:25 +000010128 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010129 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010130}
10131
Nadav Rotem43012222011-05-11 08:12:09 +000010132SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10133
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010134 EVT VT = Op.getValueType();
10135 DebugLoc dl = Op.getDebugLoc();
10136 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010137 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010138 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010139
Craig Topper1accb7e2012-01-10 06:54:16 +000010140 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010141 return SDValue();
10142
Nadav Rotem43012222011-05-11 08:12:09 +000010143 // Optimize shl/srl/sra with constant shift amount.
10144 if (isSplatVector(Amt.getNode())) {
10145 SDValue SclrAmt = Amt->getOperand(0);
10146 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10147 uint64_t ShiftAmt = C->getZExtValue();
10148
Craig Toppered2e13d2012-01-22 19:15:14 +000010149 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10150 (Subtarget->hasAVX2() &&
10151 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10152 if (Op.getOpcode() == ISD::SHL)
10153 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10154 DAG.getConstant(ShiftAmt, MVT::i32));
10155 if (Op.getOpcode() == ISD::SRL)
10156 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10157 DAG.getConstant(ShiftAmt, MVT::i32));
10158 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10159 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10160 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010161 }
10162
Craig Toppered2e13d2012-01-22 19:15:14 +000010163 if (VT == MVT::v16i8) {
10164 if (Op.getOpcode() == ISD::SHL) {
10165 // Make a large shift.
10166 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10167 DAG.getConstant(ShiftAmt, MVT::i32));
10168 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10169 // Zero out the rightmost bits.
10170 SmallVector<SDValue, 16> V(16,
10171 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10172 MVT::i8));
10173 return DAG.getNode(ISD::AND, dl, VT, SHL,
10174 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010175 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010176 if (Op.getOpcode() == ISD::SRL) {
10177 // Make a large shift.
10178 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10179 DAG.getConstant(ShiftAmt, MVT::i32));
10180 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10181 // Zero out the leftmost bits.
10182 SmallVector<SDValue, 16> V(16,
10183 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10184 MVT::i8));
10185 return DAG.getNode(ISD::AND, dl, VT, SRL,
10186 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10187 }
10188 if (Op.getOpcode() == ISD::SRA) {
10189 if (ShiftAmt == 7) {
10190 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010191 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010192 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010193 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010194
Craig Toppered2e13d2012-01-22 19:15:14 +000010195 // R s>> a === ((R u>> a) ^ m) - m
10196 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10197 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10198 MVT::i8));
10199 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10200 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10201 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10202 return Res;
10203 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010204 }
Craig Topper46154eb2011-11-11 07:39:23 +000010205
Craig Topper0d86d462011-11-20 00:12:05 +000010206 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10207 if (Op.getOpcode() == ISD::SHL) {
10208 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010209 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10210 DAG.getConstant(ShiftAmt, MVT::i32));
10211 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010212 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010213 SmallVector<SDValue, 32> V(32,
10214 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10215 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010216 return DAG.getNode(ISD::AND, dl, VT, SHL,
10217 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010218 }
Craig Topper0d86d462011-11-20 00:12:05 +000010219 if (Op.getOpcode() == ISD::SRL) {
10220 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010221 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10222 DAG.getConstant(ShiftAmt, MVT::i32));
10223 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010224 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010225 SmallVector<SDValue, 32> V(32,
10226 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10227 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010228 return DAG.getNode(ISD::AND, dl, VT, SRL,
10229 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10230 }
10231 if (Op.getOpcode() == ISD::SRA) {
10232 if (ShiftAmt == 7) {
10233 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010234 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010235 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010236 }
10237
10238 // R s>> a === ((R u>> a) ^ m) - m
10239 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10240 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10241 MVT::i8));
10242 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10243 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10244 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10245 return Res;
10246 }
10247 }
Nadav Rotem43012222011-05-11 08:12:09 +000010248 }
10249 }
10250
10251 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010252 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010253 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10254 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010255
10256 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Chris Lattner4ca829e2012-01-25 06:02:56 +000010257 Constant *C = ConstantVector::getSplat(4, CI);
Nate Begeman51409212010-07-28 00:21:48 +000010258 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10259 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010260 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010261 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010262
10263 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010264 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010265 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10266 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10267 }
Nadav Rotem43012222011-05-11 08:12:09 +000010268 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010269 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010270
Nate Begeman51409212010-07-28 00:21:48 +000010271 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010272 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10273 DAG.getConstant(5, MVT::i32));
10274 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010275
Lang Hames8b99c1e2011-12-17 01:08:46 +000010276 // Turn 'a' into a mask suitable for VSELECT
10277 SDValue VSelM = DAG.getConstant(0x80, VT);
10278 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010279 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010280
Lang Hames8b99c1e2011-12-17 01:08:46 +000010281 SDValue CM1 = DAG.getConstant(0x0f, VT);
10282 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010283
Lang Hames8b99c1e2011-12-17 01:08:46 +000010284 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10285 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010286 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10287 DAG.getConstant(4, MVT::i32), DAG);
10288 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010289 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10290
Nate Begeman51409212010-07-28 00:21:48 +000010291 // a += a
10292 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010293 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010294 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010295
Lang Hames8b99c1e2011-12-17 01:08:46 +000010296 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10297 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010298 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10299 DAG.getConstant(2, MVT::i32), DAG);
10300 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010301 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10302
Nate Begeman51409212010-07-28 00:21:48 +000010303 // a += a
10304 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010305 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010306 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010307
Lang Hames8b99c1e2011-12-17 01:08:46 +000010308 // return VSELECT(r, r+r, a);
10309 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010310 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010311 return R;
10312 }
Craig Topper46154eb2011-11-11 07:39:23 +000010313
10314 // Decompose 256-bit shifts into smaller 128-bit shifts.
10315 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010316 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010317 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10318 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10319
10320 // Extract the two vectors
10321 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10322 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10323 DAG, dl);
10324
10325 // Recreate the shift amount vectors
10326 SDValue Amt1, Amt2;
10327 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10328 // Constant shift amount
10329 SmallVector<SDValue, 4> Amt1Csts;
10330 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010331 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010332 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010333 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010334 Amt2Csts.push_back(Amt->getOperand(i));
10335
10336 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10337 &Amt1Csts[0], NumElems/2);
10338 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10339 &Amt2Csts[0], NumElems/2);
10340 } else {
10341 // Variable shift amount
10342 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10343 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10344 DAG, dl);
10345 }
10346
10347 // Issue new vector shifts for the smaller types
10348 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10349 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10350
10351 // Concatenate the result back
10352 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10353 }
10354
Nate Begeman51409212010-07-28 00:21:48 +000010355 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010356}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010357
Dan Gohmand858e902010-04-17 15:26:15 +000010358SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010359 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10360 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010361 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10362 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010363 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010364 SDValue LHS = N->getOperand(0);
10365 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010366 unsigned BaseOp = 0;
10367 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010368 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010369 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010370 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010371 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010372 // A subtract of one will be selected as a INC. Note that INC doesn't
10373 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010374 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10375 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010376 BaseOp = X86ISD::INC;
10377 Cond = X86::COND_O;
10378 break;
10379 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010380 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010381 Cond = X86::COND_O;
10382 break;
10383 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010384 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010385 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010386 break;
10387 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010388 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10389 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010390 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10391 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010392 BaseOp = X86ISD::DEC;
10393 Cond = X86::COND_O;
10394 break;
10395 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010396 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010397 Cond = X86::COND_O;
10398 break;
10399 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010400 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010401 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010402 break;
10403 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010404 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010405 Cond = X86::COND_O;
10406 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010407 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10408 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10409 MVT::i32);
10410 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010411
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010412 SDValue SetCC =
10413 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10414 DAG.getConstant(X86::COND_O, MVT::i32),
10415 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010416
Dan Gohman6e5fda22011-07-22 18:45:15 +000010417 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010418 }
Bill Wendling74c37652008-12-09 22:08:41 +000010419 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010420
Bill Wendling61edeb52008-12-02 01:06:39 +000010421 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010422 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010423 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010424
Bill Wendling61edeb52008-12-02 01:06:39 +000010425 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010426 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10427 DAG.getConstant(Cond, MVT::i32),
10428 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010429
Dan Gohman6e5fda22011-07-22 18:45:15 +000010430 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010431}
10432
Chad Rosier30450e82011-12-22 22:35:21 +000010433SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10434 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010435 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010436 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10437 EVT VT = Op.getValueType();
10438
Craig Toppered2e13d2012-01-22 19:15:14 +000010439 if (!Subtarget->hasSSE2() || !VT.isVector())
10440 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010441
Craig Toppered2e13d2012-01-22 19:15:14 +000010442 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10443 ExtraVT.getScalarType().getSizeInBits();
10444 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10445
10446 switch (VT.getSimpleVT().SimpleTy) {
10447 default: return SDValue();
10448 case MVT::v8i32:
10449 case MVT::v16i16:
10450 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010451 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010452 if (!Subtarget->hasAVX2()) {
10453 // needs to be split
10454 int NumElems = VT.getVectorNumElements();
10455 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10456 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010457
Craig Toppered2e13d2012-01-22 19:15:14 +000010458 // Extract the LHS vectors
10459 SDValue LHS = Op.getOperand(0);
10460 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10461 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010462
Craig Toppered2e13d2012-01-22 19:15:14 +000010463 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10464 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010465
Craig Toppered2e13d2012-01-22 19:15:14 +000010466 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10467 int ExtraNumElems = ExtraVT.getVectorNumElements();
10468 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10469 ExtraNumElems/2);
10470 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010471
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10473 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010474
Craig Toppered2e13d2012-01-22 19:15:14 +000010475 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10476 }
10477 // fall through
10478 case MVT::v4i32:
10479 case MVT::v8i16: {
10480 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10481 Op.getOperand(0), ShAmt, DAG);
10482 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010483 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010484 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010485}
10486
10487
Eric Christopher9a9d2752010-07-22 02:48:34 +000010488SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10489 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010490
Eric Christopher77ed1352011-07-08 00:04:56 +000010491 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10492 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010493 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010494 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010495 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010496 SDValue Ops[] = {
10497 DAG.getRegister(X86::ESP, MVT::i32), // Base
10498 DAG.getTargetConstant(1, MVT::i8), // Scale
10499 DAG.getRegister(0, MVT::i32), // Index
10500 DAG.getTargetConstant(0, MVT::i32), // Disp
10501 DAG.getRegister(0, MVT::i32), // Segment.
10502 Zero,
10503 Chain
10504 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010505 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010506 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10507 array_lengthof(Ops));
10508 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010509 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010510
Eric Christopher9a9d2752010-07-22 02:48:34 +000010511 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010512 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010513 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010514
Chris Lattner132929a2010-08-14 17:26:09 +000010515 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10516 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10517 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10518 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010519
Chris Lattner132929a2010-08-14 17:26:09 +000010520 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10521 if (!Op1 && !Op2 && !Op3 && Op4)
10522 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010523
Chris Lattner132929a2010-08-14 17:26:09 +000010524 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10525 if (Op1 && !Op2 && !Op3 && !Op4)
10526 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010527
10528 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010529 // (MFENCE)>;
10530 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010531}
10532
Eli Friedman14648462011-07-27 22:21:52 +000010533SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10534 SelectionDAG &DAG) const {
10535 DebugLoc dl = Op.getDebugLoc();
10536 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10537 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10538 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10539 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10540
10541 // The only fence that needs an instruction is a sequentially-consistent
10542 // cross-thread fence.
10543 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10544 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10545 // no-sse2). There isn't any reason to disable it if the target processor
10546 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010547 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010548 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10549
10550 SDValue Chain = Op.getOperand(0);
10551 SDValue Zero = DAG.getConstant(0, MVT::i32);
10552 SDValue Ops[] = {
10553 DAG.getRegister(X86::ESP, MVT::i32), // Base
10554 DAG.getTargetConstant(1, MVT::i8), // Scale
10555 DAG.getRegister(0, MVT::i32), // Index
10556 DAG.getTargetConstant(0, MVT::i32), // Disp
10557 DAG.getRegister(0, MVT::i32), // Segment.
10558 Zero,
10559 Chain
10560 };
10561 SDNode *Res =
10562 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10563 array_lengthof(Ops));
10564 return SDValue(Res, 0);
10565 }
10566
10567 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10568 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10569}
10570
10571
Dan Gohmand858e902010-04-17 15:26:15 +000010572SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010573 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010574 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010575 unsigned Reg = 0;
10576 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010577 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010578 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010579 case MVT::i8: Reg = X86::AL; size = 1; break;
10580 case MVT::i16: Reg = X86::AX; size = 2; break;
10581 case MVT::i32: Reg = X86::EAX; size = 4; break;
10582 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010583 assert(Subtarget->is64Bit() && "Node not type legal!");
10584 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010585 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010586 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010587 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010588 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010589 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010590 Op.getOperand(1),
10591 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010592 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010593 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010594 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010595 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10596 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10597 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010598 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010599 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010600 return cpOut;
10601}
10602
Duncan Sands1607f052008-12-01 11:39:25 +000010603SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010604 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010605 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010606 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010607 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010608 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010609 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010610 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10611 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010612 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010613 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10614 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010615 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010616 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010617 rdx.getValue(1)
10618 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010619 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010620}
10621
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010622SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010623 SelectionDAG &DAG) const {
10624 EVT SrcVT = Op.getOperand(0).getValueType();
10625 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010626 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010627 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010628 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010629 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010630 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010631 // i64 <=> MMX conversions are Legal.
10632 if (SrcVT==MVT::i64 && DstVT.isVector())
10633 return Op;
10634 if (DstVT==MVT::i64 && SrcVT.isVector())
10635 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010636 // MMX <=> MMX conversions are Legal.
10637 if (SrcVT.isVector() && DstVT.isVector())
10638 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010639 // All other conversions need to be expanded.
10640 return SDValue();
10641}
Chris Lattner5b856542010-12-20 00:59:46 +000010642
Dan Gohmand858e902010-04-17 15:26:15 +000010643SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010644 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010645 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010646 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010647 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010648 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010649 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010650 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010651 Node->getOperand(0),
10652 Node->getOperand(1), negOp,
10653 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010654 cast<AtomicSDNode>(Node)->getAlignment(),
10655 cast<AtomicSDNode>(Node)->getOrdering(),
10656 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010657}
10658
Eli Friedman327236c2011-08-24 20:50:09 +000010659static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10660 SDNode *Node = Op.getNode();
10661 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010662 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010663
10664 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010665 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10666 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10667 // (The only way to get a 16-byte store is cmpxchg16b)
10668 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10669 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10670 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010671 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10672 cast<AtomicSDNode>(Node)->getMemoryVT(),
10673 Node->getOperand(0),
10674 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010675 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010676 cast<AtomicSDNode>(Node)->getOrdering(),
10677 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010678 return Swap.getValue(1);
10679 }
10680 // Other atomic stores have a simple pattern.
10681 return Op;
10682}
10683
Chris Lattner5b856542010-12-20 00:59:46 +000010684static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10685 EVT VT = Op.getNode()->getValueType(0);
10686
10687 // Let legalize expand this if it isn't a legal type yet.
10688 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10689 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010690
Chris Lattner5b856542010-12-20 00:59:46 +000010691 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010692
Chris Lattner5b856542010-12-20 00:59:46 +000010693 unsigned Opc;
10694 bool ExtraOp = false;
10695 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010696 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010697 case ISD::ADDC: Opc = X86ISD::ADD; break;
10698 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10699 case ISD::SUBC: Opc = X86ISD::SUB; break;
10700 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10701 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010702
Chris Lattner5b856542010-12-20 00:59:46 +000010703 if (!ExtraOp)
10704 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10705 Op.getOperand(1));
10706 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10707 Op.getOperand(1), Op.getOperand(2));
10708}
10709
Evan Cheng0db9fe62006-04-25 20:13:52 +000010710/// LowerOperation - Provide custom lowering hooks for some operations.
10711///
Dan Gohmand858e902010-04-17 15:26:15 +000010712SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010713 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010714 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010715 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010716 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010717 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010718 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10719 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010720 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010721 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010722 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010723 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10724 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10725 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010726 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010727 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010728 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10729 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10730 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010731 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010732 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010733 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010734 case ISD::SHL_PARTS:
10735 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010736 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010737 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010738 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010739 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010740 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010741 case ISD::FABS: return LowerFABS(Op, DAG);
10742 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010743 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010744 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010745 case ISD::SETCC: return LowerSETCC(Op, DAG);
10746 case ISD::SELECT: return LowerSELECT(Op, DAG);
10747 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010748 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010749 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010750 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010751 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010752 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010753 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10754 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010755 case ISD::FRAME_TO_ARGS_OFFSET:
10756 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010757 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010758 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010759 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10760 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010761 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010762 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010763 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010764 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010765 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010766 case ISD::SRA:
10767 case ISD::SRL:
10768 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010769 case ISD::SADDO:
10770 case ISD::UADDO:
10771 case ISD::SSUBO:
10772 case ISD::USUBO:
10773 case ISD::SMULO:
10774 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010775 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010776 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010777 case ISD::ADDC:
10778 case ISD::ADDE:
10779 case ISD::SUBC:
10780 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010781 case ISD::ADD: return LowerADD(Op, DAG);
10782 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010783 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010784}
10785
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010786static void ReplaceATOMIC_LOAD(SDNode *Node,
10787 SmallVectorImpl<SDValue> &Results,
10788 SelectionDAG &DAG) {
10789 DebugLoc dl = Node->getDebugLoc();
10790 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10791
10792 // Convert wide load -> cmpxchg8b/cmpxchg16b
10793 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10794 // (The only way to get a 16-byte load is cmpxchg16b)
10795 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010796 SDValue Zero = DAG.getConstant(0, VT);
10797 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010798 Node->getOperand(0),
10799 Node->getOperand(1), Zero, Zero,
10800 cast<AtomicSDNode>(Node)->getMemOperand(),
10801 cast<AtomicSDNode>(Node)->getOrdering(),
10802 cast<AtomicSDNode>(Node)->getSynchScope());
10803 Results.push_back(Swap.getValue(0));
10804 Results.push_back(Swap.getValue(1));
10805}
10806
Duncan Sands1607f052008-12-01 11:39:25 +000010807void X86TargetLowering::
10808ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010809 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010810 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010811 assert (Node->getValueType(0) == MVT::i64 &&
10812 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010813
10814 SDValue Chain = Node->getOperand(0);
10815 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010817 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010818 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010819 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010820 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010821 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010822 SDValue Result =
10823 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10824 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010825 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010826 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010827 Results.push_back(Result.getValue(2));
10828}
10829
Duncan Sands126d9072008-07-04 11:47:58 +000010830/// ReplaceNodeResults - Replace a node with an illegal result type
10831/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010832void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10833 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010834 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010835 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010836 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010837 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010838 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010839 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010840 case ISD::ADDC:
10841 case ISD::ADDE:
10842 case ISD::SUBC:
10843 case ISD::SUBE:
10844 // We don't want to expand or promote these.
10845 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010846 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010847 std::pair<SDValue,SDValue> Vals =
10848 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010849 SDValue FIST = Vals.first, StackSlot = Vals.second;
10850 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010851 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010852 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010853 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010854 MachinePointerInfo(),
10855 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010856 }
10857 return;
10858 }
10859 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010860 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010861 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010862 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010863 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010864 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010865 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010866 eax.getValue(2));
10867 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10868 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010869 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010870 Results.push_back(edx.getValue(1));
10871 return;
10872 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010873 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010874 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010875 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010876 bool Regs64bit = T == MVT::i128;
10877 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010878 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010879 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10880 DAG.getConstant(0, HalfT));
10881 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10882 DAG.getConstant(1, HalfT));
10883 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10884 Regs64bit ? X86::RAX : X86::EAX,
10885 cpInL, SDValue());
10886 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10887 Regs64bit ? X86::RDX : X86::EDX,
10888 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010889 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010890 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10891 DAG.getConstant(0, HalfT));
10892 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10893 DAG.getConstant(1, HalfT));
10894 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10895 Regs64bit ? X86::RBX : X86::EBX,
10896 swapInL, cpInH.getValue(1));
10897 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10898 Regs64bit ? X86::RCX : X86::ECX,
10899 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010900 SDValue Ops[] = { swapInH.getValue(0),
10901 N->getOperand(1),
10902 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010903 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010904 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010905 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10906 X86ISD::LCMPXCHG8_DAG;
10907 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010908 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010909 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10910 Regs64bit ? X86::RAX : X86::EAX,
10911 HalfT, Result.getValue(1));
10912 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10913 Regs64bit ? X86::RDX : X86::EDX,
10914 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010915 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010916 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010917 Results.push_back(cpOutH.getValue(1));
10918 return;
10919 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010920 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010921 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10922 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010923 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010924 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10925 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010926 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010927 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10928 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010929 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010930 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10931 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010932 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10934 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010935 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010936 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10937 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010938 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010939 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10940 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010941 case ISD::ATOMIC_LOAD:
10942 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010943 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010944}
10945
Evan Cheng72261582005-12-20 06:22:03 +000010946const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10947 switch (Opcode) {
10948 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010949 case X86ISD::BSF: return "X86ISD::BSF";
10950 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010951 case X86ISD::SHLD: return "X86ISD::SHLD";
10952 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010953 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010954 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010955 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010956 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010957 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010958 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010959 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10960 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10961 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010962 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010963 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010964 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010965 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010966 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010967 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010968 case X86ISD::COMI: return "X86ISD::COMI";
10969 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010970 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010971 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010972 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10973 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010974 case X86ISD::CMOV: return "X86ISD::CMOV";
10975 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010976 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010977 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10978 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010979 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010980 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010981 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010982 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010983 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010984 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10985 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010986 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010987 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010988 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010989 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010990 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010991 case X86ISD::HADD: return "X86ISD::HADD";
10992 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010993 case X86ISD::FHADD: return "X86ISD::FHADD";
10994 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010995 case X86ISD::FMAX: return "X86ISD::FMAX";
10996 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010997 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10998 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010999 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011000 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011001 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011002 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011003 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011004 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11005 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011006 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11007 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11008 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11009 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11010 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11011 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011012 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11013 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011014 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11015 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011016 case X86ISD::VSHL: return "X86ISD::VSHL";
11017 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011018 case X86ISD::VSRA: return "X86ISD::VSRA";
11019 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11020 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11021 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011022 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011023 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11024 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011025 case X86ISD::ADD: return "X86ISD::ADD";
11026 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011027 case X86ISD::ADC: return "X86ISD::ADC";
11028 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011029 case X86ISD::SMUL: return "X86ISD::SMUL";
11030 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011031 case X86ISD::INC: return "X86ISD::INC";
11032 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011033 case X86ISD::OR: return "X86ISD::OR";
11034 case X86ISD::XOR: return "X86ISD::XOR";
11035 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011036 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011037 case X86ISD::BLSI: return "X86ISD::BLSI";
11038 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11039 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011040 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011041 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011042 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011043 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11044 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11045 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011046 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011047 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011048 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011049 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011050 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011051 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11052 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011053 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11054 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11055 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011056 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11057 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011058 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11059 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011060 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011061 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011062 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011063 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011064 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011065 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011066 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011067 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011068 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011069 }
11070}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011071
Chris Lattnerc9addb72007-03-30 23:15:24 +000011072// isLegalAddressingMode - Return true if the addressing mode represented
11073// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011074bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011075 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011076 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011077 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011078 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011079
Chris Lattnerc9addb72007-03-30 23:15:24 +000011080 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011081 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011082 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011083
Chris Lattnerc9addb72007-03-30 23:15:24 +000011084 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011085 unsigned GVFlags =
11086 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011087
Chris Lattnerdfed4132009-07-10 07:38:24 +000011088 // If a reference to this global requires an extra load, we can't fold it.
11089 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011090 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011091
Chris Lattnerdfed4132009-07-10 07:38:24 +000011092 // If BaseGV requires a register for the PIC base, we cannot also have a
11093 // BaseReg specified.
11094 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011095 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011096
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011097 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011098 if ((M != CodeModel::Small || R != Reloc::Static) &&
11099 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011100 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011101 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011102
Chris Lattnerc9addb72007-03-30 23:15:24 +000011103 switch (AM.Scale) {
11104 case 0:
11105 case 1:
11106 case 2:
11107 case 4:
11108 case 8:
11109 // These scales always work.
11110 break;
11111 case 3:
11112 case 5:
11113 case 9:
11114 // These scales are formed with basereg+scalereg. Only accept if there is
11115 // no basereg yet.
11116 if (AM.HasBaseReg)
11117 return false;
11118 break;
11119 default: // Other stuff never works.
11120 return false;
11121 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011122
Chris Lattnerc9addb72007-03-30 23:15:24 +000011123 return true;
11124}
11125
11126
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011127bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011128 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011129 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011130 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11131 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011132 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011133 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011134 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011135}
11136
Owen Andersone50ed302009-08-10 22:56:29 +000011137bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011138 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011139 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011140 unsigned NumBits1 = VT1.getSizeInBits();
11141 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011142 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011143 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011144 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011145}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011146
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011147bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011148 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011149 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011150}
11151
Owen Andersone50ed302009-08-10 22:56:29 +000011152bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011153 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011154 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011155}
11156
Owen Andersone50ed302009-08-10 22:56:29 +000011157bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011158 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011159 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011160}
11161
Evan Cheng60c07e12006-07-05 22:17:51 +000011162/// isShuffleMaskLegal - Targets can use this to indicate that they only
11163/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11164/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11165/// are assumed to be legal.
11166bool
Eric Christopherfd179292009-08-27 18:07:15 +000011167X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011168 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011169 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011170 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011171 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011172
Nate Begemana09008b2009-10-19 02:17:23 +000011173 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011174 return (VT.getVectorNumElements() == 2 ||
11175 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11176 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011177 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011178 isPSHUFDMask(M, VT) ||
11179 isPSHUFHWMask(M, VT) ||
11180 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011181 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011182 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11183 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011184 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11185 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011186}
11187
Dan Gohman7d8143f2008-04-09 20:09:42 +000011188bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011189X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011190 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011191 unsigned NumElts = VT.getVectorNumElements();
11192 // FIXME: This collection of masks seems suspect.
11193 if (NumElts == 2)
11194 return true;
11195 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11196 return (isMOVLMask(Mask, VT) ||
11197 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011198 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11199 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011200 }
11201 return false;
11202}
11203
11204//===----------------------------------------------------------------------===//
11205// X86 Scheduler Hooks
11206//===----------------------------------------------------------------------===//
11207
Mon P Wang63307c32008-05-05 19:05:59 +000011208// private utility function
11209MachineBasicBlock *
11210X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11211 MachineBasicBlock *MBB,
11212 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011213 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011214 unsigned LoadOpc,
11215 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011216 unsigned notOpc,
11217 unsigned EAXreg,
11218 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011219 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011220 // For the atomic bitwise operator, we generate
11221 // thisMBB:
11222 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011223 // ld t1 = [bitinstr.addr]
11224 // op t2 = t1, [bitinstr.val]
11225 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011226 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11227 // bz newMBB
11228 // fallthrough -->nextMBB
11229 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11230 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011231 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011232 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011233
Mon P Wang63307c32008-05-05 19:05:59 +000011234 /// First build the CFG
11235 MachineFunction *F = MBB->getParent();
11236 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011237 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11238 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11239 F->insert(MBBIter, newMBB);
11240 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011241
Dan Gohman14152b42010-07-06 20:24:04 +000011242 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11243 nextMBB->splice(nextMBB->begin(), thisMBB,
11244 llvm::next(MachineBasicBlock::iterator(bInstr)),
11245 thisMBB->end());
11246 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011247
Mon P Wang63307c32008-05-05 19:05:59 +000011248 // Update thisMBB to fall through to newMBB
11249 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011250
Mon P Wang63307c32008-05-05 19:05:59 +000011251 // newMBB jumps to itself and fall through to nextMBB
11252 newMBB->addSuccessor(nextMBB);
11253 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011254
Mon P Wang63307c32008-05-05 19:05:59 +000011255 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011256 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011257 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011258 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011259 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011260 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011261 int numArgs = bInstr->getNumOperands() - 1;
11262 for (int i=0; i < numArgs; ++i)
11263 argOpers[i] = &bInstr->getOperand(i+1);
11264
11265 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011266 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011267 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011268
Dale Johannesen140be2d2008-08-19 18:47:28 +000011269 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011270 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011271 for (int i=0; i <= lastAddrIndx; ++i)
11272 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011273
Dale Johannesen140be2d2008-08-19 18:47:28 +000011274 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011275 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011276 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011277 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011278 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011279 tt = t1;
11280
Dale Johannesen140be2d2008-08-19 18:47:28 +000011281 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011282 assert((argOpers[valArgIndx]->isReg() ||
11283 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011284 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011285 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011286 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011287 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011288 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011289 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011290 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011291
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011292 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011293 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011294
Dale Johannesene4d209d2009-02-03 20:21:25 +000011295 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011296 for (int i=0; i <= lastAddrIndx; ++i)
11297 (*MIB).addOperand(*argOpers[i]);
11298 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011299 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011300 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11301 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011302
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011303 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011304 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011305
Mon P Wang63307c32008-05-05 19:05:59 +000011306 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011307 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011308
Dan Gohman14152b42010-07-06 20:24:04 +000011309 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011310 return nextMBB;
11311}
11312
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011313// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011314MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011315X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11316 MachineBasicBlock *MBB,
11317 unsigned regOpcL,
11318 unsigned regOpcH,
11319 unsigned immOpcL,
11320 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011321 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011322 // For the atomic bitwise operator, we generate
11323 // thisMBB (instructions are in pairs, except cmpxchg8b)
11324 // ld t1,t2 = [bitinstr.addr]
11325 // newMBB:
11326 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11327 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011328 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011329 // mov ECX, EBX <- t5, t6
11330 // mov EAX, EDX <- t1, t2
11331 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11332 // mov t3, t4 <- EAX, EDX
11333 // bz newMBB
11334 // result in out1, out2
11335 // fallthrough -->nextMBB
11336
11337 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11338 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011339 const unsigned NotOpc = X86::NOT32r;
11340 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11341 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11342 MachineFunction::iterator MBBIter = MBB;
11343 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011344
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011345 /// First build the CFG
11346 MachineFunction *F = MBB->getParent();
11347 MachineBasicBlock *thisMBB = MBB;
11348 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11349 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11350 F->insert(MBBIter, newMBB);
11351 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011352
Dan Gohman14152b42010-07-06 20:24:04 +000011353 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11354 nextMBB->splice(nextMBB->begin(), thisMBB,
11355 llvm::next(MachineBasicBlock::iterator(bInstr)),
11356 thisMBB->end());
11357 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011358
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359 // Update thisMBB to fall through to newMBB
11360 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011361
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011362 // newMBB jumps to itself and fall through to nextMBB
11363 newMBB->addSuccessor(nextMBB);
11364 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011365
Dale Johannesene4d209d2009-02-03 20:21:25 +000011366 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011367 // Insert instructions into newMBB based on incoming instruction
11368 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011369 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011370 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011371 MachineOperand& dest1Oper = bInstr->getOperand(0);
11372 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011373 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11374 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011375 argOpers[i] = &bInstr->getOperand(i+2);
11376
Dan Gohman71ea4e52010-05-14 21:01:44 +000011377 // We use some of the operands multiple times, so conservatively just
11378 // clear any kill flags that might be present.
11379 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11380 argOpers[i]->setIsKill(false);
11381 }
11382
Evan Chengad5b52f2010-01-08 19:14:57 +000011383 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011384 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011385
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011387 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 for (int i=0; i <= lastAddrIndx; ++i)
11389 (*MIB).addOperand(*argOpers[i]);
11390 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011391 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011392 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011393 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011394 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011395 MachineOperand newOp3 = *(argOpers[3]);
11396 if (newOp3.isImm())
11397 newOp3.setImm(newOp3.getImm()+4);
11398 else
11399 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011400 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011401 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402
11403 // t3/4 are defined later, at the bottom of the loop
11404 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11405 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011406 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011408 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011409 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11410
Evan Cheng306b4ca2010-01-08 23:41:50 +000011411 // The subsequent operations should be using the destination registers of
11412 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011413 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011414 t1 = F->getRegInfo().createVirtualRegister(RC);
11415 t2 = F->getRegInfo().createVirtualRegister(RC);
11416 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11417 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011419 t1 = dest1Oper.getReg();
11420 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011421 }
11422
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011423 int valArgIndx = lastAddrIndx + 1;
11424 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011425 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426 "invalid operand");
11427 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11428 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011429 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011430 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011431 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011432 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011433 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011434 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011435 (*MIB).addOperand(*argOpers[valArgIndx]);
11436 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011437 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011438 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011439 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011440 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011441 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011443 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011444 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011445 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011446 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011447
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011448 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011450 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 MIB.addReg(t2);
11452
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011453 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011455 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011456 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011457
Dale Johannesene4d209d2009-02-03 20:21:25 +000011458 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011459 for (int i=0; i <= lastAddrIndx; ++i)
11460 (*MIB).addOperand(*argOpers[i]);
11461
11462 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011463 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11464 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011466 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011468 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011469 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011470
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011471 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011472 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473
Dan Gohman14152b42010-07-06 20:24:04 +000011474 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011475 return nextMBB;
11476}
11477
11478// private utility function
11479MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011480X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11481 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011482 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011483 // For the atomic min/max operator, we generate
11484 // thisMBB:
11485 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011486 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011487 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011488 // cmp t1, t2
11489 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011490 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011491 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11492 // bz newMBB
11493 // fallthrough -->nextMBB
11494 //
11495 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11496 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011497 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011498 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011499
Mon P Wang63307c32008-05-05 19:05:59 +000011500 /// First build the CFG
11501 MachineFunction *F = MBB->getParent();
11502 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011503 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11504 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11505 F->insert(MBBIter, newMBB);
11506 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011507
Dan Gohman14152b42010-07-06 20:24:04 +000011508 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11509 nextMBB->splice(nextMBB->begin(), thisMBB,
11510 llvm::next(MachineBasicBlock::iterator(mInstr)),
11511 thisMBB->end());
11512 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011513
Mon P Wang63307c32008-05-05 19:05:59 +000011514 // Update thisMBB to fall through to newMBB
11515 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011516
Mon P Wang63307c32008-05-05 19:05:59 +000011517 // newMBB jumps to newMBB and fall through to nextMBB
11518 newMBB->addSuccessor(nextMBB);
11519 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011520
Dale Johannesene4d209d2009-02-03 20:21:25 +000011521 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011522 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011523 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011524 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011525 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011526 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011527 int numArgs = mInstr->getNumOperands() - 1;
11528 for (int i=0; i < numArgs; ++i)
11529 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011530
Mon P Wang63307c32008-05-05 19:05:59 +000011531 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011532 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011533 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011534
Mon P Wangab3e7472008-05-05 22:56:23 +000011535 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011536 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011537 for (int i=0; i <= lastAddrIndx; ++i)
11538 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011539
Mon P Wang63307c32008-05-05 19:05:59 +000011540 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011541 assert((argOpers[valArgIndx]->isReg() ||
11542 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011543 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011544
11545 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011546 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011547 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011548 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011549 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011550 (*MIB).addOperand(*argOpers[valArgIndx]);
11551
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011552 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011553 MIB.addReg(t1);
11554
Dale Johannesene4d209d2009-02-03 20:21:25 +000011555 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011556 MIB.addReg(t1);
11557 MIB.addReg(t2);
11558
11559 // Generate movc
11560 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011561 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011562 MIB.addReg(t2);
11563 MIB.addReg(t1);
11564
11565 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011566 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011567 for (int i=0; i <= lastAddrIndx; ++i)
11568 (*MIB).addOperand(*argOpers[i]);
11569 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011570 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011571 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11572 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011574 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011575 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011576
Mon P Wang63307c32008-05-05 19:05:59 +000011577 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011578 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011579
Dan Gohman14152b42010-07-06 20:24:04 +000011580 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011581 return nextMBB;
11582}
11583
Eric Christopherf83a5de2009-08-27 18:08:16 +000011584// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011585// or XMM0_V32I8 in AVX all of this code can be replaced with that
11586// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011587MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011588X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011589 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011590 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011591 "Target must have SSE4.2 or AVX features enabled");
11592
Eric Christopherb120ab42009-08-18 22:50:32 +000011593 DebugLoc dl = MI->getDebugLoc();
11594 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011595 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011596 if (!Subtarget->hasAVX()) {
11597 if (memArg)
11598 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11599 else
11600 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11601 } else {
11602 if (memArg)
11603 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11604 else
11605 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11606 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011607
Eric Christopher41c902f2010-11-30 08:20:21 +000011608 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011609 for (unsigned i = 0; i < numArgs; ++i) {
11610 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011611 if (!(Op.isReg() && Op.isImplicit()))
11612 MIB.addOperand(Op);
11613 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011614 BuildMI(*BB, MI, dl,
11615 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11616 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011617 .addReg(X86::XMM0);
11618
Dan Gohman14152b42010-07-06 20:24:04 +000011619 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011620 return BB;
11621}
11622
11623MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011624X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011625 DebugLoc dl = MI->getDebugLoc();
11626 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011627
Eric Christopher228232b2010-11-30 07:20:12 +000011628 // Address into RAX/EAX, other two args into ECX, EDX.
11629 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11630 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11631 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11632 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011633 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011634
Eric Christopher228232b2010-11-30 07:20:12 +000011635 unsigned ValOps = X86::AddrNumOperands;
11636 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11637 .addReg(MI->getOperand(ValOps).getReg());
11638 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11639 .addReg(MI->getOperand(ValOps+1).getReg());
11640
11641 // The instruction doesn't actually take any operands though.
11642 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011643
Eric Christopher228232b2010-11-30 07:20:12 +000011644 MI->eraseFromParent(); // The pseudo is gone now.
11645 return BB;
11646}
11647
11648MachineBasicBlock *
11649X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011650 DebugLoc dl = MI->getDebugLoc();
11651 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011652
Eric Christopher228232b2010-11-30 07:20:12 +000011653 // First arg in ECX, the second in EAX.
11654 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11655 .addReg(MI->getOperand(0).getReg());
11656 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11657 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011658
Eric Christopher228232b2010-11-30 07:20:12 +000011659 // The instruction doesn't actually take any operands though.
11660 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011661
Eric Christopher228232b2010-11-30 07:20:12 +000011662 MI->eraseFromParent(); // The pseudo is gone now.
11663 return BB;
11664}
11665
11666MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011667X86TargetLowering::EmitVAARG64WithCustomInserter(
11668 MachineInstr *MI,
11669 MachineBasicBlock *MBB) const {
11670 // Emit va_arg instruction on X86-64.
11671
11672 // Operands to this pseudo-instruction:
11673 // 0 ) Output : destination address (reg)
11674 // 1-5) Input : va_list address (addr, i64mem)
11675 // 6 ) ArgSize : Size (in bytes) of vararg type
11676 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11677 // 8 ) Align : Alignment of type
11678 // 9 ) EFLAGS (implicit-def)
11679
11680 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11681 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11682
11683 unsigned DestReg = MI->getOperand(0).getReg();
11684 MachineOperand &Base = MI->getOperand(1);
11685 MachineOperand &Scale = MI->getOperand(2);
11686 MachineOperand &Index = MI->getOperand(3);
11687 MachineOperand &Disp = MI->getOperand(4);
11688 MachineOperand &Segment = MI->getOperand(5);
11689 unsigned ArgSize = MI->getOperand(6).getImm();
11690 unsigned ArgMode = MI->getOperand(7).getImm();
11691 unsigned Align = MI->getOperand(8).getImm();
11692
11693 // Memory Reference
11694 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11695 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11696 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11697
11698 // Machine Information
11699 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11700 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11701 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11702 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11703 DebugLoc DL = MI->getDebugLoc();
11704
11705 // struct va_list {
11706 // i32 gp_offset
11707 // i32 fp_offset
11708 // i64 overflow_area (address)
11709 // i64 reg_save_area (address)
11710 // }
11711 // sizeof(va_list) = 24
11712 // alignment(va_list) = 8
11713
11714 unsigned TotalNumIntRegs = 6;
11715 unsigned TotalNumXMMRegs = 8;
11716 bool UseGPOffset = (ArgMode == 1);
11717 bool UseFPOffset = (ArgMode == 2);
11718 unsigned MaxOffset = TotalNumIntRegs * 8 +
11719 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11720
11721 /* Align ArgSize to a multiple of 8 */
11722 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11723 bool NeedsAlign = (Align > 8);
11724
11725 MachineBasicBlock *thisMBB = MBB;
11726 MachineBasicBlock *overflowMBB;
11727 MachineBasicBlock *offsetMBB;
11728 MachineBasicBlock *endMBB;
11729
11730 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11731 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11732 unsigned OffsetReg = 0;
11733
11734 if (!UseGPOffset && !UseFPOffset) {
11735 // If we only pull from the overflow region, we don't create a branch.
11736 // We don't need to alter control flow.
11737 OffsetDestReg = 0; // unused
11738 OverflowDestReg = DestReg;
11739
11740 offsetMBB = NULL;
11741 overflowMBB = thisMBB;
11742 endMBB = thisMBB;
11743 } else {
11744 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11745 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11746 // If not, pull from overflow_area. (branch to overflowMBB)
11747 //
11748 // thisMBB
11749 // | .
11750 // | .
11751 // offsetMBB overflowMBB
11752 // | .
11753 // | .
11754 // endMBB
11755
11756 // Registers for the PHI in endMBB
11757 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11758 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11759
11760 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11761 MachineFunction *MF = MBB->getParent();
11762 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11763 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11764 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11765
11766 MachineFunction::iterator MBBIter = MBB;
11767 ++MBBIter;
11768
11769 // Insert the new basic blocks
11770 MF->insert(MBBIter, offsetMBB);
11771 MF->insert(MBBIter, overflowMBB);
11772 MF->insert(MBBIter, endMBB);
11773
11774 // Transfer the remainder of MBB and its successor edges to endMBB.
11775 endMBB->splice(endMBB->begin(), thisMBB,
11776 llvm::next(MachineBasicBlock::iterator(MI)),
11777 thisMBB->end());
11778 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11779
11780 // Make offsetMBB and overflowMBB successors of thisMBB
11781 thisMBB->addSuccessor(offsetMBB);
11782 thisMBB->addSuccessor(overflowMBB);
11783
11784 // endMBB is a successor of both offsetMBB and overflowMBB
11785 offsetMBB->addSuccessor(endMBB);
11786 overflowMBB->addSuccessor(endMBB);
11787
11788 // Load the offset value into a register
11789 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11790 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11791 .addOperand(Base)
11792 .addOperand(Scale)
11793 .addOperand(Index)
11794 .addDisp(Disp, UseFPOffset ? 4 : 0)
11795 .addOperand(Segment)
11796 .setMemRefs(MMOBegin, MMOEnd);
11797
11798 // Check if there is enough room left to pull this argument.
11799 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11800 .addReg(OffsetReg)
11801 .addImm(MaxOffset + 8 - ArgSizeA8);
11802
11803 // Branch to "overflowMBB" if offset >= max
11804 // Fall through to "offsetMBB" otherwise
11805 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11806 .addMBB(overflowMBB);
11807 }
11808
11809 // In offsetMBB, emit code to use the reg_save_area.
11810 if (offsetMBB) {
11811 assert(OffsetReg != 0);
11812
11813 // Read the reg_save_area address.
11814 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11815 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11816 .addOperand(Base)
11817 .addOperand(Scale)
11818 .addOperand(Index)
11819 .addDisp(Disp, 16)
11820 .addOperand(Segment)
11821 .setMemRefs(MMOBegin, MMOEnd);
11822
11823 // Zero-extend the offset
11824 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11825 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11826 .addImm(0)
11827 .addReg(OffsetReg)
11828 .addImm(X86::sub_32bit);
11829
11830 // Add the offset to the reg_save_area to get the final address.
11831 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11832 .addReg(OffsetReg64)
11833 .addReg(RegSaveReg);
11834
11835 // Compute the offset for the next argument
11836 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11837 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11838 .addReg(OffsetReg)
11839 .addImm(UseFPOffset ? 16 : 8);
11840
11841 // Store it back into the va_list.
11842 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11843 .addOperand(Base)
11844 .addOperand(Scale)
11845 .addOperand(Index)
11846 .addDisp(Disp, UseFPOffset ? 4 : 0)
11847 .addOperand(Segment)
11848 .addReg(NextOffsetReg)
11849 .setMemRefs(MMOBegin, MMOEnd);
11850
11851 // Jump to endMBB
11852 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11853 .addMBB(endMBB);
11854 }
11855
11856 //
11857 // Emit code to use overflow area
11858 //
11859
11860 // Load the overflow_area address into a register.
11861 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11862 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11863 .addOperand(Base)
11864 .addOperand(Scale)
11865 .addOperand(Index)
11866 .addDisp(Disp, 8)
11867 .addOperand(Segment)
11868 .setMemRefs(MMOBegin, MMOEnd);
11869
11870 // If we need to align it, do so. Otherwise, just copy the address
11871 // to OverflowDestReg.
11872 if (NeedsAlign) {
11873 // Align the overflow address
11874 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11875 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11876
11877 // aligned_addr = (addr + (align-1)) & ~(align-1)
11878 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11879 .addReg(OverflowAddrReg)
11880 .addImm(Align-1);
11881
11882 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11883 .addReg(TmpReg)
11884 .addImm(~(uint64_t)(Align-1));
11885 } else {
11886 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11887 .addReg(OverflowAddrReg);
11888 }
11889
11890 // Compute the next overflow address after this argument.
11891 // (the overflow address should be kept 8-byte aligned)
11892 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11893 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11894 .addReg(OverflowDestReg)
11895 .addImm(ArgSizeA8);
11896
11897 // Store the new overflow address.
11898 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11899 .addOperand(Base)
11900 .addOperand(Scale)
11901 .addOperand(Index)
11902 .addDisp(Disp, 8)
11903 .addOperand(Segment)
11904 .addReg(NextAddrReg)
11905 .setMemRefs(MMOBegin, MMOEnd);
11906
11907 // If we branched, emit the PHI to the front of endMBB.
11908 if (offsetMBB) {
11909 BuildMI(*endMBB, endMBB->begin(), DL,
11910 TII->get(X86::PHI), DestReg)
11911 .addReg(OffsetDestReg).addMBB(offsetMBB)
11912 .addReg(OverflowDestReg).addMBB(overflowMBB);
11913 }
11914
11915 // Erase the pseudo instruction
11916 MI->eraseFromParent();
11917
11918 return endMBB;
11919}
11920
11921MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011922X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11923 MachineInstr *MI,
11924 MachineBasicBlock *MBB) const {
11925 // Emit code to save XMM registers to the stack. The ABI says that the
11926 // number of registers to save is given in %al, so it's theoretically
11927 // possible to do an indirect jump trick to avoid saving all of them,
11928 // however this code takes a simpler approach and just executes all
11929 // of the stores if %al is non-zero. It's less code, and it's probably
11930 // easier on the hardware branch predictor, and stores aren't all that
11931 // expensive anyway.
11932
11933 // Create the new basic blocks. One block contains all the XMM stores,
11934 // and one block is the final destination regardless of whether any
11935 // stores were performed.
11936 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11937 MachineFunction *F = MBB->getParent();
11938 MachineFunction::iterator MBBIter = MBB;
11939 ++MBBIter;
11940 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11941 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11942 F->insert(MBBIter, XMMSaveMBB);
11943 F->insert(MBBIter, EndMBB);
11944
Dan Gohman14152b42010-07-06 20:24:04 +000011945 // Transfer the remainder of MBB and its successor edges to EndMBB.
11946 EndMBB->splice(EndMBB->begin(), MBB,
11947 llvm::next(MachineBasicBlock::iterator(MI)),
11948 MBB->end());
11949 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11950
Dan Gohmand6708ea2009-08-15 01:38:56 +000011951 // The original block will now fall through to the XMM save block.
11952 MBB->addSuccessor(XMMSaveMBB);
11953 // The XMMSaveMBB will fall through to the end block.
11954 XMMSaveMBB->addSuccessor(EndMBB);
11955
11956 // Now add the instructions.
11957 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11958 DebugLoc DL = MI->getDebugLoc();
11959
11960 unsigned CountReg = MI->getOperand(0).getReg();
11961 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11962 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11963
11964 if (!Subtarget->isTargetWin64()) {
11965 // If %al is 0, branch around the XMM save block.
11966 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011967 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011968 MBB->addSuccessor(EndMBB);
11969 }
11970
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011971 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011972 // In the XMM save block, save all the XMM argument registers.
11973 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11974 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011975 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011976 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011977 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011978 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011979 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011980 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011981 .addFrameIndex(RegSaveFrameIndex)
11982 .addImm(/*Scale=*/1)
11983 .addReg(/*IndexReg=*/0)
11984 .addImm(/*Disp=*/Offset)
11985 .addReg(/*Segment=*/0)
11986 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011987 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011988 }
11989
Dan Gohman14152b42010-07-06 20:24:04 +000011990 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011991
11992 return EndMBB;
11993}
Mon P Wang63307c32008-05-05 19:05:59 +000011994
Lang Hames6e3f7e42012-02-03 01:13:49 +000011995// The EFLAGS operand of SelectItr might be missing a kill marker
11996// because there were multiple uses of EFLAGS, and ISel didn't know
11997// which to mark. Figure out whether SelectItr should have had a
11998// kill marker, and set it if it should. Returns the correct kill
11999// marker value.
12000static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12001 MachineBasicBlock* BB,
12002 const TargetRegisterInfo* TRI) {
12003 // Scan forward through BB for a use/def of EFLAGS.
12004 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12005 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012006 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012007 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012008 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012009 if (mi.definesRegister(X86::EFLAGS))
12010 break; // Should have kill-flag - update below.
12011 }
12012
12013 // If we hit the end of the block, check whether EFLAGS is live into a
12014 // successor.
12015 if (miI == BB->end()) {
12016 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12017 sEnd = BB->succ_end();
12018 sItr != sEnd; ++sItr) {
12019 MachineBasicBlock* succ = *sItr;
12020 if (succ->isLiveIn(X86::EFLAGS))
12021 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012022 }
12023 }
12024
Lang Hames6e3f7e42012-02-03 01:13:49 +000012025 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12026 // out. SelectMI should have a kill flag on EFLAGS.
12027 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012028 return true;
12029}
12030
Evan Cheng60c07e12006-07-05 22:17:51 +000012031MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012032X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012033 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012034 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12035 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012036
Chris Lattner52600972009-09-02 05:57:00 +000012037 // To "insert" a SELECT_CC instruction, we actually have to insert the
12038 // diamond control-flow pattern. The incoming instruction knows the
12039 // destination vreg to set, the condition code register to branch on, the
12040 // true/false values to select between, and a branch opcode to use.
12041 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12042 MachineFunction::iterator It = BB;
12043 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012044
Chris Lattner52600972009-09-02 05:57:00 +000012045 // thisMBB:
12046 // ...
12047 // TrueVal = ...
12048 // cmpTY ccX, r1, r2
12049 // bCC copy1MBB
12050 // fallthrough --> copy0MBB
12051 MachineBasicBlock *thisMBB = BB;
12052 MachineFunction *F = BB->getParent();
12053 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12054 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012055 F->insert(It, copy0MBB);
12056 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012057
Bill Wendling730c07e2010-06-25 20:48:10 +000012058 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12059 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012060 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12061 if (!MI->killsRegister(X86::EFLAGS) &&
12062 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12063 copy0MBB->addLiveIn(X86::EFLAGS);
12064 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012065 }
12066
Dan Gohman14152b42010-07-06 20:24:04 +000012067 // Transfer the remainder of BB and its successor edges to sinkMBB.
12068 sinkMBB->splice(sinkMBB->begin(), BB,
12069 llvm::next(MachineBasicBlock::iterator(MI)),
12070 BB->end());
12071 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12072
12073 // Add the true and fallthrough blocks as its successors.
12074 BB->addSuccessor(copy0MBB);
12075 BB->addSuccessor(sinkMBB);
12076
12077 // Create the conditional branch instruction.
12078 unsigned Opc =
12079 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12080 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12081
Chris Lattner52600972009-09-02 05:57:00 +000012082 // copy0MBB:
12083 // %FalseValue = ...
12084 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012085 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012086
Chris Lattner52600972009-09-02 05:57:00 +000012087 // sinkMBB:
12088 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12089 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012090 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12091 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012092 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12093 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12094
Dan Gohman14152b42010-07-06 20:24:04 +000012095 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012096 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012097}
12098
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012099MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012100X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12101 bool Is64Bit) const {
12102 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12103 DebugLoc DL = MI->getDebugLoc();
12104 MachineFunction *MF = BB->getParent();
12105 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12106
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012107 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012108
12109 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12110 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12111
12112 // BB:
12113 // ... [Till the alloca]
12114 // If stacklet is not large enough, jump to mallocMBB
12115 //
12116 // bumpMBB:
12117 // Allocate by subtracting from RSP
12118 // Jump to continueMBB
12119 //
12120 // mallocMBB:
12121 // Allocate by call to runtime
12122 //
12123 // continueMBB:
12124 // ...
12125 // [rest of original BB]
12126 //
12127
12128 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12129 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12130 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12131
12132 MachineRegisterInfo &MRI = MF->getRegInfo();
12133 const TargetRegisterClass *AddrRegClass =
12134 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12135
12136 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12137 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12138 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012139 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012140 sizeVReg = MI->getOperand(1).getReg(),
12141 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12142
12143 MachineFunction::iterator MBBIter = BB;
12144 ++MBBIter;
12145
12146 MF->insert(MBBIter, bumpMBB);
12147 MF->insert(MBBIter, mallocMBB);
12148 MF->insert(MBBIter, continueMBB);
12149
12150 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12151 (MachineBasicBlock::iterator(MI)), BB->end());
12152 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12153
12154 // Add code to the main basic block to check if the stack limit has been hit,
12155 // and if so, jump to mallocMBB otherwise to bumpMBB.
12156 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012157 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012158 .addReg(tmpSPVReg).addReg(sizeVReg);
12159 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012160 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012161 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012162 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12163
12164 // bumpMBB simply decreases the stack pointer, since we know the current
12165 // stacklet has enough space.
12166 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012167 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012168 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012169 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012170 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12171
12172 // Calls into a routine in libgcc to allocate more space from the heap.
12173 if (Is64Bit) {
12174 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12175 .addReg(sizeVReg);
12176 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12177 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12178 } else {
12179 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12180 .addImm(12);
12181 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12182 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12183 .addExternalSymbol("__morestack_allocate_stack_space");
12184 }
12185
12186 if (!Is64Bit)
12187 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12188 .addImm(16);
12189
12190 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12191 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12192 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12193
12194 // Set up the CFG correctly.
12195 BB->addSuccessor(bumpMBB);
12196 BB->addSuccessor(mallocMBB);
12197 mallocMBB->addSuccessor(continueMBB);
12198 bumpMBB->addSuccessor(continueMBB);
12199
12200 // Take care of the PHI nodes.
12201 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12202 MI->getOperand(0).getReg())
12203 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12204 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12205
12206 // Delete the original pseudo instruction.
12207 MI->eraseFromParent();
12208
12209 // And we're done.
12210 return continueMBB;
12211}
12212
12213MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012214X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012215 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012216 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12217 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012218
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012219 assert(!Subtarget->isTargetEnvMacho());
12220
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012221 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12222 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012223
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012224 if (Subtarget->isTargetWin64()) {
12225 if (Subtarget->isTargetCygMing()) {
12226 // ___chkstk(Mingw64):
12227 // Clobbers R10, R11, RAX and EFLAGS.
12228 // Updates RSP.
12229 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12230 .addExternalSymbol("___chkstk")
12231 .addReg(X86::RAX, RegState::Implicit)
12232 .addReg(X86::RSP, RegState::Implicit)
12233 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12234 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12235 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12236 } else {
12237 // __chkstk(MSVCRT): does not update stack pointer.
12238 // Clobbers R10, R11 and EFLAGS.
12239 // FIXME: RAX(allocated size) might be reused and not killed.
12240 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12241 .addExternalSymbol("__chkstk")
12242 .addReg(X86::RAX, RegState::Implicit)
12243 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12244 // RAX has the offset to subtracted from RSP.
12245 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12246 .addReg(X86::RSP)
12247 .addReg(X86::RAX);
12248 }
12249 } else {
12250 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012251 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12252
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012253 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12254 .addExternalSymbol(StackProbeSymbol)
12255 .addReg(X86::EAX, RegState::Implicit)
12256 .addReg(X86::ESP, RegState::Implicit)
12257 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12258 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12259 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12260 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012261
Dan Gohman14152b42010-07-06 20:24:04 +000012262 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012263 return BB;
12264}
Chris Lattner52600972009-09-02 05:57:00 +000012265
12266MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012267X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12268 MachineBasicBlock *BB) const {
12269 // This is pretty easy. We're taking the value that we received from
12270 // our load from the relocation, sticking it in either RDI (x86-64)
12271 // or EAX and doing an indirect call. The return value will then
12272 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012273 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012274 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012275 DebugLoc DL = MI->getDebugLoc();
12276 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012277
12278 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012279 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012280
Eric Christopher30ef0e52010-06-03 04:07:48 +000012281 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012282 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12283 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012284 .addReg(X86::RIP)
12285 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012286 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012287 MI->getOperand(3).getTargetFlags())
12288 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012289 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012290 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012291 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012292 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12293 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012294 .addReg(0)
12295 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012296 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012297 MI->getOperand(3).getTargetFlags())
12298 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012299 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012300 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012301 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012302 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12303 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012304 .addReg(TII->getGlobalBaseReg(F))
12305 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012306 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012307 MI->getOperand(3).getTargetFlags())
12308 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012309 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012310 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012311 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012312
Dan Gohman14152b42010-07-06 20:24:04 +000012313 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012314 return BB;
12315}
12316
12317MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012318X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012319 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012320 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012321 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012322 case X86::TAILJMPd64:
12323 case X86::TAILJMPr64:
12324 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012325 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012326 case X86::TCRETURNdi64:
12327 case X86::TCRETURNri64:
12328 case X86::TCRETURNmi64:
12329 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12330 // On AMD64, additional defs should be added before register allocation.
12331 if (!Subtarget->isTargetWin64()) {
12332 MI->addRegisterDefined(X86::RSI);
12333 MI->addRegisterDefined(X86::RDI);
12334 MI->addRegisterDefined(X86::XMM6);
12335 MI->addRegisterDefined(X86::XMM7);
12336 MI->addRegisterDefined(X86::XMM8);
12337 MI->addRegisterDefined(X86::XMM9);
12338 MI->addRegisterDefined(X86::XMM10);
12339 MI->addRegisterDefined(X86::XMM11);
12340 MI->addRegisterDefined(X86::XMM12);
12341 MI->addRegisterDefined(X86::XMM13);
12342 MI->addRegisterDefined(X86::XMM14);
12343 MI->addRegisterDefined(X86::XMM15);
12344 }
12345 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012346 case X86::WIN_ALLOCA:
12347 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012348 case X86::SEG_ALLOCA_32:
12349 return EmitLoweredSegAlloca(MI, BB, false);
12350 case X86::SEG_ALLOCA_64:
12351 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012352 case X86::TLSCall_32:
12353 case X86::TLSCall_64:
12354 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012355 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012356 case X86::CMOV_FR32:
12357 case X86::CMOV_FR64:
12358 case X86::CMOV_V4F32:
12359 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012360 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012361 case X86::CMOV_V8F32:
12362 case X86::CMOV_V4F64:
12363 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012364 case X86::CMOV_GR16:
12365 case X86::CMOV_GR32:
12366 case X86::CMOV_RFP32:
12367 case X86::CMOV_RFP64:
12368 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012369 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012370
Dale Johannesen849f2142007-07-03 00:53:03 +000012371 case X86::FP32_TO_INT16_IN_MEM:
12372 case X86::FP32_TO_INT32_IN_MEM:
12373 case X86::FP32_TO_INT64_IN_MEM:
12374 case X86::FP64_TO_INT16_IN_MEM:
12375 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012376 case X86::FP64_TO_INT64_IN_MEM:
12377 case X86::FP80_TO_INT16_IN_MEM:
12378 case X86::FP80_TO_INT32_IN_MEM:
12379 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012380 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12381 DebugLoc DL = MI->getDebugLoc();
12382
Evan Cheng60c07e12006-07-05 22:17:51 +000012383 // Change the floating point control register to use "round towards zero"
12384 // mode when truncating to an integer value.
12385 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012386 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012387 addFrameReference(BuildMI(*BB, MI, DL,
12388 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012389
12390 // Load the old value of the high byte of the control word...
12391 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012392 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012393 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012394 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012395
12396 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012397 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012398 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012399
12400 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012401 addFrameReference(BuildMI(*BB, MI, DL,
12402 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012403
12404 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012405 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012406 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012407
12408 // Get the X86 opcode to use.
12409 unsigned Opc;
12410 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012411 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012412 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12413 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12414 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12415 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12416 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12417 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012418 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12419 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12420 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012421 }
12422
12423 X86AddressMode AM;
12424 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012425 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012426 AM.BaseType = X86AddressMode::RegBase;
12427 AM.Base.Reg = Op.getReg();
12428 } else {
12429 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012430 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012431 }
12432 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012433 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012434 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012435 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012436 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012437 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012438 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012439 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012440 AM.GV = Op.getGlobal();
12441 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012442 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012443 }
Dan Gohman14152b42010-07-06 20:24:04 +000012444 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012445 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012446
12447 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012448 addFrameReference(BuildMI(*BB, MI, DL,
12449 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012450
Dan Gohman14152b42010-07-06 20:24:04 +000012451 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012452 return BB;
12453 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012454 // String/text processing lowering.
12455 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012456 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012457 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12458 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012459 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012460 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12461 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012462 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012463 return EmitPCMP(MI, BB, 5, false /* in mem */);
12464 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012465 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012466 return EmitPCMP(MI, BB, 5, true /* in mem */);
12467
Eric Christopher228232b2010-11-30 07:20:12 +000012468 // Thread synchronization.
12469 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012470 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012471 case X86::MWAIT:
12472 return EmitMwait(MI, BB);
12473
Eric Christopherb120ab42009-08-18 22:50:32 +000012474 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012475 case X86::ATOMAND32:
12476 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012477 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012478 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012479 X86::NOT32r, X86::EAX,
12480 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012481 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012482 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12483 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012484 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012485 X86::NOT32r, X86::EAX,
12486 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012487 case X86::ATOMXOR32:
12488 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012489 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012490 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012491 X86::NOT32r, X86::EAX,
12492 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012493 case X86::ATOMNAND32:
12494 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012495 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012496 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012497 X86::NOT32r, X86::EAX,
12498 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012499 case X86::ATOMMIN32:
12500 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12501 case X86::ATOMMAX32:
12502 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12503 case X86::ATOMUMIN32:
12504 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12505 case X86::ATOMUMAX32:
12506 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012507
12508 case X86::ATOMAND16:
12509 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12510 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012511 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012512 X86::NOT16r, X86::AX,
12513 X86::GR16RegisterClass);
12514 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012515 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012516 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012517 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012518 X86::NOT16r, X86::AX,
12519 X86::GR16RegisterClass);
12520 case X86::ATOMXOR16:
12521 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12522 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012523 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012524 X86::NOT16r, X86::AX,
12525 X86::GR16RegisterClass);
12526 case X86::ATOMNAND16:
12527 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12528 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012529 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012530 X86::NOT16r, X86::AX,
12531 X86::GR16RegisterClass, true);
12532 case X86::ATOMMIN16:
12533 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12534 case X86::ATOMMAX16:
12535 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12536 case X86::ATOMUMIN16:
12537 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12538 case X86::ATOMUMAX16:
12539 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12540
12541 case X86::ATOMAND8:
12542 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12543 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012544 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012545 X86::NOT8r, X86::AL,
12546 X86::GR8RegisterClass);
12547 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012548 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012549 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012550 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012551 X86::NOT8r, X86::AL,
12552 X86::GR8RegisterClass);
12553 case X86::ATOMXOR8:
12554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12555 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012556 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012557 X86::NOT8r, X86::AL,
12558 X86::GR8RegisterClass);
12559 case X86::ATOMNAND8:
12560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12561 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012562 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012563 X86::NOT8r, X86::AL,
12564 X86::GR8RegisterClass, true);
12565 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012566 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012567 case X86::ATOMAND64:
12568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012569 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012570 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012571 X86::NOT64r, X86::RAX,
12572 X86::GR64RegisterClass);
12573 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012574 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12575 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012576 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012577 X86::NOT64r, X86::RAX,
12578 X86::GR64RegisterClass);
12579 case X86::ATOMXOR64:
12580 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012581 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012582 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012583 X86::NOT64r, X86::RAX,
12584 X86::GR64RegisterClass);
12585 case X86::ATOMNAND64:
12586 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12587 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012588 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012589 X86::NOT64r, X86::RAX,
12590 X86::GR64RegisterClass, true);
12591 case X86::ATOMMIN64:
12592 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12593 case X86::ATOMMAX64:
12594 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12595 case X86::ATOMUMIN64:
12596 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12597 case X86::ATOMUMAX64:
12598 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012599
12600 // This group does 64-bit operations on a 32-bit host.
12601 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012602 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012603 X86::AND32rr, X86::AND32rr,
12604 X86::AND32ri, X86::AND32ri,
12605 false);
12606 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012607 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012608 X86::OR32rr, X86::OR32rr,
12609 X86::OR32ri, X86::OR32ri,
12610 false);
12611 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012612 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012613 X86::XOR32rr, X86::XOR32rr,
12614 X86::XOR32ri, X86::XOR32ri,
12615 false);
12616 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012617 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012618 X86::AND32rr, X86::AND32rr,
12619 X86::AND32ri, X86::AND32ri,
12620 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012621 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012622 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012623 X86::ADD32rr, X86::ADC32rr,
12624 X86::ADD32ri, X86::ADC32ri,
12625 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012626 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012627 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012628 X86::SUB32rr, X86::SBB32rr,
12629 X86::SUB32ri, X86::SBB32ri,
12630 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012631 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012632 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012633 X86::MOV32rr, X86::MOV32rr,
12634 X86::MOV32ri, X86::MOV32ri,
12635 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012636 case X86::VASTART_SAVE_XMM_REGS:
12637 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012638
12639 case X86::VAARG_64:
12640 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012641 }
12642}
12643
12644//===----------------------------------------------------------------------===//
12645// X86 Optimization Hooks
12646//===----------------------------------------------------------------------===//
12647
Dan Gohman475871a2008-07-27 21:46:04 +000012648void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012649 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012650 APInt &KnownZero,
12651 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012652 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012653 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012654 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012655 assert((Opc >= ISD::BUILTIN_OP_END ||
12656 Opc == ISD::INTRINSIC_WO_CHAIN ||
12657 Opc == ISD::INTRINSIC_W_CHAIN ||
12658 Opc == ISD::INTRINSIC_VOID) &&
12659 "Should use MaskedValueIsZero if you don't know whether Op"
12660 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012661
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012662 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012663 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012664 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012665 case X86ISD::ADD:
12666 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012667 case X86ISD::ADC:
12668 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012669 case X86ISD::SMUL:
12670 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012671 case X86ISD::INC:
12672 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012673 case X86ISD::OR:
12674 case X86ISD::XOR:
12675 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012676 // These nodes' second result is a boolean.
12677 if (Op.getResNo() == 0)
12678 break;
12679 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012680 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012681 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12682 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012683 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012684 case ISD::INTRINSIC_WO_CHAIN: {
12685 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12686 unsigned NumLoBits = 0;
12687 switch (IntId) {
12688 default: break;
12689 case Intrinsic::x86_sse_movmsk_ps:
12690 case Intrinsic::x86_avx_movmsk_ps_256:
12691 case Intrinsic::x86_sse2_movmsk_pd:
12692 case Intrinsic::x86_avx_movmsk_pd_256:
12693 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012694 case Intrinsic::x86_sse2_pmovmskb_128:
12695 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012696 // High bits of movmskp{s|d}, pmovmskb are known zero.
12697 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012698 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012699 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12700 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12701 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12702 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12703 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12704 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012705 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012706 }
12707 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12708 Mask.getBitWidth() - NumLoBits);
12709 break;
12710 }
12711 }
12712 break;
12713 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012714 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012715}
Chris Lattner259e97c2006-01-31 19:43:35 +000012716
Owen Andersonbc146b02010-09-21 20:42:50 +000012717unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12718 unsigned Depth) const {
12719 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12720 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12721 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012722
Owen Andersonbc146b02010-09-21 20:42:50 +000012723 // Fallback case.
12724 return 1;
12725}
12726
Evan Cheng206ee9d2006-07-07 08:33:52 +000012727/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012728/// node is a GlobalAddress + offset.
12729bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012730 const GlobalValue* &GA,
12731 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012732 if (N->getOpcode() == X86ISD::Wrapper) {
12733 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012734 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012735 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012736 return true;
12737 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012738 }
Evan Chengad4196b2008-05-12 19:56:52 +000012739 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012740}
12741
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012742/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12743/// same as extracting the high 128-bit part of 256-bit vector and then
12744/// inserting the result into the low part of a new 256-bit vector
12745static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12746 EVT VT = SVOp->getValueType(0);
12747 int NumElems = VT.getVectorNumElements();
12748
12749 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12750 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12751 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12752 SVOp->getMaskElt(j) >= 0)
12753 return false;
12754
12755 return true;
12756}
12757
12758/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12759/// same as extracting the low 128-bit part of 256-bit vector and then
12760/// inserting the result into the high part of a new 256-bit vector
12761static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12762 EVT VT = SVOp->getValueType(0);
12763 int NumElems = VT.getVectorNumElements();
12764
12765 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12766 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12767 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12768 SVOp->getMaskElt(j) >= 0)
12769 return false;
12770
12771 return true;
12772}
12773
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012774/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12775static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012776 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012777 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012778 DebugLoc dl = N->getDebugLoc();
12779 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12780 SDValue V1 = SVOp->getOperand(0);
12781 SDValue V2 = SVOp->getOperand(1);
12782 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012783 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012784
12785 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12786 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12787 //
12788 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012789 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012790 // V UNDEF BUILD_VECTOR UNDEF
12791 // \ / \ /
12792 // CONCAT_VECTOR CONCAT_VECTOR
12793 // \ /
12794 // \ /
12795 // RESULT: V + zero extended
12796 //
12797 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12798 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12799 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12800 return SDValue();
12801
12802 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12803 return SDValue();
12804
12805 // To match the shuffle mask, the first half of the mask should
12806 // be exactly the first vector, and all the rest a splat with the
12807 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012808 for (int i = 0; i < NumElems/2; ++i)
12809 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12810 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12811 return SDValue();
12812
Chad Rosier3d1161e2012-01-03 21:05:52 +000012813 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12814 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12815 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12816 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12817 SDValue ResNode =
12818 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12819 Ld->getMemoryVT(),
12820 Ld->getPointerInfo(),
12821 Ld->getAlignment(),
12822 false/*isVolatile*/, true/*ReadMem*/,
12823 false/*WriteMem*/);
12824 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12825 }
12826
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012827 // Emit a zeroed vector and insert the desired subvector on its
12828 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012829 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012830 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12831 DAG.getConstant(0, MVT::i32), DAG, dl);
12832 return DCI.CombineTo(N, InsV);
12833 }
12834
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012835 //===--------------------------------------------------------------------===//
12836 // Combine some shuffles into subvector extracts and inserts:
12837 //
12838
12839 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12840 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12841 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12842 DAG, dl);
12843 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12844 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12845 return DCI.CombineTo(N, InsV);
12846 }
12847
12848 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12849 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12850 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12851 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12852 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12853 return DCI.CombineTo(N, InsV);
12854 }
12855
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012856 return SDValue();
12857}
12858
12859/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012860static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012861 TargetLowering::DAGCombinerInfo &DCI,
12862 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012863 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012864 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012865
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012866 // Don't create instructions with illegal types after legalize types has run.
12867 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12868 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12869 return SDValue();
12870
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012871 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12872 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12873 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012874 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012875
12876 // Only handle 128 wide vector from here on.
12877 if (VT.getSizeInBits() != 128)
12878 return SDValue();
12879
12880 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12881 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12882 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012883 SmallVector<SDValue, 16> Elts;
12884 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012885 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012886
Nate Begemanfdea31a2010-03-24 20:49:50 +000012887 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012888}
Evan Chengd880b972008-05-09 21:53:03 +000012889
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012890
12891/// PerformTruncateCombine - Converts truncate operation to
12892/// a sequence of vector shuffle operations.
12893/// It is possible when we truncate 256-bit vector to 128-bit vector
12894
12895SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12896 DAGCombinerInfo &DCI) const {
12897 if (!DCI.isBeforeLegalizeOps())
12898 return SDValue();
12899
12900 if (!Subtarget->hasAVX()) return SDValue();
12901
12902 EVT VT = N->getValueType(0);
12903 SDValue Op = N->getOperand(0);
12904 EVT OpVT = Op.getValueType();
12905 DebugLoc dl = N->getDebugLoc();
12906
12907 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12908
12909 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12910 DAG.getIntPtrConstant(0));
12911
12912 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12913 DAG.getIntPtrConstant(2));
12914
12915 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12916 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12917
12918 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012919 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012920
12921 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012922 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012923 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012924 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012925
12926 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012927 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012928
Elena Demikhovsky73252572012-02-01 10:33:05 +000012929 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012930 }
12931 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12932
12933 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12934 DAG.getIntPtrConstant(0));
12935
12936 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12937 DAG.getIntPtrConstant(4));
12938
12939 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12940 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12941
12942 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012943 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12944 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012945
12946 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12947 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012948 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012949 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12950 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012951 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012952
12953 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12954 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12955
12956 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012957 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012958
Elena Demikhovsky73252572012-02-01 10:33:05 +000012959 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012960 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012961 }
12962
12963 return SDValue();
12964}
12965
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012966/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12967/// generation and convert it from being a bunch of shuffles and extracts
12968/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012969static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12970 const TargetLowering &TLI) {
12971 SDValue InputVector = N->getOperand(0);
12972
12973 // Only operate on vectors of 4 elements, where the alternative shuffling
12974 // gets to be more expensive.
12975 if (InputVector.getValueType() != MVT::v4i32)
12976 return SDValue();
12977
12978 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12979 // single use which is a sign-extend or zero-extend, and all elements are
12980 // used.
12981 SmallVector<SDNode *, 4> Uses;
12982 unsigned ExtractedElements = 0;
12983 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12984 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12985 if (UI.getUse().getResNo() != InputVector.getResNo())
12986 return SDValue();
12987
12988 SDNode *Extract = *UI;
12989 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12990 return SDValue();
12991
12992 if (Extract->getValueType(0) != MVT::i32)
12993 return SDValue();
12994 if (!Extract->hasOneUse())
12995 return SDValue();
12996 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12997 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12998 return SDValue();
12999 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13000 return SDValue();
13001
13002 // Record which element was extracted.
13003 ExtractedElements |=
13004 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13005
13006 Uses.push_back(Extract);
13007 }
13008
13009 // If not all the elements were used, this may not be worthwhile.
13010 if (ExtractedElements != 15)
13011 return SDValue();
13012
13013 // Ok, we've now decided to do the transformation.
13014 DebugLoc dl = InputVector.getDebugLoc();
13015
13016 // Store the value to a temporary stack slot.
13017 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013018 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13019 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013020
13021 // Replace each use (extract) with a load of the appropriate element.
13022 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13023 UE = Uses.end(); UI != UE; ++UI) {
13024 SDNode *Extract = *UI;
13025
Nadav Rotem86694292011-05-17 08:31:57 +000013026 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013027 SDValue Idx = Extract->getOperand(1);
13028 unsigned EltSize =
13029 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13030 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13031 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13032
Nadav Rotem86694292011-05-17 08:31:57 +000013033 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013034 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013035
13036 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013037 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013038 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013039 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013040
13041 // Replace the exact with the load.
13042 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13043 }
13044
13045 // The replacement was made in place; don't return anything.
13046 return SDValue();
13047}
13048
Duncan Sands6bcd2192011-09-17 16:49:39 +000013049/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13050/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013051static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013052 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013053 const X86Subtarget *Subtarget) {
13054 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013055 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013056 // Get the LHS/RHS of the select.
13057 SDValue LHS = N->getOperand(1);
13058 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013059 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013060
Dan Gohman670e5392009-09-21 18:03:22 +000013061 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013062 // instructions match the semantics of the common C idiom x<y?x:y but not
13063 // x<=y?x:y, because of how they handle negative zero (which can be
13064 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013065 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13066 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013067 (Subtarget->hasSSE2() ||
13068 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013069 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013070
Chris Lattner47b4ce82009-03-11 05:48:52 +000013071 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013072 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013073 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13074 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013075 switch (CC) {
13076 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013077 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013078 // Converting this to a min would handle NaNs incorrectly, and swapping
13079 // the operands would cause it to handle comparisons between positive
13080 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013081 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013082 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013083 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13084 break;
13085 std::swap(LHS, RHS);
13086 }
Dan Gohman670e5392009-09-21 18:03:22 +000013087 Opcode = X86ISD::FMIN;
13088 break;
13089 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013090 // Converting this to a min would handle comparisons between positive
13091 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013092 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013093 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13094 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013095 Opcode = X86ISD::FMIN;
13096 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013097 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013098 // Converting this to a min would handle both negative zeros and NaNs
13099 // incorrectly, but we can swap the operands to fix both.
13100 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013101 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013102 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013103 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013104 Opcode = X86ISD::FMIN;
13105 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013106
Dan Gohman670e5392009-09-21 18:03:22 +000013107 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013108 // Converting this to a max would handle comparisons between positive
13109 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013110 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013111 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013112 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013113 Opcode = X86ISD::FMAX;
13114 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013115 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013116 // Converting this to a max would handle NaNs incorrectly, and swapping
13117 // the operands would cause it to handle comparisons between positive
13118 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013119 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013120 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013121 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13122 break;
13123 std::swap(LHS, RHS);
13124 }
Dan Gohman670e5392009-09-21 18:03:22 +000013125 Opcode = X86ISD::FMAX;
13126 break;
13127 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013128 // Converting this to a max would handle both negative zeros and NaNs
13129 // incorrectly, but we can swap the operands to fix both.
13130 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013131 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013132 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013133 case ISD::SETGE:
13134 Opcode = X86ISD::FMAX;
13135 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013136 }
Dan Gohman670e5392009-09-21 18:03:22 +000013137 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013138 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13139 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013140 switch (CC) {
13141 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013142 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013143 // Converting this to a min would handle comparisons between positive
13144 // and negative zero incorrectly, and swapping the operands would
13145 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013146 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013147 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013148 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013149 break;
13150 std::swap(LHS, RHS);
13151 }
Dan Gohman670e5392009-09-21 18:03:22 +000013152 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013153 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013154 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013155 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013156 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013157 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13158 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013159 Opcode = X86ISD::FMIN;
13160 break;
13161 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013162 // Converting this to a min would handle both negative zeros and NaNs
13163 // incorrectly, but we can swap the operands to fix both.
13164 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013165 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013166 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013167 case ISD::SETGE:
13168 Opcode = X86ISD::FMIN;
13169 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013170
Dan Gohman670e5392009-09-21 18:03:22 +000013171 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013172 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013173 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013174 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013175 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013176 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013177 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013178 // Converting this to a max would handle comparisons between positive
13179 // and negative zero incorrectly, and swapping the operands would
13180 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013181 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013182 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013183 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013184 break;
13185 std::swap(LHS, RHS);
13186 }
Dan Gohman670e5392009-09-21 18:03:22 +000013187 Opcode = X86ISD::FMAX;
13188 break;
13189 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013190 // Converting this to a max would handle both negative zeros and NaNs
13191 // incorrectly, but we can swap the operands to fix both.
13192 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013193 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013194 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013195 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013196 Opcode = X86ISD::FMAX;
13197 break;
13198 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013199 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013200
Chris Lattner47b4ce82009-03-11 05:48:52 +000013201 if (Opcode)
13202 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013203 }
Eric Christopherfd179292009-08-27 18:07:15 +000013204
Chris Lattnerd1980a52009-03-12 06:52:53 +000013205 // If this is a select between two integer constants, try to do some
13206 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013207 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13208 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013209 // Don't do this for crazy integer types.
13210 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13211 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013212 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013213 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013214
Chris Lattnercee56e72009-03-13 05:53:31 +000013215 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013216 // Efficiently invertible.
13217 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13218 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13219 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13220 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013221 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013222 }
Eric Christopherfd179292009-08-27 18:07:15 +000013223
Chris Lattnerd1980a52009-03-12 06:52:53 +000013224 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013225 if (FalseC->getAPIntValue() == 0 &&
13226 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013227 if (NeedsCondInvert) // Invert the condition if needed.
13228 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13229 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013230
Chris Lattnerd1980a52009-03-12 06:52:53 +000013231 // Zero extend the condition if needed.
13232 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013233
Chris Lattnercee56e72009-03-13 05:53:31 +000013234 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013235 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013236 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013237 }
Eric Christopherfd179292009-08-27 18:07:15 +000013238
Chris Lattner97a29a52009-03-13 05:22:11 +000013239 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013240 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013241 if (NeedsCondInvert) // Invert the condition if needed.
13242 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13243 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013244
Chris Lattner97a29a52009-03-13 05:22:11 +000013245 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013246 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13247 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013248 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013249 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013250 }
Eric Christopherfd179292009-08-27 18:07:15 +000013251
Chris Lattnercee56e72009-03-13 05:53:31 +000013252 // Optimize cases that will turn into an LEA instruction. This requires
13253 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013254 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013255 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013256 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013257
Chris Lattnercee56e72009-03-13 05:53:31 +000013258 bool isFastMultiplier = false;
13259 if (Diff < 10) {
13260 switch ((unsigned char)Diff) {
13261 default: break;
13262 case 1: // result = add base, cond
13263 case 2: // result = lea base( , cond*2)
13264 case 3: // result = lea base(cond, cond*2)
13265 case 4: // result = lea base( , cond*4)
13266 case 5: // result = lea base(cond, cond*4)
13267 case 8: // result = lea base( , cond*8)
13268 case 9: // result = lea base(cond, cond*8)
13269 isFastMultiplier = true;
13270 break;
13271 }
13272 }
Eric Christopherfd179292009-08-27 18:07:15 +000013273
Chris Lattnercee56e72009-03-13 05:53:31 +000013274 if (isFastMultiplier) {
13275 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13276 if (NeedsCondInvert) // Invert the condition if needed.
13277 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13278 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013279
Chris Lattnercee56e72009-03-13 05:53:31 +000013280 // Zero extend the condition if needed.
13281 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13282 Cond);
13283 // Scale the condition by the difference.
13284 if (Diff != 1)
13285 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13286 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013287
Chris Lattnercee56e72009-03-13 05:53:31 +000013288 // Add the base if non-zero.
13289 if (FalseC->getAPIntValue() != 0)
13290 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13291 SDValue(FalseC, 0));
13292 return Cond;
13293 }
Eric Christopherfd179292009-08-27 18:07:15 +000013294 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013295 }
13296 }
Eric Christopherfd179292009-08-27 18:07:15 +000013297
Evan Cheng56f582d2012-01-04 01:41:39 +000013298 // Canonicalize max and min:
13299 // (x > y) ? x : y -> (x >= y) ? x : y
13300 // (x < y) ? x : y -> (x <= y) ? x : y
13301 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13302 // the need for an extra compare
13303 // against zero. e.g.
13304 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13305 // subl %esi, %edi
13306 // testl %edi, %edi
13307 // movl $0, %eax
13308 // cmovgl %edi, %eax
13309 // =>
13310 // xorl %eax, %eax
13311 // subl %esi, $edi
13312 // cmovsl %eax, %edi
13313 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13314 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13315 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13316 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13317 switch (CC) {
13318 default: break;
13319 case ISD::SETLT:
13320 case ISD::SETGT: {
13321 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13322 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13323 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13324 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13325 }
13326 }
13327 }
13328
Nadav Rotemcc616562012-01-15 19:27:55 +000013329 // If we know that this node is legal then we know that it is going to be
13330 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13331 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13332 // to simplify previous instructions.
13333 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13334 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13335 !DCI.isBeforeLegalize() &&
13336 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13337 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13338 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13339 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13340
13341 APInt KnownZero, KnownOne;
13342 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13343 DCI.isBeforeLegalizeOps());
13344 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13345 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13346 DCI.CommitTargetLoweringOpt(TLO);
13347 }
13348
Dan Gohman475871a2008-07-27 21:46:04 +000013349 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013350}
13351
Chris Lattnerd1980a52009-03-12 06:52:53 +000013352/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13353static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13354 TargetLowering::DAGCombinerInfo &DCI) {
13355 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013356
Chris Lattnerd1980a52009-03-12 06:52:53 +000013357 // If the flag operand isn't dead, don't touch this CMOV.
13358 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13359 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013360
Evan Chengb5a55d92011-05-24 01:48:22 +000013361 SDValue FalseOp = N->getOperand(0);
13362 SDValue TrueOp = N->getOperand(1);
13363 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13364 SDValue Cond = N->getOperand(3);
13365 if (CC == X86::COND_E || CC == X86::COND_NE) {
13366 switch (Cond.getOpcode()) {
13367 default: break;
13368 case X86ISD::BSR:
13369 case X86ISD::BSF:
13370 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13371 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13372 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13373 }
13374 }
13375
Chris Lattnerd1980a52009-03-12 06:52:53 +000013376 // If this is a select between two integer constants, try to do some
13377 // optimizations. Note that the operands are ordered the opposite of SELECT
13378 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013379 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13380 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013381 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13382 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013383 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13384 CC = X86::GetOppositeBranchCondition(CC);
13385 std::swap(TrueC, FalseC);
13386 }
Eric Christopherfd179292009-08-27 18:07:15 +000013387
Chris Lattnerd1980a52009-03-12 06:52:53 +000013388 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013389 // This is efficient for any integer data type (including i8/i16) and
13390 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013391 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013392 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13393 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013394
Chris Lattnerd1980a52009-03-12 06:52:53 +000013395 // Zero extend the condition if needed.
13396 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013397
Chris Lattnerd1980a52009-03-12 06:52:53 +000013398 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13399 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013400 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013401 if (N->getNumValues() == 2) // Dead flag value?
13402 return DCI.CombineTo(N, Cond, SDValue());
13403 return Cond;
13404 }
Eric Christopherfd179292009-08-27 18:07:15 +000013405
Chris Lattnercee56e72009-03-13 05:53:31 +000013406 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13407 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013408 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013409 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13410 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013411
Chris Lattner97a29a52009-03-13 05:22:11 +000013412 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013413 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13414 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013415 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13416 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013417
Chris Lattner97a29a52009-03-13 05:22:11 +000013418 if (N->getNumValues() == 2) // Dead flag value?
13419 return DCI.CombineTo(N, Cond, SDValue());
13420 return Cond;
13421 }
Eric Christopherfd179292009-08-27 18:07:15 +000013422
Chris Lattnercee56e72009-03-13 05:53:31 +000013423 // Optimize cases that will turn into an LEA instruction. This requires
13424 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013425 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013426 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013427 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013428
Chris Lattnercee56e72009-03-13 05:53:31 +000013429 bool isFastMultiplier = false;
13430 if (Diff < 10) {
13431 switch ((unsigned char)Diff) {
13432 default: break;
13433 case 1: // result = add base, cond
13434 case 2: // result = lea base( , cond*2)
13435 case 3: // result = lea base(cond, cond*2)
13436 case 4: // result = lea base( , cond*4)
13437 case 5: // result = lea base(cond, cond*4)
13438 case 8: // result = lea base( , cond*8)
13439 case 9: // result = lea base(cond, cond*8)
13440 isFastMultiplier = true;
13441 break;
13442 }
13443 }
Eric Christopherfd179292009-08-27 18:07:15 +000013444
Chris Lattnercee56e72009-03-13 05:53:31 +000013445 if (isFastMultiplier) {
13446 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013447 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13448 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013449 // Zero extend the condition if needed.
13450 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13451 Cond);
13452 // Scale the condition by the difference.
13453 if (Diff != 1)
13454 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13455 DAG.getConstant(Diff, Cond.getValueType()));
13456
13457 // Add the base if non-zero.
13458 if (FalseC->getAPIntValue() != 0)
13459 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13460 SDValue(FalseC, 0));
13461 if (N->getNumValues() == 2) // Dead flag value?
13462 return DCI.CombineTo(N, Cond, SDValue());
13463 return Cond;
13464 }
Eric Christopherfd179292009-08-27 18:07:15 +000013465 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013466 }
13467 }
13468 return SDValue();
13469}
13470
13471
Evan Cheng0b0cd912009-03-28 05:57:29 +000013472/// PerformMulCombine - Optimize a single multiply with constant into two
13473/// in order to implement it with two cheaper instructions, e.g.
13474/// LEA + SHL, LEA + LEA.
13475static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13476 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013477 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13478 return SDValue();
13479
Owen Andersone50ed302009-08-10 22:56:29 +000013480 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013481 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013482 return SDValue();
13483
13484 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13485 if (!C)
13486 return SDValue();
13487 uint64_t MulAmt = C->getZExtValue();
13488 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13489 return SDValue();
13490
13491 uint64_t MulAmt1 = 0;
13492 uint64_t MulAmt2 = 0;
13493 if ((MulAmt % 9) == 0) {
13494 MulAmt1 = 9;
13495 MulAmt2 = MulAmt / 9;
13496 } else if ((MulAmt % 5) == 0) {
13497 MulAmt1 = 5;
13498 MulAmt2 = MulAmt / 5;
13499 } else if ((MulAmt % 3) == 0) {
13500 MulAmt1 = 3;
13501 MulAmt2 = MulAmt / 3;
13502 }
13503 if (MulAmt2 &&
13504 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13505 DebugLoc DL = N->getDebugLoc();
13506
13507 if (isPowerOf2_64(MulAmt2) &&
13508 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13509 // If second multiplifer is pow2, issue it first. We want the multiply by
13510 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13511 // is an add.
13512 std::swap(MulAmt1, MulAmt2);
13513
13514 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013515 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013516 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013517 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013518 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013519 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013520 DAG.getConstant(MulAmt1, VT));
13521
Eric Christopherfd179292009-08-27 18:07:15 +000013522 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013523 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013524 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013525 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013526 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013527 DAG.getConstant(MulAmt2, VT));
13528
13529 // Do not add new nodes to DAG combiner worklist.
13530 DCI.CombineTo(N, NewMul, false);
13531 }
13532 return SDValue();
13533}
13534
Evan Chengad9c0a32009-12-15 00:53:42 +000013535static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13536 SDValue N0 = N->getOperand(0);
13537 SDValue N1 = N->getOperand(1);
13538 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13539 EVT VT = N0.getValueType();
13540
13541 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13542 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013543 if (VT.isInteger() && !VT.isVector() &&
13544 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013545 N0.getOperand(1).getOpcode() == ISD::Constant) {
13546 SDValue N00 = N0.getOperand(0);
13547 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13548 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13549 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13550 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13551 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13552 APInt ShAmt = N1C->getAPIntValue();
13553 Mask = Mask.shl(ShAmt);
13554 if (Mask != 0)
13555 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13556 N00, DAG.getConstant(Mask, VT));
13557 }
13558 }
13559
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013560
13561 // Hardware support for vector shifts is sparse which makes us scalarize the
13562 // vector operations in many cases. Also, on sandybridge ADD is faster than
13563 // shl.
13564 // (shl V, 1) -> add V,V
13565 if (isSplatVector(N1.getNode())) {
13566 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13567 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13568 // We shift all of the values by one. In many cases we do not have
13569 // hardware support for this operation. This is better expressed as an ADD
13570 // of two values.
13571 if (N1C && (1 == N1C->getZExtValue())) {
13572 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13573 }
13574 }
13575
Evan Chengad9c0a32009-12-15 00:53:42 +000013576 return SDValue();
13577}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013578
Nate Begeman740ab032009-01-26 00:52:55 +000013579/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13580/// when possible.
13581static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013582 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013583 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013584 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013585 if (N->getOpcode() == ISD::SHL) {
13586 SDValue V = PerformSHLCombine(N, DAG);
13587 if (V.getNode()) return V;
13588 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013589
Nate Begeman740ab032009-01-26 00:52:55 +000013590 // On X86 with SSE2 support, we can transform this to a vector shift if
13591 // all elements are shifted by the same amount. We can't do this in legalize
13592 // because the a constant vector is typically transformed to a constant pool
13593 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013594 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013595 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013596
Craig Topper7be5dfd2011-11-12 09:58:49 +000013597 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13598 (!Subtarget->hasAVX2() ||
13599 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013600 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013601
Mon P Wang3becd092009-01-28 08:12:05 +000013602 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013603 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013604 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013605 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013606 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13607 unsigned NumElts = VT.getVectorNumElements();
13608 unsigned i = 0;
13609 for (; i != NumElts; ++i) {
13610 SDValue Arg = ShAmtOp.getOperand(i);
13611 if (Arg.getOpcode() == ISD::UNDEF) continue;
13612 BaseShAmt = Arg;
13613 break;
13614 }
Craig Topper37c26772012-01-17 04:44:50 +000013615 // Handle the case where the build_vector is all undef
13616 // FIXME: Should DAG allow this?
13617 if (i == NumElts)
13618 return SDValue();
13619
Mon P Wang3becd092009-01-28 08:12:05 +000013620 for (; i != NumElts; ++i) {
13621 SDValue Arg = ShAmtOp.getOperand(i);
13622 if (Arg.getOpcode() == ISD::UNDEF) continue;
13623 if (Arg != BaseShAmt) {
13624 return SDValue();
13625 }
13626 }
13627 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013628 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013629 SDValue InVec = ShAmtOp.getOperand(0);
13630 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13631 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13632 unsigned i = 0;
13633 for (; i != NumElts; ++i) {
13634 SDValue Arg = InVec.getOperand(i);
13635 if (Arg.getOpcode() == ISD::UNDEF) continue;
13636 BaseShAmt = Arg;
13637 break;
13638 }
13639 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13640 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013641 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013642 if (C->getZExtValue() == SplatIdx)
13643 BaseShAmt = InVec.getOperand(1);
13644 }
13645 }
Mon P Wang845b1892012-02-01 22:15:20 +000013646 if (BaseShAmt.getNode() == 0) {
13647 // Don't create instructions with illegal types after legalize
13648 // types has run.
13649 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13650 !DCI.isBeforeLegalize())
13651 return SDValue();
13652
Mon P Wangefa42202009-09-03 19:56:25 +000013653 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13654 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013655 }
Mon P Wang3becd092009-01-28 08:12:05 +000013656 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013657 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013658
Mon P Wangefa42202009-09-03 19:56:25 +000013659 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013660 if (EltVT.bitsGT(MVT::i32))
13661 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13662 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013663 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013664
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013665 // The shift amount is identical so we can do a vector shift.
13666 SDValue ValOp = N->getOperand(0);
13667 switch (N->getOpcode()) {
13668 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013669 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013670 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013671 switch (VT.getSimpleVT().SimpleTy) {
13672 default: return SDValue();
13673 case MVT::v2i64:
13674 case MVT::v4i32:
13675 case MVT::v8i16:
13676 case MVT::v4i64:
13677 case MVT::v8i32:
13678 case MVT::v16i16:
13679 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13680 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013681 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013682 switch (VT.getSimpleVT().SimpleTy) {
13683 default: return SDValue();
13684 case MVT::v4i32:
13685 case MVT::v8i16:
13686 case MVT::v8i32:
13687 case MVT::v16i16:
13688 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13689 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013690 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013691 switch (VT.getSimpleVT().SimpleTy) {
13692 default: return SDValue();
13693 case MVT::v2i64:
13694 case MVT::v4i32:
13695 case MVT::v8i16:
13696 case MVT::v4i64:
13697 case MVT::v8i32:
13698 case MVT::v16i16:
13699 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13700 }
Nate Begeman740ab032009-01-26 00:52:55 +000013701 }
Nate Begeman740ab032009-01-26 00:52:55 +000013702}
13703
Nate Begemanb65c1752010-12-17 22:55:37 +000013704
Stuart Hastings865f0932011-06-03 23:53:54 +000013705// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13706// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13707// and friends. Likewise for OR -> CMPNEQSS.
13708static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13709 TargetLowering::DAGCombinerInfo &DCI,
13710 const X86Subtarget *Subtarget) {
13711 unsigned opcode;
13712
13713 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13714 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013715 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013716 SDValue N0 = N->getOperand(0);
13717 SDValue N1 = N->getOperand(1);
13718 SDValue CMP0 = N0->getOperand(1);
13719 SDValue CMP1 = N1->getOperand(1);
13720 DebugLoc DL = N->getDebugLoc();
13721
13722 // The SETCCs should both refer to the same CMP.
13723 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13724 return SDValue();
13725
13726 SDValue CMP00 = CMP0->getOperand(0);
13727 SDValue CMP01 = CMP0->getOperand(1);
13728 EVT VT = CMP00.getValueType();
13729
13730 if (VT == MVT::f32 || VT == MVT::f64) {
13731 bool ExpectingFlags = false;
13732 // Check for any users that want flags:
13733 for (SDNode::use_iterator UI = N->use_begin(),
13734 UE = N->use_end();
13735 !ExpectingFlags && UI != UE; ++UI)
13736 switch (UI->getOpcode()) {
13737 default:
13738 case ISD::BR_CC:
13739 case ISD::BRCOND:
13740 case ISD::SELECT:
13741 ExpectingFlags = true;
13742 break;
13743 case ISD::CopyToReg:
13744 case ISD::SIGN_EXTEND:
13745 case ISD::ZERO_EXTEND:
13746 case ISD::ANY_EXTEND:
13747 break;
13748 }
13749
13750 if (!ExpectingFlags) {
13751 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13752 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13753
13754 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13755 X86::CondCode tmp = cc0;
13756 cc0 = cc1;
13757 cc1 = tmp;
13758 }
13759
13760 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13761 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13762 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13763 X86ISD::NodeType NTOperator = is64BitFP ?
13764 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13765 // FIXME: need symbolic constants for these magic numbers.
13766 // See X86ATTInstPrinter.cpp:printSSECC().
13767 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13768 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13769 DAG.getConstant(x86cc, MVT::i8));
13770 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13771 OnesOrZeroesF);
13772 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13773 DAG.getConstant(1, MVT::i32));
13774 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13775 return OneBitOfTruth;
13776 }
13777 }
13778 }
13779 }
13780 return SDValue();
13781}
13782
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013783/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13784/// so it can be folded inside ANDNP.
13785static bool CanFoldXORWithAllOnes(const SDNode *N) {
13786 EVT VT = N->getValueType(0);
13787
13788 // Match direct AllOnes for 128 and 256-bit vectors
13789 if (ISD::isBuildVectorAllOnes(N))
13790 return true;
13791
13792 // Look through a bit convert.
13793 if (N->getOpcode() == ISD::BITCAST)
13794 N = N->getOperand(0).getNode();
13795
13796 // Sometimes the operand may come from a insert_subvector building a 256-bit
13797 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013798 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013799 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13800 SDValue V1 = N->getOperand(0);
13801 SDValue V2 = N->getOperand(1);
13802
13803 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13804 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13805 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13806 ISD::isBuildVectorAllOnes(V2.getNode()))
13807 return true;
13808 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013809
13810 return false;
13811}
13812
Nate Begemanb65c1752010-12-17 22:55:37 +000013813static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13814 TargetLowering::DAGCombinerInfo &DCI,
13815 const X86Subtarget *Subtarget) {
13816 if (DCI.isBeforeLegalizeOps())
13817 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013818
Stuart Hastings865f0932011-06-03 23:53:54 +000013819 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13820 if (R.getNode())
13821 return R;
13822
Craig Topper54a11172011-10-14 07:06:56 +000013823 EVT VT = N->getValueType(0);
13824
Craig Topperb4c94572011-10-21 06:55:01 +000013825 // Create ANDN, BLSI, and BLSR instructions
13826 // BLSI is X & (-X)
13827 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013828 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13829 SDValue N0 = N->getOperand(0);
13830 SDValue N1 = N->getOperand(1);
13831 DebugLoc DL = N->getDebugLoc();
13832
13833 // Check LHS for not
13834 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13835 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13836 // Check RHS for not
13837 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13838 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13839
Craig Topperb4c94572011-10-21 06:55:01 +000013840 // Check LHS for neg
13841 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13842 isZero(N0.getOperand(0)))
13843 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13844
13845 // Check RHS for neg
13846 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13847 isZero(N1.getOperand(0)))
13848 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13849
13850 // Check LHS for X-1
13851 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13852 isAllOnes(N0.getOperand(1)))
13853 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13854
13855 // Check RHS for X-1
13856 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13857 isAllOnes(N1.getOperand(1)))
13858 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13859
Craig Topper54a11172011-10-14 07:06:56 +000013860 return SDValue();
13861 }
13862
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013863 // Want to form ANDNP nodes:
13864 // 1) In the hopes of then easily combining them with OR and AND nodes
13865 // to form PBLEND/PSIGN.
13866 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013867 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013868 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013869
Nate Begemanb65c1752010-12-17 22:55:37 +000013870 SDValue N0 = N->getOperand(0);
13871 SDValue N1 = N->getOperand(1);
13872 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013873
Nate Begemanb65c1752010-12-17 22:55:37 +000013874 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013875 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013876 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13877 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013878 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013879
13880 // Check RHS for vnot
13881 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013882 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13883 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013884 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013885
Nate Begemanb65c1752010-12-17 22:55:37 +000013886 return SDValue();
13887}
13888
Evan Cheng760d1942010-01-04 21:22:48 +000013889static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013890 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013891 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013892 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013893 return SDValue();
13894
Stuart Hastings865f0932011-06-03 23:53:54 +000013895 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13896 if (R.getNode())
13897 return R;
13898
Evan Cheng760d1942010-01-04 21:22:48 +000013899 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013900
Evan Cheng760d1942010-01-04 21:22:48 +000013901 SDValue N0 = N->getOperand(0);
13902 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013903
Nate Begemanb65c1752010-12-17 22:55:37 +000013904 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013905 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013906 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013907 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13908 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013909
Craig Topper1666cb62011-11-19 07:07:26 +000013910 // Canonicalize pandn to RHS
13911 if (N0.getOpcode() == X86ISD::ANDNP)
13912 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013913 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013914 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13915 SDValue Mask = N1.getOperand(0);
13916 SDValue X = N1.getOperand(1);
13917 SDValue Y;
13918 if (N0.getOperand(0) == Mask)
13919 Y = N0.getOperand(1);
13920 if (N0.getOperand(1) == Mask)
13921 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013922
Craig Topper1666cb62011-11-19 07:07:26 +000013923 // Check to see if the mask appeared in both the AND and ANDNP and
13924 if (!Y.getNode())
13925 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013926
Craig Topper1666cb62011-11-19 07:07:26 +000013927 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13928 if (Mask.getOpcode() != ISD::BITCAST ||
13929 X.getOpcode() != ISD::BITCAST ||
13930 Y.getOpcode() != ISD::BITCAST)
13931 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013932
Craig Topper1666cb62011-11-19 07:07:26 +000013933 // Look through mask bitcast.
13934 Mask = Mask.getOperand(0);
13935 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013936
Craig Toppered2e13d2012-01-22 19:15:14 +000013937 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013938 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13939 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013940 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013941 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013942
13943 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013944 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013945 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13946 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13947 if ((SraAmt + 1) != EltBits)
13948 return SDValue();
13949
13950 DebugLoc DL = N->getDebugLoc();
13951
13952 // Now we know we at least have a plendvb with the mask val. See if
13953 // we can form a psignb/w/d.
13954 // psign = x.type == y.type == mask.type && y = sub(0, x);
13955 X = X.getOperand(0);
13956 Y = Y.getOperand(0);
13957 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13958 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013959 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13960 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13961 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013962 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013963 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013964 }
13965 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013966 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013967 return SDValue();
13968
13969 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13970
13971 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13972 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13973 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013974 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013975 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013976 }
13977 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013978
Craig Topper1666cb62011-11-19 07:07:26 +000013979 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13980 return SDValue();
13981
Nate Begemanb65c1752010-12-17 22:55:37 +000013982 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013983 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13984 std::swap(N0, N1);
13985 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13986 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013987 if (!N0.hasOneUse() || !N1.hasOneUse())
13988 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013989
13990 SDValue ShAmt0 = N0.getOperand(1);
13991 if (ShAmt0.getValueType() != MVT::i8)
13992 return SDValue();
13993 SDValue ShAmt1 = N1.getOperand(1);
13994 if (ShAmt1.getValueType() != MVT::i8)
13995 return SDValue();
13996 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13997 ShAmt0 = ShAmt0.getOperand(0);
13998 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13999 ShAmt1 = ShAmt1.getOperand(0);
14000
14001 DebugLoc DL = N->getDebugLoc();
14002 unsigned Opc = X86ISD::SHLD;
14003 SDValue Op0 = N0.getOperand(0);
14004 SDValue Op1 = N1.getOperand(0);
14005 if (ShAmt0.getOpcode() == ISD::SUB) {
14006 Opc = X86ISD::SHRD;
14007 std::swap(Op0, Op1);
14008 std::swap(ShAmt0, ShAmt1);
14009 }
14010
Evan Cheng8b1190a2010-04-28 01:18:01 +000014011 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014012 if (ShAmt1.getOpcode() == ISD::SUB) {
14013 SDValue Sum = ShAmt1.getOperand(0);
14014 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014015 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14016 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14017 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14018 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014019 return DAG.getNode(Opc, DL, VT,
14020 Op0, Op1,
14021 DAG.getNode(ISD::TRUNCATE, DL,
14022 MVT::i8, ShAmt0));
14023 }
14024 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14025 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14026 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014027 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014028 return DAG.getNode(Opc, DL, VT,
14029 N0.getOperand(0), N1.getOperand(0),
14030 DAG.getNode(ISD::TRUNCATE, DL,
14031 MVT::i8, ShAmt0));
14032 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014033
Evan Cheng760d1942010-01-04 21:22:48 +000014034 return SDValue();
14035}
14036
Craig Topper3738ccd2011-12-27 06:27:23 +000014037// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014038static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14039 TargetLowering::DAGCombinerInfo &DCI,
14040 const X86Subtarget *Subtarget) {
14041 if (DCI.isBeforeLegalizeOps())
14042 return SDValue();
14043
14044 EVT VT = N->getValueType(0);
14045
14046 if (VT != MVT::i32 && VT != MVT::i64)
14047 return SDValue();
14048
Craig Topper3738ccd2011-12-27 06:27:23 +000014049 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14050
Craig Topperb4c94572011-10-21 06:55:01 +000014051 // Create BLSMSK instructions by finding X ^ (X-1)
14052 SDValue N0 = N->getOperand(0);
14053 SDValue N1 = N->getOperand(1);
14054 DebugLoc DL = N->getDebugLoc();
14055
14056 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14057 isAllOnes(N0.getOperand(1)))
14058 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14059
14060 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14061 isAllOnes(N1.getOperand(1)))
14062 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14063
14064 return SDValue();
14065}
14066
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014067/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14068static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14069 const X86Subtarget *Subtarget) {
14070 LoadSDNode *Ld = cast<LoadSDNode>(N);
14071 EVT RegVT = Ld->getValueType(0);
14072 EVT MemVT = Ld->getMemoryVT();
14073 DebugLoc dl = Ld->getDebugLoc();
14074 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14075
14076 ISD::LoadExtType Ext = Ld->getExtensionType();
14077
Nadav Rotemca6f2962011-09-18 19:00:23 +000014078 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014079 // shuffle. We need SSE4 for the shuffles.
14080 // TODO: It is possible to support ZExt by zeroing the undef values
14081 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014082 if (RegVT.isVector() && RegVT.isInteger() &&
14083 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014084 assert(MemVT != RegVT && "Cannot extend to the same type");
14085 assert(MemVT.isVector() && "Must load a vector from memory");
14086
14087 unsigned NumElems = RegVT.getVectorNumElements();
14088 unsigned RegSz = RegVT.getSizeInBits();
14089 unsigned MemSz = MemVT.getSizeInBits();
14090 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014091 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014092 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14093
14094 // Attempt to load the original value using a single load op.
14095 // Find a scalar type which is equal to the loaded word size.
14096 MVT SclrLoadTy = MVT::i8;
14097 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14098 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14099 MVT Tp = (MVT::SimpleValueType)tp;
14100 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14101 SclrLoadTy = Tp;
14102 break;
14103 }
14104 }
14105
14106 // Proceed if a load word is found.
14107 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14108
14109 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14110 RegSz/SclrLoadTy.getSizeInBits());
14111
14112 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14113 RegSz/MemVT.getScalarType().getSizeInBits());
14114 // Can't shuffle using an illegal type.
14115 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14116
14117 // Perform a single load.
14118 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14119 Ld->getBasePtr(),
14120 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014121 Ld->isNonTemporal(), Ld->isInvariant(),
14122 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014123
14124 // Insert the word loaded into a vector.
14125 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14126 LoadUnitVecVT, ScalarLoad);
14127
14128 // Bitcast the loaded value to a vector of the original element type, in
14129 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014130 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14131 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014132 unsigned SizeRatio = RegSz/MemSz;
14133
14134 // Redistribute the loaded elements into the different locations.
14135 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14136 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14137
14138 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14139 DAG.getUNDEF(SlicedVec.getValueType()),
14140 ShuffleVec.data());
14141
14142 // Bitcast to the requested type.
14143 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14144 // Replace the original load with the new sequence
14145 // and return the new chain.
14146 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14147 return SDValue(ScalarLoad.getNode(), 1);
14148 }
14149
14150 return SDValue();
14151}
14152
Chris Lattner149a4e52008-02-22 02:09:43 +000014153/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014154static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014155 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014156 StoreSDNode *St = cast<StoreSDNode>(N);
14157 EVT VT = St->getValue().getValueType();
14158 EVT StVT = St->getMemoryVT();
14159 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014160 SDValue StoredVal = St->getOperand(1);
14161 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14162
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014163 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014164 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14165 // 128-bit ones. If in the future the cost becomes only one memory access the
14166 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014167 if (VT.getSizeInBits() == 256 &&
14168 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14169 StoredVal.getNumOperands() == 2) {
14170
14171 SDValue Value0 = StoredVal.getOperand(0);
14172 SDValue Value1 = StoredVal.getOperand(1);
14173
14174 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14175 SDValue Ptr0 = St->getBasePtr();
14176 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14177
14178 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14179 St->getPointerInfo(), St->isVolatile(),
14180 St->isNonTemporal(), St->getAlignment());
14181 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14182 St->getPointerInfo(), St->isVolatile(),
14183 St->isNonTemporal(), St->getAlignment());
14184 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14185 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014186
14187 // Optimize trunc store (of multiple scalars) to shuffle and store.
14188 // First, pack all of the elements in one place. Next, store to memory
14189 // in fewer chunks.
14190 if (St->isTruncatingStore() && VT.isVector()) {
14191 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14192 unsigned NumElems = VT.getVectorNumElements();
14193 assert(StVT != VT && "Cannot truncate to the same type");
14194 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14195 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14196
14197 // From, To sizes and ElemCount must be pow of two
14198 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014199 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014200 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014201 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014202
Nadav Rotem614061b2011-08-10 19:30:14 +000014203 unsigned SizeRatio = FromSz / ToSz;
14204
14205 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14206
14207 // Create a type on which we perform the shuffle
14208 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14209 StVT.getScalarType(), NumElems*SizeRatio);
14210
14211 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14212
14213 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14214 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14215 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14216
14217 // Can't shuffle using an illegal type
14218 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14219
14220 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14221 DAG.getUNDEF(WideVec.getValueType()),
14222 ShuffleVec.data());
14223 // At this point all of the data is stored at the bottom of the
14224 // register. We now need to save it to mem.
14225
14226 // Find the largest store unit
14227 MVT StoreType = MVT::i8;
14228 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14229 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14230 MVT Tp = (MVT::SimpleValueType)tp;
14231 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14232 StoreType = Tp;
14233 }
14234
14235 // Bitcast the original vector into a vector of store-size units
14236 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14237 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14238 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14239 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14240 SmallVector<SDValue, 8> Chains;
14241 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14242 TLI.getPointerTy());
14243 SDValue Ptr = St->getBasePtr();
14244
14245 // Perform one or more big stores into memory.
14246 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14247 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14248 StoreType, ShuffWide,
14249 DAG.getIntPtrConstant(i));
14250 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14251 St->getPointerInfo(), St->isVolatile(),
14252 St->isNonTemporal(), St->getAlignment());
14253 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14254 Chains.push_back(Ch);
14255 }
14256
14257 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14258 Chains.size());
14259 }
14260
14261
Chris Lattner149a4e52008-02-22 02:09:43 +000014262 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14263 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014264 // A preferable solution to the general problem is to figure out the right
14265 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014266
14267 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014268 if (VT.getSizeInBits() != 64)
14269 return SDValue();
14270
Devang Patel578efa92009-06-05 21:57:13 +000014271 const Function *F = DAG.getMachineFunction().getFunction();
14272 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014273 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014274 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014275 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014276 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014277 isa<LoadSDNode>(St->getValue()) &&
14278 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14279 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014280 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014281 LoadSDNode *Ld = 0;
14282 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014283 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014284 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014285 // Must be a store of a load. We currently handle two cases: the load
14286 // is a direct child, and it's under an intervening TokenFactor. It is
14287 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014288 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014289 Ld = cast<LoadSDNode>(St->getChain());
14290 else if (St->getValue().hasOneUse() &&
14291 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014292 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014293 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014294 TokenFactorIndex = i;
14295 Ld = cast<LoadSDNode>(St->getValue());
14296 } else
14297 Ops.push_back(ChainVal->getOperand(i));
14298 }
14299 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014300
Evan Cheng536e6672009-03-12 05:59:15 +000014301 if (!Ld || !ISD::isNormalLoad(Ld))
14302 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014303
Evan Cheng536e6672009-03-12 05:59:15 +000014304 // If this is not the MMX case, i.e. we are just turning i64 load/store
14305 // into f64 load/store, avoid the transformation if there are multiple
14306 // uses of the loaded value.
14307 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14308 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014309
Evan Cheng536e6672009-03-12 05:59:15 +000014310 DebugLoc LdDL = Ld->getDebugLoc();
14311 DebugLoc StDL = N->getDebugLoc();
14312 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14313 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14314 // pair instead.
14315 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014316 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014317 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14318 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014319 Ld->isNonTemporal(), Ld->isInvariant(),
14320 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014321 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014322 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014323 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014324 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014325 Ops.size());
14326 }
Evan Cheng536e6672009-03-12 05:59:15 +000014327 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014328 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014329 St->isVolatile(), St->isNonTemporal(),
14330 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014331 }
Evan Cheng536e6672009-03-12 05:59:15 +000014332
14333 // Otherwise, lower to two pairs of 32-bit loads / stores.
14334 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014335 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14336 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014337
Owen Anderson825b72b2009-08-11 20:47:22 +000014338 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014339 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014340 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014341 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014342 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014343 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014344 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014345 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014346 MinAlign(Ld->getAlignment(), 4));
14347
14348 SDValue NewChain = LoLd.getValue(1);
14349 if (TokenFactorIndex != -1) {
14350 Ops.push_back(LoLd);
14351 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014352 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014353 Ops.size());
14354 }
14355
14356 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014357 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14358 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014359
14360 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014361 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014362 St->isVolatile(), St->isNonTemporal(),
14363 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014364 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014365 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014366 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014367 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014368 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014369 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014370 }
Dan Gohman475871a2008-07-27 21:46:04 +000014371 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014372}
14373
Duncan Sands17470be2011-09-22 20:15:48 +000014374/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14375/// and return the operands for the horizontal operation in LHS and RHS. A
14376/// horizontal operation performs the binary operation on successive elements
14377/// of its first operand, then on successive elements of its second operand,
14378/// returning the resulting values in a vector. For example, if
14379/// A = < float a0, float a1, float a2, float a3 >
14380/// and
14381/// B = < float b0, float b1, float b2, float b3 >
14382/// then the result of doing a horizontal operation on A and B is
14383/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14384/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14385/// A horizontal-op B, for some already available A and B, and if so then LHS is
14386/// set to A, RHS to B, and the routine returns 'true'.
14387/// Note that the binary operation should have the property that if one of the
14388/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014389static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014390 // Look for the following pattern: if
14391 // A = < float a0, float a1, float a2, float a3 >
14392 // B = < float b0, float b1, float b2, float b3 >
14393 // and
14394 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14395 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14396 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14397 // which is A horizontal-op B.
14398
14399 // At least one of the operands should be a vector shuffle.
14400 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14401 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14402 return false;
14403
14404 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014405
14406 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14407 "Unsupported vector type for horizontal add/sub");
14408
14409 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14410 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014411 unsigned NumElts = VT.getVectorNumElements();
14412 unsigned NumLanes = VT.getSizeInBits()/128;
14413 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014414 assert((NumLaneElts % 2 == 0) &&
14415 "Vector type should have an even number of elements in each lane");
14416 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014417
14418 // View LHS in the form
14419 // LHS = VECTOR_SHUFFLE A, B, LMask
14420 // If LHS is not a shuffle then pretend it is the shuffle
14421 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14422 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14423 // type VT.
14424 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014425 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014426 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14427 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14428 A = LHS.getOperand(0);
14429 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14430 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014431 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14432 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014433 } else {
14434 if (LHS.getOpcode() != ISD::UNDEF)
14435 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014436 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014437 LMask[i] = i;
14438 }
14439
14440 // Likewise, view RHS in the form
14441 // RHS = VECTOR_SHUFFLE C, D, RMask
14442 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014443 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014444 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14445 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14446 C = RHS.getOperand(0);
14447 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14448 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014449 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14450 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014451 } else {
14452 if (RHS.getOpcode() != ISD::UNDEF)
14453 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014454 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014455 RMask[i] = i;
14456 }
14457
14458 // Check that the shuffles are both shuffling the same vectors.
14459 if (!(A == C && B == D) && !(A == D && B == C))
14460 return false;
14461
14462 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14463 if (!A.getNode() && !B.getNode())
14464 return false;
14465
14466 // If A and B occur in reverse order in RHS, then "swap" them (which means
14467 // rewriting the mask).
14468 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014469 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014470
14471 // At this point LHS and RHS are equivalent to
14472 // LHS = VECTOR_SHUFFLE A, B, LMask
14473 // RHS = VECTOR_SHUFFLE A, B, RMask
14474 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014475 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014476 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014477
Craig Topperf8363302011-12-02 08:18:41 +000014478 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014479 if (LIdx < 0 || RIdx < 0 ||
14480 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14481 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014482 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014483
Craig Topperf8363302011-12-02 08:18:41 +000014484 // Check that successive elements are being operated on. If not, this is
14485 // not a horizontal operation.
14486 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14487 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014488 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014489 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014490 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014491 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014492 }
14493
14494 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14495 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14496 return true;
14497}
14498
14499/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14500static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14501 const X86Subtarget *Subtarget) {
14502 EVT VT = N->getValueType(0);
14503 SDValue LHS = N->getOperand(0);
14504 SDValue RHS = N->getOperand(1);
14505
14506 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014507 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014508 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014509 isHorizontalBinOp(LHS, RHS, true))
14510 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14511 return SDValue();
14512}
14513
14514/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14515static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14516 const X86Subtarget *Subtarget) {
14517 EVT VT = N->getValueType(0);
14518 SDValue LHS = N->getOperand(0);
14519 SDValue RHS = N->getOperand(1);
14520
14521 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014522 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014523 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014524 isHorizontalBinOp(LHS, RHS, false))
14525 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14526 return SDValue();
14527}
14528
Chris Lattner6cf73262008-01-25 06:14:17 +000014529/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14530/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014531static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014532 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14533 // F[X]OR(0.0, x) -> x
14534 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014535 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14536 if (C->getValueAPF().isPosZero())
14537 return N->getOperand(1);
14538 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14539 if (C->getValueAPF().isPosZero())
14540 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014541 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014542}
14543
14544/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014545static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014546 // FAND(0.0, x) -> 0.0
14547 // FAND(x, 0.0) -> 0.0
14548 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14549 if (C->getValueAPF().isPosZero())
14550 return N->getOperand(0);
14551 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14552 if (C->getValueAPF().isPosZero())
14553 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014554 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014555}
14556
Dan Gohmane5af2d32009-01-29 01:59:02 +000014557static SDValue PerformBTCombine(SDNode *N,
14558 SelectionDAG &DAG,
14559 TargetLowering::DAGCombinerInfo &DCI) {
14560 // BT ignores high bits in the bit index operand.
14561 SDValue Op1 = N->getOperand(1);
14562 if (Op1.hasOneUse()) {
14563 unsigned BitWidth = Op1.getValueSizeInBits();
14564 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14565 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014566 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14567 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014568 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014569 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14570 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14571 DCI.CommitTargetLoweringOpt(TLO);
14572 }
14573 return SDValue();
14574}
Chris Lattner83e6c992006-10-04 06:57:07 +000014575
Eli Friedman7a5e5552009-06-07 06:52:44 +000014576static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14577 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014578 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014579 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014580 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014581 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014582 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014583 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014584 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014585 }
14586 return SDValue();
14587}
14588
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014589static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14590 TargetLowering::DAGCombinerInfo &DCI,
14591 const X86Subtarget *Subtarget) {
14592 if (!DCI.isBeforeLegalizeOps())
14593 return SDValue();
14594
14595 if (!Subtarget->hasAVX()) return SDValue();
14596
14597 // Optimize vectors in AVX mode
14598 // Sign extend v8i16 to v8i32 and
14599 // v4i32 to v4i64
14600 //
14601 // Divide input vector into two parts
14602 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14603 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14604 // concat the vectors to original VT
14605
14606 EVT VT = N->getValueType(0);
14607 SDValue Op = N->getOperand(0);
14608 EVT OpVT = Op.getValueType();
14609 DebugLoc dl = N->getDebugLoc();
14610
14611 if (((VT == MVT::v4i64) && (OpVT == MVT::v4i32)) ||
14612 ((VT == MVT::v8i32) && (OpVT == MVT::v8i16))) {
14613
14614 unsigned NumElems = OpVT.getVectorNumElements();
14615 SmallVector<int,8> ShufMask1(NumElems, -1);
14616 for (unsigned i=0; i< NumElems/2; i++) ShufMask1[i] = i;
14617
14618 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
14619 ShufMask1.data());
14620
14621 SmallVector<int,8> ShufMask2(NumElems, -1);
14622 for (unsigned i=0; i< NumElems/2; i++) ShufMask2[i] = i+NumElems/2;
14623
14624 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
14625 ShufMask2.data());
14626
14627 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
14628 VT.getVectorNumElements()/2);
14629
14630 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14631 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14632
14633 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14634 }
14635 return SDValue();
14636}
14637
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014638static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14639 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014640 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14641 // (and (i32 x86isd::setcc_carry), 1)
14642 // This eliminates the zext. This transformation is necessary because
14643 // ISD::SETCC is always legalized to i8.
14644 DebugLoc dl = N->getDebugLoc();
14645 SDValue N0 = N->getOperand(0);
14646 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014647 EVT OpVT = N0.getValueType();
14648
Evan Cheng2e489c42009-12-16 00:53:11 +000014649 if (N0.getOpcode() == ISD::AND &&
14650 N0.hasOneUse() &&
14651 N0.getOperand(0).hasOneUse()) {
14652 SDValue N00 = N0.getOperand(0);
14653 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14654 return SDValue();
14655 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14656 if (!C || C->getZExtValue() != 1)
14657 return SDValue();
14658 return DAG.getNode(ISD::AND, dl, VT,
14659 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14660 N00.getOperand(0), N00.getOperand(1)),
14661 DAG.getConstant(1, VT));
14662 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014663 // Optimize vectors in AVX mode:
14664 //
14665 // v8i16 -> v8i32
14666 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14667 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14668 // Concat upper and lower parts.
14669 //
14670 // v4i32 -> v4i64
14671 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14672 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14673 // Concat upper and lower parts.
14674 //
14675 if (Subtarget->hasAVX()) {
14676
14677 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14678 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14679
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014680 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014681 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14682 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14683
14684 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14685 VT.getVectorNumElements()/2);
14686
14687 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14688 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14689
14690 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14691 }
14692 }
14693
Evan Cheng2e489c42009-12-16 00:53:11 +000014694
14695 return SDValue();
14696}
14697
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014698// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14699static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14700 unsigned X86CC = N->getConstantOperandVal(0);
14701 SDValue EFLAG = N->getOperand(1);
14702 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014703
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014704 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14705 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14706 // cases.
14707 if (X86CC == X86::COND_B)
14708 return DAG.getNode(ISD::AND, DL, MVT::i8,
14709 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14710 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14711 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014712
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014713 return SDValue();
14714}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014715
Benjamin Kramer1396c402011-06-18 11:09:41 +000014716static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14717 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014718 SDValue Op0 = N->getOperand(0);
14719 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14720 // a 32-bit target where SSE doesn't support i64->FP operations.
14721 if (Op0.getOpcode() == ISD::LOAD) {
14722 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14723 EVT VT = Ld->getValueType(0);
14724 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14725 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14726 !XTLI->getSubtarget()->is64Bit() &&
14727 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014728 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14729 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014730 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14731 return FILDChain;
14732 }
14733 }
14734 return SDValue();
14735}
14736
Chris Lattner23a01992010-12-20 01:37:09 +000014737// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14738static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14739 X86TargetLowering::DAGCombinerInfo &DCI) {
14740 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14741 // the result is either zero or one (depending on the input carry bit).
14742 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14743 if (X86::isZeroNode(N->getOperand(0)) &&
14744 X86::isZeroNode(N->getOperand(1)) &&
14745 // We don't have a good way to replace an EFLAGS use, so only do this when
14746 // dead right now.
14747 SDValue(N, 1).use_empty()) {
14748 DebugLoc DL = N->getDebugLoc();
14749 EVT VT = N->getValueType(0);
14750 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14751 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14752 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14753 DAG.getConstant(X86::COND_B,MVT::i8),
14754 N->getOperand(2)),
14755 DAG.getConstant(1, VT));
14756 return DCI.CombineTo(N, Res1, CarryOut);
14757 }
14758
14759 return SDValue();
14760}
14761
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014762// fold (add Y, (sete X, 0)) -> adc 0, Y
14763// (add Y, (setne X, 0)) -> sbb -1, Y
14764// (sub (sete X, 0), Y) -> sbb 0, Y
14765// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014766static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014767 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014768
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014769 // Look through ZExts.
14770 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14771 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14772 return SDValue();
14773
14774 SDValue SetCC = Ext.getOperand(0);
14775 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14776 return SDValue();
14777
14778 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14779 if (CC != X86::COND_E && CC != X86::COND_NE)
14780 return SDValue();
14781
14782 SDValue Cmp = SetCC.getOperand(1);
14783 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014784 !X86::isZeroNode(Cmp.getOperand(1)) ||
14785 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014786 return SDValue();
14787
14788 SDValue CmpOp0 = Cmp.getOperand(0);
14789 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14790 DAG.getConstant(1, CmpOp0.getValueType()));
14791
14792 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14793 if (CC == X86::COND_NE)
14794 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14795 DL, OtherVal.getValueType(), OtherVal,
14796 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14797 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14798 DL, OtherVal.getValueType(), OtherVal,
14799 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14800}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014801
Craig Topper54f952a2011-11-19 09:02:40 +000014802/// PerformADDCombine - Do target-specific dag combines on integer adds.
14803static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14804 const X86Subtarget *Subtarget) {
14805 EVT VT = N->getValueType(0);
14806 SDValue Op0 = N->getOperand(0);
14807 SDValue Op1 = N->getOperand(1);
14808
14809 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014810 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014811 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014812 isHorizontalBinOp(Op0, Op1, true))
14813 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14814
14815 return OptimizeConditionalInDecrement(N, DAG);
14816}
14817
14818static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14819 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014820 SDValue Op0 = N->getOperand(0);
14821 SDValue Op1 = N->getOperand(1);
14822
14823 // X86 can't encode an immediate LHS of a sub. See if we can push the
14824 // negation into a preceding instruction.
14825 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014826 // If the RHS of the sub is a XOR with one use and a constant, invert the
14827 // immediate. Then add one to the LHS of the sub so we can turn
14828 // X-Y -> X+~Y+1, saving one register.
14829 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14830 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014831 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014832 EVT VT = Op0.getValueType();
14833 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14834 Op1.getOperand(0),
14835 DAG.getConstant(~XorC, VT));
14836 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014837 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014838 }
14839 }
14840
Craig Topper54f952a2011-11-19 09:02:40 +000014841 // Try to synthesize horizontal adds from adds of shuffles.
14842 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014843 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014844 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14845 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014846 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14847
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014848 return OptimizeConditionalInDecrement(N, DAG);
14849}
14850
Dan Gohman475871a2008-07-27 21:46:04 +000014851SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014852 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014853 SelectionDAG &DAG = DCI.DAG;
14854 switch (N->getOpcode()) {
14855 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014856 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014857 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014858 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014859 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014860 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014861 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14862 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014863 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014864 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014865 case ISD::SHL:
14866 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014867 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014868 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014869 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014870 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014871 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014872 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014873 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014874 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14875 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014876 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014877 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14878 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014879 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014880 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014881 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014882 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014883 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014884 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014885 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014886 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014887 case X86ISD::UNPCKH:
14888 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014889 case X86ISD::MOVHLPS:
14890 case X86ISD::MOVLHPS:
14891 case X86ISD::PSHUFD:
14892 case X86ISD::PSHUFHW:
14893 case X86ISD::PSHUFLW:
14894 case X86ISD::MOVSS:
14895 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014896 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014897 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014898 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014899 }
14900
Dan Gohman475871a2008-07-27 21:46:04 +000014901 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014902}
14903
Evan Chenge5b51ac2010-04-17 06:13:15 +000014904/// isTypeDesirableForOp - Return true if the target has native support for
14905/// the specified value type and it is 'desirable' to use the type for the
14906/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14907/// instruction encodings are longer and some i16 instructions are slow.
14908bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14909 if (!isTypeLegal(VT))
14910 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014911 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014912 return true;
14913
14914 switch (Opc) {
14915 default:
14916 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014917 case ISD::LOAD:
14918 case ISD::SIGN_EXTEND:
14919 case ISD::ZERO_EXTEND:
14920 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014921 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014922 case ISD::SRL:
14923 case ISD::SUB:
14924 case ISD::ADD:
14925 case ISD::MUL:
14926 case ISD::AND:
14927 case ISD::OR:
14928 case ISD::XOR:
14929 return false;
14930 }
14931}
14932
14933/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014934/// beneficial for dag combiner to promote the specified node. If true, it
14935/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014936bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014937 EVT VT = Op.getValueType();
14938 if (VT != MVT::i16)
14939 return false;
14940
Evan Cheng4c26e932010-04-19 19:29:22 +000014941 bool Promote = false;
14942 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014943 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014944 default: break;
14945 case ISD::LOAD: {
14946 LoadSDNode *LD = cast<LoadSDNode>(Op);
14947 // If the non-extending load has a single use and it's not live out, then it
14948 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014949 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14950 Op.hasOneUse()*/) {
14951 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14952 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14953 // The only case where we'd want to promote LOAD (rather then it being
14954 // promoted as an operand is when it's only use is liveout.
14955 if (UI->getOpcode() != ISD::CopyToReg)
14956 return false;
14957 }
14958 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014959 Promote = true;
14960 break;
14961 }
14962 case ISD::SIGN_EXTEND:
14963 case ISD::ZERO_EXTEND:
14964 case ISD::ANY_EXTEND:
14965 Promote = true;
14966 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014967 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014968 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014969 SDValue N0 = Op.getOperand(0);
14970 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014971 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014972 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014973 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014974 break;
14975 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014976 case ISD::ADD:
14977 case ISD::MUL:
14978 case ISD::AND:
14979 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014980 case ISD::XOR:
14981 Commute = true;
14982 // fallthrough
14983 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014984 SDValue N0 = Op.getOperand(0);
14985 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014986 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014987 return false;
14988 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014989 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014990 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014991 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014992 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014993 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014994 }
14995 }
14996
14997 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014998 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014999}
15000
Evan Cheng60c07e12006-07-05 22:17:51 +000015001//===----------------------------------------------------------------------===//
15002// X86 Inline Assembly Support
15003//===----------------------------------------------------------------------===//
15004
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015005namespace {
15006 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015007 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015008 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015009
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015010 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015011 StringRef piece(*args[i]);
15012 if (!s.startswith(piece)) // Check if the piece matches.
15013 return false;
15014
15015 s = s.substr(piece.size());
15016 StringRef::size_type pos = s.find_first_not_of(" \t");
15017 if (pos == 0) // We matched a prefix.
15018 return false;
15019
15020 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015021 }
15022
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015023 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015024 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015025 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015026}
15027
Chris Lattnerb8105652009-07-20 17:51:36 +000015028bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15029 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015030
15031 std::string AsmStr = IA->getAsmString();
15032
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015033 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15034 if (!Ty || Ty->getBitWidth() % 16 != 0)
15035 return false;
15036
Chris Lattnerb8105652009-07-20 17:51:36 +000015037 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015038 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015039 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015040
15041 switch (AsmPieces.size()) {
15042 default: return false;
15043 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015044 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015045 // we will turn this bswap into something that will be lowered to logical
15046 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15047 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015048 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015049 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15050 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15051 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15052 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15053 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15054 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015055 // No need to check constraints, nothing other than the equivalent of
15056 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015057 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015058 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015059
Chris Lattnerb8105652009-07-20 17:51:36 +000015060 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015061 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015062 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015063 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15064 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015065 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015066 const std::string &ConstraintsStr = IA->getConstraintString();
15067 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015068 std::sort(AsmPieces.begin(), AsmPieces.end());
15069 if (AsmPieces.size() == 4 &&
15070 AsmPieces[0] == "~{cc}" &&
15071 AsmPieces[1] == "~{dirflag}" &&
15072 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015073 AsmPieces[3] == "~{fpsr}")
15074 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015075 }
15076 break;
15077 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015078 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015079 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015080 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15081 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15082 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015083 AsmPieces.clear();
15084 const std::string &ConstraintsStr = IA->getConstraintString();
15085 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15086 std::sort(AsmPieces.begin(), AsmPieces.end());
15087 if (AsmPieces.size() == 4 &&
15088 AsmPieces[0] == "~{cc}" &&
15089 AsmPieces[1] == "~{dirflag}" &&
15090 AsmPieces[2] == "~{flags}" &&
15091 AsmPieces[3] == "~{fpsr}")
15092 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015093 }
Evan Cheng55d42002011-01-08 01:24:27 +000015094
15095 if (CI->getType()->isIntegerTy(64)) {
15096 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15097 if (Constraints.size() >= 2 &&
15098 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15099 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15100 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015101 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15102 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15103 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015104 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015105 }
15106 }
15107 break;
15108 }
15109 return false;
15110}
15111
15112
15113
Chris Lattnerf4dff842006-07-11 02:54:03 +000015114/// getConstraintType - Given a constraint letter, return the type of
15115/// constraint it is for this target.
15116X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015117X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15118 if (Constraint.size() == 1) {
15119 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015120 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015121 case 'q':
15122 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015123 case 'f':
15124 case 't':
15125 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015126 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015127 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015128 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015129 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015130 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015131 case 'a':
15132 case 'b':
15133 case 'c':
15134 case 'd':
15135 case 'S':
15136 case 'D':
15137 case 'A':
15138 return C_Register;
15139 case 'I':
15140 case 'J':
15141 case 'K':
15142 case 'L':
15143 case 'M':
15144 case 'N':
15145 case 'G':
15146 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015147 case 'e':
15148 case 'Z':
15149 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015150 default:
15151 break;
15152 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015153 }
Chris Lattner4234f572007-03-25 02:14:49 +000015154 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015155}
15156
John Thompson44ab89e2010-10-29 17:29:13 +000015157/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015158/// This object must already have been set up with the operand type
15159/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015160TargetLowering::ConstraintWeight
15161 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015162 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015163 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015164 Value *CallOperandVal = info.CallOperandVal;
15165 // If we don't have a value, we can't do a match,
15166 // but allow it at the lowest weight.
15167 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015168 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015169 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015170 // Look at the constraint type.
15171 switch (*constraint) {
15172 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015173 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15174 case 'R':
15175 case 'q':
15176 case 'Q':
15177 case 'a':
15178 case 'b':
15179 case 'c':
15180 case 'd':
15181 case 'S':
15182 case 'D':
15183 case 'A':
15184 if (CallOperandVal->getType()->isIntegerTy())
15185 weight = CW_SpecificReg;
15186 break;
15187 case 'f':
15188 case 't':
15189 case 'u':
15190 if (type->isFloatingPointTy())
15191 weight = CW_SpecificReg;
15192 break;
15193 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015194 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015195 weight = CW_SpecificReg;
15196 break;
15197 case 'x':
15198 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015199 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015200 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015201 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015202 break;
15203 case 'I':
15204 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15205 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015206 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015207 }
15208 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015209 case 'J':
15210 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15211 if (C->getZExtValue() <= 63)
15212 weight = CW_Constant;
15213 }
15214 break;
15215 case 'K':
15216 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15217 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15218 weight = CW_Constant;
15219 }
15220 break;
15221 case 'L':
15222 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15223 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15224 weight = CW_Constant;
15225 }
15226 break;
15227 case 'M':
15228 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15229 if (C->getZExtValue() <= 3)
15230 weight = CW_Constant;
15231 }
15232 break;
15233 case 'N':
15234 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15235 if (C->getZExtValue() <= 0xff)
15236 weight = CW_Constant;
15237 }
15238 break;
15239 case 'G':
15240 case 'C':
15241 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15242 weight = CW_Constant;
15243 }
15244 break;
15245 case 'e':
15246 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15247 if ((C->getSExtValue() >= -0x80000000LL) &&
15248 (C->getSExtValue() <= 0x7fffffffLL))
15249 weight = CW_Constant;
15250 }
15251 break;
15252 case 'Z':
15253 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15254 if (C->getZExtValue() <= 0xffffffff)
15255 weight = CW_Constant;
15256 }
15257 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015258 }
15259 return weight;
15260}
15261
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015262/// LowerXConstraint - try to replace an X constraint, which matches anything,
15263/// with another that has more specific requirements based on the type of the
15264/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015265const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015266LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015267 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15268 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015269 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015270 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015271 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015272 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015273 return "x";
15274 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015275
Chris Lattner5e764232008-04-26 23:02:14 +000015276 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015277}
15278
Chris Lattner48884cd2007-08-25 00:47:38 +000015279/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15280/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015281void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015282 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015283 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015284 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015285 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015286
Eric Christopher100c8332011-06-02 23:16:42 +000015287 // Only support length 1 constraints for now.
15288 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015289
Eric Christopher100c8332011-06-02 23:16:42 +000015290 char ConstraintLetter = Constraint[0];
15291 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015292 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015293 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015294 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015295 if (C->getZExtValue() <= 31) {
15296 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015297 break;
15298 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015299 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015300 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015301 case 'J':
15302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015303 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015304 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15305 break;
15306 }
15307 }
15308 return;
15309 case 'K':
15310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015311 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015312 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15313 break;
15314 }
15315 }
15316 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015317 case 'N':
15318 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015319 if (C->getZExtValue() <= 255) {
15320 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015321 break;
15322 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015323 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015324 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015325 case 'e': {
15326 // 32-bit signed value
15327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015328 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15329 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015330 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015331 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015332 break;
15333 }
15334 // FIXME gcc accepts some relocatable values here too, but only in certain
15335 // memory models; it's complicated.
15336 }
15337 return;
15338 }
15339 case 'Z': {
15340 // 32-bit unsigned value
15341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015342 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15343 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015344 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15345 break;
15346 }
15347 }
15348 // FIXME gcc accepts some relocatable values here too, but only in certain
15349 // memory models; it's complicated.
15350 return;
15351 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015352 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015353 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015354 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015355 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015356 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015357 break;
15358 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015359
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015360 // In any sort of PIC mode addresses need to be computed at runtime by
15361 // adding in a register or some sort of table lookup. These can't
15362 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015363 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015364 return;
15365
Chris Lattnerdc43a882007-05-03 16:52:29 +000015366 // If we are in non-pic codegen mode, we allow the address of a global (with
15367 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015368 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015369 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015370
Chris Lattner49921962009-05-08 18:23:14 +000015371 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15372 while (1) {
15373 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15374 Offset += GA->getOffset();
15375 break;
15376 } else if (Op.getOpcode() == ISD::ADD) {
15377 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15378 Offset += C->getZExtValue();
15379 Op = Op.getOperand(0);
15380 continue;
15381 }
15382 } else if (Op.getOpcode() == ISD::SUB) {
15383 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15384 Offset += -C->getZExtValue();
15385 Op = Op.getOperand(0);
15386 continue;
15387 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015388 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015389
Chris Lattner49921962009-05-08 18:23:14 +000015390 // Otherwise, this isn't something we can handle, reject it.
15391 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015392 }
Eric Christopherfd179292009-08-27 18:07:15 +000015393
Dan Gohman46510a72010-04-15 01:51:59 +000015394 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015395 // If we require an extra load to get this address, as in PIC mode, we
15396 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015397 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15398 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015399 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015400
Devang Patel0d881da2010-07-06 22:08:15 +000015401 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15402 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015403 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015404 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015405 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015406
Gabor Greifba36cb52008-08-28 21:40:38 +000015407 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015408 Ops.push_back(Result);
15409 return;
15410 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015411 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015412}
15413
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015414std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015415X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015416 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015417 // First, see if this is a constraint that directly corresponds to an LLVM
15418 // register class.
15419 if (Constraint.size() == 1) {
15420 // GCC Constraint Letters
15421 switch (Constraint[0]) {
15422 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015423 // TODO: Slight differences here in allocation order and leaving
15424 // RIP in the class. Do they matter any more here than they do
15425 // in the normal allocation?
15426 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15427 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015428 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015429 return std::make_pair(0U, X86::GR32RegisterClass);
15430 else if (VT == MVT::i16)
15431 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015432 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015433 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015434 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015435 return std::make_pair(0U, X86::GR64RegisterClass);
15436 break;
15437 }
15438 // 32-bit fallthrough
15439 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015440 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015441 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15442 else if (VT == MVT::i16)
15443 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015444 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015445 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15446 else if (VT == MVT::i64)
15447 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15448 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015449 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015450 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015451 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015452 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015453 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015454 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015455 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015456 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015457 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015458 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015459 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015460 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15461 if (VT == MVT::i16)
15462 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15463 if (VT == MVT::i32 || !Subtarget->is64Bit())
15464 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15465 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015466 case 'f': // FP Stack registers.
15467 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15468 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015469 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015470 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015471 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015472 return std::make_pair(0U, X86::RFP64RegisterClass);
15473 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015474 case 'y': // MMX_REGS if MMX allowed.
15475 if (!Subtarget->hasMMX()) break;
15476 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015477 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015478 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015479 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015480 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015481 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015482
Owen Anderson825b72b2009-08-11 20:47:22 +000015483 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015484 default: break;
15485 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015486 case MVT::f32:
15487 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015488 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015489 case MVT::f64:
15490 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015491 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015492 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015493 case MVT::v16i8:
15494 case MVT::v8i16:
15495 case MVT::v4i32:
15496 case MVT::v2i64:
15497 case MVT::v4f32:
15498 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015499 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015500 // AVX types.
15501 case MVT::v32i8:
15502 case MVT::v16i16:
15503 case MVT::v8i32:
15504 case MVT::v4i64:
15505 case MVT::v8f32:
15506 case MVT::v4f64:
15507 return std::make_pair(0U, X86::VR256RegisterClass);
15508
Chris Lattner0f65cad2007-04-09 05:49:22 +000015509 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015510 break;
15511 }
15512 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015513
Chris Lattnerf76d1802006-07-31 23:26:50 +000015514 // Use the default implementation in TargetLowering to convert the register
15515 // constraint into a member of a register class.
15516 std::pair<unsigned, const TargetRegisterClass*> Res;
15517 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015518
15519 // Not found as a standard register?
15520 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015521 // Map st(0) -> st(7) -> ST0
15522 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15523 tolower(Constraint[1]) == 's' &&
15524 tolower(Constraint[2]) == 't' &&
15525 Constraint[3] == '(' &&
15526 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15527 Constraint[5] == ')' &&
15528 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015529
Chris Lattner56d77c72009-09-13 22:41:48 +000015530 Res.first = X86::ST0+Constraint[4]-'0';
15531 Res.second = X86::RFP80RegisterClass;
15532 return Res;
15533 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015534
Chris Lattner56d77c72009-09-13 22:41:48 +000015535 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015536 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015537 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015538 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015539 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015540 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015541
15542 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015543 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015544 Res.first = X86::EFLAGS;
15545 Res.second = X86::CCRRegisterClass;
15546 return Res;
15547 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015548
Dale Johannesen330169f2008-11-13 21:52:36 +000015549 // 'A' means EAX + EDX.
15550 if (Constraint == "A") {
15551 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015552 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015553 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015554 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015555 return Res;
15556 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015557
Chris Lattnerf76d1802006-07-31 23:26:50 +000015558 // Otherwise, check to see if this is a register class of the wrong value
15559 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15560 // turn into {ax},{dx}.
15561 if (Res.second->hasType(VT))
15562 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015563
Chris Lattnerf76d1802006-07-31 23:26:50 +000015564 // All of the single-register GCC register classes map their values onto
15565 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15566 // really want an 8-bit or 32-bit register, map to the appropriate register
15567 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015568 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015569 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015570 unsigned DestReg = 0;
15571 switch (Res.first) {
15572 default: break;
15573 case X86::AX: DestReg = X86::AL; break;
15574 case X86::DX: DestReg = X86::DL; break;
15575 case X86::CX: DestReg = X86::CL; break;
15576 case X86::BX: DestReg = X86::BL; break;
15577 }
15578 if (DestReg) {
15579 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015580 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015581 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015582 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015583 unsigned DestReg = 0;
15584 switch (Res.first) {
15585 default: break;
15586 case X86::AX: DestReg = X86::EAX; break;
15587 case X86::DX: DestReg = X86::EDX; break;
15588 case X86::CX: DestReg = X86::ECX; break;
15589 case X86::BX: DestReg = X86::EBX; break;
15590 case X86::SI: DestReg = X86::ESI; break;
15591 case X86::DI: DestReg = X86::EDI; break;
15592 case X86::BP: DestReg = X86::EBP; break;
15593 case X86::SP: DestReg = X86::ESP; break;
15594 }
15595 if (DestReg) {
15596 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015597 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015598 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015599 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015600 unsigned DestReg = 0;
15601 switch (Res.first) {
15602 default: break;
15603 case X86::AX: DestReg = X86::RAX; break;
15604 case X86::DX: DestReg = X86::RDX; break;
15605 case X86::CX: DestReg = X86::RCX; break;
15606 case X86::BX: DestReg = X86::RBX; break;
15607 case X86::SI: DestReg = X86::RSI; break;
15608 case X86::DI: DestReg = X86::RDI; break;
15609 case X86::BP: DestReg = X86::RBP; break;
15610 case X86::SP: DestReg = X86::RSP; break;
15611 }
15612 if (DestReg) {
15613 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015614 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015615 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015616 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015617 } else if (Res.second == X86::FR32RegisterClass ||
15618 Res.second == X86::FR64RegisterClass ||
15619 Res.second == X86::VR128RegisterClass) {
15620 // Handle references to XMM physical registers that got mapped into the
15621 // wrong class. This can happen with constraints like {xmm0} where the
15622 // target independent register mapper will just pick the first match it can
15623 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015624 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015625 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015626 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015627 Res.second = X86::FR64RegisterClass;
15628 else if (X86::VR128RegisterClass->hasType(VT))
15629 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015630 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015631
Chris Lattnerf76d1802006-07-31 23:26:50 +000015632 return Res;
15633}