blob: e0b1e286bf8788f5b0f12e9f8aae319ef9443c3c [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilsond98c52c2016-04-13 17:35:05 +0100108 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return 0;
110
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100124 } else {
125 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300166 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300197 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 vaddr += PAGE_SIZE;
199 }
200
Chris Wilsonc0336662016-05-06 15:40:21 +0100201 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100231 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100242 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 struct page *page;
248 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100249
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100261 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300262 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100263 vaddr += PAGE_SIZE;
264 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100266 }
267
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 sg_free_table(obj->pages);
269 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100405 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000444 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000445}
446
Daniel Vetter8c599672011-12-14 13:57:31 +0100447static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
473static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
Brad Volkin4c914c02014-02-18 10:15:45 -0800499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700538static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100558 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559}
560
Daniel Vetter23c18c72012-03-25 19:47:42 +0200561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200565 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
Daniel Vetterd174bd62012-03-25 19:47:40 +0200583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200610}
611
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
Eric Anholteb014592009-03-10 11:44:52 -0700748static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700753{
Daniel Vetter8461d222011-12-14 13:57:32 +0100754 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700755 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100756 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100757 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200759 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200760 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200761 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700762
Chris Wilson6eae0052016-06-20 15:05:52 +0100763 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530764 return -ENODEV;
765
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300766 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700767 remain = args->size;
768
Daniel Vetter8461d222011-12-14 13:57:32 +0100769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700770
Brad Volkin4c914c02014-02-18 10:15:45 -0800771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100772 if (ret)
773 return ret;
774
Eric Anholteb014592009-03-10 11:44:52 -0700775 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100776
Imre Deak67d5a502013-02-18 19:28:02 +0200777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200779 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100780
781 if (remain <= 0)
782 break;
783
Eric Anholteb014592009-03-10 11:44:52 -0700784 /* Operation in this page
785 *
Eric Anholteb014592009-03-10 11:44:52 -0700786 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700787 * page_length = bytes to copy for this page
788 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100789 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700793
Daniel Vetter8461d222011-12-14 13:57:32 +0100794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700802
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200803 mutex_unlock(&dev->struct_mutex);
804
Jani Nikulad330a952014-01-21 11:24:25 +0200805 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200806 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700818
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100820
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100821 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100822 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100823
Chris Wilson17793c92014-03-07 08:30:36 +0000824next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700825 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700827 offset += page_length;
828 }
829
Chris Wilson4f27b752010-10-14 15:26:45 +0100830out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100831 i915_gem_object_unpin_pages(obj);
832
Eric Anholteb014592009-03-10 11:44:52 -0700833 return ret;
834}
835
Eric Anholt673a3942008-07-30 12:06:12 -0700836/**
837 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100850 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
Chris Wilson51311d02010-11-17 09:10:42 +0000852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300856 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000857 args->size))
858 return -EFAULT;
859
Chris Wilson4f27b752010-10-14 15:26:45 +0100860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100861 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = -ENOENT;
867 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson7dcd2492010-09-26 20:21:44 +0100870 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100873 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100874 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100875 }
876
Chris Wilsondb53a302011-02-03 11:57:46 +0000877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200879 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
Chris Wilson35b62a82010-09-26 20:23:38 +0100886out:
Chris Wilson05394f32010-11-08 19:18:58 +0000887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100888unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100889 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700890 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700891}
892
Keith Packard0839ccb2008-10-30 19:38:48 -0700893/* This is the fast write path which cannot handle
894 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700895 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700896
Keith Packard0839ccb2008-10-30 19:38:48 -0700897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
902{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700903 void __iomem *vaddr_atomic;
904 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700905 unsigned long unwritten;
906
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700911 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700912 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700914}
915
Eric Anholt3de09aa2009-03-09 09:42:23 -0700916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100919 * @dev: drm device pointer
920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700923 */
Eric Anholt673a3942008-07-30 12:06:12 -0700924static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700929{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530930 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530932 struct drm_mm_node node;
933 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700934 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530960 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530967 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200968
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530969 user_data = u64_to_user_ptr(args->data_ptr);
970 offset = args->offset;
971 remain = args->size;
972 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /* Operation in this page
974 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700992 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700997 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300998 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200999 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001012 }
Eric Anholt673a3942008-07-30 12:06:12 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001017 }
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001019out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
Rodrigo Vivide152b62015-07-07 16:28:51 -07001033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001034out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001046 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001047}
1048
Daniel Vetterd174bd62012-03-25 19:47:40 +02001049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001053static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001059{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001061 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001062
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001063 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001064 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vetterd174bd62012-03-25 19:47:40 +02001066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Chris Wilson755d2212012-09-04 21:02:55 +01001077 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001078}
1079
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001082static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001088{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 char *vaddr;
1090 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001091
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001099 user_data,
1100 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110
Chris Wilson755d2212012-09-04 21:02:55 +01001111 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001112}
1113
Eric Anholt40123c12009-03-09 13:42:30 -07001114static int
Daniel Vettere244a442012-03-25 19:47:28 +02001115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001119{
Eric Anholt40123c12009-03-09 13:42:30 -07001120 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001121 loff_t offset;
1122 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001123 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001125 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001128 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001129
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001130 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 remain = args->size;
1132
Daniel Vetter8c599672011-12-14 13:57:31 +01001133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001134
Daniel Vetter58642882012-03-25 19:47:37 +02001135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001140 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -07001141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +02001144 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001150
Chris Wilson755d2212012-09-04 21:02:55 +01001151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001156
Chris Wilson755d2212012-09-04 21:02:55 +01001157 i915_gem_object_pin_pages(obj);
1158
Eric Anholt40123c12009-03-09 13:42:30 -07001159 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001161
Imre Deak67d5a502013-02-18 19:28:02 +02001162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001164 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001165 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 if (remain <= 0)
1168 break;
1169
Eric Anholt40123c12009-03-09 13:42:30 -07001170 /* Operation in this page
1171 *
Eric Anholt40123c12009-03-09 13:42:30 -07001172 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001173 * page_length = bytes to copy for this page
1174 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001175 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001180
Daniel Vetter58642882012-03-25 19:47:37 +02001181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
Daniel Vetter8c599672011-12-14 13:57:31 +01001188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001197
Daniel Vettere244a442012-03-25 19:47:28 +02001198 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001199 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vettere244a442012-03-25 19:47:28 +02001205 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001206
Chris Wilson755d2212012-09-04 21:02:55 +01001207 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001208 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001209
Chris Wilson17793c92014-03-07 08:30:36 +00001210next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001211 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001213 offset += page_length;
1214 }
1215
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001216out:
Chris Wilson755d2212012-09-04 21:02:55 +01001217 i915_gem_object_unpin_pages(obj);
1218
Daniel Vettere244a442012-03-25 19:47:28 +02001219 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001227 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001228 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001229 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001230 }
Eric Anholt40123c12009-03-09 13:42:30 -07001231
Daniel Vetter58642882012-03-25 19:47:37 +02001232 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001234 else
1235 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001236
Rodrigo Vivide152b62015-07-07 16:28:51 -07001237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001251 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001253 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001254 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001262 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001263 args->size))
1264 return -EFAULT;
1265
Jani Nikulad330a952014-01-21 11:24:25 +02001266 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Imre Deak5d77d9c2014-11-12 16:40:35 +02001273 intel_runtime_pm_get(dev_priv);
1274
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = i915_mutex_lock_interruptible(dev);
1276 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001280 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 ret = -ENOENT;
1282 goto unlock;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Chris Wilson7dcd2492010-09-26 20:21:44 +01001285 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001288 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001289 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001290 }
1291
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
Daniel Vetter935aaa62012-03-25 19:47:35 +02001294 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001301 if (!i915_gem_object_has_struct_page(obj) ||
1302 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301303 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304 /* Note that the gtt paths might fail with non-page-backed user
1305 * pointers (e.g. gtt mappings when moving data between
1306 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001307 }
Eric Anholt673a3942008-07-30 12:06:12 -07001308
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301309 if (ret == -EFAULT) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001310 if (obj->phys_handle)
1311 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001312 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001313 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301314 else
1315 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001316 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001317
Chris Wilson35b62a82010-09-26 20:23:38 +01001318out:
Chris Wilson05394f32010-11-08 19:18:58 +00001319 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001321 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001322put_rpm:
1323 intel_runtime_pm_put(dev_priv);
1324
Eric Anholt673a3942008-07-30 12:06:12 -07001325 return ret;
1326}
1327
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001328static int
1329i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001330{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001331 if (__i915_terminally_wedged(reset_counter))
1332 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001333
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001334 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 /* Non-interruptible callers can't handle -EAGAIN, hence return
1336 * -EIO unconditionally for these. */
1337 if (!interruptible)
1338 return -EIO;
1339
Chris Wilsond98c52c2016-04-13 17:35:05 +01001340 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 }
1342
1343 return 0;
1344}
1345
Chris Wilson094f9a52013-09-25 17:34:55 +01001346static void fake_irq(unsigned long data)
1347{
1348 wake_up_process((struct task_struct *)data);
1349}
1350
1351static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001352 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001353{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001354 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001355}
1356
Chris Wilsonca5b7212015-12-11 11:32:58 +00001357static unsigned long local_clock_us(unsigned *cpu)
1358{
1359 unsigned long t;
1360
1361 /* Cheaply and approximately convert from nanoseconds to microseconds.
1362 * The result and subsequent calculations are also defined in the same
1363 * approximate microseconds units. The principal source of timing
1364 * error here is from the simple truncation.
1365 *
1366 * Note that local_clock() is only defined wrt to the current CPU;
1367 * the comparisons are no longer valid if we switch CPUs. Instead of
1368 * blocking preemption for the entire busywait, we can detect the CPU
1369 * switch and use that as indicator of system load and a reason to
1370 * stop busywaiting, see busywait_stop().
1371 */
1372 *cpu = get_cpu();
1373 t = local_clock() >> 10;
1374 put_cpu();
1375
1376 return t;
1377}
1378
1379static bool busywait_stop(unsigned long timeout, unsigned cpu)
1380{
1381 unsigned this_cpu;
1382
1383 if (time_after(local_clock_us(&this_cpu), timeout))
1384 return true;
1385
1386 return this_cpu != cpu;
1387}
1388
Chris Wilson91b0c352015-12-11 11:32:57 +00001389static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001390{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001391 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001392 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001393
Chris Wilsonca5b7212015-12-11 11:32:58 +00001394 /* When waiting for high frequency requests, e.g. during synchronous
1395 * rendering split between the CPU and GPU, the finite amount of time
1396 * required to set up the irq and wait upon it limits the response
1397 * rate. By busywaiting on the request completion for a short while we
1398 * can service the high frequency waits as quick as possible. However,
1399 * if it is a slow request, we want to sleep as quickly as possible.
1400 * The tradeoff between waiting and sleeping is roughly the time it
1401 * takes to sleep on a request, on the order of a microsecond.
1402 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001403
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001404 if (req->engine->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001405 return -EBUSY;
1406
Chris Wilson821485d2015-12-11 11:32:59 +00001407 /* Only spin if we know the GPU is processing this request */
1408 if (!i915_gem_request_started(req, true))
1409 return -EAGAIN;
1410
Chris Wilsonca5b7212015-12-11 11:32:58 +00001411 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001412 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001413 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001414 return 0;
1415
Chris Wilson91b0c352015-12-11 11:32:57 +00001416 if (signal_pending_state(state, current))
1417 break;
1418
Chris Wilsonca5b7212015-12-11 11:32:58 +00001419 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001420 break;
1421
1422 cpu_relax_lowlatency();
1423 }
Chris Wilson821485d2015-12-11 11:32:59 +00001424
Daniel Vettereed29a52015-05-21 14:21:25 +02001425 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001426 return 0;
1427
1428 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001429}
1430
Chris Wilsonb3612372012-08-24 09:35:08 +01001431/**
John Harrison9c654812014-11-24 18:49:35 +00001432 * __i915_wait_request - wait until execution of request has finished
1433 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001434 * @interruptible: do an interruptible wait (normally yes)
1435 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001436 * @rps: RPS client
Chris Wilsonb3612372012-08-24 09:35:08 +01001437 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001438 * Note: It is of utmost importance that the passed in seqno and reset_counter
1439 * values have been read by the caller in an smp safe manner. Where read-side
1440 * locks are involved, it is sufficient to read the reset_counter before
1441 * unlocking the lock that protects the seqno. For lockless tricks, the
1442 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1443 * inserted.
1444 *
John Harrison9c654812014-11-24 18:49:35 +00001445 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001446 * errno with remaining time filled in timeout argument.
1447 */
John Harrison9c654812014-11-24 18:49:35 +00001448int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001449 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001450 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001451 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001452{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001453 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Chris Wilsonc0336662016-05-06 15:40:21 +01001454 struct drm_i915_private *dev_priv = req->i915;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001455 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001456 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001457 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001458 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001459 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001460 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001461 int ret;
1462
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001463 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001464
Chris Wilsonb4716182015-04-27 13:41:17 +01001465 if (list_empty(&req->list))
1466 return 0;
1467
John Harrison1b5a4332014-11-24 18:49:42 +00001468 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001469 return 0;
1470
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001471 timeout_expire = 0;
1472 if (timeout) {
1473 if (WARN_ON(*timeout < 0))
1474 return -EINVAL;
1475
1476 if (*timeout == 0)
1477 return -ETIME;
1478
1479 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001480
1481 /*
1482 * Record current time in case interrupted by signal, or wedged.
1483 */
1484 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001485 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001486
Chris Wilson2e1b8732015-04-27 13:41:22 +01001487 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001488 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001489
John Harrison74328ee2014-11-24 18:49:38 +00001490 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001491
1492 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001493 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001494 if (ret == 0)
1495 goto out;
1496
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001497 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad92015-04-07 16:20:41 +01001498 ret = -ENODEV;
1499 goto out;
1500 }
1501
Chris Wilson094f9a52013-09-25 17:34:55 +01001502 for (;;) {
1503 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001504
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001505 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001506
Daniel Vetterf69061b2012-12-06 09:01:42 +01001507 /* We need to check whether any gpu reset happened in between
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001508 * the request being submitted and now. If a reset has occurred,
Chris Wilson0c5eed62016-06-29 15:51:14 +01001509 * the seqno will have been advance past ours and our request
1510 * is complete. If we are in the process of handling a reset,
1511 * the request is effectively complete as the rendering will
1512 * be discarded, but we need to return in order to drop the
1513 * struct_mutex.
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001514 */
Chris Wilson0c5eed62016-06-29 15:51:14 +01001515 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001516 ret = 0;
Chris Wilson094f9a52013-09-25 17:34:55 +01001517 break;
1518 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001519
John Harrison1b5a4332014-11-24 18:49:42 +00001520 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001521 ret = 0;
1522 break;
1523 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001524
Chris Wilson91b0c352015-12-11 11:32:57 +00001525 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001526 ret = -ERESTARTSYS;
1527 break;
1528 }
1529
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001530 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001531 ret = -ETIME;
1532 break;
1533 }
1534
Chris Wilson05535722016-07-01 17:23:11 +01001535 /* Ensure that even if the GPU hangs, we get woken up.
1536 *
1537 * However, note that if no one is waiting, we never notice
1538 * a gpu hang. Eventually, we will have to wait for a resource
1539 * held by the GPU and so trigger a hangcheck. In the most
1540 * pathological case, this will be upon memory starvation!
1541 */
1542 i915_queue_hangcheck(dev_priv);
1543
Chris Wilson094f9a52013-09-25 17:34:55 +01001544 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001545 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001546 unsigned long expire;
1547
Chris Wilson094f9a52013-09-25 17:34:55 +01001548 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001549 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001550 mod_timer(&timer, expire);
1551 }
1552
Chris Wilson5035c272013-10-04 09:58:46 +01001553 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001554
Chris Wilson094f9a52013-09-25 17:34:55 +01001555 if (timer.function) {
1556 del_singleshot_timer_sync(&timer);
1557 destroy_timer_on_stack(&timer);
1558 }
1559 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001560 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001561 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001562
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001563 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001564
Chris Wilson2def4ad92015-04-07 16:20:41 +01001565out:
Chris Wilson2def4ad92015-04-07 16:20:41 +01001566 trace_i915_gem_request_wait_end(req);
1567
Chris Wilsonb3612372012-08-24 09:35:08 +01001568 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001569 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001570
1571 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001572
1573 /*
1574 * Apparently ktime isn't accurate enough and occasionally has a
1575 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1576 * things up to make the test happy. We allow up to 1 jiffy.
1577 *
1578 * This is a regrssion from the timespec->ktime conversion.
1579 */
1580 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1581 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001582 }
1583
Chris Wilson094f9a52013-09-25 17:34:55 +01001584 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001585}
1586
John Harrisonfcfa423c2015-05-29 17:44:12 +01001587int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1588 struct drm_file *file)
1589{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001590 struct drm_i915_file_private *file_priv;
1591
1592 WARN_ON(!req || !file || req->file_priv);
1593
1594 if (!req || !file)
1595 return -EINVAL;
1596
1597 if (req->file_priv)
1598 return -EINVAL;
1599
John Harrisonfcfa423c2015-05-29 17:44:12 +01001600 file_priv = file->driver_priv;
1601
1602 spin_lock(&file_priv->mm.lock);
1603 req->file_priv = file_priv;
1604 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1605 spin_unlock(&file_priv->mm.lock);
1606
1607 req->pid = get_pid(task_pid(current));
1608
1609 return 0;
1610}
1611
Chris Wilsonb4716182015-04-27 13:41:17 +01001612static inline void
1613i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1614{
1615 struct drm_i915_file_private *file_priv = request->file_priv;
1616
1617 if (!file_priv)
1618 return;
1619
1620 spin_lock(&file_priv->mm.lock);
1621 list_del(&request->client_list);
1622 request->file_priv = NULL;
1623 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001624
1625 put_pid(request->pid);
1626 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001627}
1628
1629static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1630{
1631 trace_i915_gem_request_retire(request);
1632
1633 /* We know the GPU must have read the request to have
1634 * sent us the seqno + interrupt, so use the position
1635 * of tail of the request to update the last known position
1636 * of the GPU head.
1637 *
1638 * Note this requires that we are always called in request
1639 * completion order.
1640 */
1641 request->ringbuf->last_retired_head = request->postfix;
1642
1643 list_del_init(&request->list);
1644 i915_gem_request_remove_from_client(request);
1645
Chris Wilsona16a4052016-04-28 09:56:56 +01001646 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001647 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001648 intel_lr_context_unpin(request->previous_context,
1649 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001650 }
1651
Chris Wilsona16a4052016-04-28 09:56:56 +01001652 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001653 i915_gem_request_unreference(request);
1654}
1655
1656static void
1657__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1658{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001659 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001660 struct drm_i915_gem_request *tmp;
1661
Chris Wilsonc0336662016-05-06 15:40:21 +01001662 lockdep_assert_held(&engine->i915->dev->struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001663
1664 if (list_empty(&req->list))
1665 return;
1666
1667 do {
1668 tmp = list_first_entry(&engine->request_list,
1669 typeof(*tmp), list);
1670
1671 i915_gem_request_retire(tmp);
1672 } while (tmp != req);
1673
1674 WARN_ON(i915_verify_lists(engine->dev));
1675}
1676
Chris Wilsonb3612372012-08-24 09:35:08 +01001677/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001678 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001679 * request and object lists appropriately for that event.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001680 * @req: request to wait on
Chris Wilsonb3612372012-08-24 09:35:08 +01001681 */
1682int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001683i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001684{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001685 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001686 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001687 int ret;
1688
Daniel Vettera4b3a572014-11-26 14:17:05 +01001689 interruptible = dev_priv->mm.interruptible;
1690
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001691 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001692
Chris Wilson299259a2016-04-13 17:35:06 +01001693 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001694 if (ret)
1695 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001696
Chris Wilsone075a322016-05-13 11:57:22 +01001697 /* If the GPU hung, we want to keep the requests to find the guilty. */
Chris Wilson0c5eed62016-06-29 15:51:14 +01001698 if (!i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilsone075a322016-05-13 11:57:22 +01001699 __i915_gem_request_retire__upto(req);
1700
Chris Wilsond26e3af2013-06-29 22:05:26 +01001701 return 0;
1702}
1703
Chris Wilsonb3612372012-08-24 09:35:08 +01001704/**
1705 * Ensures that all rendering to the object has completed and the object is
1706 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001707 * @obj: i915 gem object
1708 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001709 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001710int
Chris Wilsonb3612372012-08-24 09:35:08 +01001711i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1712 bool readonly)
1713{
Chris Wilsonb4716182015-04-27 13:41:17 +01001714 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001715
Chris Wilsonb4716182015-04-27 13:41:17 +01001716 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001717 return 0;
1718
Chris Wilsonb4716182015-04-27 13:41:17 +01001719 if (readonly) {
1720 if (obj->last_write_req != NULL) {
1721 ret = i915_wait_request(obj->last_write_req);
1722 if (ret)
1723 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001724
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001725 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001726 if (obj->last_read_req[i] == obj->last_write_req)
1727 i915_gem_object_retire__read(obj, i);
1728 else
1729 i915_gem_object_retire__write(obj);
1730 }
1731 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001732 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001733 if (obj->last_read_req[i] == NULL)
1734 continue;
1735
1736 ret = i915_wait_request(obj->last_read_req[i]);
1737 if (ret)
1738 return ret;
1739
1740 i915_gem_object_retire__read(obj, i);
1741 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001742 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001743 }
1744
1745 return 0;
1746}
1747
1748static void
1749i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1750 struct drm_i915_gem_request *req)
1751{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001752 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001753
1754 if (obj->last_read_req[ring] == req)
1755 i915_gem_object_retire__read(obj, ring);
1756 else if (obj->last_write_req == req)
1757 i915_gem_object_retire__write(obj);
1758
Chris Wilson0c5eed62016-06-29 15:51:14 +01001759 if (!i915_reset_in_progress(&req->i915->gpu_error))
Chris Wilsone075a322016-05-13 11:57:22 +01001760 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001761}
1762
Chris Wilson3236f572012-08-24 09:35:09 +01001763/* A nonblocking variant of the above wait. This is a highly dangerous routine
1764 * as the object state may change during this call.
1765 */
1766static __must_check int
1767i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001768 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001769 bool readonly)
1770{
1771 struct drm_device *dev = obj->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001773 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001774 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001775
1776 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1777 BUG_ON(!dev_priv->mm.interruptible);
1778
Chris Wilsonb4716182015-04-27 13:41:17 +01001779 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001780 return 0;
1781
Chris Wilsonb4716182015-04-27 13:41:17 +01001782 if (readonly) {
1783 struct drm_i915_gem_request *req;
1784
1785 req = obj->last_write_req;
1786 if (req == NULL)
1787 return 0;
1788
Chris Wilsonb4716182015-04-27 13:41:17 +01001789 requests[n++] = i915_gem_request_reference(req);
1790 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001791 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001792 struct drm_i915_gem_request *req;
1793
1794 req = obj->last_read_req[i];
1795 if (req == NULL)
1796 continue;
1797
Chris Wilsonb4716182015-04-27 13:41:17 +01001798 requests[n++] = i915_gem_request_reference(req);
1799 }
1800 }
1801
1802 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001803 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001804 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001805 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001806 mutex_lock(&dev->struct_mutex);
1807
Chris Wilsonb4716182015-04-27 13:41:17 +01001808 for (i = 0; i < n; i++) {
1809 if (ret == 0)
1810 i915_gem_object_retire_request(obj, requests[i]);
1811 i915_gem_request_unreference(requests[i]);
1812 }
1813
1814 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001815}
1816
Chris Wilson2e1b8732015-04-27 13:41:22 +01001817static struct intel_rps_client *to_rps_client(struct drm_file *file)
1818{
1819 struct drm_i915_file_private *fpriv = file->driver_priv;
1820 return &fpriv->rps;
1821}
1822
Chris Wilsonaeecc962016-06-17 14:46:39 -03001823static enum fb_op_origin
1824write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1825{
1826 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1827 ORIGIN_GTT : ORIGIN_CPU;
1828}
1829
Eric Anholt673a3942008-07-30 12:06:12 -07001830/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001831 * Called when user space prepares to use an object with the CPU, either
1832 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001833 * @dev: drm device
1834 * @data: ioctl data blob
1835 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001836 */
1837int
1838i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001839 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001840{
1841 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001842 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001843 uint32_t read_domains = args->read_domains;
1844 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001845 int ret;
1846
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001847 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001848 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001849 return -EINVAL;
1850
Chris Wilson21d509e2009-06-06 09:46:02 +01001851 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001852 return -EINVAL;
1853
1854 /* Having something in the write domain implies it's in the read
1855 * domain, and only that read domain. Enforce that in the request.
1856 */
1857 if (write_domain != 0 && read_domains != write_domain)
1858 return -EINVAL;
1859
Chris Wilson76c1dec2010-09-25 11:22:51 +01001860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001861 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001866 ret = -ENOENT;
1867 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001868 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001869
Chris Wilson3236f572012-08-24 09:35:09 +01001870 /* Try to flush the object off the GPU without holding the lock.
1871 * We will repeat the flush holding the lock in the normal manner
1872 * to catch cases where we are gazumped.
1873 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001874 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001875 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001876 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001877 if (ret)
1878 goto unref;
1879
Chris Wilson43566de2015-01-02 16:29:29 +05301880 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001881 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301882 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001883 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001884
Daniel Vetter031b6982015-06-26 19:35:16 +02001885 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001886 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001887
Chris Wilson3236f572012-08-24 09:35:09 +01001888unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001889 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001890unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001891 mutex_unlock(&dev->struct_mutex);
1892 return ret;
1893}
1894
1895/**
1896 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001897 * @dev: drm device
1898 * @data: ioctl data blob
1899 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001900 */
1901int
1902i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001903 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001904{
1905 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001906 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001907 int ret = 0;
1908
Chris Wilson76c1dec2010-09-25 11:22:51 +01001909 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001910 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001911 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001912
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001913 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001914 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001915 ret = -ENOENT;
1916 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001917 }
1918
Eric Anholt673a3942008-07-30 12:06:12 -07001919 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001920 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001921 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001922
Chris Wilson05394f32010-11-08 19:18:58 +00001923 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001924unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001925 mutex_unlock(&dev->struct_mutex);
1926 return ret;
1927}
1928
1929/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001930 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1931 * it is mapped to.
1932 * @dev: drm device
1933 * @data: ioctl data blob
1934 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001935 *
1936 * While the mapping holds a reference on the contents of the object, it doesn't
1937 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001938 *
1939 * IMPORTANT:
1940 *
1941 * DRM driver writers who look a this function as an example for how to do GEM
1942 * mmap support, please don't implement mmap support like here. The modern way
1943 * to implement DRM mmap support is with an mmap offset ioctl (like
1944 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1945 * That way debug tooling like valgrind will understand what's going on, hiding
1946 * the mmap call in a driver private ioctl will break that. The i915 driver only
1947 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001948 */
1949int
1950i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001951 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001952{
1953 struct drm_i915_gem_mmap *args = data;
1954 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001955 unsigned long addr;
1956
Akash Goel1816f922015-01-02 16:29:30 +05301957 if (args->flags & ~(I915_MMAP_WC))
1958 return -EINVAL;
1959
Borislav Petkov568a58e2016-03-29 17:42:01 +02001960 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301961 return -ENODEV;
1962
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001963 obj = drm_gem_object_lookup(file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001964 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001965 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001966
Daniel Vetter1286ff72012-05-10 15:25:09 +02001967 /* prime objects have no backing filp to GEM mmap
1968 * pages from.
1969 */
1970 if (!obj->filp) {
1971 drm_gem_object_unreference_unlocked(obj);
1972 return -EINVAL;
1973 }
1974
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001975 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001976 PROT_READ | PROT_WRITE, MAP_SHARED,
1977 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301978 if (args->flags & I915_MMAP_WC) {
1979 struct mm_struct *mm = current->mm;
1980 struct vm_area_struct *vma;
1981
Michal Hocko80a89a52016-05-23 16:26:11 -07001982 if (down_write_killable(&mm->mmap_sem)) {
1983 drm_gem_object_unreference_unlocked(obj);
1984 return -EINTR;
1985 }
Akash Goel1816f922015-01-02 16:29:30 +05301986 vma = find_vma(mm, addr);
1987 if (vma)
1988 vma->vm_page_prot =
1989 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1990 else
1991 addr = -ENOMEM;
1992 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001993
1994 /* This may race, but that's ok, it only gets set */
1995 WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301996 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001997 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001998 if (IS_ERR((void *)addr))
1999 return addr;
2000
2001 args->addr_ptr = (uint64_t) addr;
2002
2003 return 0;
2004}
2005
Jesse Barnesde151cf2008-11-12 10:03:55 -08002006/**
2007 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07002008 * @vma: VMA in question
2009 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08002010 *
2011 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
2012 * from userspace. The fault handler takes care of binding the object to
2013 * the GTT (if needed), allocating and programming a fence register (again,
2014 * only if needed based on whether the old reg is still valid or the object
2015 * is tiled) and inserting a new PTE into the faulting process.
2016 *
2017 * Note that the faulting process may involve evicting existing objects
2018 * from the GTT and/or fence registers to make room. So performance may
2019 * suffer if the GTT working set is large or there are few fence registers
2020 * left.
2021 */
2022int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
2023{
Chris Wilson05394f32010-11-08 19:18:58 +00002024 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
2025 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002026 struct drm_i915_private *dev_priv = to_i915(dev);
2027 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002028 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002029 pgoff_t page_offset;
2030 unsigned long pfn;
2031 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002032 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033
Paulo Zanonif65c9162013-11-27 18:20:34 -02002034 intel_runtime_pm_get(dev_priv);
2035
Jesse Barnesde151cf2008-11-12 10:03:55 -08002036 /* We don't use vmf->pgoff since that has the fake offset */
2037 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
2038 PAGE_SHIFT;
2039
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002040 ret = i915_mutex_lock_interruptible(dev);
2041 if (ret)
2042 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002043
Chris Wilsondb53a302011-02-03 11:57:46 +00002044 trace_i915_gem_object_fault(obj, page_offset, true, write);
2045
Chris Wilson6e4930f2014-02-07 18:37:06 -02002046 /* Try to flush the object off the GPU first without holding the lock.
2047 * Upon reacquiring the lock, we will perform our sanity checks and then
2048 * repeat the flush holding the lock in the normal manner to catch cases
2049 * where we are gazumped.
2050 */
2051 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
2052 if (ret)
2053 goto unlock;
2054
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002055 /* Access to snoopable pages through the GTT is incoherent. */
2056 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01002057 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002058 goto unlock;
2059 }
2060
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002061 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002062 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002063 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002064 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002065
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002066 memset(&view, 0, sizeof(view));
2067 view.type = I915_GGTT_VIEW_PARTIAL;
2068 view.params.partial.offset = rounddown(page_offset, chunk_size);
2069 view.params.partial.size =
2070 min_t(unsigned int,
2071 chunk_size,
2072 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
2073 view.params.partial.offset);
2074 }
2075
2076 /* Now pin it into the GTT if needed */
2077 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002078 if (ret)
2079 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002080
Chris Wilsonc9839302012-11-20 10:45:17 +00002081 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2082 if (ret)
2083 goto unpin;
2084
2085 ret = i915_gem_object_get_fence(obj);
2086 if (ret)
2087 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01002088
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002089 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002090 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002091 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002092 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002093
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002094 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
2095 /* Overriding existing pages in partial view does not cause
2096 * us any trouble as TLBs are still valid because the fault
2097 * is due to userspace losing part of the mapping or never
2098 * having accessed it before (at this partials' range).
2099 */
2100 unsigned long base = vma->vm_start +
2101 (view.params.partial.offset << PAGE_SHIFT);
2102 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002103
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002104 for (i = 0; i < view.params.partial.size; i++) {
2105 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002106 if (ret)
2107 break;
2108 }
2109
2110 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002111 } else {
2112 if (!obj->fault_mappable) {
2113 unsigned long size = min_t(unsigned long,
2114 vma->vm_end - vma->vm_start,
2115 obj->base.size);
2116 int i;
2117
2118 for (i = 0; i < size >> PAGE_SHIFT; i++) {
2119 ret = vm_insert_pfn(vma,
2120 (unsigned long)vma->vm_start + i * PAGE_SIZE,
2121 pfn + i);
2122 if (ret)
2123 break;
2124 }
2125
2126 obj->fault_mappable = true;
2127 } else
2128 ret = vm_insert_pfn(vma,
2129 (unsigned long)vmf->virtual_address,
2130 pfn + page_offset);
2131 }
Chris Wilsonc9839302012-11-20 10:45:17 +00002132unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002133 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01002134unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002135 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002136out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002137 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002138 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02002139 /*
2140 * We eat errors when the gpu is terminally wedged to avoid
2141 * userspace unduly crashing (gl has no provisions for mmaps to
2142 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2143 * and so needs to be reported.
2144 */
2145 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02002146 ret = VM_FAULT_SIGBUS;
2147 break;
2148 }
Chris Wilson045e7692010-11-07 09:18:22 +00002149 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002150 /*
2151 * EAGAIN means the gpu is hung and we'll wait for the error
2152 * handler to reset everything when re-faulting in
2153 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002154 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002155 case 0:
2156 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002157 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002158 case -EBUSY:
2159 /*
2160 * EBUSY is ok: this just means that another thread
2161 * already did the job.
2162 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002163 ret = VM_FAULT_NOPAGE;
2164 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002165 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002166 ret = VM_FAULT_OOM;
2167 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002168 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002169 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002170 ret = VM_FAULT_SIGBUS;
2171 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002172 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002173 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002174 ret = VM_FAULT_SIGBUS;
2175 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002176 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002177
2178 intel_runtime_pm_put(dev_priv);
2179 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002180}
2181
2182/**
Chris Wilson901782b2009-07-10 08:18:50 +01002183 * i915_gem_release_mmap - remove physical page mappings
2184 * @obj: obj in question
2185 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002186 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002187 * relinquish ownership of the pages back to the system.
2188 *
2189 * It is vital that we remove the page mapping if we have mapped a tiled
2190 * object through the GTT and then lose the fence register due to
2191 * resource pressure. Similarly if the object has been moved out of the
2192 * aperture, than pages mapped into userspace must be revoked. Removing the
2193 * mapping will then trigger a page fault on the next user access, allowing
2194 * fixup by i915_gem_fault().
2195 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002196void
Chris Wilson05394f32010-11-08 19:18:58 +00002197i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002198{
Chris Wilson349f2cc2016-04-13 17:35:12 +01002199 /* Serialisation between user GTT access and our code depends upon
2200 * revoking the CPU's PTE whilst the mutex is held. The next user
2201 * pagefault then has to wait until we release the mutex.
2202 */
2203 lockdep_assert_held(&obj->base.dev->struct_mutex);
2204
Chris Wilson6299f992010-11-24 12:23:44 +00002205 if (!obj->fault_mappable)
2206 return;
Chris Wilson901782b2009-07-10 08:18:50 +01002207
David Herrmann6796cb12014-01-03 14:24:19 +01002208 drm_vma_node_unmap(&obj->base.vma_node,
2209 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002210
2211 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2212 * memory transactions from userspace before we return. The TLB
2213 * flushing implied above by changing the PTE above *should* be
2214 * sufficient, an extra barrier here just provides us with a bit
2215 * of paranoid documentation about our requirement to serialise
2216 * memory writes before touching registers / GSM.
2217 */
2218 wmb();
2219
Chris Wilson6299f992010-11-24 12:23:44 +00002220 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01002221}
2222
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002223void
2224i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
2225{
2226 struct drm_i915_gem_object *obj;
2227
2228 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
2229 i915_gem_release_mmap(obj);
2230}
2231
Imre Deak0fa87792013-01-07 21:47:35 +02002232uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07002233i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002234{
Chris Wilsone28f8712011-07-18 13:11:49 -07002235 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002236
2237 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002238 tiling_mode == I915_TILING_NONE)
2239 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002240
2241 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002242 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07002243 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002244 else
Chris Wilsone28f8712011-07-18 13:11:49 -07002245 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002246
Chris Wilsone28f8712011-07-18 13:11:49 -07002247 while (gtt_size < size)
2248 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002249
Chris Wilsone28f8712011-07-18 13:11:49 -07002250 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002251}
2252
Jesse Barnesde151cf2008-11-12 10:03:55 -08002253/**
2254 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002255 * @dev: drm device
2256 * @size: object size
2257 * @tiling_mode: tiling mode
2258 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002259 *
2260 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002261 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002262 */
Imre Deakd8651102013-01-07 21:47:33 +02002263uint32_t
2264i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2265 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002266{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002267 /*
2268 * Minimum alignment is 4k (GTT page size), but might be greater
2269 * if a fence register is needed for the object.
2270 */
Imre Deakd8651102013-01-07 21:47:33 +02002271 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002272 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273 return 4096;
2274
2275 /*
2276 * Previous chips need to be aligned to the size of the smallest
2277 * fence register that can contain the object.
2278 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002279 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002280}
2281
Chris Wilsond8cb5082012-08-11 15:41:03 +01002282static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2283{
2284 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2285 int ret;
2286
Daniel Vetterda494d72012-12-20 15:11:16 +01002287 dev_priv->mm.shrinker_no_lock_stealing = true;
2288
Chris Wilsond8cb5082012-08-11 15:41:03 +01002289 ret = drm_gem_create_mmap_offset(&obj->base);
2290 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002291 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002292
2293 /* Badly fragmented mmap space? The only way we can recover
2294 * space is by destroying unwanted objects. We can't randomly release
2295 * mmap_offsets as userspace expects them to be persistent for the
2296 * lifetime of the objects. The closest we can is to release the
2297 * offsets on purgeable objects by truncating it and marking it purged,
2298 * which prevents userspace from ever using that object again.
2299 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002300 i915_gem_shrink(dev_priv,
2301 obj->base.size >> PAGE_SHIFT,
2302 I915_SHRINK_BOUND |
2303 I915_SHRINK_UNBOUND |
2304 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002305 ret = drm_gem_create_mmap_offset(&obj->base);
2306 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002307 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002308
2309 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002310 ret = drm_gem_create_mmap_offset(&obj->base);
2311out:
2312 dev_priv->mm.shrinker_no_lock_stealing = false;
2313
2314 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002315}
2316
2317static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2318{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002319 drm_gem_free_mmap_offset(&obj->base);
2320}
2321
Dave Airlieda6b51d2014-12-24 13:11:17 +10002322int
Dave Airlieff72145b2011-02-07 12:16:14 +10002323i915_gem_mmap_gtt(struct drm_file *file,
2324 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002325 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002326 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002327{
Chris Wilson05394f32010-11-08 19:18:58 +00002328 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002329 int ret;
2330
Chris Wilson76c1dec2010-09-25 11:22:51 +01002331 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002332 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002333 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002334
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01002335 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002336 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002337 ret = -ENOENT;
2338 goto unlock;
2339 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002340
Chris Wilson05394f32010-11-08 19:18:58 +00002341 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002342 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002343 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002344 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002345 }
2346
Chris Wilsond8cb5082012-08-11 15:41:03 +01002347 ret = i915_gem_object_create_mmap_offset(obj);
2348 if (ret)
2349 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002350
David Herrmann0de23972013-07-24 21:07:52 +02002351 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002352
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002353out:
Chris Wilson05394f32010-11-08 19:18:58 +00002354 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002355unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002356 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002357 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358}
2359
Dave Airlieff72145b2011-02-07 12:16:14 +10002360/**
2361 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2362 * @dev: DRM device
2363 * @data: GTT mapping ioctl data
2364 * @file: GEM object info
2365 *
2366 * Simply returns the fake offset to userspace so it can mmap it.
2367 * The mmap call will end up in drm_gem_mmap(), which will set things
2368 * up so we can get faults in the handler above.
2369 *
2370 * The fault handler will take care of binding the object into the GTT
2371 * (since it may have been evicted to make room for something), allocating
2372 * a fence register, and mapping the appropriate aperture address into
2373 * userspace.
2374 */
2375int
2376i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2377 struct drm_file *file)
2378{
2379 struct drm_i915_gem_mmap_gtt *args = data;
2380
Dave Airlieda6b51d2014-12-24 13:11:17 +10002381 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002382}
2383
Daniel Vetter225067e2012-08-20 10:23:20 +02002384/* Immediately discard the backing storage */
2385static void
2386i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002387{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002388 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002389
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002390 if (obj->base.filp == NULL)
2391 return;
2392
Daniel Vetter225067e2012-08-20 10:23:20 +02002393 /* Our goal here is to return as much of the memory as
2394 * is possible back to the system as we are called from OOM.
2395 * To do this we must instruct the shmfs to drop all of its
2396 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002397 */
Chris Wilson55372522014-03-25 13:23:06 +00002398 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002399 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002400}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002401
Chris Wilson55372522014-03-25 13:23:06 +00002402/* Try to discard unwanted pages */
2403static void
2404i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002405{
Chris Wilson55372522014-03-25 13:23:06 +00002406 struct address_space *mapping;
2407
2408 switch (obj->madv) {
2409 case I915_MADV_DONTNEED:
2410 i915_gem_object_truncate(obj);
2411 case __I915_MADV_PURGED:
2412 return;
2413 }
2414
2415 if (obj->base.filp == NULL)
2416 return;
2417
2418 mapping = file_inode(obj->base.filp)->i_mapping,
2419 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002420}
2421
Chris Wilson5cdf5882010-09-27 15:51:07 +01002422static void
Chris Wilson05394f32010-11-08 19:18:58 +00002423i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002424{
Dave Gordon85d12252016-05-20 11:54:06 +01002425 struct sgt_iter sgt_iter;
2426 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002427 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002428
Chris Wilson05394f32010-11-08 19:18:58 +00002429 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002430
Chris Wilson6c085a72012-08-20 11:40:46 +02002431 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002432 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002433 /* In the event of a disaster, abandon all caches and
2434 * hope for the best.
2435 */
Chris Wilson2c225692013-08-09 12:26:45 +01002436 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002437 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2438 }
2439
Imre Deake2273302015-07-09 12:59:05 +03002440 i915_gem_gtt_finish_object(obj);
2441
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002442 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002443 i915_gem_object_save_bit_17_swizzle(obj);
2444
Chris Wilson05394f32010-11-08 19:18:58 +00002445 if (obj->madv == I915_MADV_DONTNEED)
2446 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002447
Dave Gordon85d12252016-05-20 11:54:06 +01002448 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002449 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002450 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002451
Chris Wilson05394f32010-11-08 19:18:58 +00002452 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002453 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002454
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002455 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002456 }
Chris Wilson05394f32010-11-08 19:18:58 +00002457 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002458
Chris Wilson9da3da62012-06-01 15:20:22 +01002459 sg_free_table(obj->pages);
2460 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002461}
2462
Chris Wilsondd624af2013-01-15 12:39:35 +00002463int
Chris Wilson37e680a2012-06-07 15:38:42 +01002464i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2465{
2466 const struct drm_i915_gem_object_ops *ops = obj->ops;
2467
Chris Wilson2f745ad2012-09-04 21:02:58 +01002468 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002469 return 0;
2470
Chris Wilsona5570172012-09-04 21:02:54 +01002471 if (obj->pages_pin_count)
2472 return -EBUSY;
2473
Ben Widawsky98438772013-07-31 17:00:12 -07002474 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002475
Chris Wilsona2165e32012-12-03 11:49:00 +00002476 /* ->put_pages might need to allocate memory for the bit17 swizzle
2477 * array, hence protect them from being reaped by removing them from gtt
2478 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002479 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002480
Chris Wilson0a798eb2016-04-08 12:11:11 +01002481 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002482 if (is_vmalloc_addr(obj->mapping))
2483 vunmap(obj->mapping);
2484 else
2485 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002486 obj->mapping = NULL;
2487 }
2488
Chris Wilson37e680a2012-06-07 15:38:42 +01002489 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002490 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002491
Chris Wilson55372522014-03-25 13:23:06 +00002492 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002493
2494 return 0;
2495}
2496
Chris Wilson37e680a2012-06-07 15:38:42 +01002497static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002498i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002499{
Chris Wilson6c085a72012-08-20 11:40:46 +02002500 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002501 int page_count, i;
2502 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002503 struct sg_table *st;
2504 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002505 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002506 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002507 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002508 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002509 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002510
Chris Wilson6c085a72012-08-20 11:40:46 +02002511 /* Assert that the object is not currently in any GPU domain. As it
2512 * wasn't in the GTT, there shouldn't be any way it could have been in
2513 * a GPU cache
2514 */
2515 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2516 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2517
Chris Wilson9da3da62012-06-01 15:20:22 +01002518 st = kmalloc(sizeof(*st), GFP_KERNEL);
2519 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002520 return -ENOMEM;
2521
Chris Wilson9da3da62012-06-01 15:20:22 +01002522 page_count = obj->base.size / PAGE_SIZE;
2523 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002524 kfree(st);
2525 return -ENOMEM;
2526 }
2527
2528 /* Get the list of pages out of our struct file. They'll be pinned
2529 * at this point until we release them.
2530 *
2531 * Fail silently without starting the shrinker
2532 */
Al Viro496ad9a2013-01-23 17:07:38 -05002533 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002534 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002535 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002536 sg = st->sgl;
2537 st->nents = 0;
2538 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002539 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2540 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002541 i915_gem_shrink(dev_priv,
2542 page_count,
2543 I915_SHRINK_BOUND |
2544 I915_SHRINK_UNBOUND |
2545 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002546 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2547 }
2548 if (IS_ERR(page)) {
2549 /* We've tried hard to allocate the memory by reaping
2550 * our own buffer, now let the real VM do its job and
2551 * go down in flames if truly OOM.
2552 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002553 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002554 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002555 if (IS_ERR(page)) {
2556 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002557 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002558 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002559 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002560#ifdef CONFIG_SWIOTLB
2561 if (swiotlb_nr_tbl()) {
2562 st->nents++;
2563 sg_set_page(sg, page, PAGE_SIZE, 0);
2564 sg = sg_next(sg);
2565 continue;
2566 }
2567#endif
Imre Deak90797e62013-02-18 19:28:03 +02002568 if (!i || page_to_pfn(page) != last_pfn + 1) {
2569 if (i)
2570 sg = sg_next(sg);
2571 st->nents++;
2572 sg_set_page(sg, page, PAGE_SIZE, 0);
2573 } else {
2574 sg->length += PAGE_SIZE;
2575 }
2576 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002577
2578 /* Check that the i965g/gm workaround works. */
2579 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002580 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002581#ifdef CONFIG_SWIOTLB
2582 if (!swiotlb_nr_tbl())
2583#endif
2584 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002585 obj->pages = st;
2586
Imre Deake2273302015-07-09 12:59:05 +03002587 ret = i915_gem_gtt_prepare_object(obj);
2588 if (ret)
2589 goto err_pages;
2590
Eric Anholt673a3942008-07-30 12:06:12 -07002591 if (i915_gem_object_needs_bit17_swizzle(obj))
2592 i915_gem_object_do_bit_17_swizzle(obj);
2593
Daniel Vetter656bfa32014-11-20 09:26:30 +01002594 if (obj->tiling_mode != I915_TILING_NONE &&
2595 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2596 i915_gem_object_pin_pages(obj);
2597
Eric Anholt673a3942008-07-30 12:06:12 -07002598 return 0;
2599
2600err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002601 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002602 for_each_sgt_page(page, sgt_iter, st)
2603 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002604 sg_free_table(st);
2605 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002606
2607 /* shmemfs first checks if there is enough memory to allocate the page
2608 * and reports ENOSPC should there be insufficient, along with the usual
2609 * ENOMEM for a genuine allocation failure.
2610 *
2611 * We use ENOSPC in our driver to mean that we have run out of aperture
2612 * space and so want to translate the error from shmemfs back to our
2613 * usual understanding of ENOMEM.
2614 */
Imre Deake2273302015-07-09 12:59:05 +03002615 if (ret == -ENOSPC)
2616 ret = -ENOMEM;
2617
2618 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002619}
2620
Chris Wilson37e680a2012-06-07 15:38:42 +01002621/* Ensure that the associated pages are gathered from the backing storage
2622 * and pinned into our object. i915_gem_object_get_pages() may be called
2623 * multiple times before they are released by a single call to
2624 * i915_gem_object_put_pages() - once the pages are no longer referenced
2625 * either as a result of memory pressure (reaping pages under the shrinker)
2626 * or as the object is itself released.
2627 */
2628int
2629i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2630{
2631 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2632 const struct drm_i915_gem_object_ops *ops = obj->ops;
2633 int ret;
2634
Chris Wilson2f745ad2012-09-04 21:02:58 +01002635 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002636 return 0;
2637
Chris Wilson43e28f02013-01-08 10:53:09 +00002638 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002639 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002640 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002641 }
2642
Chris Wilsona5570172012-09-04 21:02:54 +01002643 BUG_ON(obj->pages_pin_count);
2644
Chris Wilson37e680a2012-06-07 15:38:42 +01002645 ret = ops->get_pages(obj);
2646 if (ret)
2647 return ret;
2648
Ben Widawsky35c20a62013-05-31 11:28:48 -07002649 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002650
2651 obj->get_page.sg = obj->pages->sgl;
2652 obj->get_page.last = 0;
2653
Chris Wilson37e680a2012-06-07 15:38:42 +01002654 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002655}
2656
Dave Gordondd6034c2016-05-20 11:54:04 +01002657/* The 'mapping' part of i915_gem_object_pin_map() below */
2658static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2659{
2660 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2661 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002662 struct sgt_iter sgt_iter;
2663 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002664 struct page *stack_pages[32];
2665 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002666 unsigned long i = 0;
2667 void *addr;
2668
2669 /* A single page can always be kmapped */
2670 if (n_pages == 1)
2671 return kmap(sg_page(sgt->sgl));
2672
Dave Gordonb338fa42016-05-20 11:54:05 +01002673 if (n_pages > ARRAY_SIZE(stack_pages)) {
2674 /* Too big for stack -- allocate temporary array instead */
2675 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2676 if (!pages)
2677 return NULL;
2678 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002679
Dave Gordon85d12252016-05-20 11:54:06 +01002680 for_each_sgt_page(page, sgt_iter, sgt)
2681 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002682
2683 /* Check that we have the expected number of pages */
2684 GEM_BUG_ON(i != n_pages);
2685
2686 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2687
Dave Gordonb338fa42016-05-20 11:54:05 +01002688 if (pages != stack_pages)
2689 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002690
2691 return addr;
2692}
2693
2694/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002695void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2696{
2697 int ret;
2698
2699 lockdep_assert_held(&obj->base.dev->struct_mutex);
2700
2701 ret = i915_gem_object_get_pages(obj);
2702 if (ret)
2703 return ERR_PTR(ret);
2704
2705 i915_gem_object_pin_pages(obj);
2706
Dave Gordondd6034c2016-05-20 11:54:04 +01002707 if (!obj->mapping) {
2708 obj->mapping = i915_gem_object_map(obj);
2709 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002710 i915_gem_object_unpin_pages(obj);
2711 return ERR_PTR(-ENOMEM);
2712 }
2713 }
2714
2715 return obj->mapping;
2716}
2717
Ben Widawskye2d05a82013-09-24 09:57:58 -07002718void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002719 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002720{
Chris Wilsonb4716182015-04-27 13:41:17 +01002721 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002722 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002723
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002724 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002725
2726 /* Add a reference if we're newly entering the active list. */
2727 if (obj->active == 0)
2728 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002729 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002730
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002731 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002732 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002733
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002734 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002735}
2736
Chris Wilsoncaea7472010-11-12 13:53:37 +00002737static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002738i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2739{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002740 GEM_BUG_ON(obj->last_write_req == NULL);
2741 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002742
2743 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002744 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002745}
2746
2747static void
2748i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002749{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002750 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002751
Chris Wilsond501b1d2016-04-13 17:35:02 +01002752 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2753 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002754
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002755 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002756 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2757
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002758 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002759 i915_gem_object_retire__write(obj);
2760
2761 obj->active &= ~(1 << ring);
2762 if (obj->active)
2763 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002764
Chris Wilson6c246952015-07-27 10:26:26 +01002765 /* Bump our place on the bound list to keep it roughly in LRU order
2766 * so that we don't steal from recently used but inactive objects
2767 * (unless we are forced to ofc!)
2768 */
2769 list_move_tail(&obj->global_list,
2770 &to_i915(obj->base.dev)->mm.bound_list);
2771
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002772 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2773 if (!list_empty(&vma->vm_link))
2774 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002775 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002776
John Harrison97b2a6a2014-11-24 18:49:26 +00002777 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002778 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002779}
2780
Chris Wilson9d7730912012-11-27 16:22:52 +00002781static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002782i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002783{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002784 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002785 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002786
Chris Wilson107f27a52012-12-10 13:56:17 +02002787 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002788 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002789 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002790 if (ret)
2791 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002792 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002793 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002794
2795 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002796 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002797 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002798
Chris Wilson9d7730912012-11-27 16:22:52 +00002799 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002800}
2801
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002802int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2803{
2804 struct drm_i915_private *dev_priv = dev->dev_private;
2805 int ret;
2806
2807 if (seqno == 0)
2808 return -EINVAL;
2809
2810 /* HWS page needs to be set less than what we
2811 * will inject to ring
2812 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002813 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002814 if (ret)
2815 return ret;
2816
2817 /* Carefully set the last_seqno value so that wrap
2818 * detection still works
2819 */
2820 dev_priv->next_seqno = seqno;
2821 dev_priv->last_seqno = seqno - 1;
2822 if (dev_priv->last_seqno == 0)
2823 dev_priv->last_seqno--;
2824
2825 return 0;
2826}
2827
Chris Wilson9d7730912012-11-27 16:22:52 +00002828int
Chris Wilsonc0336662016-05-06 15:40:21 +01002829i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002830{
Chris Wilson9d7730912012-11-27 16:22:52 +00002831 /* reserve 0 for non-seqno */
2832 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002833 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002834 if (ret)
2835 return ret;
2836
2837 dev_priv->next_seqno = 1;
2838 }
2839
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002840 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002841 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002842}
2843
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002844/*
2845 * NB: This function is not allowed to fail. Doing so would mean the the
2846 * request is not being tracked for completion but the work itself is
2847 * going to happen on the hardware. This would be a Bad Thing(tm).
2848 */
John Harrison75289872015-05-29 17:43:49 +01002849void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002850 struct drm_i915_gem_object *obj,
2851 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002852{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002853 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002854 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002855 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002856 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002857 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002858 int ret;
2859
Oscar Mateo48e29f52014-07-24 17:04:29 +01002860 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002861 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002862
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002863 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002864 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002865 ringbuf = request->ringbuf;
2866
John Harrison29b1b412015-06-18 13:10:09 +01002867 /*
2868 * To ensure that this call will not fail, space for its emissions
2869 * should already have been reserved in the ring buffer. Let the ring
2870 * know that it is time to use that space up.
2871 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002872 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002873 reserved_tail = request->reserved_space;
2874 request->reserved_space = 0;
2875
Daniel Vettercc889e02012-06-13 20:45:19 +02002876 /*
2877 * Emit any outstanding flushes - execbuf can fail to emit the flush
2878 * after having emitted the batchbuffer command. Hence we need to fix
2879 * things up similar to emitting the lazy request. The difference here
2880 * is that the flush _must_ happen before the next request, no matter
2881 * what.
2882 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002883 if (flush_caches) {
2884 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002885 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002886 else
John Harrison4866d722015-05-29 17:43:55 +01002887 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002888 /* Not allowed to fail! */
2889 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2890 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002891
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002892 trace_i915_gem_request_add(request);
2893
2894 request->head = request_start;
2895
2896 /* Whilst this request exists, batch_obj will be on the
2897 * active_list, and so will hold the active reference. Only when this
2898 * request is retired will the the batch_obj be moved onto the
2899 * inactive_list and lose its active reference. Hence we do not need
2900 * to explicitly hold another reference here.
2901 */
2902 request->batch_obj = obj;
2903
2904 /* Seal the request and mark it as pending execution. Note that
2905 * we may inspect this state, without holding any locks, during
2906 * hangcheck. Hence we apply the barrier to ensure that we do not
2907 * see a more recent value in the hws than we are tracking.
2908 */
2909 request->emitted_jiffies = jiffies;
2910 request->previous_seqno = engine->last_submitted_seqno;
2911 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2912 list_add_tail(&request->list, &engine->request_list);
2913
Chris Wilsona71d8d92012-02-15 11:25:36 +00002914 /* Record the position of the start of the request so that
2915 * should we detect the updated seqno part-way through the
2916 * GPU processing the request, we never over-estimate the
2917 * position of the head.
2918 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002919 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002920
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002921 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002922 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002923 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002924 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002925
2926 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002927 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002928 /* Not allowed to fail! */
2929 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002930
Daniel Vetter87255482014-11-19 20:36:48 +01002931 queue_delayed_work(dev_priv->wq,
2932 &dev_priv->mm.retire_work,
2933 round_jiffies_up_relative(HZ));
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01002934 intel_mark_busy(dev_priv);
Daniel Vettercc889e02012-06-13 20:45:19 +02002935
John Harrison29b1b412015-06-18 13:10:09 +01002936 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002937 ret = intel_ring_get_tail(ringbuf) - request_start;
2938 if (ret < 0)
2939 ret += ringbuf->size;
2940 WARN_ONCE(ret > reserved_tail,
2941 "Not enough space reserved (%d bytes) "
2942 "for adding the request (%d bytes)\n",
2943 reserved_tail, ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002944}
2945
Mika Kuoppala939fd762014-01-30 19:04:44 +02002946static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002947 const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002948{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002949 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002950
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002951 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2952
2953 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002954 return true;
2955
Chris Wilson676fa572014-12-24 08:13:39 -08002956 if (ctx->hang_stats.ban_period_seconds &&
2957 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002958 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002959 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002960 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002961 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2962 if (i915_stop_ring_allow_warn(dev_priv))
2963 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002964 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002965 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002966 }
2967
2968 return false;
2969}
2970
Mika Kuoppala939fd762014-01-30 19:04:44 +02002971static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002972 struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002973 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002974{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002975 struct i915_ctx_hang_stats *hs;
2976
2977 if (WARN_ON(!ctx))
2978 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002979
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002980 hs = &ctx->hang_stats;
2981
2982 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002983 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002984 hs->batch_active++;
2985 hs->guilty_ts = get_seconds();
2986 } else {
2987 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002988 }
2989}
2990
John Harrisonabfe2622014-11-24 18:49:24 +00002991void i915_gem_request_free(struct kref *req_ref)
2992{
2993 struct drm_i915_gem_request *req = container_of(req_ref,
2994 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002995 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002996}
2997
Dave Gordon26827082016-01-19 19:02:53 +00002998static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002999__i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01003000 struct i915_gem_context *ctx,
Dave Gordon26827082016-01-19 19:02:53 +00003001 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00003002{
Chris Wilsonc0336662016-05-06 15:40:21 +01003003 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01003004 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02003005 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00003006 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00003007
John Harrison217e46b2015-05-29 17:43:29 +01003008 if (!req_out)
3009 return -EINVAL;
3010
John Harrisonbccca492015-05-29 17:44:11 +01003011 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00003012
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003013 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
3014 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
3015 * and restart.
3016 */
3017 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01003018 if (ret)
3019 return ret;
3020
Daniel Vettereed29a52015-05-21 14:21:25 +02003021 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
3022 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00003023 return -ENOMEM;
3024
Chris Wilsonc0336662016-05-06 15:40:21 +01003025 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003026 if (ret)
3027 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00003028
John Harrison40e895c2015-05-29 17:43:26 +01003029 kref_init(&req->ref);
3030 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003031 req->engine = engine;
John Harrison40e895c2015-05-29 17:43:26 +01003032 req->ctx = ctx;
3033 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00003034
John Harrison29b1b412015-06-18 13:10:09 +01003035 /*
3036 * Reserve space in the ring buffer for all the commands required to
3037 * eventually emit this request. This is to guarantee that the
3038 * i915_add_request() call can't fail. Note that the reserve may need
3039 * to be redone if the request is not actually submitted straight
3040 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01003041 */
Chris Wilson0251a962016-04-28 09:56:47 +01003042 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01003043
3044 if (i915.enable_execlists)
3045 ret = intel_logical_ring_alloc_request_extras(req);
3046 else
3047 ret = intel_ring_alloc_request_extras(req);
3048 if (ret)
3049 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01003050
John Harrisonbccca492015-05-29 17:44:11 +01003051 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00003052 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003053
Chris Wilsonbfa01202016-04-28 09:56:48 +01003054err_ctx:
3055 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003056err:
3057 kmem_cache_free(dev_priv->requests, req);
3058 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003059}
3060
Dave Gordon26827082016-01-19 19:02:53 +00003061/**
3062 * i915_gem_request_alloc - allocate a request structure
3063 *
3064 * @engine: engine that we wish to issue the request on.
3065 * @ctx: context that the request will be associated with.
3066 * This can be NULL if the request is not directly related to
3067 * any specific user context, in which case this function will
3068 * choose an appropriate context to use.
3069 *
3070 * Returns a pointer to the allocated request if successful,
3071 * or an error code if not.
3072 */
3073struct drm_i915_gem_request *
3074i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01003075 struct i915_gem_context *ctx)
Dave Gordon26827082016-01-19 19:02:53 +00003076{
3077 struct drm_i915_gem_request *req;
3078 int err;
3079
3080 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01003081 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00003082 err = __i915_gem_request_alloc(engine, ctx, &req);
3083 return err ? ERR_PTR(err) : req;
3084}
3085
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003086struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003087i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01003088{
Chris Wilson4db080f2013-12-04 11:37:09 +00003089 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003090
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003091 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00003092 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00003093 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003094
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003095 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00003096 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003097
3098 return NULL;
3099}
3100
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003101static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003102 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003103{
3104 struct drm_i915_gem_request *request;
3105 bool ring_hung;
3106
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003107 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003108
3109 if (request == NULL)
3110 return;
3111
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003112 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003113
Mika Kuoppala939fd762014-01-30 19:04:44 +02003114 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003115
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003116 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02003117 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00003118}
3119
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003120static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003121 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00003122{
Chris Wilson608c1a52015-09-03 13:01:40 +01003123 struct intel_ringbuffer *buffer;
3124
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003125 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00003126 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003127
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003128 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00003129 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003130 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07003131
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003132 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07003133 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003134
3135 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003136 * Clear the execlists queue up before freeing the requests, as those
3137 * are the ones that keep the context and ringbuffer backing objects
3138 * pinned in place.
3139 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003140
Tomas Elf7de16912015-10-19 16:32:32 +01003141 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003142 /* Ensure irq handler finishes or is cancelled. */
3143 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02003144
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01003145 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003146 }
3147
3148 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003149 * We must free the requests after all the corresponding objects have
3150 * been moved off active lists. Which is the same order as the normal
3151 * retire_requests function does. This is important if object hold
3152 * implicit references on things like e.g. ppgtt address spaces through
3153 * the request.
3154 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003155 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003156 struct drm_i915_gem_request *request;
3157
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003158 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003159 struct drm_i915_gem_request,
3160 list);
3161
Chris Wilsonb4716182015-04-27 13:41:17 +01003162 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003163 }
Chris Wilson608c1a52015-09-03 13:01:40 +01003164
3165 /* Having flushed all requests from all queues, we know that all
3166 * ringbuffers must now be empty. However, since we do not reclaim
3167 * all space when retiring the request (to prevent HEADs colliding
3168 * with rapid ringbuffer wraparound) the amount of available space
3169 * upon reset is less than when we start. Do one more pass over
3170 * all the ringbuffers to reset last_retired_head.
3171 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003172 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01003173 buffer->last_retired_head = buffer->tail;
3174 intel_ring_update_space(buffer);
3175 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01003176
3177 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07003178}
3179
Chris Wilson069efc12010-09-30 16:53:18 +01003180void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07003181{
Chris Wilsondfaae392010-09-22 10:31:52 +01003182 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003183 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07003184
Chris Wilson4db080f2013-12-04 11:37:09 +00003185 /*
3186 * Before we free the objects from the requests, we need to inspect
3187 * them for finding the guilty party. As the requests only borrow
3188 * their reference to the objects, the inspection must be done first.
3189 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003190 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003191 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00003192
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003193 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003194 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01003195
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003196 i915_gem_context_reset(dev);
3197
Chris Wilson19b2dbd2013-06-12 10:15:12 +01003198 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003199
3200 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003201}
3202
3203/**
3204 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003205 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07003206 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01003207void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003208i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07003209{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003210 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003211
Chris Wilson832a3aa2015-03-18 18:19:22 +00003212 /* Retire requests first as we use it above for the early return.
3213 * If we retire requests last, we may use a later seqno and so clear
3214 * the requests lists without clearing the active list, leading to
3215 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00003216 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003217 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003218 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07003219
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003220 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003221 struct drm_i915_gem_request,
3222 list);
Eric Anholt673a3942008-07-30 12:06:12 -07003223
John Harrison1b5a4332014-11-24 18:49:42 +00003224 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07003225 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003226
Chris Wilsonb4716182015-04-27 13:41:17 +01003227 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003228 }
3229
Chris Wilson832a3aa2015-03-18 18:19:22 +00003230 /* Move any buffers on the active list that are no longer referenced
3231 * by the ringbuffer to the flushing/inactive lists as appropriate,
3232 * before we free the context associated with the requests.
3233 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003234 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00003235 struct drm_i915_gem_object *obj;
3236
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003237 obj = list_first_entry(&engine->active_list,
3238 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003239 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003240
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003241 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00003242 break;
3243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003244 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003245 }
3246
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003247 if (unlikely(engine->trace_irq_req &&
3248 i915_gem_request_completed(engine->trace_irq_req, true))) {
3249 engine->irq_put(engine);
3250 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01003251 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003253 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003254}
3255
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003256bool
Chris Wilsonc0336662016-05-06 15:40:21 +01003257i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003258{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003259 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003260 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003261
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003262 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003263 i915_gem_retire_requests_ring(engine);
3264 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003265 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003266 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003267 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003268 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003269 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003270 }
3271
3272 if (idle)
3273 mod_delayed_work(dev_priv->wq,
Chris Wilson05535722016-07-01 17:23:11 +01003274 &dev_priv->mm.idle_work,
3275 msecs_to_jiffies(100));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003276
3277 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003278}
3279
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003280static void
Eric Anholt673a3942008-07-30 12:06:12 -07003281i915_gem_retire_work_handler(struct work_struct *work)
3282{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003283 struct drm_i915_private *dev_priv =
3284 container_of(work, typeof(*dev_priv), mm.retire_work.work);
3285 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00003286 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07003287
Chris Wilson891b48c2010-09-29 12:26:37 +01003288 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003289 idle = false;
3290 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003291 idle = i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003292 mutex_unlock(&dev->struct_mutex);
3293 }
3294 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003295 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3296 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003297}
Chris Wilson891b48c2010-09-29 12:26:37 +01003298
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003299static void
3300i915_gem_idle_work_handler(struct work_struct *work)
3301{
3302 struct drm_i915_private *dev_priv =
3303 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003304 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003305 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003306
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003307 for_each_engine(engine, dev_priv)
3308 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003309 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003310
Daniel Vetter30ecad72015-12-09 09:29:36 +01003311 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003312 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003313 * by dev->struct_mutex. */
3314
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01003315 intel_mark_idle(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003316
3317 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003318 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003319 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003320
3321 mutex_unlock(&dev->struct_mutex);
3322 }
Eric Anholt673a3942008-07-30 12:06:12 -07003323}
3324
Ben Widawsky5816d642012-04-11 11:18:19 -07003325/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003326 * Ensures that an object will eventually get non-busy by flushing any required
3327 * write domains, emitting any outstanding lazy request and retiring and
3328 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003329 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003330 */
3331static int
3332i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3333{
John Harrisona5ac0f92015-05-29 17:44:15 +01003334 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003335
Chris Wilsonb4716182015-04-27 13:41:17 +01003336 if (!obj->active)
3337 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003338
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003339 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003340 struct drm_i915_gem_request *req;
3341
3342 req = obj->last_read_req[i];
3343 if (req == NULL)
3344 continue;
3345
Chris Wilsone6db7462016-05-13 11:57:21 +01003346 if (i915_gem_request_completed(req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003347 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003348 }
3349
3350 return 0;
3351}
3352
3353/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003354 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003355 * @dev: drm device pointer
3356 * @data: ioctl data blob
3357 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003358 *
3359 * Returns 0 if successful, else an error is returned with the remaining time in
3360 * the timeout parameter.
3361 * -ETIME: object is still busy after timeout
3362 * -ERESTARTSYS: signal interrupted the wait
3363 * -ENONENT: object doesn't exist
3364 * Also possible, but rare:
3365 * -EAGAIN: GPU wedged
3366 * -ENOMEM: damn
3367 * -ENODEV: Internal IRQ fail
3368 * -E?: The add request failed
3369 *
3370 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3371 * non-zero timeout parameter the wait ioctl will wait for the given number of
3372 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3373 * without holding struct_mutex the object may become re-busied before this
3374 * function completes. A similar but shorter * race condition exists in the busy
3375 * ioctl
3376 */
3377int
3378i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3379{
3380 struct drm_i915_gem_wait *args = data;
3381 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003382 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003383 int i, n = 0;
3384 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003385
Daniel Vetter11b5d512014-09-29 15:31:26 +02003386 if (args->flags != 0)
3387 return -EINVAL;
3388
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003389 ret = i915_mutex_lock_interruptible(dev);
3390 if (ret)
3391 return ret;
3392
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003393 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003394 if (&obj->base == NULL) {
3395 mutex_unlock(&dev->struct_mutex);
3396 return -ENOENT;
3397 }
3398
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003399 /* Need to make sure the object gets inactive eventually. */
3400 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003401 if (ret)
3402 goto out;
3403
Chris Wilsonb4716182015-04-27 13:41:17 +01003404 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003405 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003406
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003407 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003408 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003409 */
Chris Wilson762e4582015-03-04 18:09:26 +00003410 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003411 ret = -ETIME;
3412 goto out;
3413 }
3414
3415 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003416
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003417 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003418 if (obj->last_read_req[i] == NULL)
3419 continue;
3420
3421 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3422 }
3423
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003424 mutex_unlock(&dev->struct_mutex);
3425
Chris Wilsonb4716182015-04-27 13:41:17 +01003426 for (i = 0; i < n; i++) {
3427 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003428 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003429 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003430 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003431 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003432 }
John Harrisonff865882014-11-24 18:49:28 +00003433 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003434
3435out:
3436 drm_gem_object_unreference(&obj->base);
3437 mutex_unlock(&dev->struct_mutex);
3438 return ret;
3439}
3440
Chris Wilsonb4716182015-04-27 13:41:17 +01003441static int
3442__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3443 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003444 struct drm_i915_gem_request *from_req,
3445 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003446{
3447 struct intel_engine_cs *from;
3448 int ret;
3449
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003450 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003451 if (to == from)
3452 return 0;
3453
John Harrison91af1272015-06-18 13:14:56 +01003454 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003455 return 0;
3456
Chris Wilsonc0336662016-05-06 15:40:21 +01003457 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003458 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003459 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003460 i915->mm.interruptible,
3461 NULL,
3462 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003463 if (ret)
3464 return ret;
3465
John Harrison91af1272015-06-18 13:14:56 +01003466 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003467 } else {
3468 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003469 u32 seqno = i915_gem_request_get_seqno(from_req);
3470
3471 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003472
3473 if (seqno <= from->semaphore.sync_seqno[idx])
3474 return 0;
3475
John Harrison91af1272015-06-18 13:14:56 +01003476 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003477 struct drm_i915_gem_request *req;
3478
3479 req = i915_gem_request_alloc(to, NULL);
3480 if (IS_ERR(req))
3481 return PTR_ERR(req);
3482
3483 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003484 }
3485
John Harrison599d9242015-05-29 17:44:04 +01003486 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3487 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003488 if (ret)
3489 return ret;
3490
3491 /* We use last_read_req because sync_to()
3492 * might have just caused seqno wrap under
3493 * the radar.
3494 */
3495 from->semaphore.sync_seqno[idx] =
3496 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3497 }
3498
3499 return 0;
3500}
3501
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003502/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003503 * i915_gem_object_sync - sync an object to a ring.
3504 *
3505 * @obj: object which may be in use on another ring.
3506 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003507 * @to_req: request we wish to use the object for. See below.
3508 * This will be allocated and returned if a request is
3509 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003510 *
3511 * This code is meant to abstract object synchronization with the GPU.
3512 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003513 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003514 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003515 * into a buffer at any time, but multiple readers. To ensure each has
3516 * a coherent view of memory, we must:
3517 *
3518 * - If there is an outstanding write request to the object, the new
3519 * request must wait for it to complete (either CPU or in hw, requests
3520 * on the same ring will be naturally ordered).
3521 *
3522 * - If we are a write request (pending_write_domain is set), the new
3523 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003524 *
John Harrison91af1272015-06-18 13:14:56 +01003525 * For CPU synchronisation (NULL to) no request is required. For syncing with
3526 * rings to_req must be non-NULL. However, a request does not have to be
3527 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3528 * request will be allocated automatically and returned through *to_req. Note
3529 * that it is not guaranteed that commands will be emitted (because the system
3530 * might already be idle). Hence there is no need to create a request that
3531 * might never have any work submitted. Note further that if a request is
3532 * returned in *to_req, it is the responsibility of the caller to submit
3533 * that request (after potentially adding more work to it).
3534 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003535 * Returns 0 if successful, else propagates up the lower layer error.
3536 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003537int
3538i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003539 struct intel_engine_cs *to,
3540 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003541{
Chris Wilsonb4716182015-04-27 13:41:17 +01003542 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003543 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003544 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003545
Chris Wilsonb4716182015-04-27 13:41:17 +01003546 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003547 return 0;
3548
Chris Wilsonb4716182015-04-27 13:41:17 +01003549 if (to == NULL)
3550 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003551
Chris Wilsonb4716182015-04-27 13:41:17 +01003552 n = 0;
3553 if (readonly) {
3554 if (obj->last_write_req)
3555 req[n++] = obj->last_write_req;
3556 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003557 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003558 if (obj->last_read_req[i])
3559 req[n++] = obj->last_read_req[i];
3560 }
3561 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003562 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003563 if (ret)
3564 return ret;
3565 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003566
Chris Wilsonb4716182015-04-27 13:41:17 +01003567 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003568}
3569
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003570static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3571{
3572 u32 old_write_domain, old_read_domains;
3573
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003574 /* Force a pagefault for domain tracking on next user access */
3575 i915_gem_release_mmap(obj);
3576
Keith Packardb97c3d92011-06-24 21:02:59 -07003577 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3578 return;
3579
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003580 old_read_domains = obj->base.read_domains;
3581 old_write_domain = obj->base.write_domain;
3582
3583 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3584 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3585
3586 trace_i915_gem_object_change_domain(obj,
3587 old_read_domains,
3588 old_write_domain);
3589}
3590
Chris Wilson8ef85612016-04-28 09:56:39 +01003591static void __i915_vma_iounmap(struct i915_vma *vma)
3592{
3593 GEM_BUG_ON(vma->pin_count);
3594
3595 if (vma->iomap == NULL)
3596 return;
3597
3598 io_mapping_unmap(vma->iomap);
3599 vma->iomap = NULL;
3600}
3601
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003602static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003603{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003604 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003605 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003606 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003607
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003608 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003609 return 0;
3610
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003611 if (!drm_mm_node_allocated(&vma->node)) {
3612 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003613 return 0;
3614 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003615
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003616 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003617 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003618
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003619 BUG_ON(obj->pages == NULL);
3620
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003621 if (wait) {
3622 ret = i915_gem_object_wait_rendering(obj, false);
3623 if (ret)
3624 return ret;
3625 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003626
Chris Wilson596c5922016-02-26 11:03:20 +00003627 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003628 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003629
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003630 /* release the fence reg _after_ flushing */
3631 ret = i915_gem_object_put_fence(obj);
3632 if (ret)
3633 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003634
3635 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003636 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003637
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003638 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003639
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003640 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003641 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003642
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003643 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003644 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003645 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3646 obj->map_and_fenceable = false;
3647 } else if (vma->ggtt_view.pages) {
3648 sg_free_table(vma->ggtt_view.pages);
3649 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003650 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003651 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003652 }
Eric Anholt673a3942008-07-30 12:06:12 -07003653
Ben Widawsky2f633152013-07-17 12:19:03 -07003654 drm_mm_remove_node(&vma->node);
3655 i915_gem_vma_destroy(vma);
3656
3657 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003658 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003659 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003660 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003661
Chris Wilson70903c32013-12-04 09:59:09 +00003662 /* And finally now the object is completely decoupled from this vma,
3663 * we can drop its hold on the backing storage and allow it to be
3664 * reaped by the shrinker.
3665 */
3666 i915_gem_object_unpin_pages(obj);
3667
Chris Wilson88241782011-01-07 17:09:48 +00003668 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003669}
3670
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003671int i915_vma_unbind(struct i915_vma *vma)
3672{
3673 return __i915_vma_unbind(vma, true);
3674}
3675
3676int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3677{
3678 return __i915_vma_unbind(vma, false);
3679}
3680
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003681int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003682{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003683 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003684 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003685
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003686 lockdep_assert_held(&dev_priv->dev->struct_mutex);
3687
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003688 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003689 if (engine->last_context == NULL)
3690 continue;
3691
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003692 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003693 if (ret)
3694 return ret;
3695 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003696
Chris Wilsonb4716182015-04-27 13:41:17 +01003697 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003698 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003699}
3700
Chris Wilson4144f9b2014-09-11 08:43:48 +01003701static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003702 unsigned long cache_level)
3703{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003704 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003705 struct drm_mm_node *other;
3706
Chris Wilson4144f9b2014-09-11 08:43:48 +01003707 /*
3708 * On some machines we have to be careful when putting differing types
3709 * of snoopable memory together to avoid the prefetcher crossing memory
3710 * domains and dying. During vm initialisation, we decide whether or not
3711 * these constraints apply and set the drm_mm.color_adjust
3712 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003713 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003714 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003715 return true;
3716
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003717 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003718 return true;
3719
3720 if (list_empty(&gtt_space->node_list))
3721 return true;
3722
3723 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3724 if (other->allocated && !other->hole_follows && other->color != cache_level)
3725 return false;
3726
3727 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3728 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3729 return false;
3730
3731 return true;
3732}
3733
Jesse Barnesde151cf2008-11-12 10:03:55 -08003734/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003735 * Finds free space in the GTT aperture and binds the object or a view of it
3736 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003737 * @obj: object to bind
3738 * @vm: address space to bind into
3739 * @ggtt_view: global gtt view if applicable
3740 * @alignment: requested alignment
3741 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003742 */
Daniel Vetter262de142014-02-14 14:01:20 +01003743static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003744i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3745 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003746 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003747 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003748 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003749{
Chris Wilson05394f32010-11-08 19:18:58 +00003750 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003751 struct drm_i915_private *dev_priv = to_i915(dev);
3752 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003753 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003754 u32 search_flag, alloc_flag;
3755 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003756 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003757 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003758 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003759
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003760 if (i915_is_ggtt(vm)) {
3761 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003762
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003763 if (WARN_ON(!ggtt_view))
3764 return ERR_PTR(-EINVAL);
3765
3766 view_size = i915_ggtt_view_size(obj, ggtt_view);
3767
3768 fence_size = i915_gem_get_gtt_size(dev,
3769 view_size,
3770 obj->tiling_mode);
3771 fence_alignment = i915_gem_get_gtt_alignment(dev,
3772 view_size,
3773 obj->tiling_mode,
3774 true);
3775 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3776 view_size,
3777 obj->tiling_mode,
3778 false);
3779 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3780 } else {
3781 fence_size = i915_gem_get_gtt_size(dev,
3782 obj->base.size,
3783 obj->tiling_mode);
3784 fence_alignment = i915_gem_get_gtt_alignment(dev,
3785 obj->base.size,
3786 obj->tiling_mode,
3787 true);
3788 unfenced_alignment =
3789 i915_gem_get_gtt_alignment(dev,
3790 obj->base.size,
3791 obj->tiling_mode,
3792 false);
3793 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3794 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003795
Michel Thierry101b5062015-10-01 13:33:57 +01003796 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3797 end = vm->total;
3798 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003799 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003800 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003801 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003802
Eric Anholt673a3942008-07-30 12:06:12 -07003803 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003804 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003805 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003806 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003807 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3808 ggtt_view ? ggtt_view->type : 0,
3809 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003810 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003811 }
3812
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003813 /* If binding the object/GGTT view requires more space than the entire
3814 * aperture has, reject it early before evicting everything in a vain
3815 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003816 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003817 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003818 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003819 ggtt_view ? ggtt_view->type : 0,
3820 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003821 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003822 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003823 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003824 }
3825
Chris Wilson37e680a2012-06-07 15:38:42 +01003826 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003827 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003828 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003829
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003830 i915_gem_object_pin_pages(obj);
3831
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003832 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3833 i915_gem_obj_lookup_or_create_vma(obj, vm);
3834
Daniel Vetter262de142014-02-14 14:01:20 +01003835 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003836 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003837
Chris Wilson506a8e82015-12-08 11:55:07 +00003838 if (flags & PIN_OFFSET_FIXED) {
3839 uint64_t offset = flags & PIN_OFFSET_MASK;
3840
3841 if (offset & (alignment - 1) || offset + size > end) {
3842 ret = -EINVAL;
3843 goto err_free_vma;
3844 }
3845 vma->node.start = offset;
3846 vma->node.size = size;
3847 vma->node.color = obj->cache_level;
3848 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3849 if (ret) {
3850 ret = i915_gem_evict_for_vma(vma);
3851 if (ret == 0)
3852 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3853 }
3854 if (ret)
3855 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003856 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003857 if (flags & PIN_HIGH) {
3858 search_flag = DRM_MM_SEARCH_BELOW;
3859 alloc_flag = DRM_MM_CREATE_TOP;
3860 } else {
3861 search_flag = DRM_MM_SEARCH_DEFAULT;
3862 alloc_flag = DRM_MM_CREATE_DEFAULT;
3863 }
Michel Thierry101b5062015-10-01 13:33:57 +01003864
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003865search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003866 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3867 size, alignment,
3868 obj->cache_level,
3869 start, end,
3870 search_flag,
3871 alloc_flag);
3872 if (ret) {
3873 ret = i915_gem_evict_something(dev, vm, size, alignment,
3874 obj->cache_level,
3875 start, end,
3876 flags);
3877 if (ret == 0)
3878 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003879
Chris Wilson506a8e82015-12-08 11:55:07 +00003880 goto err_free_vma;
3881 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003882 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003883 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003884 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003885 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003886 }
3887
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003888 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003889 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003890 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003891 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003892
Ben Widawsky35c20a62013-05-31 11:28:48 -07003893 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003894 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003895
Daniel Vetter262de142014-02-14 14:01:20 +01003896 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003897
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003898err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003899 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003900err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003901 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003902 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003903err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003904 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003905 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003906}
3907
Chris Wilson000433b2013-08-08 14:41:09 +01003908bool
Chris Wilson2c225692013-08-09 12:26:45 +01003909i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3910 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003911{
Eric Anholt673a3942008-07-30 12:06:12 -07003912 /* If we don't have a page list set up, then we're not pinned
3913 * to GPU, and we can ignore the cache flush because it'll happen
3914 * again at bind time.
3915 */
Chris Wilson05394f32010-11-08 19:18:58 +00003916 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003917 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003918
Imre Deak769ce462013-02-13 21:56:05 +02003919 /*
3920 * Stolen memory is always coherent with the GPU as it is explicitly
3921 * marked as wc by the system, or the system is cache-coherent.
3922 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003923 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003924 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003925
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003926 /* If the GPU is snooping the contents of the CPU cache,
3927 * we do not need to manually clear the CPU cache lines. However,
3928 * the caches are only snooped when the render cache is
3929 * flushed/invalidated. As we always have to emit invalidations
3930 * and flushes when moving into and out of the RENDER domain, correct
3931 * snooping behaviour occurs naturally as the result of our domain
3932 * tracking.
3933 */
Chris Wilson0f719792015-01-13 13:32:52 +00003934 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3935 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003936 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003937 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003938
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003939 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003940 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003941 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003942
3943 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003944}
3945
3946/** Flushes the GTT write domain for the object if it's dirty. */
3947static void
Chris Wilson05394f32010-11-08 19:18:58 +00003948i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003949{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003950 uint32_t old_write_domain;
3951
Chris Wilson05394f32010-11-08 19:18:58 +00003952 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003953 return;
3954
Chris Wilson63256ec2011-01-04 18:42:07 +00003955 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003956 * to it immediately go to main memory as far as we know, so there's
3957 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003958 *
3959 * However, we do have to enforce the order so that all writes through
3960 * the GTT land before any writes to the device, such as updates to
3961 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003962 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003963 wmb();
3964
Chris Wilson05394f32010-11-08 19:18:58 +00003965 old_write_domain = obj->base.write_domain;
3966 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003967
Rodrigo Vivide152b62015-07-07 16:28:51 -07003968 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003969
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003970 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003971 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003972 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003973}
3974
3975/** Flushes the CPU write domain for the object if it's dirty. */
3976static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003977i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003978{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003979 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003980
Chris Wilson05394f32010-11-08 19:18:58 +00003981 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003982 return;
3983
Daniel Vettere62b59e2015-01-21 14:53:48 +01003984 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003985 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003986
Chris Wilson05394f32010-11-08 19:18:58 +00003987 old_write_domain = obj->base.write_domain;
3988 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003989
Rodrigo Vivide152b62015-07-07 16:28:51 -07003990 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003991
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003992 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003993 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003994 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003995}
3996
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003997/**
3998 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003999 * @obj: object to act on
4000 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004001 *
4002 * This function returns when the move is complete, including waiting on
4003 * flushes to occur.
4004 */
Jesse Barnes79e53942008-11-07 14:24:08 -08004005int
Chris Wilson20217462010-11-23 15:26:33 +00004006i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004007{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004008 struct drm_device *dev = obj->base.dev;
4009 struct drm_i915_private *dev_priv = to_i915(dev);
4010 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004011 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05304012 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08004013 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004014
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004015 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
4016 return 0;
4017
Chris Wilson0201f1e2012-07-20 12:41:01 +01004018 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004019 if (ret)
4020 return ret;
4021
Chris Wilson43566de2015-01-02 16:29:29 +05304022 /* Flush and acquire obj->pages so that we are coherent through
4023 * direct access in memory with previous cached writes through
4024 * shmemfs and that our cache domain tracking remains valid.
4025 * For example, if the obj->filp was moved to swap without us
4026 * being notified and releasing the pages, we would mistakenly
4027 * continue to assume that the obj remained out of the CPU cached
4028 * domain.
4029 */
4030 ret = i915_gem_object_get_pages(obj);
4031 if (ret)
4032 return ret;
4033
Daniel Vettere62b59e2015-01-21 14:53:48 +01004034 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004035
Chris Wilsond0a57782012-10-09 19:24:37 +01004036 /* Serialise direct access to this object with the barriers for
4037 * coherent writes from the GPU, by effectively invalidating the
4038 * GTT domain upon first access.
4039 */
4040 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4041 mb();
4042
Chris Wilson05394f32010-11-08 19:18:58 +00004043 old_write_domain = obj->base.write_domain;
4044 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004045
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004046 /* It should now be out of any other write domains, and we can update
4047 * the domain values for our changes.
4048 */
Chris Wilson05394f32010-11-08 19:18:58 +00004049 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4050 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004051 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004052 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4053 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4054 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004055 }
4056
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004057 trace_i915_gem_object_change_domain(obj,
4058 old_read_domains,
4059 old_write_domain);
4060
Chris Wilson8325a092012-04-24 15:52:35 +01004061 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304062 vma = i915_gem_obj_to_ggtt(obj);
4063 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004064 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004065 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004066
Eric Anholte47c68e2008-11-14 13:35:19 -08004067 return 0;
4068}
4069
Chris Wilsonef55f922015-10-09 14:11:27 +01004070/**
4071 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004072 * @obj: object to act on
4073 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01004074 *
4075 * After this function returns, the object will be in the new cache-level
4076 * across all GTT and the contents of the backing storage will be coherent,
4077 * with respect to the new cache-level. In order to keep the backing storage
4078 * coherent for all users, we only allow a single cache level to be set
4079 * globally on the object and prevent it from being changed whilst the
4080 * hardware is reading from the object. That is if the object is currently
4081 * on the scanout it will be set to uncached (or equivalent display
4082 * cache coherency) and all non-MOCS GPU access will also be uncached so
4083 * that all direct access to the scanout remains coherent.
4084 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004085int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4086 enum i915_cache_level cache_level)
4087{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004088 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004089 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01004090 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03004091 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004092
4093 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03004094 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004095
Chris Wilsonef55f922015-10-09 14:11:27 +01004096 /* Inspect the list of currently bound VMA and unbind any that would
4097 * be invalid given the new cache-level. This is principally to
4098 * catch the issue of the CS prefetch crossing page boundaries and
4099 * reading an invalid PTE on older architectures.
4100 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004101 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004102 if (!drm_mm_node_allocated(&vma->node))
4103 continue;
4104
4105 if (vma->pin_count) {
4106 DRM_DEBUG("can not change the cache level of pinned objects\n");
4107 return -EBUSY;
4108 }
4109
Chris Wilson4144f9b2014-09-11 08:43:48 +01004110 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004111 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004112 if (ret)
4113 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004114 } else
4115 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01004116 }
4117
Chris Wilsonef55f922015-10-09 14:11:27 +01004118 /* We can reuse the existing drm_mm nodes but need to change the
4119 * cache-level on the PTE. We could simply unbind them all and
4120 * rebind with the correct cache-level on next use. However since
4121 * we already have a valid slot, dma mapping, pages etc, we may as
4122 * rewrite the PTE in the belief that doing so tramples upon less
4123 * state and so involves less work.
4124 */
4125 if (bound) {
4126 /* Before we change the PTE, the GPU must not be accessing it.
4127 * If we wait upon the object, we know that all the bound
4128 * VMA are no longer active.
4129 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01004130 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004131 if (ret)
4132 return ret;
4133
Chris Wilsonef55f922015-10-09 14:11:27 +01004134 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
4135 /* Access to snoopable pages through the GTT is
4136 * incoherent and on some machines causes a hard
4137 * lockup. Relinquish the CPU mmaping to force
4138 * userspace to refault in the pages and we can
4139 * then double check if the GTT mapping is still
4140 * valid for that pointer access.
4141 */
4142 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004143
Chris Wilsonef55f922015-10-09 14:11:27 +01004144 /* As we no longer need a fence for GTT access,
4145 * we can relinquish it now (and so prevent having
4146 * to steal a fence from someone else on the next
4147 * fence request). Note GPU activity would have
4148 * dropped the fence as all snoopable access is
4149 * supposed to be linear.
4150 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004151 ret = i915_gem_object_put_fence(obj);
4152 if (ret)
4153 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004154 } else {
4155 /* We either have incoherent backing store and
4156 * so no GTT access or the architecture is fully
4157 * coherent. In such cases, existing GTT mmaps
4158 * ignore the cache bit in the PTE and we can
4159 * rewrite it without confusing the GPU or having
4160 * to force userspace to fault back in its mmaps.
4161 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004162 }
4163
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004164 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004165 if (!drm_mm_node_allocated(&vma->node))
4166 continue;
4167
4168 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4169 if (ret)
4170 return ret;
4171 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004172 }
4173
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004174 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01004175 vma->node.color = cache_level;
4176 obj->cache_level = cache_level;
4177
Ville Syrjäläed75a552015-08-11 19:47:10 +03004178out:
Chris Wilsonef55f922015-10-09 14:11:27 +01004179 /* Flush the dirty CPU caches to the backing storage so that the
4180 * object is now coherent at its new cache level (with respect
4181 * to the access domain).
4182 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05304183 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00004184 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01004185 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01004186 }
4187
Chris Wilsone4ffd172011-04-04 09:44:39 +01004188 return 0;
4189}
4190
Ben Widawsky199adf42012-09-21 17:01:20 -07004191int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4192 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004193{
Ben Widawsky199adf42012-09-21 17:01:20 -07004194 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004195 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004196
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004197 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004198 if (&obj->base == NULL)
4199 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004200
Chris Wilson651d7942013-08-08 14:41:10 +01004201 switch (obj->cache_level) {
4202 case I915_CACHE_LLC:
4203 case I915_CACHE_L3_LLC:
4204 args->caching = I915_CACHING_CACHED;
4205 break;
4206
Chris Wilson4257d3b2013-08-08 14:41:11 +01004207 case I915_CACHE_WT:
4208 args->caching = I915_CACHING_DISPLAY;
4209 break;
4210
Chris Wilson651d7942013-08-08 14:41:10 +01004211 default:
4212 args->caching = I915_CACHING_NONE;
4213 break;
4214 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004215
Chris Wilson432be692015-05-07 12:14:55 +01004216 drm_gem_object_unreference_unlocked(&obj->base);
4217 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004218}
4219
Ben Widawsky199adf42012-09-21 17:01:20 -07004220int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4221 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004222{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004223 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07004224 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004225 struct drm_i915_gem_object *obj;
4226 enum i915_cache_level level;
4227 int ret;
4228
Ben Widawsky199adf42012-09-21 17:01:20 -07004229 switch (args->caching) {
4230 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004231 level = I915_CACHE_NONE;
4232 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004233 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03004234 /*
4235 * Due to a HW issue on BXT A stepping, GPU stores via a
4236 * snooped mapping may leave stale data in a corresponding CPU
4237 * cacheline, whereas normally such cachelines would get
4238 * invalidated.
4239 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00004240 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03004241 return -ENODEV;
4242
Chris Wilsone6994ae2012-07-10 10:27:08 +01004243 level = I915_CACHE_LLC;
4244 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004245 case I915_CACHING_DISPLAY:
4246 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4247 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004248 default:
4249 return -EINVAL;
4250 }
4251
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004252 intel_runtime_pm_get(dev_priv);
4253
Ben Widawsky3bc29132012-09-26 16:15:20 -07004254 ret = i915_mutex_lock_interruptible(dev);
4255 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004256 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004257
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004258 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsone6994ae2012-07-10 10:27:08 +01004259 if (&obj->base == NULL) {
4260 ret = -ENOENT;
4261 goto unlock;
4262 }
4263
4264 ret = i915_gem_object_set_cache_level(obj, level);
4265
4266 drm_gem_object_unreference(&obj->base);
4267unlock:
4268 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004269rpm_put:
4270 intel_runtime_pm_put(dev_priv);
4271
Chris Wilsone6994ae2012-07-10 10:27:08 +01004272 return ret;
4273}
4274
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004275/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004276 * Prepare buffer for display plane (scanout, cursors, etc).
4277 * Can be called from an uninterruptible phase (modesetting) and allows
4278 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004279 */
4280int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004281i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4282 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004283 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004284{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004285 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004286 int ret;
4287
Chris Wilsoncc98b412013-08-09 12:25:09 +01004288 /* Mark the pin_display early so that we account for the
4289 * display coherency whilst setting up the cache domains.
4290 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004291 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004292
Eric Anholta7ef0642011-03-29 16:59:54 -07004293 /* The display engine is not coherent with the LLC cache on gen6. As
4294 * a result, we make sure that the pinning that is about to occur is
4295 * done with uncached PTEs. This is lowest common denominator for all
4296 * chipsets.
4297 *
4298 * However for gen6+, we could do better by using the GFDT bit instead
4299 * of uncaching, which would allow us to flush all the LLC-cached data
4300 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4301 */
Chris Wilson651d7942013-08-08 14:41:10 +01004302 ret = i915_gem_object_set_cache_level(obj,
4303 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004304 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004305 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004306
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004307 /* As the user may map the buffer once pinned in the display plane
4308 * (e.g. libkms for the bootup splash), we have to ensure that we
4309 * always use map_and_fenceable for all scanout buffers.
4310 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004311 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4312 view->type == I915_GGTT_VIEW_NORMAL ?
4313 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004314 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004315 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004316
Daniel Vettere62b59e2015-01-21 14:53:48 +01004317 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004318
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004319 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004320 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004321
4322 /* It should now be out of any other write domains, and we can update
4323 * the domain values for our changes.
4324 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004325 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004326 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004327
4328 trace_i915_gem_object_change_domain(obj,
4329 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004330 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004331
4332 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004333
4334err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004335 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004336 return ret;
4337}
4338
4339void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004340i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4341 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004342{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004343 if (WARN_ON(obj->pin_display == 0))
4344 return;
4345
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004346 i915_gem_object_ggtt_unpin_view(obj, view);
4347
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004348 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004349}
4350
Eric Anholte47c68e2008-11-14 13:35:19 -08004351/**
4352 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004353 * @obj: object to act on
4354 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004355 *
4356 * This function returns when the move is complete, including waiting on
4357 * flushes to occur.
4358 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004359int
Chris Wilson919926a2010-11-12 13:42:53 +00004360i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004361{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004362 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004363 int ret;
4364
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004365 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4366 return 0;
4367
Chris Wilson0201f1e2012-07-20 12:41:01 +01004368 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004369 if (ret)
4370 return ret;
4371
Eric Anholte47c68e2008-11-14 13:35:19 -08004372 i915_gem_object_flush_gtt_write_domain(obj);
4373
Chris Wilson05394f32010-11-08 19:18:58 +00004374 old_write_domain = obj->base.write_domain;
4375 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004376
Eric Anholte47c68e2008-11-14 13:35:19 -08004377 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004378 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004379 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004380
Chris Wilson05394f32010-11-08 19:18:58 +00004381 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004382 }
4383
4384 /* It should now be out of any other write domains, and we can update
4385 * the domain values for our changes.
4386 */
Chris Wilson05394f32010-11-08 19:18:58 +00004387 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004388
4389 /* If we're writing through the CPU, then the GPU read domains will
4390 * need to be invalidated at next use.
4391 */
4392 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004393 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4394 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004395 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004396
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004397 trace_i915_gem_object_change_domain(obj,
4398 old_read_domains,
4399 old_write_domain);
4400
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004401 return 0;
4402}
4403
Eric Anholt673a3942008-07-30 12:06:12 -07004404/* Throttle our rendering by waiting until the ring has completed our requests
4405 * emitted over 20 msec ago.
4406 *
Eric Anholtb9624422009-06-03 07:27:35 +00004407 * Note that if we were to use the current jiffies each time around the loop,
4408 * we wouldn't escape the function with any frames outstanding if the time to
4409 * render a frame was over 20ms.
4410 *
Eric Anholt673a3942008-07-30 12:06:12 -07004411 * This should get us reasonable parallelism between CPU and GPU but also
4412 * relatively low latency when blocking on a particular request to finish.
4413 */
4414static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004415i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004416{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004417 struct drm_i915_private *dev_priv = dev->dev_private;
4418 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004419 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004420 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004421 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004422
Daniel Vetter308887a2012-11-14 17:14:06 +01004423 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4424 if (ret)
4425 return ret;
4426
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004427 /* ABI: return -EIO if already wedged */
4428 if (i915_terminally_wedged(&dev_priv->gpu_error))
4429 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004430
Chris Wilson1c255952010-09-26 11:03:27 +01004431 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004432 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004433 if (time_after_eq(request->emitted_jiffies, recent_enough))
4434 break;
4435
John Harrisonfcfa423c2015-05-29 17:44:12 +01004436 /*
4437 * Note that the request might not have been submitted yet.
4438 * In which case emitted_jiffies will be zero.
4439 */
4440 if (!request->emitted_jiffies)
4441 continue;
4442
John Harrison54fb2412014-11-24 18:49:27 +00004443 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004444 }
John Harrisonff865882014-11-24 18:49:28 +00004445 if (target)
4446 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004447 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004448
John Harrison54fb2412014-11-24 18:49:27 +00004449 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004450 return 0;
4451
Chris Wilson299259a2016-04-13 17:35:06 +01004452 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004453 if (ret == 0)
4454 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004455
Chris Wilson73db04c2016-04-28 09:56:55 +01004456 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004457
Eric Anholt673a3942008-07-30 12:06:12 -07004458 return ret;
4459}
4460
Chris Wilsond23db882014-05-23 08:48:08 +02004461static bool
4462i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4463{
4464 struct drm_i915_gem_object *obj = vma->obj;
4465
4466 if (alignment &&
4467 vma->node.start & (alignment - 1))
4468 return true;
4469
4470 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4471 return true;
4472
4473 if (flags & PIN_OFFSET_BIAS &&
4474 vma->node.start < (flags & PIN_OFFSET_MASK))
4475 return true;
4476
Chris Wilson506a8e82015-12-08 11:55:07 +00004477 if (flags & PIN_OFFSET_FIXED &&
4478 vma->node.start != (flags & PIN_OFFSET_MASK))
4479 return true;
4480
Chris Wilsond23db882014-05-23 08:48:08 +02004481 return false;
4482}
4483
Chris Wilsond0710ab2015-11-20 14:16:39 +00004484void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4485{
4486 struct drm_i915_gem_object *obj = vma->obj;
4487 bool mappable, fenceable;
4488 u32 fence_size, fence_alignment;
4489
4490 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4491 obj->base.size,
4492 obj->tiling_mode);
4493 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4494 obj->base.size,
4495 obj->tiling_mode,
4496 true);
4497
4498 fenceable = (vma->node.size == fence_size &&
4499 (vma->node.start & (fence_alignment - 1)) == 0);
4500
4501 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004502 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004503
4504 obj->map_and_fenceable = mappable && fenceable;
4505}
4506
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004507static int
4508i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4509 struct i915_address_space *vm,
4510 const struct i915_ggtt_view *ggtt_view,
4511 uint32_t alignment,
4512 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004513{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004514 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004515 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004516 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004517 int ret;
4518
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004519 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4520 return -ENODEV;
4521
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004522 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004523 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004524
Chris Wilsonc826c442014-10-31 13:53:53 +00004525 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4526 return -EINVAL;
4527
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004528 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4529 return -EINVAL;
4530
4531 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4532 i915_gem_obj_to_vma(obj, vm);
4533
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004534 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004535 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4536 return -EBUSY;
4537
Chris Wilsond23db882014-05-23 08:48:08 +02004538 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004539 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004540 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004541 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004542 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004543 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004544 upper_32_bits(vma->node.start),
4545 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004546 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004547 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004548 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004549 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004550 if (ret)
4551 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004552
4553 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004554 }
4555 }
4556
Chris Wilsonef79e172014-10-31 13:53:52 +00004557 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004558 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004559 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4560 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004561 if (IS_ERR(vma))
4562 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004563 } else {
4564 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004565 if (ret)
4566 return ret;
4567 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004568
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004569 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4570 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004571 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004572 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4573 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004574
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004575 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004576 return 0;
4577}
4578
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004579int
4580i915_gem_object_pin(struct drm_i915_gem_object *obj,
4581 struct i915_address_space *vm,
4582 uint32_t alignment,
4583 uint64_t flags)
4584{
4585 return i915_gem_object_do_pin(obj, vm,
4586 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4587 alignment, flags);
4588}
4589
4590int
4591i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4592 const struct i915_ggtt_view *view,
4593 uint32_t alignment,
4594 uint64_t flags)
4595{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004596 struct drm_device *dev = obj->base.dev;
4597 struct drm_i915_private *dev_priv = to_i915(dev);
4598 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4599
Matthew Auldade7daa2016-03-24 15:54:20 +00004600 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004601
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004602 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004603 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004604}
4605
Eric Anholt673a3942008-07-30 12:06:12 -07004606void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004607i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4608 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004609{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004610 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004611
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004612 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004613 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004614
Chris Wilson30154652015-04-07 17:28:24 +01004615 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004616}
4617
4618int
Eric Anholt673a3942008-07-30 12:06:12 -07004619i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004620 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004621{
4622 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004623 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004624 int ret;
4625
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004626 ret = i915_mutex_lock_interruptible(dev);
4627 if (ret)
4628 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004629
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004630 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004631 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004632 ret = -ENOENT;
4633 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004634 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004635
Chris Wilson0be555b2010-08-04 15:36:30 +01004636 /* Count all active objects as busy, even if they are currently not used
4637 * by the gpu. Users of this interface expect objects to eventually
4638 * become non-busy without any further actions, therefore emit any
4639 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004640 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004641 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004642 if (ret)
4643 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004644
Chris Wilson426960b2016-01-15 16:51:46 +00004645 args->busy = 0;
4646 if (obj->active) {
4647 int i;
4648
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004649 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004650 struct drm_i915_gem_request *req;
4651
4652 req = obj->last_read_req[i];
4653 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004654 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004655 }
4656 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004657 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004658 }
Eric Anholt673a3942008-07-30 12:06:12 -07004659
Chris Wilsonb4716182015-04-27 13:41:17 +01004660unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004661 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004662unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004663 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004664 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004665}
4666
4667int
4668i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4669 struct drm_file *file_priv)
4670{
Akshay Joshi0206e352011-08-16 15:34:10 -04004671 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004672}
4673
Chris Wilson3ef94da2009-09-14 16:50:29 +01004674int
4675i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4676 struct drm_file *file_priv)
4677{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004678 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004679 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004680 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004681 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004682
4683 switch (args->madv) {
4684 case I915_MADV_DONTNEED:
4685 case I915_MADV_WILLNEED:
4686 break;
4687 default:
4688 return -EINVAL;
4689 }
4690
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004691 ret = i915_mutex_lock_interruptible(dev);
4692 if (ret)
4693 return ret;
4694
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004695 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004696 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004697 ret = -ENOENT;
4698 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004699 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004700
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004701 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004702 ret = -EINVAL;
4703 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004704 }
4705
Daniel Vetter656bfa32014-11-20 09:26:30 +01004706 if (obj->pages &&
4707 obj->tiling_mode != I915_TILING_NONE &&
4708 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4709 if (obj->madv == I915_MADV_WILLNEED)
4710 i915_gem_object_unpin_pages(obj);
4711 if (args->madv == I915_MADV_WILLNEED)
4712 i915_gem_object_pin_pages(obj);
4713 }
4714
Chris Wilson05394f32010-11-08 19:18:58 +00004715 if (obj->madv != __I915_MADV_PURGED)
4716 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004717
Chris Wilson6c085a72012-08-20 11:40:46 +02004718 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004719 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004720 i915_gem_object_truncate(obj);
4721
Chris Wilson05394f32010-11-08 19:18:58 +00004722 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004723
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004724out:
Chris Wilson05394f32010-11-08 19:18:58 +00004725 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004726unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004727 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004728 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004729}
4730
Chris Wilson37e680a2012-06-07 15:38:42 +01004731void i915_gem_object_init(struct drm_i915_gem_object *obj,
4732 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004733{
Chris Wilsonb4716182015-04-27 13:41:17 +01004734 int i;
4735
Ben Widawsky35c20a62013-05-31 11:28:48 -07004736 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004737 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004738 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004739 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004740 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004741 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004742
Chris Wilson37e680a2012-06-07 15:38:42 +01004743 obj->ops = ops;
4744
Chris Wilson0327d6b2012-08-11 15:41:06 +01004745 obj->fence_reg = I915_FENCE_REG_NONE;
4746 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004747
4748 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4749}
4750
Chris Wilson37e680a2012-06-07 15:38:42 +01004751static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004752 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004753 .get_pages = i915_gem_object_get_pages_gtt,
4754 .put_pages = i915_gem_object_put_pages_gtt,
4755};
4756
Dave Gordond37cd8a2016-04-22 19:14:32 +01004757struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004758 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004759{
Daniel Vetterc397b902010-04-09 19:05:07 +00004760 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004761 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004762 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004763 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004764
Chris Wilson42dcedd2012-11-15 11:32:30 +00004765 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004766 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004767 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004768
Chris Wilsonfe3db792016-04-25 13:32:13 +01004769 ret = drm_gem_object_init(dev, &obj->base, size);
4770 if (ret)
4771 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004772
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004773 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4774 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4775 /* 965gm cannot relocate objects above 4GiB. */
4776 mask &= ~__GFP_HIGHMEM;
4777 mask |= __GFP_DMA32;
4778 }
4779
Al Viro496ad9a2013-01-23 17:07:38 -05004780 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004781 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004782
Chris Wilson37e680a2012-06-07 15:38:42 +01004783 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004784
Daniel Vetterc397b902010-04-09 19:05:07 +00004785 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4786 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4787
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004788 if (HAS_LLC(dev)) {
4789 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004790 * cache) for about a 10% performance improvement
4791 * compared to uncached. Graphics requests other than
4792 * display scanout are coherent with the CPU in
4793 * accessing this cache. This means in this mode we
4794 * don't need to clflush on the CPU side, and on the
4795 * GPU side we only need to flush internal caches to
4796 * get data visible to the CPU.
4797 *
4798 * However, we maintain the display planes as UC, and so
4799 * need to rebind when first used as such.
4800 */
4801 obj->cache_level = I915_CACHE_LLC;
4802 } else
4803 obj->cache_level = I915_CACHE_NONE;
4804
Daniel Vetterd861e332013-07-24 23:25:03 +02004805 trace_i915_gem_object_create(obj);
4806
Chris Wilson05394f32010-11-08 19:18:58 +00004807 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004808
4809fail:
4810 i915_gem_object_free(obj);
4811
4812 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004813}
4814
Chris Wilson340fbd82014-05-22 09:16:52 +01004815static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4816{
4817 /* If we are the last user of the backing storage (be it shmemfs
4818 * pages or stolen etc), we know that the pages are going to be
4819 * immediately released. In this case, we can then skip copying
4820 * back the contents from the GPU.
4821 */
4822
4823 if (obj->madv != I915_MADV_WILLNEED)
4824 return false;
4825
4826 if (obj->base.filp == NULL)
4827 return true;
4828
4829 /* At first glance, this looks racy, but then again so would be
4830 * userspace racing mmap against close. However, the first external
4831 * reference to the filp can only be obtained through the
4832 * i915_gem_mmap_ioctl() which safeguards us against the user
4833 * acquiring such a reference whilst we are in the middle of
4834 * freeing the object.
4835 */
4836 return atomic_long_read(&obj->base.filp->f_count) == 1;
4837}
4838
Chris Wilson1488fc02012-04-24 15:47:31 +01004839void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004840{
Chris Wilson1488fc02012-04-24 15:47:31 +01004841 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004842 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004843 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004844 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004845
Paulo Zanonif65c9162013-11-27 18:20:34 -02004846 intel_runtime_pm_get(dev_priv);
4847
Chris Wilson26e12f892011-03-20 11:20:19 +00004848 trace_i915_gem_object_destroy(obj);
4849
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004850 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004851 int ret;
4852
4853 vma->pin_count = 0;
4854 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004855 if (WARN_ON(ret == -ERESTARTSYS)) {
4856 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004857
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004858 was_interruptible = dev_priv->mm.interruptible;
4859 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004860
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004861 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004862
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004863 dev_priv->mm.interruptible = was_interruptible;
4864 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004865 }
4866
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004867 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4868 * before progressing. */
4869 if (obj->stolen)
4870 i915_gem_object_unpin_pages(obj);
4871
Daniel Vettera071fa02014-06-18 23:28:09 +02004872 WARN_ON(obj->frontbuffer_bits);
4873
Daniel Vetter656bfa32014-11-20 09:26:30 +01004874 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4875 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4876 obj->tiling_mode != I915_TILING_NONE)
4877 i915_gem_object_unpin_pages(obj);
4878
Ben Widawsky401c29f2013-05-31 11:28:47 -07004879 if (WARN_ON(obj->pages_pin_count))
4880 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004881 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004882 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004883 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004884 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004885
Chris Wilson9da3da62012-06-01 15:20:22 +01004886 BUG_ON(obj->pages);
4887
Chris Wilson2f745ad2012-09-04 21:02:58 +01004888 if (obj->base.import_attach)
4889 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004890
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004891 if (obj->ops->release)
4892 obj->ops->release(obj);
4893
Chris Wilson05394f32010-11-08 19:18:58 +00004894 drm_gem_object_release(&obj->base);
4895 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004896
Chris Wilson05394f32010-11-08 19:18:58 +00004897 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004898 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004899
4900 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004901}
4902
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004903struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4904 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004905{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004906 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004907 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004908 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4909 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004910 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004911 }
4912 return NULL;
4913}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004914
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004915struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4916 const struct i915_ggtt_view *view)
4917{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004918 struct i915_vma *vma;
4919
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004920 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004921
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004922 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004923 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004924 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004925 return NULL;
4926}
4927
Ben Widawsky2f633152013-07-17 12:19:03 -07004928void i915_gem_vma_destroy(struct i915_vma *vma)
4929{
4930 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004931
4932 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4933 if (!list_empty(&vma->exec_list))
4934 return;
4935
Chris Wilson596c5922016-02-26 11:03:20 +00004936 if (!vma->is_ggtt)
4937 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004938
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004939 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004940
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004941 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004942}
4943
Chris Wilsone3efda42014-04-09 09:19:41 +01004944static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004945i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004946{
4947 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004948 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004949
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004950 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004951 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004952}
4953
Jesse Barnes5669fca2009-02-17 15:13:31 -08004954int
Chris Wilson45c5f202013-10-16 11:50:01 +01004955i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004956{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004957 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004958 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004959
Chris Wilson45c5f202013-10-16 11:50:01 +01004960 mutex_lock(&dev->struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004961 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004962 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004963 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004964
Chris Wilsonc0336662016-05-06 15:40:21 +01004965 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004966
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004967 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004968 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004969 mutex_unlock(&dev->struct_mutex);
4970
Chris Wilson737b1502015-01-26 18:03:03 +02004971 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004972 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004973 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004974
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004975 /* Assert that we sucessfully flushed all the work and
4976 * reset the GPU back to its idle, low power state.
4977 */
4978 WARN_ON(dev_priv->mm.busy);
4979
Eric Anholt673a3942008-07-30 12:06:12 -07004980 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004981
4982err:
4983 mutex_unlock(&dev->struct_mutex);
4984 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004985}
4986
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004987void i915_gem_init_swizzling(struct drm_device *dev)
4988{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004989 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004990
Daniel Vetter11782b02012-01-31 16:47:55 +01004991 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004992 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4993 return;
4994
4995 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4996 DISP_TILE_SURFACE_SWIZZLING);
4997
Daniel Vetter11782b02012-01-31 16:47:55 +01004998 if (IS_GEN5(dev))
4999 return;
5000
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005001 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
5002 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005003 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08005004 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005005 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07005006 else if (IS_GEN8(dev))
5007 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08005008 else
5009 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005010}
Daniel Vettere21af882012-02-09 20:53:27 +01005011
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005012static void init_unused_ring(struct drm_device *dev, u32 base)
5013{
5014 struct drm_i915_private *dev_priv = dev->dev_private;
5015
5016 I915_WRITE(RING_CTL(base), 0);
5017 I915_WRITE(RING_HEAD(base), 0);
5018 I915_WRITE(RING_TAIL(base), 0);
5019 I915_WRITE(RING_START(base), 0);
5020}
5021
5022static void init_unused_rings(struct drm_device *dev)
5023{
5024 if (IS_I830(dev)) {
5025 init_unused_ring(dev, PRB1_BASE);
5026 init_unused_ring(dev, SRB0_BASE);
5027 init_unused_ring(dev, SRB1_BASE);
5028 init_unused_ring(dev, SRB2_BASE);
5029 init_unused_ring(dev, SRB3_BASE);
5030 } else if (IS_GEN2(dev)) {
5031 init_unused_ring(dev, SRB0_BASE);
5032 init_unused_ring(dev, SRB1_BASE);
5033 } else if (IS_GEN3(dev)) {
5034 init_unused_ring(dev, PRB1_BASE);
5035 init_unused_ring(dev, PRB2_BASE);
5036 }
5037}
5038
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005039int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005040{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005041 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005042 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005043
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005044 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005045 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00005046 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005047
5048 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005049 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005050 if (ret)
5051 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08005052 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01005053
Jani Nikulad39398f2015-10-07 11:17:44 +03005054 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005055 ret = intel_init_blt_ring_buffer(dev);
5056 if (ret)
5057 goto cleanup_bsd_ring;
5058 }
5059
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005060 if (HAS_VEBOX(dev)) {
5061 ret = intel_init_vebox_ring_buffer(dev);
5062 if (ret)
5063 goto cleanup_blt_ring;
5064 }
5065
Zhao Yakui845f74a2014-04-17 10:37:37 +08005066 if (HAS_BSD2(dev)) {
5067 ret = intel_init_bsd2_ring_buffer(dev);
5068 if (ret)
5069 goto cleanup_vebox_ring;
5070 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005071
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005072 return 0;
5073
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005074cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005075 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005076cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005077 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005078cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005079 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005080cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005081 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005082
5083 return ret;
5084}
5085
5086int
5087i915_gem_init_hw(struct drm_device *dev)
5088{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005089 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005090 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01005091 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005092
Chris Wilson5e4f5182015-02-13 14:35:59 +00005093 /* Double layer security blanket, see i915_gem_init() */
5094 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5095
Mika Kuoppala3accaf72016-04-13 17:26:43 +03005096 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005097 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005098
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005099 if (IS_HASWELL(dev))
5100 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5101 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005102
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005103 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005104 if (IS_IVYBRIDGE(dev)) {
5105 u32 temp = I915_READ(GEN7_MSG_CTL);
5106 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5107 I915_WRITE(GEN7_MSG_CTL, temp);
5108 } else if (INTEL_INFO(dev)->gen >= 7) {
5109 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5110 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5111 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5112 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005113 }
5114
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005115 i915_gem_init_swizzling(dev);
5116
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005117 /*
5118 * At least 830 can leave some of the unused rings
5119 * "active" (ie. head != tail) after resume which
5120 * will prevent c3 entry. Makes sure all unused rings
5121 * are totally idle.
5122 */
5123 init_unused_rings(dev);
5124
Dave Gordoned54c1a2016-01-19 19:02:54 +00005125 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01005126
John Harrison4ad2fd82015-06-18 13:11:20 +01005127 ret = i915_ppgtt_init_hw(dev);
5128 if (ret) {
5129 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5130 goto out;
5131 }
5132
5133 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005134 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005135 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005136 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005137 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005138 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005139
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005140 intel_mocs_init_l3cc_table(dev);
5141
Alex Dai33a732f2015-08-12 15:43:36 +01005142 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01005143 ret = intel_guc_setup(dev);
5144 if (ret)
5145 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01005146
Nick Hoathe84fe802015-09-11 12:53:46 +01005147 /*
5148 * Increment the next seqno by 0x100 so we have a visible break
5149 * on re-initialisation
5150 */
5151 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
Daniel Vetter82460d92014-08-06 20:19:53 +02005152
Chris Wilson5e4f5182015-02-13 14:35:59 +00005153out:
5154 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005155 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005156}
5157
Chris Wilson1070a422012-04-24 15:47:41 +01005158int i915_gem_init(struct drm_device *dev)
5159{
5160 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005161 int ret;
5162
Chris Wilson1070a422012-04-24 15:47:41 +01005163 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005164
Oscar Mateoa83014d2014-07-24 17:04:21 +01005165 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005166 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005167 dev_priv->gt.init_engines = i915_gem_init_engines;
5168 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5169 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005170 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005171 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005172 dev_priv->gt.init_engines = intel_logical_rings_init;
5173 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5174 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005175 }
5176
Chris Wilson5e4f5182015-02-13 14:35:59 +00005177 /* This is just a security blanket to placate dragons.
5178 * On some systems, we very sporadically observe that the first TLBs
5179 * used by the CS may be stale, despite us poking the TLB reset. If
5180 * we hold the forcewake during initialisation these problems
5181 * just magically go away.
5182 */
5183 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5184
Chris Wilson72778cb2016-05-19 16:17:16 +01005185 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005186 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005187
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005188 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005189 if (ret)
5190 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005191
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005192 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005193 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005194 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005195
5196 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005197 if (ret == -EIO) {
5198 /* Allow ring initialisation to fail by marking the GPU as
5199 * wedged. But we only want to do this where the GPU is angry,
5200 * for all other failure, such as an allocation failure, bail.
5201 */
5202 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005203 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005204 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005205 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005206
5207out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005208 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005209 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005210
Chris Wilson60990322014-04-09 09:19:42 +01005211 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005212}
5213
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005214void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005215i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005216{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005217 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005218 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005219
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005220 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005221 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005222}
5223
Chris Wilson64193402010-10-24 12:38:05 +01005224static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005225init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005226{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005227 INIT_LIST_HEAD(&engine->active_list);
5228 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005229}
5230
Eric Anholt673a3942008-07-30 12:06:12 -07005231void
Imre Deak40ae4e12016-03-16 14:54:03 +02005232i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5233{
5234 struct drm_device *dev = dev_priv->dev;
5235
5236 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5237 !IS_CHERRYVIEW(dev_priv))
5238 dev_priv->num_fence_regs = 32;
5239 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5240 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5241 dev_priv->num_fence_regs = 16;
5242 else
5243 dev_priv->num_fence_regs = 8;
5244
Chris Wilsonc0336662016-05-06 15:40:21 +01005245 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005246 dev_priv->num_fence_regs =
5247 I915_READ(vgtif_reg(avail_rs.fence_num));
5248
5249 /* Initialize fence registers to zero */
5250 i915_gem_restore_fences(dev);
5251
5252 i915_gem_detect_bit_6_swizzle(dev);
5253}
5254
5255void
Imre Deakd64aa092016-01-19 15:26:29 +02005256i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005257{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005258 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005259 int i;
5260
Chris Wilsonefab6d82015-04-07 16:20:57 +01005261 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005262 kmem_cache_create("i915_gem_object",
5263 sizeof(struct drm_i915_gem_object), 0,
5264 SLAB_HWCACHE_ALIGN,
5265 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005266 dev_priv->vmas =
5267 kmem_cache_create("i915_gem_vma",
5268 sizeof(struct i915_vma), 0,
5269 SLAB_HWCACHE_ALIGN,
5270 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005271 dev_priv->requests =
5272 kmem_cache_create("i915_gem_request",
5273 sizeof(struct drm_i915_gem_request), 0,
5274 SLAB_HWCACHE_ALIGN,
5275 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005276
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005277 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005278 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005279 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5280 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005281 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005282 for (i = 0; i < I915_NUM_ENGINES; i++)
5283 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005284 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005285 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005286 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5287 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005288 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5289 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005290 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005291
Chris Wilson72bfa192010-12-19 11:42:05 +00005292 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5293
Nick Hoathe84fe802015-09-11 12:53:46 +01005294 /*
5295 * Set initial sequence number for requests.
5296 * Using this number allows the wraparound to happen early,
5297 * catching any obvious problems.
5298 */
5299 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5300 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5301
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005302 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005303
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005304 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005305
Chris Wilsonce453d82011-02-21 14:43:56 +00005306 dev_priv->mm.interruptible = true;
5307
Daniel Vetterf99d7062014-06-19 16:01:59 +02005308 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005309}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005310
Imre Deakd64aa092016-01-19 15:26:29 +02005311void i915_gem_load_cleanup(struct drm_device *dev)
5312{
5313 struct drm_i915_private *dev_priv = to_i915(dev);
5314
5315 kmem_cache_destroy(dev_priv->requests);
5316 kmem_cache_destroy(dev_priv->vmas);
5317 kmem_cache_destroy(dev_priv->objects);
5318}
5319
Chris Wilson461fb992016-05-14 07:26:33 +01005320int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5321{
5322 struct drm_i915_gem_object *obj;
5323
5324 /* Called just before we write the hibernation image.
5325 *
5326 * We need to update the domain tracking to reflect that the CPU
5327 * will be accessing all the pages to create and restore from the
5328 * hibernation, and so upon restoration those pages will be in the
5329 * CPU domain.
5330 *
5331 * To make sure the hibernation image contains the latest state,
5332 * we update that state just before writing out the image.
5333 */
5334
5335 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5336 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5337 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5338 }
5339
5340 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5341 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5342 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5343 }
5344
5345 return 0;
5346}
5347
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005348void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005349{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005350 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005351
5352 /* Clean up our request list when the client is going away, so that
5353 * later retire_requests won't dereference our soon-to-be-gone
5354 * file_priv.
5355 */
Chris Wilson1c255952010-09-26 11:03:27 +01005356 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005357 while (!list_empty(&file_priv->mm.request_list)) {
5358 struct drm_i915_gem_request *request;
5359
5360 request = list_first_entry(&file_priv->mm.request_list,
5361 struct drm_i915_gem_request,
5362 client_list);
5363 list_del(&request->client_list);
5364 request->file_priv = NULL;
5365 }
Chris Wilson1c255952010-09-26 11:03:27 +01005366 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005367
Chris Wilson2e1b8732015-04-27 13:41:22 +01005368 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005369 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005370 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005371 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005372 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005373}
5374
5375int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5376{
5377 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005378 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005379
5380 DRM_DEBUG_DRIVER("\n");
5381
5382 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5383 if (!file_priv)
5384 return -ENOMEM;
5385
5386 file->driver_priv = file_priv;
5387 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005388 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005389 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005390
5391 spin_lock_init(&file_priv->mm.lock);
5392 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005393
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005394 file_priv->bsd_ring = -1;
5395
Ben Widawskye422b882013-12-06 14:10:58 -08005396 ret = i915_gem_context_open(dev, file);
5397 if (ret)
5398 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005399
Ben Widawskye422b882013-12-06 14:10:58 -08005400 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005401}
5402
Daniel Vetterb680c372014-09-19 18:27:27 +02005403/**
5404 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005405 * @old: current GEM buffer for the frontbuffer slots
5406 * @new: new GEM buffer for the frontbuffer slots
5407 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005408 *
5409 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5410 * from @old and setting them in @new. Both @old and @new can be NULL.
5411 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005412void i915_gem_track_fb(struct drm_i915_gem_object *old,
5413 struct drm_i915_gem_object *new,
5414 unsigned frontbuffer_bits)
5415{
5416 if (old) {
5417 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5418 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5419 old->frontbuffer_bits &= ~frontbuffer_bits;
5420 }
5421
5422 if (new) {
5423 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5424 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5425 new->frontbuffer_bits |= frontbuffer_bits;
5426 }
5427}
5428
Ben Widawskya70a3142013-07-31 16:59:56 -07005429/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005430u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5431 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005432{
5433 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5434 struct i915_vma *vma;
5435
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005436 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005437
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005438 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005439 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005440 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5441 continue;
5442 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005443 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005444 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005445
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005446 WARN(1, "%s vma for this object not found.\n",
5447 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005448 return -1;
5449}
5450
Michel Thierry088e0df2015-08-07 17:40:17 +01005451u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5452 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005453{
5454 struct i915_vma *vma;
5455
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005456 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005457 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005458 return vma->node.start;
5459
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005460 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005461 return -1;
5462}
5463
5464bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5465 struct i915_address_space *vm)
5466{
5467 struct i915_vma *vma;
5468
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005469 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005470 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005471 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5472 continue;
5473 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5474 return true;
5475 }
5476
5477 return false;
5478}
5479
5480bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005481 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005482{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005483 struct i915_vma *vma;
5484
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005485 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005486 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005487 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005488 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005489 return true;
5490
5491 return false;
5492}
5493
5494bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5495{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005496 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005497
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005498 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005499 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005500 return true;
5501
5502 return false;
5503}
5504
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005505unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005506{
Ben Widawskya70a3142013-07-31 16:59:56 -07005507 struct i915_vma *vma;
5508
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005509 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005510
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005511 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005512 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005513 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005514 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005515 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005516
Ben Widawskya70a3142013-07-31 16:59:56 -07005517 return 0;
5518}
5519
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005520bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005521{
5522 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005523 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005524 if (vma->pin_count > 0)
5525 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005526
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005527 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005528}
Dave Gordonea702992015-07-09 19:29:02 +01005529
Dave Gordon033908a2015-12-10 18:51:23 +00005530/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5531struct page *
5532i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5533{
5534 struct page *page;
5535
5536 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01005537 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00005538 return NULL;
5539
5540 page = i915_gem_object_get_page(obj, n);
5541 set_page_dirty(page);
5542 return page;
5543}
5544
Dave Gordonea702992015-07-09 19:29:02 +01005545/* Allocate a new GEM object and fill it with the supplied data */
5546struct drm_i915_gem_object *
5547i915_gem_object_create_from_data(struct drm_device *dev,
5548 const void *data, size_t size)
5549{
5550 struct drm_i915_gem_object *obj;
5551 struct sg_table *sg;
5552 size_t bytes;
5553 int ret;
5554
Dave Gordond37cd8a2016-04-22 19:14:32 +01005555 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005556 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005557 return obj;
5558
5559 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5560 if (ret)
5561 goto fail;
5562
5563 ret = i915_gem_object_get_pages(obj);
5564 if (ret)
5565 goto fail;
5566
5567 i915_gem_object_pin_pages(obj);
5568 sg = obj->pages;
5569 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005570 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005571 i915_gem_object_unpin_pages(obj);
5572
5573 if (WARN_ON(bytes != size)) {
5574 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5575 ret = -EFAULT;
5576 goto fail;
5577 }
5578
5579 return obj;
5580
5581fail:
5582 drm_gem_object_unreference(&obj->base);
5583 return ERR_PTR(ret);
5584}