blob: b4501647795ea24cae015cf5976ab219c084fffc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetter1ff27a32015-03-27 20:21:01 +010059#define DRIVER_DATE "20150327"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
133#define I915_MAX_PLANES 3
134
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800135enum plane {
Jesse Barnes80824002009-09-10 15:28:06 -0700136 PLANE_A = 0,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800137 PLANE_B,
Keith Packard52440212008-11-18 09:30:25 -0800138 PLANE_C,
Damien Lespiaud615a162014-03-03 17:31:48 +0000139};
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300140#define plane_name(p) ((p) + 'A')
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300141
142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
143
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300151};
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800152#define port_name(p) ((p) + 'A')
153
154#define I915_NUM_PHYS_VLV 2
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300163 DPIO_PHY1
164};
165
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
Imre Deakf52e3532013-10-16 17:25:48 +0300173 POWER_DOMAIN_TRANSCODER_A,
Imre Deak319be8a2014-03-04 19:22:57 +0200174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
176 POWER_DOMAIN_TRANSCODER_EDP,
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300185 POWER_DOMAIN_PORT_DSI,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200186 POWER_DOMAIN_PORT_CRT,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300187 POWER_DOMAIN_PORT_OTHER,
Imre Deakbaa70702013-10-25 17:36:48 +0300188 POWER_DOMAIN_VGA,
Imre Deakbddc7642013-10-16 17:25:49 +0300189 POWER_DOMAIN_AUDIO,
190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300195 POWER_DOMAIN_INIT,
196
197 POWER_DOMAIN_NUM,
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Chris Wilson2a2d5482012-12-03 11:49:06 +0000220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700226
Damien Lespiau055e3932014-08-18 13:49:10 +0100227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237
Damien Lespiaud79b8142014-05-13 23:32:23 +0100238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
Damien Lespiaud063ae42014-05-13 23:32:21 +0100241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
Damien Lespiaub2784e12014-08-05 11:29:37 +0100244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
254
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200255#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
256 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
257 if ((intel_encoder)->base.crtc == (__crtc))
258
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800259#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
260 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
261 if ((intel_connector)->base.encoder == (__encoder))
262
Borun Fub04c5bd2014-07-12 10:02:27 +0530263#define for_each_power_domain(domain, mask) \
264 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
265 if ((1 << (domain)) & (mask))
266
Daniel Vettere7b903d2013-06-05 13:34:14 +0200267struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100268struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100269struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200270
Daniel Vettere2b78262013-06-07 23:10:03 +0200271enum intel_dpll_id {
272 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
273 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300274 DPLL_ID_PCH_PLL_A = 0,
275 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000276 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300277 DPLL_ID_WRPLL1 = 0,
278 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000279 /* skl */
280 DPLL_ID_SKL_DPLL1 = 0,
281 DPLL_ID_SKL_DPLL2 = 1,
282 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200283};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000284#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100285
Daniel Vetter53589012013-06-05 13:34:16 +0200286struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100287 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200288 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200289 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200290 uint32_t fp0;
291 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100292
293 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300294 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000295
296 /* skl */
297 /*
298 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
299 * lower part of crtl1 and they get shifted into position when writing
300 * the register. This allows us to easily compare the state to share
301 * the DPLL.
302 */
303 uint32_t ctrl1;
304 /* HDMI only, 0 when used for DP */
305 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200306};
307
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200308struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200309 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200310 struct intel_dpll_hw_state hw_state;
311};
312
313struct intel_shared_dpll {
314 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200315 struct intel_shared_dpll_config *new_config;
316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 int active; /* count of number of active CRTCs (i.e. DPMS on) */
318 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200319 const char *name;
320 /* should match the index in the dev_priv->shared_dplls array */
321 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300322 /* The mode_set hook is optional and should be used together with the
323 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200324 void (*mode_set)(struct drm_i915_private *dev_priv,
325 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200326 void (*enable)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
328 void (*disable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200330 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll,
332 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000335#define SKL_DPLL0 0
336#define SKL_DPLL1 1
337#define SKL_DPLL2 2
338#define SKL_DPLL3 3
339
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100340/* Used by dp and fdi links */
341struct intel_link_m_n {
342 uint32_t tu;
343 uint32_t gmch_m;
344 uint32_t gmch_n;
345 uint32_t link_m;
346 uint32_t link_n;
347};
348
349void intel_link_compute_m_n(int bpp, int nlanes,
350 int pixel_clock, int link_clock,
351 struct intel_link_m_n *m_n);
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353/* Interface history:
354 *
355 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100356 * 1.2: Add Power Management
357 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100358 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000359 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000360 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
361 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 */
363#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000364#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365#define DRIVER_PATCHLEVEL 0
366
Chris Wilson23bc5982010-09-29 16:10:57 +0100367#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700368
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700369struct opregion_header;
370struct opregion_acpi;
371struct opregion_swsci;
372struct opregion_asle;
373
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100374struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700375 struct opregion_header __iomem *header;
376 struct opregion_acpi __iomem *acpi;
377 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300378 u32 swsci_gbda_sub_functions;
379 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700380 struct opregion_asle __iomem *asle;
381 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000382 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200383 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100384};
Chris Wilson44834a62010-08-19 16:09:23 +0100385#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100386
Chris Wilson6ef3d422010-08-04 20:26:07 +0100387struct intel_overlay;
388struct intel_overlay_error_state;
389
Jesse Barnesde151cf2008-11-12 10:03:55 -0800390#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300391#define I915_MAX_NUM_FENCES 32
392/* 32 fences + sign bit for FENCE_REG_NONE */
393#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800394
395struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200396 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000397 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100398 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800399};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000400
yakui_zhao9b9d1722009-05-31 17:17:17 +0800401struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100402 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800403 u8 dvo_port;
404 u8 slave_addr;
405 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100406 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400407 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800408};
409
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000410struct intel_display_error_state;
411
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700412struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200413 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800414 struct timeval time;
415
Mika Kuoppalacb383002014-02-25 17:11:25 +0200416 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200417 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200418 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200419
Ben Widawsky585b0282014-01-30 00:19:37 -0800420 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700421 u32 eir;
422 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700423 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700424 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700425 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000426 u32 derrmr;
427 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800428 u32 error; /* gen6+ */
429 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200430 u32 fault_data0; /* gen8, gen9 */
431 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800432 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800433 u32 gac_eco;
434 u32 gam_ecochk;
435 u32 gab_ctl;
436 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800437 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800438 u64 fence[I915_MAX_NUM_FENCES];
439 struct intel_overlay_error_state *overlay;
440 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700441 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800442
Chris Wilson52d39a22012-02-15 11:25:37 +0000443 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000444 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800445 /* Software tracked state */
446 bool waiting;
447 int hangcheck_score;
448 enum intel_ring_hangcheck_action hangcheck_action;
449 int num_requests;
450
451 /* our own tracking of ring head and tail */
452 u32 cpu_ring_head;
453 u32 cpu_ring_tail;
454
455 u32 semaphore_seqno[I915_NUM_RINGS - 1];
456
457 /* Register state */
458 u32 tail;
459 u32 head;
460 u32 ctl;
461 u32 hws;
462 u32 ipeir;
463 u32 ipehr;
464 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800465 u32 bbstate;
466 u32 instpm;
467 u32 instps;
468 u32 seqno;
469 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000470 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800471 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700472 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800473 u32 rc_psmi; /* sleep state */
474 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
475
Chris Wilson52d39a22012-02-15 11:25:37 +0000476 struct drm_i915_error_object {
477 int page_count;
478 u32 gtt_offset;
479 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200480 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800481
Chris Wilson52d39a22012-02-15 11:25:37 +0000482 struct drm_i915_error_request {
483 long jiffies;
484 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000485 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000486 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800487
488 struct {
489 u32 gfx_mode;
490 union {
491 u64 pdp[4];
492 u32 pp_dir_base;
493 };
494 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200495
496 pid_t pid;
497 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000498 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100499
Chris Wilson9df30792010-02-18 10:24:56 +0000500 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000501 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000502 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100503 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000504 u32 gtt_offset;
505 u32 read_domains;
506 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200507 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000508 s32 pinned:2;
509 u32 tiling:2;
510 u32 dirty:1;
511 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100512 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100513 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100514 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700515 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800516
Ben Widawsky95f53012013-07-31 17:00:15 -0700517 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100518 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700519};
520
Jani Nikula7bd688c2013-11-08 16:48:56 +0200521struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200522struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200523struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000524struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100525struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200526struct intel_limit;
527struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100528
Jesse Barnese70236a2009-09-21 10:42:27 -0700529struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400530 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200531 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700532 void (*disable_fbc)(struct drm_device *dev);
533 int (*get_display_clock_speed)(struct drm_device *dev);
534 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200535 /**
536 * find_dpll() - Find the best values for the PLL
537 * @limit: limits for the PLL
538 * @crtc: current CRTC
539 * @target: target frequency in kHz
540 * @refclk: reference clock frequency in kHz
541 * @match_clock: if provided, @best_clock P divider must
542 * match the P divider from @match_clock
543 * used for LVDS downclocking
544 * @best_clock: best PLL values found
545 *
546 * Returns true on success, false on failure.
547 */
548 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200549 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200550 int target, int refclk,
551 struct dpll *match_clock,
552 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300553 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300554 void (*update_sprite_wm)(struct drm_plane *plane,
555 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200556 uint32_t sprite_width, uint32_t sprite_height,
557 int pixel_size, bool enable, bool scaled);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +0200558 void (*modeset_global_resources)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100559 /* Returns the active state of the crtc, and if the crtc is active,
560 * fills out the pipe-config with the hw state. */
561 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200562 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000563 void (*get_initial_plane_config)(struct intel_crtc *,
564 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200565 int (*crtc_compute_clock)(struct intel_crtc *crtc,
566 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200567 void (*crtc_enable)(struct drm_crtc *crtc);
568 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100569 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200570 void (*audio_codec_enable)(struct drm_connector *connector,
571 struct intel_encoder *encoder,
572 struct drm_display_mode *mode);
573 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700574 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700575 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700576 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
577 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700578 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100579 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700580 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200581 void (*update_primary_plane)(struct drm_crtc *crtc,
582 struct drm_framebuffer *fb,
583 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100584 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700585 /* clock updates for mode set */
586 /* cursor updates */
587 /* render clock increase/decrease */
588 /* display clock increase/decrease */
589 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200590
Ville Syrjälä6517d272014-11-07 11:16:02 +0200591 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200592 uint32_t (*get_backlight)(struct intel_connector *connector);
593 void (*set_backlight)(struct intel_connector *connector,
594 uint32_t level);
595 void (*disable_backlight)(struct intel_connector *connector);
596 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700597};
598
Mika Kuoppala48c10262015-01-16 11:34:41 +0200599enum forcewake_domain_id {
600 FW_DOMAIN_ID_RENDER = 0,
601 FW_DOMAIN_ID_BLITTER,
602 FW_DOMAIN_ID_MEDIA,
603
604 FW_DOMAIN_ID_COUNT
605};
606
607enum forcewake_domains {
608 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
609 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
610 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
611 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
612 FORCEWAKE_BLITTER |
613 FORCEWAKE_MEDIA)
614};
615
Chris Wilson907b28c2013-07-19 20:36:52 +0100616struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530617 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200618 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530619 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200620 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700621
622 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
623 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
624 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
625 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
626
627 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
628 uint8_t val, bool trace);
629 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
630 uint16_t val, bool trace);
631 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
632 uint32_t val, bool trace);
633 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
634 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300635};
636
Chris Wilson907b28c2013-07-19 20:36:52 +0100637struct intel_uncore {
638 spinlock_t lock; /** lock is also taken in irq contexts. */
639
640 struct intel_uncore_funcs funcs;
641
642 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200643 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100644
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200645 struct intel_uncore_forcewake_domain {
646 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200647 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200648 unsigned wake_count;
649 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200650 u32 reg_set;
651 u32 val_set;
652 u32 val_clear;
653 u32 reg_ack;
654 u32 reg_post;
655 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200656 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100657};
658
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200659/* Iterate over initialised fw domains */
660#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
661 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
662 (i__) < FW_DOMAIN_ID_COUNT; \
663 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
664 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
665
666#define for_each_fw_domain(domain__, dev_priv__, i__) \
667 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
668
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100669#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
670 func(is_mobile) sep \
671 func(is_i85x) sep \
672 func(is_i915g) sep \
673 func(is_i945gm) sep \
674 func(is_g33) sep \
675 func(need_gfx_hws) sep \
676 func(is_g4x) sep \
677 func(is_pineview) sep \
678 func(is_broadwater) sep \
679 func(is_crestline) sep \
680 func(is_ivybridge) sep \
681 func(is_valleyview) sep \
682 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530683 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700684 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100685 func(has_fbc) sep \
686 func(has_pipe_cxsr) sep \
687 func(has_hotplug) sep \
688 func(cursor_needs_physical) sep \
689 func(has_overlay) sep \
690 func(overlay_needs_physical) sep \
691 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100692 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100693 func(has_ddi) sep \
694 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200695
Damien Lespiaua587f772013-04-22 18:40:38 +0100696#define DEFINE_FLAG(name) u8 name:1
697#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200698
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500699struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200700 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100701 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700702 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000703 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000704 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700705 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100706 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200707 /* Register offsets for the various display pipes and transcoders */
708 int pipe_offsets[I915_MAX_TRANSCODERS];
709 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200710 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300711 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600712
713 /* Slice/subslice/EU info */
714 u8 slice_total;
715 u8 subslice_total;
716 u8 subslice_per_slice;
717 u8 eu_total;
718 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000719 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
720 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600721 u8 has_slice_pg:1;
722 u8 has_subslice_pg:1;
723 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500724};
725
Damien Lespiaua587f772013-04-22 18:40:38 +0100726#undef DEFINE_FLAG
727#undef SEP_SEMICOLON
728
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800729enum i915_cache_level {
730 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100731 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
732 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
733 caches, eg sampler/render caches, and the
734 large Last-Level-Cache. LLC is coherent with
735 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100736 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800737};
738
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300739struct i915_ctx_hang_stats {
740 /* This context had batch pending when hang was declared */
741 unsigned batch_pending;
742
743 /* This context had batch active when hang was declared */
744 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300745
746 /* Time when this context was last blamed for a GPU reset */
747 unsigned long guilty_ts;
748
Chris Wilson676fa572014-12-24 08:13:39 -0800749 /* If the contexts causes a second GPU hang within this time,
750 * it is permanently banned from submitting any more work.
751 */
752 unsigned long ban_period_seconds;
753
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300754 /* This context is banned to submit more work */
755 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300756};
Ben Widawsky40521052012-06-04 14:42:43 -0700757
758/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100759#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100760/**
761 * struct intel_context - as the name implies, represents a context.
762 * @ref: reference count.
763 * @user_handle: userspace tracking identity for this context.
764 * @remap_slice: l3 row remapping information.
765 * @file_priv: filp associated with this context (NULL for global default
766 * context).
767 * @hang_stats: information about the role of this context in possible GPU
768 * hangs.
769 * @vm: virtual memory space used by this context.
770 * @legacy_hw_ctx: render context backing object and whether it is correctly
771 * initialized (legacy ring submission mechanism only).
772 * @link: link in the global list of contexts.
773 *
774 * Contexts are memory images used by the hardware to store copies of their
775 * internal state.
776 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100777struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300778 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100779 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700780 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700781 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300782 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200783 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700784
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100785 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100786 struct {
787 struct drm_i915_gem_object *rcs_state;
788 bool initialized;
789 } legacy_hw_ctx;
790
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100791 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100792 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100793 struct {
794 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100795 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200796 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100797 } engine[I915_NUM_RINGS];
798
Ben Widawskya33afea2013-09-17 21:12:45 -0700799 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700800};
801
Paulo Zanonia4001f12015-02-13 17:23:44 -0200802enum fb_op_origin {
803 ORIGIN_GTT,
804 ORIGIN_CPU,
805 ORIGIN_CS,
806 ORIGIN_FLIP,
807};
808
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700809struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200810 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700811 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700812 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200813 unsigned int possible_framebuffer_bits;
814 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200815 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700816 int y;
817
Ben Widawskyc4213882014-06-19 12:06:10 -0700818 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700819 struct drm_mm_node *compressed_llb;
820
Rodrigo Vivida46f932014-08-01 02:04:45 -0700821 bool false_color;
822
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300823 /* Tracks whether the HW is actually enabled, not whether the feature is
824 * possible. */
825 bool enabled;
826
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700827 struct intel_fbc_work {
828 struct delayed_work work;
829 struct drm_crtc *crtc;
830 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700831 } *fbc_work;
832
Chris Wilson29ebf902013-07-27 17:23:55 +0100833 enum no_fbc_reason {
834 FBC_OK, /* FBC is enabled */
835 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700836 FBC_NO_OUTPUT, /* no outputs enabled to compress */
837 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
838 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
839 FBC_MODE_TOO_LARGE, /* mode too large for compression */
840 FBC_BAD_PLANE, /* fbc not supported on plane */
841 FBC_NOT_TILED, /* buffer not tiled */
842 FBC_MULTIPLE_PIPES, /* more than one pipe active */
843 FBC_MODULE_PARAM,
844 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
845 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800846};
847
Vandana Kannan96178ee2015-01-10 02:25:56 +0530848/**
849 * HIGH_RR is the highest eDP panel refresh rate read from EDID
850 * LOW_RR is the lowest eDP panel refresh rate found from EDID
851 * parsing for same resolution.
852 */
853enum drrs_refresh_rate_type {
854 DRRS_HIGH_RR,
855 DRRS_LOW_RR,
856 DRRS_MAX_RR, /* RR count */
857};
858
859enum drrs_support_type {
860 DRRS_NOT_SUPPORTED = 0,
861 STATIC_DRRS_SUPPORT = 1,
862 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530863};
864
Daniel Vetter2807cf62014-07-11 10:30:11 -0700865struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530866struct i915_drrs {
867 struct mutex mutex;
868 struct delayed_work work;
869 struct intel_dp *dp;
870 unsigned busy_frontbuffer_bits;
871 enum drrs_refresh_rate_type refresh_rate_type;
872 enum drrs_support_type type;
873};
874
Rodrigo Vivia031d702013-10-03 16:15:06 -0300875struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700876 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300877 bool sink_support;
878 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700879 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700880 bool active;
881 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700882 unsigned busy_frontbuffer_bits;
Rodrigo Vivi0243f7b2015-01-12 10:14:32 -0800883 bool link_standby;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530884 bool psr2_support;
885 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300886};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700887
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800888enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300889 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800890 PCH_IBX, /* Ibexpeak PCH */
891 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300892 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530893 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700894 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800895};
896
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200897enum intel_sbi_destination {
898 SBI_ICLK,
899 SBI_MPHY,
900};
901
Jesse Barnesb690e962010-07-19 13:53:12 -0700902#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700903#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100904#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000905#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300906#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100907#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700908
Dave Airlie8be48d92010-03-30 05:34:14 +0000909struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100910struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000911
Daniel Vetterc2b91522012-02-14 22:37:19 +0100912struct intel_gmbus {
913 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000914 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100915 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100916 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100917 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100918 struct drm_i915_private *dev_priv;
919};
920
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100921struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000922 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000923 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700924 u32 savePP_ON_DELAYS;
925 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000926 u32 savePP_ON;
927 u32 savePP_OFF;
928 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700929 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000930 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800931 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800932 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000933 u32 saveSWF0[16];
934 u32 saveSWF1[16];
935 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200936 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400937 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800938 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100939};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100940
Imre Deakddeea5b2014-05-05 15:19:56 +0300941struct vlv_s0ix_state {
942 /* GAM */
943 u32 wr_watermark;
944 u32 gfx_prio_ctrl;
945 u32 arb_mode;
946 u32 gfx_pend_tlb0;
947 u32 gfx_pend_tlb1;
948 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
949 u32 media_max_req_count;
950 u32 gfx_max_req_count;
951 u32 render_hwsp;
952 u32 ecochk;
953 u32 bsd_hwsp;
954 u32 blt_hwsp;
955 u32 tlb_rd_addr;
956
957 /* MBC */
958 u32 g3dctl;
959 u32 gsckgctl;
960 u32 mbctl;
961
962 /* GCP */
963 u32 ucgctl1;
964 u32 ucgctl3;
965 u32 rcgctl1;
966 u32 rcgctl2;
967 u32 rstctl;
968 u32 misccpctl;
969
970 /* GPM */
971 u32 gfxpause;
972 u32 rpdeuhwtc;
973 u32 rpdeuc;
974 u32 ecobus;
975 u32 pwrdwnupctl;
976 u32 rp_down_timeout;
977 u32 rp_deucsw;
978 u32 rcubmabdtmr;
979 u32 rcedata;
980 u32 spare2gh;
981
982 /* Display 1 CZ domain */
983 u32 gt_imr;
984 u32 gt_ier;
985 u32 pm_imr;
986 u32 pm_ier;
987 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
988
989 /* GT SA CZ domain */
990 u32 tilectl;
991 u32 gt_fifoctl;
992 u32 gtlc_wake_ctrl;
993 u32 gtlc_survive;
994 u32 pmwgicz;
995
996 /* Display 2 CZ domain */
997 u32 gu_ctl0;
998 u32 gu_ctl1;
999 u32 clock_gate_dis2;
1000};
1001
Chris Wilsonbf225f22014-07-10 20:31:18 +01001002struct intel_rps_ei {
1003 u32 cz_clock;
1004 u32 render_c0;
1005 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001006};
1007
Daniel Vetterc85aa882012-11-02 19:55:03 +01001008struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001009 /*
1010 * work, interrupts_enabled and pm_iir are protected by
1011 * dev_priv->irq_lock
1012 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001013 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001014 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001015 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001016
Ben Widawskyb39fb292014-03-19 18:31:11 -07001017 /* Frequencies are stored in potentially platform dependent multiples.
1018 * In other words, *_freq needs to be multiplied by X to be interesting.
1019 * Soft limits are those which are used for the dynamic reclocking done
1020 * by the driver (raise frequencies under heavy loads, and lower for
1021 * lighter loads). Hard limits are those imposed by the hardware.
1022 *
1023 * A distinction is made for overclocking, which is never enabled by
1024 * default, and is considered to be above the hard limit if it's
1025 * possible at all.
1026 */
1027 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1028 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1029 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1030 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1031 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001032 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001033 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1034 u8 rp1_freq; /* "less than" RP0 power/freqency */
1035 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301036 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001037
Chris Wilson8fb55192015-04-07 16:20:28 +01001038 u8 up_threshold; /* Current %busy required to uplock */
1039 u8 down_threshold; /* Current %busy required to downclock */
1040
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001041 int last_adj;
1042 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1043
Chris Wilsonc0951f02013-10-10 21:58:50 +01001044 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001045 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001046
Chris Wilsonbf225f22014-07-10 20:31:18 +01001047 /* manual wa residency calculations */
1048 struct intel_rps_ei up_ei, down_ei;
1049
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001050 /*
1051 * Protects RPS/RC6 register access and PCU communication.
1052 * Must be taken after struct_mutex if nested.
1053 */
1054 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001055};
1056
Daniel Vetter1a240d42012-11-29 22:18:51 +01001057/* defined intel_pm.c */
1058extern spinlock_t mchdev_lock;
1059
Daniel Vetterc85aa882012-11-02 19:55:03 +01001060struct intel_ilk_power_mgmt {
1061 u8 cur_delay;
1062 u8 min_delay;
1063 u8 max_delay;
1064 u8 fmax;
1065 u8 fstart;
1066
1067 u64 last_count1;
1068 unsigned long last_time1;
1069 unsigned long chipset_power;
1070 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001071 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001072 unsigned long gfx_power;
1073 u8 corr;
1074
1075 int c_m;
1076 int r_t;
1077};
1078
Imre Deakc6cb5822014-03-04 19:22:55 +02001079struct drm_i915_private;
1080struct i915_power_well;
1081
1082struct i915_power_well_ops {
1083 /*
1084 * Synchronize the well's hw state to match the current sw state, for
1085 * example enable/disable it based on the current refcount. Called
1086 * during driver init and resume time, possibly after first calling
1087 * the enable/disable handlers.
1088 */
1089 void (*sync_hw)(struct drm_i915_private *dev_priv,
1090 struct i915_power_well *power_well);
1091 /*
1092 * Enable the well and resources that depend on it (for example
1093 * interrupts located on the well). Called after the 0->1 refcount
1094 * transition.
1095 */
1096 void (*enable)(struct drm_i915_private *dev_priv,
1097 struct i915_power_well *power_well);
1098 /*
1099 * Disable the well and resources that depend on it. Called after
1100 * the 1->0 refcount transition.
1101 */
1102 void (*disable)(struct drm_i915_private *dev_priv,
1103 struct i915_power_well *power_well);
1104 /* Returns the hw enabled state. */
1105 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1106 struct i915_power_well *power_well);
1107};
1108
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001109/* Power well structure for haswell */
1110struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001111 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001112 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001113 /* power well enable/disable usage count */
1114 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001115 /* cached hw enabled state */
1116 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001117 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001118 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001119 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001120};
1121
Imre Deak83c00f552013-10-25 17:36:47 +03001122struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001123 /*
1124 * Power wells needed for initialization at driver init and suspend
1125 * time are on. They are kept on until after the first modeset.
1126 */
1127 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001128 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001129 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001130
Imre Deak83c00f552013-10-25 17:36:47 +03001131 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001132 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001133 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001134};
1135
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001136#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001137struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001138 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001139 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001140 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001141};
1142
Brad Volkin493018d2014-12-11 12:13:08 -08001143struct i915_gem_batch_pool {
1144 struct drm_device *dev;
1145 struct list_head cache_list;
1146};
1147
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001148struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001149 /** Memory allocator for GTT stolen memory */
1150 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001151 /** List of all objects in gtt_space. Used to restore gtt
1152 * mappings on resume */
1153 struct list_head bound_list;
1154 /**
1155 * List of objects which are not bound to the GTT (thus
1156 * are idle and not used by the GPU) but still have
1157 * (presumably uncached) pages still attached.
1158 */
1159 struct list_head unbound_list;
1160
Brad Volkin493018d2014-12-11 12:13:08 -08001161 /*
1162 * A pool of objects to use as shadow copies of client batch buffers
1163 * when the command parser is enabled. Prevents the client from
1164 * modifying the batch contents after software parsing.
1165 */
1166 struct i915_gem_batch_pool batch_pool;
1167
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001168 /** Usable portion of the GTT for GEM */
1169 unsigned long stolen_base; /* limited to low memory (32-bit) */
1170
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001171 /** PPGTT used for aliasing the PPGTT with the GTT */
1172 struct i915_hw_ppgtt *aliasing_ppgtt;
1173
Chris Wilson2cfcd322014-05-20 08:28:43 +01001174 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001175 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001176 bool shrinker_no_lock_stealing;
1177
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001178 /** LRU list of objects with fence regs on them. */
1179 struct list_head fence_list;
1180
1181 /**
1182 * We leave the user IRQ off as much as possible,
1183 * but this means that requests will finish and never
1184 * be retired once the system goes idle. Set a timer to
1185 * fire periodically while the ring is running. When it
1186 * fires, go retire requests.
1187 */
1188 struct delayed_work retire_work;
1189
1190 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001191 * When we detect an idle GPU, we want to turn on
1192 * powersaving features. So once we see that there
1193 * are no more requests outstanding and no more
1194 * arrive within a small period of time, we fire
1195 * off the idle_work.
1196 */
1197 struct delayed_work idle_work;
1198
1199 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001200 * Are we in a non-interruptible section of code like
1201 * modesetting?
1202 */
1203 bool interruptible;
1204
Chris Wilsonf62a0072014-02-21 17:55:39 +00001205 /**
1206 * Is the GPU currently considered idle, or busy executing userspace
1207 * requests? Whilst idle, we attempt to power down the hardware and
1208 * display clocks. In order to reduce the effect on performance, there
1209 * is a slight delay before we do so.
1210 */
1211 bool busy;
1212
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001213 /* the indicator for dispatch video commands on two BSD rings */
1214 int bsd_ring_dispatch_index;
1215
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001216 /** Bit 6 swizzling required for X tiling */
1217 uint32_t bit_6_swizzle_x;
1218 /** Bit 6 swizzling required for Y tiling */
1219 uint32_t bit_6_swizzle_y;
1220
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001221 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001222 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001223 size_t object_memory;
1224 u32 object_count;
1225};
1226
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001227struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001228 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001229 unsigned bytes;
1230 unsigned size;
1231 int err;
1232 u8 *buf;
1233 loff_t start;
1234 loff_t pos;
1235};
1236
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001237struct i915_error_state_file_priv {
1238 struct drm_device *dev;
1239 struct drm_i915_error_state *error;
1240};
1241
Daniel Vetter99584db2012-11-14 17:14:04 +01001242struct i915_gpu_error {
1243 /* For hangcheck timer */
1244#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1245#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001246 /* Hang gpu twice in this window and your context gets banned */
1247#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1248
Chris Wilson737b1502015-01-26 18:03:03 +02001249 struct workqueue_struct *hangcheck_wq;
1250 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001251
1252 /* For reset and error_state handling. */
1253 spinlock_t lock;
1254 /* Protected by the above dev->gpu_error.lock. */
1255 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001256
1257 unsigned long missed_irq_rings;
1258
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001259 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001260 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001261 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001262 * This is a counter which gets incremented when reset is triggered,
1263 * and again when reset has been handled. So odd values (lowest bit set)
1264 * means that reset is in progress and even values that
1265 * (reset_counter >> 1):th reset was successfully completed.
1266 *
1267 * If reset is not completed succesfully, the I915_WEDGE bit is
1268 * set meaning that hardware is terminally sour and there is no
1269 * recovery. All waiters on the reset_queue will be woken when
1270 * that happens.
1271 *
1272 * This counter is used by the wait_seqno code to notice that reset
1273 * event happened and it needs to restart the entire ioctl (since most
1274 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001275 *
1276 * This is important for lock-free wait paths, where no contended lock
1277 * naturally enforces the correct ordering between the bail-out of the
1278 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001279 */
1280 atomic_t reset_counter;
1281
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001282#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001283#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001284
1285 /**
1286 * Waitqueue to signal when the reset has completed. Used by clients
1287 * that wait for dev_priv->mm.wedged to settle.
1288 */
1289 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001290
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001291 /* Userspace knobs for gpu hang simulation;
1292 * combines both a ring mask, and extra flags
1293 */
1294 u32 stop_rings;
1295#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1296#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001297
1298 /* For missed irq/seqno simulation. */
1299 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001300
1301 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1302 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001303};
1304
Zhang Ruib8efb172013-02-05 15:41:53 +08001305enum modeset_restore {
1306 MODESET_ON_LID_OPEN,
1307 MODESET_DONE,
1308 MODESET_SUSPENDED,
1309};
1310
Paulo Zanoni6acab152013-09-12 17:06:24 -03001311struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001312 /*
1313 * This is an index in the HDMI/DVI DDI buffer translation table.
1314 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1315 * populate this field.
1316 */
1317#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001318 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001319
1320 uint8_t supports_dvi:1;
1321 uint8_t supports_hdmi:1;
1322 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001323};
1324
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001325enum psr_lines_to_wait {
1326 PSR_0_LINES_TO_WAIT = 0,
1327 PSR_1_LINE_TO_WAIT,
1328 PSR_4_LINES_TO_WAIT,
1329 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301330};
1331
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001332struct intel_vbt_data {
1333 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1334 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1335
1336 /* Feature bits */
1337 unsigned int int_tv_support:1;
1338 unsigned int lvds_dither:1;
1339 unsigned int lvds_vbt:1;
1340 unsigned int int_crt_support:1;
1341 unsigned int lvds_use_ssc:1;
1342 unsigned int display_clock_mode:1;
1343 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301344 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001345 int lvds_ssc_freq;
1346 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1347
Pradeep Bhat83a72802014-03-28 10:14:57 +05301348 enum drrs_support_type drrs_type;
1349
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001350 /* eDP */
1351 int edp_rate;
1352 int edp_lanes;
1353 int edp_preemphasis;
1354 int edp_vswing;
1355 bool edp_initialized;
1356 bool edp_support;
1357 int edp_bpp;
Sonika Jindal9a57f5b2015-02-25 10:29:11 +05301358 bool edp_low_vswing;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001359 struct edp_power_seq edp_pps;
1360
Jani Nikulaf00076d2013-12-14 20:38:29 -02001361 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001362 bool full_link;
1363 bool require_aux_wakeup;
1364 int idle_frames;
1365 enum psr_lines_to_wait lines_to_wait;
1366 int tp1_wakeup_time;
1367 int tp2_tp3_wakeup_time;
1368 } psr;
1369
1370 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001371 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001372 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001373 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001374 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001375 } backlight;
1376
Shobhit Kumard17c5442013-08-27 15:12:25 +03001377 /* MIPI DSI */
1378 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301379 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001380 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301381 struct mipi_config *config;
1382 struct mipi_pps_data *pps;
1383 u8 seq_version;
1384 u32 size;
1385 u8 *data;
1386 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001387 } dsi;
1388
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001389 int crt_ddc_pin;
1390
1391 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001392 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001393
1394 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001395};
1396
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001397enum intel_ddb_partitioning {
1398 INTEL_DDB_PART_1_2,
1399 INTEL_DDB_PART_5_6, /* IVB+ */
1400};
1401
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001402struct intel_wm_level {
1403 bool enable;
1404 uint32_t pri_val;
1405 uint32_t spr_val;
1406 uint32_t cur_val;
1407 uint32_t fbc_val;
1408};
1409
Imre Deak820c1982013-12-17 14:46:36 +02001410struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001411 uint32_t wm_pipe[3];
1412 uint32_t wm_lp[3];
1413 uint32_t wm_lp_spr[3];
1414 uint32_t wm_linetime[3];
1415 bool enable_fbc_wm;
1416 enum intel_ddb_partitioning partitioning;
1417};
1418
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001419struct vlv_wm_values {
1420 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001421 uint16_t primary;
1422 uint16_t sprite[2];
1423 uint8_t cursor;
1424 } pipe[3];
1425
1426 struct {
1427 uint16_t plane;
1428 uint8_t cursor;
1429 } sr;
1430
1431 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001432 uint8_t cursor;
1433 uint8_t sprite[2];
1434 uint8_t primary;
1435 } ddl[3];
1436};
1437
Damien Lespiauc1939242014-11-04 17:06:41 +00001438struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001439 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001440};
1441
1442static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1443{
Damien Lespiau16160e32014-11-04 17:06:53 +00001444 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001445}
1446
Damien Lespiau08db6652014-11-04 17:06:52 +00001447static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1448 const struct skl_ddb_entry *e2)
1449{
1450 if (e1->start == e2->start && e1->end == e2->end)
1451 return true;
1452
1453 return false;
1454}
1455
Damien Lespiauc1939242014-11-04 17:06:41 +00001456struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001457 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001458 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1459 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1460};
1461
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001462struct skl_wm_values {
1463 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001464 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001465 uint32_t wm_linetime[I915_MAX_PIPES];
1466 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1467 uint32_t cursor[I915_MAX_PIPES][8];
1468 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1469 uint32_t cursor_trans[I915_MAX_PIPES];
1470};
1471
1472struct skl_wm_level {
1473 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001474 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001475 uint16_t plane_res_b[I915_MAX_PLANES];
1476 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001477 uint16_t cursor_res_b;
1478 uint8_t cursor_res_l;
1479};
1480
Paulo Zanonic67a4702013-08-19 13:18:09 -03001481/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001482 * This struct helps tracking the state needed for runtime PM, which puts the
1483 * device in PCI D3 state. Notice that when this happens, nothing on the
1484 * graphics device works, even register access, so we don't get interrupts nor
1485 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001486 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001487 * Every piece of our code that needs to actually touch the hardware needs to
1488 * either call intel_runtime_pm_get or call intel_display_power_get with the
1489 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001490 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001491 * Our driver uses the autosuspend delay feature, which means we'll only really
1492 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001493 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001494 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001495 *
1496 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1497 * goes back to false exactly before we reenable the IRQs. We use this variable
1498 * to check if someone is trying to enable/disable IRQs while they're supposed
1499 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001500 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001501 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001502 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001503 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001504struct i915_runtime_pm {
1505 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001506 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001507};
1508
Daniel Vetter926321d2013-10-16 13:30:34 +02001509enum intel_pipe_crc_source {
1510 INTEL_PIPE_CRC_SOURCE_NONE,
1511 INTEL_PIPE_CRC_SOURCE_PLANE1,
1512 INTEL_PIPE_CRC_SOURCE_PLANE2,
1513 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001514 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001515 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1516 INTEL_PIPE_CRC_SOURCE_TV,
1517 INTEL_PIPE_CRC_SOURCE_DP_B,
1518 INTEL_PIPE_CRC_SOURCE_DP_C,
1519 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001520 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001521 INTEL_PIPE_CRC_SOURCE_MAX,
1522};
1523
Shuang He8bf1e9f2013-10-15 18:55:27 +01001524struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001525 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001526 uint32_t crc[5];
1527};
1528
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001529#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001530struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001531 spinlock_t lock;
1532 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001533 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001534 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001535 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001536 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001537};
1538
Daniel Vetterf99d7062014-06-19 16:01:59 +02001539struct i915_frontbuffer_tracking {
1540 struct mutex lock;
1541
1542 /*
1543 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1544 * scheduled flips.
1545 */
1546 unsigned busy_bits;
1547 unsigned flip_bits;
1548};
1549
Mika Kuoppala72253422014-10-07 17:21:26 +03001550struct i915_wa_reg {
1551 u32 addr;
1552 u32 value;
1553 /* bitmask representing WA bits */
1554 u32 mask;
1555};
1556
1557#define I915_MAX_WA_REGS 16
1558
1559struct i915_workarounds {
1560 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1561 u32 count;
1562};
1563
Yu Zhangcf9d2892015-02-10 19:05:47 +08001564struct i915_virtual_gpu {
1565 bool active;
1566};
1567
Jani Nikula77fec552014-03-31 14:27:22 +03001568struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001569 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001570 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001571
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001572 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001573
1574 int relative_constants_mode;
1575
1576 void __iomem *regs;
1577
Chris Wilson907b28c2013-07-19 20:36:52 +01001578 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001579
Yu Zhangcf9d2892015-02-10 19:05:47 +08001580 struct i915_virtual_gpu vgpu;
1581
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001582 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001583
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001584 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1585 * controller on different i2c buses. */
1586 struct mutex gmbus_mutex;
1587
1588 /**
1589 * Base address of the gmbus and gpio block.
1590 */
1591 uint32_t gpio_mmio_base;
1592
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301593 /* MMIO base address for MIPI regs */
1594 uint32_t mipi_mmio_base;
1595
Daniel Vetter28c70f12012-12-01 13:53:45 +01001596 wait_queue_head_t gmbus_wait_queue;
1597
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001598 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001599 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001600 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001601 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001602
Daniel Vetterba8286f2014-09-11 07:43:25 +02001603 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001604 struct resource mch_res;
1605
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001606 /* protects the irq masks */
1607 spinlock_t irq_lock;
1608
Sourab Gupta84c33a62014-06-02 16:47:17 +05301609 /* protects the mmio flip data */
1610 spinlock_t mmio_flip_lock;
1611
Imre Deakf8b79e52014-03-04 19:23:07 +02001612 bool display_irqs_enabled;
1613
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001614 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1615 struct pm_qos_request pm_qos;
1616
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001618 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001619
1620 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001621 union {
1622 u32 irq_mask;
1623 u32 de_irq_mask[I915_MAX_PIPES];
1624 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001625 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001626 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301627 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001628 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001629
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001630 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001631 struct {
1632 unsigned long hpd_last_jiffies;
1633 int hpd_cnt;
1634 enum {
1635 HPD_ENABLED = 0,
1636 HPD_DISABLED = 1,
1637 HPD_MARK_DISABLED = 2
1638 } hpd_mark;
1639 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001640 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001641 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001642
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001643 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301644 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001646 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001647
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001648 bool preserve_bios_swizzle;
1649
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001650 /* overlay */
1651 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001652
Jani Nikula58c68772013-11-08 16:48:54 +02001653 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001654 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001655
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001656 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001657 bool no_aux_handshake;
1658
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001659 /* protects panel power sequencer state */
1660 struct mutex pps_mutex;
1661
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001662 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1663 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1664 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1665
1666 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001667 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001668 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669
Daniel Vetter645416f2013-09-02 16:22:25 +02001670 /**
1671 * wq - Driver workqueue for GEM.
1672 *
1673 * NOTE: Work items scheduled here are not allowed to grab any modeset
1674 * locks, for otherwise the flushing done in the pageflip code will
1675 * result in deadlocks.
1676 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001677 struct workqueue_struct *wq;
1678
1679 /* Display functions */
1680 struct drm_i915_display_funcs display;
1681
1682 /* PCH chipset type */
1683 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001684 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001685
1686 unsigned long quirks;
1687
Zhang Ruib8efb172013-02-05 15:41:53 +08001688 enum modeset_restore modeset_restore;
1689 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001690
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001691 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001692 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001693
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001694 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001695 DECLARE_HASHTABLE(mm_structs, 7);
1696 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001697
Daniel Vetter87813422012-05-02 11:49:32 +02001698 /* Kernel Modesetting */
1699
yakui_zhao9b9d1722009-05-31 17:17:17 +08001700 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001701
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001702 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1703 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001704 wait_queue_head_t pending_flip_queue;
1705
Daniel Vetterc4597872013-10-21 21:04:07 +02001706#ifdef CONFIG_DEBUG_FS
1707 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1708#endif
1709
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001710 int num_shared_dpll;
1711 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001712 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001713
Mika Kuoppala72253422014-10-07 17:21:26 +03001714 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001715
Jesse Barnes652c3932009-08-17 13:31:43 -07001716 /* Reclocking support */
1717 bool render_reclock_avail;
1718 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001719 /* indicates the reduced downclock for LVDS*/
1720 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001721
1722 struct i915_frontbuffer_tracking fb_tracking;
1723
Jesse Barnes652c3932009-08-17 13:31:43 -07001724 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001725
Zhenyu Wangc48044112009-12-17 14:48:43 +08001726 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001727
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001728 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001729
Ben Widawsky59124502013-07-04 11:02:05 -07001730 /* Cannot be determined by PCIID. You must always read a register. */
1731 size_t ellc_size;
1732
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001733 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001734 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001735
Daniel Vetter20e4d402012-08-08 23:35:39 +02001736 /* ilk-only ips/rps state. Everything in here is protected by the global
1737 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001738 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001739
Imre Deak83c00f552013-10-25 17:36:47 +03001740 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001741
Rodrigo Vivia031d702013-10-03 16:15:06 -03001742 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001743
Daniel Vetter99584db2012-11-14 17:14:04 +01001744 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001745
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001746 struct drm_i915_gem_object *vlv_pctx;
1747
Daniel Vetter4520f532013-10-09 09:18:51 +02001748#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001749 /* list of fbdev register on this device */
1750 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001751 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001752#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001753
1754 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001755 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001756
Imre Deak58fddc22015-01-08 17:54:14 +02001757 /* hda/i915 audio component */
1758 bool audio_component_registered;
1759
Ben Widawsky254f9652012-06-04 14:42:42 -07001760 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001761 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001762
Damien Lespiau3e683202012-12-11 18:48:29 +00001763 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001764
Daniel Vetter842f1c82014-03-10 10:01:44 +01001765 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001766 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001767 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001768
Ville Syrjälä53615a52013-08-01 16:18:50 +03001769 struct {
1770 /*
1771 * Raw watermark latency values:
1772 * in 0.1us units for WM0,
1773 * in 0.5us units for WM1+.
1774 */
1775 /* primary */
1776 uint16_t pri_latency[5];
1777 /* sprite */
1778 uint16_t spr_latency[5];
1779 /* cursor */
1780 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001781 /*
1782 * Raw watermark memory latency values
1783 * for SKL for all 8 levels
1784 * in 1us units.
1785 */
1786 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001787
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001788 /*
1789 * The skl_wm_values structure is a bit too big for stack
1790 * allocation, so we keep the staging struct where we store
1791 * intermediate results here instead.
1792 */
1793 struct skl_wm_values skl_results;
1794
Ville Syrjälä609cede2013-10-09 19:18:03 +03001795 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001796 union {
1797 struct ilk_wm_values hw;
1798 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001799 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001800 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001801 } wm;
1802
Paulo Zanoni8a187452013-12-06 20:32:13 -02001803 struct i915_runtime_pm pm;
1804
Dave Airlie13cf5502014-06-18 11:29:35 +10001805 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1806 u32 long_hpd_port_mask;
1807 u32 short_hpd_port_mask;
1808 struct work_struct dig_port_work;
1809
Dave Airlie0e32b392014-05-02 14:02:48 +10001810 /*
1811 * if we get a HPD irq from DP and a HPD irq from non-DP
1812 * the non-DP HPD could block the workqueue on a mode config
1813 * mutex getting, that userspace may have taken. However
1814 * userspace is waiting on the DP workqueue to run which is
1815 * blocked behind the non-DP one.
1816 */
1817 struct workqueue_struct *dp_wq;
1818
Oscar Mateoa83014d2014-07-24 17:04:21 +01001819 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1820 struct {
John Harrisonf3dc74c2015-03-19 12:30:06 +00001821 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1822 struct intel_engine_cs *ring,
1823 struct intel_context *ctx,
1824 struct drm_i915_gem_execbuffer2 *args,
1825 struct list_head *vmas,
1826 struct drm_i915_gem_object *batch_obj,
1827 u64 exec_start, u32 flags);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001828 int (*init_rings)(struct drm_device *dev);
1829 void (*cleanup_ring)(struct intel_engine_cs *ring);
1830 void (*stop_ring)(struct intel_engine_cs *ring);
1831 } gt;
1832
John Harrison67e29372014-12-05 13:49:35 +00001833 uint32_t request_uniq;
1834
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001835 /*
1836 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1837 * will be rejected. Instead look for a better place.
1838 */
Jani Nikula77fec552014-03-31 14:27:22 +03001839};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840
Chris Wilson2c1792a2013-08-01 18:39:55 +01001841static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1842{
1843 return dev->dev_private;
1844}
1845
Imre Deak888d0d42015-01-08 17:54:13 +02001846static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1847{
1848 return to_i915(dev_get_drvdata(dev));
1849}
1850
Chris Wilsonb4519512012-05-11 14:29:30 +01001851/* Iterate over initialised rings */
1852#define for_each_ring(ring__, dev_priv__, i__) \
1853 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1854 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1855
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001856enum hdmi_force_audio {
1857 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1858 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1859 HDMI_AUDIO_AUTO, /* trust EDID */
1860 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1861};
1862
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001863#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001864
Chris Wilson37e680a2012-06-07 15:38:42 +01001865struct drm_i915_gem_object_ops {
1866 /* Interface between the GEM object and its backing storage.
1867 * get_pages() is called once prior to the use of the associated set
1868 * of pages before to binding them into the GTT, and put_pages() is
1869 * called after we no longer need them. As we expect there to be
1870 * associated cost with migrating pages between the backing storage
1871 * and making them available for the GPU (e.g. clflush), we may hold
1872 * onto the pages after they are no longer referenced by the GPU
1873 * in case they may be used again shortly (for example migrating the
1874 * pages to a different memory domain within the GTT). put_pages()
1875 * will therefore most likely be called when the object itself is
1876 * being released or under memory pressure (where we attempt to
1877 * reap pages for the shrinker).
1878 */
1879 int (*get_pages)(struct drm_i915_gem_object *);
1880 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001881 int (*dmabuf_export)(struct drm_i915_gem_object *);
1882 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001883};
1884
Daniel Vettera071fa02014-06-18 23:28:09 +02001885/*
1886 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1887 * considered to be the frontbuffer for the given plane interface-vise. This
1888 * doesn't mean that the hw necessarily already scans it out, but that any
1889 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1890 *
1891 * We have one bit per pipe and per scanout plane type.
1892 */
1893#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1894#define INTEL_FRONTBUFFER_BITS \
1895 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1896#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1897 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1898#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1899 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1900#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1901 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1902#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1903 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001904#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1905 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001906
Eric Anholt673a3942008-07-30 12:06:12 -07001907struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001908 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001909
Chris Wilson37e680a2012-06-07 15:38:42 +01001910 const struct drm_i915_gem_object_ops *ops;
1911
Ben Widawsky2f633152013-07-17 12:19:03 -07001912 /** List of VMAs backed by this object */
1913 struct list_head vma_list;
1914
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001915 /** Stolen memory for this object, instead of being backed by shmem. */
1916 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001917 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001918
Chris Wilson69dc4982010-10-19 10:36:51 +01001919 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001920 /** Used in execbuf to temporarily hold a ref */
1921 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001922
Brad Volkin493018d2014-12-11 12:13:08 -08001923 struct list_head batch_pool_list;
1924
Eric Anholt673a3942008-07-30 12:06:12 -07001925 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001926 * This is set if the object is on the active lists (has pending
1927 * rendering and so a non-zero seqno), and is not set if it i s on
1928 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001929 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001930 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001931
1932 /**
1933 * This is set if the object has been written to since last bound
1934 * to the GTT
1935 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001936 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001937
1938 /**
1939 * Fence register bits (if any) for this object. Will be set
1940 * as needed when mapped into the GTT.
1941 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001942 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001943 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001944
1945 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001946 * Advice: are the backing pages purgeable?
1947 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001948 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001949
1950 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001951 * Current tiling mode for the object.
1952 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001953 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001954 /**
1955 * Whether the tiling parameters for the currently associated fence
1956 * register have changed. Note that for the purposes of tracking
1957 * tiling changes we also treat the unfenced register, the register
1958 * slot that the object occupies whilst it executes a fenced
1959 * command (such as BLT on gen2/3), as a "fence".
1960 */
1961 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001962
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001963 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001964 * Is the object at the current location in the gtt mappable and
1965 * fenceable? Used to avoid costly recalculations.
1966 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001967 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001968
1969 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001970 * Whether the current gtt mapping needs to be mappable (and isn't just
1971 * mappable by accident). Track pin and fault separate for a more
1972 * accurate mappable working set.
1973 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001974 unsigned int fault_mappable:1;
1975 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001976 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001977
Chris Wilsoncaea7472010-11-12 13:53:37 +00001978 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301979 * Is the object to be mapped as read-only to the GPU
1980 * Only honoured if hardware has relevant pte bit
1981 */
1982 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001983 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00001984 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07001985
Chris Wilson9da3da62012-06-01 15:20:22 +01001986 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001987
Daniel Vettera071fa02014-06-18 23:28:09 +02001988 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1989
Chris Wilson9da3da62012-06-01 15:20:22 +01001990 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001991 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01001992 struct get_page {
1993 struct scatterlist *sg;
1994 int last;
1995 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07001996
Daniel Vetter1286ff72012-05-10 15:25:09 +02001997 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001998 void *dma_buf_vmapping;
1999 int vmapping_count;
2000
Chris Wilson1c293ea2012-04-17 15:31:27 +01002001 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002002 struct drm_i915_gem_request *last_read_req;
2003 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002004 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002005 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002006
Daniel Vetter778c3542010-05-13 11:49:44 +02002007 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002008 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002009
Daniel Vetter80075d42013-10-09 21:23:52 +02002010 /** References from framebuffers, locks out tiling changes. */
2011 unsigned long framebuffer_references;
2012
Eric Anholt280b7132009-03-12 16:56:27 -07002013 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002014 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002015
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002016 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002017 /** for phy allocated objects */
2018 struct drm_dma_handle *phys_handle;
2019
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002020 struct i915_gem_userptr {
2021 uintptr_t ptr;
2022 unsigned read_only :1;
2023 unsigned workers :4;
2024#define I915_GEM_USERPTR_MAX_WORKERS 15
2025
Chris Wilsonad46cb52014-08-07 14:20:40 +01002026 struct i915_mm_struct *mm;
2027 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002028 struct work_struct *work;
2029 } userptr;
2030 };
2031};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002032#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002033
Daniel Vettera071fa02014-06-18 23:28:09 +02002034void i915_gem_track_fb(struct drm_i915_gem_object *old,
2035 struct drm_i915_gem_object *new,
2036 unsigned frontbuffer_bits);
2037
Eric Anholt673a3942008-07-30 12:06:12 -07002038/**
2039 * Request queue structure.
2040 *
2041 * The request queue allows us to note sequence numbers that have been emitted
2042 * and may be associated with active buffers to be retired.
2043 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002044 * By keeping this list, we can avoid having to do questionable sequence
2045 * number comparisons on buffer last_read|write_seqno. It also allows an
2046 * emission time to be associated with the request for tracking how far ahead
2047 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002048 *
2049 * The requests are reference counted, so upon creation they should have an
2050 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002051 */
2052struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002053 struct kref ref;
2054
Zou Nan hai852835f2010-05-21 09:08:56 +08002055 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002056 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002057
Eric Anholt673a3942008-07-30 12:06:12 -07002058 /** GEM sequence number associated with this request. */
2059 uint32_t seqno;
2060
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002061 /** Position in the ringbuffer of the start of the request */
2062 u32 head;
2063
Nick Hoath72f95af2015-01-15 13:10:37 +00002064 /**
2065 * Position in the ringbuffer of the start of the postfix.
2066 * This is required to calculate the maximum available ringbuffer
2067 * space without overwriting the postfix.
2068 */
2069 u32 postfix;
2070
2071 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002072 u32 tail;
2073
Nick Hoathb3a38992015-02-19 16:30:47 +00002074 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002075 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002076 * Contexts are refcounted, so when this request is associated with a
2077 * context, we must increment the context's refcount, to guarantee that
2078 * it persists while any request is linked to it. Requests themselves
2079 * are also refcounted, so the request will only be freed when the last
2080 * reference to it is dismissed, and the code in
2081 * i915_gem_request_free() will then decrement the refcount on the
2082 * context.
2083 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002084 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002085 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002086
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002087 /** Batch buffer related to this request if any */
2088 struct drm_i915_gem_object *batch_obj;
2089
Eric Anholt673a3942008-07-30 12:06:12 -07002090 /** Time at which this request was emitted, in jiffies. */
2091 unsigned long emitted_jiffies;
2092
Eric Anholtb9624422009-06-03 07:27:35 +00002093 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002094 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002095
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002096 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002097 /** file_priv list entry for this request */
2098 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002099
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002100 /** process identifier submitting this request */
2101 struct pid *pid;
2102
John Harrison67e29372014-12-05 13:49:35 +00002103 uint32_t uniq;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002104
2105 /**
2106 * The ELSP only accepts two elements at a time, so we queue
2107 * context/tail pairs on a given queue (ring->execlist_queue) until the
2108 * hardware is available. The queue serves a double purpose: we also use
2109 * it to keep track of the up to 2 contexts currently in the hardware
2110 * (usually one in execution and the other queued up by the GPU): We
2111 * only remove elements from the head of the queue when the hardware
2112 * informs us that an element has been completed.
2113 *
2114 * All accesses to the queue are mediated by a spinlock
2115 * (ring->execlist_lock).
2116 */
2117
2118 /** Execlist link in the submission queue.*/
2119 struct list_head execlist_link;
2120
2121 /** Execlists no. of times this request has been sent to the ELSP */
2122 int elsp_submitted;
2123
Eric Anholt673a3942008-07-30 12:06:12 -07002124};
2125
John Harrison6689cb22015-03-19 12:30:08 +00002126int i915_gem_request_alloc(struct intel_engine_cs *ring,
2127 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002128void i915_gem_request_free(struct kref *req_ref);
2129
John Harrisonb793a002014-11-24 18:49:25 +00002130static inline uint32_t
2131i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2132{
2133 return req ? req->seqno : 0;
2134}
2135
2136static inline struct intel_engine_cs *
2137i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2138{
2139 return req ? req->ring : NULL;
2140}
2141
John Harrisonabfe2622014-11-24 18:49:24 +00002142static inline void
2143i915_gem_request_reference(struct drm_i915_gem_request *req)
2144{
2145 kref_get(&req->ref);
2146}
2147
2148static inline void
2149i915_gem_request_unreference(struct drm_i915_gem_request *req)
2150{
Daniel Vetterf2458602014-11-26 10:26:05 +01002151 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002152 kref_put(&req->ref, i915_gem_request_free);
2153}
2154
Chris Wilson41037f92015-03-27 11:01:36 +00002155static inline void
2156i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2157{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002158 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002159
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002160 if (!req)
2161 return;
2162
2163 dev = req->ring->dev;
2164 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002165 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002166}
2167
John Harrisonabfe2622014-11-24 18:49:24 +00002168static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2169 struct drm_i915_gem_request *src)
2170{
2171 if (src)
2172 i915_gem_request_reference(src);
2173
2174 if (*pdst)
2175 i915_gem_request_unreference(*pdst);
2176
2177 *pdst = src;
2178}
2179
John Harrison1b5a4332014-11-24 18:49:42 +00002180/*
2181 * XXX: i915_gem_request_completed should be here but currently needs the
2182 * definition of i915_seqno_passed() which is below. It will be moved in
2183 * a later patch when the call to i915_seqno_passed() is obsoleted...
2184 */
2185
Eric Anholt673a3942008-07-30 12:06:12 -07002186struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002187 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002188 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002189
Eric Anholt673a3942008-07-30 12:06:12 -07002190 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002191 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002192 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002193 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002194 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002195 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002196
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002197 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002198 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002199};
2200
Brad Volkin351e3db2014-02-18 10:15:46 -08002201/*
2202 * A command that requires special handling by the command parser.
2203 */
2204struct drm_i915_cmd_descriptor {
2205 /*
2206 * Flags describing how the command parser processes the command.
2207 *
2208 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2209 * a length mask if not set
2210 * CMD_DESC_SKIP: The command is allowed but does not follow the
2211 * standard length encoding for the opcode range in
2212 * which it falls
2213 * CMD_DESC_REJECT: The command is never allowed
2214 * CMD_DESC_REGISTER: The command should be checked against the
2215 * register whitelist for the appropriate ring
2216 * CMD_DESC_MASTER: The command is allowed if the submitting process
2217 * is the DRM master
2218 */
2219 u32 flags;
2220#define CMD_DESC_FIXED (1<<0)
2221#define CMD_DESC_SKIP (1<<1)
2222#define CMD_DESC_REJECT (1<<2)
2223#define CMD_DESC_REGISTER (1<<3)
2224#define CMD_DESC_BITMASK (1<<4)
2225#define CMD_DESC_MASTER (1<<5)
2226
2227 /*
2228 * The command's unique identification bits and the bitmask to get them.
2229 * This isn't strictly the opcode field as defined in the spec and may
2230 * also include type, subtype, and/or subop fields.
2231 */
2232 struct {
2233 u32 value;
2234 u32 mask;
2235 } cmd;
2236
2237 /*
2238 * The command's length. The command is either fixed length (i.e. does
2239 * not include a length field) or has a length field mask. The flag
2240 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2241 * a length mask. All command entries in a command table must include
2242 * length information.
2243 */
2244 union {
2245 u32 fixed;
2246 u32 mask;
2247 } length;
2248
2249 /*
2250 * Describes where to find a register address in the command to check
2251 * against the ring's register whitelist. Only valid if flags has the
2252 * CMD_DESC_REGISTER bit set.
2253 */
2254 struct {
2255 u32 offset;
2256 u32 mask;
2257 } reg;
2258
2259#define MAX_CMD_DESC_BITMASKS 3
2260 /*
2261 * Describes command checks where a particular dword is masked and
2262 * compared against an expected value. If the command does not match
2263 * the expected value, the parser rejects it. Only valid if flags has
2264 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2265 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002266 *
2267 * If the check specifies a non-zero condition_mask then the parser
2268 * only performs the check when the bits specified by condition_mask
2269 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002270 */
2271 struct {
2272 u32 offset;
2273 u32 mask;
2274 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002275 u32 condition_offset;
2276 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002277 } bits[MAX_CMD_DESC_BITMASKS];
2278};
2279
2280/*
2281 * A table of commands requiring special handling by the command parser.
2282 *
2283 * Each ring has an array of tables. Each table consists of an array of command
2284 * descriptors, which must be sorted with command opcodes in ascending order.
2285 */
2286struct drm_i915_cmd_table {
2287 const struct drm_i915_cmd_descriptor *table;
2288 int count;
2289};
2290
Chris Wilsondbbe9122014-08-09 19:18:43 +01002291/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002292#define __I915__(p) ({ \
2293 struct drm_i915_private *__p; \
2294 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2295 __p = (struct drm_i915_private *)p; \
2296 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2297 __p = to_i915((struct drm_device *)p); \
2298 else \
2299 BUILD_BUG(); \
2300 __p; \
2301})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002302#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002303#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002304#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002305
Chris Wilson87f1f462014-08-09 19:18:42 +01002306#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2307#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002308#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002309#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002310#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002311#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2312#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002313#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2314#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2315#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002316#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002317#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002318#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2319#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002320#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2321#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002322#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002323#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002324#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2325 INTEL_DEVID(dev) == 0x0152 || \
2326 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002327#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002328#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002329#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002330#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302331#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002332#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002333#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002334 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002335#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002336 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002337 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002338 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002339#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2340 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002341#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002342 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002343#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002344 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002345/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002346#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2347 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002348#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002349
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002350#define SKL_REVID_A0 (0x0)
2351#define SKL_REVID_B0 (0x1)
2352#define SKL_REVID_C0 (0x2)
2353#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002354#define SKL_REVID_E0 (0x4)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002355
Jesse Barnes85436692011-04-06 12:11:14 -07002356/*
2357 * The genX designation typically refers to the render engine, so render
2358 * capability related checks should use IS_GEN, while display and other checks
2359 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2360 * chips, etc.).
2361 */
Zou Nan haicae58522010-11-09 17:17:32 +08002362#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2363#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2364#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2365#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2366#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002367#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002368#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002369#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002370
Ben Widawsky73ae4782013-10-15 10:02:57 -07002371#define RENDER_RING (1<<RCS)
2372#define BSD_RING (1<<VCS)
2373#define BLT_RING (1<<BCS)
2374#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002375#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002376#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002377#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002378#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2379#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2380#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2381#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002382 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002383#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2384
Ben Widawsky254f9652012-06-04 14:42:42 -07002385#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002386#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002387#define USES_PPGTT(dev) (i915.enable_ppgtt)
2388#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002389
Chris Wilson05394f32010-11-08 19:18:58 +00002390#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002391#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2392
Daniel Vetterb45305f2012-12-17 16:21:27 +01002393/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2394#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002395/*
2396 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2397 * even when in MSI mode. This results in spurious interrupt warnings if the
2398 * legacy irq no. is shared with another device. The kernel then disables that
2399 * interrupt source and so prevents the other device from working properly.
2400 */
2401#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2402#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002403
Zou Nan haicae58522010-11-09 17:17:32 +08002404/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2405 * rows, which changed the alignment requirements and fence programming.
2406 */
2407#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2408 IS_I915GM(dev)))
2409#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2410#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2411#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002412#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2413#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002414
2415#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2416#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002417#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002418
Damien Lespiaudbf77862014-10-01 20:04:14 +01002419#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002420
Damien Lespiaudd93be52013-04-22 18:40:39 +01002421#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002422#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002423#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302424 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2425 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002426#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002427 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002428#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2429#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002430
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002431#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2432#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2433#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2434#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2435#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2436#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302437#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2438#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002439
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002440#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302441#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002442#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002443#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2444#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002445#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002446#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002447
Sonika Jindal5fafe292014-07-21 15:23:38 +05302448#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2449
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002450/* DPF == dynamic parity feature */
2451#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2452#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002453
Ben Widawskyc8735b02012-09-07 19:43:39 -07002454#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302455#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002456
Chris Wilson05394f32010-11-08 19:18:58 +00002457#include "i915_trace.h"
2458
Rob Clarkbaa70942013-08-02 13:27:49 -04002459extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002460extern int i915_max_ioctl;
2461
Imre Deakfc49b3d2014-10-23 19:23:27 +03002462extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2463extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002464
Jani Nikulad330a952014-01-21 11:24:25 +02002465/* i915_params.c */
2466struct i915_params {
2467 int modeset;
2468 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002469 int semaphores;
2470 unsigned int lvds_downclock;
2471 int lvds_channel_mode;
2472 int panel_use_ssc;
2473 int vbt_sdvo_panel_type;
2474 int enable_rc6;
2475 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002476 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002477 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002478 int enable_psr;
2479 unsigned int preliminary_hw_support;
2480 int disable_power_well;
2481 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002482 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002483 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002484 /* leave bools at the end to not create holes */
2485 bool enable_hangcheck;
2486 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002487 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002488 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002489 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002490 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002491 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302492 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002493 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002494 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002495 bool nuclear_pageflip;
Jani Nikulad330a952014-01-21 11:24:25 +02002496};
2497extern struct i915_params i915 __read_mostly;
2498
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002500extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002501extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002502extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002503extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002504extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002505 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002506extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002507 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002508extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002509#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002510extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2511 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002512#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002513extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002514extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002515extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2516extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2517extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2518extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002519int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002520void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002521
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002523void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002524__printf(3, 4)
2525void i915_handle_error(struct drm_device *dev, bool wedged,
2526 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527
Daniel Vetterb9632912014-09-30 10:56:44 +02002528extern void intel_irq_init(struct drm_i915_private *dev_priv);
2529extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002530int intel_irq_install(struct drm_i915_private *dev_priv);
2531void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002532
2533extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002534extern void intel_uncore_early_sanitize(struct drm_device *dev,
2535 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002536extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002537extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002538extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002539extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002540const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002541void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002542 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002543void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002544 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002545void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002546static inline bool intel_vgpu_active(struct drm_device *dev)
2547{
2548 return to_i915(dev)->vgpu.active;
2549}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002550
Keith Packard7c463582008-11-04 02:03:27 -08002551void
Jani Nikula50227e12014-03-31 14:27:21 +03002552i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002553 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002554
2555void
Jani Nikula50227e12014-03-31 14:27:21 +03002556i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002557 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002558
Imre Deakf8b79e52014-03-04 19:23:07 +02002559void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2560void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002561void
2562ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2563void
2564ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2565void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2566 uint32_t interrupt_mask,
2567 uint32_t enabled_irq_mask);
2568#define ibx_enable_display_interrupt(dev_priv, bits) \
2569 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2570#define ibx_disable_display_interrupt(dev_priv, bits) \
2571 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002572
Eric Anholt673a3942008-07-30 12:06:12 -07002573/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002574int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2575 struct drm_file *file_priv);
2576int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2577 struct drm_file *file_priv);
2578int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2579 struct drm_file *file_priv);
2580int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2581 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002582int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2583 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002584int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2585 struct drm_file *file_priv);
2586int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2587 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002588void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2589 struct intel_engine_cs *ring);
2590void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2591 struct drm_file *file,
2592 struct intel_engine_cs *ring,
2593 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002594int i915_gem_ringbuffer_submission(struct drm_device *dev,
2595 struct drm_file *file,
2596 struct intel_engine_cs *ring,
2597 struct intel_context *ctx,
2598 struct drm_i915_gem_execbuffer2 *args,
2599 struct list_head *vmas,
2600 struct drm_i915_gem_object *batch_obj,
2601 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002602int i915_gem_execbuffer(struct drm_device *dev, void *data,
2603 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002604int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2605 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002606int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2607 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002608int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2609 struct drm_file *file);
2610int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2611 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002612int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2613 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002614int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2615 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002616int i915_gem_set_tiling(struct drm_device *dev, void *data,
2617 struct drm_file *file_priv);
2618int i915_gem_get_tiling(struct drm_device *dev, void *data,
2619 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002620int i915_gem_init_userptr(struct drm_device *dev);
2621int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2622 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002623int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002625int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2626 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002627void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002628void *i915_gem_object_alloc(struct drm_device *dev);
2629void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002630void i915_gem_object_init(struct drm_i915_gem_object *obj,
2631 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002632struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2633 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002634void i915_init_vm(struct drm_i915_private *dev_priv,
2635 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002636void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002637void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002638
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002639#define PIN_MAPPABLE 0x1
2640#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002641#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002642#define PIN_OFFSET_BIAS 0x8
2643#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002644int __must_check
2645i915_gem_object_pin(struct drm_i915_gem_object *obj,
2646 struct i915_address_space *vm,
2647 uint32_t alignment,
2648 uint64_t flags);
2649int __must_check
2650i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2651 const struct i915_ggtt_view *view,
2652 uint32_t alignment,
2653 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002654
2655int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2656 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002657int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002658int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002659void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002660void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002661
Brad Volkin4c914c02014-02-18 10:15:45 -08002662int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2663 int *needs_clflush);
2664
Chris Wilson37e680a2012-06-07 15:38:42 +01002665int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002666
2667static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002668{
Chris Wilsonee286372015-04-07 16:20:25 +01002669 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002670}
Chris Wilsonee286372015-04-07 16:20:25 +01002671
2672static inline struct page *
2673i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2674{
2675 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2676 return NULL;
2677
2678 if (n < obj->get_page.last) {
2679 obj->get_page.sg = obj->pages->sgl;
2680 obj->get_page.last = 0;
2681 }
2682
2683 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2684 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2685 if (unlikely(sg_is_chain(obj->get_page.sg)))
2686 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2687 }
2688
2689 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2690}
2691
Chris Wilsona5570172012-09-04 21:02:54 +01002692static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2693{
2694 BUG_ON(obj->pages == NULL);
2695 obj->pages_pin_count++;
2696}
2697static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2698{
2699 BUG_ON(obj->pages_pin_count == 0);
2700 obj->pages_pin_count--;
2701}
2702
Chris Wilson54cf91d2010-11-25 18:00:26 +00002703int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002704int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002706void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002707 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002708int i915_gem_dumb_create(struct drm_file *file_priv,
2709 struct drm_device *dev,
2710 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002711int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2712 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002713/**
2714 * Returns true if seq1 is later than seq2.
2715 */
2716static inline bool
2717i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2718{
2719 return (int32_t)(seq1 - seq2) >= 0;
2720}
2721
John Harrison1b5a4332014-11-24 18:49:42 +00002722static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2723 bool lazy_coherency)
2724{
2725 u32 seqno;
2726
2727 BUG_ON(req == NULL);
2728
2729 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2730
2731 return i915_seqno_passed(seqno, req->seqno);
2732}
2733
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002734int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2735int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002736int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002737int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002738
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002739bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2740void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002741
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002742struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002743i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002744
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002745bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002746void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002747int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002748 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002749int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302750
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002751static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2752{
2753 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002754 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002755}
2756
2757static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2758{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002759 return atomic_read(&error->reset_counter) & I915_WEDGED;
2760}
2761
2762static inline u32 i915_reset_count(struct i915_gpu_error *error)
2763{
2764 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002765}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002766
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002767static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2768{
2769 return dev_priv->gpu_error.stop_rings == 0 ||
2770 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2771}
2772
2773static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2774{
2775 return dev_priv->gpu_error.stop_rings == 0 ||
2776 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2777}
2778
Chris Wilson069efc12010-09-30 16:53:18 +01002779void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002780bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002781int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002782int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002783int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002784int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002785int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002786void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002787void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002788int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002789int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002790int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002791 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002792 struct drm_i915_gem_object *batch_obj);
2793#define i915_add_request(ring) \
2794 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002795int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002796 unsigned reset_counter,
2797 bool interruptible,
2798 s64 *timeout,
2799 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002800int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002801int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002802int __must_check
2803i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2804 bool write);
2805int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002806i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2807int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002808i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2809 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002810 struct intel_engine_cs *pipelined,
2811 const struct i915_ggtt_view *view);
2812void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2813 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002814int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002815 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002816int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002817void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002818
Chris Wilson467cffb2011-03-07 10:42:03 +00002819uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002820i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2821uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002822i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2823 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002824
Chris Wilsone4ffd172011-04-04 09:44:39 +01002825int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2826 enum i915_cache_level cache_level);
2827
Daniel Vetter1286ff72012-05-10 15:25:09 +02002828struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2829 struct dma_buf *dma_buf);
2830
2831struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2832 struct drm_gem_object *gem_obj, int flags);
2833
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002834void i915_gem_restore_fences(struct drm_device *dev);
2835
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002836unsigned long
2837i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002838 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002839unsigned long
2840i915_gem_obj_offset(struct drm_i915_gem_object *o,
2841 struct i915_address_space *vm);
2842static inline unsigned long
2843i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002844{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002845 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002846}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002847
Ben Widawskya70a3142013-07-31 16:59:56 -07002848bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002849bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002850 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002851bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002852 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002853
Ben Widawskya70a3142013-07-31 16:59:56 -07002854unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2855 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002856struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002857i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2858 struct i915_address_space *vm);
2859struct i915_vma *
2860i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2861 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002862
Ben Widawskyaccfef22013-08-14 11:38:35 +02002863struct i915_vma *
2864i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002865 struct i915_address_space *vm);
2866struct i915_vma *
2867i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2868 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002869
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002870static inline struct i915_vma *
2871i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2872{
2873 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002874}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002875bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002876
Ben Widawskya70a3142013-07-31 16:59:56 -07002877/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002878#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002879 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2880static inline bool i915_is_ggtt(struct i915_address_space *vm)
2881{
2882 struct i915_address_space *ggtt =
2883 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2884 return vm == ggtt;
2885}
2886
Daniel Vetter841cd772014-08-06 15:04:48 +02002887static inline struct i915_hw_ppgtt *
2888i915_vm_to_ppgtt(struct i915_address_space *vm)
2889{
2890 WARN_ON(i915_is_ggtt(vm));
2891
2892 return container_of(vm, struct i915_hw_ppgtt, base);
2893}
2894
2895
Ben Widawskya70a3142013-07-31 16:59:56 -07002896static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2897{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002898 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07002899}
2900
2901static inline unsigned long
2902i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2903{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002904 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002905}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002906
2907static inline int __must_check
2908i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2909 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002910 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002911{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002912 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2913 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002914}
Ben Widawskya70a3142013-07-31 16:59:56 -07002915
Daniel Vetterb2871102014-02-14 14:01:19 +01002916static inline int
2917i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2918{
2919 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2920}
2921
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002922void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2923 const struct i915_ggtt_view *view);
2924static inline void
2925i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2926{
2927 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2928}
Daniel Vetterb2871102014-02-14 14:01:19 +01002929
Ben Widawsky254f9652012-06-04 14:42:42 -07002930/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002931int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002932void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002933void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002934int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002935int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002936void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002937int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002938 struct intel_context *to);
2939struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002940i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002941void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002942struct drm_i915_gem_object *
2943i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002944static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002945{
Chris Wilson691e6412014-04-09 09:07:36 +01002946 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002947}
2948
Oscar Mateo273497e2014-05-22 14:13:37 +01002949static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002950{
Chris Wilson691e6412014-04-09 09:07:36 +01002951 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002952}
2953
Oscar Mateo273497e2014-05-22 14:13:37 +01002954static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002955{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002956 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002957}
2958
Ben Widawsky84624812012-06-04 14:42:54 -07002959int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2960 struct drm_file *file);
2961int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2962 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002963int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2964 struct drm_file *file_priv);
2965int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2966 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002967
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002968/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002969int __must_check i915_gem_evict_something(struct drm_device *dev,
2970 struct i915_address_space *vm,
2971 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002972 unsigned alignment,
2973 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002974 unsigned long start,
2975 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002976 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002977int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002978int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002979
Ben Widawsky0260c422014-03-22 22:47:21 -07002980/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002981static inline void i915_gem_chipset_flush(struct drm_device *dev)
2982{
Chris Wilson05394f32010-11-08 19:18:58 +00002983 if (INTEL_INFO(dev)->gen < 6)
2984 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002985}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002986
Chris Wilson9797fbf2012-04-24 15:47:39 +01002987/* i915_gem_stolen.c */
2988int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002989int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002990void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002991void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002992struct drm_i915_gem_object *
2993i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002994struct drm_i915_gem_object *
2995i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2996 u32 stolen_offset,
2997 u32 gtt_offset,
2998 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002999
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003000/* i915_gem_shrinker.c */
3001unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3002 long target,
3003 unsigned flags);
3004#define I915_SHRINK_PURGEABLE 0x1
3005#define I915_SHRINK_UNBOUND 0x2
3006#define I915_SHRINK_BOUND 0x4
3007unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3008void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3009
3010
Eric Anholt673a3942008-07-30 12:06:12 -07003011/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003012static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003013{
Jani Nikula50227e12014-03-31 14:27:21 +03003014 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003015
3016 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3017 obj->tiling_mode != I915_TILING_NONE;
3018}
3019
Eric Anholt673a3942008-07-30 12:06:12 -07003020void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003021void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3022void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003023
3024/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003025#if WATCH_LISTS
3026int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003027#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003028#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003029#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030
Ben Gamari20172632009-02-17 20:08:50 -05003031/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003032int i915_debugfs_init(struct drm_minor *minor);
3033void i915_debugfs_cleanup(struct drm_minor *minor);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03003034int i915_debugfs_connector_add(struct drm_connector *connector);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003035#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01003036void intel_display_crc_init(struct drm_device *dev);
3037#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003038static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003039#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003040
3041/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003042__printf(2, 3)
3043void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003044int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3045 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003046int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003047 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003048 size_t count, loff_t pos);
3049static inline void i915_error_state_buf_release(
3050 struct drm_i915_error_state_buf *eb)
3051{
3052 kfree(eb->buf);
3053}
Mika Kuoppala58174462014-02-25 17:11:26 +02003054void i915_capture_error_state(struct drm_device *dev, bool wedge,
3055 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003056void i915_error_state_get(struct drm_device *dev,
3057 struct i915_error_state_file_priv *error_priv);
3058void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3059void i915_destroy_error_state(struct drm_device *dev);
3060
3061void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003062const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003063
Brad Volkin493018d2014-12-11 12:13:08 -08003064/* i915_gem_batch_pool.c */
3065void i915_gem_batch_pool_init(struct drm_device *dev,
3066 struct i915_gem_batch_pool *pool);
3067void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3068struct drm_i915_gem_object*
3069i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3070
Brad Volkin351e3db2014-02-18 10:15:46 -08003071/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003072int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003073int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3074void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3075bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3076int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003077 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003078 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003079 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003080 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003081 bool is_master);
3082
Jesse Barnes317c35d2008-08-25 15:11:06 -07003083/* i915_suspend.c */
3084extern int i915_save_state(struct drm_device *dev);
3085extern int i915_restore_state(struct drm_device *dev);
3086
Ben Widawsky0136db582012-04-10 21:17:01 -07003087/* i915_sysfs.c */
3088void i915_setup_sysfs(struct drm_device *dev_priv);
3089void i915_teardown_sysfs(struct drm_device *dev_priv);
3090
Chris Wilsonf899fc62010-07-20 15:44:45 -07003091/* intel_i2c.c */
3092extern int intel_setup_gmbus(struct drm_device *dev);
3093extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003094extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3095 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003096
Jani Nikula0184df42015-03-27 00:20:20 +02003097extern struct i2c_adapter *
3098intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003099extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3100extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003101static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003102{
3103 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3104}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003105extern void intel_i2c_reset(struct drm_device *dev);
3106
Chris Wilson3b617962010-08-24 09:02:58 +01003107/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003108#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003109extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003110extern void intel_opregion_init(struct drm_device *dev);
3111extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003112extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003113extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3114 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003115extern int intel_opregion_notify_adapter(struct drm_device *dev,
3116 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003117#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003118static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003119static inline void intel_opregion_init(struct drm_device *dev) { return; }
3120static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003121static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003122static inline int
3123intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3124{
3125 return 0;
3126}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003127static inline int
3128intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3129{
3130 return 0;
3131}
Len Brown65e082c2008-10-24 17:18:10 -04003132#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003133
Jesse Barnes723bfd72010-10-07 16:01:13 -07003134/* intel_acpi.c */
3135#ifdef CONFIG_ACPI
3136extern void intel_register_dsm_handler(void);
3137extern void intel_unregister_dsm_handler(void);
3138#else
3139static inline void intel_register_dsm_handler(void) { return; }
3140static inline void intel_unregister_dsm_handler(void) { return; }
3141#endif /* CONFIG_ACPI */
3142
Jesse Barnes79e53942008-11-07 14:24:08 -08003143/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003144extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003145extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003146extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003147extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003148extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003149extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003150extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3151 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003152extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003153extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003154extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003155extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003156extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003157extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3158 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003159extern void intel_detect_pch(struct drm_device *dev);
3160extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003161extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003162
Ben Widawsky2911a352012-04-05 14:47:36 -07003163extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003164int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003166int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003168
Chris Wilson6ef3d422010-08-04 20:26:07 +01003169/* overlay */
3170extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003171extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3172 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003173
3174extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003175extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003176 struct drm_device *dev,
3177 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003178
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003179int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3180int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003181
3182/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303183u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3184void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003185u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003186u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3187void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3188u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3189void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3190u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3191void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003192u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3193void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003194u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3195void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003196u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3197void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003198u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3199 enum intel_sbi_destination destination);
3200void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3201 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303202u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3203void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003204
Ville Syrjälä616bc822015-01-23 21:04:25 +02003205int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3206int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303207
Ben Widawsky0b274482013-10-04 21:22:51 -07003208#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3209#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003210
Ben Widawsky0b274482013-10-04 21:22:51 -07003211#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3212#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3213#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3214#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003215
Ben Widawsky0b274482013-10-04 21:22:51 -07003216#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3217#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3218#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3219#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003220
Chris Wilson698b3132014-03-21 13:16:43 +00003221/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3222 * will be implemented using 2 32-bit writes in an arbitrary order with
3223 * an arbitrary delay between them. This can cause the hardware to
3224 * act upon the intermediate value, possibly leading to corruption and
3225 * machine death. You have been warned.
3226 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003227#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3228#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003229
Chris Wilson50877442014-03-21 12:41:53 +00003230#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3231 u32 upper = I915_READ(upper_reg); \
3232 u32 lower = I915_READ(lower_reg); \
3233 u32 tmp = I915_READ(upper_reg); \
3234 if (upper != tmp) { \
3235 upper = tmp; \
3236 lower = I915_READ(lower_reg); \
3237 WARN_ON(I915_READ(upper_reg) != upper); \
3238 } \
3239 (u64)upper << 32 | lower; })
3240
Zou Nan haicae58522010-11-09 17:17:32 +08003241#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3242#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3243
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003244/* "Broadcast RGB" property */
3245#define INTEL_BROADCAST_RGB_AUTO 0
3246#define INTEL_BROADCAST_RGB_FULL 1
3247#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003248
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003249static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3250{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303251 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003252 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303253 else if (INTEL_INFO(dev)->gen >= 5)
3254 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003255 else
3256 return VGACNTRL;
3257}
3258
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003259static inline void __user *to_user_ptr(u64 address)
3260{
3261 return (void __user *)(uintptr_t)address;
3262}
3263
Imre Deakdf977292013-05-21 20:03:17 +03003264static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3265{
3266 unsigned long j = msecs_to_jiffies(m);
3267
3268 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3269}
3270
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003271static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3272{
3273 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3274}
3275
Imre Deakdf977292013-05-21 20:03:17 +03003276static inline unsigned long
3277timespec_to_jiffies_timeout(const struct timespec *value)
3278{
3279 unsigned long j = timespec_to_jiffies(value);
3280
3281 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3282}
3283
Paulo Zanonidce56b32013-12-19 14:29:40 -02003284/*
3285 * If you need to wait X milliseconds between events A and B, but event B
3286 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3287 * when event A happened, then just before event B you call this function and
3288 * pass the timestamp as the first argument, and X as the second argument.
3289 */
3290static inline void
3291wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3292{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003293 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003294
3295 /*
3296 * Don't re-read the value of "jiffies" every time since it may change
3297 * behind our back and break the math.
3298 */
3299 tmp_jiffies = jiffies;
3300 target_jiffies = timestamp_jiffies +
3301 msecs_to_jiffies_timeout(to_wait_ms);
3302
3303 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003304 remaining_jiffies = target_jiffies - tmp_jiffies;
3305 while (remaining_jiffies)
3306 remaining_jiffies =
3307 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003308 }
3309}
3310
John Harrison581c26e82014-11-24 18:49:39 +00003311static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3312 struct drm_i915_gem_request *req)
3313{
3314 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3315 i915_gem_request_assign(&ring->trace_irq_req, req);
3316}
3317
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318#endif