blob: 8bcdb981d540979f1ebcb2eb59bc33b989a904e5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Daniel Vettercc365132014-06-18 13:59:13 +020076static void intel_increase_pllclock(struct drm_device *dev,
77 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
83 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +020099static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300100static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
411static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
412{
413 struct drm_device *dev = crtc->dev;
414 struct intel_encoder *encoder;
415
416 for_each_encoder_on_crtc(dev, crtc, encoder)
417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Chris Wilson1b894b52010-12-14 20:04:54 +0000423static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
424 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428
429 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100430 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000431 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432 limit = &intel_limits_ironlake_dual_lvds_100m;
433 else
434 limit = &intel_limits_ironlake_dual_lvds;
435 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000436 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800437 limit = &intel_limits_ironlake_single_lvds_100m;
438 else
439 limit = &intel_limits_ironlake_single_lvds;
440 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200441 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443
444 return limit;
445}
446
Ma Ling044c7c42009-03-18 20:13:23 +0800447static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
448{
449 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800450 const intel_limit_t *limit;
451
452 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100453 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 else
Keith Packarde4b36692009-06-05 19:22:17 -0700456 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800457 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
458 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700463 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800464
465 return limit;
466}
467
Chris Wilson1b894b52010-12-14 20:04:54 +0000468static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469{
470 struct drm_device *dev = crtc->dev;
471 const intel_limit_t *limit;
472
Eric Anholtbad720f2009-10-22 16:11:14 -0700473 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000474 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800475 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800476 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800478 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800480 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500481 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 } else if (IS_CHERRYVIEW(dev)) {
483 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700484 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300485 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100486 } else if (!IS_GEN2(dev)) {
487 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
488 limit = &intel_limits_i9xx_lvds;
489 else
490 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 } else {
492 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700493 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200494 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700495 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200496 else
497 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 }
499 return limit;
500}
501
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502/* m1 is reserved as 0 in Pineview, n is a ring counter */
503static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
Shaohua Li21778322009-02-23 15:19:16 +0800505 clock->m = clock->m2 + 2;
506 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200507 if (WARN_ON(clock->n == 0 || clock->p == 0))
508 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300509 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
510 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800511}
512
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200513static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
514{
515 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
516}
517
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200518static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800519{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200520 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200522 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
523 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300524 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
525 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800526}
527
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528static void chv_clock(int refclk, intel_clock_t *clock)
529{
530 clock->m = clock->m1 * clock->m2;
531 clock->p = clock->p1 * clock->p2;
532 if (WARN_ON(clock->n == 0 || clock->p == 0))
533 return;
534 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
535 clock->n << 22);
536 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
537}
538
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800539#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800540/**
541 * Returns whether the given set of divisors are valid for a given refclk with
542 * the given connectors.
543 */
544
Chris Wilson1b894b52010-12-14 20:04:54 +0000545static bool intel_PLL_is_valid(struct drm_device *dev,
546 const intel_limit_t *limit,
547 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800548{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300549 if (clock->n < limit->n.min || limit->n.max < clock->n)
550 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300557
558 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
559 if (clock->m1 <= clock->m2)
560 INTELPllInvalid("m1 <= m2\n");
561
562 if (!IS_VALLEYVIEW(dev)) {
563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ma Lingd4906092009-03-18 20:13:27 +0800580static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200581i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800582 int target, int refclk, intel_clock_t *match_clock,
583 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
585 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 int err = target;
588
Daniel Vettera210b022012-11-26 17:22:08 +0100589 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100591 * For LVDS just rely on its current settings for dual-channel.
592 * We haven't figured out how to reliably set up different
593 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100595 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 clock.p2 = limit->p2.p2_fast;
597 else
598 clock.p2 = limit->p2.p2_slow;
599 } else {
600 if (target < limit->p2.dot_limit)
601 clock.p2 = limit->p2.p2_slow;
602 else
603 clock.p2 = limit->p2.p2_fast;
604 }
605
Akshay Joshi0206e352011-08-16 15:34:10 -0400606 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800607
Zhao Yakui42158662009-11-20 11:24:18 +0800608 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
609 clock.m1++) {
610 for (clock.m2 = limit->m2.min;
611 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200612 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800613 break;
614 for (clock.n = limit->n.min;
615 clock.n <= limit->n.max; clock.n++) {
616 for (clock.p1 = limit->p1.min;
617 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 int this_err;
619
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200620 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000621 if (!intel_PLL_is_valid(dev, limit,
622 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800624 if (match_clock &&
625 clock.p != match_clock->p)
626 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800627
628 this_err = abs(clock.dot - target);
629 if (this_err < err) {
630 *best_clock = clock;
631 err = this_err;
632 }
633 }
634 }
635 }
636 }
637
638 return (err != target);
639}
640
Ma Lingd4906092009-03-18 20:13:27 +0800641static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200642pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
643 int target, int refclk, intel_clock_t *match_clock,
644 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200645{
646 struct drm_device *dev = crtc->dev;
647 intel_clock_t clock;
648 int err = target;
649
650 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
651 /*
652 * For LVDS just rely on its current settings for dual-channel.
653 * We haven't figured out how to reliably set up different
654 * single/dual channel state, if we even can.
655 */
656 if (intel_is_dual_link_lvds(dev))
657 clock.p2 = limit->p2.p2_fast;
658 else
659 clock.p2 = limit->p2.p2_slow;
660 } else {
661 if (target < limit->p2.dot_limit)
662 clock.p2 = limit->p2.p2_slow;
663 else
664 clock.p2 = limit->p2.p2_fast;
665 }
666
667 memset(best_clock, 0, sizeof(*best_clock));
668
669 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
670 clock.m1++) {
671 for (clock.m2 = limit->m2.min;
672 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200673 for (clock.n = limit->n.min;
674 clock.n <= limit->n.max; clock.n++) {
675 for (clock.p1 = limit->p1.min;
676 clock.p1 <= limit->p1.max; clock.p1++) {
677 int this_err;
678
679 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 if (!intel_PLL_is_valid(dev, limit,
681 &clock))
682 continue;
683 if (match_clock &&
684 clock.p != match_clock->p)
685 continue;
686
687 this_err = abs(clock.dot - target);
688 if (this_err < err) {
689 *best_clock = clock;
690 err = this_err;
691 }
692 }
693 }
694 }
695 }
696
697 return (err != target);
698}
699
Ma Lingd4906092009-03-18 20:13:27 +0800700static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200701g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
702 int target, int refclk, intel_clock_t *match_clock,
703 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800704{
705 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800706 intel_clock_t clock;
707 int max_n;
708 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400709 /* approximately equals target * 0.00585 */
710 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800711 found = false;
712
713 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100714 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800715 clock.p2 = limit->p2.p2_fast;
716 else
717 clock.p2 = limit->p2.p2_slow;
718 } else {
719 if (target < limit->p2.dot_limit)
720 clock.p2 = limit->p2.p2_slow;
721 else
722 clock.p2 = limit->p2.p2_fast;
723 }
724
725 memset(best_clock, 0, sizeof(*best_clock));
726 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200727 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800728 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200729 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800730 for (clock.m1 = limit->m1.max;
731 clock.m1 >= limit->m1.min; clock.m1--) {
732 for (clock.m2 = limit->m2.max;
733 clock.m2 >= limit->m2.min; clock.m2--) {
734 for (clock.p1 = limit->p1.max;
735 clock.p1 >= limit->p1.min; clock.p1--) {
736 int this_err;
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000739 if (!intel_PLL_is_valid(dev, limit,
740 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800741 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000742
743 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800744 if (this_err < err_most) {
745 *best_clock = clock;
746 err_most = this_err;
747 max_n = clock.n;
748 found = true;
749 }
750 }
751 }
752 }
753 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800754 return found;
755}
Ma Lingd4906092009-03-18 20:13:27 +0800756
Zhenyu Wang2c072452009-06-05 15:38:42 +0800757static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200758vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
759 int target, int refclk, intel_clock_t *match_clock,
760 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700761{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300762 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300764 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300765 /* min update 19.2 MHz */
766 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300767 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700768
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300769 target *= 5; /* fast clock */
770
771 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700772
773 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300774 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300775 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300776 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300777 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300778 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700779 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300781 unsigned int ppm, diff;
782
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
784 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 vlv_clock(refclk, &clock);
787
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300788 if (!intel_PLL_is_valid(dev, limit,
789 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 continue;
791
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300792 diff = abs(clock.dot - target);
793 ppm = div_u64(1000000ULL * diff, target);
794
795 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300796 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300799 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800
Ville Syrjäläc6861222013-09-24 21:26:21 +0300801 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300804 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700805 }
806 }
807 }
808 }
809 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700810
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300811 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700812}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300814static bool
815chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
818{
819 struct drm_device *dev = crtc->dev;
820 intel_clock_t clock;
821 uint64_t m2;
822 int found = false;
823
824 memset(best_clock, 0, sizeof(*best_clock));
825
826 /*
827 * Based on hardware doc, the n always set to 1, and m1 always
828 * set to 2. If requires to support 200Mhz refclk, we need to
829 * revisit this because n may not 1 anymore.
830 */
831 clock.n = 1, clock.m1 = 2;
832 target *= 5; /* fast clock */
833
834 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
835 for (clock.p2 = limit->p2.p2_fast;
836 clock.p2 >= limit->p2.p2_slow;
837 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
838
839 clock.p = clock.p1 * clock.p2;
840
841 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
842 clock.n) << 22, refclk * clock.m1);
843
844 if (m2 > INT_MAX/clock.m1)
845 continue;
846
847 clock.m2 = m2;
848
849 chv_clock(refclk, &clock);
850
851 if (!intel_PLL_is_valid(dev, limit, &clock))
852 continue;
853
854 /* based on hardware requirement, prefer bigger p
855 */
856 if (clock.p > best_clock->p) {
857 *best_clock = clock;
858 found = true;
859 }
860 }
861 }
862
863 return found;
864}
865
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300866bool intel_crtc_active(struct drm_crtc *crtc)
867{
868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
869
870 /* Be paranoid as we can arrive here with only partial
871 * state retrieved from the hardware during setup.
872 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100873 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300874 * as Haswell has gained clock readout/fastboot support.
875 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000876 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300877 * properly reconstruct framebuffers.
878 */
Matt Roperf4510a22014-04-01 15:22:40 -0700879 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100880 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300881}
882
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200883enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
884 enum pipe pipe)
885{
886 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
888
Daniel Vetter3b117c82013-04-17 20:15:07 +0200889 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200890}
891
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200892static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300893{
894 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200895 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300896
897 frame = I915_READ(frame_reg);
898
899 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100900 WARN(1, "vblank wait on pipe %c timed out\n",
901 pipe_name(pipe));
Paulo Zanonia928d532012-05-04 17:18:15 -0300902}
903
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700904/**
905 * intel_wait_for_vblank - wait for vblank on a given pipe
906 * @dev: drm device
907 * @pipe: pipe to wait for
908 *
909 * Wait for vblank to occur on a given pipe. Needed for various bits of
910 * mode setting code.
911 */
912void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800913{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700914 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700916
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200917 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
918 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300919 return;
920 }
921
Chris Wilson300387c2010-09-05 20:25:43 +0100922 /* Clear existing vblank status. Note this will clear any other
923 * sticky status fields as well.
924 *
925 * This races with i915_driver_irq_handler() with the result
926 * that either function could miss a vblank event. Here it is not
927 * fatal, as we will either wait upon the next vblank interrupt or
928 * timeout. Generally speaking intel_wait_for_vblank() is only
929 * called during modeset at which time the GPU should be idle and
930 * should *not* be performing page flips and thus not waiting on
931 * vblanks...
932 * Currently, the result of us stealing a vblank from the irq
933 * handler is that a single frame will be skipped during swapbuffers.
934 */
935 I915_WRITE(pipestat_reg,
936 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
937
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700938 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100939 if (wait_for(I915_READ(pipestat_reg) &
940 PIPE_VBLANK_INTERRUPT_STATUS,
941 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100942 DRM_DEBUG_KMS("vblank wait on pipe %c timed out\n",
943 pipe_name(pipe));
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944}
945
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300946static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
947{
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 u32 reg = PIPEDSL(pipe);
950 u32 line1, line2;
951 u32 line_mask;
952
953 if (IS_GEN2(dev))
954 line_mask = DSL_LINEMASK_GEN2;
955 else
956 line_mask = DSL_LINEMASK_GEN3;
957
958 line1 = I915_READ(reg) & line_mask;
959 mdelay(5);
960 line2 = I915_READ(reg) & line_mask;
961
962 return line1 == line2;
963}
964
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965/*
966 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300967 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968 *
969 * After disabling a pipe, we can't wait for vblank in the usual way,
970 * spinning on the vblank interrupt status bit, since we won't actually
971 * see an interrupt when the pipe is disabled.
972 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700973 * On Gen4 and above:
974 * wait for the pipe register state bit to turn off
975 *
976 * Otherwise:
977 * wait for the display line value to settle (it usually
978 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100979 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700980 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300981static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300983 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300985 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
986 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200989 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100992 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
993 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200994 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300997 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200998 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001000}
1001
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001002/*
1003 * ibx_digital_port_connected - is the specified port connected?
1004 * @dev_priv: i915 private structure
1005 * @port: the port to test
1006 *
1007 * Returns true if @port is connected, false otherwise.
1008 */
1009bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1010 struct intel_digital_port *port)
1011{
1012 u32 bit;
1013
Damien Lespiauc36346e2012-12-13 16:09:03 +00001014 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001015 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG;
1024 break;
1025 default:
1026 return true;
1027 }
1028 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001029 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001030 case PORT_B:
1031 bit = SDE_PORTB_HOTPLUG_CPT;
1032 break;
1033 case PORT_C:
1034 bit = SDE_PORTC_HOTPLUG_CPT;
1035 break;
1036 case PORT_D:
1037 bit = SDE_PORTD_HOTPLUG_CPT;
1038 break;
1039 default:
1040 return true;
1041 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001042 }
1043
1044 return I915_READ(SDEISR) & bit;
1045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047static const char *state_string(bool enabled)
1048{
1049 return enabled ? "on" : "off";
1050}
1051
1052/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001053void assert_pll(struct drm_i915_private *dev_priv,
1054 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001055{
1056 int reg;
1057 u32 val;
1058 bool cur_state;
1059
1060 reg = DPLL(pipe);
1061 val = I915_READ(reg);
1062 cur_state = !!(val & DPLL_VCO_ENABLE);
1063 WARN(cur_state != state,
1064 "PLL state assertion failure (expected %s, current %s)\n",
1065 state_string(state), state_string(cur_state));
1066}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001067
Jani Nikula23538ef2013-08-27 15:12:22 +03001068/* XXX: the dsi pll is shared between MIPI DSI ports */
1069static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1070{
1071 u32 val;
1072 bool cur_state;
1073
1074 mutex_lock(&dev_priv->dpio_lock);
1075 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1076 mutex_unlock(&dev_priv->dpio_lock);
1077
1078 cur_state = val & DSI_PLL_VCO_EN;
1079 WARN(cur_state != state,
1080 "DSI PLL state assertion failure (expected %s, current %s)\n",
1081 state_string(state), state_string(cur_state));
1082}
1083#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1084#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1085
Daniel Vetter55607e82013-06-16 21:42:39 +02001086struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001087intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001088{
Daniel Vettere2b78262013-06-07 23:10:03 +02001089 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1090
Daniel Vettera43f6e02013-06-07 23:10:32 +02001091 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001092 return NULL;
1093
Daniel Vettera43f6e02013-06-07 23:10:32 +02001094 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001095}
1096
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001098void assert_shared_dpll(struct drm_i915_private *dev_priv,
1099 struct intel_shared_dpll *pll,
1100 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001101{
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001103 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001104
Chris Wilson92b27b02012-05-20 18:10:50 +01001105 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001106 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001107 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001108
Daniel Vetter53589012013-06-05 13:34:16 +02001109 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001110 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001111 "%s assertion failure (expected %s, current %s)\n",
1112 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001113}
Jesse Barnes040484a2011-01-03 12:14:26 -08001114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001127 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001165 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166 return;
1167
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 return;
1171
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
1180 int reg;
1181 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001182 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184 reg = FDI_RX_CTL(pipe);
1185 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1187 WARN(cur_state != state,
1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1189 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001190}
1191
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001195 struct drm_device *dev = dev_priv->dev;
1196 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 u32 val;
1198 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001199 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001200
Jani Nikulabedd4db2014-08-22 15:04:13 +03001201 if (WARN_ON(HAS_DDI(dev)))
1202 return;
1203
1204 if (HAS_PCH_SPLIT(dev)) {
1205 u32 port_sel;
1206
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001208 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1209
1210 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1211 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1212 panel_pipe = PIPE_B;
1213 /* XXX: else fix for eDP */
1214 } else if (IS_VALLEYVIEW(dev)) {
1215 /* presumably write lock depends on pipe, not port select */
1216 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1217 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 } else {
1219 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001220 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1221 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001222 }
1223
1224 val = I915_READ(pp_reg);
1225 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001226 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001227 locked = false;
1228
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229 WARN(panel_pipe == pipe && locked,
1230 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001231 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001232}
1233
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001234static void assert_cursor(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, bool state)
1236{
1237 struct drm_device *dev = dev_priv->dev;
1238 bool cur_state;
1239
Paulo Zanonid9d82082014-02-27 16:30:56 -03001240 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001242 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001243 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244
1245 WARN(cur_state != state,
1246 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1247 pipe_name(pipe), state_string(state), state_string(cur_state));
1248}
1249#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1250#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1251
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001252void assert_pipe(struct drm_i915_private *dev_priv,
1253 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001254{
1255 int reg;
1256 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001257 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001258 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1259 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001261 /* if we need the pipe quirk it must be always on */
1262 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1263 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001264 state = true;
1265
Imre Deakda7e29b2014-02-18 00:02:02 +02001266 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001267 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001268 cur_state = false;
1269 } else {
1270 reg = PIPECONF(cpu_transcoder);
1271 val = I915_READ(reg);
1272 cur_state = !!(val & PIPECONF_ENABLE);
1273 }
1274
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001275 WARN(cur_state != state,
1276 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001277 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278}
1279
Chris Wilson931872f2012-01-16 23:01:13 +00001280static void assert_plane(struct drm_i915_private *dev_priv,
1281 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282{
1283 int reg;
1284 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001285 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001286
1287 reg = DSPCNTR(plane);
1288 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001289 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1290 WARN(cur_state != state,
1291 "plane %c assertion failure (expected %s, current %s)\n",
1292 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293}
1294
Chris Wilson931872f2012-01-16 23:01:13 +00001295#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1296#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1297
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1299 enum pipe pipe)
1300{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001301 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302 int reg, i;
1303 u32 val;
1304 int cur_pipe;
1305
Ville Syrjälä653e1022013-06-04 13:49:05 +03001306 /* Primary planes are fixed to pipes on gen4+ */
1307 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001308 reg = DSPCNTR(pipe);
1309 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001310 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001311 "plane %c assertion failure, should be disabled but not\n",
1312 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001313 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001314 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001315
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001317 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001318 reg = DSPCNTR(i);
1319 val = I915_READ(reg);
1320 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1321 DISPPLANE_SEL_PIPE_SHIFT;
1322 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1324 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325 }
1326}
1327
Jesse Barnes19332d72013-03-28 09:55:38 -07001328static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1329 enum pipe pipe)
1330{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001332 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001333 u32 val;
1334
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001335 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001336 for_each_sprite(pipe, sprite) {
1337 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001338 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001339 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001340 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001341 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001342 }
1343 } else if (INTEL_INFO(dev)->gen >= 7) {
1344 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001345 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001346 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001347 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001348 plane_name(pipe), pipe_name(pipe));
1349 } else if (INTEL_INFO(dev)->gen >= 5) {
1350 reg = DVSCNTR(pipe);
1351 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001352 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001353 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1354 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001355 }
1356}
1357
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001358static void assert_vblank_disabled(struct drm_crtc *crtc)
1359{
1360 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1361 drm_crtc_vblank_put(crtc);
1362}
1363
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001364static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001365{
1366 u32 val;
1367 bool enabled;
1368
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001369 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001370
Jesse Barnes92f25842011-01-04 15:09:34 -08001371 val = I915_READ(PCH_DREF_CONTROL);
1372 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1373 DREF_SUPERSPREAD_SOURCE_MASK));
1374 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1375}
1376
Daniel Vetterab9412b2013-05-03 11:49:46 +02001377static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1378 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001379{
1380 int reg;
1381 u32 val;
1382 bool enabled;
1383
Daniel Vetterab9412b2013-05-03 11:49:46 +02001384 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001385 val = I915_READ(reg);
1386 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001387 WARN(enabled,
1388 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1389 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001390}
1391
Keith Packard4e634382011-08-06 10:39:45 -07001392static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001394{
1395 if ((val & DP_PORT_EN) == 0)
1396 return false;
1397
1398 if (HAS_PCH_CPT(dev_priv->dev)) {
1399 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1400 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1401 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1402 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001403 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1404 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1405 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001406 } else {
1407 if ((val & DP_PIPE_MASK) != (pipe << 30))
1408 return false;
1409 }
1410 return true;
1411}
1412
Keith Packard1519b992011-08-06 10:35:34 -07001413static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001416 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001417 return false;
1418
1419 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001420 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001421 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001422 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1423 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1424 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001425 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001426 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001427 return false;
1428 }
1429 return true;
1430}
1431
1432static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe, u32 val)
1434{
1435 if ((val & LVDS_PORT_EN) == 0)
1436 return false;
1437
1438 if (HAS_PCH_CPT(dev_priv->dev)) {
1439 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1440 return false;
1441 } else {
1442 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1443 return false;
1444 }
1445 return true;
1446}
1447
1448static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1449 enum pipe pipe, u32 val)
1450{
1451 if ((val & ADPA_DAC_ENABLE) == 0)
1452 return false;
1453 if (HAS_PCH_CPT(dev_priv->dev)) {
1454 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1455 return false;
1456 } else {
1457 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1458 return false;
1459 }
1460 return true;
1461}
1462
Jesse Barnes291906f2011-02-02 12:28:03 -08001463static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001464 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001465{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001466 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001467 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001468 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001469 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001470
Daniel Vetter75c5da22012-09-10 21:58:29 +02001471 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1472 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001473 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001474}
1475
1476static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, int reg)
1478{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001479 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001480 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001481 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001483
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001484 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001485 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001486 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
1489static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe)
1491{
1492 int reg;
1493 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001494
Keith Packardf0575e92011-07-25 22:12:43 -07001495 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1496 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1497 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001498
1499 reg = PCH_ADPA;
1500 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001501 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001502 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001503 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001504
1505 reg = PCH_LVDS;
1506 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001507 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001508 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001509 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001510
Paulo Zanonie2debe92013-02-18 19:00:27 -03001511 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1512 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1513 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001514}
1515
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001516static void intel_init_dpio(struct drm_device *dev)
1517{
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519
1520 if (!IS_VALLEYVIEW(dev))
1521 return;
1522
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001523 /*
1524 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1525 * CHV x1 PHY (DP/HDMI D)
1526 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1527 */
1528 if (IS_CHERRYVIEW(dev)) {
1529 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1530 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1531 } else {
1532 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1533 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001534}
1535
Daniel Vetter426115c2013-07-11 22:13:42 +02001536static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001537{
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 struct drm_device *dev = crtc->base.dev;
1539 struct drm_i915_private *dev_priv = dev->dev_private;
1540 int reg = DPLL(crtc->pipe);
1541 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001546 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1547
1548 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001549 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001550 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
Daniel Vetter426115c2013-07-11 22:13:42 +02001552 I915_WRITE(reg, dpll);
1553 POSTING_READ(reg);
1554 udelay(150);
1555
1556 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1557 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1558
1559 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1560 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001561
1562 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001563 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001564 POSTING_READ(reg);
1565 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570 POSTING_READ(reg);
1571 udelay(150); /* wait for warmup */
1572}
1573
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001574static void chv_enable_pll(struct intel_crtc *crtc)
1575{
1576 struct drm_device *dev = crtc->base.dev;
1577 struct drm_i915_private *dev_priv = dev->dev_private;
1578 int pipe = crtc->pipe;
1579 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580 u32 tmp;
1581
1582 assert_pipe_disabled(dev_priv, crtc->pipe);
1583
1584 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1585
1586 mutex_lock(&dev_priv->dpio_lock);
1587
1588 /* Enable back the 10bit clock to display controller */
1589 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1590 tmp |= DPIO_DCLKP_EN;
1591 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1592
1593 /*
1594 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1595 */
1596 udelay(1);
1597
1598 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001599 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001600
1601 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001602 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001603 DRM_ERROR("PLL %d failed to lock\n", pipe);
1604
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001605 /* not sure when this should be written */
1606 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1607 POSTING_READ(DPLL_MD(pipe));
1608
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001609 mutex_unlock(&dev_priv->dpio_lock);
1610}
1611
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001612static int intel_num_dvo_pipes(struct drm_device *dev)
1613{
1614 struct intel_crtc *crtc;
1615 int count = 0;
1616
1617 for_each_intel_crtc(dev, crtc)
1618 count += crtc->active &&
1619 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO);
1620
1621 return count;
1622}
1623
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001625{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001626 struct drm_device *dev = crtc->base.dev;
1627 struct drm_i915_private *dev_priv = dev->dev_private;
1628 int reg = DPLL(crtc->pipe);
1629 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001630
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632
1633 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001634 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001635
1636 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001637 if (IS_MOBILE(dev) && !IS_I830(dev))
1638 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001639
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640 /* Enable DVO 2x clock on both PLLs if necessary */
1641 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1642 /*
1643 * It appears to be important that we don't enable this
1644 * for the current pipe before otherwise configuring the
1645 * PLL. No idea how this should be handled if multiple
1646 * DVO outputs are enabled simultaneosly.
1647 */
1648 dpll |= DPLL_DVO_2X_MODE;
1649 I915_WRITE(DPLL(!crtc->pipe),
1650 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1651 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652
1653 /* Wait for the clocks to stabilize. */
1654 POSTING_READ(reg);
1655 udelay(150);
1656
1657 if (INTEL_INFO(dev)->gen >= 4) {
1658 I915_WRITE(DPLL_MD(crtc->pipe),
1659 crtc->config.dpll_hw_state.dpll_md);
1660 } else {
1661 /* The pixel multiplier can only be updated once the
1662 * DPLL is enabled and the clocks are stable.
1663 *
1664 * So write it again.
1665 */
1666 I915_WRITE(reg, dpll);
1667 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668
1669 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671 POSTING_READ(reg);
1672 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001673 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 POSTING_READ(reg);
1675 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001676 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 POSTING_READ(reg);
1678 udelay(150); /* wait for warmup */
1679}
1680
1681/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001682 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001683 * @dev_priv: i915 private structure
1684 * @pipe: pipe PLL to disable
1685 *
1686 * Disable the PLL for @pipe, making sure the pipe is off first.
1687 *
1688 * Note! This is for pre-ILK only.
1689 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001690static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001692 struct drm_device *dev = crtc->base.dev;
1693 struct drm_i915_private *dev_priv = dev->dev_private;
1694 enum pipe pipe = crtc->pipe;
1695
1696 /* Disable DVO 2x clock on both PLLs if necessary */
1697 if (IS_I830(dev) &&
1698 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO) &&
1699 intel_num_dvo_pipes(dev) == 1) {
1700 I915_WRITE(DPLL(PIPE_B),
1701 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1702 I915_WRITE(DPLL(PIPE_A),
1703 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1704 }
1705
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001706 /* Don't disable pipe or pipe PLLs if needed */
1707 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1708 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709 return;
1710
1711 /* Make sure the pipe isn't still relying on us */
1712 assert_pipe_disabled(dev_priv, pipe);
1713
Daniel Vetter50b44a42013-06-05 13:34:33 +02001714 I915_WRITE(DPLL(pipe), 0);
1715 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001716}
1717
Jesse Barnesf6071162013-10-01 10:41:38 -07001718static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1719{
1720 u32 val = 0;
1721
1722 /* Make sure the pipe isn't still relying on us */
1723 assert_pipe_disabled(dev_priv, pipe);
1724
Imre Deake5cbfbf2014-01-09 17:08:16 +02001725 /*
1726 * Leave integrated clock source and reference clock enabled for pipe B.
1727 * The latter is needed for VGA hotplug / manual detection.
1728 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001729 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001730 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001731 I915_WRITE(DPLL(pipe), val);
1732 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733
1734}
1735
1736static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1737{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001738 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001739 u32 val;
1740
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001741 /* Make sure the pipe isn't still relying on us */
1742 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001743
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001744 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001745 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001746 if (pipe != PIPE_A)
1747 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1748 I915_WRITE(DPLL(pipe), val);
1749 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001750
1751 mutex_lock(&dev_priv->dpio_lock);
1752
1753 /* Disable 10bit clock to display controller */
1754 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1755 val &= ~DPIO_DCLKP_EN;
1756 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1757
Ville Syrjälä61407f62014-05-27 16:32:55 +03001758 /* disable left/right clock distribution */
1759 if (pipe != PIPE_B) {
1760 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1761 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1762 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1763 } else {
1764 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1765 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1766 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1767 }
1768
Ville Syrjäläd7520482014-04-09 13:28:59 +03001769 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001770}
1771
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001772void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1773 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774{
1775 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001776 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001778 switch (dport->port) {
1779 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001781 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001782 break;
1783 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001785 dpll_reg = DPLL(0);
1786 break;
1787 case PORT_D:
1788 port_mask = DPLL_PORTD_READY_MASK;
1789 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001790 break;
1791 default:
1792 BUG();
1793 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001795 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001796 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001797 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001798}
1799
Daniel Vetterb14b1052014-04-24 23:55:13 +02001800static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1801{
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1805
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001806 if (WARN_ON(pll == NULL))
1807 return;
1808
Daniel Vetterb14b1052014-04-24 23:55:13 +02001809 WARN_ON(!pll->refcount);
1810 if (pll->active == 0) {
1811 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1812 WARN_ON(pll->on);
1813 assert_shared_dpll_disabled(dev_priv, pll);
1814
1815 pll->mode_set(dev_priv, pll);
1816 }
1817}
1818
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001819/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001820 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe PLL to enable
1823 *
1824 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1825 * drives the transcoder clock.
1826 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001827static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001828{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001829 struct drm_device *dev = crtc->base.dev;
1830 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001831 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001832
Daniel Vetter87a875b2013-06-05 13:34:19 +02001833 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001834 return;
1835
1836 if (WARN_ON(pll->refcount == 0))
1837 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001838
Damien Lespiau74dd6922014-07-29 18:06:17 +01001839 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001840 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001841 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001842
Daniel Vettercdbd2312013-06-05 13:34:03 +02001843 if (pll->active++) {
1844 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001845 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846 return;
1847 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001848 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001850 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1851
Daniel Vetter46edb022013-06-05 13:34:12 +02001852 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001853 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001855}
1856
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001857static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001858{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001859 struct drm_device *dev = crtc->base.dev;
1860 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001862
Jesse Barnes92f25842011-01-04 15:09:34 -08001863 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001864 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001865 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001866 return;
1867
Chris Wilson48da64a2012-05-13 20:16:12 +01001868 if (WARN_ON(pll->refcount == 0))
1869 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001870
Daniel Vetter46edb022013-06-05 13:34:12 +02001871 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1872 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001874
Chris Wilson48da64a2012-05-13 20:16:12 +01001875 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001876 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001877 return;
1878 }
1879
Daniel Vettere9d69442013-06-05 13:34:15 +02001880 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001881 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001882 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001883 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001884
Daniel Vetter46edb022013-06-05 13:34:12 +02001885 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001886 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001887 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001888
1889 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001890}
1891
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001892static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1893 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001894{
Daniel Vetter23670b322012-11-01 09:15:30 +01001895 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001896 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001898 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001899
1900 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001901 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001902
1903 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001904 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001905 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001906
1907 /* FDI must be feeding us bits for PCH ports */
1908 assert_fdi_tx_enabled(dev_priv, pipe);
1909 assert_fdi_rx_enabled(dev_priv, pipe);
1910
Daniel Vetter23670b322012-11-01 09:15:30 +01001911 if (HAS_PCH_CPT(dev)) {
1912 /* Workaround: Set the timing override bit before enabling the
1913 * pch transcoder. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001918 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001919
Daniel Vetterab9412b2013-05-03 11:49:46 +02001920 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001921 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001922 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001923
1924 if (HAS_PCH_IBX(dev_priv->dev)) {
1925 /*
1926 * make the BPC in transcoder be consistent with
1927 * that in pipeconf reg.
1928 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001929 val &= ~PIPECONF_BPC_MASK;
1930 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001931 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001932
1933 val &= ~TRANS_INTERLACE_MASK;
1934 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001935 if (HAS_PCH_IBX(dev_priv->dev) &&
1936 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1937 val |= TRANS_LEGACY_INTERLACED_ILK;
1938 else
1939 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001940 else
1941 val |= TRANS_PROGRESSIVE;
1942
Jesse Barnes040484a2011-01-03 12:14:26 -08001943 I915_WRITE(reg, val | TRANS_ENABLE);
1944 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001945 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001946}
1947
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001948static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001950{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001951 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001952
1953 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001954 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001957 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001958 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001960 /* Workaround: set timing override bit. */
1961 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001962 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001963 I915_WRITE(_TRANSA_CHICKEN2, val);
1964
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001965 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001966 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001967
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001968 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1969 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001970 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001971 else
1972 val |= TRANS_PROGRESSIVE;
1973
Daniel Vetterab9412b2013-05-03 11:49:46 +02001974 I915_WRITE(LPT_TRANSCONF, val);
1975 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001976 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001977}
1978
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001979static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1980 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001981{
Daniel Vetter23670b322012-11-01 09:15:30 +01001982 struct drm_device *dev = dev_priv->dev;
1983 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001984
1985 /* FDI relies on the transcoder */
1986 assert_fdi_tx_disabled(dev_priv, pipe);
1987 assert_fdi_rx_disabled(dev_priv, pipe);
1988
Jesse Barnes291906f2011-02-02 12:28:03 -08001989 /* Ports must be off as well */
1990 assert_pch_ports_disabled(dev_priv, pipe);
1991
Daniel Vetterab9412b2013-05-03 11:49:46 +02001992 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001993 val = I915_READ(reg);
1994 val &= ~TRANS_ENABLE;
1995 I915_WRITE(reg, val);
1996 /* wait for PCH transcoder off, transcoder state */
1997 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001998 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001999
2000 if (!HAS_PCH_IBX(dev)) {
2001 /* Workaround: Clear the timing override chicken bit again. */
2002 reg = TRANS_CHICKEN2(pipe);
2003 val = I915_READ(reg);
2004 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2005 I915_WRITE(reg, val);
2006 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002007}
2008
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002009static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002011 u32 val;
2012
Daniel Vetterab9412b2013-05-03 11:49:46 +02002013 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002015 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002016 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002017 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002018 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002019
2020 /* Workaround: clear timing override bit. */
2021 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002022 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002023 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002024}
2025
2026/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002027 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002028 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002030 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002031 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002032 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002033static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034{
Paulo Zanoni03722642014-01-17 13:51:09 -02002035 struct drm_device *dev = crtc->base.dev;
2036 struct drm_i915_private *dev_priv = dev->dev_private;
2037 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002038 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2039 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002041 int reg;
2042 u32 val;
2043
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002044 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002045 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002046 assert_sprites_disabled(dev_priv, pipe);
2047
Paulo Zanoni681e5812012-12-06 11:12:38 -02002048 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002049 pch_transcoder = TRANSCODER_A;
2050 else
2051 pch_transcoder = pipe;
2052
Jesse Barnesb24e7172011-01-04 15:09:30 -08002053 /*
2054 * A pipe without a PLL won't actually be able to drive bits from
2055 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2056 * need the check.
2057 */
2058 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002059 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002060 assert_dsi_pll_enabled(dev_priv);
2061 else
2062 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002063 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002064 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002065 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002066 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002067 assert_fdi_tx_pll_enabled(dev_priv,
2068 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002069 }
2070 /* FIXME: assert CPU port conditions for SNB+ */
2071 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002073 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002074 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002075 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002076 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2077 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002078 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002079 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002080
2081 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002082 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083}
2084
2085/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002086 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002087 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002089 * Disable the pipe of @crtc, making sure that various hardware
2090 * specific requirements are met, if applicable, e.g. plane
2091 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092 *
2093 * Will wait until the pipe has shut down before returning.
2094 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002095static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002097 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2098 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2099 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 int reg;
2101 u32 val;
2102
2103 /*
2104 * Make sure planes won't keep trying to pump pixels to us,
2105 * or we might hang the display.
2106 */
2107 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002108 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002109 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002111 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002113 if ((val & PIPECONF_ENABLE) == 0)
2114 return;
2115
Ville Syrjälä67adc642014-08-15 01:21:57 +03002116 /*
2117 * Double wide has implications for planes
2118 * so best keep it disabled when not needed.
2119 */
2120 if (crtc->config.double_wide)
2121 val &= ~PIPECONF_DOUBLE_WIDE;
2122
2123 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002124 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2125 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002126 val &= ~PIPECONF_ENABLE;
2127
2128 I915_WRITE(reg, val);
2129 if ((val & PIPECONF_ENABLE) == 0)
2130 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131}
2132
Keith Packardd74362c2011-07-28 14:47:14 -07002133/*
2134 * Plane regs are double buffered, going from enabled->disabled needs a
2135 * trigger in order to latch. The display address reg provides this.
2136 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002137void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2138 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002139{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002140 struct drm_device *dev = dev_priv->dev;
2141 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002142
2143 I915_WRITE(reg, I915_READ(reg));
2144 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002145}
2146
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002148 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002149 * @plane: plane to be enabled
2150 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002152 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002154static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2155 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002157 struct drm_device *dev = plane->dev;
2158 struct drm_i915_private *dev_priv = dev->dev_private;
2159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160
2161 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002162 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002164 if (intel_crtc->primary_enabled)
2165 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002166
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002167 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002168
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002169 dev_priv->display.update_primary_plane(crtc, plane->fb,
2170 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002171
2172 /*
2173 * BDW signals flip done immediately if the plane
2174 * is disabled, even if the plane enable is already
2175 * armed to occur at the next vblank :(
2176 */
2177 if (IS_BROADWELL(dev))
2178 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179}
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002182 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002183 * @plane: plane to be disabled
2184 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002186 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002188static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2189 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002191 struct drm_device *dev = plane->dev;
2192 struct drm_i915_private *dev_priv = dev->dev_private;
2193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2194
2195 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002197 if (!intel_crtc->primary_enabled)
2198 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002199
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002200 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002201
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002202 dev_priv->display.update_primary_plane(crtc, plane->fb,
2203 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002204}
2205
Chris Wilson693db182013-03-05 14:52:39 +00002206static bool need_vtd_wa(struct drm_device *dev)
2207{
2208#ifdef CONFIG_INTEL_IOMMU
2209 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2210 return true;
2211#endif
2212 return false;
2213}
2214
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002215static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2216{
2217 int tile_height;
2218
2219 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2220 return ALIGN(height, tile_height);
2221}
2222
Chris Wilson127bd2a2010-07-23 23:32:05 +01002223int
Chris Wilson48b956c2010-09-14 12:50:34 +01002224intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002225 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002226 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002227{
Chris Wilsonce453d82011-02-21 14:43:56 +00002228 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002229 u32 alignment;
2230 int ret;
2231
Matt Roperebcdd392014-07-09 16:22:11 -07002232 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2233
Chris Wilson05394f32010-11-08 19:18:58 +00002234 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002235 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002236 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2237 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002238 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002239 alignment = 4 * 1024;
2240 else
2241 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002242 break;
2243 case I915_TILING_X:
2244 /* pin() will align the object as required by fence */
2245 alignment = 0;
2246 break;
2247 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002248 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002249 return -EINVAL;
2250 default:
2251 BUG();
2252 }
2253
Chris Wilson693db182013-03-05 14:52:39 +00002254 /* Note that the w/a also requires 64 PTE of padding following the
2255 * bo. We currently fill all unused PTE with the shadow page and so
2256 * we should always have valid PTE following the scanout preventing
2257 * the VT-d warning.
2258 */
2259 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2260 alignment = 256 * 1024;
2261
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002262 /*
2263 * Global gtt pte registers are special registers which actually forward
2264 * writes to a chunk of system memory. Which means that there is no risk
2265 * that the register values disappear as soon as we call
2266 * intel_runtime_pm_put(), so it is correct to wrap only the
2267 * pin/unpin/fence and not more.
2268 */
2269 intel_runtime_pm_get(dev_priv);
2270
Chris Wilsonce453d82011-02-21 14:43:56 +00002271 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002272 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002273 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002274 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275
2276 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2277 * fence, whereas 965+ only requires a fence if using
2278 * framebuffer compression. For simplicity, we always install
2279 * a fence as the cost is not that onerous.
2280 */
Chris Wilson06d98132012-04-17 15:31:24 +01002281 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002282 if (ret)
2283 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002285 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002286
Chris Wilsonce453d82011-02-21 14:43:56 +00002287 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002288 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002289 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002290
2291err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002292 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002293err_interruptible:
2294 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002295 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002296 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002297}
2298
Chris Wilson1690e1e2011-12-14 13:57:08 +01002299void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2300{
Matt Roperebcdd392014-07-09 16:22:11 -07002301 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2302
Chris Wilson1690e1e2011-12-14 13:57:08 +01002303 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002304 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002305}
2306
Daniel Vetterc2c75132012-07-05 12:17:30 +02002307/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2308 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002309unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2310 unsigned int tiling_mode,
2311 unsigned int cpp,
2312 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313{
Chris Wilsonbc752862013-02-21 20:04:31 +00002314 if (tiling_mode != I915_TILING_NONE) {
2315 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002316
Chris Wilsonbc752862013-02-21 20:04:31 +00002317 tile_rows = *y / 8;
2318 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002319
Chris Wilsonbc752862013-02-21 20:04:31 +00002320 tiles = *x / (512/cpp);
2321 *x %= 512/cpp;
2322
2323 return tile_rows * pitch * 8 + tiles * 4096;
2324 } else {
2325 unsigned int offset;
2326
2327 offset = *y * pitch + *x * cpp;
2328 *y = 0;
2329 *x = (offset & 4095) / cpp;
2330 return offset & -4096;
2331 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002332}
2333
Jesse Barnes46f297f2014-03-07 08:57:48 -08002334int intel_format_to_fourcc(int format)
2335{
2336 switch (format) {
2337 case DISPPLANE_8BPP:
2338 return DRM_FORMAT_C8;
2339 case DISPPLANE_BGRX555:
2340 return DRM_FORMAT_XRGB1555;
2341 case DISPPLANE_BGRX565:
2342 return DRM_FORMAT_RGB565;
2343 default:
2344 case DISPPLANE_BGRX888:
2345 return DRM_FORMAT_XRGB8888;
2346 case DISPPLANE_RGBX888:
2347 return DRM_FORMAT_XBGR8888;
2348 case DISPPLANE_BGRX101010:
2349 return DRM_FORMAT_XRGB2101010;
2350 case DISPPLANE_RGBX101010:
2351 return DRM_FORMAT_XBGR2101010;
2352 }
2353}
2354
Jesse Barnes484b41d2014-03-07 08:57:55 -08002355static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002356 struct intel_plane_config *plane_config)
2357{
2358 struct drm_device *dev = crtc->base.dev;
2359 struct drm_i915_gem_object *obj = NULL;
2360 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2361 u32 base = plane_config->base;
2362
Chris Wilsonff2652e2014-03-10 08:07:02 +00002363 if (plane_config->size == 0)
2364 return false;
2365
Jesse Barnes46f297f2014-03-07 08:57:48 -08002366 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2367 plane_config->size);
2368 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002369 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002370
2371 if (plane_config->tiled) {
2372 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002373 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002374 }
2375
Dave Airlie66e514c2014-04-03 07:51:54 +10002376 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2377 mode_cmd.width = crtc->base.primary->fb->width;
2378 mode_cmd.height = crtc->base.primary->fb->height;
2379 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002380
2381 mutex_lock(&dev->struct_mutex);
2382
Dave Airlie66e514c2014-04-03 07:51:54 +10002383 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002384 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002385 DRM_DEBUG_KMS("intel fb init failed\n");
2386 goto out_unref_obj;
2387 }
2388
Daniel Vettera071fa02014-06-18 23:28:09 +02002389 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002390 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002391
2392 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2393 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002394
2395out_unref_obj:
2396 drm_gem_object_unreference(&obj->base);
2397 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002398 return false;
2399}
2400
2401static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2402 struct intel_plane_config *plane_config)
2403{
2404 struct drm_device *dev = intel_crtc->base.dev;
2405 struct drm_crtc *c;
2406 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002407 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002408
Dave Airlie66e514c2014-04-03 07:51:54 +10002409 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002410 return;
2411
2412 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2413 return;
2414
Dave Airlie66e514c2014-04-03 07:51:54 +10002415 kfree(intel_crtc->base.primary->fb);
2416 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002417
2418 /*
2419 * Failed to alloc the obj, check to see if we should share
2420 * an fb with another CRTC instead
2421 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002422 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002423 i = to_intel_crtc(c);
2424
2425 if (c == &intel_crtc->base)
2426 continue;
2427
Matt Roper2ff8fde2014-07-08 07:50:07 -07002428 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002429 continue;
2430
Matt Roper2ff8fde2014-07-08 07:50:07 -07002431 obj = intel_fb_obj(c->primary->fb);
2432 if (obj == NULL)
2433 continue;
2434
2435 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002436 drm_framebuffer_reference(c->primary->fb);
2437 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002438 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002439 break;
2440 }
2441 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002442}
2443
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002444static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2445 struct drm_framebuffer *fb,
2446 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002447{
2448 struct drm_device *dev = crtc->dev;
2449 struct drm_i915_private *dev_priv = dev->dev_private;
2450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002451 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002452 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002453 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002454 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002455 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302456 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002457
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002458 if (!intel_crtc->primary_enabled) {
2459 I915_WRITE(reg, 0);
2460 if (INTEL_INFO(dev)->gen >= 4)
2461 I915_WRITE(DSPSURF(plane), 0);
2462 else
2463 I915_WRITE(DSPADDR(plane), 0);
2464 POSTING_READ(reg);
2465 return;
2466 }
2467
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002468 obj = intel_fb_obj(fb);
2469 if (WARN_ON(obj == NULL))
2470 return;
2471
2472 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2473
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002474 dspcntr = DISPPLANE_GAMMA_ENABLE;
2475
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002476 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002477
2478 if (INTEL_INFO(dev)->gen < 4) {
2479 if (intel_crtc->pipe == PIPE_B)
2480 dspcntr |= DISPPLANE_SEL_PIPE_B;
2481
2482 /* pipesrc and dspsize control the size that is scaled from,
2483 * which should always be the user's requested size.
2484 */
2485 I915_WRITE(DSPSIZE(plane),
2486 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2487 (intel_crtc->config.pipe_src_w - 1));
2488 I915_WRITE(DSPPOS(plane), 0);
2489 }
2490
Ville Syrjälä57779d02012-10-31 17:50:14 +02002491 switch (fb->pixel_format) {
2492 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002493 dspcntr |= DISPPLANE_8BPP;
2494 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002495 case DRM_FORMAT_XRGB1555:
2496 case DRM_FORMAT_ARGB1555:
2497 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002498 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002499 case DRM_FORMAT_RGB565:
2500 dspcntr |= DISPPLANE_BGRX565;
2501 break;
2502 case DRM_FORMAT_XRGB8888:
2503 case DRM_FORMAT_ARGB8888:
2504 dspcntr |= DISPPLANE_BGRX888;
2505 break;
2506 case DRM_FORMAT_XBGR8888:
2507 case DRM_FORMAT_ABGR8888:
2508 dspcntr |= DISPPLANE_RGBX888;
2509 break;
2510 case DRM_FORMAT_XRGB2101010:
2511 case DRM_FORMAT_ARGB2101010:
2512 dspcntr |= DISPPLANE_BGRX101010;
2513 break;
2514 case DRM_FORMAT_XBGR2101010:
2515 case DRM_FORMAT_ABGR2101010:
2516 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002517 break;
2518 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002519 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002520 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002521
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002522 if (INTEL_INFO(dev)->gen >= 4 &&
2523 obj->tiling_mode != I915_TILING_NONE)
2524 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002525
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002526 if (IS_G4X(dev))
2527 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2528
Ville Syrjäläb98971272014-08-27 16:51:22 +03002529 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002530
Daniel Vetterc2c75132012-07-05 12:17:30 +02002531 if (INTEL_INFO(dev)->gen >= 4) {
2532 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002533 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002534 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002535 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002536 linear_offset -= intel_crtc->dspaddr_offset;
2537 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002538 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002539 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002540
Sonika Jindal48404c12014-08-22 14:06:04 +05302541 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2542 dspcntr |= DISPPLANE_ROTATE_180;
2543
2544 x += (intel_crtc->config.pipe_src_w - 1);
2545 y += (intel_crtc->config.pipe_src_h - 1);
2546
2547 /* Finding the last pixel of the last line of the display
2548 data and adding to linear_offset*/
2549 linear_offset +=
2550 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2551 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2552 }
2553
2554 I915_WRITE(reg, dspcntr);
2555
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002556 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2557 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2558 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002559 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002560 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002561 I915_WRITE(DSPSURF(plane),
2562 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002564 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002566 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002568}
2569
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002570static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2571 struct drm_framebuffer *fb,
2572 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002573{
2574 struct drm_device *dev = crtc->dev;
2575 struct drm_i915_private *dev_priv = dev->dev_private;
2576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002577 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002578 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002579 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002580 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002581 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302582 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002583
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002584 if (!intel_crtc->primary_enabled) {
2585 I915_WRITE(reg, 0);
2586 I915_WRITE(DSPSURF(plane), 0);
2587 POSTING_READ(reg);
2588 return;
2589 }
2590
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002591 obj = intel_fb_obj(fb);
2592 if (WARN_ON(obj == NULL))
2593 return;
2594
2595 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2596
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002597 dspcntr = DISPPLANE_GAMMA_ENABLE;
2598
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002599 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002600
2601 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2602 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2603
Ville Syrjälä57779d02012-10-31 17:50:14 +02002604 switch (fb->pixel_format) {
2605 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002606 dspcntr |= DISPPLANE_8BPP;
2607 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002608 case DRM_FORMAT_RGB565:
2609 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002610 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002611 case DRM_FORMAT_XRGB8888:
2612 case DRM_FORMAT_ARGB8888:
2613 dspcntr |= DISPPLANE_BGRX888;
2614 break;
2615 case DRM_FORMAT_XBGR8888:
2616 case DRM_FORMAT_ABGR8888:
2617 dspcntr |= DISPPLANE_RGBX888;
2618 break;
2619 case DRM_FORMAT_XRGB2101010:
2620 case DRM_FORMAT_ARGB2101010:
2621 dspcntr |= DISPPLANE_BGRX101010;
2622 break;
2623 case DRM_FORMAT_XBGR2101010:
2624 case DRM_FORMAT_ABGR2101010:
2625 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002626 break;
2627 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002628 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629 }
2630
2631 if (obj->tiling_mode != I915_TILING_NONE)
2632 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002633
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002634 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002635 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002636
Ville Syrjäläb98971272014-08-27 16:51:22 +03002637 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002638 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002639 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002640 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002641 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002642 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302643 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2644 dspcntr |= DISPPLANE_ROTATE_180;
2645
2646 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2647 x += (intel_crtc->config.pipe_src_w - 1);
2648 y += (intel_crtc->config.pipe_src_h - 1);
2649
2650 /* Finding the last pixel of the last line of the display
2651 data and adding to linear_offset*/
2652 linear_offset +=
2653 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2654 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2655 }
2656 }
2657
2658 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002659
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002660 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2661 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2662 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002663 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002664 I915_WRITE(DSPSURF(plane),
2665 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002666 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002667 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2668 } else {
2669 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2670 I915_WRITE(DSPLINOFF(plane), linear_offset);
2671 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002672 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002673}
2674
2675/* Assume fb object is pinned & idle & fenced and just update base pointers */
2676static int
2677intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2678 int x, int y, enum mode_set_atomic state)
2679{
2680 struct drm_device *dev = crtc->dev;
2681 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002682
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002683 if (dev_priv->display.disable_fbc)
2684 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002685 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002686
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002687 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2688
2689 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002690}
2691
Ville Syrjälä96a02912013-02-18 19:08:49 +02002692void intel_display_handle_reset(struct drm_device *dev)
2693{
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 struct drm_crtc *crtc;
2696
2697 /*
2698 * Flips in the rings have been nuked by the reset,
2699 * so complete all pending flips so that user space
2700 * will get its events and not get stuck.
2701 *
2702 * Also update the base address of all primary
2703 * planes to the the last fb to make sure we're
2704 * showing the correct fb after a reset.
2705 *
2706 * Need to make two loops over the crtcs so that we
2707 * don't try to grab a crtc mutex before the
2708 * pending_flip_queue really got woken up.
2709 */
2710
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002711 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2713 enum plane plane = intel_crtc->plane;
2714
2715 intel_prepare_page_flip(dev, plane);
2716 intel_finish_page_flip_plane(dev, plane);
2717 }
2718
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002719 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2721
Rob Clark51fd3712013-11-19 12:10:12 -05002722 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002723 /*
2724 * FIXME: Once we have proper support for primary planes (and
2725 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002726 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002727 */
Matt Roperf4510a22014-04-01 15:22:40 -07002728 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002729 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002730 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002731 crtc->x,
2732 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002733 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002734 }
2735}
2736
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002737static int
Chris Wilson14667a42012-04-03 17:58:35 +01002738intel_finish_fb(struct drm_framebuffer *old_fb)
2739{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002740 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002741 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2742 bool was_interruptible = dev_priv->mm.interruptible;
2743 int ret;
2744
Chris Wilson14667a42012-04-03 17:58:35 +01002745 /* Big Hammer, we also need to ensure that any pending
2746 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2747 * current scanout is retired before unpinning the old
2748 * framebuffer.
2749 *
2750 * This should only fail upon a hung GPU, in which case we
2751 * can safely continue.
2752 */
2753 dev_priv->mm.interruptible = false;
2754 ret = i915_gem_object_finish_gpu(obj);
2755 dev_priv->mm.interruptible = was_interruptible;
2756
2757 return ret;
2758}
2759
Chris Wilson7d5e3792014-03-04 13:15:08 +00002760static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2761{
2762 struct drm_device *dev = crtc->dev;
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2765 unsigned long flags;
2766 bool pending;
2767
2768 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2769 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2770 return false;
2771
2772 spin_lock_irqsave(&dev->event_lock, flags);
2773 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2774 spin_unlock_irqrestore(&dev->event_lock, flags);
2775
2776 return pending;
2777}
2778
Chris Wilson14667a42012-04-03 17:58:35 +01002779static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002780intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002781 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002782{
2783 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002784 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002786 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002787 struct drm_framebuffer *old_fb = crtc->primary->fb;
2788 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2789 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002790 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002791
Chris Wilson7d5e3792014-03-04 13:15:08 +00002792 if (intel_crtc_has_pending_flip(crtc)) {
2793 DRM_ERROR("pipe is still busy with an old pageflip\n");
2794 return -EBUSY;
2795 }
2796
Jesse Barnes79e53942008-11-07 14:24:08 -08002797 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002798 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002799 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002800 return 0;
2801 }
2802
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002803 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002804 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2805 plane_name(intel_crtc->plane),
2806 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002807 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002808 }
2809
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002810 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002811 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2812 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002813 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002814 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002815 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002816 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002817 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002818 return ret;
2819 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002820
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002821 /*
2822 * Update pipe size and adjust fitter if needed: the reason for this is
2823 * that in compute_mode_changes we check the native mode (not the pfit
2824 * mode) to see if we can flip rather than do a full mode set. In the
2825 * fastboot case, we'll flip, but if we don't update the pipesrc and
2826 * pfit state, we'll end up with a big fb scanned out into the wrong
2827 * sized surface.
2828 *
2829 * To fix this properly, we need to hoist the checks up into
2830 * compute_mode_changes (or above), check the actual pfit state and
2831 * whether the platform allows pfit disable with pipe active, and only
2832 * then update the pipesrc and pfit state, even on the flip path.
2833 */
Jani Nikulad330a952014-01-21 11:24:25 +02002834 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002835 const struct drm_display_mode *adjusted_mode =
2836 &intel_crtc->config.adjusted_mode;
2837
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002838 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002839 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2840 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002841 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002842 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2843 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2844 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2845 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2846 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2847 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002848 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2849 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002850 }
2851
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002852 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002853
Daniel Vetterf99d7062014-06-19 16:01:59 +02002854 if (intel_crtc->active)
2855 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2856
Matt Roperf4510a22014-04-01 15:22:40 -07002857 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002858 crtc->x = x;
2859 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002860
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002861 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002862 if (intel_crtc->active && old_fb != fb)
2863 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002864 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002865 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002866 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002867 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002868
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002869 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002870 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002871 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002872
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002873 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002874}
2875
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002876static void intel_fdi_normal_train(struct drm_crtc *crtc)
2877{
2878 struct drm_device *dev = crtc->dev;
2879 struct drm_i915_private *dev_priv = dev->dev_private;
2880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2881 int pipe = intel_crtc->pipe;
2882 u32 reg, temp;
2883
2884 /* enable normal train */
2885 reg = FDI_TX_CTL(pipe);
2886 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002887 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002888 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2889 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002890 } else {
2891 temp &= ~FDI_LINK_TRAIN_NONE;
2892 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002893 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002894 I915_WRITE(reg, temp);
2895
2896 reg = FDI_RX_CTL(pipe);
2897 temp = I915_READ(reg);
2898 if (HAS_PCH_CPT(dev)) {
2899 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2900 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2901 } else {
2902 temp &= ~FDI_LINK_TRAIN_NONE;
2903 temp |= FDI_LINK_TRAIN_NONE;
2904 }
2905 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2906
2907 /* wait one idle pattern time */
2908 POSTING_READ(reg);
2909 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002910
2911 /* IVB wants error correction enabled */
2912 if (IS_IVYBRIDGE(dev))
2913 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2914 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002915}
2916
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002917static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002918{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002919 return crtc->base.enabled && crtc->active &&
2920 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002921}
2922
Daniel Vetter01a415f2012-10-27 15:58:40 +02002923static void ivb_modeset_global_resources(struct drm_device *dev)
2924{
2925 struct drm_i915_private *dev_priv = dev->dev_private;
2926 struct intel_crtc *pipe_B_crtc =
2927 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2928 struct intel_crtc *pipe_C_crtc =
2929 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2930 uint32_t temp;
2931
Daniel Vetter1e833f42013-02-19 22:31:57 +01002932 /*
2933 * When everything is off disable fdi C so that we could enable fdi B
2934 * with all lanes. Note that we don't care about enabled pipes without
2935 * an enabled pch encoder.
2936 */
2937 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2938 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002939 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2940 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2941
2942 temp = I915_READ(SOUTH_CHICKEN1);
2943 temp &= ~FDI_BC_BIFURCATION_SELECT;
2944 DRM_DEBUG_KMS("disabling fdi C rx\n");
2945 I915_WRITE(SOUTH_CHICKEN1, temp);
2946 }
2947}
2948
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002949/* The FDI link training functions for ILK/Ibexpeak. */
2950static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2951{
2952 struct drm_device *dev = crtc->dev;
2953 struct drm_i915_private *dev_priv = dev->dev_private;
2954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2955 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002956 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002957
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002958 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002959 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002960
Adam Jacksone1a44742010-06-25 15:32:14 -04002961 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2962 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 reg = FDI_RX_IMR(pipe);
2964 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002965 temp &= ~FDI_RX_SYMBOL_LOCK;
2966 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 I915_WRITE(reg, temp);
2968 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002969 udelay(150);
2970
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002971 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002972 reg = FDI_TX_CTL(pipe);
2973 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002974 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2975 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002976 temp &= ~FDI_LINK_TRAIN_NONE;
2977 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002978 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002982 temp &= ~FDI_LINK_TRAIN_NONE;
2983 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002984 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2985
2986 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002987 udelay(150);
2988
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002989 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002990 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2991 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2992 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002993
Chris Wilson5eddb702010-09-11 13:48:45 +01002994 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002995 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002997 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2998
2999 if ((temp & FDI_RX_BIT_LOCK)) {
3000 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003001 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002 break;
3003 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003004 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003005 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003007
3008 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 reg = FDI_TX_CTL(pipe);
3010 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011 temp &= ~FDI_LINK_TRAIN_NONE;
3012 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003013 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003014
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_RX_CTL(pipe);
3016 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017 temp &= ~FDI_LINK_TRAIN_NONE;
3018 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(reg, temp);
3020
3021 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003022 udelay(150);
3023
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003025 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003026 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003027 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3028
3029 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031 DRM_DEBUG_KMS("FDI train 2 done.\n");
3032 break;
3033 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003035 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003037
3038 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003039
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040}
3041
Akshay Joshi0206e352011-08-16 15:34:10 -04003042static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003043 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3044 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3045 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3046 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3047};
3048
3049/* The FDI link training functions for SNB/Cougarpoint. */
3050static void gen6_fdi_link_train(struct drm_crtc *crtc)
3051{
3052 struct drm_device *dev = crtc->dev;
3053 struct drm_i915_private *dev_priv = dev->dev_private;
3054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3055 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003056 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003057
Adam Jacksone1a44742010-06-25 15:32:14 -04003058 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3059 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003060 reg = FDI_RX_IMR(pipe);
3061 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003062 temp &= ~FDI_RX_SYMBOL_LOCK;
3063 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 I915_WRITE(reg, temp);
3065
3066 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003067 udelay(150);
3068
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003069 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003070 reg = FDI_TX_CTL(pipe);
3071 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003072 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3073 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003074 temp &= ~FDI_LINK_TRAIN_NONE;
3075 temp |= FDI_LINK_TRAIN_PATTERN_1;
3076 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3077 /* SNB-B */
3078 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003080
Daniel Vetterd74cf322012-10-26 10:58:13 +02003081 I915_WRITE(FDI_RX_MISC(pipe),
3082 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3083
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 reg = FDI_RX_CTL(pipe);
3085 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 if (HAS_PCH_CPT(dev)) {
3087 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3088 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3089 } else {
3090 temp &= ~FDI_LINK_TRAIN_NONE;
3091 temp |= FDI_LINK_TRAIN_PATTERN_1;
3092 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3094
3095 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003096 udelay(150);
3097
Akshay Joshi0206e352011-08-16 15:34:10 -04003098 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 reg = FDI_TX_CTL(pipe);
3100 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003101 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3102 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003103 I915_WRITE(reg, temp);
3104
3105 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003106 udelay(500);
3107
Sean Paulfa37d392012-03-02 12:53:39 -05003108 for (retry = 0; retry < 5; retry++) {
3109 reg = FDI_RX_IIR(pipe);
3110 temp = I915_READ(reg);
3111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3112 if (temp & FDI_RX_BIT_LOCK) {
3113 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3114 DRM_DEBUG_KMS("FDI train 1 done.\n");
3115 break;
3116 }
3117 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003118 }
Sean Paulfa37d392012-03-02 12:53:39 -05003119 if (retry < 5)
3120 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 }
3122 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003123 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124
3125 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003126 reg = FDI_TX_CTL(pipe);
3127 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003128 temp &= ~FDI_LINK_TRAIN_NONE;
3129 temp |= FDI_LINK_TRAIN_PATTERN_2;
3130 if (IS_GEN6(dev)) {
3131 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3132 /* SNB-B */
3133 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3134 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003136
Chris Wilson5eddb702010-09-11 13:48:45 +01003137 reg = FDI_RX_CTL(pipe);
3138 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003139 if (HAS_PCH_CPT(dev)) {
3140 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3141 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3142 } else {
3143 temp &= ~FDI_LINK_TRAIN_NONE;
3144 temp |= FDI_LINK_TRAIN_PATTERN_2;
3145 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003146 I915_WRITE(reg, temp);
3147
3148 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003149 udelay(150);
3150
Akshay Joshi0206e352011-08-16 15:34:10 -04003151 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003154 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3155 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 I915_WRITE(reg, temp);
3157
3158 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003159 udelay(500);
3160
Sean Paulfa37d392012-03-02 12:53:39 -05003161 for (retry = 0; retry < 5; retry++) {
3162 reg = FDI_RX_IIR(pipe);
3163 temp = I915_READ(reg);
3164 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3165 if (temp & FDI_RX_SYMBOL_LOCK) {
3166 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3167 DRM_DEBUG_KMS("FDI train 2 done.\n");
3168 break;
3169 }
3170 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003171 }
Sean Paulfa37d392012-03-02 12:53:39 -05003172 if (retry < 5)
3173 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003174 }
3175 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177
3178 DRM_DEBUG_KMS("FDI train done.\n");
3179}
3180
Jesse Barnes357555c2011-04-28 15:09:55 -07003181/* Manual link training for Ivy Bridge A0 parts */
3182static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3183{
3184 struct drm_device *dev = crtc->dev;
3185 struct drm_i915_private *dev_priv = dev->dev_private;
3186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3187 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003188 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003189
3190 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3191 for train result */
3192 reg = FDI_RX_IMR(pipe);
3193 temp = I915_READ(reg);
3194 temp &= ~FDI_RX_SYMBOL_LOCK;
3195 temp &= ~FDI_RX_BIT_LOCK;
3196 I915_WRITE(reg, temp);
3197
3198 POSTING_READ(reg);
3199 udelay(150);
3200
Daniel Vetter01a415f2012-10-27 15:58:40 +02003201 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3202 I915_READ(FDI_RX_IIR(pipe)));
3203
Jesse Barnes139ccd32013-08-19 11:04:55 -07003204 /* Try each vswing and preemphasis setting twice before moving on */
3205 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3206 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003207 reg = FDI_TX_CTL(pipe);
3208 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003209 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3210 temp &= ~FDI_TX_ENABLE;
3211 I915_WRITE(reg, temp);
3212
3213 reg = FDI_RX_CTL(pipe);
3214 temp = I915_READ(reg);
3215 temp &= ~FDI_LINK_TRAIN_AUTO;
3216 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3217 temp &= ~FDI_RX_ENABLE;
3218 I915_WRITE(reg, temp);
3219
3220 /* enable CPU FDI TX and PCH FDI RX */
3221 reg = FDI_TX_CTL(pipe);
3222 temp = I915_READ(reg);
3223 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3224 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3225 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003226 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003227 temp |= snb_b_fdi_train_param[j/2];
3228 temp |= FDI_COMPOSITE_SYNC;
3229 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3230
3231 I915_WRITE(FDI_RX_MISC(pipe),
3232 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3233
3234 reg = FDI_RX_CTL(pipe);
3235 temp = I915_READ(reg);
3236 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3237 temp |= FDI_COMPOSITE_SYNC;
3238 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3239
3240 POSTING_READ(reg);
3241 udelay(1); /* should be 0.5us */
3242
3243 for (i = 0; i < 4; i++) {
3244 reg = FDI_RX_IIR(pipe);
3245 temp = I915_READ(reg);
3246 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3247
3248 if (temp & FDI_RX_BIT_LOCK ||
3249 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3250 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3251 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3252 i);
3253 break;
3254 }
3255 udelay(1); /* should be 0.5us */
3256 }
3257 if (i == 4) {
3258 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3259 continue;
3260 }
3261
3262 /* Train 2 */
3263 reg = FDI_TX_CTL(pipe);
3264 temp = I915_READ(reg);
3265 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3266 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3267 I915_WRITE(reg, temp);
3268
3269 reg = FDI_RX_CTL(pipe);
3270 temp = I915_READ(reg);
3271 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3272 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003273 I915_WRITE(reg, temp);
3274
3275 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003276 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003277
Jesse Barnes139ccd32013-08-19 11:04:55 -07003278 for (i = 0; i < 4; i++) {
3279 reg = FDI_RX_IIR(pipe);
3280 temp = I915_READ(reg);
3281 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003282
Jesse Barnes139ccd32013-08-19 11:04:55 -07003283 if (temp & FDI_RX_SYMBOL_LOCK ||
3284 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3285 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3286 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3287 i);
3288 goto train_done;
3289 }
3290 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003291 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003292 if (i == 4)
3293 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003294 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003295
Jesse Barnes139ccd32013-08-19 11:04:55 -07003296train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003297 DRM_DEBUG_KMS("FDI train done.\n");
3298}
3299
Daniel Vetter88cefb62012-08-12 19:27:14 +02003300static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003301{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003302 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003303 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003304 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003305 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003306
Jesse Barnesc64e3112010-09-10 11:27:03 -07003307
Jesse Barnes0e23b992010-09-10 11:10:00 -07003308 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003309 reg = FDI_RX_CTL(pipe);
3310 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003311 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3312 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003313 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003314 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3315
3316 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003317 udelay(200);
3318
3319 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 temp = I915_READ(reg);
3321 I915_WRITE(reg, temp | FDI_PCDCLK);
3322
3323 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003324 udelay(200);
3325
Paulo Zanoni20749732012-11-23 15:30:38 -02003326 /* Enable CPU FDI TX PLL, always on for Ironlake */
3327 reg = FDI_TX_CTL(pipe);
3328 temp = I915_READ(reg);
3329 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3330 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003331
Paulo Zanoni20749732012-11-23 15:30:38 -02003332 POSTING_READ(reg);
3333 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003334 }
3335}
3336
Daniel Vetter88cefb62012-08-12 19:27:14 +02003337static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3338{
3339 struct drm_device *dev = intel_crtc->base.dev;
3340 struct drm_i915_private *dev_priv = dev->dev_private;
3341 int pipe = intel_crtc->pipe;
3342 u32 reg, temp;
3343
3344 /* Switch from PCDclk to Rawclk */
3345 reg = FDI_RX_CTL(pipe);
3346 temp = I915_READ(reg);
3347 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3348
3349 /* Disable CPU FDI TX PLL */
3350 reg = FDI_TX_CTL(pipe);
3351 temp = I915_READ(reg);
3352 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3353
3354 POSTING_READ(reg);
3355 udelay(100);
3356
3357 reg = FDI_RX_CTL(pipe);
3358 temp = I915_READ(reg);
3359 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3360
3361 /* Wait for the clocks to turn off. */
3362 POSTING_READ(reg);
3363 udelay(100);
3364}
3365
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003366static void ironlake_fdi_disable(struct drm_crtc *crtc)
3367{
3368 struct drm_device *dev = crtc->dev;
3369 struct drm_i915_private *dev_priv = dev->dev_private;
3370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3371 int pipe = intel_crtc->pipe;
3372 u32 reg, temp;
3373
3374 /* disable CPU FDI tx and PCH FDI rx */
3375 reg = FDI_TX_CTL(pipe);
3376 temp = I915_READ(reg);
3377 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3378 POSTING_READ(reg);
3379
3380 reg = FDI_RX_CTL(pipe);
3381 temp = I915_READ(reg);
3382 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003383 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003384 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3385
3386 POSTING_READ(reg);
3387 udelay(100);
3388
3389 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003390 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003391 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003392
3393 /* still set train pattern 1 */
3394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
3396 temp &= ~FDI_LINK_TRAIN_NONE;
3397 temp |= FDI_LINK_TRAIN_PATTERN_1;
3398 I915_WRITE(reg, temp);
3399
3400 reg = FDI_RX_CTL(pipe);
3401 temp = I915_READ(reg);
3402 if (HAS_PCH_CPT(dev)) {
3403 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3404 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3405 } else {
3406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
3408 }
3409 /* BPC in FDI rx is consistent with that in PIPECONF */
3410 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003411 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003412 I915_WRITE(reg, temp);
3413
3414 POSTING_READ(reg);
3415 udelay(100);
3416}
3417
Chris Wilson5dce5b932014-01-20 10:17:36 +00003418bool intel_has_pending_fb_unpin(struct drm_device *dev)
3419{
3420 struct intel_crtc *crtc;
3421
3422 /* Note that we don't need to be called with mode_config.lock here
3423 * as our list of CRTC objects is static for the lifetime of the
3424 * device and so cannot disappear as we iterate. Similarly, we can
3425 * happily treat the predicates as racy, atomic checks as userspace
3426 * cannot claim and pin a new fb without at least acquring the
3427 * struct_mutex and so serialising with us.
3428 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003429 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003430 if (atomic_read(&crtc->unpin_work_count) == 0)
3431 continue;
3432
3433 if (crtc->unpin_work)
3434 intel_wait_for_vblank(dev, crtc->pipe);
3435
3436 return true;
3437 }
3438
3439 return false;
3440}
3441
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003442static void page_flip_completed(struct intel_crtc *intel_crtc)
3443{
3444 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3445 struct intel_unpin_work *work = intel_crtc->unpin_work;
3446
3447 /* ensure that the unpin work is consistent wrt ->pending. */
3448 smp_rmb();
3449 intel_crtc->unpin_work = NULL;
3450
3451 if (work->event)
3452 drm_send_vblank_event(intel_crtc->base.dev,
3453 intel_crtc->pipe,
3454 work->event);
3455
3456 drm_crtc_vblank_put(&intel_crtc->base);
3457
3458 wake_up_all(&dev_priv->pending_flip_queue);
3459 queue_work(dev_priv->wq, &work->work);
3460
3461 trace_i915_flip_complete(intel_crtc->plane,
3462 work->pending_flip_obj);
3463}
3464
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003465void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003466{
Chris Wilson0f911282012-04-17 10:05:38 +01003467 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003468 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003469
Daniel Vetter2c10d572012-12-20 21:24:07 +01003470 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003471 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3472 !intel_crtc_has_pending_flip(crtc),
3473 60*HZ) == 0)) {
3474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3475 unsigned long flags;
Daniel Vetter2c10d572012-12-20 21:24:07 +01003476
Chris Wilson9c787942014-09-05 07:13:25 +01003477 spin_lock_irqsave(&dev->event_lock, flags);
3478 if (intel_crtc->unpin_work) {
3479 WARN_ONCE(1, "Removing stuck page flip\n");
3480 page_flip_completed(intel_crtc);
3481 }
3482 spin_unlock_irqrestore(&dev->event_lock, flags);
3483 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003484
Chris Wilson975d5682014-08-20 13:13:34 +01003485 if (crtc->primary->fb) {
3486 mutex_lock(&dev->struct_mutex);
3487 intel_finish_fb(crtc->primary->fb);
3488 mutex_unlock(&dev->struct_mutex);
3489 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003490}
3491
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003492/* Program iCLKIP clock to the desired frequency */
3493static void lpt_program_iclkip(struct drm_crtc *crtc)
3494{
3495 struct drm_device *dev = crtc->dev;
3496 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003497 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003498 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3499 u32 temp;
3500
Daniel Vetter09153002012-12-12 14:06:44 +01003501 mutex_lock(&dev_priv->dpio_lock);
3502
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003503 /* It is necessary to ungate the pixclk gate prior to programming
3504 * the divisors, and gate it back when it is done.
3505 */
3506 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3507
3508 /* Disable SSCCTL */
3509 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003510 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3511 SBI_SSCCTL_DISABLE,
3512 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003513
3514 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003515 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003516 auxdiv = 1;
3517 divsel = 0x41;
3518 phaseinc = 0x20;
3519 } else {
3520 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003521 * but the adjusted_mode->crtc_clock in in KHz. To get the
3522 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003523 * convert the virtual clock precision to KHz here for higher
3524 * precision.
3525 */
3526 u32 iclk_virtual_root_freq = 172800 * 1000;
3527 u32 iclk_pi_range = 64;
3528 u32 desired_divisor, msb_divisor_value, pi_value;
3529
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003530 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003531 msb_divisor_value = desired_divisor / iclk_pi_range;
3532 pi_value = desired_divisor % iclk_pi_range;
3533
3534 auxdiv = 0;
3535 divsel = msb_divisor_value - 2;
3536 phaseinc = pi_value;
3537 }
3538
3539 /* This should not happen with any sane values */
3540 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3541 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3542 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3543 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3544
3545 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003546 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003547 auxdiv,
3548 divsel,
3549 phasedir,
3550 phaseinc);
3551
3552 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003553 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003554 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3555 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3556 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3557 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3558 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3559 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003560 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003561
3562 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003563 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003564 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3565 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003566 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003567
3568 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003569 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003570 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003571 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003572
3573 /* Wait for initialization time */
3574 udelay(24);
3575
3576 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003577
3578 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003579}
3580
Daniel Vetter275f01b22013-05-03 11:49:47 +02003581static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3582 enum pipe pch_transcoder)
3583{
3584 struct drm_device *dev = crtc->base.dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3587
3588 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3589 I915_READ(HTOTAL(cpu_transcoder)));
3590 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3591 I915_READ(HBLANK(cpu_transcoder)));
3592 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3593 I915_READ(HSYNC(cpu_transcoder)));
3594
3595 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3596 I915_READ(VTOTAL(cpu_transcoder)));
3597 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3598 I915_READ(VBLANK(cpu_transcoder)));
3599 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3600 I915_READ(VSYNC(cpu_transcoder)));
3601 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3602 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3603}
3604
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003605static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3606{
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 uint32_t temp;
3609
3610 temp = I915_READ(SOUTH_CHICKEN1);
3611 if (temp & FDI_BC_BIFURCATION_SELECT)
3612 return;
3613
3614 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3615 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3616
3617 temp |= FDI_BC_BIFURCATION_SELECT;
3618 DRM_DEBUG_KMS("enabling fdi C rx\n");
3619 I915_WRITE(SOUTH_CHICKEN1, temp);
3620 POSTING_READ(SOUTH_CHICKEN1);
3621}
3622
3623static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3624{
3625 struct drm_device *dev = intel_crtc->base.dev;
3626 struct drm_i915_private *dev_priv = dev->dev_private;
3627
3628 switch (intel_crtc->pipe) {
3629 case PIPE_A:
3630 break;
3631 case PIPE_B:
3632 if (intel_crtc->config.fdi_lanes > 2)
3633 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3634 else
3635 cpt_enable_fdi_bc_bifurcation(dev);
3636
3637 break;
3638 case PIPE_C:
3639 cpt_enable_fdi_bc_bifurcation(dev);
3640
3641 break;
3642 default:
3643 BUG();
3644 }
3645}
3646
Jesse Barnesf67a5592011-01-05 10:31:48 -08003647/*
3648 * Enable PCH resources required for PCH ports:
3649 * - PCH PLLs
3650 * - FDI training & RX/TX
3651 * - update transcoder timings
3652 * - DP transcoding bits
3653 * - transcoder
3654 */
3655static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003656{
3657 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003658 struct drm_i915_private *dev_priv = dev->dev_private;
3659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3660 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003661 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003662
Daniel Vetterab9412b2013-05-03 11:49:46 +02003663 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003664
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003665 if (IS_IVYBRIDGE(dev))
3666 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3667
Daniel Vettercd986ab2012-10-26 10:58:12 +02003668 /* Write the TU size bits before fdi link training, so that error
3669 * detection works. */
3670 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3671 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3672
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003673 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003674 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003675
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003676 /* We need to program the right clock selection before writing the pixel
3677 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003678 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003679 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003680
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003681 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003682 temp |= TRANS_DPLL_ENABLE(pipe);
3683 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003684 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003685 temp |= sel;
3686 else
3687 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003688 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003689 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003690
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003691 /* XXX: pch pll's can be enabled any time before we enable the PCH
3692 * transcoder, and we actually should do this to not upset any PCH
3693 * transcoder that already use the clock when we share it.
3694 *
3695 * Note that enable_shared_dpll tries to do the right thing, but
3696 * get_shared_dpll unconditionally resets the pll - we need that to have
3697 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003698 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003699
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003700 /* set transcoder timing, panel must allow it */
3701 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003702 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003703
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003704 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003705
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003706 /* For PCH DP, enable TRANS_DP_CTL */
3707 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003708 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3709 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003710 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003711 reg = TRANS_DP_CTL(pipe);
3712 temp = I915_READ(reg);
3713 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003714 TRANS_DP_SYNC_MASK |
3715 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003716 temp |= (TRANS_DP_OUTPUT_ENABLE |
3717 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003718 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003719
3720 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003721 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003722 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003723 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003724
3725 switch (intel_trans_dp_port_sel(crtc)) {
3726 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003727 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003728 break;
3729 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003730 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003731 break;
3732 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003734 break;
3735 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003736 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003737 }
3738
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003740 }
3741
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003742 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003743}
3744
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003745static void lpt_pch_enable(struct drm_crtc *crtc)
3746{
3747 struct drm_device *dev = crtc->dev;
3748 struct drm_i915_private *dev_priv = dev->dev_private;
3749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003750 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003751
Daniel Vetterab9412b2013-05-03 11:49:46 +02003752 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003753
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003754 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003755
Paulo Zanoni0540e482012-10-31 18:12:40 -02003756 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003757 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003758
Paulo Zanoni937bb612012-10-31 18:12:47 -02003759 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003760}
3761
Daniel Vetter716c2e52014-06-25 22:02:02 +03003762void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003763{
Daniel Vettere2b78262013-06-07 23:10:03 +02003764 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003765
3766 if (pll == NULL)
3767 return;
3768
3769 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003770 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003771 return;
3772 }
3773
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003774 if (--pll->refcount == 0) {
3775 WARN_ON(pll->on);
3776 WARN_ON(pll->active);
3777 }
3778
Daniel Vettera43f6e02013-06-07 23:10:32 +02003779 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003780}
3781
Daniel Vetter716c2e52014-06-25 22:02:02 +03003782struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003783{
Daniel Vettere2b78262013-06-07 23:10:03 +02003784 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3785 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3786 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003787
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003788 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003789 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3790 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003791 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003792 }
3793
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003794 if (HAS_PCH_IBX(dev_priv->dev)) {
3795 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003796 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003797 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003798
Daniel Vetter46edb022013-06-05 13:34:12 +02003799 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3800 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003801
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003802 WARN_ON(pll->refcount);
3803
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003804 goto found;
3805 }
3806
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003807 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3808 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003809
3810 /* Only want to check enabled timings first */
3811 if (pll->refcount == 0)
3812 continue;
3813
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003814 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3815 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003816 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003817 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003818 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003819
3820 goto found;
3821 }
3822 }
3823
3824 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003825 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3826 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003827 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003828 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3829 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003830 goto found;
3831 }
3832 }
3833
3834 return NULL;
3835
3836found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003837 if (pll->refcount == 0)
3838 pll->hw_state = crtc->config.dpll_hw_state;
3839
Daniel Vettera43f6e02013-06-07 23:10:32 +02003840 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003841 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3842 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003843
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003844 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003845
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003846 return pll;
3847}
3848
Daniel Vettera1520312013-05-03 11:49:50 +02003849static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003850{
3851 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003852 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003853 u32 temp;
3854
3855 temp = I915_READ(dslreg);
3856 udelay(500);
3857 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003858 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003859 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003860 }
3861}
3862
Jesse Barnesb074cec2013-04-25 12:55:02 -07003863static void ironlake_pfit_enable(struct intel_crtc *crtc)
3864{
3865 struct drm_device *dev = crtc->base.dev;
3866 struct drm_i915_private *dev_priv = dev->dev_private;
3867 int pipe = crtc->pipe;
3868
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003869 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003870 /* Force use of hard-coded filter coefficients
3871 * as some pre-programmed values are broken,
3872 * e.g. x201.
3873 */
3874 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3875 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3876 PF_PIPE_SEL_IVB(pipe));
3877 else
3878 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3879 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3880 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003881 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003882}
3883
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003884static void intel_enable_planes(struct drm_crtc *crtc)
3885{
3886 struct drm_device *dev = crtc->dev;
3887 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003888 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003889 struct intel_plane *intel_plane;
3890
Matt Roperaf2b6532014-04-01 15:22:32 -07003891 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3892 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003893 if (intel_plane->pipe == pipe)
3894 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003895 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003896}
3897
3898static void intel_disable_planes(struct drm_crtc *crtc)
3899{
3900 struct drm_device *dev = crtc->dev;
3901 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003902 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003903 struct intel_plane *intel_plane;
3904
Matt Roperaf2b6532014-04-01 15:22:32 -07003905 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3906 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003907 if (intel_plane->pipe == pipe)
3908 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003909 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003910}
3911
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003912void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003913{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003914 struct drm_device *dev = crtc->base.dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003916
3917 if (!crtc->config.ips_enabled)
3918 return;
3919
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003920 /* We can only enable IPS after we enable a plane and wait for a vblank */
3921 intel_wait_for_vblank(dev, crtc->pipe);
3922
Paulo Zanonid77e4532013-09-24 13:52:55 -03003923 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003924 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003925 mutex_lock(&dev_priv->rps.hw_lock);
3926 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3927 mutex_unlock(&dev_priv->rps.hw_lock);
3928 /* Quoting Art Runyan: "its not safe to expect any particular
3929 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003930 * mailbox." Moreover, the mailbox may return a bogus state,
3931 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003932 */
3933 } else {
3934 I915_WRITE(IPS_CTL, IPS_ENABLE);
3935 /* The bit only becomes 1 in the next vblank, so this wait here
3936 * is essentially intel_wait_for_vblank. If we don't have this
3937 * and don't wait for vblanks until the end of crtc_enable, then
3938 * the HW state readout code will complain that the expected
3939 * IPS_CTL value is not the one we read. */
3940 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3941 DRM_ERROR("Timed out waiting for IPS enable\n");
3942 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003943}
3944
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003945void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003946{
3947 struct drm_device *dev = crtc->base.dev;
3948 struct drm_i915_private *dev_priv = dev->dev_private;
3949
3950 if (!crtc->config.ips_enabled)
3951 return;
3952
3953 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003954 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003955 mutex_lock(&dev_priv->rps.hw_lock);
3956 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3957 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003958 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3959 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3960 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003961 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003962 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003963 POSTING_READ(IPS_CTL);
3964 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003965
3966 /* We need to wait for a vblank before we can disable the plane. */
3967 intel_wait_for_vblank(dev, crtc->pipe);
3968}
3969
3970/** Loads the palette/gamma unit for the CRTC with the prepared values */
3971static void intel_crtc_load_lut(struct drm_crtc *crtc)
3972{
3973 struct drm_device *dev = crtc->dev;
3974 struct drm_i915_private *dev_priv = dev->dev_private;
3975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3976 enum pipe pipe = intel_crtc->pipe;
3977 int palreg = PALETTE(pipe);
3978 int i;
3979 bool reenable_ips = false;
3980
3981 /* The clocks have to be on to load the palette. */
3982 if (!crtc->enabled || !intel_crtc->active)
3983 return;
3984
3985 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3986 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3987 assert_dsi_pll_enabled(dev_priv);
3988 else
3989 assert_pll_enabled(dev_priv, pipe);
3990 }
3991
3992 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303993 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003994 palreg = LGC_PALETTE(pipe);
3995
3996 /* Workaround : Do not read or write the pipe palette/gamma data while
3997 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3998 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003999 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004000 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4001 GAMMA_MODE_MODE_SPLIT)) {
4002 hsw_disable_ips(intel_crtc);
4003 reenable_ips = true;
4004 }
4005
4006 for (i = 0; i < 256; i++) {
4007 I915_WRITE(palreg + 4 * i,
4008 (intel_crtc->lut_r[i] << 16) |
4009 (intel_crtc->lut_g[i] << 8) |
4010 intel_crtc->lut_b[i]);
4011 }
4012
4013 if (reenable_ips)
4014 hsw_enable_ips(intel_crtc);
4015}
4016
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004017static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4018{
4019 if (!enable && intel_crtc->overlay) {
4020 struct drm_device *dev = intel_crtc->base.dev;
4021 struct drm_i915_private *dev_priv = dev->dev_private;
4022
4023 mutex_lock(&dev->struct_mutex);
4024 dev_priv->mm.interruptible = false;
4025 (void) intel_overlay_switch_off(intel_crtc->overlay);
4026 dev_priv->mm.interruptible = true;
4027 mutex_unlock(&dev->struct_mutex);
4028 }
4029
4030 /* Let userspace switch the overlay on again. In most cases userspace
4031 * has to recompute where to put it anyway.
4032 */
4033}
4034
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004035static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004036{
4037 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4039 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004040
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004041 assert_vblank_disabled(crtc);
4042
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004043 drm_vblank_on(dev, pipe);
4044
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004045 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004046 intel_enable_planes(crtc);
4047 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004048 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004049
4050 hsw_enable_ips(intel_crtc);
4051
4052 mutex_lock(&dev->struct_mutex);
4053 intel_update_fbc(dev);
4054 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004055
4056 /*
4057 * FIXME: Once we grow proper nuclear flip support out of this we need
4058 * to compute the mask of flip planes precisely. For the time being
4059 * consider this a flip from a NULL plane.
4060 */
4061 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004062}
4063
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004064static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004065{
4066 struct drm_device *dev = crtc->dev;
4067 struct drm_i915_private *dev_priv = dev->dev_private;
4068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4069 int pipe = intel_crtc->pipe;
4070 int plane = intel_crtc->plane;
4071
4072 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004073
4074 if (dev_priv->fbc.plane == plane)
4075 intel_disable_fbc(dev);
4076
4077 hsw_disable_ips(intel_crtc);
4078
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004079 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004080 intel_crtc_update_cursor(crtc, false);
4081 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004082 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004083
Daniel Vetterf99d7062014-06-19 16:01:59 +02004084 /*
4085 * FIXME: Once we grow proper nuclear flip support out of this we need
4086 * to compute the mask of flip planes precisely. For the time being
4087 * consider this a flip to a NULL plane.
4088 */
4089 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
4090
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004091 drm_vblank_off(dev, pipe);
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004092
4093 assert_vblank_disabled(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004094}
4095
Jesse Barnesf67a5592011-01-05 10:31:48 -08004096static void ironlake_crtc_enable(struct drm_crtc *crtc)
4097{
4098 struct drm_device *dev = crtc->dev;
4099 struct drm_i915_private *dev_priv = dev->dev_private;
4100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004101 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004102 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004103
Daniel Vetter08a48462012-07-02 11:43:47 +02004104 WARN_ON(!crtc->enabled);
4105
Jesse Barnesf67a5592011-01-05 10:31:48 -08004106 if (intel_crtc->active)
4107 return;
4108
Daniel Vetterb14b1052014-04-24 23:55:13 +02004109 if (intel_crtc->config.has_pch_encoder)
4110 intel_prepare_shared_dpll(intel_crtc);
4111
Daniel Vetter29407aa2014-04-24 23:55:08 +02004112 if (intel_crtc->config.has_dp_encoder)
4113 intel_dp_set_m_n(intel_crtc);
4114
4115 intel_set_pipe_timings(intel_crtc);
4116
4117 if (intel_crtc->config.has_pch_encoder) {
4118 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004119 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004120 }
4121
4122 ironlake_set_pipeconf(crtc);
4123
Jesse Barnesf67a5592011-01-05 10:31:48 -08004124 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004125
4126 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4127 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4128
Daniel Vetterf6736a12013-06-05 13:34:30 +02004129 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004130 if (encoder->pre_enable)
4131 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004132
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004133 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004134 /* Note: FDI PLL enabling _must_ be done before we enable the
4135 * cpu pipes, hence this is separate from all the other fdi/pch
4136 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004137 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004138 } else {
4139 assert_fdi_tx_disabled(dev_priv, pipe);
4140 assert_fdi_rx_disabled(dev_priv, pipe);
4141 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004142
Jesse Barnesb074cec2013-04-25 12:55:02 -07004143 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004144
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004145 /*
4146 * On ILK+ LUT must be loaded before the pipe is running but with
4147 * clocks enabled
4148 */
4149 intel_crtc_load_lut(crtc);
4150
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004151 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004152 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004153
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004154 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004155 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004156
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004157 for_each_encoder_on_crtc(dev, crtc, encoder)
4158 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004159
4160 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004161 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004162
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004163 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004164}
4165
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004166/* IPS only exists on ULT machines and is tied to pipe A. */
4167static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4168{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004169 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004170}
4171
Paulo Zanonie4916942013-09-20 16:21:19 -03004172/*
4173 * This implements the workaround described in the "notes" section of the mode
4174 * set sequence documentation. When going from no pipes or single pipe to
4175 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4176 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4177 */
4178static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4179{
4180 struct drm_device *dev = crtc->base.dev;
4181 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4182
4183 /* We want to get the other_active_crtc only if there's only 1 other
4184 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004185 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004186 if (!crtc_it->active || crtc_it == crtc)
4187 continue;
4188
4189 if (other_active_crtc)
4190 return;
4191
4192 other_active_crtc = crtc_it;
4193 }
4194 if (!other_active_crtc)
4195 return;
4196
4197 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4198 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4199}
4200
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004201static void haswell_crtc_enable(struct drm_crtc *crtc)
4202{
4203 struct drm_device *dev = crtc->dev;
4204 struct drm_i915_private *dev_priv = dev->dev_private;
4205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4206 struct intel_encoder *encoder;
4207 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004208
4209 WARN_ON(!crtc->enabled);
4210
4211 if (intel_crtc->active)
4212 return;
4213
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004214 if (intel_crtc_to_shared_dpll(intel_crtc))
4215 intel_enable_shared_dpll(intel_crtc);
4216
Daniel Vetter229fca92014-04-24 23:55:09 +02004217 if (intel_crtc->config.has_dp_encoder)
4218 intel_dp_set_m_n(intel_crtc);
4219
4220 intel_set_pipe_timings(intel_crtc);
4221
Clint Taylorebb69c92014-09-30 10:30:22 -07004222 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4223 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4224 intel_crtc->config.pixel_multiplier - 1);
4225 }
4226
Daniel Vetter229fca92014-04-24 23:55:09 +02004227 if (intel_crtc->config.has_pch_encoder) {
4228 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004229 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004230 }
4231
4232 haswell_set_pipeconf(crtc);
4233
4234 intel_set_pipe_csc(crtc);
4235
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004236 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004237
4238 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004239 for_each_encoder_on_crtc(dev, crtc, encoder)
4240 if (encoder->pre_enable)
4241 encoder->pre_enable(encoder);
4242
Imre Deak4fe94672014-06-25 22:01:49 +03004243 if (intel_crtc->config.has_pch_encoder) {
4244 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4245 dev_priv->display.fdi_link_train(crtc);
4246 }
4247
Paulo Zanoni1f544382012-10-24 11:32:00 -02004248 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004249
Jesse Barnesb074cec2013-04-25 12:55:02 -07004250 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004251
4252 /*
4253 * On ILK+ LUT must be loaded before the pipe is running but with
4254 * clocks enabled
4255 */
4256 intel_crtc_load_lut(crtc);
4257
Paulo Zanoni1f544382012-10-24 11:32:00 -02004258 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004259 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004260
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004261 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004262 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004263
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004264 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004265 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004266
Dave Airlie0e32b392014-05-02 14:02:48 +10004267 if (intel_crtc->config.dp_encoder_is_mst)
4268 intel_ddi_set_vc_payload_alloc(crtc, true);
4269
Jani Nikula8807e552013-08-30 19:40:32 +03004270 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004271 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004272 intel_opregion_notify_encoder(encoder, true);
4273 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004274
Paulo Zanonie4916942013-09-20 16:21:19 -03004275 /* If we change the relative order between pipe/planes enabling, we need
4276 * to change the workaround. */
4277 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004278 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004279}
4280
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004281static void ironlake_pfit_disable(struct intel_crtc *crtc)
4282{
4283 struct drm_device *dev = crtc->base.dev;
4284 struct drm_i915_private *dev_priv = dev->dev_private;
4285 int pipe = crtc->pipe;
4286
4287 /* To avoid upsetting the power well on haswell only disable the pfit if
4288 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004289 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004290 I915_WRITE(PF_CTL(pipe), 0);
4291 I915_WRITE(PF_WIN_POS(pipe), 0);
4292 I915_WRITE(PF_WIN_SZ(pipe), 0);
4293 }
4294}
4295
Jesse Barnes6be4a602010-09-10 10:26:01 -07004296static void ironlake_crtc_disable(struct drm_crtc *crtc)
4297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_private *dev_priv = dev->dev_private;
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004301 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004302 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004303 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004304
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004305 if (!intel_crtc->active)
4306 return;
4307
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004308 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004309
Daniel Vetterea9d7582012-07-10 10:42:52 +02004310 for_each_encoder_on_crtc(dev, crtc, encoder)
4311 encoder->disable(encoder);
4312
Daniel Vetterd925c592013-06-05 13:34:04 +02004313 if (intel_crtc->config.has_pch_encoder)
4314 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4315
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004316 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004317
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004318 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004319
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004320 for_each_encoder_on_crtc(dev, crtc, encoder)
4321 if (encoder->post_disable)
4322 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004323
Daniel Vetterd925c592013-06-05 13:34:04 +02004324 if (intel_crtc->config.has_pch_encoder) {
4325 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004326
Daniel Vetterd925c592013-06-05 13:34:04 +02004327 ironlake_disable_pch_transcoder(dev_priv, pipe);
4328 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004329
Daniel Vetterd925c592013-06-05 13:34:04 +02004330 if (HAS_PCH_CPT(dev)) {
4331 /* disable TRANS_DP_CTL */
4332 reg = TRANS_DP_CTL(pipe);
4333 temp = I915_READ(reg);
4334 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4335 TRANS_DP_PORT_SEL_MASK);
4336 temp |= TRANS_DP_PORT_SEL_NONE;
4337 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004338
Daniel Vetterd925c592013-06-05 13:34:04 +02004339 /* disable DPLL_SEL */
4340 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004341 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004342 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004343 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004344
4345 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004346 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004347
4348 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004349 }
4350
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004351 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004352 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004353
4354 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004355 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004356 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004357}
4358
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004359static void haswell_crtc_disable(struct drm_crtc *crtc)
4360{
4361 struct drm_device *dev = crtc->dev;
4362 struct drm_i915_private *dev_priv = dev->dev_private;
4363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4364 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004365 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004366
4367 if (!intel_crtc->active)
4368 return;
4369
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004370 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004371
Jani Nikula8807e552013-08-30 19:40:32 +03004372 for_each_encoder_on_crtc(dev, crtc, encoder) {
4373 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004374 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004375 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004376
Paulo Zanoni86642812013-04-12 17:57:57 -03004377 if (intel_crtc->config.has_pch_encoder)
4378 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004379 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004380
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004381 if (intel_crtc->config.dp_encoder_is_mst)
4382 intel_ddi_set_vc_payload_alloc(crtc, false);
4383
Paulo Zanoniad80a812012-10-24 16:06:19 -02004384 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004385
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004386 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004387
Paulo Zanoni1f544382012-10-24 11:32:00 -02004388 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004389
Daniel Vetter88adfff2013-03-28 10:42:01 +01004390 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004391 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004392 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004393 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004394 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004395
Imre Deak97b040a2014-06-25 22:01:50 +03004396 for_each_encoder_on_crtc(dev, crtc, encoder)
4397 if (encoder->post_disable)
4398 encoder->post_disable(encoder);
4399
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004400 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004401 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004402
4403 mutex_lock(&dev->struct_mutex);
4404 intel_update_fbc(dev);
4405 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004406
4407 if (intel_crtc_to_shared_dpll(intel_crtc))
4408 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004409}
4410
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004411static void ironlake_crtc_off(struct drm_crtc *crtc)
4412{
4413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004414 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004415}
4416
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004417
Jesse Barnes2dd24552013-04-25 12:55:01 -07004418static void i9xx_pfit_enable(struct intel_crtc *crtc)
4419{
4420 struct drm_device *dev = crtc->base.dev;
4421 struct drm_i915_private *dev_priv = dev->dev_private;
4422 struct intel_crtc_config *pipe_config = &crtc->config;
4423
Daniel Vetter328d8e82013-05-08 10:36:31 +02004424 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004425 return;
4426
Daniel Vetterc0b03412013-05-28 12:05:54 +02004427 /*
4428 * The panel fitter should only be adjusted whilst the pipe is disabled,
4429 * according to register description and PRM.
4430 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004431 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4432 assert_pipe_disabled(dev_priv, crtc->pipe);
4433
Jesse Barnesb074cec2013-04-25 12:55:02 -07004434 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4435 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004436
4437 /* Border color in case we don't scale up to the full screen. Black by
4438 * default, change to something else for debugging. */
4439 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004440}
4441
Dave Airlied05410f2014-06-05 13:22:59 +10004442static enum intel_display_power_domain port_to_power_domain(enum port port)
4443{
4444 switch (port) {
4445 case PORT_A:
4446 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4447 case PORT_B:
4448 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4449 case PORT_C:
4450 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4451 case PORT_D:
4452 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4453 default:
4454 WARN_ON_ONCE(1);
4455 return POWER_DOMAIN_PORT_OTHER;
4456 }
4457}
4458
Imre Deak77d22dc2014-03-05 16:20:52 +02004459#define for_each_power_domain(domain, mask) \
4460 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4461 if ((1 << (domain)) & (mask))
4462
Imre Deak319be8a2014-03-04 19:22:57 +02004463enum intel_display_power_domain
4464intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004465{
Imre Deak319be8a2014-03-04 19:22:57 +02004466 struct drm_device *dev = intel_encoder->base.dev;
4467 struct intel_digital_port *intel_dig_port;
4468
4469 switch (intel_encoder->type) {
4470 case INTEL_OUTPUT_UNKNOWN:
4471 /* Only DDI platforms should ever use this output type */
4472 WARN_ON_ONCE(!HAS_DDI(dev));
4473 case INTEL_OUTPUT_DISPLAYPORT:
4474 case INTEL_OUTPUT_HDMI:
4475 case INTEL_OUTPUT_EDP:
4476 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004477 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004478 case INTEL_OUTPUT_DP_MST:
4479 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4480 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004481 case INTEL_OUTPUT_ANALOG:
4482 return POWER_DOMAIN_PORT_CRT;
4483 case INTEL_OUTPUT_DSI:
4484 return POWER_DOMAIN_PORT_DSI;
4485 default:
4486 return POWER_DOMAIN_PORT_OTHER;
4487 }
4488}
4489
4490static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4491{
4492 struct drm_device *dev = crtc->dev;
4493 struct intel_encoder *intel_encoder;
4494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4495 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004496 unsigned long mask;
4497 enum transcoder transcoder;
4498
4499 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4500
4501 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4502 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004503 if (intel_crtc->config.pch_pfit.enabled ||
4504 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004505 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4506
Imre Deak319be8a2014-03-04 19:22:57 +02004507 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4508 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4509
Imre Deak77d22dc2014-03-05 16:20:52 +02004510 return mask;
4511}
4512
4513void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4514 bool enable)
4515{
4516 if (dev_priv->power_domains.init_power_on == enable)
4517 return;
4518
4519 if (enable)
4520 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4521 else
4522 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4523
4524 dev_priv->power_domains.init_power_on = enable;
4525}
4526
4527static void modeset_update_crtc_power_domains(struct drm_device *dev)
4528{
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4531 struct intel_crtc *crtc;
4532
4533 /*
4534 * First get all needed power domains, then put all unneeded, to avoid
4535 * any unnecessary toggling of the power wells.
4536 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004537 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004538 enum intel_display_power_domain domain;
4539
4540 if (!crtc->base.enabled)
4541 continue;
4542
Imre Deak319be8a2014-03-04 19:22:57 +02004543 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004544
4545 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4546 intel_display_power_get(dev_priv, domain);
4547 }
4548
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004549 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004550 enum intel_display_power_domain domain;
4551
4552 for_each_power_domain(domain, crtc->enabled_power_domains)
4553 intel_display_power_put(dev_priv, domain);
4554
4555 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4556 }
4557
4558 intel_display_set_init_power(dev_priv, false);
4559}
4560
Ville Syrjälädfcab172014-06-13 13:37:47 +03004561/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004562static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004563{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004564 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004565
Jesse Barnes586f49d2013-11-04 16:06:59 -08004566 /* Obtain SKU information */
4567 mutex_lock(&dev_priv->dpio_lock);
4568 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4569 CCK_FUSE_HPLL_FREQ_MASK;
4570 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004571
Ville Syrjälädfcab172014-06-13 13:37:47 +03004572 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004573}
4574
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004575static void vlv_update_cdclk(struct drm_device *dev)
4576{
4577 struct drm_i915_private *dev_priv = dev->dev_private;
4578
4579 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4580 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4581 dev_priv->vlv_cdclk_freq);
4582
4583 /*
4584 * Program the gmbus_freq based on the cdclk frequency.
4585 * BSpec erroneously claims we should aim for 4MHz, but
4586 * in fact 1MHz is the correct frequency.
4587 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004588 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004589}
4590
Jesse Barnes30a970c2013-11-04 13:48:12 -08004591/* Adjust CDclk dividers to allow high res or save power if possible */
4592static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4593{
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 u32 val, cmd;
4596
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004597 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004598
Ville Syrjälädfcab172014-06-13 13:37:47 +03004599 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004600 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004601 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004602 cmd = 1;
4603 else
4604 cmd = 0;
4605
4606 mutex_lock(&dev_priv->rps.hw_lock);
4607 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4608 val &= ~DSPFREQGUAR_MASK;
4609 val |= (cmd << DSPFREQGUAR_SHIFT);
4610 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4611 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4612 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4613 50)) {
4614 DRM_ERROR("timed out waiting for CDclk change\n");
4615 }
4616 mutex_unlock(&dev_priv->rps.hw_lock);
4617
Ville Syrjälädfcab172014-06-13 13:37:47 +03004618 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004619 u32 divider, vco;
4620
4621 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004622 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004623
4624 mutex_lock(&dev_priv->dpio_lock);
4625 /* adjust cdclk divider */
4626 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004627 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004628 val |= divider;
4629 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004630
4631 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4632 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4633 50))
4634 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004635 mutex_unlock(&dev_priv->dpio_lock);
4636 }
4637
4638 mutex_lock(&dev_priv->dpio_lock);
4639 /* adjust self-refresh exit latency value */
4640 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4641 val &= ~0x7f;
4642
4643 /*
4644 * For high bandwidth configs, we set a higher latency in the bunit
4645 * so that the core display fetch happens in time to avoid underruns.
4646 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004647 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004648 val |= 4500 / 250; /* 4.5 usec */
4649 else
4650 val |= 3000 / 250; /* 3.0 usec */
4651 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4652 mutex_unlock(&dev_priv->dpio_lock);
4653
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004654 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004655}
4656
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004657static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4658{
4659 struct drm_i915_private *dev_priv = dev->dev_private;
4660 u32 val, cmd;
4661
4662 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4663
4664 switch (cdclk) {
4665 case 400000:
4666 cmd = 3;
4667 break;
4668 case 333333:
4669 case 320000:
4670 cmd = 2;
4671 break;
4672 case 266667:
4673 cmd = 1;
4674 break;
4675 case 200000:
4676 cmd = 0;
4677 break;
4678 default:
4679 WARN_ON(1);
4680 return;
4681 }
4682
4683 mutex_lock(&dev_priv->rps.hw_lock);
4684 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4685 val &= ~DSPFREQGUAR_MASK_CHV;
4686 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4687 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4688 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4689 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4690 50)) {
4691 DRM_ERROR("timed out waiting for CDclk change\n");
4692 }
4693 mutex_unlock(&dev_priv->rps.hw_lock);
4694
4695 vlv_update_cdclk(dev);
4696}
4697
Jesse Barnes30a970c2013-11-04 13:48:12 -08004698static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4699 int max_pixclk)
4700{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004701 int vco = valleyview_get_vco(dev_priv);
4702 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4703
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004704 /* FIXME: Punit isn't quite ready yet */
4705 if (IS_CHERRYVIEW(dev_priv->dev))
4706 return 400000;
4707
Jesse Barnes30a970c2013-11-04 13:48:12 -08004708 /*
4709 * Really only a few cases to deal with, as only 4 CDclks are supported:
4710 * 200MHz
4711 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004712 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004713 * 400MHz
4714 * So we check to see whether we're above 90% of the lower bin and
4715 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004716 *
4717 * We seem to get an unstable or solid color picture at 200MHz.
4718 * Not sure what's wrong. For now use 200MHz only when all pipes
4719 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004720 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004721 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004722 return 400000;
4723 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004724 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004725 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004726 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004727 else
4728 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004729}
4730
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004731/* compute the max pixel clock for new configuration */
4732static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004733{
4734 struct drm_device *dev = dev_priv->dev;
4735 struct intel_crtc *intel_crtc;
4736 int max_pixclk = 0;
4737
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004738 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004739 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004740 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004741 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004742 }
4743
4744 return max_pixclk;
4745}
4746
4747static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004748 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004749{
4750 struct drm_i915_private *dev_priv = dev->dev_private;
4751 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004752 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004753
Imre Deakd60c4472014-03-27 17:45:10 +02004754 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4755 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004756 return;
4757
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004758 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004759 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004760 if (intel_crtc->base.enabled)
4761 *prepare_pipes |= (1 << intel_crtc->pipe);
4762}
4763
4764static void valleyview_modeset_global_resources(struct drm_device *dev)
4765{
4766 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004767 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004768 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4769
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004770 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4771 if (IS_CHERRYVIEW(dev))
4772 cherryview_set_cdclk(dev, req_cdclk);
4773 else
4774 valleyview_set_cdclk(dev, req_cdclk);
4775 }
4776
Imre Deak77961eb2014-03-05 16:20:56 +02004777 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004778}
4779
Jesse Barnes89b667f2013-04-18 14:51:36 -07004780static void valleyview_crtc_enable(struct drm_crtc *crtc)
4781{
4782 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4784 struct intel_encoder *encoder;
4785 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004786 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004787
4788 WARN_ON(!crtc->enabled);
4789
4790 if (intel_crtc->active)
4791 return;
4792
Shobhit Kumar8525a232014-06-25 12:20:39 +05304793 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4794
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004795 if (!is_dsi) {
4796 if (IS_CHERRYVIEW(dev))
4797 chv_prepare_pll(intel_crtc);
4798 else
4799 vlv_prepare_pll(intel_crtc);
4800 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004801
4802 if (intel_crtc->config.has_dp_encoder)
4803 intel_dp_set_m_n(intel_crtc);
4804
4805 intel_set_pipe_timings(intel_crtc);
4806
Daniel Vetter5b18e572014-04-24 23:55:06 +02004807 i9xx_set_pipeconf(intel_crtc);
4808
Jesse Barnes89b667f2013-04-18 14:51:36 -07004809 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004810
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004811 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4812
Jesse Barnes89b667f2013-04-18 14:51:36 -07004813 for_each_encoder_on_crtc(dev, crtc, encoder)
4814 if (encoder->pre_pll_enable)
4815 encoder->pre_pll_enable(encoder);
4816
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004817 if (!is_dsi) {
4818 if (IS_CHERRYVIEW(dev))
4819 chv_enable_pll(intel_crtc);
4820 else
4821 vlv_enable_pll(intel_crtc);
4822 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004823
4824 for_each_encoder_on_crtc(dev, crtc, encoder)
4825 if (encoder->pre_enable)
4826 encoder->pre_enable(encoder);
4827
Jesse Barnes2dd24552013-04-25 12:55:01 -07004828 i9xx_pfit_enable(intel_crtc);
4829
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004830 intel_crtc_load_lut(crtc);
4831
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004832 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004833 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004834
Jani Nikula50049452013-07-30 12:20:32 +03004835 for_each_encoder_on_crtc(dev, crtc, encoder)
4836 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004837
4838 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004839
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004840 /* Underruns don't raise interrupts, so check manually. */
4841 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004842}
4843
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004844static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4845{
4846 struct drm_device *dev = crtc->base.dev;
4847 struct drm_i915_private *dev_priv = dev->dev_private;
4848
4849 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4850 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4851}
4852
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004853static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004854{
4855 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004857 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004858 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004859
Daniel Vetter08a48462012-07-02 11:43:47 +02004860 WARN_ON(!crtc->enabled);
4861
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004862 if (intel_crtc->active)
4863 return;
4864
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004865 i9xx_set_pll_dividers(intel_crtc);
4866
Daniel Vetter5b18e572014-04-24 23:55:06 +02004867 if (intel_crtc->config.has_dp_encoder)
4868 intel_dp_set_m_n(intel_crtc);
4869
4870 intel_set_pipe_timings(intel_crtc);
4871
Daniel Vetter5b18e572014-04-24 23:55:06 +02004872 i9xx_set_pipeconf(intel_crtc);
4873
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004874 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004875
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004876 if (!IS_GEN2(dev))
4877 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4878
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004879 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004880 if (encoder->pre_enable)
4881 encoder->pre_enable(encoder);
4882
Daniel Vetterf6736a12013-06-05 13:34:30 +02004883 i9xx_enable_pll(intel_crtc);
4884
Jesse Barnes2dd24552013-04-25 12:55:01 -07004885 i9xx_pfit_enable(intel_crtc);
4886
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004887 intel_crtc_load_lut(crtc);
4888
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004889 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004890 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004891
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004892 for_each_encoder_on_crtc(dev, crtc, encoder)
4893 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004894
4895 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004896
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004897 /*
4898 * Gen2 reports pipe underruns whenever all planes are disabled.
4899 * So don't enable underrun reporting before at least some planes
4900 * are enabled.
4901 * FIXME: Need to fix the logic to work when we turn off all planes
4902 * but leave the pipe running.
4903 */
4904 if (IS_GEN2(dev))
4905 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4906
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004907 /* Underruns don't raise interrupts, so check manually. */
4908 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004909}
4910
Daniel Vetter87476d62013-04-11 16:29:06 +02004911static void i9xx_pfit_disable(struct intel_crtc *crtc)
4912{
4913 struct drm_device *dev = crtc->base.dev;
4914 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004915
4916 if (!crtc->config.gmch_pfit.control)
4917 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004918
4919 assert_pipe_disabled(dev_priv, crtc->pipe);
4920
Daniel Vetter328d8e82013-05-08 10:36:31 +02004921 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4922 I915_READ(PFIT_CONTROL));
4923 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004924}
4925
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004926static void i9xx_crtc_disable(struct drm_crtc *crtc)
4927{
4928 struct drm_device *dev = crtc->dev;
4929 struct drm_i915_private *dev_priv = dev->dev_private;
4930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004931 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004932 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004933
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004934 if (!intel_crtc->active)
4935 return;
4936
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004937 /*
4938 * Gen2 reports pipe underruns whenever all planes are disabled.
4939 * So diasble underrun reporting before all the planes get disabled.
4940 * FIXME: Need to fix the logic to work when we turn off all planes
4941 * but leave the pipe running.
4942 */
4943 if (IS_GEN2(dev))
4944 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4945
Imre Deak564ed192014-06-13 14:54:21 +03004946 /*
4947 * Vblank time updates from the shadow to live plane control register
4948 * are blocked if the memory self-refresh mode is active at that
4949 * moment. So to make sure the plane gets truly disabled, disable
4950 * first the self-refresh mode. The self-refresh enable bit in turn
4951 * will be checked/applied by the HW only at the next frame start
4952 * event which is after the vblank start event, so we need to have a
4953 * wait-for-vblank between disabling the plane and the pipe.
4954 */
4955 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004956 intel_crtc_disable_planes(crtc);
4957
Daniel Vetterea9d7582012-07-10 10:42:52 +02004958 for_each_encoder_on_crtc(dev, crtc, encoder)
4959 encoder->disable(encoder);
4960
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004961 /*
4962 * On gen2 planes are double buffered but the pipe isn't, so we must
4963 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004964 * We also need to wait on all gmch platforms because of the
4965 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004966 */
Imre Deak564ed192014-06-13 14:54:21 +03004967 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004968
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004969 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004970
Daniel Vetter87476d62013-04-11 16:29:06 +02004971 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004972
Jesse Barnes89b667f2013-04-18 14:51:36 -07004973 for_each_encoder_on_crtc(dev, crtc, encoder)
4974 if (encoder->post_disable)
4975 encoder->post_disable(encoder);
4976
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004977 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4978 if (IS_CHERRYVIEW(dev))
4979 chv_disable_pll(dev_priv, pipe);
4980 else if (IS_VALLEYVIEW(dev))
4981 vlv_disable_pll(dev_priv, pipe);
4982 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03004983 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004984 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004985
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004986 if (!IS_GEN2(dev))
4987 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4988
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004989 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004990 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004991
Daniel Vetterefa96242014-04-24 23:55:02 +02004992 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004993 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004994 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004995}
4996
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004997static void i9xx_crtc_off(struct drm_crtc *crtc)
4998{
4999}
5000
Daniel Vetter976f8a22012-07-08 22:34:21 +02005001static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5002 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005003{
5004 struct drm_device *dev = crtc->dev;
5005 struct drm_i915_master_private *master_priv;
5006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5007 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005008
5009 if (!dev->primary->master)
5010 return;
5011
5012 master_priv = dev->primary->master->driver_priv;
5013 if (!master_priv->sarea_priv)
5014 return;
5015
Jesse Barnes79e53942008-11-07 14:24:08 -08005016 switch (pipe) {
5017 case 0:
5018 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5019 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5020 break;
5021 case 1:
5022 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5023 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5024 break;
5025 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005026 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005027 break;
5028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005029}
5030
Borun Fub04c5bd2014-07-12 10:02:27 +05305031/* Master function to enable/disable CRTC and corresponding power wells */
5032void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005033{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005034 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005035 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005037 enum intel_display_power_domain domain;
5038 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005039
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005040 if (enable) {
5041 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005042 domains = get_crtc_power_domains(crtc);
5043 for_each_power_domain(domain, domains)
5044 intel_display_power_get(dev_priv, domain);
5045 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005046
5047 dev_priv->display.crtc_enable(crtc);
5048 }
5049 } else {
5050 if (intel_crtc->active) {
5051 dev_priv->display.crtc_disable(crtc);
5052
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005053 domains = intel_crtc->enabled_power_domains;
5054 for_each_power_domain(domain, domains)
5055 intel_display_power_put(dev_priv, domain);
5056 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005057 }
5058 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305059}
5060
5061/**
5062 * Sets the power management mode of the pipe and plane.
5063 */
5064void intel_crtc_update_dpms(struct drm_crtc *crtc)
5065{
5066 struct drm_device *dev = crtc->dev;
5067 struct intel_encoder *intel_encoder;
5068 bool enable = false;
5069
5070 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5071 enable |= intel_encoder->connectors_active;
5072
5073 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005074
5075 intel_crtc_update_sarea(crtc, enable);
5076}
5077
Daniel Vetter976f8a22012-07-08 22:34:21 +02005078static void intel_crtc_disable(struct drm_crtc *crtc)
5079{
5080 struct drm_device *dev = crtc->dev;
5081 struct drm_connector *connector;
5082 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005083 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005084 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005085
5086 /* crtc should still be enabled when we disable it. */
5087 WARN_ON(!crtc->enabled);
5088
5089 dev_priv->display.crtc_disable(crtc);
5090 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005091 dev_priv->display.off(crtc);
5092
Matt Roperf4510a22014-04-01 15:22:40 -07005093 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005094 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005095 intel_unpin_fb_obj(old_obj);
5096 i915_gem_track_fb(old_obj, NULL,
5097 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005098 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005099 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005100 }
5101
5102 /* Update computed state. */
5103 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5104 if (!connector->encoder || !connector->encoder->crtc)
5105 continue;
5106
5107 if (connector->encoder->crtc != crtc)
5108 continue;
5109
5110 connector->dpms = DRM_MODE_DPMS_OFF;
5111 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005112 }
5113}
5114
Chris Wilsonea5b2132010-08-04 13:50:23 +01005115void intel_encoder_destroy(struct drm_encoder *encoder)
5116{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005117 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005118
Chris Wilsonea5b2132010-08-04 13:50:23 +01005119 drm_encoder_cleanup(encoder);
5120 kfree(intel_encoder);
5121}
5122
Damien Lespiau92373292013-08-08 22:28:57 +01005123/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005124 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5125 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005126static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005127{
5128 if (mode == DRM_MODE_DPMS_ON) {
5129 encoder->connectors_active = true;
5130
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005131 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005132 } else {
5133 encoder->connectors_active = false;
5134
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005135 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005136 }
5137}
5138
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005139/* Cross check the actual hw state with our own modeset state tracking (and it's
5140 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005141static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005142{
5143 if (connector->get_hw_state(connector)) {
5144 struct intel_encoder *encoder = connector->encoder;
5145 struct drm_crtc *crtc;
5146 bool encoder_enabled;
5147 enum pipe pipe;
5148
5149 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5150 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005151 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005152
Dave Airlie0e32b392014-05-02 14:02:48 +10005153 /* there is no real hw state for MST connectors */
5154 if (connector->mst_port)
5155 return;
5156
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005157 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5158 "wrong connector dpms state\n");
5159 WARN(connector->base.encoder != &encoder->base,
5160 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005161
Dave Airlie36cd7442014-05-02 13:44:18 +10005162 if (encoder) {
5163 WARN(!encoder->connectors_active,
5164 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005165
Dave Airlie36cd7442014-05-02 13:44:18 +10005166 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5167 WARN(!encoder_enabled, "encoder not enabled\n");
5168 if (WARN_ON(!encoder->base.crtc))
5169 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005170
Dave Airlie36cd7442014-05-02 13:44:18 +10005171 crtc = encoder->base.crtc;
5172
5173 WARN(!crtc->enabled, "crtc not enabled\n");
5174 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5175 WARN(pipe != to_intel_crtc(crtc)->pipe,
5176 "encoder active on the wrong pipe\n");
5177 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005178 }
5179}
5180
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005181/* Even simpler default implementation, if there's really no special case to
5182 * consider. */
5183void intel_connector_dpms(struct drm_connector *connector, int mode)
5184{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005185 /* All the simple cases only support two dpms states. */
5186 if (mode != DRM_MODE_DPMS_ON)
5187 mode = DRM_MODE_DPMS_OFF;
5188
5189 if (mode == connector->dpms)
5190 return;
5191
5192 connector->dpms = mode;
5193
5194 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005195 if (connector->encoder)
5196 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005197
Daniel Vetterb9805142012-08-31 17:37:33 +02005198 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005199}
5200
Daniel Vetterf0947c32012-07-02 13:10:34 +02005201/* Simple connector->get_hw_state implementation for encoders that support only
5202 * one connector and no cloning and hence the encoder state determines the state
5203 * of the connector. */
5204bool intel_connector_get_hw_state(struct intel_connector *connector)
5205{
Daniel Vetter24929352012-07-02 20:28:59 +02005206 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005207 struct intel_encoder *encoder = connector->encoder;
5208
5209 return encoder->get_hw_state(encoder, &pipe);
5210}
5211
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005212static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5213 struct intel_crtc_config *pipe_config)
5214{
5215 struct drm_i915_private *dev_priv = dev->dev_private;
5216 struct intel_crtc *pipe_B_crtc =
5217 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5218
5219 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5220 pipe_name(pipe), pipe_config->fdi_lanes);
5221 if (pipe_config->fdi_lanes > 4) {
5222 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5223 pipe_name(pipe), pipe_config->fdi_lanes);
5224 return false;
5225 }
5226
Paulo Zanonibafb6552013-11-02 21:07:44 -07005227 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005228 if (pipe_config->fdi_lanes > 2) {
5229 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5230 pipe_config->fdi_lanes);
5231 return false;
5232 } else {
5233 return true;
5234 }
5235 }
5236
5237 if (INTEL_INFO(dev)->num_pipes == 2)
5238 return true;
5239
5240 /* Ivybridge 3 pipe is really complicated */
5241 switch (pipe) {
5242 case PIPE_A:
5243 return true;
5244 case PIPE_B:
5245 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5246 pipe_config->fdi_lanes > 2) {
5247 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5248 pipe_name(pipe), pipe_config->fdi_lanes);
5249 return false;
5250 }
5251 return true;
5252 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005253 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005254 pipe_B_crtc->config.fdi_lanes <= 2) {
5255 if (pipe_config->fdi_lanes > 2) {
5256 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5257 pipe_name(pipe), pipe_config->fdi_lanes);
5258 return false;
5259 }
5260 } else {
5261 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5262 return false;
5263 }
5264 return true;
5265 default:
5266 BUG();
5267 }
5268}
5269
Daniel Vettere29c22c2013-02-21 00:00:16 +01005270#define RETRY 1
5271static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5272 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005273{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005274 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005275 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005276 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005277 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005278
Daniel Vettere29c22c2013-02-21 00:00:16 +01005279retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005280 /* FDI is a binary signal running at ~2.7GHz, encoding
5281 * each output octet as 10 bits. The actual frequency
5282 * is stored as a divider into a 100MHz clock, and the
5283 * mode pixel clock is stored in units of 1KHz.
5284 * Hence the bw of each lane in terms of the mode signal
5285 * is:
5286 */
5287 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5288
Damien Lespiau241bfc32013-09-25 16:45:37 +01005289 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005290
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005291 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005292 pipe_config->pipe_bpp);
5293
5294 pipe_config->fdi_lanes = lane;
5295
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005296 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005297 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005298
Daniel Vettere29c22c2013-02-21 00:00:16 +01005299 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5300 intel_crtc->pipe, pipe_config);
5301 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5302 pipe_config->pipe_bpp -= 2*3;
5303 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5304 pipe_config->pipe_bpp);
5305 needs_recompute = true;
5306 pipe_config->bw_constrained = true;
5307
5308 goto retry;
5309 }
5310
5311 if (needs_recompute)
5312 return RETRY;
5313
5314 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005315}
5316
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005317static void hsw_compute_ips_config(struct intel_crtc *crtc,
5318 struct intel_crtc_config *pipe_config)
5319{
Jani Nikulad330a952014-01-21 11:24:25 +02005320 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005321 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005322 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005323}
5324
Daniel Vettera43f6e02013-06-07 23:10:32 +02005325static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005326 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005327{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005328 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005329 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005330
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005331 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005332 if (INTEL_INFO(dev)->gen < 4) {
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334 int clock_limit =
5335 dev_priv->display.get_display_clock_speed(dev);
5336
5337 /*
5338 * Enable pixel doubling when the dot clock
5339 * is > 90% of the (display) core speed.
5340 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005341 * GDG double wide on either pipe,
5342 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005343 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005344 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005345 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005346 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005347 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005348 }
5349
Damien Lespiau241bfc32013-09-25 16:45:37 +01005350 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005351 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005352 }
Chris Wilson89749352010-09-12 18:25:19 +01005353
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005354 /*
5355 * Pipe horizontal size must be even in:
5356 * - DVO ganged mode
5357 * - LVDS dual channel mode
5358 * - Double wide pipe
5359 */
5360 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5361 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5362 pipe_config->pipe_src_w &= ~1;
5363
Damien Lespiau8693a822013-05-03 18:48:11 +01005364 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5365 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005366 */
5367 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5368 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005369 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005370
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005371 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005372 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005373 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005374 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5375 * for lvds. */
5376 pipe_config->pipe_bpp = 8*3;
5377 }
5378
Damien Lespiauf5adf942013-06-24 18:29:34 +01005379 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005380 hsw_compute_ips_config(crtc, pipe_config);
5381
Daniel Vetter12030432014-06-25 22:02:00 +03005382 /*
5383 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5384 * old clock survives for now.
5385 */
5386 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005387 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005388
Daniel Vetter877d48d2013-04-19 11:24:43 +02005389 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005390 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005391
Daniel Vettere29c22c2013-02-21 00:00:16 +01005392 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005393}
5394
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005395static int valleyview_get_display_clock_speed(struct drm_device *dev)
5396{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005397 struct drm_i915_private *dev_priv = dev->dev_private;
5398 int vco = valleyview_get_vco(dev_priv);
5399 u32 val;
5400 int divider;
5401
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005402 /* FIXME: Punit isn't quite ready yet */
5403 if (IS_CHERRYVIEW(dev))
5404 return 400000;
5405
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005406 mutex_lock(&dev_priv->dpio_lock);
5407 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5408 mutex_unlock(&dev_priv->dpio_lock);
5409
5410 divider = val & DISPLAY_FREQUENCY_VALUES;
5411
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005412 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5413 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5414 "cdclk change in progress\n");
5415
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005416 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005417}
5418
Jesse Barnese70236a2009-09-21 10:42:27 -07005419static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005420{
Jesse Barnese70236a2009-09-21 10:42:27 -07005421 return 400000;
5422}
Jesse Barnes79e53942008-11-07 14:24:08 -08005423
Jesse Barnese70236a2009-09-21 10:42:27 -07005424static int i915_get_display_clock_speed(struct drm_device *dev)
5425{
5426 return 333000;
5427}
Jesse Barnes79e53942008-11-07 14:24:08 -08005428
Jesse Barnese70236a2009-09-21 10:42:27 -07005429static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5430{
5431 return 200000;
5432}
Jesse Barnes79e53942008-11-07 14:24:08 -08005433
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005434static int pnv_get_display_clock_speed(struct drm_device *dev)
5435{
5436 u16 gcfgc = 0;
5437
5438 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5439
5440 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5441 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5442 return 267000;
5443 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5444 return 333000;
5445 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5446 return 444000;
5447 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5448 return 200000;
5449 default:
5450 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5451 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5452 return 133000;
5453 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5454 return 167000;
5455 }
5456}
5457
Jesse Barnese70236a2009-09-21 10:42:27 -07005458static int i915gm_get_display_clock_speed(struct drm_device *dev)
5459{
5460 u16 gcfgc = 0;
5461
5462 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5463
5464 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005465 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005466 else {
5467 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5468 case GC_DISPLAY_CLOCK_333_MHZ:
5469 return 333000;
5470 default:
5471 case GC_DISPLAY_CLOCK_190_200_MHZ:
5472 return 190000;
5473 }
5474 }
5475}
Jesse Barnes79e53942008-11-07 14:24:08 -08005476
Jesse Barnese70236a2009-09-21 10:42:27 -07005477static int i865_get_display_clock_speed(struct drm_device *dev)
5478{
5479 return 266000;
5480}
5481
5482static int i855_get_display_clock_speed(struct drm_device *dev)
5483{
5484 u16 hpllcc = 0;
5485 /* Assume that the hardware is in the high speed state. This
5486 * should be the default.
5487 */
5488 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5489 case GC_CLOCK_133_200:
5490 case GC_CLOCK_100_200:
5491 return 200000;
5492 case GC_CLOCK_166_250:
5493 return 250000;
5494 case GC_CLOCK_100_133:
5495 return 133000;
5496 }
5497
5498 /* Shouldn't happen */
5499 return 0;
5500}
5501
5502static int i830_get_display_clock_speed(struct drm_device *dev)
5503{
5504 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005505}
5506
Zhenyu Wang2c072452009-06-05 15:38:42 +08005507static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005508intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005509{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005510 while (*num > DATA_LINK_M_N_MASK ||
5511 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005512 *num >>= 1;
5513 *den >>= 1;
5514 }
5515}
5516
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005517static void compute_m_n(unsigned int m, unsigned int n,
5518 uint32_t *ret_m, uint32_t *ret_n)
5519{
5520 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5521 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5522 intel_reduce_m_n_ratio(ret_m, ret_n);
5523}
5524
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005525void
5526intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5527 int pixel_clock, int link_clock,
5528 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005529{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005530 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005531
5532 compute_m_n(bits_per_pixel * pixel_clock,
5533 link_clock * nlanes * 8,
5534 &m_n->gmch_m, &m_n->gmch_n);
5535
5536 compute_m_n(pixel_clock, link_clock,
5537 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005538}
5539
Chris Wilsona7615032011-01-12 17:04:08 +00005540static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5541{
Jani Nikulad330a952014-01-21 11:24:25 +02005542 if (i915.panel_use_ssc >= 0)
5543 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005544 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005545 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005546}
5547
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005548static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5549{
5550 struct drm_device *dev = crtc->dev;
5551 struct drm_i915_private *dev_priv = dev->dev_private;
5552 int refclk;
5553
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005554 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005555 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005556 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005557 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005558 refclk = dev_priv->vbt.lvds_ssc_freq;
5559 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005560 } else if (!IS_GEN2(dev)) {
5561 refclk = 96000;
5562 } else {
5563 refclk = 48000;
5564 }
5565
5566 return refclk;
5567}
5568
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005569static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005570{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005571 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005572}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005573
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005574static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5575{
5576 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005577}
5578
Daniel Vetterf47709a2013-03-28 10:42:02 +01005579static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005580 intel_clock_t *reduced_clock)
5581{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005582 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005583 u32 fp, fp2 = 0;
5584
5585 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005586 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005587 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005588 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005589 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005590 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005591 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005592 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005593 }
5594
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005595 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005596
Daniel Vetterf47709a2013-03-28 10:42:02 +01005597 crtc->lowfreq_avail = false;
5598 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005599 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005600 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005601 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005602 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005603 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005604 }
5605}
5606
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005607static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5608 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005609{
5610 u32 reg_val;
5611
5612 /*
5613 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5614 * and set it to a reasonable value instead.
5615 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005616 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005617 reg_val &= 0xffffff00;
5618 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005619 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005621 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005622 reg_val &= 0x8cffffff;
5623 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005624 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005626 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005627 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005628 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005629
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005630 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005631 reg_val &= 0x00ffffff;
5632 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005633 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005634}
5635
Daniel Vetterb5518422013-05-03 11:49:48 +02005636static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5637 struct intel_link_m_n *m_n)
5638{
5639 struct drm_device *dev = crtc->base.dev;
5640 struct drm_i915_private *dev_priv = dev->dev_private;
5641 int pipe = crtc->pipe;
5642
Daniel Vettere3b95f12013-05-03 11:49:49 +02005643 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5644 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5645 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5646 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005647}
5648
5649static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005650 struct intel_link_m_n *m_n,
5651 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005652{
5653 struct drm_device *dev = crtc->base.dev;
5654 struct drm_i915_private *dev_priv = dev->dev_private;
5655 int pipe = crtc->pipe;
5656 enum transcoder transcoder = crtc->config.cpu_transcoder;
5657
5658 if (INTEL_INFO(dev)->gen >= 5) {
5659 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5660 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5661 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5662 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005663 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5664 * for gen < 8) and if DRRS is supported (to make sure the
5665 * registers are not unnecessarily accessed).
5666 */
5667 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5668 crtc->config.has_drrs) {
5669 I915_WRITE(PIPE_DATA_M2(transcoder),
5670 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5671 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5672 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5673 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5674 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005675 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005676 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5677 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5678 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5679 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005680 }
5681}
5682
Vandana Kannanf769cd22014-08-05 07:51:22 -07005683void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005684{
5685 if (crtc->config.has_pch_encoder)
5686 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5687 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005688 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5689 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005690}
5691
Daniel Vetterf47709a2013-03-28 10:42:02 +01005692static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005693{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005694 u32 dpll, dpll_md;
5695
5696 /*
5697 * Enable DPIO clock input. We should never disable the reference
5698 * clock for pipe B, since VGA hotplug / manual detection depends
5699 * on it.
5700 */
5701 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5702 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5703 /* We should never disable this, set it here for state tracking */
5704 if (crtc->pipe == PIPE_B)
5705 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5706 dpll |= DPLL_VCO_ENABLE;
5707 crtc->config.dpll_hw_state.dpll = dpll;
5708
5709 dpll_md = (crtc->config.pixel_multiplier - 1)
5710 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5711 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5712}
5713
5714static void vlv_prepare_pll(struct intel_crtc *crtc)
5715{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005716 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005717 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005718 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005719 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005720 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005721 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005722
Daniel Vetter09153002012-12-12 14:06:44 +01005723 mutex_lock(&dev_priv->dpio_lock);
5724
Daniel Vetterf47709a2013-03-28 10:42:02 +01005725 bestn = crtc->config.dpll.n;
5726 bestm1 = crtc->config.dpll.m1;
5727 bestm2 = crtc->config.dpll.m2;
5728 bestp1 = crtc->config.dpll.p1;
5729 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005730
Jesse Barnes89b667f2013-04-18 14:51:36 -07005731 /* See eDP HDMI DPIO driver vbios notes doc */
5732
5733 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005734 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005735 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005736
5737 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005738 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005739
5740 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005741 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005742 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005743 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005744
5745 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005746 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005747
5748 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005749 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5750 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5751 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005752 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005753
5754 /*
5755 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5756 * but we don't support that).
5757 * Note: don't use the DAC post divider as it seems unstable.
5758 */
5759 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005760 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005761
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005762 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005763 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005764
Jesse Barnes89b667f2013-04-18 14:51:36 -07005765 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005766 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005767 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005768 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005769 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005770 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005771 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005772 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005773 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005774
Jesse Barnes89b667f2013-04-18 14:51:36 -07005775 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5776 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5777 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005778 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005779 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005780 0x0df40000);
5781 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005782 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005783 0x0df70000);
5784 } else { /* HDMI or VGA */
5785 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005786 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005787 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005788 0x0df70000);
5789 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005790 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005791 0x0df40000);
5792 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005793
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005794 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005795 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5796 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5797 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5798 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005799 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005800
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005801 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005802 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005803}
5804
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005805static void chv_update_pll(struct intel_crtc *crtc)
5806{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005807 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5808 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5809 DPLL_VCO_ENABLE;
5810 if (crtc->pipe != PIPE_A)
5811 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5812
5813 crtc->config.dpll_hw_state.dpll_md =
5814 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5815}
5816
5817static void chv_prepare_pll(struct intel_crtc *crtc)
5818{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005819 struct drm_device *dev = crtc->base.dev;
5820 struct drm_i915_private *dev_priv = dev->dev_private;
5821 int pipe = crtc->pipe;
5822 int dpll_reg = DPLL(crtc->pipe);
5823 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005824 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005825 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5826 int refclk;
5827
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005828 bestn = crtc->config.dpll.n;
5829 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5830 bestm1 = crtc->config.dpll.m1;
5831 bestm2 = crtc->config.dpll.m2 >> 22;
5832 bestp1 = crtc->config.dpll.p1;
5833 bestp2 = crtc->config.dpll.p2;
5834
5835 /*
5836 * Enable Refclk and SSC
5837 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005838 I915_WRITE(dpll_reg,
5839 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5840
5841 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005842
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005843 /* p1 and p2 divider */
5844 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5845 5 << DPIO_CHV_S1_DIV_SHIFT |
5846 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5847 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5848 1 << DPIO_CHV_K_DIV_SHIFT);
5849
5850 /* Feedback post-divider - m2 */
5851 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5852
5853 /* Feedback refclk divider - n and m1 */
5854 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5855 DPIO_CHV_M1_DIV_BY_2 |
5856 1 << DPIO_CHV_N_DIV_SHIFT);
5857
5858 /* M2 fraction division */
5859 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5860
5861 /* M2 fraction division enable */
5862 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5863 DPIO_CHV_FRAC_DIV_EN |
5864 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5865
5866 /* Loop filter */
5867 refclk = i9xx_get_refclk(&crtc->base, 0);
5868 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5869 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5870 if (refclk == 100000)
5871 intcoeff = 11;
5872 else if (refclk == 38400)
5873 intcoeff = 10;
5874 else
5875 intcoeff = 9;
5876 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5877 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5878
5879 /* AFC Recal */
5880 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5881 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5882 DPIO_AFC_RECAL);
5883
5884 mutex_unlock(&dev_priv->dpio_lock);
5885}
5886
Daniel Vetterf47709a2013-03-28 10:42:02 +01005887static void i9xx_update_pll(struct intel_crtc *crtc,
5888 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005889 int num_connectors)
5890{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005891 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005892 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005893 u32 dpll;
5894 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005895 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005896
Daniel Vetterf47709a2013-03-28 10:42:02 +01005897 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305898
Daniel Vetterf47709a2013-03-28 10:42:02 +01005899 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5900 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005901
5902 dpll = DPLL_VGA_MODE_DIS;
5903
Daniel Vetterf47709a2013-03-28 10:42:02 +01005904 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005905 dpll |= DPLLB_MODE_LVDS;
5906 else
5907 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005908
Daniel Vetteref1b4602013-06-01 17:17:04 +02005909 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005910 dpll |= (crtc->config.pixel_multiplier - 1)
5911 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005912 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005913
5914 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005915 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005916
Daniel Vetterf47709a2013-03-28 10:42:02 +01005917 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005918 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005919
5920 /* compute bitmask from p1 value */
5921 if (IS_PINEVIEW(dev))
5922 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5923 else {
5924 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5925 if (IS_G4X(dev) && reduced_clock)
5926 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5927 }
5928 switch (clock->p2) {
5929 case 5:
5930 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5931 break;
5932 case 7:
5933 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5934 break;
5935 case 10:
5936 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5937 break;
5938 case 14:
5939 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5940 break;
5941 }
5942 if (INTEL_INFO(dev)->gen >= 4)
5943 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5944
Daniel Vetter09ede542013-04-30 14:01:45 +02005945 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005946 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005947 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005948 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5949 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5950 else
5951 dpll |= PLL_REF_INPUT_DREFCLK;
5952
5953 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005954 crtc->config.dpll_hw_state.dpll = dpll;
5955
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005956 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005957 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5958 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005959 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005960 }
5961}
5962
Daniel Vetterf47709a2013-03-28 10:42:02 +01005963static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005964 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005965 int num_connectors)
5966{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005967 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005968 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005969 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005970 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005971
Daniel Vetterf47709a2013-03-28 10:42:02 +01005972 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305973
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005974 dpll = DPLL_VGA_MODE_DIS;
5975
Daniel Vetterf47709a2013-03-28 10:42:02 +01005976 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005977 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5978 } else {
5979 if (clock->p1 == 2)
5980 dpll |= PLL_P1_DIVIDE_BY_TWO;
5981 else
5982 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5983 if (clock->p2 == 4)
5984 dpll |= PLL_P2_DIVIDE_BY_4;
5985 }
5986
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005987 if (!IS_I830(dev) && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005988 dpll |= DPLL_DVO_2X_MODE;
5989
Daniel Vetterf47709a2013-03-28 10:42:02 +01005990 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005991 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5992 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5993 else
5994 dpll |= PLL_REF_INPUT_DREFCLK;
5995
5996 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005997 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005998}
5999
Daniel Vetter8a654f32013-06-01 17:16:22 +02006000static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006001{
6002 struct drm_device *dev = intel_crtc->base.dev;
6003 struct drm_i915_private *dev_priv = dev->dev_private;
6004 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006005 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006006 struct drm_display_mode *adjusted_mode =
6007 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006008 uint32_t crtc_vtotal, crtc_vblank_end;
6009 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006010
6011 /* We need to be careful not to changed the adjusted mode, for otherwise
6012 * the hw state checker will get angry at the mismatch. */
6013 crtc_vtotal = adjusted_mode->crtc_vtotal;
6014 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006015
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006016 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006017 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006018 crtc_vtotal -= 1;
6019 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006020
6021 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6022 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6023 else
6024 vsyncshift = adjusted_mode->crtc_hsync_start -
6025 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006026 if (vsyncshift < 0)
6027 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006028 }
6029
6030 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006031 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006032
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006033 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006034 (adjusted_mode->crtc_hdisplay - 1) |
6035 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006036 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006037 (adjusted_mode->crtc_hblank_start - 1) |
6038 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006039 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006040 (adjusted_mode->crtc_hsync_start - 1) |
6041 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6042
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006043 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006044 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006045 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006046 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006047 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006048 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006049 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006050 (adjusted_mode->crtc_vsync_start - 1) |
6051 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6052
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006053 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6054 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6055 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6056 * bits. */
6057 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6058 (pipe == PIPE_B || pipe == PIPE_C))
6059 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6060
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006061 /* pipesrc controls the size that is scaled from, which should
6062 * always be the user's requested size.
6063 */
6064 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006065 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6066 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006067}
6068
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006069static void intel_get_pipe_timings(struct intel_crtc *crtc,
6070 struct intel_crtc_config *pipe_config)
6071{
6072 struct drm_device *dev = crtc->base.dev;
6073 struct drm_i915_private *dev_priv = dev->dev_private;
6074 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6075 uint32_t tmp;
6076
6077 tmp = I915_READ(HTOTAL(cpu_transcoder));
6078 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6079 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6080 tmp = I915_READ(HBLANK(cpu_transcoder));
6081 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6082 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6083 tmp = I915_READ(HSYNC(cpu_transcoder));
6084 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6085 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6086
6087 tmp = I915_READ(VTOTAL(cpu_transcoder));
6088 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6089 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6090 tmp = I915_READ(VBLANK(cpu_transcoder));
6091 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6092 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6093 tmp = I915_READ(VSYNC(cpu_transcoder));
6094 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6095 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6096
6097 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6098 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6099 pipe_config->adjusted_mode.crtc_vtotal += 1;
6100 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6101 }
6102
6103 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006104 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6105 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6106
6107 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6108 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006109}
6110
Daniel Vetterf6a83282014-02-11 15:28:57 -08006111void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6112 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006113{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006114 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6115 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6116 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6117 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006118
Daniel Vetterf6a83282014-02-11 15:28:57 -08006119 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6120 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6121 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6122 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006123
Daniel Vetterf6a83282014-02-11 15:28:57 -08006124 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006125
Daniel Vetterf6a83282014-02-11 15:28:57 -08006126 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6127 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006128}
6129
Daniel Vetter84b046f2013-02-19 18:48:54 +01006130static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6131{
6132 struct drm_device *dev = intel_crtc->base.dev;
6133 struct drm_i915_private *dev_priv = dev->dev_private;
6134 uint32_t pipeconf;
6135
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006136 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006137
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006138 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6139 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6140 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006141
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006142 if (intel_crtc->config.double_wide)
6143 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006144
Daniel Vetterff9ce462013-04-24 14:57:17 +02006145 /* only g4x and later have fancy bpc/dither controls */
6146 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006147 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6148 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6149 pipeconf |= PIPECONF_DITHER_EN |
6150 PIPECONF_DITHER_TYPE_SP;
6151
6152 switch (intel_crtc->config.pipe_bpp) {
6153 case 18:
6154 pipeconf |= PIPECONF_6BPC;
6155 break;
6156 case 24:
6157 pipeconf |= PIPECONF_8BPC;
6158 break;
6159 case 30:
6160 pipeconf |= PIPECONF_10BPC;
6161 break;
6162 default:
6163 /* Case prevented by intel_choose_pipe_bpp_dither. */
6164 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006165 }
6166 }
6167
6168 if (HAS_PIPE_CXSR(dev)) {
6169 if (intel_crtc->lowfreq_avail) {
6170 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6171 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6172 } else {
6173 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006174 }
6175 }
6176
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006177 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6178 if (INTEL_INFO(dev)->gen < 4 ||
6179 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6180 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6181 else
6182 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6183 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006184 pipeconf |= PIPECONF_PROGRESSIVE;
6185
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006186 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6187 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006188
Daniel Vetter84b046f2013-02-19 18:48:54 +01006189 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6190 POSTING_READ(PIPECONF(intel_crtc->pipe));
6191}
6192
Eric Anholtf564048e2011-03-30 13:01:02 -07006193static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006194 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006195 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006196{
6197 struct drm_device *dev = crtc->dev;
6198 struct drm_i915_private *dev_priv = dev->dev_private;
6199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006200 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006201 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006202 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006203 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006204 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006205 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006206
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006207 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006208 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006209 case INTEL_OUTPUT_LVDS:
6210 is_lvds = true;
6211 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006212 case INTEL_OUTPUT_DSI:
6213 is_dsi = true;
6214 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006215 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006216
Eric Anholtc751ce42010-03-25 11:48:48 -07006217 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006218 }
6219
Jani Nikulaf2335332013-09-13 11:03:09 +03006220 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006221 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006222
Jani Nikulaf2335332013-09-13 11:03:09 +03006223 if (!intel_crtc->config.clock_set) {
6224 refclk = i9xx_get_refclk(crtc, num_connectors);
6225
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006226 /*
6227 * Returns a set of divisors for the desired target clock with
6228 * the given refclk, or FALSE. The returned values represent
6229 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6230 * 2) / p1 / p2.
6231 */
6232 limit = intel_limit(crtc, refclk);
6233 ok = dev_priv->display.find_dpll(limit, crtc,
6234 intel_crtc->config.port_clock,
6235 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006236 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006237 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6238 return -EINVAL;
6239 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006240
Jani Nikulaf2335332013-09-13 11:03:09 +03006241 if (is_lvds && dev_priv->lvds_downclock_avail) {
6242 /*
6243 * Ensure we match the reduced clock's P to the target
6244 * clock. If the clocks don't match, we can't switch
6245 * the display clock by using the FP0/FP1. In such case
6246 * we will disable the LVDS downclock feature.
6247 */
6248 has_reduced_clock =
6249 dev_priv->display.find_dpll(limit, crtc,
6250 dev_priv->lvds_downclock,
6251 refclk, &clock,
6252 &reduced_clock);
6253 }
6254 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006255 intel_crtc->config.dpll.n = clock.n;
6256 intel_crtc->config.dpll.m1 = clock.m1;
6257 intel_crtc->config.dpll.m2 = clock.m2;
6258 intel_crtc->config.dpll.p1 = clock.p1;
6259 intel_crtc->config.dpll.p2 = clock.p2;
6260 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006261
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006262 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006263 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306264 has_reduced_clock ? &reduced_clock : NULL,
6265 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006266 } else if (IS_CHERRYVIEW(dev)) {
6267 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006268 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006269 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006270 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006271 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006272 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006273 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006274 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006275
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006276 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006277}
6278
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006279static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6280 struct intel_crtc_config *pipe_config)
6281{
6282 struct drm_device *dev = crtc->base.dev;
6283 struct drm_i915_private *dev_priv = dev->dev_private;
6284 uint32_t tmp;
6285
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006286 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6287 return;
6288
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006289 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006290 if (!(tmp & PFIT_ENABLE))
6291 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006292
Daniel Vetter06922822013-07-11 13:35:40 +02006293 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006294 if (INTEL_INFO(dev)->gen < 4) {
6295 if (crtc->pipe != PIPE_B)
6296 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006297 } else {
6298 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6299 return;
6300 }
6301
Daniel Vetter06922822013-07-11 13:35:40 +02006302 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006303 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6304 if (INTEL_INFO(dev)->gen < 5)
6305 pipe_config->gmch_pfit.lvds_border_bits =
6306 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6307}
6308
Jesse Barnesacbec812013-09-20 11:29:32 -07006309static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6310 struct intel_crtc_config *pipe_config)
6311{
6312 struct drm_device *dev = crtc->base.dev;
6313 struct drm_i915_private *dev_priv = dev->dev_private;
6314 int pipe = pipe_config->cpu_transcoder;
6315 intel_clock_t clock;
6316 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006317 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006318
Shobhit Kumarf573de52014-07-30 20:32:37 +05306319 /* In case of MIPI DPLL will not even be used */
6320 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6321 return;
6322
Jesse Barnesacbec812013-09-20 11:29:32 -07006323 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006324 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006325 mutex_unlock(&dev_priv->dpio_lock);
6326
6327 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6328 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6329 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6330 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6331 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6332
Ville Syrjäläf6466282013-10-14 14:50:31 +03006333 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006334
Ville Syrjäläf6466282013-10-14 14:50:31 +03006335 /* clock.dot is the fast clock */
6336 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006337}
6338
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006339static void i9xx_get_plane_config(struct intel_crtc *crtc,
6340 struct intel_plane_config *plane_config)
6341{
6342 struct drm_device *dev = crtc->base.dev;
6343 struct drm_i915_private *dev_priv = dev->dev_private;
6344 u32 val, base, offset;
6345 int pipe = crtc->pipe, plane = crtc->plane;
6346 int fourcc, pixel_format;
6347 int aligned_height;
6348
Dave Airlie66e514c2014-04-03 07:51:54 +10006349 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6350 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006351 DRM_DEBUG_KMS("failed to alloc fb\n");
6352 return;
6353 }
6354
6355 val = I915_READ(DSPCNTR(plane));
6356
6357 if (INTEL_INFO(dev)->gen >= 4)
6358 if (val & DISPPLANE_TILED)
6359 plane_config->tiled = true;
6360
6361 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6362 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006363 crtc->base.primary->fb->pixel_format = fourcc;
6364 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006365 drm_format_plane_cpp(fourcc, 0) * 8;
6366
6367 if (INTEL_INFO(dev)->gen >= 4) {
6368 if (plane_config->tiled)
6369 offset = I915_READ(DSPTILEOFF(plane));
6370 else
6371 offset = I915_READ(DSPLINOFF(plane));
6372 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6373 } else {
6374 base = I915_READ(DSPADDR(plane));
6375 }
6376 plane_config->base = base;
6377
6378 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006379 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6380 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006381
6382 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006383 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006384
Dave Airlie66e514c2014-04-03 07:51:54 +10006385 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006386 plane_config->tiled);
6387
Fabian Frederick1267a262014-07-01 20:39:41 +02006388 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6389 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006390
6391 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006392 pipe, plane, crtc->base.primary->fb->width,
6393 crtc->base.primary->fb->height,
6394 crtc->base.primary->fb->bits_per_pixel, base,
6395 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006396 plane_config->size);
6397
6398}
6399
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006400static void chv_crtc_clock_get(struct intel_crtc *crtc,
6401 struct intel_crtc_config *pipe_config)
6402{
6403 struct drm_device *dev = crtc->base.dev;
6404 struct drm_i915_private *dev_priv = dev->dev_private;
6405 int pipe = pipe_config->cpu_transcoder;
6406 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6407 intel_clock_t clock;
6408 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6409 int refclk = 100000;
6410
6411 mutex_lock(&dev_priv->dpio_lock);
6412 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6413 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6414 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6415 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6416 mutex_unlock(&dev_priv->dpio_lock);
6417
6418 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6419 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6420 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6421 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6422 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6423
6424 chv_clock(refclk, &clock);
6425
6426 /* clock.dot is the fast clock */
6427 pipe_config->port_clock = clock.dot / 5;
6428}
6429
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006430static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6431 struct intel_crtc_config *pipe_config)
6432{
6433 struct drm_device *dev = crtc->base.dev;
6434 struct drm_i915_private *dev_priv = dev->dev_private;
6435 uint32_t tmp;
6436
Imre Deakb5482bd2014-03-05 16:20:55 +02006437 if (!intel_display_power_enabled(dev_priv,
6438 POWER_DOMAIN_PIPE(crtc->pipe)))
6439 return false;
6440
Daniel Vettere143a212013-07-04 12:01:15 +02006441 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006442 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006443
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006444 tmp = I915_READ(PIPECONF(crtc->pipe));
6445 if (!(tmp & PIPECONF_ENABLE))
6446 return false;
6447
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006448 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6449 switch (tmp & PIPECONF_BPC_MASK) {
6450 case PIPECONF_6BPC:
6451 pipe_config->pipe_bpp = 18;
6452 break;
6453 case PIPECONF_8BPC:
6454 pipe_config->pipe_bpp = 24;
6455 break;
6456 case PIPECONF_10BPC:
6457 pipe_config->pipe_bpp = 30;
6458 break;
6459 default:
6460 break;
6461 }
6462 }
6463
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006464 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6465 pipe_config->limited_color_range = true;
6466
Ville Syrjälä282740f2013-09-04 18:30:03 +03006467 if (INTEL_INFO(dev)->gen < 4)
6468 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6469
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006470 intel_get_pipe_timings(crtc, pipe_config);
6471
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006472 i9xx_get_pfit_config(crtc, pipe_config);
6473
Daniel Vetter6c49f242013-06-06 12:45:25 +02006474 if (INTEL_INFO(dev)->gen >= 4) {
6475 tmp = I915_READ(DPLL_MD(crtc->pipe));
6476 pipe_config->pixel_multiplier =
6477 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6478 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006479 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006480 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6481 tmp = I915_READ(DPLL(crtc->pipe));
6482 pipe_config->pixel_multiplier =
6483 ((tmp & SDVO_MULTIPLIER_MASK)
6484 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6485 } else {
6486 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6487 * port and will be fixed up in the encoder->get_config
6488 * function. */
6489 pipe_config->pixel_multiplier = 1;
6490 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006491 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6492 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006493 /*
6494 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6495 * on 830. Filter it out here so that we don't
6496 * report errors due to that.
6497 */
6498 if (IS_I830(dev))
6499 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6500
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006501 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6502 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006503 } else {
6504 /* Mask out read-only status bits. */
6505 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6506 DPLL_PORTC_READY_MASK |
6507 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006508 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006509
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006510 if (IS_CHERRYVIEW(dev))
6511 chv_crtc_clock_get(crtc, pipe_config);
6512 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006513 vlv_crtc_clock_get(crtc, pipe_config);
6514 else
6515 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006516
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006517 return true;
6518}
6519
Paulo Zanonidde86e22012-12-01 12:04:25 -02006520static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006521{
6522 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006523 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006524 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006525 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006526 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006527 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006528 bool has_ck505 = false;
6529 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006530
6531 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006532 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006533 switch (encoder->type) {
6534 case INTEL_OUTPUT_LVDS:
6535 has_panel = true;
6536 has_lvds = true;
6537 break;
6538 case INTEL_OUTPUT_EDP:
6539 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006540 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006541 has_cpu_edp = true;
6542 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006543 }
6544 }
6545
Keith Packard99eb6a02011-09-26 14:29:12 -07006546 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006547 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006548 can_ssc = has_ck505;
6549 } else {
6550 has_ck505 = false;
6551 can_ssc = true;
6552 }
6553
Imre Deak2de69052013-05-08 13:14:04 +03006554 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6555 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006556
6557 /* Ironlake: try to setup display ref clock before DPLL
6558 * enabling. This is only under driver's control after
6559 * PCH B stepping, previous chipset stepping should be
6560 * ignoring this setting.
6561 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006562 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006563
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006564 /* As we must carefully and slowly disable/enable each source in turn,
6565 * compute the final state we want first and check if we need to
6566 * make any changes at all.
6567 */
6568 final = val;
6569 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006570 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006571 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006572 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006573 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6574
6575 final &= ~DREF_SSC_SOURCE_MASK;
6576 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6577 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006578
Keith Packard199e5d72011-09-22 12:01:57 -07006579 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006580 final |= DREF_SSC_SOURCE_ENABLE;
6581
6582 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6583 final |= DREF_SSC1_ENABLE;
6584
6585 if (has_cpu_edp) {
6586 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6587 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6588 else
6589 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6590 } else
6591 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6592 } else {
6593 final |= DREF_SSC_SOURCE_DISABLE;
6594 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6595 }
6596
6597 if (final == val)
6598 return;
6599
6600 /* Always enable nonspread source */
6601 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6602
6603 if (has_ck505)
6604 val |= DREF_NONSPREAD_CK505_ENABLE;
6605 else
6606 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6607
6608 if (has_panel) {
6609 val &= ~DREF_SSC_SOURCE_MASK;
6610 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006611
Keith Packard199e5d72011-09-22 12:01:57 -07006612 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006613 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006614 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006615 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006616 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006617 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006618
6619 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006620 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006621 POSTING_READ(PCH_DREF_CONTROL);
6622 udelay(200);
6623
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006624 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006625
6626 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006627 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006628 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006629 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006630 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006631 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006632 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006633 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006634 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006635
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006636 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006637 POSTING_READ(PCH_DREF_CONTROL);
6638 udelay(200);
6639 } else {
6640 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6641
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006642 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006643
6644 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006645 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006646
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006647 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006648 POSTING_READ(PCH_DREF_CONTROL);
6649 udelay(200);
6650
6651 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006652 val &= ~DREF_SSC_SOURCE_MASK;
6653 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006654
6655 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006656 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006657
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006658 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006659 POSTING_READ(PCH_DREF_CONTROL);
6660 udelay(200);
6661 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006662
6663 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006664}
6665
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006666static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006667{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006668 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006669
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006670 tmp = I915_READ(SOUTH_CHICKEN2);
6671 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6672 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006673
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006674 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6675 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6676 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006677
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006678 tmp = I915_READ(SOUTH_CHICKEN2);
6679 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6680 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006681
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006682 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6683 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6684 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006685}
6686
6687/* WaMPhyProgramming:hsw */
6688static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6689{
6690 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006691
6692 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6693 tmp &= ~(0xFF << 24);
6694 tmp |= (0x12 << 24);
6695 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6696
Paulo Zanonidde86e22012-12-01 12:04:25 -02006697 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6698 tmp |= (1 << 11);
6699 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6700
6701 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6702 tmp |= (1 << 11);
6703 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6704
Paulo Zanonidde86e22012-12-01 12:04:25 -02006705 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6706 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6707 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6708
6709 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6710 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6711 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6712
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006713 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6714 tmp &= ~(7 << 13);
6715 tmp |= (5 << 13);
6716 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006717
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006718 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6719 tmp &= ~(7 << 13);
6720 tmp |= (5 << 13);
6721 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006722
6723 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6724 tmp &= ~0xFF;
6725 tmp |= 0x1C;
6726 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6727
6728 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6729 tmp &= ~0xFF;
6730 tmp |= 0x1C;
6731 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6732
6733 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6734 tmp &= ~(0xFF << 16);
6735 tmp |= (0x1C << 16);
6736 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6737
6738 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6739 tmp &= ~(0xFF << 16);
6740 tmp |= (0x1C << 16);
6741 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6742
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006743 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6744 tmp |= (1 << 27);
6745 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006746
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006747 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6748 tmp |= (1 << 27);
6749 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006750
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006751 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6752 tmp &= ~(0xF << 28);
6753 tmp |= (4 << 28);
6754 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006755
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006756 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6757 tmp &= ~(0xF << 28);
6758 tmp |= (4 << 28);
6759 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006760}
6761
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006762/* Implements 3 different sequences from BSpec chapter "Display iCLK
6763 * Programming" based on the parameters passed:
6764 * - Sequence to enable CLKOUT_DP
6765 * - Sequence to enable CLKOUT_DP without spread
6766 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6767 */
6768static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6769 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006770{
6771 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006772 uint32_t reg, tmp;
6773
6774 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6775 with_spread = true;
6776 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6777 with_fdi, "LP PCH doesn't have FDI\n"))
6778 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006779
6780 mutex_lock(&dev_priv->dpio_lock);
6781
6782 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6783 tmp &= ~SBI_SSCCTL_DISABLE;
6784 tmp |= SBI_SSCCTL_PATHALT;
6785 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6786
6787 udelay(24);
6788
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006789 if (with_spread) {
6790 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6791 tmp &= ~SBI_SSCCTL_PATHALT;
6792 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006793
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006794 if (with_fdi) {
6795 lpt_reset_fdi_mphy(dev_priv);
6796 lpt_program_fdi_mphy(dev_priv);
6797 }
6798 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006799
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006800 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6801 SBI_GEN0 : SBI_DBUFF0;
6802 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6803 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6804 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006805
6806 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006807}
6808
Paulo Zanoni47701c32013-07-23 11:19:25 -03006809/* Sequence to disable CLKOUT_DP */
6810static void lpt_disable_clkout_dp(struct drm_device *dev)
6811{
6812 struct drm_i915_private *dev_priv = dev->dev_private;
6813 uint32_t reg, tmp;
6814
6815 mutex_lock(&dev_priv->dpio_lock);
6816
6817 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6818 SBI_GEN0 : SBI_DBUFF0;
6819 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6820 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6821 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6822
6823 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6824 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6825 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6826 tmp |= SBI_SSCCTL_PATHALT;
6827 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6828 udelay(32);
6829 }
6830 tmp |= SBI_SSCCTL_DISABLE;
6831 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6832 }
6833
6834 mutex_unlock(&dev_priv->dpio_lock);
6835}
6836
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006837static void lpt_init_pch_refclk(struct drm_device *dev)
6838{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006839 struct intel_encoder *encoder;
6840 bool has_vga = false;
6841
Damien Lespiaub2784e12014-08-05 11:29:37 +01006842 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006843 switch (encoder->type) {
6844 case INTEL_OUTPUT_ANALOG:
6845 has_vga = true;
6846 break;
6847 }
6848 }
6849
Paulo Zanoni47701c32013-07-23 11:19:25 -03006850 if (has_vga)
6851 lpt_enable_clkout_dp(dev, true, true);
6852 else
6853 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006854}
6855
Paulo Zanonidde86e22012-12-01 12:04:25 -02006856/*
6857 * Initialize reference clocks when the driver loads
6858 */
6859void intel_init_pch_refclk(struct drm_device *dev)
6860{
6861 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6862 ironlake_init_pch_refclk(dev);
6863 else if (HAS_PCH_LPT(dev))
6864 lpt_init_pch_refclk(dev);
6865}
6866
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006867static int ironlake_get_refclk(struct drm_crtc *crtc)
6868{
6869 struct drm_device *dev = crtc->dev;
6870 struct drm_i915_private *dev_priv = dev->dev_private;
6871 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006872 int num_connectors = 0;
6873 bool is_lvds = false;
6874
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006875 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006876 switch (encoder->type) {
6877 case INTEL_OUTPUT_LVDS:
6878 is_lvds = true;
6879 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006880 }
6881 num_connectors++;
6882 }
6883
6884 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006885 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006886 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006887 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006888 }
6889
6890 return 120000;
6891}
6892
Daniel Vetter6ff93602013-04-19 11:24:36 +02006893static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006894{
6895 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6897 int pipe = intel_crtc->pipe;
6898 uint32_t val;
6899
Daniel Vetter78114072013-06-13 00:54:57 +02006900 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006901
Daniel Vetter965e0c42013-03-27 00:44:57 +01006902 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006903 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006904 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006905 break;
6906 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006907 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006908 break;
6909 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006910 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006911 break;
6912 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006913 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006914 break;
6915 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006916 /* Case prevented by intel_choose_pipe_bpp_dither. */
6917 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006918 }
6919
Daniel Vetterd8b32242013-04-25 17:54:44 +02006920 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006921 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6922
Daniel Vetter6ff93602013-04-19 11:24:36 +02006923 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006924 val |= PIPECONF_INTERLACED_ILK;
6925 else
6926 val |= PIPECONF_PROGRESSIVE;
6927
Daniel Vetter50f3b012013-03-27 00:44:56 +01006928 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006929 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006930
Paulo Zanonic8203562012-09-12 10:06:29 -03006931 I915_WRITE(PIPECONF(pipe), val);
6932 POSTING_READ(PIPECONF(pipe));
6933}
6934
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006935/*
6936 * Set up the pipe CSC unit.
6937 *
6938 * Currently only full range RGB to limited range RGB conversion
6939 * is supported, but eventually this should handle various
6940 * RGB<->YCbCr scenarios as well.
6941 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006942static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006943{
6944 struct drm_device *dev = crtc->dev;
6945 struct drm_i915_private *dev_priv = dev->dev_private;
6946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6947 int pipe = intel_crtc->pipe;
6948 uint16_t coeff = 0x7800; /* 1.0 */
6949
6950 /*
6951 * TODO: Check what kind of values actually come out of the pipe
6952 * with these coeff/postoff values and adjust to get the best
6953 * accuracy. Perhaps we even need to take the bpc value into
6954 * consideration.
6955 */
6956
Daniel Vetter50f3b012013-03-27 00:44:56 +01006957 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006958 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6959
6960 /*
6961 * GY/GU and RY/RU should be the other way around according
6962 * to BSpec, but reality doesn't agree. Just set them up in
6963 * a way that results in the correct picture.
6964 */
6965 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6966 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6967
6968 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6969 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6970
6971 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6972 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6973
6974 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6975 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6976 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6977
6978 if (INTEL_INFO(dev)->gen > 6) {
6979 uint16_t postoff = 0;
6980
Daniel Vetter50f3b012013-03-27 00:44:56 +01006981 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006982 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006983
6984 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6985 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6986 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6987
6988 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6989 } else {
6990 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6991
Daniel Vetter50f3b012013-03-27 00:44:56 +01006992 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006993 mode |= CSC_BLACK_SCREEN_OFFSET;
6994
6995 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6996 }
6997}
6998
Daniel Vetter6ff93602013-04-19 11:24:36 +02006999static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007000{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007001 struct drm_device *dev = crtc->dev;
7002 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007004 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007005 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007006 uint32_t val;
7007
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007008 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007009
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007010 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007011 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7012
Daniel Vetter6ff93602013-04-19 11:24:36 +02007013 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007014 val |= PIPECONF_INTERLACED_ILK;
7015 else
7016 val |= PIPECONF_PROGRESSIVE;
7017
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007018 I915_WRITE(PIPECONF(cpu_transcoder), val);
7019 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007020
7021 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7022 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007023
7024 if (IS_BROADWELL(dev)) {
7025 val = 0;
7026
7027 switch (intel_crtc->config.pipe_bpp) {
7028 case 18:
7029 val |= PIPEMISC_DITHER_6_BPC;
7030 break;
7031 case 24:
7032 val |= PIPEMISC_DITHER_8_BPC;
7033 break;
7034 case 30:
7035 val |= PIPEMISC_DITHER_10_BPC;
7036 break;
7037 case 36:
7038 val |= PIPEMISC_DITHER_12_BPC;
7039 break;
7040 default:
7041 /* Case prevented by pipe_config_set_bpp. */
7042 BUG();
7043 }
7044
7045 if (intel_crtc->config.dither)
7046 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7047
7048 I915_WRITE(PIPEMISC(pipe), val);
7049 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007050}
7051
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007052static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007053 intel_clock_t *clock,
7054 bool *has_reduced_clock,
7055 intel_clock_t *reduced_clock)
7056{
7057 struct drm_device *dev = crtc->dev;
7058 struct drm_i915_private *dev_priv = dev->dev_private;
7059 struct intel_encoder *intel_encoder;
7060 int refclk;
7061 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007062 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007063
7064 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7065 switch (intel_encoder->type) {
7066 case INTEL_OUTPUT_LVDS:
7067 is_lvds = true;
7068 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007069 }
7070 }
7071
7072 refclk = ironlake_get_refclk(crtc);
7073
7074 /*
7075 * Returns a set of divisors for the desired target clock with the given
7076 * refclk, or FALSE. The returned values represent the clock equation:
7077 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7078 */
7079 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007080 ret = dev_priv->display.find_dpll(limit, crtc,
7081 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007082 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007083 if (!ret)
7084 return false;
7085
7086 if (is_lvds && dev_priv->lvds_downclock_avail) {
7087 /*
7088 * Ensure we match the reduced clock's P to the target clock.
7089 * If the clocks don't match, we can't switch the display clock
7090 * by using the FP0/FP1. In such case we will disable the LVDS
7091 * downclock feature.
7092 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007093 *has_reduced_clock =
7094 dev_priv->display.find_dpll(limit, crtc,
7095 dev_priv->lvds_downclock,
7096 refclk, clock,
7097 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007098 }
7099
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007100 return true;
7101}
7102
Paulo Zanonid4b19312012-11-29 11:29:32 -02007103int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7104{
7105 /*
7106 * Account for spread spectrum to avoid
7107 * oversubscribing the link. Max center spread
7108 * is 2.5%; use 5% for safety's sake.
7109 */
7110 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007111 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007112}
7113
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007114static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007115{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007116 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007117}
7118
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007119static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007120 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007121 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007122{
7123 struct drm_crtc *crtc = &intel_crtc->base;
7124 struct drm_device *dev = crtc->dev;
7125 struct drm_i915_private *dev_priv = dev->dev_private;
7126 struct intel_encoder *intel_encoder;
7127 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007128 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007129 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007130
7131 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7132 switch (intel_encoder->type) {
7133 case INTEL_OUTPUT_LVDS:
7134 is_lvds = true;
7135 break;
7136 case INTEL_OUTPUT_SDVO:
7137 case INTEL_OUTPUT_HDMI:
7138 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007139 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007140 }
7141
7142 num_connectors++;
7143 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007144
Chris Wilsonc1858122010-12-03 21:35:48 +00007145 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007146 factor = 21;
7147 if (is_lvds) {
7148 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007149 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007150 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007151 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007152 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007153 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007154
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007155 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007156 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007157
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007158 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7159 *fp2 |= FP_CB_TUNE;
7160
Chris Wilson5eddb702010-09-11 13:48:45 +01007161 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007162
Eric Anholta07d6782011-03-30 13:01:08 -07007163 if (is_lvds)
7164 dpll |= DPLLB_MODE_LVDS;
7165 else
7166 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007167
Daniel Vetteref1b4602013-06-01 17:17:04 +02007168 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7169 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007170
7171 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007172 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007173 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007174 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007175
Eric Anholta07d6782011-03-30 13:01:08 -07007176 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007177 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007178 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007179 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007180
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007181 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007182 case 5:
7183 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7184 break;
7185 case 7:
7186 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7187 break;
7188 case 10:
7189 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7190 break;
7191 case 14:
7192 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7193 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007194 }
7195
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007196 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007197 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007198 else
7199 dpll |= PLL_REF_INPUT_DREFCLK;
7200
Daniel Vetter959e16d2013-06-05 13:34:21 +02007201 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007202}
7203
Jesse Barnes79e53942008-11-07 14:24:08 -08007204static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007205 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007206 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007207{
7208 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007210 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007211 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007212 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007213 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007214 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007215 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007216 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007217
7218 for_each_encoder_on_crtc(dev, crtc, encoder) {
7219 switch (encoder->type) {
7220 case INTEL_OUTPUT_LVDS:
7221 is_lvds = true;
7222 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007223 }
7224
7225 num_connectors++;
7226 }
7227
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007228 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7229 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7230
Daniel Vetterff9a6752013-06-01 17:16:21 +02007231 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007232 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007233 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007234 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7235 return -EINVAL;
7236 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007237 /* Compat-code for transition, will disappear. */
7238 if (!intel_crtc->config.clock_set) {
7239 intel_crtc->config.dpll.n = clock.n;
7240 intel_crtc->config.dpll.m1 = clock.m1;
7241 intel_crtc->config.dpll.m2 = clock.m2;
7242 intel_crtc->config.dpll.p1 = clock.p1;
7243 intel_crtc->config.dpll.p2 = clock.p2;
7244 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007245
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007246 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007247 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007248 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007249 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007250 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007251
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007252 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007253 &fp, &reduced_clock,
7254 has_reduced_clock ? &fp2 : NULL);
7255
Daniel Vetter959e16d2013-06-05 13:34:21 +02007256 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007257 intel_crtc->config.dpll_hw_state.fp0 = fp;
7258 if (has_reduced_clock)
7259 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7260 else
7261 intel_crtc->config.dpll_hw_state.fp1 = fp;
7262
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007263 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007264 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007265 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007266 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007267 return -EINVAL;
7268 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007269 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007270 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007271
Jani Nikulad330a952014-01-21 11:24:25 +02007272 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007273 intel_crtc->lowfreq_avail = true;
7274 else
7275 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007276
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007277 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007278}
7279
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007280static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7281 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007282{
7283 struct drm_device *dev = crtc->base.dev;
7284 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007285 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007286
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007287 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7288 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7289 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7290 & ~TU_SIZE_MASK;
7291 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7292 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7293 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7294}
7295
7296static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7297 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007298 struct intel_link_m_n *m_n,
7299 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007300{
7301 struct drm_device *dev = crtc->base.dev;
7302 struct drm_i915_private *dev_priv = dev->dev_private;
7303 enum pipe pipe = crtc->pipe;
7304
7305 if (INTEL_INFO(dev)->gen >= 5) {
7306 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7307 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7308 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7309 & ~TU_SIZE_MASK;
7310 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7311 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7312 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007313 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7314 * gen < 8) and if DRRS is supported (to make sure the
7315 * registers are not unnecessarily read).
7316 */
7317 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7318 crtc->config.has_drrs) {
7319 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7320 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7321 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7322 & ~TU_SIZE_MASK;
7323 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7324 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7325 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7326 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007327 } else {
7328 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7329 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7330 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7331 & ~TU_SIZE_MASK;
7332 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7333 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7334 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7335 }
7336}
7337
7338void intel_dp_get_m_n(struct intel_crtc *crtc,
7339 struct intel_crtc_config *pipe_config)
7340{
7341 if (crtc->config.has_pch_encoder)
7342 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7343 else
7344 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007345 &pipe_config->dp_m_n,
7346 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007347}
7348
Daniel Vetter72419202013-04-04 13:28:53 +02007349static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7350 struct intel_crtc_config *pipe_config)
7351{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007352 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007353 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007354}
7355
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007356static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7357 struct intel_crtc_config *pipe_config)
7358{
7359 struct drm_device *dev = crtc->base.dev;
7360 struct drm_i915_private *dev_priv = dev->dev_private;
7361 uint32_t tmp;
7362
7363 tmp = I915_READ(PF_CTL(crtc->pipe));
7364
7365 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007366 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007367 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7368 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007369
7370 /* We currently do not free assignements of panel fitters on
7371 * ivb/hsw (since we don't use the higher upscaling modes which
7372 * differentiates them) so just WARN about this case for now. */
7373 if (IS_GEN7(dev)) {
7374 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7375 PF_PIPE_SEL_IVB(crtc->pipe));
7376 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007377 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007378}
7379
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007380static void ironlake_get_plane_config(struct intel_crtc *crtc,
7381 struct intel_plane_config *plane_config)
7382{
7383 struct drm_device *dev = crtc->base.dev;
7384 struct drm_i915_private *dev_priv = dev->dev_private;
7385 u32 val, base, offset;
7386 int pipe = crtc->pipe, plane = crtc->plane;
7387 int fourcc, pixel_format;
7388 int aligned_height;
7389
Dave Airlie66e514c2014-04-03 07:51:54 +10007390 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7391 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007392 DRM_DEBUG_KMS("failed to alloc fb\n");
7393 return;
7394 }
7395
7396 val = I915_READ(DSPCNTR(plane));
7397
7398 if (INTEL_INFO(dev)->gen >= 4)
7399 if (val & DISPPLANE_TILED)
7400 plane_config->tiled = true;
7401
7402 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7403 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007404 crtc->base.primary->fb->pixel_format = fourcc;
7405 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007406 drm_format_plane_cpp(fourcc, 0) * 8;
7407
7408 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7409 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7410 offset = I915_READ(DSPOFFSET(plane));
7411 } else {
7412 if (plane_config->tiled)
7413 offset = I915_READ(DSPTILEOFF(plane));
7414 else
7415 offset = I915_READ(DSPLINOFF(plane));
7416 }
7417 plane_config->base = base;
7418
7419 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007420 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7421 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007422
7423 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007424 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007425
Dave Airlie66e514c2014-04-03 07:51:54 +10007426 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007427 plane_config->tiled);
7428
Fabian Frederick1267a262014-07-01 20:39:41 +02007429 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7430 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007431
7432 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007433 pipe, plane, crtc->base.primary->fb->width,
7434 crtc->base.primary->fb->height,
7435 crtc->base.primary->fb->bits_per_pixel, base,
7436 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007437 plane_config->size);
7438}
7439
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007440static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7441 struct intel_crtc_config *pipe_config)
7442{
7443 struct drm_device *dev = crtc->base.dev;
7444 struct drm_i915_private *dev_priv = dev->dev_private;
7445 uint32_t tmp;
7446
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007447 if (!intel_display_power_enabled(dev_priv,
7448 POWER_DOMAIN_PIPE(crtc->pipe)))
7449 return false;
7450
Daniel Vettere143a212013-07-04 12:01:15 +02007451 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007452 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007453
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007454 tmp = I915_READ(PIPECONF(crtc->pipe));
7455 if (!(tmp & PIPECONF_ENABLE))
7456 return false;
7457
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007458 switch (tmp & PIPECONF_BPC_MASK) {
7459 case PIPECONF_6BPC:
7460 pipe_config->pipe_bpp = 18;
7461 break;
7462 case PIPECONF_8BPC:
7463 pipe_config->pipe_bpp = 24;
7464 break;
7465 case PIPECONF_10BPC:
7466 pipe_config->pipe_bpp = 30;
7467 break;
7468 case PIPECONF_12BPC:
7469 pipe_config->pipe_bpp = 36;
7470 break;
7471 default:
7472 break;
7473 }
7474
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007475 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7476 pipe_config->limited_color_range = true;
7477
Daniel Vetterab9412b2013-05-03 11:49:46 +02007478 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007479 struct intel_shared_dpll *pll;
7480
Daniel Vetter88adfff2013-03-28 10:42:01 +01007481 pipe_config->has_pch_encoder = true;
7482
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007483 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7484 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7485 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007486
7487 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007488
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007489 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007490 pipe_config->shared_dpll =
7491 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007492 } else {
7493 tmp = I915_READ(PCH_DPLL_SEL);
7494 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7495 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7496 else
7497 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7498 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007499
7500 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7501
7502 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7503 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007504
7505 tmp = pipe_config->dpll_hw_state.dpll;
7506 pipe_config->pixel_multiplier =
7507 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7508 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007509
7510 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007511 } else {
7512 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007513 }
7514
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007515 intel_get_pipe_timings(crtc, pipe_config);
7516
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007517 ironlake_get_pfit_config(crtc, pipe_config);
7518
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007519 return true;
7520}
7521
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007522static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7523{
7524 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007525 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007526
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007527 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007528 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007529 pipe_name(crtc->pipe));
7530
7531 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007532 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7533 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7534 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007535 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7536 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7537 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007538 if (IS_HASWELL(dev))
7539 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7540 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007541 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7542 "PCH PWM1 enabled\n");
7543 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7544 "Utility pin enabled\n");
7545 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7546
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007547 /*
7548 * In theory we can still leave IRQs enabled, as long as only the HPD
7549 * interrupts remain enabled. We used to check for that, but since it's
7550 * gen-specific and since we only disable LCPLL after we fully disable
7551 * the interrupts, the check below should be enough.
7552 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007553 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007554}
7555
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007556static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7557{
7558 struct drm_device *dev = dev_priv->dev;
7559
7560 if (IS_HASWELL(dev))
7561 return I915_READ(D_COMP_HSW);
7562 else
7563 return I915_READ(D_COMP_BDW);
7564}
7565
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007566static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7567{
7568 struct drm_device *dev = dev_priv->dev;
7569
7570 if (IS_HASWELL(dev)) {
7571 mutex_lock(&dev_priv->rps.hw_lock);
7572 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7573 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007574 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007575 mutex_unlock(&dev_priv->rps.hw_lock);
7576 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007577 I915_WRITE(D_COMP_BDW, val);
7578 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007579 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007580}
7581
7582/*
7583 * This function implements pieces of two sequences from BSpec:
7584 * - Sequence for display software to disable LCPLL
7585 * - Sequence for display software to allow package C8+
7586 * The steps implemented here are just the steps that actually touch the LCPLL
7587 * register. Callers should take care of disabling all the display engine
7588 * functions, doing the mode unset, fixing interrupts, etc.
7589 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007590static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7591 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007592{
7593 uint32_t val;
7594
7595 assert_can_disable_lcpll(dev_priv);
7596
7597 val = I915_READ(LCPLL_CTL);
7598
7599 if (switch_to_fclk) {
7600 val |= LCPLL_CD_SOURCE_FCLK;
7601 I915_WRITE(LCPLL_CTL, val);
7602
7603 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7604 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7605 DRM_ERROR("Switching to FCLK failed\n");
7606
7607 val = I915_READ(LCPLL_CTL);
7608 }
7609
7610 val |= LCPLL_PLL_DISABLE;
7611 I915_WRITE(LCPLL_CTL, val);
7612 POSTING_READ(LCPLL_CTL);
7613
7614 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7615 DRM_ERROR("LCPLL still locked\n");
7616
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007617 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007618 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007619 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007620 ndelay(100);
7621
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007622 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7623 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007624 DRM_ERROR("D_COMP RCOMP still in progress\n");
7625
7626 if (allow_power_down) {
7627 val = I915_READ(LCPLL_CTL);
7628 val |= LCPLL_POWER_DOWN_ALLOW;
7629 I915_WRITE(LCPLL_CTL, val);
7630 POSTING_READ(LCPLL_CTL);
7631 }
7632}
7633
7634/*
7635 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7636 * source.
7637 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007638static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007639{
7640 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007641 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007642
7643 val = I915_READ(LCPLL_CTL);
7644
7645 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7646 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7647 return;
7648
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007649 /*
7650 * Make sure we're not on PC8 state before disabling PC8, otherwise
7651 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7652 *
7653 * The other problem is that hsw_restore_lcpll() is called as part of
7654 * the runtime PM resume sequence, so we can't just call
7655 * gen6_gt_force_wake_get() because that function calls
7656 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7657 * while we are on the resume sequence. So to solve this problem we have
7658 * to call special forcewake code that doesn't touch runtime PM and
7659 * doesn't enable the forcewake delayed work.
7660 */
7661 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7662 if (dev_priv->uncore.forcewake_count++ == 0)
7663 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7664 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007665
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007666 if (val & LCPLL_POWER_DOWN_ALLOW) {
7667 val &= ~LCPLL_POWER_DOWN_ALLOW;
7668 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007669 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007670 }
7671
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007672 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007673 val |= D_COMP_COMP_FORCE;
7674 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007675 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007676
7677 val = I915_READ(LCPLL_CTL);
7678 val &= ~LCPLL_PLL_DISABLE;
7679 I915_WRITE(LCPLL_CTL, val);
7680
7681 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7682 DRM_ERROR("LCPLL not locked yet\n");
7683
7684 if (val & LCPLL_CD_SOURCE_FCLK) {
7685 val = I915_READ(LCPLL_CTL);
7686 val &= ~LCPLL_CD_SOURCE_FCLK;
7687 I915_WRITE(LCPLL_CTL, val);
7688
7689 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7690 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7691 DRM_ERROR("Switching back to LCPLL failed\n");
7692 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007693
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007694 /* See the big comment above. */
7695 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7696 if (--dev_priv->uncore.forcewake_count == 0)
7697 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7698 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007699}
7700
Paulo Zanoni765dab62014-03-07 20:08:18 -03007701/*
7702 * Package states C8 and deeper are really deep PC states that can only be
7703 * reached when all the devices on the system allow it, so even if the graphics
7704 * device allows PC8+, it doesn't mean the system will actually get to these
7705 * states. Our driver only allows PC8+ when going into runtime PM.
7706 *
7707 * The requirements for PC8+ are that all the outputs are disabled, the power
7708 * well is disabled and most interrupts are disabled, and these are also
7709 * requirements for runtime PM. When these conditions are met, we manually do
7710 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7711 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7712 * hang the machine.
7713 *
7714 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7715 * the state of some registers, so when we come back from PC8+ we need to
7716 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7717 * need to take care of the registers kept by RC6. Notice that this happens even
7718 * if we don't put the device in PCI D3 state (which is what currently happens
7719 * because of the runtime PM support).
7720 *
7721 * For more, read "Display Sequences for Package C8" on the hardware
7722 * documentation.
7723 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007724void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007725{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007726 struct drm_device *dev = dev_priv->dev;
7727 uint32_t val;
7728
Paulo Zanonic67a4702013-08-19 13:18:09 -03007729 DRM_DEBUG_KMS("Enabling package C8+\n");
7730
Paulo Zanonic67a4702013-08-19 13:18:09 -03007731 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7732 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7733 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7734 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7735 }
7736
7737 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007738 hsw_disable_lcpll(dev_priv, true, true);
7739}
7740
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007741void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007742{
7743 struct drm_device *dev = dev_priv->dev;
7744 uint32_t val;
7745
Paulo Zanonic67a4702013-08-19 13:18:09 -03007746 DRM_DEBUG_KMS("Disabling package C8+\n");
7747
7748 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007749 lpt_init_pch_refclk(dev);
7750
7751 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7752 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7753 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7754 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7755 }
7756
7757 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007758}
7759
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007760static void snb_modeset_global_resources(struct drm_device *dev)
7761{
7762 modeset_update_crtc_power_domains(dev);
7763}
7764
Imre Deak4f074122013-10-16 17:25:51 +03007765static void haswell_modeset_global_resources(struct drm_device *dev)
7766{
Paulo Zanonida723562013-12-19 11:54:51 -02007767 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007768}
7769
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007770static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007771 int x, int y,
7772 struct drm_framebuffer *fb)
7773{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007775
Paulo Zanoni566b7342013-11-25 15:27:08 -02007776 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007777 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007778
Daniel Vetter644cef32014-04-24 23:55:07 +02007779 intel_crtc->lowfreq_avail = false;
7780
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007781 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007782}
7783
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007784static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7785 enum port port,
7786 struct intel_crtc_config *pipe_config)
7787{
7788 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7789
7790 switch (pipe_config->ddi_pll_sel) {
7791 case PORT_CLK_SEL_WRPLL1:
7792 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7793 break;
7794 case PORT_CLK_SEL_WRPLL2:
7795 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7796 break;
7797 }
7798}
7799
Daniel Vetter26804af2014-06-25 22:01:55 +03007800static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7801 struct intel_crtc_config *pipe_config)
7802{
7803 struct drm_device *dev = crtc->base.dev;
7804 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007805 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007806 enum port port;
7807 uint32_t tmp;
7808
7809 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7810
7811 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7812
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007813 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007814
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007815 if (pipe_config->shared_dpll >= 0) {
7816 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7817
7818 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7819 &pipe_config->dpll_hw_state));
7820 }
7821
Daniel Vetter26804af2014-06-25 22:01:55 +03007822 /*
7823 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7824 * DDI E. So just check whether this pipe is wired to DDI E and whether
7825 * the PCH transcoder is on.
7826 */
7827 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7828 pipe_config->has_pch_encoder = true;
7829
7830 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7831 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7832 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7833
7834 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7835 }
7836}
7837
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007838static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7839 struct intel_crtc_config *pipe_config)
7840{
7841 struct drm_device *dev = crtc->base.dev;
7842 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007843 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007844 uint32_t tmp;
7845
Imre Deakb5482bd2014-03-05 16:20:55 +02007846 if (!intel_display_power_enabled(dev_priv,
7847 POWER_DOMAIN_PIPE(crtc->pipe)))
7848 return false;
7849
Daniel Vettere143a212013-07-04 12:01:15 +02007850 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007851 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7852
Daniel Vettereccb1402013-05-22 00:50:22 +02007853 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7854 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7855 enum pipe trans_edp_pipe;
7856 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7857 default:
7858 WARN(1, "unknown pipe linked to edp transcoder\n");
7859 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7860 case TRANS_DDI_EDP_INPUT_A_ON:
7861 trans_edp_pipe = PIPE_A;
7862 break;
7863 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7864 trans_edp_pipe = PIPE_B;
7865 break;
7866 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7867 trans_edp_pipe = PIPE_C;
7868 break;
7869 }
7870
7871 if (trans_edp_pipe == crtc->pipe)
7872 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7873 }
7874
Imre Deakda7e29b2014-02-18 00:02:02 +02007875 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007876 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007877 return false;
7878
Daniel Vettereccb1402013-05-22 00:50:22 +02007879 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007880 if (!(tmp & PIPECONF_ENABLE))
7881 return false;
7882
Daniel Vetter26804af2014-06-25 22:01:55 +03007883 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007884
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007885 intel_get_pipe_timings(crtc, pipe_config);
7886
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007888 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007889 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007890
Jesse Barnese59150d2014-01-07 13:30:45 -08007891 if (IS_HASWELL(dev))
7892 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7893 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007894
Clint Taylorebb69c92014-09-30 10:30:22 -07007895 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
7896 pipe_config->pixel_multiplier =
7897 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
7898 } else {
7899 pipe_config->pixel_multiplier = 1;
7900 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007901
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007902 return true;
7903}
7904
Jani Nikula1a915102013-10-16 12:34:48 +03007905static struct {
7906 int clock;
7907 u32 config;
7908} hdmi_audio_clock[] = {
7909 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7910 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7911 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7912 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7913 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7914 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7915 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7916 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7917 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7918 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7919};
7920
7921/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7922static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7923{
7924 int i;
7925
7926 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7927 if (mode->clock == hdmi_audio_clock[i].clock)
7928 break;
7929 }
7930
7931 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7932 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7933 i = 1;
7934 }
7935
7936 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7937 hdmi_audio_clock[i].clock,
7938 hdmi_audio_clock[i].config);
7939
7940 return hdmi_audio_clock[i].config;
7941}
7942
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007943static bool intel_eld_uptodate(struct drm_connector *connector,
7944 int reg_eldv, uint32_t bits_eldv,
7945 int reg_elda, uint32_t bits_elda,
7946 int reg_edid)
7947{
7948 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7949 uint8_t *eld = connector->eld;
7950 uint32_t i;
7951
7952 i = I915_READ(reg_eldv);
7953 i &= bits_eldv;
7954
7955 if (!eld[0])
7956 return !i;
7957
7958 if (!i)
7959 return false;
7960
7961 i = I915_READ(reg_elda);
7962 i &= ~bits_elda;
7963 I915_WRITE(reg_elda, i);
7964
7965 for (i = 0; i < eld[2]; i++)
7966 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7967 return false;
7968
7969 return true;
7970}
7971
Wu Fengguange0dac652011-09-05 14:25:34 +08007972static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007973 struct drm_crtc *crtc,
7974 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007975{
7976 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7977 uint8_t *eld = connector->eld;
7978 uint32_t eldv;
7979 uint32_t len;
7980 uint32_t i;
7981
7982 i = I915_READ(G4X_AUD_VID_DID);
7983
7984 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7985 eldv = G4X_ELDV_DEVCL_DEVBLC;
7986 else
7987 eldv = G4X_ELDV_DEVCTG;
7988
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007989 if (intel_eld_uptodate(connector,
7990 G4X_AUD_CNTL_ST, eldv,
7991 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7992 G4X_HDMIW_HDMIEDID))
7993 return;
7994
Wu Fengguange0dac652011-09-05 14:25:34 +08007995 i = I915_READ(G4X_AUD_CNTL_ST);
7996 i &= ~(eldv | G4X_ELD_ADDR);
7997 len = (i >> 9) & 0x1f; /* ELD buffer size */
7998 I915_WRITE(G4X_AUD_CNTL_ST, i);
7999
8000 if (!eld[0])
8001 return;
8002
8003 len = min_t(uint8_t, eld[2], len);
8004 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8005 for (i = 0; i < len; i++)
8006 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8007
8008 i = I915_READ(G4X_AUD_CNTL_ST);
8009 i |= eldv;
8010 I915_WRITE(G4X_AUD_CNTL_ST, i);
8011}
8012
Wang Xingchao83358c852012-08-16 22:43:37 +08008013static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008014 struct drm_crtc *crtc,
8015 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008016{
8017 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8018 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008019 uint32_t eldv;
8020 uint32_t i;
8021 int len;
8022 int pipe = to_intel_crtc(crtc)->pipe;
8023 int tmp;
8024
8025 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8026 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8027 int aud_config = HSW_AUD_CFG(pipe);
8028 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8029
Wang Xingchao83358c852012-08-16 22:43:37 +08008030 /* Audio output enable */
8031 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8032 tmp = I915_READ(aud_cntrl_st2);
8033 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8034 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008035 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008036
Daniel Vetterc7905792014-04-16 16:56:09 +02008037 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008038
8039 /* Set ELD valid state */
8040 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008041 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008042 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8043 I915_WRITE(aud_cntrl_st2, tmp);
8044 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008045 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008046
8047 /* Enable HDMI mode */
8048 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008049 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008050 /* clear N_programing_enable and N_value_index */
8051 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8052 I915_WRITE(aud_config, tmp);
8053
8054 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8055
8056 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8057
8058 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8059 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8060 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8061 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008062 } else {
8063 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8064 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008065
8066 if (intel_eld_uptodate(connector,
8067 aud_cntrl_st2, eldv,
8068 aud_cntl_st, IBX_ELD_ADDRESS,
8069 hdmiw_hdmiedid))
8070 return;
8071
8072 i = I915_READ(aud_cntrl_st2);
8073 i &= ~eldv;
8074 I915_WRITE(aud_cntrl_st2, i);
8075
8076 if (!eld[0])
8077 return;
8078
8079 i = I915_READ(aud_cntl_st);
8080 i &= ~IBX_ELD_ADDRESS;
8081 I915_WRITE(aud_cntl_st, i);
8082 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8083 DRM_DEBUG_DRIVER("port num:%d\n", i);
8084
8085 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8086 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8087 for (i = 0; i < len; i++)
8088 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8089
8090 i = I915_READ(aud_cntrl_st2);
8091 i |= eldv;
8092 I915_WRITE(aud_cntrl_st2, i);
8093
8094}
8095
Wu Fengguange0dac652011-09-05 14:25:34 +08008096static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008097 struct drm_crtc *crtc,
8098 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008099{
8100 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8101 uint8_t *eld = connector->eld;
8102 uint32_t eldv;
8103 uint32_t i;
8104 int len;
8105 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008106 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008107 int aud_cntl_st;
8108 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008109 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008110
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008111 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008112 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8113 aud_config = IBX_AUD_CFG(pipe);
8114 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008115 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008116 } else if (IS_VALLEYVIEW(connector->dev)) {
8117 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8118 aud_config = VLV_AUD_CFG(pipe);
8119 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8120 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008121 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008122 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8123 aud_config = CPT_AUD_CFG(pipe);
8124 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008125 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008126 }
8127
Wang Xingchao9b138a82012-08-09 16:52:18 +08008128 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008129
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008130 if (IS_VALLEYVIEW(connector->dev)) {
8131 struct intel_encoder *intel_encoder;
8132 struct intel_digital_port *intel_dig_port;
8133
8134 intel_encoder = intel_attached_encoder(connector);
8135 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8136 i = intel_dig_port->port;
8137 } else {
8138 i = I915_READ(aud_cntl_st);
8139 i = (i >> 29) & DIP_PORT_SEL_MASK;
8140 /* DIP_Port_Select, 0x1 = PortB */
8141 }
8142
Wu Fengguange0dac652011-09-05 14:25:34 +08008143 if (!i) {
8144 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8145 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008146 eldv = IBX_ELD_VALIDB;
8147 eldv |= IBX_ELD_VALIDB << 4;
8148 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008149 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008150 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008151 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008152 }
8153
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008154 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8155 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8156 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008157 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008158 } else {
8159 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8160 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008161
8162 if (intel_eld_uptodate(connector,
8163 aud_cntrl_st2, eldv,
8164 aud_cntl_st, IBX_ELD_ADDRESS,
8165 hdmiw_hdmiedid))
8166 return;
8167
Wu Fengguange0dac652011-09-05 14:25:34 +08008168 i = I915_READ(aud_cntrl_st2);
8169 i &= ~eldv;
8170 I915_WRITE(aud_cntrl_st2, i);
8171
8172 if (!eld[0])
8173 return;
8174
Wu Fengguange0dac652011-09-05 14:25:34 +08008175 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008176 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008177 I915_WRITE(aud_cntl_st, i);
8178
8179 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8180 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8181 for (i = 0; i < len; i++)
8182 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8183
8184 i = I915_READ(aud_cntrl_st2);
8185 i |= eldv;
8186 I915_WRITE(aud_cntrl_st2, i);
8187}
8188
8189void intel_write_eld(struct drm_encoder *encoder,
8190 struct drm_display_mode *mode)
8191{
8192 struct drm_crtc *crtc = encoder->crtc;
8193 struct drm_connector *connector;
8194 struct drm_device *dev = encoder->dev;
8195 struct drm_i915_private *dev_priv = dev->dev_private;
8196
8197 connector = drm_select_eld(encoder, mode);
8198 if (!connector)
8199 return;
8200
8201 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8202 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008203 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008204 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03008205 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008206
8207 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8208
8209 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008210 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008211}
8212
Chris Wilson560b85b2010-08-07 11:01:38 +01008213static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8214{
8215 struct drm_device *dev = crtc->dev;
8216 struct drm_i915_private *dev_priv = dev->dev_private;
8217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008218 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008219
Ville Syrjälädc41c152014-08-13 11:57:05 +03008220 if (base) {
8221 unsigned int width = intel_crtc->cursor_width;
8222 unsigned int height = intel_crtc->cursor_height;
8223 unsigned int stride = roundup_pow_of_two(width) * 4;
8224
8225 switch (stride) {
8226 default:
8227 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8228 width, stride);
8229 stride = 256;
8230 /* fallthrough */
8231 case 256:
8232 case 512:
8233 case 1024:
8234 case 2048:
8235 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008236 }
8237
Ville Syrjälädc41c152014-08-13 11:57:05 +03008238 cntl |= CURSOR_ENABLE |
8239 CURSOR_GAMMA_ENABLE |
8240 CURSOR_FORMAT_ARGB |
8241 CURSOR_STRIDE(stride);
8242
8243 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008244 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008245
Ville Syrjälädc41c152014-08-13 11:57:05 +03008246 if (intel_crtc->cursor_cntl != 0 &&
8247 (intel_crtc->cursor_base != base ||
8248 intel_crtc->cursor_size != size ||
8249 intel_crtc->cursor_cntl != cntl)) {
8250 /* On these chipsets we can only modify the base/size/stride
8251 * whilst the cursor is disabled.
8252 */
8253 I915_WRITE(_CURACNTR, 0);
8254 POSTING_READ(_CURACNTR);
8255 intel_crtc->cursor_cntl = 0;
8256 }
8257
8258 if (intel_crtc->cursor_base != base)
8259 I915_WRITE(_CURABASE, base);
8260
8261 if (intel_crtc->cursor_size != size) {
8262 I915_WRITE(CURSIZE, size);
8263 intel_crtc->cursor_size = size;
8264 }
8265
Chris Wilson4b0e3332014-05-30 16:35:26 +03008266 if (intel_crtc->cursor_cntl != cntl) {
8267 I915_WRITE(_CURACNTR, cntl);
8268 POSTING_READ(_CURACNTR);
8269 intel_crtc->cursor_cntl = cntl;
8270 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008271}
8272
8273static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8274{
8275 struct drm_device *dev = crtc->dev;
8276 struct drm_i915_private *dev_priv = dev->dev_private;
8277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8278 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008279 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008280
Chris Wilson4b0e3332014-05-30 16:35:26 +03008281 cntl = 0;
8282 if (base) {
8283 cntl = MCURSOR_GAMMA_ENABLE;
8284 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308285 case 64:
8286 cntl |= CURSOR_MODE_64_ARGB_AX;
8287 break;
8288 case 128:
8289 cntl |= CURSOR_MODE_128_ARGB_AX;
8290 break;
8291 case 256:
8292 cntl |= CURSOR_MODE_256_ARGB_AX;
8293 break;
8294 default:
8295 WARN_ON(1);
8296 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008297 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008298 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008299 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008300 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8301 cntl |= CURSOR_PIPE_CSC_ENABLE;
8302
8303 if (intel_crtc->cursor_cntl != cntl) {
8304 I915_WRITE(CURCNTR(pipe), cntl);
8305 POSTING_READ(CURCNTR(pipe));
8306 intel_crtc->cursor_cntl = cntl;
8307 }
8308
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008309 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008310 I915_WRITE(CURBASE(pipe), base);
8311 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008312}
8313
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008314/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008315static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8316 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008317{
8318 struct drm_device *dev = crtc->dev;
8319 struct drm_i915_private *dev_priv = dev->dev_private;
8320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8321 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008322 int x = crtc->cursor_x;
8323 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008324 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008325
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008326 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008327 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008328
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008329 if (x >= intel_crtc->config.pipe_src_w)
8330 base = 0;
8331
8332 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008333 base = 0;
8334
8335 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008336 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008337 base = 0;
8338
8339 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8340 x = -x;
8341 }
8342 pos |= x << CURSOR_X_SHIFT;
8343
8344 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008345 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008346 base = 0;
8347
8348 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8349 y = -y;
8350 }
8351 pos |= y << CURSOR_Y_SHIFT;
8352
Chris Wilson4b0e3332014-05-30 16:35:26 +03008353 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008354 return;
8355
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008356 I915_WRITE(CURPOS(pipe), pos);
8357
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008358 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008359 i845_update_cursor(crtc, base);
8360 else
8361 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008362 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008363}
8364
Ville Syrjälädc41c152014-08-13 11:57:05 +03008365static bool cursor_size_ok(struct drm_device *dev,
8366 uint32_t width, uint32_t height)
8367{
8368 if (width == 0 || height == 0)
8369 return false;
8370
8371 /*
8372 * 845g/865g are special in that they are only limited by
8373 * the width of their cursors, the height is arbitrary up to
8374 * the precision of the register. Everything else requires
8375 * square cursors, limited to a few power-of-two sizes.
8376 */
8377 if (IS_845G(dev) || IS_I865G(dev)) {
8378 if ((width & 63) != 0)
8379 return false;
8380
8381 if (width > (IS_845G(dev) ? 64 : 512))
8382 return false;
8383
8384 if (height > 1023)
8385 return false;
8386 } else {
8387 switch (width | height) {
8388 case 256:
8389 case 128:
8390 if (IS_GEN2(dev))
8391 return false;
8392 case 64:
8393 break;
8394 default:
8395 return false;
8396 }
8397 }
8398
8399 return true;
8400}
8401
Matt Ropere3287952014-06-10 08:28:12 -07008402/*
8403 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8404 *
8405 * Note that the object's reference will be consumed if the update fails. If
8406 * the update succeeds, the reference of the old object (if any) will be
8407 * consumed.
8408 */
8409static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8410 struct drm_i915_gem_object *obj,
8411 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008412{
8413 struct drm_device *dev = crtc->dev;
8414 struct drm_i915_private *dev_priv = dev->dev_private;
8415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008416 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008417 unsigned old_width, stride;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008418 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008419 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008420
Jesse Barnes79e53942008-11-07 14:24:08 -08008421 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008422 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008423 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008424 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008425 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008426 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008427 }
8428
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308429 /* Check for which cursor types we support */
Ville Syrjälädc41c152014-08-13 11:57:05 +03008430 if (!cursor_size_ok(dev, width, height)) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308431 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008432 return -EINVAL;
8433 }
8434
Ville Syrjälädc41c152014-08-13 11:57:05 +03008435 stride = roundup_pow_of_two(width) * 4;
8436 if (obj->base.size < stride * height) {
Matt Ropere3287952014-06-10 08:28:12 -07008437 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008438 ret = -ENOMEM;
8439 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008440 }
8441
Dave Airlie71acb5e2008-12-30 20:31:46 +10008442 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008443 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008444 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008445 unsigned alignment;
8446
Chris Wilsond9e86c02010-11-10 16:40:20 +00008447 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008448 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008449 ret = -EINVAL;
8450 goto fail_locked;
8451 }
8452
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008453 /*
8454 * Global gtt pte registers are special registers which actually
8455 * forward writes to a chunk of system memory. Which means that
8456 * there is no risk that the register values disappear as soon
8457 * as we call intel_runtime_pm_put(), so it is correct to wrap
8458 * only the pin/unpin/fence and not more.
8459 */
8460 intel_runtime_pm_get(dev_priv);
8461
Chris Wilson693db182013-03-05 14:52:39 +00008462 /* Note that the w/a also requires 2 PTE of padding following
8463 * the bo. We currently fill all unused PTE with the shadow
8464 * page and so we should always have valid PTE following the
8465 * cursor preventing the VT-d warning.
8466 */
8467 alignment = 0;
8468 if (need_vtd_wa(dev))
8469 alignment = 64*1024;
8470
8471 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008472 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008473 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008474 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008475 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008476 }
8477
Chris Wilsond9e86c02010-11-10 16:40:20 +00008478 ret = i915_gem_object_put_fence(obj);
8479 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008480 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008481 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008482 goto fail_unpin;
8483 }
8484
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008485 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008486
8487 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008488 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008489 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008490 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008491 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008492 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008493 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008494 }
Chris Wilson00731152014-05-21 12:42:56 +01008495 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008496 }
8497
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008498 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008499 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008500 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008501 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008502 }
Jesse Barnes80824002009-09-10 15:28:06 -07008503
Daniel Vettera071fa02014-06-18 23:28:09 +02008504 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8505 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008506 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008507
Chris Wilson64f962e2014-03-26 12:38:15 +00008508 old_width = intel_crtc->cursor_width;
8509
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008510 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008511 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008512 intel_crtc->cursor_width = width;
8513 intel_crtc->cursor_height = height;
8514
Chris Wilson64f962e2014-03-26 12:38:15 +00008515 if (intel_crtc->active) {
8516 if (old_width != width)
8517 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008518 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008519 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008520
Daniel Vetterf99d7062014-06-19 16:01:59 +02008521 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8522
Jesse Barnes79e53942008-11-07 14:24:08 -08008523 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008524fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008525 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008526fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008527 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008528fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008529 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008530 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008531}
8532
Jesse Barnes79e53942008-11-07 14:24:08 -08008533static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008534 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008535{
James Simmons72034252010-08-03 01:33:19 +01008536 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008538
James Simmons72034252010-08-03 01:33:19 +01008539 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008540 intel_crtc->lut_r[i] = red[i] >> 8;
8541 intel_crtc->lut_g[i] = green[i] >> 8;
8542 intel_crtc->lut_b[i] = blue[i] >> 8;
8543 }
8544
8545 intel_crtc_load_lut(crtc);
8546}
8547
Jesse Barnes79e53942008-11-07 14:24:08 -08008548/* VESA 640x480x72Hz mode to set on the pipe */
8549static struct drm_display_mode load_detect_mode = {
8550 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8551 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8552};
8553
Daniel Vettera8bb6812014-02-10 18:00:39 +01008554struct drm_framebuffer *
8555__intel_framebuffer_create(struct drm_device *dev,
8556 struct drm_mode_fb_cmd2 *mode_cmd,
8557 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008558{
8559 struct intel_framebuffer *intel_fb;
8560 int ret;
8561
8562 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8563 if (!intel_fb) {
8564 drm_gem_object_unreference_unlocked(&obj->base);
8565 return ERR_PTR(-ENOMEM);
8566 }
8567
8568 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008569 if (ret)
8570 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008571
8572 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008573err:
8574 drm_gem_object_unreference_unlocked(&obj->base);
8575 kfree(intel_fb);
8576
8577 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008578}
8579
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008580static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008581intel_framebuffer_create(struct drm_device *dev,
8582 struct drm_mode_fb_cmd2 *mode_cmd,
8583 struct drm_i915_gem_object *obj)
8584{
8585 struct drm_framebuffer *fb;
8586 int ret;
8587
8588 ret = i915_mutex_lock_interruptible(dev);
8589 if (ret)
8590 return ERR_PTR(ret);
8591 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8592 mutex_unlock(&dev->struct_mutex);
8593
8594 return fb;
8595}
8596
Chris Wilsond2dff872011-04-19 08:36:26 +01008597static u32
8598intel_framebuffer_pitch_for_width(int width, int bpp)
8599{
8600 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8601 return ALIGN(pitch, 64);
8602}
8603
8604static u32
8605intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8606{
8607 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008608 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008609}
8610
8611static struct drm_framebuffer *
8612intel_framebuffer_create_for_mode(struct drm_device *dev,
8613 struct drm_display_mode *mode,
8614 int depth, int bpp)
8615{
8616 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008617 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008618
8619 obj = i915_gem_alloc_object(dev,
8620 intel_framebuffer_size_for_mode(mode, bpp));
8621 if (obj == NULL)
8622 return ERR_PTR(-ENOMEM);
8623
8624 mode_cmd.width = mode->hdisplay;
8625 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008626 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8627 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008628 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008629
8630 return intel_framebuffer_create(dev, &mode_cmd, obj);
8631}
8632
8633static struct drm_framebuffer *
8634mode_fits_in_fbdev(struct drm_device *dev,
8635 struct drm_display_mode *mode)
8636{
Daniel Vetter4520f532013-10-09 09:18:51 +02008637#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008638 struct drm_i915_private *dev_priv = dev->dev_private;
8639 struct drm_i915_gem_object *obj;
8640 struct drm_framebuffer *fb;
8641
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008642 if (!dev_priv->fbdev)
8643 return NULL;
8644
8645 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008646 return NULL;
8647
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008648 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008649 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008650
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008651 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008652 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8653 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008654 return NULL;
8655
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008656 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008657 return NULL;
8658
8659 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008660#else
8661 return NULL;
8662#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008663}
8664
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008665bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008666 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008667 struct intel_load_detect_pipe *old,
8668 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008669{
8670 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008671 struct intel_encoder *intel_encoder =
8672 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008673 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008674 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008675 struct drm_crtc *crtc = NULL;
8676 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008677 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008678 struct drm_mode_config *config = &dev->mode_config;
8679 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008680
Chris Wilsond2dff872011-04-19 08:36:26 +01008681 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008682 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008683 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008684
Rob Clark51fd3712013-11-19 12:10:12 -05008685retry:
8686 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8687 if (ret)
8688 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008689
Jesse Barnes79e53942008-11-07 14:24:08 -08008690 /*
8691 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008692 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008693 * - if the connector already has an assigned crtc, use it (but make
8694 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008695 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008696 * - try to find the first unused crtc that can drive this connector,
8697 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008698 */
8699
8700 /* See if we already have a CRTC for this connector */
8701 if (encoder->crtc) {
8702 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008703
Rob Clark51fd3712013-11-19 12:10:12 -05008704 ret = drm_modeset_lock(&crtc->mutex, ctx);
8705 if (ret)
8706 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008707
Daniel Vetter24218aa2012-08-12 19:27:11 +02008708 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008709 old->load_detect_temp = false;
8710
8711 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008712 if (connector->dpms != DRM_MODE_DPMS_ON)
8713 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008714
Chris Wilson71731882011-04-19 23:10:58 +01008715 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008716 }
8717
8718 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008719 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008720 i++;
8721 if (!(encoder->possible_crtcs & (1 << i)))
8722 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008723 if (possible_crtc->enabled)
8724 continue;
8725 /* This can occur when applying the pipe A quirk on resume. */
8726 if (to_intel_crtc(possible_crtc)->new_enabled)
8727 continue;
8728
8729 crtc = possible_crtc;
8730 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008731 }
8732
8733 /*
8734 * If we didn't find an unused CRTC, don't use any.
8735 */
8736 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008737 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008738 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008739 }
8740
Rob Clark51fd3712013-11-19 12:10:12 -05008741 ret = drm_modeset_lock(&crtc->mutex, ctx);
8742 if (ret)
8743 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008744 intel_encoder->new_crtc = to_intel_crtc(crtc);
8745 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008746
8747 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008748 intel_crtc->new_enabled = true;
8749 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008750 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008751 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008752 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008753
Chris Wilson64927112011-04-20 07:25:26 +01008754 if (!mode)
8755 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008756
Chris Wilsond2dff872011-04-19 08:36:26 +01008757 /* We need a framebuffer large enough to accommodate all accesses
8758 * that the plane may generate whilst we perform load detection.
8759 * We can not rely on the fbcon either being present (we get called
8760 * during its initialisation to detect all boot displays, or it may
8761 * not even exist) or that it is large enough to satisfy the
8762 * requested mode.
8763 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008764 fb = mode_fits_in_fbdev(dev, mode);
8765 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008766 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008767 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8768 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008769 } else
8770 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008771 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008772 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008773 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008775
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008776 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008777 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008778 if (old->release_fb)
8779 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008780 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008781 }
Chris Wilson71731882011-04-19 23:10:58 +01008782
Jesse Barnes79e53942008-11-07 14:24:08 -08008783 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008784 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008785 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008786
8787 fail:
8788 intel_crtc->new_enabled = crtc->enabled;
8789 if (intel_crtc->new_enabled)
8790 intel_crtc->new_config = &intel_crtc->config;
8791 else
8792 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008793fail_unlock:
8794 if (ret == -EDEADLK) {
8795 drm_modeset_backoff(ctx);
8796 goto retry;
8797 }
8798
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008799 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800}
8801
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008802void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008803 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008804{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008805 struct intel_encoder *intel_encoder =
8806 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008807 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008808 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008810
Chris Wilsond2dff872011-04-19 08:36:26 +01008811 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008812 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008813 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008814
Chris Wilson8261b192011-04-19 23:18:09 +01008815 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008816 to_intel_connector(connector)->new_encoder = NULL;
8817 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008818 intel_crtc->new_enabled = false;
8819 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008820 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008821
Daniel Vetter36206362012-12-10 20:42:17 +01008822 if (old->release_fb) {
8823 drm_framebuffer_unregister_private(old->release_fb);
8824 drm_framebuffer_unreference(old->release_fb);
8825 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008826
Chris Wilson0622a532011-04-21 09:32:11 +01008827 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828 }
8829
Eric Anholtc751ce42010-03-25 11:48:48 -07008830 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008831 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8832 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008833}
8834
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008835static int i9xx_pll_refclk(struct drm_device *dev,
8836 const struct intel_crtc_config *pipe_config)
8837{
8838 struct drm_i915_private *dev_priv = dev->dev_private;
8839 u32 dpll = pipe_config->dpll_hw_state.dpll;
8840
8841 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008842 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008843 else if (HAS_PCH_SPLIT(dev))
8844 return 120000;
8845 else if (!IS_GEN2(dev))
8846 return 96000;
8847 else
8848 return 48000;
8849}
8850
Jesse Barnes79e53942008-11-07 14:24:08 -08008851/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008852static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8853 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008854{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008855 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008856 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008857 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008858 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008859 u32 fp;
8860 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008861 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008862
8863 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008864 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008866 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008867
8868 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008869 if (IS_PINEVIEW(dev)) {
8870 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8871 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008872 } else {
8873 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8874 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8875 }
8876
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008877 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008878 if (IS_PINEVIEW(dev))
8879 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8880 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008881 else
8882 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008883 DPLL_FPA01_P1_POST_DIV_SHIFT);
8884
8885 switch (dpll & DPLL_MODE_MASK) {
8886 case DPLLB_MODE_DAC_SERIAL:
8887 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8888 5 : 10;
8889 break;
8890 case DPLLB_MODE_LVDS:
8891 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8892 7 : 14;
8893 break;
8894 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008895 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008896 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008897 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008898 }
8899
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008900 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008901 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008902 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008903 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008904 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008905 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008906 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008907
8908 if (is_lvds) {
8909 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8910 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008911
8912 if (lvds & LVDS_CLKB_POWER_UP)
8913 clock.p2 = 7;
8914 else
8915 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008916 } else {
8917 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8918 clock.p1 = 2;
8919 else {
8920 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8921 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8922 }
8923 if (dpll & PLL_P2_DIVIDE_BY_4)
8924 clock.p2 = 4;
8925 else
8926 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008927 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008928
8929 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008930 }
8931
Ville Syrjälä18442d02013-09-13 16:00:08 +03008932 /*
8933 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008934 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008935 * encoder's get_config() function.
8936 */
8937 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008938}
8939
Ville Syrjälä6878da02013-09-13 15:59:11 +03008940int intel_dotclock_calculate(int link_freq,
8941 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008942{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008943 /*
8944 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008945 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008946 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008947 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008948 *
8949 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008950 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008951 */
8952
Ville Syrjälä6878da02013-09-13 15:59:11 +03008953 if (!m_n->link_n)
8954 return 0;
8955
8956 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8957}
8958
Ville Syrjälä18442d02013-09-13 16:00:08 +03008959static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8960 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008961{
8962 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008963
8964 /* read out port_clock from the DPLL */
8965 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008966
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008967 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008968 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008969 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008970 * agree once we know their relationship in the encoder's
8971 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008972 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008973 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008974 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8975 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008976}
8977
8978/** Returns the currently programmed mode of the given pipe. */
8979struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8980 struct drm_crtc *crtc)
8981{
Jesse Barnes548f2452011-02-17 10:40:53 -08008982 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008984 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008986 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008987 int htot = I915_READ(HTOTAL(cpu_transcoder));
8988 int hsync = I915_READ(HSYNC(cpu_transcoder));
8989 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8990 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008991 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008992
8993 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8994 if (!mode)
8995 return NULL;
8996
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008997 /*
8998 * Construct a pipe_config sufficient for getting the clock info
8999 * back out of crtc_clock_get.
9000 *
9001 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9002 * to use a real value here instead.
9003 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009004 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009005 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009006 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9007 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9008 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009009 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9010
Ville Syrjälä773ae032013-09-23 17:48:20 +03009011 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012 mode->hdisplay = (htot & 0xffff) + 1;
9013 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9014 mode->hsync_start = (hsync & 0xffff) + 1;
9015 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9016 mode->vdisplay = (vtot & 0xffff) + 1;
9017 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9018 mode->vsync_start = (vsync & 0xffff) + 1;
9019 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9020
9021 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009022
9023 return mode;
9024}
9025
Daniel Vettercc365132014-06-18 13:59:13 +02009026static void intel_increase_pllclock(struct drm_device *dev,
9027 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07009028{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009029 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009030 int dpll_reg = DPLL(pipe);
9031 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07009032
Sonika Jindalbaff2962014-07-22 11:16:35 +05309033 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009034 return;
9035
9036 if (!dev_priv->lvds_downclock_avail)
9037 return;
9038
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009039 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009040 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08009041 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009042
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009043 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009044
9045 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
9046 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009047 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009048
Jesse Barnes652c3932009-08-17 13:31:43 -07009049 dpll = I915_READ(dpll_reg);
9050 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08009051 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009052 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009053}
9054
9055static void intel_decrease_pllclock(struct drm_crtc *crtc)
9056{
9057 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009058 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009060
Sonika Jindalbaff2962014-07-22 11:16:35 +05309061 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009062 return;
9063
9064 if (!dev_priv->lvds_downclock_avail)
9065 return;
9066
9067 /*
9068 * Since this is called by a timer, we should never get here in
9069 * the manual case.
9070 */
9071 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009072 int pipe = intel_crtc->pipe;
9073 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009074 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009075
Zhao Yakui44d98a62009-10-09 11:39:40 +08009076 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009077
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009078 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009079
Chris Wilson074b5e12012-05-02 12:07:06 +01009080 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009081 dpll |= DISPLAY_RATE_SELECT_FPA1;
9082 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009083 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009084 dpll = I915_READ(dpll_reg);
9085 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009086 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009087 }
9088
9089}
9090
Chris Wilsonf047e392012-07-21 12:31:41 +01009091void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009092{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009093 struct drm_i915_private *dev_priv = dev->dev_private;
9094
Chris Wilsonf62a0072014-02-21 17:55:39 +00009095 if (dev_priv->mm.busy)
9096 return;
9097
Paulo Zanoni43694d62014-03-07 20:08:08 -03009098 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009099 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009100 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009101}
9102
9103void intel_mark_idle(struct drm_device *dev)
9104{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009106 struct drm_crtc *crtc;
9107
Chris Wilsonf62a0072014-02-21 17:55:39 +00009108 if (!dev_priv->mm.busy)
9109 return;
9110
9111 dev_priv->mm.busy = false;
9112
Jani Nikulad330a952014-01-21 11:24:25 +02009113 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009114 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009115
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009116 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009117 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009118 continue;
9119
9120 intel_decrease_pllclock(crtc);
9121 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009122
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009123 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009124 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009125
9126out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009127 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009128}
9129
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07009130
Daniel Vetterf99d7062014-06-19 16:01:59 +02009131/**
9132 * intel_mark_fb_busy - mark given planes as busy
9133 * @dev: DRM device
9134 * @frontbuffer_bits: bits for the affected planes
9135 * @ring: optional ring for asynchronous commands
9136 *
9137 * This function gets called every time the screen contents change. It can be
9138 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
9139 */
9140static void intel_mark_fb_busy(struct drm_device *dev,
9141 unsigned frontbuffer_bits,
9142 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01009143{
Damien Lespiau055e3932014-08-18 13:49:10 +01009144 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettercc365132014-06-18 13:59:13 +02009145 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07009146
Jani Nikulad330a952014-01-21 11:24:25 +02009147 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07009148 return;
9149
Damien Lespiau055e3932014-08-18 13:49:10 +01009150 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02009151 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07009152 continue;
9153
Daniel Vettercc365132014-06-18 13:59:13 +02009154 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009155 if (ring && intel_fbc_enabled(dev))
9156 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07009157 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009158}
9159
Daniel Vetterf99d7062014-06-19 16:01:59 +02009160/**
9161 * intel_fb_obj_invalidate - invalidate frontbuffer object
9162 * @obj: GEM object to invalidate
9163 * @ring: set for asynchronous rendering
9164 *
9165 * This function gets called every time rendering on the given object starts and
9166 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
9167 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
9168 * until the rendering completes or a flip on this frontbuffer plane is
9169 * scheduled.
9170 */
9171void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
9172 struct intel_engine_cs *ring)
9173{
9174 struct drm_device *dev = obj->base.dev;
9175 struct drm_i915_private *dev_priv = dev->dev_private;
9176
9177 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9178
9179 if (!obj->frontbuffer_bits)
9180 return;
9181
9182 if (ring) {
9183 mutex_lock(&dev_priv->fb_tracking.lock);
9184 dev_priv->fb_tracking.busy_bits
9185 |= obj->frontbuffer_bits;
9186 dev_priv->fb_tracking.flip_bits
9187 &= ~obj->frontbuffer_bits;
9188 mutex_unlock(&dev_priv->fb_tracking.lock);
9189 }
9190
9191 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9192
Daniel Vetter9ca15302014-07-11 10:30:16 -07009193 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009194}
9195
9196/**
9197 * intel_frontbuffer_flush - flush frontbuffer
9198 * @dev: DRM device
9199 * @frontbuffer_bits: frontbuffer plane tracking bits
9200 *
9201 * This function gets called every time rendering on the given planes has
9202 * completed and frontbuffer caching can be started again. Flushes will get
9203 * delayed if they're blocked by some oustanding asynchronous rendering.
9204 *
9205 * Can be called without any locks held.
9206 */
9207void intel_frontbuffer_flush(struct drm_device *dev,
9208 unsigned frontbuffer_bits)
9209{
9210 struct drm_i915_private *dev_priv = dev->dev_private;
9211
9212 /* Delay flushing when rings are still busy.*/
9213 mutex_lock(&dev_priv->fb_tracking.lock);
9214 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9215 mutex_unlock(&dev_priv->fb_tracking.lock);
9216
9217 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9218
Daniel Vetter9ca15302014-07-11 10:30:16 -07009219 intel_edp_psr_flush(dev, frontbuffer_bits);
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009220
Ville Syrjäläc317adc2014-09-03 14:09:50 +03009221 /*
9222 * FIXME: Unconditional fbc flushing here is a rather gross hack and
9223 * needs to be reworked into a proper frontbuffer tracking scheme like
9224 * psr employs.
9225 */
9226 if (IS_BROADWELL(dev))
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009227 gen8_fbc_sw_flush(dev, FBC_REND_CACHE_CLEAN);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009228}
9229
9230/**
9231 * intel_fb_obj_flush - flush frontbuffer object
9232 * @obj: GEM object to flush
9233 * @retire: set when retiring asynchronous rendering
9234 *
9235 * This function gets called every time rendering on the given object has
9236 * completed and frontbuffer caching can be started again. If @retire is true
9237 * then any delayed flushes will be unblocked.
9238 */
9239void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9240 bool retire)
9241{
9242 struct drm_device *dev = obj->base.dev;
9243 struct drm_i915_private *dev_priv = dev->dev_private;
9244 unsigned frontbuffer_bits;
9245
9246 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9247
9248 if (!obj->frontbuffer_bits)
9249 return;
9250
9251 frontbuffer_bits = obj->frontbuffer_bits;
9252
9253 if (retire) {
9254 mutex_lock(&dev_priv->fb_tracking.lock);
9255 /* Filter out new bits since rendering started. */
9256 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9257
9258 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9259 mutex_unlock(&dev_priv->fb_tracking.lock);
9260 }
9261
9262 intel_frontbuffer_flush(dev, frontbuffer_bits);
9263}
9264
9265/**
9266 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9267 * @dev: DRM device
9268 * @frontbuffer_bits: frontbuffer plane tracking bits
9269 *
9270 * This function gets called after scheduling a flip on @obj. The actual
9271 * frontbuffer flushing will be delayed until completion is signalled with
9272 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9273 * flush will be cancelled.
9274 *
9275 * Can be called without any locks held.
9276 */
9277void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9278 unsigned frontbuffer_bits)
9279{
9280 struct drm_i915_private *dev_priv = dev->dev_private;
9281
9282 mutex_lock(&dev_priv->fb_tracking.lock);
9283 dev_priv->fb_tracking.flip_bits
9284 |= frontbuffer_bits;
9285 mutex_unlock(&dev_priv->fb_tracking.lock);
9286}
9287
9288/**
9289 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9290 * @dev: DRM device
9291 * @frontbuffer_bits: frontbuffer plane tracking bits
9292 *
9293 * This function gets called after the flip has been latched and will complete
9294 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9295 *
9296 * Can be called without any locks held.
9297 */
9298void intel_frontbuffer_flip_complete(struct drm_device *dev,
9299 unsigned frontbuffer_bits)
9300{
9301 struct drm_i915_private *dev_priv = dev->dev_private;
9302
9303 mutex_lock(&dev_priv->fb_tracking.lock);
9304 /* Mask any cancelled flips. */
9305 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9306 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9307 mutex_unlock(&dev_priv->fb_tracking.lock);
9308
9309 intel_frontbuffer_flush(dev, frontbuffer_bits);
9310}
9311
Jesse Barnes79e53942008-11-07 14:24:08 -08009312static void intel_crtc_destroy(struct drm_crtc *crtc)
9313{
9314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009315 struct drm_device *dev = crtc->dev;
9316 struct intel_unpin_work *work;
9317 unsigned long flags;
9318
9319 spin_lock_irqsave(&dev->event_lock, flags);
9320 work = intel_crtc->unpin_work;
9321 intel_crtc->unpin_work = NULL;
9322 spin_unlock_irqrestore(&dev->event_lock, flags);
9323
9324 if (work) {
9325 cancel_work_sync(&work->work);
9326 kfree(work);
9327 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009328
9329 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009330
Jesse Barnes79e53942008-11-07 14:24:08 -08009331 kfree(intel_crtc);
9332}
9333
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009334static void intel_unpin_work_fn(struct work_struct *__work)
9335{
9336 struct intel_unpin_work *work =
9337 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009338 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009339 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009340
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009341 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009342 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009343 drm_gem_object_unreference(&work->pending_flip_obj->base);
9344 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009345
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009346 intel_update_fbc(dev);
9347 mutex_unlock(&dev->struct_mutex);
9348
Daniel Vetterf99d7062014-06-19 16:01:59 +02009349 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9350
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009351 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9352 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9353
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009354 kfree(work);
9355}
9356
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009357static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009358 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009359{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9361 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009362 unsigned long flags;
9363
9364 /* Ignore early vblank irqs */
9365 if (intel_crtc == NULL)
9366 return;
9367
9368 spin_lock_irqsave(&dev->event_lock, flags);
9369 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009370
9371 /* Ensure we don't miss a work->pending update ... */
9372 smp_rmb();
9373
9374 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009375 spin_unlock_irqrestore(&dev->event_lock, flags);
9376 return;
9377 }
9378
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009379 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009380
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009381 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009382}
9383
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009384void intel_finish_page_flip(struct drm_device *dev, int pipe)
9385{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009387 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9388
Mario Kleiner49b14a52010-12-09 07:00:07 +01009389 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009390}
9391
9392void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9393{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009394 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009395 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9396
Mario Kleiner49b14a52010-12-09 07:00:07 +01009397 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009398}
9399
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009400/* Is 'a' after or equal to 'b'? */
9401static bool g4x_flip_count_after_eq(u32 a, u32 b)
9402{
9403 return !((a - b) & 0x80000000);
9404}
9405
9406static bool page_flip_finished(struct intel_crtc *crtc)
9407{
9408 struct drm_device *dev = crtc->base.dev;
9409 struct drm_i915_private *dev_priv = dev->dev_private;
9410
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009411 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9412 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9413 return true;
9414
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009415 /*
9416 * The relevant registers doen't exist on pre-ctg.
9417 * As the flip done interrupt doesn't trigger for mmio
9418 * flips on gmch platforms, a flip count check isn't
9419 * really needed there. But since ctg has the registers,
9420 * include it in the check anyway.
9421 */
9422 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9423 return true;
9424
9425 /*
9426 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9427 * used the same base address. In that case the mmio flip might
9428 * have completed, but the CS hasn't even executed the flip yet.
9429 *
9430 * A flip count check isn't enough as the CS might have updated
9431 * the base address just after start of vblank, but before we
9432 * managed to process the interrupt. This means we'd complete the
9433 * CS flip too soon.
9434 *
9435 * Combining both checks should get us a good enough result. It may
9436 * still happen that the CS flip has been executed, but has not
9437 * yet actually completed. But in case the base address is the same
9438 * anyway, we don't really care.
9439 */
9440 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9441 crtc->unpin_work->gtt_offset &&
9442 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9443 crtc->unpin_work->flip_count);
9444}
9445
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009446void intel_prepare_page_flip(struct drm_device *dev, int plane)
9447{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009448 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009449 struct intel_crtc *intel_crtc =
9450 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9451 unsigned long flags;
9452
Chris Wilsone7d841c2012-12-03 11:36:30 +00009453 /* NB: An MMIO update of the plane base pointer will also
9454 * generate a page-flip completion irq, i.e. every modeset
9455 * is also accompanied by a spurious intel_prepare_page_flip().
9456 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009457 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009458 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009459 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009460 spin_unlock_irqrestore(&dev->event_lock, flags);
9461}
9462
Robin Schroereba905b2014-05-18 02:24:50 +02009463static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009464{
9465 /* Ensure that the work item is consistent when activating it ... */
9466 smp_wmb();
9467 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9468 /* and that it is marked active as soon as the irq could fire. */
9469 smp_wmb();
9470}
9471
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009472static int intel_gen2_queue_flip(struct drm_device *dev,
9473 struct drm_crtc *crtc,
9474 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009475 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009476 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009477 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009478{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009480 u32 flip_mask;
9481 int ret;
9482
Daniel Vetter6d90c952012-04-26 23:28:05 +02009483 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009484 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009485 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009486
9487 /* Can't queue multiple flips, so wait for the previous
9488 * one to finish before executing the next.
9489 */
9490 if (intel_crtc->plane)
9491 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9492 else
9493 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009494 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9495 intel_ring_emit(ring, MI_NOOP);
9496 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9497 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9498 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009499 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009500 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009501
9502 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009503 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009504 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009505}
9506
9507static int intel_gen3_queue_flip(struct drm_device *dev,
9508 struct drm_crtc *crtc,
9509 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009510 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009511 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009512 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009513{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009515 u32 flip_mask;
9516 int ret;
9517
Daniel Vetter6d90c952012-04-26 23:28:05 +02009518 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009519 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009520 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009521
9522 if (intel_crtc->plane)
9523 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9524 else
9525 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009526 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9527 intel_ring_emit(ring, MI_NOOP);
9528 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9529 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9530 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009531 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009532 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009533
Chris Wilsone7d841c2012-12-03 11:36:30 +00009534 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009535 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009536 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009537}
9538
9539static int intel_gen4_queue_flip(struct drm_device *dev,
9540 struct drm_crtc *crtc,
9541 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009542 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009543 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009544 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009545{
9546 struct drm_i915_private *dev_priv = dev->dev_private;
9547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9548 uint32_t pf, pipesrc;
9549 int ret;
9550
Daniel Vetter6d90c952012-04-26 23:28:05 +02009551 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009552 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009553 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009554
9555 /* i965+ uses the linear or tiled offsets from the
9556 * Display Registers (which do not change across a page-flip)
9557 * so we need only reprogram the base address.
9558 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009559 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9560 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9561 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009562 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009563 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009564
9565 /* XXX Enabling the panel-fitter across page-flip is so far
9566 * untested on non-native modes, so ignore it for now.
9567 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9568 */
9569 pf = 0;
9570 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009571 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009572
9573 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009574 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009575 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009576}
9577
9578static int intel_gen6_queue_flip(struct drm_device *dev,
9579 struct drm_crtc *crtc,
9580 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009581 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009582 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009583 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009584{
9585 struct drm_i915_private *dev_priv = dev->dev_private;
9586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9587 uint32_t pf, pipesrc;
9588 int ret;
9589
Daniel Vetter6d90c952012-04-26 23:28:05 +02009590 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009591 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009592 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009593
Daniel Vetter6d90c952012-04-26 23:28:05 +02009594 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9595 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9596 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009597 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009598
Chris Wilson99d9acd2012-04-17 20:37:00 +01009599 /* Contrary to the suggestions in the documentation,
9600 * "Enable Panel Fitter" does not seem to be required when page
9601 * flipping with a non-native mode, and worse causes a normal
9602 * modeset to fail.
9603 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9604 */
9605 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009606 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009607 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009608
9609 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009610 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009611 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009612}
9613
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009614static int intel_gen7_queue_flip(struct drm_device *dev,
9615 struct drm_crtc *crtc,
9616 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009617 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009618 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009619 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009620{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009622 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009623 int len, ret;
9624
Robin Schroereba905b2014-05-18 02:24:50 +02009625 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009626 case PLANE_A:
9627 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9628 break;
9629 case PLANE_B:
9630 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9631 break;
9632 case PLANE_C:
9633 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9634 break;
9635 default:
9636 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009637 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009638 }
9639
Chris Wilsonffe74d72013-08-26 20:58:12 +01009640 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009641 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009642 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009643 /*
9644 * On Gen 8, SRM is now taking an extra dword to accommodate
9645 * 48bits addresses, and we need a NOOP for the batch size to
9646 * stay even.
9647 */
9648 if (IS_GEN8(dev))
9649 len += 2;
9650 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009651
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009652 /*
9653 * BSpec MI_DISPLAY_FLIP for IVB:
9654 * "The full packet must be contained within the same cache line."
9655 *
9656 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9657 * cacheline, if we ever start emitting more commands before
9658 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9659 * then do the cacheline alignment, and finally emit the
9660 * MI_DISPLAY_FLIP.
9661 */
9662 ret = intel_ring_cacheline_align(ring);
9663 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009664 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009665
Chris Wilsonffe74d72013-08-26 20:58:12 +01009666 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009667 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009668 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009669
Chris Wilsonffe74d72013-08-26 20:58:12 +01009670 /* Unmask the flip-done completion message. Note that the bspec says that
9671 * we should do this for both the BCS and RCS, and that we must not unmask
9672 * more than one flip event at any time (or ensure that one flip message
9673 * can be sent by waiting for flip-done prior to queueing new flips).
9674 * Experimentation says that BCS works despite DERRMR masking all
9675 * flip-done completion events and that unmasking all planes at once
9676 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9677 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9678 */
9679 if (ring->id == RCS) {
9680 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9681 intel_ring_emit(ring, DERRMR);
9682 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9683 DERRMR_PIPEB_PRI_FLIP_DONE |
9684 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009685 if (IS_GEN8(dev))
9686 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9687 MI_SRM_LRM_GLOBAL_GTT);
9688 else
9689 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9690 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009691 intel_ring_emit(ring, DERRMR);
9692 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009693 if (IS_GEN8(dev)) {
9694 intel_ring_emit(ring, 0);
9695 intel_ring_emit(ring, MI_NOOP);
9696 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009697 }
9698
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009699 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009700 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009701 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009702 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009703
9704 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009705 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009706 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009707}
9708
Sourab Gupta84c33a62014-06-02 16:47:17 +05309709static bool use_mmio_flip(struct intel_engine_cs *ring,
9710 struct drm_i915_gem_object *obj)
9711{
9712 /*
9713 * This is not being used for older platforms, because
9714 * non-availability of flip done interrupt forces us to use
9715 * CS flips. Older platforms derive flip done using some clever
9716 * tricks involving the flip_pending status bits and vblank irqs.
9717 * So using MMIO flips there would disrupt this mechanism.
9718 */
9719
Chris Wilson8e09bf82014-07-08 10:40:30 +01009720 if (ring == NULL)
9721 return true;
9722
Sourab Gupta84c33a62014-06-02 16:47:17 +05309723 if (INTEL_INFO(ring->dev)->gen < 5)
9724 return false;
9725
9726 if (i915.use_mmio_flip < 0)
9727 return false;
9728 else if (i915.use_mmio_flip > 0)
9729 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009730 else if (i915.enable_execlists)
9731 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309732 else
9733 return ring != obj->ring;
9734}
9735
9736static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9737{
9738 struct drm_device *dev = intel_crtc->base.dev;
9739 struct drm_i915_private *dev_priv = dev->dev_private;
9740 struct intel_framebuffer *intel_fb =
9741 to_intel_framebuffer(intel_crtc->base.primary->fb);
9742 struct drm_i915_gem_object *obj = intel_fb->obj;
9743 u32 dspcntr;
9744 u32 reg;
9745
9746 intel_mark_page_flip_active(intel_crtc);
9747
9748 reg = DSPCNTR(intel_crtc->plane);
9749 dspcntr = I915_READ(reg);
9750
9751 if (INTEL_INFO(dev)->gen >= 4) {
9752 if (obj->tiling_mode != I915_TILING_NONE)
9753 dspcntr |= DISPPLANE_TILED;
9754 else
9755 dspcntr &= ~DISPPLANE_TILED;
9756 }
9757 I915_WRITE(reg, dspcntr);
9758
9759 I915_WRITE(DSPSURF(intel_crtc->plane),
9760 intel_crtc->unpin_work->gtt_offset);
9761 POSTING_READ(DSPSURF(intel_crtc->plane));
9762}
9763
9764static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9765{
9766 struct intel_engine_cs *ring;
9767 int ret;
9768
9769 lockdep_assert_held(&obj->base.dev->struct_mutex);
9770
9771 if (!obj->last_write_seqno)
9772 return 0;
9773
9774 ring = obj->ring;
9775
9776 if (i915_seqno_passed(ring->get_seqno(ring, true),
9777 obj->last_write_seqno))
9778 return 0;
9779
9780 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9781 if (ret)
9782 return ret;
9783
9784 if (WARN_ON(!ring->irq_get(ring)))
9785 return 0;
9786
9787 return 1;
9788}
9789
9790void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9791{
9792 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9793 struct intel_crtc *intel_crtc;
9794 unsigned long irq_flags;
9795 u32 seqno;
9796
9797 seqno = ring->get_seqno(ring, false);
9798
9799 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9800 for_each_intel_crtc(ring->dev, intel_crtc) {
9801 struct intel_mmio_flip *mmio_flip;
9802
9803 mmio_flip = &intel_crtc->mmio_flip;
9804 if (mmio_flip->seqno == 0)
9805 continue;
9806
9807 if (ring->id != mmio_flip->ring_id)
9808 continue;
9809
9810 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9811 intel_do_mmio_flip(intel_crtc);
9812 mmio_flip->seqno = 0;
9813 ring->irq_put(ring);
9814 }
9815 }
9816 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9817}
9818
9819static int intel_queue_mmio_flip(struct drm_device *dev,
9820 struct drm_crtc *crtc,
9821 struct drm_framebuffer *fb,
9822 struct drm_i915_gem_object *obj,
9823 struct intel_engine_cs *ring,
9824 uint32_t flags)
9825{
9826 struct drm_i915_private *dev_priv = dev->dev_private;
9827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9828 unsigned long irq_flags;
9829 int ret;
9830
9831 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9832 return -EBUSY;
9833
9834 ret = intel_postpone_flip(obj);
9835 if (ret < 0)
9836 return ret;
9837 if (ret == 0) {
9838 intel_do_mmio_flip(intel_crtc);
9839 return 0;
9840 }
9841
9842 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9843 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9844 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9845 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9846
9847 /*
9848 * Double check to catch cases where irq fired before
9849 * mmio flip data was ready
9850 */
9851 intel_notify_mmio_flip(obj->ring);
9852 return 0;
9853}
9854
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009855static int intel_default_queue_flip(struct drm_device *dev,
9856 struct drm_crtc *crtc,
9857 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009858 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009859 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009860 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009861{
9862 return -ENODEV;
9863}
9864
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009865static bool __intel_pageflip_stall_check(struct drm_device *dev,
9866 struct drm_crtc *crtc)
9867{
9868 struct drm_i915_private *dev_priv = dev->dev_private;
9869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9870 struct intel_unpin_work *work = intel_crtc->unpin_work;
9871 u32 addr;
9872
9873 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9874 return true;
9875
9876 if (!work->enable_stall_check)
9877 return false;
9878
9879 if (work->flip_ready_vblank == 0) {
9880 if (work->flip_queued_ring &&
9881 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9882 work->flip_queued_seqno))
9883 return false;
9884
9885 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9886 }
9887
9888 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9889 return false;
9890
9891 /* Potential stall - if we see that the flip has happened,
9892 * assume a missed interrupt. */
9893 if (INTEL_INFO(dev)->gen >= 4)
9894 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9895 else
9896 addr = I915_READ(DSPADDR(intel_crtc->plane));
9897
9898 /* There is a potential issue here with a false positive after a flip
9899 * to the same address. We could address this by checking for a
9900 * non-incrementing frame counter.
9901 */
9902 return addr == work->gtt_offset;
9903}
9904
9905void intel_check_page_flip(struct drm_device *dev, int pipe)
9906{
9907 struct drm_i915_private *dev_priv = dev->dev_private;
9908 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9910 unsigned long flags;
9911
9912 if (crtc == NULL)
9913 return;
9914
9915 spin_lock_irqsave(&dev->event_lock, flags);
9916 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9917 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9918 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9919 page_flip_completed(intel_crtc);
9920 }
9921 spin_unlock_irqrestore(&dev->event_lock, flags);
9922}
9923
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009924static int intel_crtc_page_flip(struct drm_crtc *crtc,
9925 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009926 struct drm_pending_vblank_event *event,
9927 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009928{
9929 struct drm_device *dev = crtc->dev;
9930 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009931 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009932 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009934 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009935 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009936 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009937 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009938 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009939
Matt Roper2ff8fde2014-07-08 07:50:07 -07009940 /*
9941 * drm_mode_page_flip_ioctl() should already catch this, but double
9942 * check to be safe. In the future we may enable pageflipping from
9943 * a disabled primary plane.
9944 */
9945 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9946 return -EBUSY;
9947
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009948 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009949 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009950 return -EINVAL;
9951
9952 /*
9953 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9954 * Note that pitch changes could also affect these register.
9955 */
9956 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009957 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9958 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009959 return -EINVAL;
9960
Chris Wilsonf900db42014-02-20 09:26:13 +00009961 if (i915_terminally_wedged(&dev_priv->gpu_error))
9962 goto out_hang;
9963
Daniel Vetterb14c5672013-09-19 12:18:32 +02009964 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009965 if (work == NULL)
9966 return -ENOMEM;
9967
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009968 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009969 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009970 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009971 INIT_WORK(&work->work, intel_unpin_work_fn);
9972
Daniel Vetter87b6b102014-05-15 15:33:46 +02009973 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009974 if (ret)
9975 goto free_work;
9976
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009977 /* We borrow the event spin lock for protecting unpin_work */
9978 spin_lock_irqsave(&dev->event_lock, flags);
9979 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009980 /* Before declaring the flip queue wedged, check if
9981 * the hardware completed the operation behind our backs.
9982 */
9983 if (__intel_pageflip_stall_check(dev, crtc)) {
9984 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9985 page_flip_completed(intel_crtc);
9986 } else {
9987 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
9988 spin_unlock_irqrestore(&dev->event_lock, flags);
Chris Wilson468f0b42010-05-27 13:18:13 +01009989
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009990 drm_crtc_vblank_put(crtc);
9991 kfree(work);
9992 return -EBUSY;
9993 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009994 }
9995 intel_crtc->unpin_work = work;
9996 spin_unlock_irqrestore(&dev->event_lock, flags);
9997
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009998 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9999 flush_workqueue(dev_priv->wq);
10000
Chris Wilson79158102012-05-23 11:13:58 +010010001 ret = i915_mutex_lock_interruptible(dev);
10002 if (ret)
10003 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010004
Jesse Barnes75dfca82010-02-10 15:09:44 -080010005 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +000010006 drm_gem_object_reference(&work->old_fb_obj->base);
10007 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010008
Matt Roperf4510a22014-04-01 15:22:40 -070010009 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +010010010
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010011 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010012
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010013 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010014 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010015
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010016 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010017 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010018
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010019 if (IS_VALLEYVIEW(dev)) {
10020 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +010010021 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
10022 /* vlv: DISPLAY_FLIP fails to change tiling */
10023 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010024 } else if (IS_IVYBRIDGE(dev)) {
10025 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010026 } else if (INTEL_INFO(dev)->gen >= 7) {
10027 ring = obj->ring;
10028 if (ring == NULL || ring->id != RCS)
10029 ring = &dev_priv->ring[BCS];
10030 } else {
10031 ring = &dev_priv->ring[RCS];
10032 }
10033
10034 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010035 if (ret)
10036 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010037
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010038 work->gtt_offset =
10039 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10040
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010041 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010042 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10043 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010044 if (ret)
10045 goto cleanup_unpin;
10046
10047 work->flip_queued_seqno = obj->last_write_seqno;
10048 work->flip_queued_ring = obj->ring;
10049 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010050 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010051 page_flip_flags);
10052 if (ret)
10053 goto cleanup_unpin;
10054
10055 work->flip_queued_seqno = intel_ring_get_seqno(ring);
10056 work->flip_queued_ring = ring;
10057 }
10058
10059 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
10060 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010061
Daniel Vettera071fa02014-06-18 23:28:09 +020010062 i915_gem_track_fb(work->old_fb_obj, obj,
10063 INTEL_FRONTBUFFER_PRIMARY(pipe));
10064
Chris Wilson7782de32011-07-08 12:22:41 +010010065 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010066 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010067 mutex_unlock(&dev->struct_mutex);
10068
Jesse Barnese5510fa2010-07-01 16:48:37 -070010069 trace_i915_flip_request(intel_crtc->plane, obj);
10070
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010071 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010072
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010073cleanup_unpin:
10074 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010075cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010076 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -070010077 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +000010078 drm_gem_object_unreference(&work->old_fb_obj->base);
10079 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +010010080 mutex_unlock(&dev->struct_mutex);
10081
Chris Wilson79158102012-05-23 11:13:58 +010010082cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +010010083 spin_lock_irqsave(&dev->event_lock, flags);
10084 intel_crtc->unpin_work = NULL;
10085 spin_unlock_irqrestore(&dev->event_lock, flags);
10086
Daniel Vetter87b6b102014-05-15 15:33:46 +020010087 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010088free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010089 kfree(work);
10090
Chris Wilsonf900db42014-02-20 09:26:13 +000010091 if (ret == -EIO) {
10092out_hang:
10093 intel_crtc_wait_for_pending_flips(crtc);
10094 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010095 if (ret == 0 && event) {
10096 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vettera071fa02014-06-18 23:28:09 +020010097 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010098 spin_unlock_irqrestore(&dev->event_lock, flags);
10099 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010100 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010101 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010102}
10103
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010104static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010105 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10106 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010107};
10108
Daniel Vetter9a935852012-07-05 22:34:27 +020010109/**
10110 * intel_modeset_update_staged_output_state
10111 *
10112 * Updates the staged output configuration state, e.g. after we've read out the
10113 * current hw state.
10114 */
10115static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10116{
Ville Syrjälä76688512014-01-10 11:28:06 +020010117 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010118 struct intel_encoder *encoder;
10119 struct intel_connector *connector;
10120
10121 list_for_each_entry(connector, &dev->mode_config.connector_list,
10122 base.head) {
10123 connector->new_encoder =
10124 to_intel_encoder(connector->base.encoder);
10125 }
10126
Damien Lespiaub2784e12014-08-05 11:29:37 +010010127 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010128 encoder->new_crtc =
10129 to_intel_crtc(encoder->base.crtc);
10130 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010131
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010132 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010133 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010134
10135 if (crtc->new_enabled)
10136 crtc->new_config = &crtc->config;
10137 else
10138 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010139 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010140}
10141
10142/**
10143 * intel_modeset_commit_output_state
10144 *
10145 * This function copies the stage display pipe configuration to the real one.
10146 */
10147static void intel_modeset_commit_output_state(struct drm_device *dev)
10148{
Ville Syrjälä76688512014-01-10 11:28:06 +020010149 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010150 struct intel_encoder *encoder;
10151 struct intel_connector *connector;
10152
10153 list_for_each_entry(connector, &dev->mode_config.connector_list,
10154 base.head) {
10155 connector->base.encoder = &connector->new_encoder->base;
10156 }
10157
Damien Lespiaub2784e12014-08-05 11:29:37 +010010158 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010159 encoder->base.crtc = &encoder->new_crtc->base;
10160 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010161
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010162 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010163 crtc->base.enabled = crtc->new_enabled;
10164 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010165}
10166
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010167static void
Robin Schroereba905b2014-05-18 02:24:50 +020010168connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010169 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010170{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010171 int bpp = pipe_config->pipe_bpp;
10172
10173 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10174 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010175 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010176
10177 /* Don't use an invalid EDID bpc value */
10178 if (connector->base.display_info.bpc &&
10179 connector->base.display_info.bpc * 3 < bpp) {
10180 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10181 bpp, connector->base.display_info.bpc*3);
10182 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10183 }
10184
10185 /* Clamp bpp to 8 on screens without EDID 1.4 */
10186 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10187 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10188 bpp);
10189 pipe_config->pipe_bpp = 24;
10190 }
10191}
10192
10193static int
10194compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10195 struct drm_framebuffer *fb,
10196 struct intel_crtc_config *pipe_config)
10197{
10198 struct drm_device *dev = crtc->base.dev;
10199 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010200 int bpp;
10201
Daniel Vetterd42264b2013-03-28 16:38:08 +010010202 switch (fb->pixel_format) {
10203 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010204 bpp = 8*3; /* since we go through a colormap */
10205 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010206 case DRM_FORMAT_XRGB1555:
10207 case DRM_FORMAT_ARGB1555:
10208 /* checked in intel_framebuffer_init already */
10209 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10210 return -EINVAL;
10211 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010212 bpp = 6*3; /* min is 18bpp */
10213 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010214 case DRM_FORMAT_XBGR8888:
10215 case DRM_FORMAT_ABGR8888:
10216 /* checked in intel_framebuffer_init already */
10217 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10218 return -EINVAL;
10219 case DRM_FORMAT_XRGB8888:
10220 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010221 bpp = 8*3;
10222 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010223 case DRM_FORMAT_XRGB2101010:
10224 case DRM_FORMAT_ARGB2101010:
10225 case DRM_FORMAT_XBGR2101010:
10226 case DRM_FORMAT_ABGR2101010:
10227 /* checked in intel_framebuffer_init already */
10228 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010229 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010230 bpp = 10*3;
10231 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010232 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010233 default:
10234 DRM_DEBUG_KMS("unsupported depth\n");
10235 return -EINVAL;
10236 }
10237
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010238 pipe_config->pipe_bpp = bpp;
10239
10240 /* Clamp display bpp to EDID value */
10241 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010242 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010243 if (!connector->new_encoder ||
10244 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010245 continue;
10246
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010247 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010248 }
10249
10250 return bpp;
10251}
10252
Daniel Vetter644db712013-09-19 14:53:58 +020010253static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10254{
10255 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10256 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010257 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010258 mode->crtc_hdisplay, mode->crtc_hsync_start,
10259 mode->crtc_hsync_end, mode->crtc_htotal,
10260 mode->crtc_vdisplay, mode->crtc_vsync_start,
10261 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10262}
10263
Daniel Vetterc0b03412013-05-28 12:05:54 +020010264static void intel_dump_pipe_config(struct intel_crtc *crtc,
10265 struct intel_crtc_config *pipe_config,
10266 const char *context)
10267{
10268 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10269 context, pipe_name(crtc->pipe));
10270
10271 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10272 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10273 pipe_config->pipe_bpp, pipe_config->dither);
10274 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10275 pipe_config->has_pch_encoder,
10276 pipe_config->fdi_lanes,
10277 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10278 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10279 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010280 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10281 pipe_config->has_dp_encoder,
10282 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10283 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10284 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010285
10286 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10287 pipe_config->has_dp_encoder,
10288 pipe_config->dp_m2_n2.gmch_m,
10289 pipe_config->dp_m2_n2.gmch_n,
10290 pipe_config->dp_m2_n2.link_m,
10291 pipe_config->dp_m2_n2.link_n,
10292 pipe_config->dp_m2_n2.tu);
10293
Daniel Vetterc0b03412013-05-28 12:05:54 +020010294 DRM_DEBUG_KMS("requested mode:\n");
10295 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10296 DRM_DEBUG_KMS("adjusted mode:\n");
10297 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010298 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010299 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010300 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10301 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010302 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10303 pipe_config->gmch_pfit.control,
10304 pipe_config->gmch_pfit.pgm_ratios,
10305 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010306 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010307 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010308 pipe_config->pch_pfit.size,
10309 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010310 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010311 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010312}
10313
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010314static bool encoders_cloneable(const struct intel_encoder *a,
10315 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010316{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010317 /* masks could be asymmetric, so check both ways */
10318 return a == b || (a->cloneable & (1 << b->type) &&
10319 b->cloneable & (1 << a->type));
10320}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010321
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010322static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10323 struct intel_encoder *encoder)
10324{
10325 struct drm_device *dev = crtc->base.dev;
10326 struct intel_encoder *source_encoder;
10327
Damien Lespiaub2784e12014-08-05 11:29:37 +010010328 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010329 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010330 continue;
10331
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010332 if (!encoders_cloneable(encoder, source_encoder))
10333 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010334 }
10335
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010336 return true;
10337}
10338
10339static bool check_encoder_cloning(struct intel_crtc *crtc)
10340{
10341 struct drm_device *dev = crtc->base.dev;
10342 struct intel_encoder *encoder;
10343
Damien Lespiaub2784e12014-08-05 11:29:37 +010010344 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010345 if (encoder->new_crtc != crtc)
10346 continue;
10347
10348 if (!check_single_encoder_cloning(crtc, encoder))
10349 return false;
10350 }
10351
10352 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010353}
10354
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010355static struct intel_crtc_config *
10356intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010357 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010358 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010359{
10360 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010361 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010362 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010363 int plane_bpp, ret = -EINVAL;
10364 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010365
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010366 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010367 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10368 return ERR_PTR(-EINVAL);
10369 }
10370
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010371 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10372 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010373 return ERR_PTR(-ENOMEM);
10374
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010375 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10376 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010377
Daniel Vettere143a212013-07-04 12:01:15 +020010378 pipe_config->cpu_transcoder =
10379 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010380 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010381
Imre Deak2960bc92013-07-30 13:36:32 +030010382 /*
10383 * Sanitize sync polarity flags based on requested ones. If neither
10384 * positive or negative polarity is requested, treat this as meaning
10385 * negative polarity.
10386 */
10387 if (!(pipe_config->adjusted_mode.flags &
10388 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10389 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10390
10391 if (!(pipe_config->adjusted_mode.flags &
10392 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10393 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10394
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010395 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10396 * plane pixel format and any sink constraints into account. Returns the
10397 * source plane bpp so that dithering can be selected on mismatches
10398 * after encoders and crtc also have had their say. */
10399 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10400 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010401 if (plane_bpp < 0)
10402 goto fail;
10403
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010404 /*
10405 * Determine the real pipe dimensions. Note that stereo modes can
10406 * increase the actual pipe size due to the frame doubling and
10407 * insertion of additional space for blanks between the frame. This
10408 * is stored in the crtc timings. We use the requested mode to do this
10409 * computation to clearly distinguish it from the adjusted mode, which
10410 * can be changed by the connectors in the below retry loop.
10411 */
10412 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10413 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10414 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10415
Daniel Vettere29c22c2013-02-21 00:00:16 +010010416encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010417 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010418 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010419 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010420
Daniel Vetter135c81b2013-07-21 21:37:09 +020010421 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010422 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010423
Daniel Vetter7758a112012-07-08 19:40:39 +020010424 /* Pass our mode to the connectors and the CRTC to give them a chance to
10425 * adjust it according to limitations or connector properties, and also
10426 * a chance to reject the mode entirely.
10427 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010428 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010429
10430 if (&encoder->new_crtc->base != crtc)
10431 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010432
Daniel Vetterefea6e82013-07-21 21:36:59 +020010433 if (!(encoder->compute_config(encoder, pipe_config))) {
10434 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010435 goto fail;
10436 }
10437 }
10438
Daniel Vetterff9a6752013-06-01 17:16:21 +020010439 /* Set default port clock if not overwritten by the encoder. Needs to be
10440 * done afterwards in case the encoder adjusts the mode. */
10441 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010442 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10443 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010444
Daniel Vettera43f6e02013-06-07 23:10:32 +020010445 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010446 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010447 DRM_DEBUG_KMS("CRTC fixup failed\n");
10448 goto fail;
10449 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010450
10451 if (ret == RETRY) {
10452 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10453 ret = -EINVAL;
10454 goto fail;
10455 }
10456
10457 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10458 retry = false;
10459 goto encoder_retry;
10460 }
10461
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010462 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10463 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10464 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10465
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010466 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010467fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010468 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010469 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010470}
10471
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010472/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10473 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10474static void
10475intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10476 unsigned *prepare_pipes, unsigned *disable_pipes)
10477{
10478 struct intel_crtc *intel_crtc;
10479 struct drm_device *dev = crtc->dev;
10480 struct intel_encoder *encoder;
10481 struct intel_connector *connector;
10482 struct drm_crtc *tmp_crtc;
10483
10484 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10485
10486 /* Check which crtcs have changed outputs connected to them, these need
10487 * to be part of the prepare_pipes mask. We don't (yet) support global
10488 * modeset across multiple crtcs, so modeset_pipes will only have one
10489 * bit set at most. */
10490 list_for_each_entry(connector, &dev->mode_config.connector_list,
10491 base.head) {
10492 if (connector->base.encoder == &connector->new_encoder->base)
10493 continue;
10494
10495 if (connector->base.encoder) {
10496 tmp_crtc = connector->base.encoder->crtc;
10497
10498 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10499 }
10500
10501 if (connector->new_encoder)
10502 *prepare_pipes |=
10503 1 << connector->new_encoder->new_crtc->pipe;
10504 }
10505
Damien Lespiaub2784e12014-08-05 11:29:37 +010010506 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010507 if (encoder->base.crtc == &encoder->new_crtc->base)
10508 continue;
10509
10510 if (encoder->base.crtc) {
10511 tmp_crtc = encoder->base.crtc;
10512
10513 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10514 }
10515
10516 if (encoder->new_crtc)
10517 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10518 }
10519
Ville Syrjälä76688512014-01-10 11:28:06 +020010520 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010521 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010522 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010523 continue;
10524
Ville Syrjälä76688512014-01-10 11:28:06 +020010525 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010526 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010527 else
10528 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010529 }
10530
10531
10532 /* set_mode is also used to update properties on life display pipes. */
10533 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010534 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010535 *prepare_pipes |= 1 << intel_crtc->pipe;
10536
Daniel Vetterb6c51642013-04-12 18:48:43 +020010537 /*
10538 * For simplicity do a full modeset on any pipe where the output routing
10539 * changed. We could be more clever, but that would require us to be
10540 * more careful with calling the relevant encoder->mode_set functions.
10541 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010542 if (*prepare_pipes)
10543 *modeset_pipes = *prepare_pipes;
10544
10545 /* ... and mask these out. */
10546 *modeset_pipes &= ~(*disable_pipes);
10547 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010548
10549 /*
10550 * HACK: We don't (yet) fully support global modesets. intel_set_config
10551 * obies this rule, but the modeset restore mode of
10552 * intel_modeset_setup_hw_state does not.
10553 */
10554 *modeset_pipes &= 1 << intel_crtc->pipe;
10555 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010556
10557 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10558 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010559}
10560
Daniel Vetterea9d7582012-07-10 10:42:52 +020010561static bool intel_crtc_in_use(struct drm_crtc *crtc)
10562{
10563 struct drm_encoder *encoder;
10564 struct drm_device *dev = crtc->dev;
10565
10566 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10567 if (encoder->crtc == crtc)
10568 return true;
10569
10570 return false;
10571}
10572
10573static void
10574intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10575{
10576 struct intel_encoder *intel_encoder;
10577 struct intel_crtc *intel_crtc;
10578 struct drm_connector *connector;
10579
Damien Lespiaub2784e12014-08-05 11:29:37 +010010580 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010581 if (!intel_encoder->base.crtc)
10582 continue;
10583
10584 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10585
10586 if (prepare_pipes & (1 << intel_crtc->pipe))
10587 intel_encoder->connectors_active = false;
10588 }
10589
10590 intel_modeset_commit_output_state(dev);
10591
Ville Syrjälä76688512014-01-10 11:28:06 +020010592 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010593 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010594 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010595 WARN_ON(intel_crtc->new_config &&
10596 intel_crtc->new_config != &intel_crtc->config);
10597 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010598 }
10599
10600 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10601 if (!connector->encoder || !connector->encoder->crtc)
10602 continue;
10603
10604 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10605
10606 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010607 struct drm_property *dpms_property =
10608 dev->mode_config.dpms_property;
10609
Daniel Vetterea9d7582012-07-10 10:42:52 +020010610 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010611 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010612 dpms_property,
10613 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010614
10615 intel_encoder = to_intel_encoder(connector->encoder);
10616 intel_encoder->connectors_active = true;
10617 }
10618 }
10619
10620}
10621
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010622static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010623{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010624 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010625
10626 if (clock1 == clock2)
10627 return true;
10628
10629 if (!clock1 || !clock2)
10630 return false;
10631
10632 diff = abs(clock1 - clock2);
10633
10634 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10635 return true;
10636
10637 return false;
10638}
10639
Daniel Vetter25c5b262012-07-08 22:08:04 +020010640#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10641 list_for_each_entry((intel_crtc), \
10642 &(dev)->mode_config.crtc_list, \
10643 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010644 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010645
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010646static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010647intel_pipe_config_compare(struct drm_device *dev,
10648 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010649 struct intel_crtc_config *pipe_config)
10650{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010651#define PIPE_CONF_CHECK_X(name) \
10652 if (current_config->name != pipe_config->name) { \
10653 DRM_ERROR("mismatch in " #name " " \
10654 "(expected 0x%08x, found 0x%08x)\n", \
10655 current_config->name, \
10656 pipe_config->name); \
10657 return false; \
10658 }
10659
Daniel Vetter08a24032013-04-19 11:25:34 +020010660#define PIPE_CONF_CHECK_I(name) \
10661 if (current_config->name != pipe_config->name) { \
10662 DRM_ERROR("mismatch in " #name " " \
10663 "(expected %i, found %i)\n", \
10664 current_config->name, \
10665 pipe_config->name); \
10666 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010667 }
10668
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010669/* This is required for BDW+ where there is only one set of registers for
10670 * switching between high and low RR.
10671 * This macro can be used whenever a comparison has to be made between one
10672 * hw state and multiple sw state variables.
10673 */
10674#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10675 if ((current_config->name != pipe_config->name) && \
10676 (current_config->alt_name != pipe_config->name)) { \
10677 DRM_ERROR("mismatch in " #name " " \
10678 "(expected %i or %i, found %i)\n", \
10679 current_config->name, \
10680 current_config->alt_name, \
10681 pipe_config->name); \
10682 return false; \
10683 }
10684
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010685#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10686 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010687 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010688 "(expected %i, found %i)\n", \
10689 current_config->name & (mask), \
10690 pipe_config->name & (mask)); \
10691 return false; \
10692 }
10693
Ville Syrjälä5e550652013-09-06 23:29:07 +030010694#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10695 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10696 DRM_ERROR("mismatch in " #name " " \
10697 "(expected %i, found %i)\n", \
10698 current_config->name, \
10699 pipe_config->name); \
10700 return false; \
10701 }
10702
Daniel Vetterbb760062013-06-06 14:55:52 +020010703#define PIPE_CONF_QUIRK(quirk) \
10704 ((current_config->quirks | pipe_config->quirks) & (quirk))
10705
Daniel Vettereccb1402013-05-22 00:50:22 +020010706 PIPE_CONF_CHECK_I(cpu_transcoder);
10707
Daniel Vetter08a24032013-04-19 11:25:34 +020010708 PIPE_CONF_CHECK_I(has_pch_encoder);
10709 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010710 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10711 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10712 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10713 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10714 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010715
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010716 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010717
10718 if (INTEL_INFO(dev)->gen < 8) {
10719 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10720 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10721 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10722 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10723 PIPE_CONF_CHECK_I(dp_m_n.tu);
10724
10725 if (current_config->has_drrs) {
10726 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10727 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10728 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10729 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10730 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10731 }
10732 } else {
10733 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10734 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10735 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10736 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10737 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10738 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010739
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010740 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10741 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10742 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10743 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10744 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10745 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10746
10747 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10748 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10749 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10750 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10751 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10752 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10753
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010754 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010755 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010756 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10757 IS_VALLEYVIEW(dev))
10758 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010759
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010760 PIPE_CONF_CHECK_I(has_audio);
10761
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010762 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10763 DRM_MODE_FLAG_INTERLACE);
10764
Daniel Vetterbb760062013-06-06 14:55:52 +020010765 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10766 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10767 DRM_MODE_FLAG_PHSYNC);
10768 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10769 DRM_MODE_FLAG_NHSYNC);
10770 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10771 DRM_MODE_FLAG_PVSYNC);
10772 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10773 DRM_MODE_FLAG_NVSYNC);
10774 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010775
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010776 PIPE_CONF_CHECK_I(pipe_src_w);
10777 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010778
Daniel Vetter99535992014-04-13 12:00:33 +020010779 /*
10780 * FIXME: BIOS likes to set up a cloned config with lvds+external
10781 * screen. Since we don't yet re-compute the pipe config when moving
10782 * just the lvds port away to another pipe the sw tracking won't match.
10783 *
10784 * Proper atomic modesets with recomputed global state will fix this.
10785 * Until then just don't check gmch state for inherited modes.
10786 */
10787 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10788 PIPE_CONF_CHECK_I(gmch_pfit.control);
10789 /* pfit ratios are autocomputed by the hw on gen4+ */
10790 if (INTEL_INFO(dev)->gen < 4)
10791 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10792 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10793 }
10794
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010795 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10796 if (current_config->pch_pfit.enabled) {
10797 PIPE_CONF_CHECK_I(pch_pfit.pos);
10798 PIPE_CONF_CHECK_I(pch_pfit.size);
10799 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010800
Jesse Barnese59150d2014-01-07 13:30:45 -080010801 /* BDW+ don't expose a synchronous way to read the state */
10802 if (IS_HASWELL(dev))
10803 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010804
Ville Syrjälä282740f2013-09-04 18:30:03 +030010805 PIPE_CONF_CHECK_I(double_wide);
10806
Daniel Vetter26804af2014-06-25 22:01:55 +030010807 PIPE_CONF_CHECK_X(ddi_pll_sel);
10808
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010809 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010810 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010811 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010812 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10813 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010814 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010815
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010816 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10817 PIPE_CONF_CHECK_I(pipe_bpp);
10818
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010819 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10820 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010821
Daniel Vetter66e985c2013-06-05 13:34:20 +020010822#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010823#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010824#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010825#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010826#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010827#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010828
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010829 return true;
10830}
10831
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010832static void
10833check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010834{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010835 struct intel_connector *connector;
10836
10837 list_for_each_entry(connector, &dev->mode_config.connector_list,
10838 base.head) {
10839 /* This also checks the encoder/connector hw state with the
10840 * ->get_hw_state callbacks. */
10841 intel_connector_check_state(connector);
10842
10843 WARN(&connector->new_encoder->base != connector->base.encoder,
10844 "connector's staged encoder doesn't match current encoder\n");
10845 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010846}
10847
10848static void
10849check_encoder_state(struct drm_device *dev)
10850{
10851 struct intel_encoder *encoder;
10852 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010853
Damien Lespiaub2784e12014-08-05 11:29:37 +010010854 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010855 bool enabled = false;
10856 bool active = false;
10857 enum pipe pipe, tracked_pipe;
10858
10859 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10860 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010861 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010862
10863 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10864 "encoder's stage crtc doesn't match current crtc\n");
10865 WARN(encoder->connectors_active && !encoder->base.crtc,
10866 "encoder's active_connectors set, but no crtc\n");
10867
10868 list_for_each_entry(connector, &dev->mode_config.connector_list,
10869 base.head) {
10870 if (connector->base.encoder != &encoder->base)
10871 continue;
10872 enabled = true;
10873 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10874 active = true;
10875 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010876 /*
10877 * for MST connectors if we unplug the connector is gone
10878 * away but the encoder is still connected to a crtc
10879 * until a modeset happens in response to the hotplug.
10880 */
10881 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10882 continue;
10883
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010884 WARN(!!encoder->base.crtc != enabled,
10885 "encoder's enabled state mismatch "
10886 "(expected %i, found %i)\n",
10887 !!encoder->base.crtc, enabled);
10888 WARN(active && !encoder->base.crtc,
10889 "active encoder with no crtc\n");
10890
10891 WARN(encoder->connectors_active != active,
10892 "encoder's computed active state doesn't match tracked active state "
10893 "(expected %i, found %i)\n", active, encoder->connectors_active);
10894
10895 active = encoder->get_hw_state(encoder, &pipe);
10896 WARN(active != encoder->connectors_active,
10897 "encoder's hw state doesn't match sw tracking "
10898 "(expected %i, found %i)\n",
10899 encoder->connectors_active, active);
10900
10901 if (!encoder->base.crtc)
10902 continue;
10903
10904 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10905 WARN(active && pipe != tracked_pipe,
10906 "active encoder's pipe doesn't match"
10907 "(expected %i, found %i)\n",
10908 tracked_pipe, pipe);
10909
10910 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010911}
10912
10913static void
10914check_crtc_state(struct drm_device *dev)
10915{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010917 struct intel_crtc *crtc;
10918 struct intel_encoder *encoder;
10919 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010920
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010921 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010922 bool enabled = false;
10923 bool active = false;
10924
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010925 memset(&pipe_config, 0, sizeof(pipe_config));
10926
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010927 DRM_DEBUG_KMS("[CRTC:%d]\n",
10928 crtc->base.base.id);
10929
10930 WARN(crtc->active && !crtc->base.enabled,
10931 "active crtc, but not enabled in sw tracking\n");
10932
Damien Lespiaub2784e12014-08-05 11:29:37 +010010933 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010934 if (encoder->base.crtc != &crtc->base)
10935 continue;
10936 enabled = true;
10937 if (encoder->connectors_active)
10938 active = true;
10939 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010940
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010941 WARN(active != crtc->active,
10942 "crtc's computed active state doesn't match tracked active state "
10943 "(expected %i, found %i)\n", active, crtc->active);
10944 WARN(enabled != crtc->base.enabled,
10945 "crtc's computed enabled state doesn't match tracked enabled state "
10946 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10947
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010948 active = dev_priv->display.get_pipe_config(crtc,
10949 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010950
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010951 /* hw state is inconsistent with the pipe quirk */
10952 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10953 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010954 active = crtc->active;
10955
Damien Lespiaub2784e12014-08-05 11:29:37 +010010956 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010957 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010958 if (encoder->base.crtc != &crtc->base)
10959 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010960 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010961 encoder->get_config(encoder, &pipe_config);
10962 }
10963
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010964 WARN(crtc->active != active,
10965 "crtc active state doesn't match with hw state "
10966 "(expected %i, found %i)\n", crtc->active, active);
10967
Daniel Vetterc0b03412013-05-28 12:05:54 +020010968 if (active &&
10969 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10970 WARN(1, "pipe state doesn't match!\n");
10971 intel_dump_pipe_config(crtc, &pipe_config,
10972 "[hw state]");
10973 intel_dump_pipe_config(crtc, &crtc->config,
10974 "[sw state]");
10975 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010976 }
10977}
10978
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010979static void
10980check_shared_dpll_state(struct drm_device *dev)
10981{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010982 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010983 struct intel_crtc *crtc;
10984 struct intel_dpll_hw_state dpll_hw_state;
10985 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010986
10987 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10988 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10989 int enabled_crtcs = 0, active_crtcs = 0;
10990 bool active;
10991
10992 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10993
10994 DRM_DEBUG_KMS("%s\n", pll->name);
10995
10996 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10997
10998 WARN(pll->active > pll->refcount,
10999 "more active pll users than references: %i vs %i\n",
11000 pll->active, pll->refcount);
11001 WARN(pll->active && !pll->on,
11002 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020011003 WARN(pll->on && !pll->active,
11004 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011005 WARN(pll->on != active,
11006 "pll on state mismatch (expected %i, found %i)\n",
11007 pll->on, active);
11008
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011009 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020011010 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
11011 enabled_crtcs++;
11012 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11013 active_crtcs++;
11014 }
11015 WARN(pll->active != active_crtcs,
11016 "pll active crtcs mismatch (expected %i, found %i)\n",
11017 pll->active, active_crtcs);
11018 WARN(pll->refcount != enabled_crtcs,
11019 "pll enabled crtcs mismatch (expected %i, found %i)\n",
11020 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011021
11022 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
11023 sizeof(dpll_hw_state)),
11024 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011025 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011026}
11027
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011028void
11029intel_modeset_check_state(struct drm_device *dev)
11030{
11031 check_connector_state(dev);
11032 check_encoder_state(dev);
11033 check_crtc_state(dev);
11034 check_shared_dpll_state(dev);
11035}
11036
Ville Syrjälä18442d02013-09-13 16:00:08 +030011037void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
11038 int dotclock)
11039{
11040 /*
11041 * FDI already provided one idea for the dotclock.
11042 * Yell if the encoder disagrees.
11043 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010011044 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011045 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010011046 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011047}
11048
Ville Syrjälä80715b22014-05-15 20:23:23 +030011049static void update_scanline_offset(struct intel_crtc *crtc)
11050{
11051 struct drm_device *dev = crtc->base.dev;
11052
11053 /*
11054 * The scanline counter increments at the leading edge of hsync.
11055 *
11056 * On most platforms it starts counting from vtotal-1 on the
11057 * first active line. That means the scanline counter value is
11058 * always one less than what we would expect. Ie. just after
11059 * start of vblank, which also occurs at start of hsync (on the
11060 * last active line), the scanline counter will read vblank_start-1.
11061 *
11062 * On gen2 the scanline counter starts counting from 1 instead
11063 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11064 * to keep the value positive), instead of adding one.
11065 *
11066 * On HSW+ the behaviour of the scanline counter depends on the output
11067 * type. For DP ports it behaves like most other platforms, but on HDMI
11068 * there's an extra 1 line difference. So we need to add two instead of
11069 * one to the value.
11070 */
11071 if (IS_GEN2(dev)) {
11072 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
11073 int vtotal;
11074
11075 vtotal = mode->crtc_vtotal;
11076 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11077 vtotal /= 2;
11078
11079 crtc->scanline_offset = vtotal - 1;
11080 } else if (HAS_DDI(dev) &&
11081 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
11082 crtc->scanline_offset = 2;
11083 } else
11084 crtc->scanline_offset = 1;
11085}
11086
Daniel Vetterf30da182013-04-11 20:22:50 +020011087static int __intel_set_mode(struct drm_crtc *crtc,
11088 struct drm_display_mode *mode,
11089 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020011090{
11091 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011092 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011093 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011094 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011095 struct intel_crtc *intel_crtc;
11096 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011097 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011098
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011099 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011100 if (!saved_mode)
11101 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011102
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011103 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020011104 &prepare_pipes, &disable_pipes);
11105
Tim Gardner3ac18232012-12-07 07:54:26 -070011106 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011107
Daniel Vetter25c5b262012-07-08 22:08:04 +020011108 /* Hack: Because we don't (yet) support global modeset on multiple
11109 * crtcs, we don't keep track of the new mode for more than one crtc.
11110 * Hence simply check whether any bit is set in modeset_pipes in all the
11111 * pieces of code that are not yet converted to deal with mutliple crtcs
11112 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011113 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011114 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011115 if (IS_ERR(pipe_config)) {
11116 ret = PTR_ERR(pipe_config);
11117 pipe_config = NULL;
11118
Tim Gardner3ac18232012-12-07 07:54:26 -070011119 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011120 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011121 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11122 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011123 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020011124 }
11125
Jesse Barnes30a970c2013-11-04 13:48:12 -080011126 /*
11127 * See if the config requires any additional preparation, e.g.
11128 * to adjust global state with pipes off. We need to do this
11129 * here so we can get the modeset_pipe updated config for the new
11130 * mode set on this crtc. For other crtcs we need to use the
11131 * adjusted_mode bits in the crtc directly.
11132 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011133 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011134 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011135
Ville Syrjäläc164f832013-11-05 22:34:12 +020011136 /* may have added more to prepare_pipes than we should */
11137 prepare_pipes &= ~disable_pipes;
11138 }
11139
Daniel Vetter460da9162013-03-27 00:44:51 +010011140 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11141 intel_crtc_disable(&intel_crtc->base);
11142
Daniel Vetterea9d7582012-07-10 10:42:52 +020011143 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11144 if (intel_crtc->base.enabled)
11145 dev_priv->display.crtc_disable(&intel_crtc->base);
11146 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011147
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011148 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11149 * to set it here already despite that we pass it down the callchain.
11150 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011151 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011152 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011153 /* mode_set/enable/disable functions rely on a correct pipe
11154 * config. */
11155 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011156 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011157
11158 /*
11159 * Calculate and store various constants which
11160 * are later needed by vblank and swap-completion
11161 * timestamping. They are derived from true hwmode.
11162 */
11163 drm_calc_timestamping_constants(crtc,
11164 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011165 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011166
Daniel Vetterea9d7582012-07-10 10:42:52 +020011167 /* Only after disabling all output pipelines that will be changed can we
11168 * update the the output configuration. */
11169 intel_modeset_update_state(dev, prepare_pipes);
11170
Daniel Vetter47fab732012-10-26 10:58:18 +020011171 if (dev_priv->display.modeset_global_resources)
11172 dev_priv->display.modeset_global_resources(dev);
11173
Daniel Vettera6778b32012-07-02 09:56:42 +020011174 /* Set up the DPLL and any encoders state that needs to adjust or depend
11175 * on the DPLL.
11176 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011177 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011178 struct drm_framebuffer *old_fb = crtc->primary->fb;
11179 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11180 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011181
11182 mutex_lock(&dev->struct_mutex);
11183 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020011184 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020011185 NULL);
11186 if (ret != 0) {
11187 DRM_ERROR("pin & fence failed\n");
11188 mutex_unlock(&dev->struct_mutex);
11189 goto done;
11190 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011191 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011192 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011193 i915_gem_track_fb(old_obj, obj,
11194 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011195 mutex_unlock(&dev->struct_mutex);
11196
11197 crtc->primary->fb = fb;
11198 crtc->x = x;
11199 crtc->y = y;
11200
Daniel Vetter4271b752014-04-24 23:55:00 +020011201 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
11202 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011203 if (ret)
11204 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011205 }
11206
11207 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011208 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11209 update_scanline_offset(intel_crtc);
11210
Daniel Vetter25c5b262012-07-08 22:08:04 +020011211 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011212 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011213
Daniel Vettera6778b32012-07-02 09:56:42 +020011214 /* FIXME: add subpixel order */
11215done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011216 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011217 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011218
Tim Gardner3ac18232012-12-07 07:54:26 -070011219out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011220 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011221 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011222 return ret;
11223}
11224
Damien Lespiaue7457a92013-08-08 22:28:59 +010011225static int intel_set_mode(struct drm_crtc *crtc,
11226 struct drm_display_mode *mode,
11227 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011228{
11229 int ret;
11230
11231 ret = __intel_set_mode(crtc, mode, x, y, fb);
11232
11233 if (ret == 0)
11234 intel_modeset_check_state(crtc->dev);
11235
11236 return ret;
11237}
11238
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011239void intel_crtc_restore_mode(struct drm_crtc *crtc)
11240{
Matt Roperf4510a22014-04-01 15:22:40 -070011241 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011242}
11243
Daniel Vetter25c5b262012-07-08 22:08:04 +020011244#undef for_each_intel_crtc_masked
11245
Daniel Vetterd9e55602012-07-04 22:16:09 +020011246static void intel_set_config_free(struct intel_set_config *config)
11247{
11248 if (!config)
11249 return;
11250
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011251 kfree(config->save_connector_encoders);
11252 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011253 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011254 kfree(config);
11255}
11256
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011257static int intel_set_config_save_state(struct drm_device *dev,
11258 struct intel_set_config *config)
11259{
Ville Syrjälä76688512014-01-10 11:28:06 +020011260 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011261 struct drm_encoder *encoder;
11262 struct drm_connector *connector;
11263 int count;
11264
Ville Syrjälä76688512014-01-10 11:28:06 +020011265 config->save_crtc_enabled =
11266 kcalloc(dev->mode_config.num_crtc,
11267 sizeof(bool), GFP_KERNEL);
11268 if (!config->save_crtc_enabled)
11269 return -ENOMEM;
11270
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011271 config->save_encoder_crtcs =
11272 kcalloc(dev->mode_config.num_encoder,
11273 sizeof(struct drm_crtc *), GFP_KERNEL);
11274 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011275 return -ENOMEM;
11276
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011277 config->save_connector_encoders =
11278 kcalloc(dev->mode_config.num_connector,
11279 sizeof(struct drm_encoder *), GFP_KERNEL);
11280 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011281 return -ENOMEM;
11282
11283 /* Copy data. Note that driver private data is not affected.
11284 * Should anything bad happen only the expected state is
11285 * restored, not the drivers personal bookkeeping.
11286 */
11287 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011288 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011289 config->save_crtc_enabled[count++] = crtc->enabled;
11290 }
11291
11292 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011293 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011294 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011295 }
11296
11297 count = 0;
11298 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011299 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011300 }
11301
11302 return 0;
11303}
11304
11305static void intel_set_config_restore_state(struct drm_device *dev,
11306 struct intel_set_config *config)
11307{
Ville Syrjälä76688512014-01-10 11:28:06 +020011308 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011309 struct intel_encoder *encoder;
11310 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011311 int count;
11312
11313 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011314 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011315 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011316
11317 if (crtc->new_enabled)
11318 crtc->new_config = &crtc->config;
11319 else
11320 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011321 }
11322
11323 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011324 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011325 encoder->new_crtc =
11326 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011327 }
11328
11329 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011330 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11331 connector->new_encoder =
11332 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011333 }
11334}
11335
Imre Deake3de42b2013-05-03 19:44:07 +020011336static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011337is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011338{
11339 int i;
11340
Chris Wilson2e57f472013-07-17 12:14:40 +010011341 if (set->num_connectors == 0)
11342 return false;
11343
11344 if (WARN_ON(set->connectors == NULL))
11345 return false;
11346
11347 for (i = 0; i < set->num_connectors; i++)
11348 if (set->connectors[i]->encoder &&
11349 set->connectors[i]->encoder->crtc == set->crtc &&
11350 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011351 return true;
11352
11353 return false;
11354}
11355
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011356static void
11357intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11358 struct intel_set_config *config)
11359{
11360
11361 /* We should be able to check here if the fb has the same properties
11362 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011363 if (is_crtc_connector_off(set)) {
11364 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011365 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011366 /*
11367 * If we have no fb, we can only flip as long as the crtc is
11368 * active, otherwise we need a full mode set. The crtc may
11369 * be active if we've only disabled the primary plane, or
11370 * in fastboot situations.
11371 */
Matt Roperf4510a22014-04-01 15:22:40 -070011372 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011373 struct intel_crtc *intel_crtc =
11374 to_intel_crtc(set->crtc);
11375
Matt Roper3b150f02014-05-29 08:06:53 -070011376 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011377 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11378 config->fb_changed = true;
11379 } else {
11380 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11381 config->mode_changed = true;
11382 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011383 } else if (set->fb == NULL) {
11384 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011385 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011386 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011387 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011388 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011389 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011390 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011391 }
11392
Daniel Vetter835c5872012-07-10 18:11:08 +020011393 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011394 config->fb_changed = true;
11395
11396 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11397 DRM_DEBUG_KMS("modes are different, full mode set\n");
11398 drm_mode_debug_printmodeline(&set->crtc->mode);
11399 drm_mode_debug_printmodeline(set->mode);
11400 config->mode_changed = true;
11401 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011402
11403 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11404 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011405}
11406
Daniel Vetter2e431052012-07-04 22:42:15 +020011407static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011408intel_modeset_stage_output_state(struct drm_device *dev,
11409 struct drm_mode_set *set,
11410 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011411{
Daniel Vetter9a935852012-07-05 22:34:27 +020011412 struct intel_connector *connector;
11413 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011414 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011415 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011416
Damien Lespiau9abdda72013-02-13 13:29:23 +000011417 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011418 * of connectors. For paranoia, double-check this. */
11419 WARN_ON(!set->fb && (set->num_connectors != 0));
11420 WARN_ON(set->fb && (set->num_connectors == 0));
11421
Daniel Vetter9a935852012-07-05 22:34:27 +020011422 list_for_each_entry(connector, &dev->mode_config.connector_list,
11423 base.head) {
11424 /* Otherwise traverse passed in connector list and get encoders
11425 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011426 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011427 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011428 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011429 break;
11430 }
11431 }
11432
Daniel Vetter9a935852012-07-05 22:34:27 +020011433 /* If we disable the crtc, disable all its connectors. Also, if
11434 * the connector is on the changing crtc but not on the new
11435 * connector list, disable it. */
11436 if ((!set->fb || ro == set->num_connectors) &&
11437 connector->base.encoder &&
11438 connector->base.encoder->crtc == set->crtc) {
11439 connector->new_encoder = NULL;
11440
11441 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11442 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011443 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011444 }
11445
11446
11447 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011448 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011449 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011450 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011451 }
11452 /* connector->new_encoder is now updated for all connectors. */
11453
11454 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011455 list_for_each_entry(connector, &dev->mode_config.connector_list,
11456 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011457 struct drm_crtc *new_crtc;
11458
Daniel Vetter9a935852012-07-05 22:34:27 +020011459 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011460 continue;
11461
Daniel Vetter9a935852012-07-05 22:34:27 +020011462 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011463
11464 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011465 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011466 new_crtc = set->crtc;
11467 }
11468
11469 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011470 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11471 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011472 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011473 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011474 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011475
11476 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11477 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011478 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011479 new_crtc->base.id);
11480 }
11481
11482 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011483 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011484 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011485 list_for_each_entry(connector,
11486 &dev->mode_config.connector_list,
11487 base.head) {
11488 if (connector->new_encoder == encoder) {
11489 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011490 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011491 }
11492 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011493
11494 if (num_connectors == 0)
11495 encoder->new_crtc = NULL;
11496 else if (num_connectors > 1)
11497 return -EINVAL;
11498
Daniel Vetter9a935852012-07-05 22:34:27 +020011499 /* Only now check for crtc changes so we don't miss encoders
11500 * that will be disabled. */
11501 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011502 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011503 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011504 }
11505 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011506 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011507 list_for_each_entry(connector, &dev->mode_config.connector_list,
11508 base.head) {
11509 if (connector->new_encoder)
11510 if (connector->new_encoder != connector->encoder)
11511 connector->encoder = connector->new_encoder;
11512 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011513 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011514 crtc->new_enabled = false;
11515
Damien Lespiaub2784e12014-08-05 11:29:37 +010011516 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011517 if (encoder->new_crtc == crtc) {
11518 crtc->new_enabled = true;
11519 break;
11520 }
11521 }
11522
11523 if (crtc->new_enabled != crtc->base.enabled) {
11524 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11525 crtc->new_enabled ? "en" : "dis");
11526 config->mode_changed = true;
11527 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011528
11529 if (crtc->new_enabled)
11530 crtc->new_config = &crtc->config;
11531 else
11532 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011533 }
11534
Daniel Vetter2e431052012-07-04 22:42:15 +020011535 return 0;
11536}
11537
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011538static void disable_crtc_nofb(struct intel_crtc *crtc)
11539{
11540 struct drm_device *dev = crtc->base.dev;
11541 struct intel_encoder *encoder;
11542 struct intel_connector *connector;
11543
11544 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11545 pipe_name(crtc->pipe));
11546
11547 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11548 if (connector->new_encoder &&
11549 connector->new_encoder->new_crtc == crtc)
11550 connector->new_encoder = NULL;
11551 }
11552
Damien Lespiaub2784e12014-08-05 11:29:37 +010011553 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011554 if (encoder->new_crtc == crtc)
11555 encoder->new_crtc = NULL;
11556 }
11557
11558 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011559 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011560}
11561
Daniel Vetter2e431052012-07-04 22:42:15 +020011562static int intel_crtc_set_config(struct drm_mode_set *set)
11563{
11564 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011565 struct drm_mode_set save_set;
11566 struct intel_set_config *config;
11567 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011568
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011569 BUG_ON(!set);
11570 BUG_ON(!set->crtc);
11571 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011572
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011573 /* Enforce sane interface api - has been abused by the fb helper. */
11574 BUG_ON(!set->mode && set->fb);
11575 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011576
Daniel Vetter2e431052012-07-04 22:42:15 +020011577 if (set->fb) {
11578 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11579 set->crtc->base.id, set->fb->base.id,
11580 (int)set->num_connectors, set->x, set->y);
11581 } else {
11582 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011583 }
11584
11585 dev = set->crtc->dev;
11586
11587 ret = -ENOMEM;
11588 config = kzalloc(sizeof(*config), GFP_KERNEL);
11589 if (!config)
11590 goto out_config;
11591
11592 ret = intel_set_config_save_state(dev, config);
11593 if (ret)
11594 goto out_config;
11595
11596 save_set.crtc = set->crtc;
11597 save_set.mode = &set->crtc->mode;
11598 save_set.x = set->crtc->x;
11599 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011600 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011601
11602 /* Compute whether we need a full modeset, only an fb base update or no
11603 * change at all. In the future we might also check whether only the
11604 * mode changed, e.g. for LVDS where we only change the panel fitter in
11605 * such cases. */
11606 intel_set_config_compute_mode_changes(set, config);
11607
Daniel Vetter9a935852012-07-05 22:34:27 +020011608 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011609 if (ret)
11610 goto fail;
11611
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011612 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011613 ret = intel_set_mode(set->crtc, set->mode,
11614 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011615 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011616 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11617
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011618 intel_crtc_wait_for_pending_flips(set->crtc);
11619
Daniel Vetter4f660f42012-07-02 09:47:37 +020011620 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011621 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011622
11623 /*
11624 * We need to make sure the primary plane is re-enabled if it
11625 * has previously been turned off.
11626 */
11627 if (!intel_crtc->primary_enabled && ret == 0) {
11628 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011629 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011630 }
11631
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011632 /*
11633 * In the fastboot case this may be our only check of the
11634 * state after boot. It would be better to only do it on
11635 * the first update, but we don't have a nice way of doing that
11636 * (and really, set_config isn't used much for high freq page
11637 * flipping, so increasing its cost here shouldn't be a big
11638 * deal).
11639 */
Jani Nikulad330a952014-01-21 11:24:25 +020011640 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011641 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011642 }
11643
Chris Wilson2d05eae2013-05-03 17:36:25 +010011644 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011645 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11646 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011647fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011648 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011649
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011650 /*
11651 * HACK: if the pipe was on, but we didn't have a framebuffer,
11652 * force the pipe off to avoid oopsing in the modeset code
11653 * due to fb==NULL. This should only happen during boot since
11654 * we don't yet reconstruct the FB from the hardware state.
11655 */
11656 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11657 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11658
Chris Wilson2d05eae2013-05-03 17:36:25 +010011659 /* Try to restore the config */
11660 if (config->mode_changed &&
11661 intel_set_mode(save_set.crtc, save_set.mode,
11662 save_set.x, save_set.y, save_set.fb))
11663 DRM_ERROR("failed to restore config after modeset failure\n");
11664 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011665
Daniel Vetterd9e55602012-07-04 22:16:09 +020011666out_config:
11667 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011668 return ret;
11669}
11670
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011671static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011672 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011673 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011674 .destroy = intel_crtc_destroy,
11675 .page_flip = intel_crtc_page_flip,
11676};
11677
Daniel Vetter53589012013-06-05 13:34:16 +020011678static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11679 struct intel_shared_dpll *pll,
11680 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011681{
Daniel Vetter53589012013-06-05 13:34:16 +020011682 uint32_t val;
11683
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011684 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11685 return false;
11686
Daniel Vetter53589012013-06-05 13:34:16 +020011687 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011688 hw_state->dpll = val;
11689 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11690 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011691
11692 return val & DPLL_VCO_ENABLE;
11693}
11694
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011695static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11696 struct intel_shared_dpll *pll)
11697{
11698 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11699 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11700}
11701
Daniel Vettere7b903d2013-06-05 13:34:14 +020011702static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11703 struct intel_shared_dpll *pll)
11704{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011705 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011706 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011707
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011708 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11709
11710 /* Wait for the clocks to stabilize. */
11711 POSTING_READ(PCH_DPLL(pll->id));
11712 udelay(150);
11713
11714 /* The pixel multiplier can only be updated once the
11715 * DPLL is enabled and the clocks are stable.
11716 *
11717 * So write it again.
11718 */
11719 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11720 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011721 udelay(200);
11722}
11723
11724static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11725 struct intel_shared_dpll *pll)
11726{
11727 struct drm_device *dev = dev_priv->dev;
11728 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011729
11730 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011731 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011732 if (intel_crtc_to_shared_dpll(crtc) == pll)
11733 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11734 }
11735
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011736 I915_WRITE(PCH_DPLL(pll->id), 0);
11737 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011738 udelay(200);
11739}
11740
Daniel Vetter46edb022013-06-05 13:34:12 +020011741static char *ibx_pch_dpll_names[] = {
11742 "PCH DPLL A",
11743 "PCH DPLL B",
11744};
11745
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011746static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011747{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011749 int i;
11750
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011751 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011752
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011753 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011754 dev_priv->shared_dplls[i].id = i;
11755 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011756 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011757 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11758 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011759 dev_priv->shared_dplls[i].get_hw_state =
11760 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011761 }
11762}
11763
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011764static void intel_shared_dpll_init(struct drm_device *dev)
11765{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011766 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011767
Daniel Vetter9cd86932014-06-25 22:01:57 +030011768 if (HAS_DDI(dev))
11769 intel_ddi_pll_init(dev);
11770 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011771 ibx_pch_dpll_init(dev);
11772 else
11773 dev_priv->num_shared_dpll = 0;
11774
11775 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011776}
11777
Matt Roper465c1202014-05-29 08:06:54 -070011778static int
11779intel_primary_plane_disable(struct drm_plane *plane)
11780{
11781 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011782 struct intel_crtc *intel_crtc;
11783
11784 if (!plane->fb)
11785 return 0;
11786
11787 BUG_ON(!plane->crtc);
11788
11789 intel_crtc = to_intel_crtc(plane->crtc);
11790
11791 /*
11792 * Even though we checked plane->fb above, it's still possible that
11793 * the primary plane has been implicitly disabled because the crtc
11794 * coordinates given weren't visible, or because we detected
11795 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11796 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11797 * In either case, we need to unpin the FB and let the fb pointer get
11798 * updated, but otherwise we don't need to touch the hardware.
11799 */
11800 if (!intel_crtc->primary_enabled)
11801 goto disable_unpin;
11802
11803 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011804 intel_disable_primary_hw_plane(plane, plane->crtc);
11805
Matt Roper465c1202014-05-29 08:06:54 -070011806disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011807 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011808 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011809 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011810 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011811 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011812 plane->fb = NULL;
11813
11814 return 0;
11815}
11816
11817static int
11818intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11819 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11820 unsigned int crtc_w, unsigned int crtc_h,
11821 uint32_t src_x, uint32_t src_y,
11822 uint32_t src_w, uint32_t src_h)
11823{
11824 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011825 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011827 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11828 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011829 struct drm_rect dest = {
11830 /* integer pixels */
11831 .x1 = crtc_x,
11832 .y1 = crtc_y,
11833 .x2 = crtc_x + crtc_w,
11834 .y2 = crtc_y + crtc_h,
11835 };
11836 struct drm_rect src = {
11837 /* 16.16 fixed point */
11838 .x1 = src_x,
11839 .y1 = src_y,
11840 .x2 = src_x + src_w,
11841 .y2 = src_y + src_h,
11842 };
11843 const struct drm_rect clip = {
11844 /* integer pixels */
11845 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11846 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11847 };
Sonika Jindalce54d852014-08-21 11:44:39 +053011848 const struct {
11849 int crtc_x, crtc_y;
11850 unsigned int crtc_w, crtc_h;
11851 uint32_t src_x, src_y, src_w, src_h;
11852 } orig = {
11853 .crtc_x = crtc_x,
11854 .crtc_y = crtc_y,
11855 .crtc_w = crtc_w,
11856 .crtc_h = crtc_h,
11857 .src_x = src_x,
11858 .src_y = src_y,
11859 .src_w = src_w,
11860 .src_h = src_h,
11861 };
11862 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper465c1202014-05-29 08:06:54 -070011863 bool visible;
11864 int ret;
11865
11866 ret = drm_plane_helper_check_update(plane, crtc, fb,
11867 &src, &dest, &clip,
11868 DRM_PLANE_HELPER_NO_SCALING,
11869 DRM_PLANE_HELPER_NO_SCALING,
11870 false, true, &visible);
11871
11872 if (ret)
11873 return ret;
11874
11875 /*
11876 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11877 * updating the fb pointer, and returning without touching the
11878 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11879 * turn on the display with all planes setup as desired.
11880 */
11881 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011882 mutex_lock(&dev->struct_mutex);
11883
Matt Roper465c1202014-05-29 08:06:54 -070011884 /*
11885 * If we already called setplane while the crtc was disabled,
11886 * we may have an fb pinned; unpin it.
11887 */
11888 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011889 intel_unpin_fb_obj(old_obj);
11890
11891 i915_gem_track_fb(old_obj, obj,
11892 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011893
11894 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011895 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11896 mutex_unlock(&dev->struct_mutex);
11897
11898 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011899 }
11900
11901 intel_crtc_wait_for_pending_flips(crtc);
11902
11903 /*
11904 * If clipping results in a non-visible primary plane, we'll disable
11905 * the primary plane. Note that this is a bit different than what
11906 * happens if userspace explicitly disables the plane by passing fb=0
11907 * because plane->fb still gets set and pinned.
11908 */
11909 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011910 mutex_lock(&dev->struct_mutex);
11911
Matt Roper465c1202014-05-29 08:06:54 -070011912 /*
11913 * Try to pin the new fb first so that we can bail out if we
11914 * fail.
11915 */
11916 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011917 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011918 if (ret) {
11919 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011920 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011921 }
Matt Roper465c1202014-05-29 08:06:54 -070011922 }
11923
Daniel Vettera071fa02014-06-18 23:28:09 +020011924 i915_gem_track_fb(old_obj, obj,
11925 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11926
Matt Roper465c1202014-05-29 08:06:54 -070011927 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011928 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011929
11930
11931 if (plane->fb != fb)
11932 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011933 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011934
Matt Roper4c345742014-07-09 16:22:10 -070011935 mutex_unlock(&dev->struct_mutex);
11936
Sonika Jindalce54d852014-08-21 11:44:39 +053011937 } else {
Sonika Jindal48404c12014-08-22 14:06:04 +053011938 if (intel_crtc && intel_crtc->active &&
11939 intel_crtc->primary_enabled) {
11940 /*
11941 * FBC does not work on some platforms for rotated
11942 * planes, so disable it when rotation is not 0 and
11943 * update it when rotation is set back to 0.
11944 *
11945 * FIXME: This is redundant with the fbc update done in
11946 * the primary plane enable function except that that
11947 * one is done too late. We eventually need to unify
11948 * this.
11949 */
11950 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11951 dev_priv->fbc.plane == intel_crtc->plane &&
11952 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11953 intel_disable_fbc(dev);
11954 }
11955 }
Sonika Jindalce54d852014-08-21 11:44:39 +053011956 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11957 if (ret)
11958 return ret;
11959
11960 if (!intel_crtc->primary_enabled)
11961 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011962 }
11963
Sonika Jindalce54d852014-08-21 11:44:39 +053011964 intel_plane->crtc_x = orig.crtc_x;
11965 intel_plane->crtc_y = orig.crtc_y;
11966 intel_plane->crtc_w = orig.crtc_w;
11967 intel_plane->crtc_h = orig.crtc_h;
11968 intel_plane->src_x = orig.src_x;
11969 intel_plane->src_y = orig.src_y;
11970 intel_plane->src_w = orig.src_w;
11971 intel_plane->src_h = orig.src_h;
11972 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011973
11974 return 0;
11975}
11976
Matt Roper3d7d6512014-06-10 08:28:13 -070011977/* Common destruction function for both primary and cursor planes */
11978static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011979{
11980 struct intel_plane *intel_plane = to_intel_plane(plane);
11981 drm_plane_cleanup(plane);
11982 kfree(intel_plane);
11983}
11984
11985static const struct drm_plane_funcs intel_primary_plane_funcs = {
11986 .update_plane = intel_primary_plane_setplane,
11987 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011988 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011989 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011990};
11991
11992static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11993 int pipe)
11994{
11995 struct intel_plane *primary;
11996 const uint32_t *intel_primary_formats;
11997 int num_formats;
11998
11999 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12000 if (primary == NULL)
12001 return NULL;
12002
12003 primary->can_scale = false;
12004 primary->max_downscale = 1;
12005 primary->pipe = pipe;
12006 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053012007 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070012008 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12009 primary->plane = !pipe;
12010
12011 if (INTEL_INFO(dev)->gen <= 3) {
12012 intel_primary_formats = intel_primary_formats_gen2;
12013 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12014 } else {
12015 intel_primary_formats = intel_primary_formats_gen4;
12016 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12017 }
12018
12019 drm_universal_plane_init(dev, &primary->base, 0,
12020 &intel_primary_plane_funcs,
12021 intel_primary_formats, num_formats,
12022 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012023
12024 if (INTEL_INFO(dev)->gen >= 4) {
12025 if (!dev->mode_config.rotation_property)
12026 dev->mode_config.rotation_property =
12027 drm_mode_create_rotation_property(dev,
12028 BIT(DRM_ROTATE_0) |
12029 BIT(DRM_ROTATE_180));
12030 if (dev->mode_config.rotation_property)
12031 drm_object_attach_property(&primary->base.base,
12032 dev->mode_config.rotation_property,
12033 primary->rotation);
12034 }
12035
Matt Roper465c1202014-05-29 08:06:54 -070012036 return &primary->base;
12037}
12038
Matt Roper3d7d6512014-06-10 08:28:13 -070012039static int
12040intel_cursor_plane_disable(struct drm_plane *plane)
12041{
12042 if (!plane->fb)
12043 return 0;
12044
12045 BUG_ON(!plane->crtc);
12046
12047 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
12048}
12049
12050static int
12051intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
12052 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
12053 unsigned int crtc_w, unsigned int crtc_h,
12054 uint32_t src_x, uint32_t src_y,
12055 uint32_t src_w, uint32_t src_h)
12056{
12057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12058 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
12059 struct drm_i915_gem_object *obj = intel_fb->obj;
12060 struct drm_rect dest = {
12061 /* integer pixels */
12062 .x1 = crtc_x,
12063 .y1 = crtc_y,
12064 .x2 = crtc_x + crtc_w,
12065 .y2 = crtc_y + crtc_h,
12066 };
12067 struct drm_rect src = {
12068 /* 16.16 fixed point */
12069 .x1 = src_x,
12070 .y1 = src_y,
12071 .x2 = src_x + src_w,
12072 .y2 = src_y + src_h,
12073 };
12074 const struct drm_rect clip = {
12075 /* integer pixels */
Ville Syrjälä1add1432014-08-12 19:39:52 +030012076 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
12077 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
Matt Roper3d7d6512014-06-10 08:28:13 -070012078 };
12079 bool visible;
12080 int ret;
12081
12082 ret = drm_plane_helper_check_update(plane, crtc, fb,
12083 &src, &dest, &clip,
12084 DRM_PLANE_HELPER_NO_SCALING,
12085 DRM_PLANE_HELPER_NO_SCALING,
12086 true, true, &visible);
12087 if (ret)
12088 return ret;
12089
12090 crtc->cursor_x = crtc_x;
12091 crtc->cursor_y = crtc_y;
12092 if (fb != crtc->cursor->fb) {
12093 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
12094 } else {
12095 intel_crtc_update_cursor(crtc, visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020012096
12097 intel_frontbuffer_flip(crtc->dev,
12098 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
12099
Matt Roper3d7d6512014-06-10 08:28:13 -070012100 return 0;
12101 }
12102}
12103static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12104 .update_plane = intel_cursor_plane_update,
12105 .disable_plane = intel_cursor_plane_disable,
12106 .destroy = intel_plane_destroy,
12107};
12108
12109static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12110 int pipe)
12111{
12112 struct intel_plane *cursor;
12113
12114 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12115 if (cursor == NULL)
12116 return NULL;
12117
12118 cursor->can_scale = false;
12119 cursor->max_downscale = 1;
12120 cursor->pipe = pipe;
12121 cursor->plane = pipe;
12122
12123 drm_universal_plane_init(dev, &cursor->base, 0,
12124 &intel_cursor_plane_funcs,
12125 intel_cursor_formats,
12126 ARRAY_SIZE(intel_cursor_formats),
12127 DRM_PLANE_TYPE_CURSOR);
12128 return &cursor->base;
12129}
12130
Hannes Ederb358d0a2008-12-18 21:18:47 +010012131static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012132{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012133 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012134 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012135 struct drm_plane *primary = NULL;
12136 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012137 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012138
Daniel Vetter955382f2013-09-19 14:05:45 +020012139 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012140 if (intel_crtc == NULL)
12141 return;
12142
Matt Roper465c1202014-05-29 08:06:54 -070012143 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012144 if (!primary)
12145 goto fail;
12146
12147 cursor = intel_cursor_plane_create(dev, pipe);
12148 if (!cursor)
12149 goto fail;
12150
Matt Roper465c1202014-05-29 08:06:54 -070012151 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012152 cursor, &intel_crtc_funcs);
12153 if (ret)
12154 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012155
12156 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012157 for (i = 0; i < 256; i++) {
12158 intel_crtc->lut_r[i] = i;
12159 intel_crtc->lut_g[i] = i;
12160 intel_crtc->lut_b[i] = i;
12161 }
12162
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012163 /*
12164 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012165 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012166 */
Jesse Barnes80824002009-09-10 15:28:06 -070012167 intel_crtc->pipe = pipe;
12168 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012169 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012170 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012171 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012172 }
12173
Chris Wilson4b0e3332014-05-30 16:35:26 +030012174 intel_crtc->cursor_base = ~0;
12175 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012176 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012177
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012178 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12179 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12180 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12181 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12182
Jesse Barnes79e53942008-11-07 14:24:08 -080012183 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012184
12185 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012186 return;
12187
12188fail:
12189 if (primary)
12190 drm_plane_cleanup(primary);
12191 if (cursor)
12192 drm_plane_cleanup(cursor);
12193 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012194}
12195
Jesse Barnes752aa882013-10-31 18:55:49 +020012196enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12197{
12198 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012199 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012200
Rob Clark51fd3712013-11-19 12:10:12 -050012201 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012202
12203 if (!encoder)
12204 return INVALID_PIPE;
12205
12206 return to_intel_crtc(encoder->crtc)->pipe;
12207}
12208
Carl Worth08d7b3d2009-04-29 14:43:54 -070012209int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012210 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012211{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012212 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012213 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012214 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012215
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012216 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12217 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012218
Rob Clark7707e652014-07-17 23:30:04 -040012219 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012220
Rob Clark7707e652014-07-17 23:30:04 -040012221 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012222 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012223 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012224 }
12225
Rob Clark7707e652014-07-17 23:30:04 -040012226 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012227 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012228
Daniel Vetterc05422d2009-08-11 16:05:30 +020012229 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012230}
12231
Daniel Vetter66a92782012-07-12 20:08:18 +020012232static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012233{
Daniel Vetter66a92782012-07-12 20:08:18 +020012234 struct drm_device *dev = encoder->base.dev;
12235 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012236 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012237 int entry = 0;
12238
Damien Lespiaub2784e12014-08-05 11:29:37 +010012239 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012240 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012241 index_mask |= (1 << entry);
12242
Jesse Barnes79e53942008-11-07 14:24:08 -080012243 entry++;
12244 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012245
Jesse Barnes79e53942008-11-07 14:24:08 -080012246 return index_mask;
12247}
12248
Chris Wilson4d302442010-12-14 19:21:29 +000012249static bool has_edp_a(struct drm_device *dev)
12250{
12251 struct drm_i915_private *dev_priv = dev->dev_private;
12252
12253 if (!IS_MOBILE(dev))
12254 return false;
12255
12256 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12257 return false;
12258
Damien Lespiaue3589902014-02-07 19:12:50 +000012259 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012260 return false;
12261
12262 return true;
12263}
12264
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012265const char *intel_output_name(int output)
12266{
12267 static const char *names[] = {
12268 [INTEL_OUTPUT_UNUSED] = "Unused",
12269 [INTEL_OUTPUT_ANALOG] = "Analog",
12270 [INTEL_OUTPUT_DVO] = "DVO",
12271 [INTEL_OUTPUT_SDVO] = "SDVO",
12272 [INTEL_OUTPUT_LVDS] = "LVDS",
12273 [INTEL_OUTPUT_TVOUT] = "TV",
12274 [INTEL_OUTPUT_HDMI] = "HDMI",
12275 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12276 [INTEL_OUTPUT_EDP] = "eDP",
12277 [INTEL_OUTPUT_DSI] = "DSI",
12278 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12279 };
12280
12281 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12282 return "Invalid";
12283
12284 return names[output];
12285}
12286
Jesse Barnes84b4e042014-06-25 08:24:29 -070012287static bool intel_crt_present(struct drm_device *dev)
12288{
12289 struct drm_i915_private *dev_priv = dev->dev_private;
12290
12291 if (IS_ULT(dev))
12292 return false;
12293
12294 if (IS_CHERRYVIEW(dev))
12295 return false;
12296
12297 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12298 return false;
12299
12300 return true;
12301}
12302
Jesse Barnes79e53942008-11-07 14:24:08 -080012303static void intel_setup_outputs(struct drm_device *dev)
12304{
Eric Anholt725e30a2009-01-22 13:01:02 -080012305 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012306 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012307 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012308
Daniel Vetterc9093352013-06-06 22:22:47 +020012309 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012310
Jesse Barnes84b4e042014-06-25 08:24:29 -070012311 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012312 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012313
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012314 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012315 int found;
12316
12317 /* Haswell uses DDI functions to detect digital outputs */
12318 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12319 /* DDI A only supports eDP */
12320 if (found)
12321 intel_ddi_init(dev, PORT_A);
12322
12323 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12324 * register */
12325 found = I915_READ(SFUSE_STRAP);
12326
12327 if (found & SFUSE_STRAP_DDIB_DETECTED)
12328 intel_ddi_init(dev, PORT_B);
12329 if (found & SFUSE_STRAP_DDIC_DETECTED)
12330 intel_ddi_init(dev, PORT_C);
12331 if (found & SFUSE_STRAP_DDID_DETECTED)
12332 intel_ddi_init(dev, PORT_D);
12333 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012334 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012335 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012336
12337 if (has_edp_a(dev))
12338 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012339
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012340 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012341 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012342 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012343 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012344 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012345 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012346 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012347 }
12348
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012349 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012350 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012351
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012352 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012353 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012354
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012355 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012356 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012357
Daniel Vetter270b3042012-10-27 15:52:05 +020012358 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012359 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012360 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012361 /*
12362 * The DP_DETECTED bit is the latched state of the DDC
12363 * SDA pin at boot. However since eDP doesn't require DDC
12364 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12365 * eDP ports may have been muxed to an alternate function.
12366 * Thus we can't rely on the DP_DETECTED bit alone to detect
12367 * eDP ports. Consult the VBT as well as DP_DETECTED to
12368 * detect eDP ports.
12369 */
12370 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012371 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12372 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012373 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12374 intel_dp_is_edp(dev, PORT_B))
12375 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012376
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012377 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012378 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12379 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012380 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12381 intel_dp_is_edp(dev, PORT_C))
12382 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012383
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012384 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012385 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012386 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12387 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012388 /* eDP not supported on port D, so don't check VBT */
12389 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12390 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012391 }
12392
Jani Nikula3cfca972013-08-27 15:12:26 +030012393 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012394 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012395 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012396
Paulo Zanonie2debe92013-02-18 19:00:27 -030012397 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012398 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012399 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012400 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12401 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012402 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012403 }
Ma Ling27185ae2009-08-24 13:50:23 +080012404
Imre Deake7281ea2013-05-08 13:14:08 +030012405 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012406 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012407 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012408
12409 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012410
Paulo Zanonie2debe92013-02-18 19:00:27 -030012411 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012412 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012413 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012414 }
Ma Ling27185ae2009-08-24 13:50:23 +080012415
Paulo Zanonie2debe92013-02-18 19:00:27 -030012416 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012417
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012418 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12419 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012420 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012421 }
Imre Deake7281ea2013-05-08 13:14:08 +030012422 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012423 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012424 }
Ma Ling27185ae2009-08-24 13:50:23 +080012425
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012426 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012427 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012428 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012429 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012430 intel_dvo_init(dev);
12431
Zhenyu Wang103a1962009-11-27 11:44:36 +080012432 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012433 intel_tv_init(dev);
12434
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012435 intel_edp_psr_init(dev);
12436
Damien Lespiaub2784e12014-08-05 11:29:37 +010012437 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012438 encoder->base.possible_crtcs = encoder->crtc_mask;
12439 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012440 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012441 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012442
Paulo Zanonidde86e22012-12-01 12:04:25 -020012443 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012444
12445 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012446}
12447
12448static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12449{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012450 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012451 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012452
Daniel Vetteref2d6332014-02-10 18:00:38 +010012453 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012454 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012455 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012456 drm_gem_object_unreference(&intel_fb->obj->base);
12457 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012458 kfree(intel_fb);
12459}
12460
12461static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012462 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012463 unsigned int *handle)
12464{
12465 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012466 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012467
Chris Wilson05394f32010-11-08 19:18:58 +000012468 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012469}
12470
12471static const struct drm_framebuffer_funcs intel_fb_funcs = {
12472 .destroy = intel_user_framebuffer_destroy,
12473 .create_handle = intel_user_framebuffer_create_handle,
12474};
12475
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012476static int intel_framebuffer_init(struct drm_device *dev,
12477 struct intel_framebuffer *intel_fb,
12478 struct drm_mode_fb_cmd2 *mode_cmd,
12479 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012480{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012481 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012482 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012483 int ret;
12484
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012485 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12486
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012487 if (obj->tiling_mode == I915_TILING_Y) {
12488 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012489 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012490 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012491
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012492 if (mode_cmd->pitches[0] & 63) {
12493 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12494 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012495 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012496 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012497
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012498 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12499 pitch_limit = 32*1024;
12500 } else if (INTEL_INFO(dev)->gen >= 4) {
12501 if (obj->tiling_mode)
12502 pitch_limit = 16*1024;
12503 else
12504 pitch_limit = 32*1024;
12505 } else if (INTEL_INFO(dev)->gen >= 3) {
12506 if (obj->tiling_mode)
12507 pitch_limit = 8*1024;
12508 else
12509 pitch_limit = 16*1024;
12510 } else
12511 /* XXX DSPC is limited to 4k tiled */
12512 pitch_limit = 8*1024;
12513
12514 if (mode_cmd->pitches[0] > pitch_limit) {
12515 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12516 obj->tiling_mode ? "tiled" : "linear",
12517 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012518 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012519 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012520
12521 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012522 mode_cmd->pitches[0] != obj->stride) {
12523 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12524 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012525 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012526 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012527
Ville Syrjälä57779d02012-10-31 17:50:14 +020012528 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012529 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012530 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012531 case DRM_FORMAT_RGB565:
12532 case DRM_FORMAT_XRGB8888:
12533 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012534 break;
12535 case DRM_FORMAT_XRGB1555:
12536 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012537 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012538 DRM_DEBUG("unsupported pixel format: %s\n",
12539 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012540 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012541 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012542 break;
12543 case DRM_FORMAT_XBGR8888:
12544 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012545 case DRM_FORMAT_XRGB2101010:
12546 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012547 case DRM_FORMAT_XBGR2101010:
12548 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012549 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012550 DRM_DEBUG("unsupported pixel format: %s\n",
12551 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012552 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012553 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012554 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012555 case DRM_FORMAT_YUYV:
12556 case DRM_FORMAT_UYVY:
12557 case DRM_FORMAT_YVYU:
12558 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012559 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012560 DRM_DEBUG("unsupported pixel format: %s\n",
12561 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012562 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012563 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012564 break;
12565 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012566 DRM_DEBUG("unsupported pixel format: %s\n",
12567 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012568 return -EINVAL;
12569 }
12570
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012571 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12572 if (mode_cmd->offsets[0] != 0)
12573 return -EINVAL;
12574
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012575 aligned_height = intel_align_height(dev, mode_cmd->height,
12576 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012577 /* FIXME drm helper for size checks (especially planar formats)? */
12578 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12579 return -EINVAL;
12580
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012581 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12582 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012583 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012584
Jesse Barnes79e53942008-11-07 14:24:08 -080012585 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12586 if (ret) {
12587 DRM_ERROR("framebuffer init failed %d\n", ret);
12588 return ret;
12589 }
12590
Jesse Barnes79e53942008-11-07 14:24:08 -080012591 return 0;
12592}
12593
Jesse Barnes79e53942008-11-07 14:24:08 -080012594static struct drm_framebuffer *
12595intel_user_framebuffer_create(struct drm_device *dev,
12596 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012597 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012598{
Chris Wilson05394f32010-11-08 19:18:58 +000012599 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012600
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012601 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12602 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012603 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012604 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012605
Chris Wilsond2dff872011-04-19 08:36:26 +010012606 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012607}
12608
Daniel Vetter4520f532013-10-09 09:18:51 +020012609#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012610static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012611{
12612}
12613#endif
12614
Jesse Barnes79e53942008-11-07 14:24:08 -080012615static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012616 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012617 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012618};
12619
Jesse Barnese70236a2009-09-21 10:42:27 -070012620/* Set up chip specific display functions */
12621static void intel_init_display(struct drm_device *dev)
12622{
12623 struct drm_i915_private *dev_priv = dev->dev_private;
12624
Daniel Vetteree9300b2013-06-03 22:40:22 +020012625 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12626 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012627 else if (IS_CHERRYVIEW(dev))
12628 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012629 else if (IS_VALLEYVIEW(dev))
12630 dev_priv->display.find_dpll = vlv_find_best_dpll;
12631 else if (IS_PINEVIEW(dev))
12632 dev_priv->display.find_dpll = pnv_find_best_dpll;
12633 else
12634 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12635
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012636 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012637 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012638 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012639 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012640 dev_priv->display.crtc_enable = haswell_crtc_enable;
12641 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012642 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012643 dev_priv->display.update_primary_plane =
12644 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012645 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012646 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012647 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012648 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012649 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12650 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012651 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012652 dev_priv->display.update_primary_plane =
12653 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012654 } else if (IS_VALLEYVIEW(dev)) {
12655 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012656 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012657 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12658 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12659 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12660 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012661 dev_priv->display.update_primary_plane =
12662 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012663 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012664 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012665 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012666 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012667 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12668 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012669 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012670 dev_priv->display.update_primary_plane =
12671 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012672 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012673
Jesse Barnese70236a2009-09-21 10:42:27 -070012674 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012675 if (IS_VALLEYVIEW(dev))
12676 dev_priv->display.get_display_clock_speed =
12677 valleyview_get_display_clock_speed;
12678 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012679 dev_priv->display.get_display_clock_speed =
12680 i945_get_display_clock_speed;
12681 else if (IS_I915G(dev))
12682 dev_priv->display.get_display_clock_speed =
12683 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012684 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012685 dev_priv->display.get_display_clock_speed =
12686 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012687 else if (IS_PINEVIEW(dev))
12688 dev_priv->display.get_display_clock_speed =
12689 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012690 else if (IS_I915GM(dev))
12691 dev_priv->display.get_display_clock_speed =
12692 i915gm_get_display_clock_speed;
12693 else if (IS_I865G(dev))
12694 dev_priv->display.get_display_clock_speed =
12695 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012696 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012697 dev_priv->display.get_display_clock_speed =
12698 i855_get_display_clock_speed;
12699 else /* 852, 830 */
12700 dev_priv->display.get_display_clock_speed =
12701 i830_get_display_clock_speed;
12702
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012703 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012704 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012705 } else if (IS_GEN5(dev)) {
12706 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12707 dev_priv->display.write_eld = ironlake_write_eld;
12708 } else if (IS_GEN6(dev)) {
12709 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12710 dev_priv->display.write_eld = ironlake_write_eld;
12711 dev_priv->display.modeset_global_resources =
12712 snb_modeset_global_resources;
12713 } else if (IS_IVYBRIDGE(dev)) {
12714 /* FIXME: detect B0+ stepping and use auto training */
12715 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12716 dev_priv->display.write_eld = ironlake_write_eld;
12717 dev_priv->display.modeset_global_resources =
12718 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012719 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012720 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12721 dev_priv->display.write_eld = haswell_write_eld;
12722 dev_priv->display.modeset_global_resources =
12723 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012724 } else if (IS_VALLEYVIEW(dev)) {
12725 dev_priv->display.modeset_global_resources =
12726 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012727 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012728 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012729
12730 /* Default just returns -ENODEV to indicate unsupported */
12731 dev_priv->display.queue_flip = intel_default_queue_flip;
12732
12733 switch (INTEL_INFO(dev)->gen) {
12734 case 2:
12735 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12736 break;
12737
12738 case 3:
12739 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12740 break;
12741
12742 case 4:
12743 case 5:
12744 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12745 break;
12746
12747 case 6:
12748 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12749 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012750 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012751 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012752 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12753 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012754 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012755
12756 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012757
12758 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012759}
12760
Jesse Barnesb690e962010-07-19 13:53:12 -070012761/*
12762 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12763 * resume, or other times. This quirk makes sure that's the case for
12764 * affected systems.
12765 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012766static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012767{
12768 struct drm_i915_private *dev_priv = dev->dev_private;
12769
12770 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012771 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012772}
12773
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012774static void quirk_pipeb_force(struct drm_device *dev)
12775{
12776 struct drm_i915_private *dev_priv = dev->dev_private;
12777
12778 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12779 DRM_INFO("applying pipe b force quirk\n");
12780}
12781
Keith Packard435793d2011-07-12 14:56:22 -070012782/*
12783 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12784 */
12785static void quirk_ssc_force_disable(struct drm_device *dev)
12786{
12787 struct drm_i915_private *dev_priv = dev->dev_private;
12788 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012789 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012790}
12791
Carsten Emde4dca20e2012-03-15 15:56:26 +010012792/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012793 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12794 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012795 */
12796static void quirk_invert_brightness(struct drm_device *dev)
12797{
12798 struct drm_i915_private *dev_priv = dev->dev_private;
12799 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012800 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012801}
12802
Scot Doyle9c72cc62014-07-03 23:27:50 +000012803/* Some VBT's incorrectly indicate no backlight is present */
12804static void quirk_backlight_present(struct drm_device *dev)
12805{
12806 struct drm_i915_private *dev_priv = dev->dev_private;
12807 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12808 DRM_INFO("applying backlight present quirk\n");
12809}
12810
Jesse Barnesb690e962010-07-19 13:53:12 -070012811struct intel_quirk {
12812 int device;
12813 int subsystem_vendor;
12814 int subsystem_device;
12815 void (*hook)(struct drm_device *dev);
12816};
12817
Egbert Eich5f85f1762012-10-14 15:46:38 +020012818/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12819struct intel_dmi_quirk {
12820 void (*hook)(struct drm_device *dev);
12821 const struct dmi_system_id (*dmi_id_list)[];
12822};
12823
12824static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12825{
12826 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12827 return 1;
12828}
12829
12830static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12831 {
12832 .dmi_id_list = &(const struct dmi_system_id[]) {
12833 {
12834 .callback = intel_dmi_reverse_brightness,
12835 .ident = "NCR Corporation",
12836 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12837 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12838 },
12839 },
12840 { } /* terminating entry */
12841 },
12842 .hook = quirk_invert_brightness,
12843 },
12844};
12845
Ben Widawskyc43b5632012-04-16 14:07:40 -070012846static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012847 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012848 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012849
Jesse Barnesb690e962010-07-19 13:53:12 -070012850 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12851 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12852
Jesse Barnesb690e962010-07-19 13:53:12 -070012853 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12854 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12855
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012856 /* 830 needs to leave pipe A & dpll A up */
12857 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12858
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012859 /* 830 needs to leave pipe B & dpll B up */
12860 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12861
Keith Packard435793d2011-07-12 14:56:22 -070012862 /* Lenovo U160 cannot use SSC on LVDS */
12863 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012864
12865 /* Sony Vaio Y cannot use SSC on LVDS */
12866 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012867
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012868 /* Acer Aspire 5734Z must invert backlight brightness */
12869 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12870
12871 /* Acer/eMachines G725 */
12872 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12873
12874 /* Acer/eMachines e725 */
12875 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12876
12877 /* Acer/Packard Bell NCL20 */
12878 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12879
12880 /* Acer Aspire 4736Z */
12881 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012882
12883 /* Acer Aspire 5336 */
12884 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012885
12886 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12887 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012888
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012889 /* Acer C720 Chromebook (Core i3 4005U) */
12890 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12891
jens steinb2a96012014-10-28 20:25:53 +010012892 /* Apple Macbook 2,1 (Core 2 T7400) */
12893 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12894
Scot Doyled4967d82014-07-03 23:27:52 +000012895 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12896 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012897
12898 /* HP Chromebook 14 (Celeron 2955U) */
12899 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012900};
12901
12902static void intel_init_quirks(struct drm_device *dev)
12903{
12904 struct pci_dev *d = dev->pdev;
12905 int i;
12906
12907 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12908 struct intel_quirk *q = &intel_quirks[i];
12909
12910 if (d->device == q->device &&
12911 (d->subsystem_vendor == q->subsystem_vendor ||
12912 q->subsystem_vendor == PCI_ANY_ID) &&
12913 (d->subsystem_device == q->subsystem_device ||
12914 q->subsystem_device == PCI_ANY_ID))
12915 q->hook(dev);
12916 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012917 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12918 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12919 intel_dmi_quirks[i].hook(dev);
12920 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012921}
12922
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012923/* Disable the VGA plane that we never use */
12924static void i915_disable_vga(struct drm_device *dev)
12925{
12926 struct drm_i915_private *dev_priv = dev->dev_private;
12927 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012928 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012929
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012930 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012931 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012932 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012933 sr1 = inb(VGA_SR_DATA);
12934 outb(sr1 | 1<<5, VGA_SR_DATA);
12935 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12936 udelay(300);
12937
Ville Syrjälä69769f92014-08-15 01:22:08 +030012938 /*
12939 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12940 * from S3 without preserving (some of?) the other bits.
12941 */
12942 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012943 POSTING_READ(vga_reg);
12944}
12945
Daniel Vetterf8175862012-04-10 15:50:11 +020012946void intel_modeset_init_hw(struct drm_device *dev)
12947{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012948 intel_prepare_ddi(dev);
12949
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012950 if (IS_VALLEYVIEW(dev))
12951 vlv_update_cdclk(dev);
12952
Daniel Vetterf8175862012-04-10 15:50:11 +020012953 intel_init_clock_gating(dev);
12954
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012955 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012956}
12957
Imre Deak7d708ee2013-04-17 14:04:50 +030012958void intel_modeset_suspend_hw(struct drm_device *dev)
12959{
12960 intel_suspend_hw(dev);
12961}
12962
Jesse Barnes79e53942008-11-07 14:24:08 -080012963void intel_modeset_init(struct drm_device *dev)
12964{
Jesse Barnes652c3932009-08-17 13:31:43 -070012965 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012966 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012967 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012968 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012969
12970 drm_mode_config_init(dev);
12971
12972 dev->mode_config.min_width = 0;
12973 dev->mode_config.min_height = 0;
12974
Dave Airlie019d96c2011-09-29 16:20:42 +010012975 dev->mode_config.preferred_depth = 24;
12976 dev->mode_config.prefer_shadow = 1;
12977
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012978 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012979
Jesse Barnesb690e962010-07-19 13:53:12 -070012980 intel_init_quirks(dev);
12981
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012982 intel_init_pm(dev);
12983
Ben Widawskye3c74752013-04-05 13:12:39 -070012984 if (INTEL_INFO(dev)->num_pipes == 0)
12985 return;
12986
Jesse Barnese70236a2009-09-21 10:42:27 -070012987 intel_init_display(dev);
12988
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012989 if (IS_GEN2(dev)) {
12990 dev->mode_config.max_width = 2048;
12991 dev->mode_config.max_height = 2048;
12992 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012993 dev->mode_config.max_width = 4096;
12994 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012995 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012996 dev->mode_config.max_width = 8192;
12997 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012998 }
Damien Lespiau068be562014-03-28 14:17:49 +000012999
Ville Syrjälädc41c152014-08-13 11:57:05 +030013000 if (IS_845G(dev) || IS_I865G(dev)) {
13001 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13002 dev->mode_config.cursor_height = 1023;
13003 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013004 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13005 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13006 } else {
13007 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13008 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13009 }
13010
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013011 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013012
Zhao Yakui28c97732009-10-09 11:39:41 +080013013 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013014 INTEL_INFO(dev)->num_pipes,
13015 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013016
Damien Lespiau055e3932014-08-18 13:49:10 +010013017 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013018 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013019 for_each_sprite(pipe, sprite) {
13020 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013021 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013022 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013023 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013024 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013025 }
13026
Jesse Barnesf42bb702013-12-16 16:34:23 -080013027 intel_init_dpio(dev);
13028
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013029 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013030
Ville Syrjälä69769f92014-08-15 01:22:08 +030013031 /* save the BIOS value before clobbering it */
13032 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013033 /* Just disable it once at startup */
13034 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013035 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013036
13037 /* Just in case the BIOS is doing something questionable. */
13038 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013039
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013040 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013041 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013042 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013043
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013044 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013045 if (!crtc->active)
13046 continue;
13047
Jesse Barnes46f297f2014-03-07 08:57:48 -080013048 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013049 * Note that reserving the BIOS fb up front prevents us
13050 * from stuffing other stolen allocations like the ring
13051 * on top. This prevents some ugliness at boot time, and
13052 * can even allow for smooth boot transitions if the BIOS
13053 * fb is large enough for the active pipe configuration.
13054 */
13055 if (dev_priv->display.get_plane_config) {
13056 dev_priv->display.get_plane_config(crtc,
13057 &crtc->plane_config);
13058 /*
13059 * If the fb is shared between multiple heads, we'll
13060 * just get the first one.
13061 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013062 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013063 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013064 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013065}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013066
Daniel Vetter7fad7982012-07-04 17:51:47 +020013067static void intel_enable_pipe_a(struct drm_device *dev)
13068{
13069 struct intel_connector *connector;
13070 struct drm_connector *crt = NULL;
13071 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013072 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013073
13074 /* We can't just switch on the pipe A, we need to set things up with a
13075 * proper mode and output configuration. As a gross hack, enable pipe A
13076 * by enabling the load detect pipe once. */
13077 list_for_each_entry(connector,
13078 &dev->mode_config.connector_list,
13079 base.head) {
13080 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13081 crt = &connector->base;
13082 break;
13083 }
13084 }
13085
13086 if (!crt)
13087 return;
13088
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013089 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13090 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013091}
13092
Daniel Vetterfa555832012-10-10 23:14:00 +020013093static bool
13094intel_check_plane_mapping(struct intel_crtc *crtc)
13095{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013096 struct drm_device *dev = crtc->base.dev;
13097 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013098 u32 reg, val;
13099
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013100 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013101 return true;
13102
13103 reg = DSPCNTR(!crtc->plane);
13104 val = I915_READ(reg);
13105
13106 if ((val & DISPLAY_PLANE_ENABLE) &&
13107 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13108 return false;
13109
13110 return true;
13111}
13112
Daniel Vetter24929352012-07-02 20:28:59 +020013113static void intel_sanitize_crtc(struct intel_crtc *crtc)
13114{
13115 struct drm_device *dev = crtc->base.dev;
13116 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013117 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013118
Daniel Vetter24929352012-07-02 20:28:59 +020013119 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013120 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013121 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13122
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013123 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013124 if (crtc->active) {
13125 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013126 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013127 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013128 drm_vblank_off(dev, crtc->pipe);
13129
Daniel Vetter24929352012-07-02 20:28:59 +020013130 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013131 * disable the crtc (and hence change the state) if it is wrong. Note
13132 * that gen4+ has a fixed plane -> pipe mapping. */
13133 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013134 struct intel_connector *connector;
13135 bool plane;
13136
Daniel Vetter24929352012-07-02 20:28:59 +020013137 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13138 crtc->base.base.id);
13139
13140 /* Pipe has the wrong plane attached and the plane is active.
13141 * Temporarily change the plane mapping and disable everything
13142 * ... */
13143 plane = crtc->plane;
13144 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013145 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013146 dev_priv->display.crtc_disable(&crtc->base);
13147 crtc->plane = plane;
13148
13149 /* ... and break all links. */
13150 list_for_each_entry(connector, &dev->mode_config.connector_list,
13151 base.head) {
13152 if (connector->encoder->base.crtc != &crtc->base)
13153 continue;
13154
Egbert Eich7f1950f2014-04-25 10:56:22 +020013155 connector->base.dpms = DRM_MODE_DPMS_OFF;
13156 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013157 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013158 /* multiple connectors may have the same encoder:
13159 * handle them and break crtc link separately */
13160 list_for_each_entry(connector, &dev->mode_config.connector_list,
13161 base.head)
13162 if (connector->encoder->base.crtc == &crtc->base) {
13163 connector->encoder->base.crtc = NULL;
13164 connector->encoder->connectors_active = false;
13165 }
Daniel Vetter24929352012-07-02 20:28:59 +020013166
13167 WARN_ON(crtc->active);
13168 crtc->base.enabled = false;
13169 }
Daniel Vetter24929352012-07-02 20:28:59 +020013170
Daniel Vetter7fad7982012-07-04 17:51:47 +020013171 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13172 crtc->pipe == PIPE_A && !crtc->active) {
13173 /* BIOS forgot to enable pipe A, this mostly happens after
13174 * resume. Force-enable the pipe to fix this, the update_dpms
13175 * call below we restore the pipe to the right state, but leave
13176 * the required bits on. */
13177 intel_enable_pipe_a(dev);
13178 }
13179
Daniel Vetter24929352012-07-02 20:28:59 +020013180 /* Adjust the state of the output pipe according to whether we
13181 * have active connectors/encoders. */
13182 intel_crtc_update_dpms(&crtc->base);
13183
13184 if (crtc->active != crtc->base.enabled) {
13185 struct intel_encoder *encoder;
13186
13187 /* This can happen either due to bugs in the get_hw_state
13188 * functions or because the pipe is force-enabled due to the
13189 * pipe A quirk. */
13190 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13191 crtc->base.base.id,
13192 crtc->base.enabled ? "enabled" : "disabled",
13193 crtc->active ? "enabled" : "disabled");
13194
13195 crtc->base.enabled = crtc->active;
13196
13197 /* Because we only establish the connector -> encoder ->
13198 * crtc links if something is active, this means the
13199 * crtc is now deactivated. Break the links. connector
13200 * -> encoder links are only establish when things are
13201 * actually up, hence no need to break them. */
13202 WARN_ON(crtc->active);
13203
13204 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13205 WARN_ON(encoder->connectors_active);
13206 encoder->base.crtc = NULL;
13207 }
13208 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013209
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013210 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013211 /*
13212 * We start out with underrun reporting disabled to avoid races.
13213 * For correct bookkeeping mark this on active crtcs.
13214 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013215 * Also on gmch platforms we dont have any hardware bits to
13216 * disable the underrun reporting. Which means we need to start
13217 * out with underrun reporting disabled also on inactive pipes,
13218 * since otherwise we'll complain about the garbage we read when
13219 * e.g. coming up after runtime pm.
13220 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013221 * No protection against concurrent access is required - at
13222 * worst a fifo underrun happens which also sets this to false.
13223 */
13224 crtc->cpu_fifo_underrun_disabled = true;
13225 crtc->pch_fifo_underrun_disabled = true;
13226 }
Daniel Vetter24929352012-07-02 20:28:59 +020013227}
13228
13229static void intel_sanitize_encoder(struct intel_encoder *encoder)
13230{
13231 struct intel_connector *connector;
13232 struct drm_device *dev = encoder->base.dev;
13233
13234 /* We need to check both for a crtc link (meaning that the
13235 * encoder is active and trying to read from a pipe) and the
13236 * pipe itself being active. */
13237 bool has_active_crtc = encoder->base.crtc &&
13238 to_intel_crtc(encoder->base.crtc)->active;
13239
13240 if (encoder->connectors_active && !has_active_crtc) {
13241 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13242 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013243 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013244
13245 /* Connector is active, but has no active pipe. This is
13246 * fallout from our resume register restoring. Disable
13247 * the encoder manually again. */
13248 if (encoder->base.crtc) {
13249 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13250 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013251 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013252 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013253 if (encoder->post_disable)
13254 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013255 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013256 encoder->base.crtc = NULL;
13257 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013258
13259 /* Inconsistent output/port/pipe state happens presumably due to
13260 * a bug in one of the get_hw_state functions. Or someplace else
13261 * in our code, like the register restore mess on resume. Clamp
13262 * things to off as a safer default. */
13263 list_for_each_entry(connector,
13264 &dev->mode_config.connector_list,
13265 base.head) {
13266 if (connector->encoder != encoder)
13267 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013268 connector->base.dpms = DRM_MODE_DPMS_OFF;
13269 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013270 }
13271 }
13272 /* Enabled encoders without active connectors will be fixed in
13273 * the crtc fixup. */
13274}
13275
Imre Deak04098752014-02-18 00:02:16 +020013276void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013277{
13278 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013279 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013280
Imre Deak04098752014-02-18 00:02:16 +020013281 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13282 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13283 i915_disable_vga(dev);
13284 }
13285}
13286
13287void i915_redisable_vga(struct drm_device *dev)
13288{
13289 struct drm_i915_private *dev_priv = dev->dev_private;
13290
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013291 /* This function can be called both from intel_modeset_setup_hw_state or
13292 * at a very early point in our resume sequence, where the power well
13293 * structures are not yet restored. Since this function is at a very
13294 * paranoid "someone might have enabled VGA while we were not looking"
13295 * level, just check if the power well is enabled instead of trying to
13296 * follow the "don't touch the power well if we don't need it" policy
13297 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020013298 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013299 return;
13300
Imre Deak04098752014-02-18 00:02:16 +020013301 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013302}
13303
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013304static bool primary_get_hw_state(struct intel_crtc *crtc)
13305{
13306 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13307
13308 if (!crtc->active)
13309 return false;
13310
13311 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13312}
13313
Daniel Vetter30e984d2013-06-05 13:34:17 +020013314static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013315{
13316 struct drm_i915_private *dev_priv = dev->dev_private;
13317 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013318 struct intel_crtc *crtc;
13319 struct intel_encoder *encoder;
13320 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013321 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013322
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013323 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013324 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013325
Daniel Vetter99535992014-04-13 12:00:33 +020013326 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13327
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013328 crtc->active = dev_priv->display.get_pipe_config(crtc,
13329 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013330
13331 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013332 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013333
13334 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13335 crtc->base.base.id,
13336 crtc->active ? "enabled" : "disabled");
13337 }
13338
Daniel Vetter53589012013-06-05 13:34:16 +020013339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13340 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13341
13342 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13343 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013344 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013345 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13346 pll->active++;
13347 }
13348 pll->refcount = pll->active;
13349
Daniel Vetter35c95372013-07-17 06:55:04 +020013350 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13351 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013352
13353 if (pll->refcount)
13354 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013355 }
13356
Damien Lespiaub2784e12014-08-05 11:29:37 +010013357 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013358 pipe = 0;
13359
13360 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013361 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13362 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013363 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013364 } else {
13365 encoder->base.crtc = NULL;
13366 }
13367
13368 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013369 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013370 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013371 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013372 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013373 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013374 }
13375
13376 list_for_each_entry(connector, &dev->mode_config.connector_list,
13377 base.head) {
13378 if (connector->get_hw_state(connector)) {
13379 connector->base.dpms = DRM_MODE_DPMS_ON;
13380 connector->encoder->connectors_active = true;
13381 connector->base.encoder = &connector->encoder->base;
13382 } else {
13383 connector->base.dpms = DRM_MODE_DPMS_OFF;
13384 connector->base.encoder = NULL;
13385 }
13386 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13387 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013388 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013389 connector->base.encoder ? "enabled" : "disabled");
13390 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013391}
13392
13393/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13394 * and i915 state tracking structures. */
13395void intel_modeset_setup_hw_state(struct drm_device *dev,
13396 bool force_restore)
13397{
13398 struct drm_i915_private *dev_priv = dev->dev_private;
13399 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013400 struct intel_crtc *crtc;
13401 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013402 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013403
13404 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013405
Jesse Barnesbabea612013-06-26 18:57:38 +030013406 /*
13407 * Now that we have the config, copy it to each CRTC struct
13408 * Note that this could go away if we move to using crtc_config
13409 * checking everywhere.
13410 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013411 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013412 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013413 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013414 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13415 crtc->base.base.id);
13416 drm_mode_debug_printmodeline(&crtc->base.mode);
13417 }
13418 }
13419
Daniel Vetter24929352012-07-02 20:28:59 +020013420 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013421 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013422 intel_sanitize_encoder(encoder);
13423 }
13424
Damien Lespiau055e3932014-08-18 13:49:10 +010013425 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013426 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13427 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013428 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013429 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013430
Daniel Vetter35c95372013-07-17 06:55:04 +020013431 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13432 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13433
13434 if (!pll->on || pll->active)
13435 continue;
13436
13437 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13438
13439 pll->disable(dev_priv, pll);
13440 pll->on = false;
13441 }
13442
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013443 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013444 ilk_wm_get_hw_state(dev);
13445
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013446 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013447 i915_redisable_vga(dev);
13448
Daniel Vetterf30da182013-04-11 20:22:50 +020013449 /*
13450 * We need to use raw interfaces for restoring state to avoid
13451 * checking (bogus) intermediate states.
13452 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013453 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013454 struct drm_crtc *crtc =
13455 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013456
13457 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013458 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013459 }
13460 } else {
13461 intel_modeset_update_staged_output_state(dev);
13462 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013463
13464 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013465}
13466
13467void intel_modeset_gem_init(struct drm_device *dev)
13468{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013469 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013470 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013471
Imre Deakae484342014-03-31 15:10:44 +030013472 mutex_lock(&dev->struct_mutex);
13473 intel_init_gt_powersave(dev);
13474 mutex_unlock(&dev->struct_mutex);
13475
Chris Wilson1833b132012-05-09 11:56:28 +010013476 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013477
13478 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013479
13480 /*
13481 * Make sure any fbs we allocated at startup are properly
13482 * pinned & fenced. When we do the allocation it's too early
13483 * for this.
13484 */
13485 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013486 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013487 obj = intel_fb_obj(c->primary->fb);
13488 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013489 continue;
13490
Matt Roper2ff8fde2014-07-08 07:50:07 -070013491 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013492 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13493 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013494 drm_framebuffer_unreference(c->primary->fb);
13495 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013496 }
13497 }
13498 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013499}
13500
Imre Deak4932e2c2014-02-11 17:12:48 +020013501void intel_connector_unregister(struct intel_connector *intel_connector)
13502{
13503 struct drm_connector *connector = &intel_connector->base;
13504
13505 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013506 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013507}
13508
Jesse Barnes79e53942008-11-07 14:24:08 -080013509void intel_modeset_cleanup(struct drm_device *dev)
13510{
Jesse Barnes652c3932009-08-17 13:31:43 -070013511 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013512 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013513
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013514 /*
13515 * Interrupts and polling as the first thing to avoid creating havoc.
13516 * Too much stuff here (turning of rps, connectors, ...) would
13517 * experience fancy races otherwise.
13518 */
13519 drm_irq_uninstall(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +030013520 intel_hpd_cancel_work(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013521 dev_priv->pm._irqs_disabled = true;
13522
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013523 /*
13524 * Due to the hpd irq storm handling the hotplug work can re-arm the
13525 * poll handlers. Hence disable polling after hpd handling is shut down.
13526 */
Keith Packardf87ea762010-10-03 19:36:26 -070013527 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013528
Jesse Barnes652c3932009-08-17 13:31:43 -070013529 mutex_lock(&dev->struct_mutex);
13530
Jesse Barnes723bfd72010-10-07 16:01:13 -070013531 intel_unregister_dsm_handler();
13532
Chris Wilson973d04f2011-07-08 12:22:37 +010013533 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013534
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013535 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013536
Daniel Vetter930ebb42012-06-29 23:32:16 +020013537 ironlake_teardown_rc6(dev);
13538
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013539 mutex_unlock(&dev->struct_mutex);
13540
Chris Wilson1630fe72011-07-08 12:22:42 +010013541 /* flush any delayed tasks or pending work */
13542 flush_scheduled_work();
13543
Jani Nikuladb31af12013-11-08 16:48:53 +020013544 /* destroy the backlight and sysfs files before encoders/connectors */
13545 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013546 struct intel_connector *intel_connector;
13547
13548 intel_connector = to_intel_connector(connector);
13549 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013550 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013551
Jesse Barnes79e53942008-11-07 14:24:08 -080013552 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013553
13554 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013555
13556 mutex_lock(&dev->struct_mutex);
13557 intel_cleanup_gt_powersave(dev);
13558 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013559}
13560
Dave Airlie28d52042009-09-21 14:33:58 +100013561/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013562 * Return which encoder is currently attached for connector.
13563 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013564struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013565{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013566 return &intel_attached_encoder(connector)->base;
13567}
Jesse Barnes79e53942008-11-07 14:24:08 -080013568
Chris Wilsondf0e9242010-09-09 16:20:55 +010013569void intel_connector_attach_encoder(struct intel_connector *connector,
13570 struct intel_encoder *encoder)
13571{
13572 connector->encoder = encoder;
13573 drm_mode_connector_attach_encoder(&connector->base,
13574 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013575}
Dave Airlie28d52042009-09-21 14:33:58 +100013576
13577/*
13578 * set vga decode state - true == enable VGA decode
13579 */
13580int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13581{
13582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013583 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013584 u16 gmch_ctrl;
13585
Chris Wilson75fa0412014-02-07 18:37:02 -020013586 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13587 DRM_ERROR("failed to read control word\n");
13588 return -EIO;
13589 }
13590
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013591 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13592 return 0;
13593
Dave Airlie28d52042009-09-21 14:33:58 +100013594 if (state)
13595 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13596 else
13597 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013598
13599 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13600 DRM_ERROR("failed to write control word\n");
13601 return -EIO;
13602 }
13603
Dave Airlie28d52042009-09-21 14:33:58 +100013604 return 0;
13605}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013606
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013607struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013608
13609 u32 power_well_driver;
13610
Chris Wilson63b66e52013-08-08 15:12:06 +020013611 int num_transcoders;
13612
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013613 struct intel_cursor_error_state {
13614 u32 control;
13615 u32 position;
13616 u32 base;
13617 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013618 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013619
13620 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013621 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013622 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013623 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013624 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013625
13626 struct intel_plane_error_state {
13627 u32 control;
13628 u32 stride;
13629 u32 size;
13630 u32 pos;
13631 u32 addr;
13632 u32 surface;
13633 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013634 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013635
13636 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013637 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013638 enum transcoder cpu_transcoder;
13639
13640 u32 conf;
13641
13642 u32 htotal;
13643 u32 hblank;
13644 u32 hsync;
13645 u32 vtotal;
13646 u32 vblank;
13647 u32 vsync;
13648 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013649};
13650
13651struct intel_display_error_state *
13652intel_display_capture_error_state(struct drm_device *dev)
13653{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013654 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013655 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013656 int transcoders[] = {
13657 TRANSCODER_A,
13658 TRANSCODER_B,
13659 TRANSCODER_C,
13660 TRANSCODER_EDP,
13661 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013662 int i;
13663
Chris Wilson63b66e52013-08-08 15:12:06 +020013664 if (INTEL_INFO(dev)->num_pipes == 0)
13665 return NULL;
13666
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013667 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013668 if (error == NULL)
13669 return NULL;
13670
Imre Deak190be112013-11-25 17:15:31 +020013671 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013672 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13673
Damien Lespiau055e3932014-08-18 13:49:10 +010013674 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013675 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013676 intel_display_power_enabled_unlocked(dev_priv,
13677 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013678 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013679 continue;
13680
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013681 error->cursor[i].control = I915_READ(CURCNTR(i));
13682 error->cursor[i].position = I915_READ(CURPOS(i));
13683 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013684
13685 error->plane[i].control = I915_READ(DSPCNTR(i));
13686 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013687 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013688 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013689 error->plane[i].pos = I915_READ(DSPPOS(i));
13690 }
Paulo Zanonica291362013-03-06 20:03:14 -030013691 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13692 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013693 if (INTEL_INFO(dev)->gen >= 4) {
13694 error->plane[i].surface = I915_READ(DSPSURF(i));
13695 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13696 }
13697
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013698 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013699
Sonika Jindal3abfce72014-07-21 15:23:43 +053013700 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013701 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013702 }
13703
13704 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13705 if (HAS_DDI(dev_priv->dev))
13706 error->num_transcoders++; /* Account for eDP. */
13707
13708 for (i = 0; i < error->num_transcoders; i++) {
13709 enum transcoder cpu_transcoder = transcoders[i];
13710
Imre Deakddf9c532013-11-27 22:02:02 +020013711 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013712 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013713 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013714 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013715 continue;
13716
Chris Wilson63b66e52013-08-08 15:12:06 +020013717 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13718
13719 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13720 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13721 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13722 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13723 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13724 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13725 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013726 }
13727
13728 return error;
13729}
13730
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013731#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13732
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013733void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013734intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013735 struct drm_device *dev,
13736 struct intel_display_error_state *error)
13737{
Damien Lespiau055e3932014-08-18 13:49:10 +010013738 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013739 int i;
13740
Chris Wilson63b66e52013-08-08 15:12:06 +020013741 if (!error)
13742 return;
13743
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013744 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013745 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013746 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013747 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013748 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013749 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013750 err_printf(m, " Power: %s\n",
13751 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013752 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013753 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013754
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013755 err_printf(m, "Plane [%d]:\n", i);
13756 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13757 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013758 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013759 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13760 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013761 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013762 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013763 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013764 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013765 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13766 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013767 }
13768
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013769 err_printf(m, "Cursor [%d]:\n", i);
13770 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13771 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13772 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013773 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013774
13775 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013776 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013777 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013778 err_printf(m, " Power: %s\n",
13779 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013780 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13781 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13782 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13783 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13784 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13785 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13786 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13787 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013788}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013789
13790void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13791{
13792 struct intel_crtc *crtc;
13793
13794 for_each_intel_crtc(dev, crtc) {
13795 struct intel_unpin_work *work;
13796 unsigned long irqflags;
13797
13798 spin_lock_irqsave(&dev->event_lock, irqflags);
13799
13800 work = crtc->unpin_work;
13801
13802 if (work && work->event &&
13803 work->event->base.file_priv == file) {
13804 kfree(work->event);
13805 work->event = NULL;
13806 }
13807
13808 spin_unlock_irqrestore(&dev->event_lock, irqflags);
13809 }
13810}