blob: ae2d67d4e4888471c9e5e137578d4b73638599db [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Chris Wilson6b383a72010-09-13 13:54:26 +010079static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnesf1f644d2013-06-27 00:39:25 +030081static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
82 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030083static void ironlake_pch_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030085
Damien Lespiaue7457a92013-08-08 22:28:59 +010086static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
87 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080088static int intel_framebuffer_init(struct drm_device *dev,
89 struct intel_framebuffer *ifb,
90 struct drm_mode_fb_cmd2 *mode_cmd,
91 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020092static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
93static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070095 struct intel_link_m_n *m_n,
96 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020098static void haswell_set_pipeconf(struct drm_crtc *crtc);
99static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200100static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300101static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100102
Dave Airlie0e32b392014-05-02 14:02:48 +1000103static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
104{
105 if (!connector->mst_port)
106 return connector->encoder;
107 else
108 return &connector->mst_port->mst_encoders[pipe]->base;
109}
110
Jesse Barnes79e53942008-11-07 14:24:08 -0800111typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400112 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800113} intel_range_t;
114
115typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400116 int dot_limit;
117 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800118} intel_p2_t;
119
Ma Lingd4906092009-03-18 20:13:27 +0800120typedef struct intel_limit intel_limit_t;
121struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 intel_range_t dot, vco, n, m, m1, m2, p, p1;
123 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800124};
Jesse Barnes79e53942008-11-07 14:24:08 -0800125
Daniel Vetterd2acd212012-10-20 20:57:43 +0200126int
127intel_pch_rawclk(struct drm_device *dev)
128{
129 struct drm_i915_private *dev_priv = dev->dev_private;
130
131 WARN_ON(!HAS_PCH_SPLIT(dev));
132
133 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
134}
135
Chris Wilson021357a2010-09-07 20:54:59 +0100136static inline u32 /* units of 100MHz */
137intel_fdi_link_freq(struct drm_device *dev)
138{
Chris Wilson8b99e682010-10-13 09:59:17 +0100139 if (IS_GEN5(dev)) {
140 struct drm_i915_private *dev_priv = dev->dev_private;
141 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
142 } else
143 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100144}
145
Daniel Vetter5d536e22013-07-06 12:52:06 +0200146static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200148 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200149 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .m = { .min = 96, .max = 140 },
151 .m1 = { .min = 18, .max = 26 },
152 .m2 = { .min = 6, .max = 16 },
153 .p = { .min = 4, .max = 128 },
154 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 165000,
156 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dvo = {
160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 4 },
170};
171
Keith Packarde4b36692009-06-05 19:22:17 -0700172static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
Eric Anholt273e27c2011-03-30 13:01:10 -0700184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 20000, .max = 400000 },
187 .vco = { .min = 1400000, .max = 2800000 },
188 .n = { .min = 1, .max = 6 },
189 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100190 .m1 = { .min = 8, .max = 18 },
191 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 200000,
195 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
197
198static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 7, .max = 98 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 112000,
208 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Eric Anholt273e27c2011-03-30 13:01:10 -0700211
Keith Packarde4b36692009-06-05 19:22:17 -0700212static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700213 .dot = { .min = 25000, .max = 270000 },
214 .vco = { .min = 1750000, .max = 3500000},
215 .n = { .min = 1, .max = 4 },
216 .m = { .min = 104, .max = 138 },
217 .m1 = { .min = 17, .max = 23 },
218 .m2 = { .min = 5, .max = 11 },
219 .p = { .min = 10, .max = 30 },
220 .p1 = { .min = 1, .max = 3},
221 .p2 = { .dot_limit = 270000,
222 .p2_slow = 10,
223 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
226
227static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .dot = { .min = 22000, .max = 400000 },
229 .vco = { .min = 1750000, .max = 3500000},
230 .n = { .min = 1, .max = 4 },
231 .m = { .min = 104, .max = 138 },
232 .m1 = { .min = 16, .max = 23 },
233 .m2 = { .min = 5, .max = 11 },
234 .p = { .min = 5, .max = 80 },
235 .p1 = { .min = 1, .max = 8},
236 .p2 = { .dot_limit = 165000,
237 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 20000, .max = 115000 },
242 .vco = { .min = 1750000, .max = 3500000 },
243 .n = { .min = 1, .max = 3 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 17, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 28, .max = 112 },
248 .p1 = { .min = 2, .max = 8 },
249 .p2 = { .dot_limit = 0,
250 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800251 },
Keith Packarde4b36692009-06-05 19:22:17 -0700252};
253
254static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 80000, .max = 224000 },
256 .vco = { .min = 1750000, .max = 3500000 },
257 .n = { .min = 1, .max = 3 },
258 .m = { .min = 104, .max = 138 },
259 .m1 = { .min = 17, .max = 23 },
260 .m2 = { .min = 5, .max = 11 },
261 .p = { .min = 14, .max = 42 },
262 .p1 = { .min = 2, .max = 6 },
263 .p2 = { .dot_limit = 0,
264 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800265 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500268static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 20000, .max = 400000},
270 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .n = { .min = 3, .max = 6 },
273 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .m1 = { .min = 0, .max = 0 },
276 .m2 = { .min = 0, .max = 254 },
277 .p = { .min = 5, .max = 80 },
278 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .p2 = { .dot_limit = 200000,
280 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700281};
282
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500283static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .dot = { .min = 20000, .max = 400000 },
285 .vco = { .min = 1700000, .max = 3500000 },
286 .n = { .min = 3, .max = 6 },
287 .m = { .min = 2, .max = 256 },
288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 7, .max = 112 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 112000,
293 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Eric Anholt273e27c2011-03-30 13:01:10 -0700296/* Ironlake / Sandybridge
297 *
298 * We calculate clock using (register_value + 2) for N/M1/M2, so here
299 * the range value for them is (actual_value - 2).
300 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 5 },
305 .m = { .min = 79, .max = 127 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700312};
313
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 118 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
322 .p1 = { .min = 2, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325};
326
327static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 127 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 14, .max = 56 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
Eric Anholt273e27c2011-03-30 13:01:10 -0700340/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .dot = { .min = 25000, .max = 350000 },
343 .vco = { .min = 1760000, .max = 3510000 },
344 .n = { .min = 1, .max = 2 },
345 .m = { .min = 79, .max = 126 },
346 .m1 = { .min = 12, .max = 22 },
347 .m2 = { .min = 5, .max = 9 },
348 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .p2 = { .dot_limit = 225000,
351 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800352};
353
354static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 3 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800365};
366
Ville Syrjälädc730512013-09-24 21:26:30 +0300367static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300368 /*
369 * These are the data rate limits (measured in fast clocks)
370 * since those are the strictest limits we have. The fast
371 * clock and actual rate limits are more relaxed, so checking
372 * them would make no difference.
373 */
374 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200375 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700376 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377 .m1 = { .min = 2, .max = 3 },
378 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300379 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300380 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700381};
382
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300383static const intel_limit_t intel_limits_chv = {
384 /*
385 * These are the data rate limits (measured in fast clocks)
386 * since those are the strictest limits we have. The fast
387 * clock and actual rate limits are more relaxed, so checking
388 * them would make no difference.
389 */
390 .dot = { .min = 25000 * 5, .max = 540000 * 5},
391 .vco = { .min = 4860000, .max = 6700000 },
392 .n = { .min = 1, .max = 1 },
393 .m1 = { .min = 2, .max = 2 },
394 .m2 = { .min = 24 << 22, .max = 175 << 22 },
395 .p1 = { .min = 2, .max = 4 },
396 .p2 = { .p2_slow = 1, .p2_fast = 14 },
397};
398
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300399static void vlv_clock(int refclk, intel_clock_t *clock)
400{
401 clock->m = clock->m1 * clock->m2;
402 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200403 if (WARN_ON(clock->n == 0 || clock->p == 0))
404 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300405 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
406 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300407}
408
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300409/**
410 * Returns whether any output on the specified pipe is of the specified type
411 */
412static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
413{
414 struct drm_device *dev = crtc->dev;
415 struct intel_encoder *encoder;
416
417 for_each_encoder_on_crtc(dev, crtc, encoder)
418 if (encoder->type == type)
419 return true;
420
421 return false;
422}
423
Chris Wilson1b894b52010-12-14 20:04:54 +0000424static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
425 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800426{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429
430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100431 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000432 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800433 limit = &intel_limits_ironlake_dual_lvds_100m;
434 else
435 limit = &intel_limits_ironlake_dual_lvds;
436 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000437 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800438 limit = &intel_limits_ironlake_single_lvds_100m;
439 else
440 limit = &intel_limits_ironlake_single_lvds;
441 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200442 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800444
445 return limit;
446}
447
Ma Ling044c7c42009-03-18 20:13:23 +0800448static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
449{
450 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 const intel_limit_t *limit;
452
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100454 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 else
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
459 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700460 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800461 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465
466 return limit;
467}
468
Chris Wilson1b894b52010-12-14 20:04:54 +0000469static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800470{
471 struct drm_device *dev = crtc->dev;
472 const intel_limit_t *limit;
473
Eric Anholtbad720f2009-10-22 16:11:14 -0700474 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000475 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800476 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800477 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500478 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800479 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800481 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 } else if (IS_CHERRYVIEW(dev)) {
484 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700485 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300486 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200495 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else
498 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 }
500 return limit;
501}
502
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503/* m1 is reserved as 0 in Pineview, n is a ring counter */
504static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800505{
Shaohua Li21778322009-02-23 15:19:16 +0800506 clock->m = clock->m2 + 2;
507 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200508 if (WARN_ON(clock->n == 0 || clock->p == 0))
509 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300510 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
511 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800512}
513
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
515{
516 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
517}
518
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200519static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800520{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200523 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
524 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300525 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
526 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800527}
528
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300529static void chv_clock(int refclk, intel_clock_t *clock)
530{
531 clock->m = clock->m1 * clock->m2;
532 clock->p = clock->p1 * clock->p2;
533 if (WARN_ON(clock->n == 0 || clock->p == 0))
534 return;
535 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
536 clock->n << 22);
537 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
538}
539
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800540#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800541/**
542 * Returns whether the given set of divisors are valid for a given refclk with
543 * the given connectors.
544 */
545
Chris Wilson1b894b52010-12-14 20:04:54 +0000546static bool intel_PLL_is_valid(struct drm_device *dev,
547 const intel_limit_t *limit,
548 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800549{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300550 if (clock->n < limit->n.min || limit->n.max < clock->n)
551 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558
559 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
560 if (clock->m1 <= clock->m2)
561 INTELPllInvalid("m1 <= m2\n");
562
563 if (!IS_VALLEYVIEW(dev)) {
564 if (clock->p < limit->p.min || limit->p.max < clock->p)
565 INTELPllInvalid("p out of range\n");
566 if (clock->m < limit->m.min || limit->m.max < clock->m)
567 INTELPllInvalid("m out of range\n");
568 }
569
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400571 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
573 * connector, etc., rather than just a single range.
574 */
575 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577
578 return true;
579}
580
Ma Lingd4906092009-03-18 20:13:27 +0800581static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200582i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800583 int target, int refclk, intel_clock_t *match_clock,
584 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800585{
586 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 int err = target;
589
Daniel Vettera210b022012-11-26 17:22:08 +0100590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100592 * For LVDS just rely on its current settings for dual-channel.
593 * We haven't figured out how to reliably set up different
594 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100596 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 clock.p2 = limit->p2.p2_fast;
598 else
599 clock.p2 = limit->p2.p2_slow;
600 } else {
601 if (target < limit->p2.dot_limit)
602 clock.p2 = limit->p2.p2_slow;
603 else
604 clock.p2 = limit->p2.p2_fast;
605 }
606
Akshay Joshi0206e352011-08-16 15:34:10 -0400607 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800608
Zhao Yakui42158662009-11-20 11:24:18 +0800609 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
610 clock.m1++) {
611 for (clock.m2 = limit->m2.min;
612 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200613 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800614 break;
615 for (clock.n = limit->n.min;
616 clock.n <= limit->n.max; clock.n++) {
617 for (clock.p1 = limit->p1.min;
618 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 int this_err;
620
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200621 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000622 if (!intel_PLL_is_valid(dev, limit,
623 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800625 if (match_clock &&
626 clock.p != match_clock->p)
627 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
629 this_err = abs(clock.dot - target);
630 if (this_err < err) {
631 *best_clock = clock;
632 err = this_err;
633 }
634 }
635 }
636 }
637 }
638
639 return (err != target);
640}
641
Ma Lingd4906092009-03-18 20:13:27 +0800642static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200643pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
649 int err = target;
650
651 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
652 /*
653 * For LVDS just rely on its current settings for dual-channel.
654 * We haven't figured out how to reliably set up different
655 * single/dual channel state, if we even can.
656 */
657 if (intel_is_dual_link_lvds(dev))
658 clock.p2 = limit->p2.p2_fast;
659 else
660 clock.p2 = limit->p2.p2_slow;
661 } else {
662 if (target < limit->p2.dot_limit)
663 clock.p2 = limit->p2.p2_slow;
664 else
665 clock.p2 = limit->p2.p2_fast;
666 }
667
668 memset(best_clock, 0, sizeof(*best_clock));
669
670 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
671 clock.m1++) {
672 for (clock.m2 = limit->m2.min;
673 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200674 for (clock.n = limit->n.min;
675 clock.n <= limit->n.max; clock.n++) {
676 for (clock.p1 = limit->p1.min;
677 clock.p1 <= limit->p1.max; clock.p1++) {
678 int this_err;
679
680 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 if (!intel_PLL_is_valid(dev, limit,
682 &clock))
683 continue;
684 if (match_clock &&
685 clock.p != match_clock->p)
686 continue;
687
688 this_err = abs(clock.dot - target);
689 if (this_err < err) {
690 *best_clock = clock;
691 err = this_err;
692 }
693 }
694 }
695 }
696 }
697
698 return (err != target);
699}
700
Ma Lingd4906092009-03-18 20:13:27 +0800701static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200702g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800705{
706 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800707 intel_clock_t clock;
708 int max_n;
709 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400710 /* approximately equals target * 0.00585 */
711 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800712 found = false;
713
714 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100715 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800716 clock.p2 = limit->p2.p2_fast;
717 else
718 clock.p2 = limit->p2.p2_slow;
719 } else {
720 if (target < limit->p2.dot_limit)
721 clock.p2 = limit->p2.p2_slow;
722 else
723 clock.p2 = limit->p2.p2_fast;
724 }
725
726 memset(best_clock, 0, sizeof(*best_clock));
727 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200728 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800729 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.m1 = limit->m1.max;
732 clock.m1 >= limit->m1.min; clock.m1--) {
733 for (clock.m2 = limit->m2.max;
734 clock.m2 >= limit->m2.min; clock.m2--) {
735 for (clock.p1 = limit->p1.max;
736 clock.p1 >= limit->p1.min; clock.p1--) {
737 int this_err;
738
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800742 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000743
744 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800745 if (this_err < err_most) {
746 *best_clock = clock;
747 err_most = this_err;
748 max_n = clock.n;
749 found = true;
750 }
751 }
752 }
753 }
754 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800755 return found;
756}
Ma Lingd4906092009-03-18 20:13:27 +0800757
Zhenyu Wang2c072452009-06-05 15:38:42 +0800758static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200759vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
760 int target, int refclk, intel_clock_t *match_clock,
761 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300763 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300764 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300765 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300766 /* min update 19.2 MHz */
767 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300768 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700769
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300770 target *= 5; /* fast clock */
771
772 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773
774 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300775 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300776 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300777 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300778 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300779 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700780 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int ppm, diff;
783
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
785 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 vlv_clock(refclk, &clock);
788
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300789 if (!intel_PLL_is_valid(dev, limit,
790 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300791 continue;
792
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300793 diff = abs(clock.dot - target);
794 ppm = div_u64(1000000ULL * diff, target);
795
796 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300797 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300799 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300800 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801
Ville Syrjäläc6861222013-09-24 21:26:21 +0300802 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300803 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700806 }
807 }
808 }
809 }
810 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700811
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300812 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700813}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300815static bool
816chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
817 int target, int refclk, intel_clock_t *match_clock,
818 intel_clock_t *best_clock)
819{
820 struct drm_device *dev = crtc->dev;
821 intel_clock_t clock;
822 uint64_t m2;
823 int found = false;
824
825 memset(best_clock, 0, sizeof(*best_clock));
826
827 /*
828 * Based on hardware doc, the n always set to 1, and m1 always
829 * set to 2. If requires to support 200Mhz refclk, we need to
830 * revisit this because n may not 1 anymore.
831 */
832 clock.n = 1, clock.m1 = 2;
833 target *= 5; /* fast clock */
834
835 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
836 for (clock.p2 = limit->p2.p2_fast;
837 clock.p2 >= limit->p2.p2_slow;
838 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
839
840 clock.p = clock.p1 * clock.p2;
841
842 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
843 clock.n) << 22, refclk * clock.m1);
844
845 if (m2 > INT_MAX/clock.m1)
846 continue;
847
848 clock.m2 = m2;
849
850 chv_clock(refclk, &clock);
851
852 if (!intel_PLL_is_valid(dev, limit, &clock))
853 continue;
854
855 /* based on hardware requirement, prefer bigger p
856 */
857 if (clock.p > best_clock->p) {
858 *best_clock = clock;
859 found = true;
860 }
861 }
862 }
863
864 return found;
865}
866
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300867bool intel_crtc_active(struct drm_crtc *crtc)
868{
869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
870
871 /* Be paranoid as we can arrive here with only partial
872 * state retrieved from the hardware during setup.
873 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875 * as Haswell has gained clock readout/fastboot support.
876 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000877 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300878 * properly reconstruct framebuffers.
879 */
Matt Roperf4510a22014-04-01 15:22:40 -0700880 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100881 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300882}
883
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
885 enum pipe pipe)
886{
887 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
Daniel Vetter3b117c82013-04-17 20:15:07 +0200890 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200891}
892
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300893static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 u32 reg = PIPEDSL(pipe);
897 u32 line1, line2;
898 u32 line_mask;
899
900 if (IS_GEN2(dev))
901 line_mask = DSL_LINEMASK_GEN2;
902 else
903 line_mask = DSL_LINEMASK_GEN3;
904
905 line1 = I915_READ(reg) & line_mask;
906 mdelay(5);
907 line2 = I915_READ(reg) & line_mask;
908
909 return line1 == line2;
910}
911
Keith Packardab7ad7f2010-10-03 00:33:06 -0700912/*
913 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300914 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700915 *
916 * After disabling a pipe, we can't wait for vblank in the usual way,
917 * spinning on the vblank interrupt status bit, since we won't actually
918 * see an interrupt when the pipe is disabled.
919 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700920 * On Gen4 and above:
921 * wait for the pipe register state bit to turn off
922 *
923 * Otherwise:
924 * wait for the display line value to settle (it usually
925 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100926 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700927 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300928static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700929{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300930 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300932 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
933 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934
Keith Packardab7ad7f2010-10-03 00:33:06 -0700935 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200936 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100939 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
940 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200941 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700942 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700943 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300944 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200945 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800947}
948
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000949/*
950 * ibx_digital_port_connected - is the specified port connected?
951 * @dev_priv: i915 private structure
952 * @port: the port to test
953 *
954 * Returns true if @port is connected, false otherwise.
955 */
956bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
957 struct intel_digital_port *port)
958{
959 u32 bit;
960
Damien Lespiauc36346e2012-12-13 16:09:03 +0000961 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200962 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000963 case PORT_B:
964 bit = SDE_PORTB_HOTPLUG;
965 break;
966 case PORT_C:
967 bit = SDE_PORTC_HOTPLUG;
968 break;
969 case PORT_D:
970 bit = SDE_PORTD_HOTPLUG;
971 break;
972 default:
973 return true;
974 }
975 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200976 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000977 case PORT_B:
978 bit = SDE_PORTB_HOTPLUG_CPT;
979 break;
980 case PORT_C:
981 bit = SDE_PORTC_HOTPLUG_CPT;
982 break;
983 case PORT_D:
984 bit = SDE_PORTD_HOTPLUG_CPT;
985 break;
986 default:
987 return true;
988 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000989 }
990
991 return I915_READ(SDEISR) & bit;
992}
993
Jesse Barnesb24e7172011-01-04 15:09:30 -0800994static const char *state_string(bool enabled)
995{
996 return enabled ? "on" : "off";
997}
998
999/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001000void assert_pll(struct drm_i915_private *dev_priv,
1001 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001002{
1003 int reg;
1004 u32 val;
1005 bool cur_state;
1006
1007 reg = DPLL(pipe);
1008 val = I915_READ(reg);
1009 cur_state = !!(val & DPLL_VCO_ENABLE);
1010 WARN(cur_state != state,
1011 "PLL state assertion failure (expected %s, current %s)\n",
1012 state_string(state), state_string(cur_state));
1013}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014
Jani Nikula23538ef2013-08-27 15:12:22 +03001015/* XXX: the dsi pll is shared between MIPI DSI ports */
1016static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1017{
1018 u32 val;
1019 bool cur_state;
1020
1021 mutex_lock(&dev_priv->dpio_lock);
1022 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1023 mutex_unlock(&dev_priv->dpio_lock);
1024
1025 cur_state = val & DSI_PLL_VCO_EN;
1026 WARN(cur_state != state,
1027 "DSI PLL state assertion failure (expected %s, current %s)\n",
1028 state_string(state), state_string(cur_state));
1029}
1030#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1031#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1032
Daniel Vetter55607e82013-06-16 21:42:39 +02001033struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001034intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001035{
Daniel Vettere2b78262013-06-07 23:10:03 +02001036 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1037
Daniel Vettera43f6e02013-06-07 23:10:32 +02001038 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 return NULL;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001042}
1043
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_shared_dpll(struct drm_i915_private *dev_priv,
1046 struct intel_shared_dpll *pll,
1047 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001048{
Jesse Barnes040484a2011-01-03 12:14:26 -08001049 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001050 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
Chris Wilson92b27b02012-05-20 18:10:50 +01001052 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001053 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001054 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001055
Daniel Vetter53589012013-06-05 13:34:16 +02001056 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001057 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001058 "%s assertion failure (expected %s, current %s)\n",
1059 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001060}
Jesse Barnes040484a2011-01-03 12:14:26 -08001061
1062static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
1064{
1065 int reg;
1066 u32 val;
1067 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001068 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1069 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 if (HAS_DDI(dev_priv->dev)) {
1072 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001075 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 } else {
1077 reg = FDI_TX_CTL(pipe);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & FDI_TX_ENABLE);
1080 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 WARN(cur_state != state,
1082 "FDI TX state assertion failure (expected %s, current %s)\n",
1083 state_string(state), state_string(cur_state));
1084}
1085#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1086#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1087
1088static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
1091 int reg;
1092 u32 val;
1093 bool cur_state;
1094
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001095 reg = FDI_RX_CTL(pipe);
1096 val = I915_READ(reg);
1097 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI RX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1103#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1104
1105static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
1108 int reg;
1109 u32 val;
1110
1111 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001112 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 return;
1114
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001115 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001116 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001117 return;
1118
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 reg = FDI_TX_CTL(pipe);
1120 val = I915_READ(reg);
1121 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1122}
1123
Daniel Vetter55607e82013-06-16 21:42:39 +02001124void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001126{
1127 int reg;
1128 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001129 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001130
1131 reg = FDI_RX_CTL(pipe);
1132 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001133 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1134 WARN(cur_state != state,
1135 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001137}
1138
Daniel Vetterb680c372014-09-19 18:27:27 +02001139void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1140 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001141{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001142 struct drm_device *dev = dev_priv->dev;
1143 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001144 u32 val;
1145 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001146 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147
Jani Nikulabedd4db2014-08-22 15:04:13 +03001148 if (WARN_ON(HAS_DDI(dev)))
1149 return;
1150
1151 if (HAS_PCH_SPLIT(dev)) {
1152 u32 port_sel;
1153
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001155 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1156
1157 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1158 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1159 panel_pipe = PIPE_B;
1160 /* XXX: else fix for eDP */
1161 } else if (IS_VALLEYVIEW(dev)) {
1162 /* presumably write lock depends on pipe, not port select */
1163 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1164 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001165 } else {
1166 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1168 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001169 }
1170
1171 val = I915_READ(pp_reg);
1172 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001173 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 locked = false;
1175
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176 WARN(panel_pipe == pipe && locked,
1177 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001178 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001179}
1180
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181static void assert_cursor(struct drm_i915_private *dev_priv,
1182 enum pipe pipe, bool state)
1183{
1184 struct drm_device *dev = dev_priv->dev;
1185 bool cur_state;
1186
Paulo Zanonid9d82082014-02-27 16:30:56 -03001187 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001189 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001190 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001191
1192 WARN(cur_state != state,
1193 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1194 pipe_name(pipe), state_string(state), state_string(cur_state));
1195}
1196#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1197#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1198
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001199void assert_pipe(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201{
1202 int reg;
1203 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001204 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001205 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1206 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001208 /* if we need the pipe quirk it must be always on */
1209 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1210 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001211 state = true;
1212
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001213 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001214 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001215 cur_state = false;
1216 } else {
1217 reg = PIPECONF(cpu_transcoder);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & PIPECONF_ENABLE);
1220 }
1221
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 WARN(cur_state != state,
1223 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001224 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225}
1226
Chris Wilson931872f2012-01-16 23:01:13 +00001227static void assert_plane(struct drm_i915_private *dev_priv,
1228 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229{
1230 int reg;
1231 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001232 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233
1234 reg = DSPCNTR(plane);
1235 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001236 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1237 WARN(cur_state != state,
1238 "plane %c assertion failure (expected %s, current %s)\n",
1239 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240}
1241
Chris Wilson931872f2012-01-16 23:01:13 +00001242#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1243#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe)
1247{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001248 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Ville Syrjälä653e1022013-06-04 13:49:05 +03001253 /* Primary planes are fixed to pipes on gen4+ */
1254 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001257 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001264 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes19332d72013-03-28 09:55:38 -07001275static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1276 enum pipe pipe)
1277{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001280 u32 val;
1281
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001282 if (INTEL_INFO(dev)->gen >= 9) {
1283 for_each_sprite(pipe, sprite) {
1284 val = I915_READ(PLANE_CTL(pipe, sprite));
1285 WARN(val & PLANE_CTL_ENABLE,
1286 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1287 sprite, pipe_name(pipe));
1288 }
1289 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001290 for_each_sprite(pipe, sprite) {
1291 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001294 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001295 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 }
1297 } else if (INTEL_INFO(dev)->gen >= 7) {
1298 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001299 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001300 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001301 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001302 plane_name(pipe), pipe_name(pipe));
1303 } else if (INTEL_INFO(dev)->gen >= 5) {
1304 reg = DVSCNTR(pipe);
1305 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001306 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001307 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1308 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001309 }
1310}
1311
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312static void assert_vblank_disabled(struct drm_crtc *crtc)
1313{
1314 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1315 drm_crtc_vblank_put(crtc);
1316}
1317
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001318static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001319{
1320 u32 val;
1321 bool enabled;
1322
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001323 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001324
Jesse Barnes92f25842011-01-04 15:09:34 -08001325 val = I915_READ(PCH_DREF_CONTROL);
1326 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1327 DREF_SUPERSPREAD_SOURCE_MASK));
1328 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1329}
1330
Daniel Vetterab9412b2013-05-03 11:49:46 +02001331static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001333{
1334 int reg;
1335 u32 val;
1336 bool enabled;
1337
Daniel Vetterab9412b2013-05-03 11:49:46 +02001338 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001339 val = I915_READ(reg);
1340 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001341 WARN(enabled,
1342 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1343 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001344}
1345
Keith Packard4e634382011-08-06 10:39:45 -07001346static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001348{
1349 if ((val & DP_PORT_EN) == 0)
1350 return false;
1351
1352 if (HAS_PCH_CPT(dev_priv->dev)) {
1353 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1354 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1355 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1356 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001357 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1358 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1359 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001360 } else {
1361 if ((val & DP_PIPE_MASK) != (pipe << 30))
1362 return false;
1363 }
1364 return true;
1365}
1366
Keith Packard1519b992011-08-06 10:35:34 -07001367static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 val)
1369{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001370 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001371 return false;
1372
1373 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001374 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001375 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1378 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001379 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001380 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
1389 if ((val & LVDS_PORT_EN) == 0)
1390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
1393 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1394 return false;
1395 } else {
1396 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1397 return false;
1398 }
1399 return true;
1400}
1401
1402static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe, u32 val)
1404{
1405 if ((val & ADPA_DAC_ENABLE) == 0)
1406 return false;
1407 if (HAS_PCH_CPT(dev_priv->dev)) {
1408 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1409 return false;
1410 } else {
1411 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1412 return false;
1413 }
1414 return true;
1415}
1416
Jesse Barnes291906f2011-02-02 12:28:03 -08001417static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001418 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001419{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001420 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001421 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001422 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001423 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001424
Daniel Vetter75c5da22012-09-10 21:58:29 +02001425 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1426 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001427 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001428}
1429
1430static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1431 enum pipe pipe, int reg)
1432{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001433 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001434 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001435 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001437
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001439 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001440 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001441}
1442
1443static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1444 enum pipe pipe)
1445{
1446 int reg;
1447 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001448
Keith Packardf0575e92011-07-25 22:12:43 -07001449 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1450 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1451 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001452
1453 reg = PCH_ADPA;
1454 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001455 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001456 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001457 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001458
1459 reg = PCH_LVDS;
1460 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001461 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001462 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001463 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001464
Paulo Zanonie2debe92013-02-18 19:00:27 -03001465 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1466 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1467 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001468}
1469
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001470static void intel_init_dpio(struct drm_device *dev)
1471{
1472 struct drm_i915_private *dev_priv = dev->dev_private;
1473
1474 if (!IS_VALLEYVIEW(dev))
1475 return;
1476
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001477 /*
1478 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1479 * CHV x1 PHY (DP/HDMI D)
1480 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1481 */
1482 if (IS_CHERRYVIEW(dev)) {
1483 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1484 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1485 } else {
1486 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1487 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001488}
1489
Daniel Vetter426115c2013-07-11 22:13:42 +02001490static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001491{
Daniel Vetter426115c2013-07-11 22:13:42 +02001492 struct drm_device *dev = crtc->base.dev;
1493 struct drm_i915_private *dev_priv = dev->dev_private;
1494 int reg = DPLL(crtc->pipe);
1495 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496
Daniel Vetter426115c2013-07-11 22:13:42 +02001497 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001498
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001499 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001500 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1501
1502 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001503 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001504 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001505
Daniel Vetter426115c2013-07-11 22:13:42 +02001506 I915_WRITE(reg, dpll);
1507 POSTING_READ(reg);
1508 udelay(150);
1509
1510 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1511 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1512
1513 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1514 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001515
1516 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 POSTING_READ(reg);
1519 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001520 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 POSTING_READ(reg);
1522 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001523 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001524 POSTING_READ(reg);
1525 udelay(150); /* wait for warmup */
1526}
1527
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001528static void chv_enable_pll(struct intel_crtc *crtc)
1529{
1530 struct drm_device *dev = crtc->base.dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 int pipe = crtc->pipe;
1533 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534 u32 tmp;
1535
1536 assert_pipe_disabled(dev_priv, crtc->pipe);
1537
1538 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1539
1540 mutex_lock(&dev_priv->dpio_lock);
1541
1542 /* Enable back the 10bit clock to display controller */
1543 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1544 tmp |= DPIO_DCLKP_EN;
1545 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1546
1547 /*
1548 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1549 */
1550 udelay(1);
1551
1552 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001553 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554
1555 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001556 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001557 DRM_ERROR("PLL %d failed to lock\n", pipe);
1558
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001559 /* not sure when this should be written */
1560 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1561 POSTING_READ(DPLL_MD(pipe));
1562
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001563 mutex_unlock(&dev_priv->dpio_lock);
1564}
1565
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001566static int intel_num_dvo_pipes(struct drm_device *dev)
1567{
1568 struct intel_crtc *crtc;
1569 int count = 0;
1570
1571 for_each_intel_crtc(dev, crtc)
1572 count += crtc->active &&
1573 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO);
1574
1575 return count;
1576}
1577
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001578static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001579{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001580 struct drm_device *dev = crtc->base.dev;
1581 struct drm_i915_private *dev_priv = dev->dev_private;
1582 int reg = DPLL(crtc->pipe);
1583 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001584
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001585 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001586
1587 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001588 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589
1590 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001591 if (IS_MOBILE(dev) && !IS_I830(dev))
1592 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001593
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001594 /* Enable DVO 2x clock on both PLLs if necessary */
1595 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1596 /*
1597 * It appears to be important that we don't enable this
1598 * for the current pipe before otherwise configuring the
1599 * PLL. No idea how this should be handled if multiple
1600 * DVO outputs are enabled simultaneosly.
1601 */
1602 dpll |= DPLL_DVO_2X_MODE;
1603 I915_WRITE(DPLL(!crtc->pipe),
1604 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1605 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606
1607 /* Wait for the clocks to stabilize. */
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (INTEL_INFO(dev)->gen >= 4) {
1612 I915_WRITE(DPLL_MD(crtc->pipe),
1613 crtc->config.dpll_hw_state.dpll_md);
1614 } else {
1615 /* The pixel multiplier can only be updated once the
1616 * DPLL is enabled and the clocks are stable.
1617 *
1618 * So write it again.
1619 */
1620 I915_WRITE(reg, dpll);
1621 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
1623 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
1633}
1634
1635/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001636 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001637 * @dev_priv: i915 private structure
1638 * @pipe: pipe PLL to disable
1639 *
1640 * Disable the PLL for @pipe, making sure the pipe is off first.
1641 *
1642 * Note! This is for pre-ILK only.
1643 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001644static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001645{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 enum pipe pipe = crtc->pipe;
1649
1650 /* Disable DVO 2x clock on both PLLs if necessary */
1651 if (IS_I830(dev) &&
1652 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO) &&
1653 intel_num_dvo_pipes(dev) == 1) {
1654 I915_WRITE(DPLL(PIPE_B),
1655 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1656 I915_WRITE(DPLL(PIPE_A),
1657 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1658 }
1659
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001660 /* Don't disable pipe or pipe PLLs if needed */
1661 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1662 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663 return;
1664
1665 /* Make sure the pipe isn't still relying on us */
1666 assert_pipe_disabled(dev_priv, pipe);
1667
Daniel Vetter50b44a42013-06-05 13:34:33 +02001668 I915_WRITE(DPLL(pipe), 0);
1669 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670}
1671
Jesse Barnesf6071162013-10-01 10:41:38 -07001672static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1673{
1674 u32 val = 0;
1675
1676 /* Make sure the pipe isn't still relying on us */
1677 assert_pipe_disabled(dev_priv, pipe);
1678
Imre Deake5cbfbf2014-01-09 17:08:16 +02001679 /*
1680 * Leave integrated clock source and reference clock enabled for pipe B.
1681 * The latter is needed for VGA hotplug / manual detection.
1682 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001683 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001684 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001685 I915_WRITE(DPLL(pipe), val);
1686 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001687
1688}
1689
1690static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1691{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001692 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001693 u32 val;
1694
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001697
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001698 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001699 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001700 if (pipe != PIPE_A)
1701 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1702 I915_WRITE(DPLL(pipe), val);
1703 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001704
1705 mutex_lock(&dev_priv->dpio_lock);
1706
1707 /* Disable 10bit clock to display controller */
1708 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1709 val &= ~DPIO_DCLKP_EN;
1710 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1711
Ville Syrjälä61407f62014-05-27 16:32:55 +03001712 /* disable left/right clock distribution */
1713 if (pipe != PIPE_B) {
1714 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1715 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1716 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1717 } else {
1718 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1719 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1720 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1721 }
1722
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001724}
1725
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001726void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1727 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001728{
1729 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001730 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001732 switch (dport->port) {
1733 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001734 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001735 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001736 break;
1737 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001738 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001739 dpll_reg = DPLL(0);
1740 break;
1741 case PORT_D:
1742 port_mask = DPLL_PORTD_READY_MASK;
1743 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001744 break;
1745 default:
1746 BUG();
1747 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001748
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001752}
1753
Daniel Vetterb14b1052014-04-24 23:55:13 +02001754static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1755{
1756 struct drm_device *dev = crtc->base.dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1759
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001760 if (WARN_ON(pll == NULL))
1761 return;
1762
Daniel Vetterb14b1052014-04-24 23:55:13 +02001763 WARN_ON(!pll->refcount);
1764 if (pll->active == 0) {
1765 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1766 WARN_ON(pll->on);
1767 assert_shared_dpll_disabled(dev_priv, pll);
1768
1769 pll->mode_set(dev_priv, pll);
1770 }
1771}
1772
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001773/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001774 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001775 * @dev_priv: i915 private structure
1776 * @pipe: pipe PLL to enable
1777 *
1778 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1779 * drives the transcoder clock.
1780 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001781static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001782{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001783 struct drm_device *dev = crtc->base.dev;
1784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001785 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001786
Daniel Vetter87a875b2013-06-05 13:34:19 +02001787 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001788 return;
1789
1790 if (WARN_ON(pll->refcount == 0))
1791 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001792
Damien Lespiau74dd6922014-07-29 18:06:17 +01001793 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001794 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001795 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001796
Daniel Vettercdbd2312013-06-05 13:34:03 +02001797 if (pll->active++) {
1798 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001799 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001800 return;
1801 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001802 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001803
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001804 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1805
Daniel Vetter46edb022013-06-05 13:34:12 +02001806 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001807 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001808 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001809}
1810
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001811static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001812{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001813 struct drm_device *dev = crtc->base.dev;
1814 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001815 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001816
Jesse Barnes92f25842011-01-04 15:09:34 -08001817 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001818 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001819 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001820 return;
1821
Chris Wilson48da64a2012-05-13 20:16:12 +01001822 if (WARN_ON(pll->refcount == 0))
1823 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1826 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001827 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828
Chris Wilson48da64a2012-05-13 20:16:12 +01001829 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001830 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001831 return;
1832 }
1833
Daniel Vettere9d69442013-06-05 13:34:15 +02001834 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001835 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001836 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001837 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001838
Daniel Vetter46edb022013-06-05 13:34:12 +02001839 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001840 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001842
1843 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001844}
1845
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001846static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1847 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001848{
Daniel Vetter23670b322012-11-01 09:15:30 +01001849 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001850 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001852 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001853
1854 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001855 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001856
1857 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001858 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001859 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001860
1861 /* FDI must be feeding us bits for PCH ports */
1862 assert_fdi_tx_enabled(dev_priv, pipe);
1863 assert_fdi_rx_enabled(dev_priv, pipe);
1864
Daniel Vetter23670b322012-11-01 09:15:30 +01001865 if (HAS_PCH_CPT(dev)) {
1866 /* Workaround: Set the timing override bit before enabling the
1867 * pch transcoder. */
1868 reg = TRANS_CHICKEN2(pipe);
1869 val = I915_READ(reg);
1870 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1871 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001872 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001873
Daniel Vetterab9412b2013-05-03 11:49:46 +02001874 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001875 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001876 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001877
1878 if (HAS_PCH_IBX(dev_priv->dev)) {
1879 /*
1880 * make the BPC in transcoder be consistent with
1881 * that in pipeconf reg.
1882 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001883 val &= ~PIPECONF_BPC_MASK;
1884 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001885 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001886
1887 val &= ~TRANS_INTERLACE_MASK;
1888 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001889 if (HAS_PCH_IBX(dev_priv->dev) &&
1890 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1891 val |= TRANS_LEGACY_INTERLACED_ILK;
1892 else
1893 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001894 else
1895 val |= TRANS_PROGRESSIVE;
1896
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 I915_WRITE(reg, val | TRANS_ENABLE);
1898 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001900}
1901
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001903 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001904{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001905 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906
1907 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001908 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001911 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001912 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001913
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001914 /* Workaround: set timing override bit. */
1915 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001916 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001917 I915_WRITE(_TRANSA_CHICKEN2, val);
1918
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001919 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001920 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001922 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1923 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001924 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925 else
1926 val |= TRANS_PROGRESSIVE;
1927
Daniel Vetterab9412b2013-05-03 11:49:46 +02001928 I915_WRITE(LPT_TRANSCONF, val);
1929 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001930 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931}
1932
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001933static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1934 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001935{
Daniel Vetter23670b322012-11-01 09:15:30 +01001936 struct drm_device *dev = dev_priv->dev;
1937 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001938
1939 /* FDI relies on the transcoder */
1940 assert_fdi_tx_disabled(dev_priv, pipe);
1941 assert_fdi_rx_disabled(dev_priv, pipe);
1942
Jesse Barnes291906f2011-02-02 12:28:03 -08001943 /* Ports must be off as well */
1944 assert_pch_ports_disabled(dev_priv, pipe);
1945
Daniel Vetterab9412b2013-05-03 11:49:46 +02001946 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001947 val = I915_READ(reg);
1948 val &= ~TRANS_ENABLE;
1949 I915_WRITE(reg, val);
1950 /* wait for PCH transcoder off, transcoder state */
1951 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001952 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001953
1954 if (!HAS_PCH_IBX(dev)) {
1955 /* Workaround: Clear the timing override chicken bit again. */
1956 reg = TRANS_CHICKEN2(pipe);
1957 val = I915_READ(reg);
1958 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1959 I915_WRITE(reg, val);
1960 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001961}
1962
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001963static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001964{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001965 u32 val;
1966
Daniel Vetterab9412b2013-05-03 11:49:46 +02001967 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001968 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001969 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001970 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001971 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001972 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001973
1974 /* Workaround: clear timing override bit. */
1975 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001977 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001978}
1979
1980/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001981 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001982 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001984 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001987static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001988{
Paulo Zanoni03722642014-01-17 13:51:09 -02001989 struct drm_device *dev = crtc->base.dev;
1990 struct drm_i915_private *dev_priv = dev->dev_private;
1991 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1993 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001994 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 int reg;
1996 u32 val;
1997
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001998 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001999 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002000 assert_sprites_disabled(dev_priv, pipe);
2001
Paulo Zanoni681e5812012-12-06 11:12:38 -02002002 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002003 pch_transcoder = TRANSCODER_A;
2004 else
2005 pch_transcoder = pipe;
2006
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 /*
2008 * A pipe without a PLL won't actually be able to drive bits from
2009 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2010 * need the check.
2011 */
2012 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002013 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002014 assert_dsi_pll_enabled(dev_priv);
2015 else
2016 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002018 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002019 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002020 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002021 assert_fdi_tx_pll_enabled(dev_priv,
2022 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002023 }
2024 /* FIXME: assert CPU port conditions for SNB+ */
2025 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002027 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002029 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002030 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2031 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002032 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002033 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002034
2035 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002036 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037}
2038
2039/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002040 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002041 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002043 * Disable the pipe of @crtc, making sure that various hardware
2044 * specific requirements are met, if applicable, e.g. plane
2045 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046 *
2047 * Will wait until the pipe has shut down before returning.
2048 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002049static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002051 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2052 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2053 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 int reg;
2055 u32 val;
2056
2057 /*
2058 * Make sure planes won't keep trying to pump pixels to us,
2059 * or we might hang the display.
2060 */
2061 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002062 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002063 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002065 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002066 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002067 if ((val & PIPECONF_ENABLE) == 0)
2068 return;
2069
Ville Syrjälä67adc642014-08-15 01:21:57 +03002070 /*
2071 * Double wide has implications for planes
2072 * so best keep it disabled when not needed.
2073 */
2074 if (crtc->config.double_wide)
2075 val &= ~PIPECONF_DOUBLE_WIDE;
2076
2077 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002078 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2079 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002080 val &= ~PIPECONF_ENABLE;
2081
2082 I915_WRITE(reg, val);
2083 if ((val & PIPECONF_ENABLE) == 0)
2084 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085}
2086
Keith Packardd74362c2011-07-28 14:47:14 -07002087/*
2088 * Plane regs are double buffered, going from enabled->disabled needs a
2089 * trigger in order to latch. The display address reg provides this.
2090 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002091void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2092 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002093{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002094 struct drm_device *dev = dev_priv->dev;
2095 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002096
2097 I915_WRITE(reg, I915_READ(reg));
2098 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002099}
2100
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002102 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002103 * @plane: plane to be enabled
2104 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002106 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002108static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2109 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002111 struct drm_device *dev = plane->dev;
2112 struct drm_i915_private *dev_priv = dev->dev_private;
2113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114
2115 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002116 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002118 if (intel_crtc->primary_enabled)
2119 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002120
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002121 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002122
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002123 dev_priv->display.update_primary_plane(crtc, plane->fb,
2124 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002125
2126 /*
2127 * BDW signals flip done immediately if the plane
2128 * is disabled, even if the plane enable is already
2129 * armed to occur at the next vblank :(
2130 */
2131 if (IS_BROADWELL(dev))
2132 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133}
2134
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002136 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 * @plane: plane to be disabled
2138 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002140 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2143 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002144{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 struct drm_device *dev = plane->dev;
2146 struct drm_i915_private *dev_priv = dev->dev_private;
2147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2148
2149 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002151 if (!intel_crtc->primary_enabled)
2152 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002153
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002154 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002155
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 dev_priv->display.update_primary_plane(crtc, plane->fb,
2157 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158}
2159
Chris Wilson693db182013-03-05 14:52:39 +00002160static bool need_vtd_wa(struct drm_device *dev)
2161{
2162#ifdef CONFIG_INTEL_IOMMU
2163 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2164 return true;
2165#endif
2166 return false;
2167}
2168
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002169static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2170{
2171 int tile_height;
2172
2173 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2174 return ALIGN(height, tile_height);
2175}
2176
Chris Wilson127bd2a2010-07-23 23:32:05 +01002177int
Chris Wilson48b956c2010-09-14 12:50:34 +01002178intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002179 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002180 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002181{
Chris Wilsonce453d82011-02-21 14:43:56 +00002182 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002183 u32 alignment;
2184 int ret;
2185
Matt Roperebcdd392014-07-09 16:22:11 -07002186 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2187
Chris Wilson05394f32010-11-08 19:18:58 +00002188 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002190 if (INTEL_INFO(dev)->gen >= 9)
2191 alignment = 256 * 1024;
2192 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002193 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002194 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002195 alignment = 4 * 1024;
2196 else
2197 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002198 break;
2199 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002200 if (INTEL_INFO(dev)->gen >= 9)
2201 alignment = 256 * 1024;
2202 else {
2203 /* pin() will align the object as required by fence */
2204 alignment = 0;
2205 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206 break;
2207 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002208 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 return -EINVAL;
2210 default:
2211 BUG();
2212 }
2213
Chris Wilson693db182013-03-05 14:52:39 +00002214 /* Note that the w/a also requires 64 PTE of padding following the
2215 * bo. We currently fill all unused PTE with the shadow page and so
2216 * we should always have valid PTE following the scanout preventing
2217 * the VT-d warning.
2218 */
2219 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2220 alignment = 256 * 1024;
2221
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002222 /*
2223 * Global gtt pte registers are special registers which actually forward
2224 * writes to a chunk of system memory. Which means that there is no risk
2225 * that the register values disappear as soon as we call
2226 * intel_runtime_pm_put(), so it is correct to wrap only the
2227 * pin/unpin/fence and not more.
2228 */
2229 intel_runtime_pm_get(dev_priv);
2230
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002232 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002233 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002234 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002235
2236 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2237 * fence, whereas 965+ only requires a fence if using
2238 * framebuffer compression. For simplicity, we always install
2239 * a fence as the cost is not that onerous.
2240 */
Chris Wilson06d98132012-04-17 15:31:24 +01002241 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002242 if (ret)
2243 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002244
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002245 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246
Chris Wilsonce453d82011-02-21 14:43:56 +00002247 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002249 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002250
2251err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002252 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002253err_interruptible:
2254 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002255 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002256 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002257}
2258
Chris Wilson1690e1e2011-12-14 13:57:08 +01002259void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2260{
Matt Roperebcdd392014-07-09 16:22:11 -07002261 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2262
Chris Wilson1690e1e2011-12-14 13:57:08 +01002263 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002264 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265}
2266
Daniel Vetterc2c75132012-07-05 12:17:30 +02002267/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2268 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002269unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2270 unsigned int tiling_mode,
2271 unsigned int cpp,
2272 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273{
Chris Wilsonbc752862013-02-21 20:04:31 +00002274 if (tiling_mode != I915_TILING_NONE) {
2275 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 tile_rows = *y / 8;
2278 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279
Chris Wilsonbc752862013-02-21 20:04:31 +00002280 tiles = *x / (512/cpp);
2281 *x %= 512/cpp;
2282
2283 return tile_rows * pitch * 8 + tiles * 4096;
2284 } else {
2285 unsigned int offset;
2286
2287 offset = *y * pitch + *x * cpp;
2288 *y = 0;
2289 *x = (offset & 4095) / cpp;
2290 return offset & -4096;
2291 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292}
2293
Jesse Barnes46f297f2014-03-07 08:57:48 -08002294int intel_format_to_fourcc(int format)
2295{
2296 switch (format) {
2297 case DISPPLANE_8BPP:
2298 return DRM_FORMAT_C8;
2299 case DISPPLANE_BGRX555:
2300 return DRM_FORMAT_XRGB1555;
2301 case DISPPLANE_BGRX565:
2302 return DRM_FORMAT_RGB565;
2303 default:
2304 case DISPPLANE_BGRX888:
2305 return DRM_FORMAT_XRGB8888;
2306 case DISPPLANE_RGBX888:
2307 return DRM_FORMAT_XBGR8888;
2308 case DISPPLANE_BGRX101010:
2309 return DRM_FORMAT_XRGB2101010;
2310 case DISPPLANE_RGBX101010:
2311 return DRM_FORMAT_XBGR2101010;
2312 }
2313}
2314
Jesse Barnes484b41d2014-03-07 08:57:55 -08002315static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002316 struct intel_plane_config *plane_config)
2317{
2318 struct drm_device *dev = crtc->base.dev;
2319 struct drm_i915_gem_object *obj = NULL;
2320 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2321 u32 base = plane_config->base;
2322
Chris Wilsonff2652e2014-03-10 08:07:02 +00002323 if (plane_config->size == 0)
2324 return false;
2325
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2327 plane_config->size);
2328 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002329 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002330
2331 if (plane_config->tiled) {
2332 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002333 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002334 }
2335
Dave Airlie66e514c2014-04-03 07:51:54 +10002336 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2337 mode_cmd.width = crtc->base.primary->fb->width;
2338 mode_cmd.height = crtc->base.primary->fb->height;
2339 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340
2341 mutex_lock(&dev->struct_mutex);
2342
Dave Airlie66e514c2014-04-03 07:51:54 +10002343 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345 DRM_DEBUG_KMS("intel fb init failed\n");
2346 goto out_unref_obj;
2347 }
2348
Daniel Vettera071fa02014-06-18 23:28:09 +02002349 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002351
2352 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2353 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002354
2355out_unref_obj:
2356 drm_gem_object_unreference(&obj->base);
2357 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002358 return false;
2359}
2360
2361static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2362 struct intel_plane_config *plane_config)
2363{
2364 struct drm_device *dev = intel_crtc->base.dev;
2365 struct drm_crtc *c;
2366 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002367 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002368
Dave Airlie66e514c2014-04-03 07:51:54 +10002369 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002370 return;
2371
2372 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2373 return;
2374
Dave Airlie66e514c2014-04-03 07:51:54 +10002375 kfree(intel_crtc->base.primary->fb);
2376 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002377
2378 /*
2379 * Failed to alloc the obj, check to see if we should share
2380 * an fb with another CRTC instead
2381 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002382 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383 i = to_intel_crtc(c);
2384
2385 if (c == &intel_crtc->base)
2386 continue;
2387
Matt Roper2ff8fde2014-07-08 07:50:07 -07002388 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002389 continue;
2390
Matt Roper2ff8fde2014-07-08 07:50:07 -07002391 obj = intel_fb_obj(c->primary->fb);
2392 if (obj == NULL)
2393 continue;
2394
2395 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002396 drm_framebuffer_reference(c->primary->fb);
2397 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002398 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399 break;
2400 }
2401 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002402}
2403
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002404static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2405 struct drm_framebuffer *fb,
2406 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002407{
2408 struct drm_device *dev = crtc->dev;
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002411 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002412 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002413 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002414 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002415 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302416 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002417
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002418 if (!intel_crtc->primary_enabled) {
2419 I915_WRITE(reg, 0);
2420 if (INTEL_INFO(dev)->gen >= 4)
2421 I915_WRITE(DSPSURF(plane), 0);
2422 else
2423 I915_WRITE(DSPADDR(plane), 0);
2424 POSTING_READ(reg);
2425 return;
2426 }
2427
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002428 obj = intel_fb_obj(fb);
2429 if (WARN_ON(obj == NULL))
2430 return;
2431
2432 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2433
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002434 dspcntr = DISPPLANE_GAMMA_ENABLE;
2435
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002436 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002437
2438 if (INTEL_INFO(dev)->gen < 4) {
2439 if (intel_crtc->pipe == PIPE_B)
2440 dspcntr |= DISPPLANE_SEL_PIPE_B;
2441
2442 /* pipesrc and dspsize control the size that is scaled from,
2443 * which should always be the user's requested size.
2444 */
2445 I915_WRITE(DSPSIZE(plane),
2446 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2447 (intel_crtc->config.pipe_src_w - 1));
2448 I915_WRITE(DSPPOS(plane), 0);
2449 }
2450
Ville Syrjälä57779d02012-10-31 17:50:14 +02002451 switch (fb->pixel_format) {
2452 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002453 dspcntr |= DISPPLANE_8BPP;
2454 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002455 case DRM_FORMAT_XRGB1555:
2456 case DRM_FORMAT_ARGB1555:
2457 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002458 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002459 case DRM_FORMAT_RGB565:
2460 dspcntr |= DISPPLANE_BGRX565;
2461 break;
2462 case DRM_FORMAT_XRGB8888:
2463 case DRM_FORMAT_ARGB8888:
2464 dspcntr |= DISPPLANE_BGRX888;
2465 break;
2466 case DRM_FORMAT_XBGR8888:
2467 case DRM_FORMAT_ABGR8888:
2468 dspcntr |= DISPPLANE_RGBX888;
2469 break;
2470 case DRM_FORMAT_XRGB2101010:
2471 case DRM_FORMAT_ARGB2101010:
2472 dspcntr |= DISPPLANE_BGRX101010;
2473 break;
2474 case DRM_FORMAT_XBGR2101010:
2475 case DRM_FORMAT_ABGR2101010:
2476 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002477 break;
2478 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002479 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002480 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002481
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002482 if (INTEL_INFO(dev)->gen >= 4 &&
2483 obj->tiling_mode != I915_TILING_NONE)
2484 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002485
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002486 if (IS_G4X(dev))
2487 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2488
Ville Syrjäläb98971272014-08-27 16:51:22 +03002489 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002490
Daniel Vetterc2c75132012-07-05 12:17:30 +02002491 if (INTEL_INFO(dev)->gen >= 4) {
2492 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002493 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002494 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002495 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002496 linear_offset -= intel_crtc->dspaddr_offset;
2497 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002498 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002499 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002500
Sonika Jindal48404c12014-08-22 14:06:04 +05302501 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2502 dspcntr |= DISPPLANE_ROTATE_180;
2503
2504 x += (intel_crtc->config.pipe_src_w - 1);
2505 y += (intel_crtc->config.pipe_src_h - 1);
2506
2507 /* Finding the last pixel of the last line of the display
2508 data and adding to linear_offset*/
2509 linear_offset +=
2510 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2511 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2512 }
2513
2514 I915_WRITE(reg, dspcntr);
2515
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002516 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2517 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2518 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002519 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002520 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002521 I915_WRITE(DSPSURF(plane),
2522 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002524 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002526 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002528}
2529
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002530static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2531 struct drm_framebuffer *fb,
2532 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002533{
2534 struct drm_device *dev = crtc->dev;
2535 struct drm_i915_private *dev_priv = dev->dev_private;
2536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002537 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002538 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002539 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002541 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302542 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002543
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002544 if (!intel_crtc->primary_enabled) {
2545 I915_WRITE(reg, 0);
2546 I915_WRITE(DSPSURF(plane), 0);
2547 POSTING_READ(reg);
2548 return;
2549 }
2550
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002551 obj = intel_fb_obj(fb);
2552 if (WARN_ON(obj == NULL))
2553 return;
2554
2555 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2556
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002557 dspcntr = DISPPLANE_GAMMA_ENABLE;
2558
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002559 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002560
2561 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2562 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2563
Ville Syrjälä57779d02012-10-31 17:50:14 +02002564 switch (fb->pixel_format) {
2565 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002566 dspcntr |= DISPPLANE_8BPP;
2567 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002568 case DRM_FORMAT_RGB565:
2569 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002570 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002571 case DRM_FORMAT_XRGB8888:
2572 case DRM_FORMAT_ARGB8888:
2573 dspcntr |= DISPPLANE_BGRX888;
2574 break;
2575 case DRM_FORMAT_XBGR8888:
2576 case DRM_FORMAT_ABGR8888:
2577 dspcntr |= DISPPLANE_RGBX888;
2578 break;
2579 case DRM_FORMAT_XRGB2101010:
2580 case DRM_FORMAT_ARGB2101010:
2581 dspcntr |= DISPPLANE_BGRX101010;
2582 break;
2583 case DRM_FORMAT_XBGR2101010:
2584 case DRM_FORMAT_ABGR2101010:
2585 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586 break;
2587 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002588 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002589 }
2590
2591 if (obj->tiling_mode != I915_TILING_NONE)
2592 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002593
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002594 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002595 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002596
Ville Syrjäläb98971272014-08-27 16:51:22 +03002597 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002598 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002599 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002600 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002601 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002602 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302603 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2604 dspcntr |= DISPPLANE_ROTATE_180;
2605
2606 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2607 x += (intel_crtc->config.pipe_src_w - 1);
2608 y += (intel_crtc->config.pipe_src_h - 1);
2609
2610 /* Finding the last pixel of the last line of the display
2611 data and adding to linear_offset*/
2612 linear_offset +=
2613 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2614 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2615 }
2616 }
2617
2618 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002619
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002620 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2621 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2622 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002623 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002624 I915_WRITE(DSPSURF(plane),
2625 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002626 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002627 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2628 } else {
2629 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2630 I915_WRITE(DSPLINOFF(plane), linear_offset);
2631 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002632 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002633}
2634
Damien Lespiau70d21f02013-07-03 21:06:04 +01002635static void skylake_update_primary_plane(struct drm_crtc *crtc,
2636 struct drm_framebuffer *fb,
2637 int x, int y)
2638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2642 struct intel_framebuffer *intel_fb;
2643 struct drm_i915_gem_object *obj;
2644 int pipe = intel_crtc->pipe;
2645 u32 plane_ctl, stride;
2646
2647 if (!intel_crtc->primary_enabled) {
2648 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2649 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2650 POSTING_READ(PLANE_CTL(pipe, 0));
2651 return;
2652 }
2653
2654 plane_ctl = PLANE_CTL_ENABLE |
2655 PLANE_CTL_PIPE_GAMMA_ENABLE |
2656 PLANE_CTL_PIPE_CSC_ENABLE;
2657
2658 switch (fb->pixel_format) {
2659 case DRM_FORMAT_RGB565:
2660 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2661 break;
2662 case DRM_FORMAT_XRGB8888:
2663 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2664 break;
2665 case DRM_FORMAT_XBGR8888:
2666 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2667 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2668 break;
2669 case DRM_FORMAT_XRGB2101010:
2670 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2671 break;
2672 case DRM_FORMAT_XBGR2101010:
2673 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2674 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2675 break;
2676 default:
2677 BUG();
2678 }
2679
2680 intel_fb = to_intel_framebuffer(fb);
2681 obj = intel_fb->obj;
2682
2683 /*
2684 * The stride is either expressed as a multiple of 64 bytes chunks for
2685 * linear buffers or in number of tiles for tiled buffers.
2686 */
2687 switch (obj->tiling_mode) {
2688 case I915_TILING_NONE:
2689 stride = fb->pitches[0] >> 6;
2690 break;
2691 case I915_TILING_X:
2692 plane_ctl |= PLANE_CTL_TILED_X;
2693 stride = fb->pitches[0] >> 9;
2694 break;
2695 default:
2696 BUG();
2697 }
2698
2699 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
2700
2701 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2702
2703 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2704 i915_gem_obj_ggtt_offset(obj),
2705 x, y, fb->width, fb->height,
2706 fb->pitches[0]);
2707
2708 I915_WRITE(PLANE_POS(pipe, 0), 0);
2709 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2710 I915_WRITE(PLANE_SIZE(pipe, 0),
2711 (intel_crtc->config.pipe_src_h - 1) << 16 |
2712 (intel_crtc->config.pipe_src_w - 1));
2713 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2714 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2715
2716 POSTING_READ(PLANE_SURF(pipe, 0));
2717}
2718
Jesse Barnes17638cd2011-06-24 12:19:23 -07002719/* Assume fb object is pinned & idle & fenced and just update base pointers */
2720static int
2721intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2722 int x, int y, enum mode_set_atomic state)
2723{
2724 struct drm_device *dev = crtc->dev;
2725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002726
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002727 if (dev_priv->display.disable_fbc)
2728 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002729
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002730 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2731
2732 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002733}
2734
Ville Syrjälä96a02912013-02-18 19:08:49 +02002735void intel_display_handle_reset(struct drm_device *dev)
2736{
2737 struct drm_i915_private *dev_priv = dev->dev_private;
2738 struct drm_crtc *crtc;
2739
2740 /*
2741 * Flips in the rings have been nuked by the reset,
2742 * so complete all pending flips so that user space
2743 * will get its events and not get stuck.
2744 *
2745 * Also update the base address of all primary
2746 * planes to the the last fb to make sure we're
2747 * showing the correct fb after a reset.
2748 *
2749 * Need to make two loops over the crtcs so that we
2750 * don't try to grab a crtc mutex before the
2751 * pending_flip_queue really got woken up.
2752 */
2753
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002754 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2756 enum plane plane = intel_crtc->plane;
2757
2758 intel_prepare_page_flip(dev, plane);
2759 intel_finish_page_flip_plane(dev, plane);
2760 }
2761
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002762 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2764
Rob Clark51fd3712013-11-19 12:10:12 -05002765 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002766 /*
2767 * FIXME: Once we have proper support for primary planes (and
2768 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002769 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002770 */
Matt Roperf4510a22014-04-01 15:22:40 -07002771 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002772 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002773 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002774 crtc->x,
2775 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002776 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002777 }
2778}
2779
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002780static int
Chris Wilson14667a42012-04-03 17:58:35 +01002781intel_finish_fb(struct drm_framebuffer *old_fb)
2782{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002783 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002784 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2785 bool was_interruptible = dev_priv->mm.interruptible;
2786 int ret;
2787
Chris Wilson14667a42012-04-03 17:58:35 +01002788 /* Big Hammer, we also need to ensure that any pending
2789 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2790 * current scanout is retired before unpinning the old
2791 * framebuffer.
2792 *
2793 * This should only fail upon a hung GPU, in which case we
2794 * can safely continue.
2795 */
2796 dev_priv->mm.interruptible = false;
2797 ret = i915_gem_object_finish_gpu(obj);
2798 dev_priv->mm.interruptible = was_interruptible;
2799
2800 return ret;
2801}
2802
Chris Wilson7d5e3792014-03-04 13:15:08 +00002803static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2804{
2805 struct drm_device *dev = crtc->dev;
2806 struct drm_i915_private *dev_priv = dev->dev_private;
2807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002808 bool pending;
2809
2810 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2811 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2812 return false;
2813
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002814 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002815 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002816 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002817
2818 return pending;
2819}
2820
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002821static void intel_update_pipe_size(struct intel_crtc *crtc)
2822{
2823 struct drm_device *dev = crtc->base.dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 const struct drm_display_mode *adjusted_mode;
2826
2827 if (!i915.fastboot)
2828 return;
2829
2830 /*
2831 * Update pipe size and adjust fitter if needed: the reason for this is
2832 * that in compute_mode_changes we check the native mode (not the pfit
2833 * mode) to see if we can flip rather than do a full mode set. In the
2834 * fastboot case, we'll flip, but if we don't update the pipesrc and
2835 * pfit state, we'll end up with a big fb scanned out into the wrong
2836 * sized surface.
2837 *
2838 * To fix this properly, we need to hoist the checks up into
2839 * compute_mode_changes (or above), check the actual pfit state and
2840 * whether the platform allows pfit disable with pipe active, and only
2841 * then update the pipesrc and pfit state, even on the flip path.
2842 */
2843
2844 adjusted_mode = &crtc->config.adjusted_mode;
2845
2846 I915_WRITE(PIPESRC(crtc->pipe),
2847 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2848 (adjusted_mode->crtc_vdisplay - 1));
2849 if (!crtc->config.pch_pfit.enabled &&
2850 (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) ||
2851 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))) {
2852 I915_WRITE(PF_CTL(crtc->pipe), 0);
2853 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2854 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2855 }
2856 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2857 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2858}
2859
Chris Wilson14667a42012-04-03 17:58:35 +01002860static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002861intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002862 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002863{
2864 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002867 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002868 struct drm_framebuffer *old_fb = crtc->primary->fb;
2869 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2870 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002871 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002872
Chris Wilson7d5e3792014-03-04 13:15:08 +00002873 if (intel_crtc_has_pending_flip(crtc)) {
2874 DRM_ERROR("pipe is still busy with an old pageflip\n");
2875 return -EBUSY;
2876 }
2877
Jesse Barnes79e53942008-11-07 14:24:08 -08002878 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002879 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002880 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002881 return 0;
2882 }
2883
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002884 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002885 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2886 plane_name(intel_crtc->plane),
2887 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002888 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002889 }
2890
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002891 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002892 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2893 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002894 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002895 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002896 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002897 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002898 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002899 return ret;
2900 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002901
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002902 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002903
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002904 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002905
Daniel Vetterf99d7062014-06-19 16:01:59 +02002906 if (intel_crtc->active)
2907 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2908
Matt Roperf4510a22014-04-01 15:22:40 -07002909 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002910 crtc->x = x;
2911 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002912
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002913 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002914 if (intel_crtc->active && old_fb != fb)
2915 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002916 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002917 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002918 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002919 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002920
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002921 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002922 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002923 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002924
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002925 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002926}
2927
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002928static void intel_fdi_normal_train(struct drm_crtc *crtc)
2929{
2930 struct drm_device *dev = crtc->dev;
2931 struct drm_i915_private *dev_priv = dev->dev_private;
2932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2933 int pipe = intel_crtc->pipe;
2934 u32 reg, temp;
2935
2936 /* enable normal train */
2937 reg = FDI_TX_CTL(pipe);
2938 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002939 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002940 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2941 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002942 } else {
2943 temp &= ~FDI_LINK_TRAIN_NONE;
2944 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002945 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_NONE;
2956 }
2957 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2958
2959 /* wait one idle pattern time */
2960 POSTING_READ(reg);
2961 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002962
2963 /* IVB wants error correction enabled */
2964 if (IS_IVYBRIDGE(dev))
2965 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2966 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002967}
2968
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002969static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002970{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002971 return crtc->base.enabled && crtc->active &&
2972 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002973}
2974
Daniel Vetter01a415f2012-10-27 15:58:40 +02002975static void ivb_modeset_global_resources(struct drm_device *dev)
2976{
2977 struct drm_i915_private *dev_priv = dev->dev_private;
2978 struct intel_crtc *pipe_B_crtc =
2979 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2980 struct intel_crtc *pipe_C_crtc =
2981 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2982 uint32_t temp;
2983
Daniel Vetter1e833f42013-02-19 22:31:57 +01002984 /*
2985 * When everything is off disable fdi C so that we could enable fdi B
2986 * with all lanes. Note that we don't care about enabled pipes without
2987 * an enabled pch encoder.
2988 */
2989 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2990 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002991 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2992 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2993
2994 temp = I915_READ(SOUTH_CHICKEN1);
2995 temp &= ~FDI_BC_BIFURCATION_SELECT;
2996 DRM_DEBUG_KMS("disabling fdi C rx\n");
2997 I915_WRITE(SOUTH_CHICKEN1, temp);
2998 }
2999}
3000
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003001/* The FDI link training functions for ILK/Ibexpeak. */
3002static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3003{
3004 struct drm_device *dev = crtc->dev;
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3007 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003009
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003010 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003011 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003012
Adam Jacksone1a44742010-06-25 15:32:14 -04003013 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3014 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_RX_IMR(pipe);
3016 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003017 temp &= ~FDI_RX_SYMBOL_LOCK;
3018 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(reg, temp);
3020 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003021 udelay(150);
3022
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003023 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 reg = FDI_TX_CTL(pipe);
3025 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003026 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3027 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003028 temp &= ~FDI_LINK_TRAIN_NONE;
3029 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031
Chris Wilson5eddb702010-09-11 13:48:45 +01003032 reg = FDI_RX_CTL(pipe);
3033 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 temp &= ~FDI_LINK_TRAIN_NONE;
3035 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3037
3038 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003039 udelay(150);
3040
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003041 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003042 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3043 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3044 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003045
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003047 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003048 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003049 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3050
3051 if ((temp & FDI_RX_BIT_LOCK)) {
3052 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003054 break;
3055 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003056 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003057 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059
3060 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 reg = FDI_TX_CTL(pipe);
3062 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003063 temp &= ~FDI_LINK_TRAIN_NONE;
3064 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 reg = FDI_RX_CTL(pipe);
3068 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003069 temp &= ~FDI_LINK_TRAIN_NONE;
3070 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003071 I915_WRITE(reg, temp);
3072
3073 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003074 udelay(150);
3075
Chris Wilson5eddb702010-09-11 13:48:45 +01003076 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003077 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003079 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3080
3081 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083 DRM_DEBUG_KMS("FDI train 2 done.\n");
3084 break;
3085 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003087 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089
3090 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003091
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003092}
3093
Akshay Joshi0206e352011-08-16 15:34:10 -04003094static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3096 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3097 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3098 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3099};
3100
3101/* The FDI link training functions for SNB/Cougarpoint. */
3102static void gen6_fdi_link_train(struct drm_crtc *crtc)
3103{
3104 struct drm_device *dev = crtc->dev;
3105 struct drm_i915_private *dev_priv = dev->dev_private;
3106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3107 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003108 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109
Adam Jacksone1a44742010-06-25 15:32:14 -04003110 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3111 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 reg = FDI_RX_IMR(pipe);
3113 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003114 temp &= ~FDI_RX_SYMBOL_LOCK;
3115 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 I915_WRITE(reg, temp);
3117
3118 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003119 udelay(150);
3120
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003122 reg = FDI_TX_CTL(pipe);
3123 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003124 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3125 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 temp &= ~FDI_LINK_TRAIN_NONE;
3127 temp |= FDI_LINK_TRAIN_PATTERN_1;
3128 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3129 /* SNB-B */
3130 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003131 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003132
Daniel Vetterd74cf322012-10-26 10:58:13 +02003133 I915_WRITE(FDI_RX_MISC(pipe),
3134 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3135
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 reg = FDI_RX_CTL(pipe);
3137 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003138 if (HAS_PCH_CPT(dev)) {
3139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3140 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3141 } else {
3142 temp &= ~FDI_LINK_TRAIN_NONE;
3143 temp |= FDI_LINK_TRAIN_PATTERN_1;
3144 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3146
3147 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003148 udelay(150);
3149
Akshay Joshi0206e352011-08-16 15:34:10 -04003150 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003151 reg = FDI_TX_CTL(pipe);
3152 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3154 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 I915_WRITE(reg, temp);
3156
3157 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003158 udelay(500);
3159
Sean Paulfa37d392012-03-02 12:53:39 -05003160 for (retry = 0; retry < 5; retry++) {
3161 reg = FDI_RX_IIR(pipe);
3162 temp = I915_READ(reg);
3163 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3164 if (temp & FDI_RX_BIT_LOCK) {
3165 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3166 DRM_DEBUG_KMS("FDI train 1 done.\n");
3167 break;
3168 }
3169 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003170 }
Sean Paulfa37d392012-03-02 12:53:39 -05003171 if (retry < 5)
3172 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173 }
3174 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003176
3177 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003178 reg = FDI_TX_CTL(pipe);
3179 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 temp &= ~FDI_LINK_TRAIN_NONE;
3181 temp |= FDI_LINK_TRAIN_PATTERN_2;
3182 if (IS_GEN6(dev)) {
3183 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3184 /* SNB-B */
3185 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3186 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003188
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 reg = FDI_RX_CTL(pipe);
3190 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191 if (HAS_PCH_CPT(dev)) {
3192 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3193 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3194 } else {
3195 temp &= ~FDI_LINK_TRAIN_NONE;
3196 temp |= FDI_LINK_TRAIN_PATTERN_2;
3197 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 I915_WRITE(reg, temp);
3199
3200 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003201 udelay(150);
3202
Akshay Joshi0206e352011-08-16 15:34:10 -04003203 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 reg = FDI_TX_CTL(pipe);
3205 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003206 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3207 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003208 I915_WRITE(reg, temp);
3209
3210 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003211 udelay(500);
3212
Sean Paulfa37d392012-03-02 12:53:39 -05003213 for (retry = 0; retry < 5; retry++) {
3214 reg = FDI_RX_IIR(pipe);
3215 temp = I915_READ(reg);
3216 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3217 if (temp & FDI_RX_SYMBOL_LOCK) {
3218 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3219 DRM_DEBUG_KMS("FDI train 2 done.\n");
3220 break;
3221 }
3222 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003223 }
Sean Paulfa37d392012-03-02 12:53:39 -05003224 if (retry < 5)
3225 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226 }
3227 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003229
3230 DRM_DEBUG_KMS("FDI train done.\n");
3231}
3232
Jesse Barnes357555c2011-04-28 15:09:55 -07003233/* Manual link training for Ivy Bridge A0 parts */
3234static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3235{
3236 struct drm_device *dev = crtc->dev;
3237 struct drm_i915_private *dev_priv = dev->dev_private;
3238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3239 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003240 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003241
3242 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3243 for train result */
3244 reg = FDI_RX_IMR(pipe);
3245 temp = I915_READ(reg);
3246 temp &= ~FDI_RX_SYMBOL_LOCK;
3247 temp &= ~FDI_RX_BIT_LOCK;
3248 I915_WRITE(reg, temp);
3249
3250 POSTING_READ(reg);
3251 udelay(150);
3252
Daniel Vetter01a415f2012-10-27 15:58:40 +02003253 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3254 I915_READ(FDI_RX_IIR(pipe)));
3255
Jesse Barnes139ccd32013-08-19 11:04:55 -07003256 /* Try each vswing and preemphasis setting twice before moving on */
3257 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3258 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003259 reg = FDI_TX_CTL(pipe);
3260 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003261 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3262 temp &= ~FDI_TX_ENABLE;
3263 I915_WRITE(reg, temp);
3264
3265 reg = FDI_RX_CTL(pipe);
3266 temp = I915_READ(reg);
3267 temp &= ~FDI_LINK_TRAIN_AUTO;
3268 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3269 temp &= ~FDI_RX_ENABLE;
3270 I915_WRITE(reg, temp);
3271
3272 /* enable CPU FDI TX and PCH FDI RX */
3273 reg = FDI_TX_CTL(pipe);
3274 temp = I915_READ(reg);
3275 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3276 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3277 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003278 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003279 temp |= snb_b_fdi_train_param[j/2];
3280 temp |= FDI_COMPOSITE_SYNC;
3281 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3282
3283 I915_WRITE(FDI_RX_MISC(pipe),
3284 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3285
3286 reg = FDI_RX_CTL(pipe);
3287 temp = I915_READ(reg);
3288 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3289 temp |= FDI_COMPOSITE_SYNC;
3290 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3291
3292 POSTING_READ(reg);
3293 udelay(1); /* should be 0.5us */
3294
3295 for (i = 0; i < 4; i++) {
3296 reg = FDI_RX_IIR(pipe);
3297 temp = I915_READ(reg);
3298 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3299
3300 if (temp & FDI_RX_BIT_LOCK ||
3301 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3302 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3303 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3304 i);
3305 break;
3306 }
3307 udelay(1); /* should be 0.5us */
3308 }
3309 if (i == 4) {
3310 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3311 continue;
3312 }
3313
3314 /* Train 2 */
3315 reg = FDI_TX_CTL(pipe);
3316 temp = I915_READ(reg);
3317 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3318 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3319 I915_WRITE(reg, temp);
3320
3321 reg = FDI_RX_CTL(pipe);
3322 temp = I915_READ(reg);
3323 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3324 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003325 I915_WRITE(reg, temp);
3326
3327 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003328 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003329
Jesse Barnes139ccd32013-08-19 11:04:55 -07003330 for (i = 0; i < 4; i++) {
3331 reg = FDI_RX_IIR(pipe);
3332 temp = I915_READ(reg);
3333 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003334
Jesse Barnes139ccd32013-08-19 11:04:55 -07003335 if (temp & FDI_RX_SYMBOL_LOCK ||
3336 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3337 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3338 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3339 i);
3340 goto train_done;
3341 }
3342 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003343 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003344 if (i == 4)
3345 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003346 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003347
Jesse Barnes139ccd32013-08-19 11:04:55 -07003348train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 DRM_DEBUG_KMS("FDI train done.\n");
3350}
3351
Daniel Vetter88cefb62012-08-12 19:27:14 +02003352static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003353{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003354 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003355 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003356 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003358
Jesse Barnesc64e3112010-09-10 11:27:03 -07003359
Jesse Barnes0e23b992010-09-10 11:10:00 -07003360 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003361 reg = FDI_RX_CTL(pipe);
3362 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003363 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3364 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003365 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3367
3368 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003369 udelay(200);
3370
3371 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003372 temp = I915_READ(reg);
3373 I915_WRITE(reg, temp | FDI_PCDCLK);
3374
3375 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003376 udelay(200);
3377
Paulo Zanoni20749732012-11-23 15:30:38 -02003378 /* Enable CPU FDI TX PLL, always on for Ironlake */
3379 reg = FDI_TX_CTL(pipe);
3380 temp = I915_READ(reg);
3381 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3382 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003383
Paulo Zanoni20749732012-11-23 15:30:38 -02003384 POSTING_READ(reg);
3385 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003386 }
3387}
3388
Daniel Vetter88cefb62012-08-12 19:27:14 +02003389static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3390{
3391 struct drm_device *dev = intel_crtc->base.dev;
3392 struct drm_i915_private *dev_priv = dev->dev_private;
3393 int pipe = intel_crtc->pipe;
3394 u32 reg, temp;
3395
3396 /* Switch from PCDclk to Rawclk */
3397 reg = FDI_RX_CTL(pipe);
3398 temp = I915_READ(reg);
3399 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3400
3401 /* Disable CPU FDI TX PLL */
3402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
3404 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3405
3406 POSTING_READ(reg);
3407 udelay(100);
3408
3409 reg = FDI_RX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3412
3413 /* Wait for the clocks to turn off. */
3414 POSTING_READ(reg);
3415 udelay(100);
3416}
3417
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003418static void ironlake_fdi_disable(struct drm_crtc *crtc)
3419{
3420 struct drm_device *dev = crtc->dev;
3421 struct drm_i915_private *dev_priv = dev->dev_private;
3422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3423 int pipe = intel_crtc->pipe;
3424 u32 reg, temp;
3425
3426 /* disable CPU FDI tx and PCH FDI rx */
3427 reg = FDI_TX_CTL(pipe);
3428 temp = I915_READ(reg);
3429 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3430 POSTING_READ(reg);
3431
3432 reg = FDI_RX_CTL(pipe);
3433 temp = I915_READ(reg);
3434 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003435 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003436 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3437
3438 POSTING_READ(reg);
3439 udelay(100);
3440
3441 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003442 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003443 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003444
3445 /* still set train pattern 1 */
3446 reg = FDI_TX_CTL(pipe);
3447 temp = I915_READ(reg);
3448 temp &= ~FDI_LINK_TRAIN_NONE;
3449 temp |= FDI_LINK_TRAIN_PATTERN_1;
3450 I915_WRITE(reg, temp);
3451
3452 reg = FDI_RX_CTL(pipe);
3453 temp = I915_READ(reg);
3454 if (HAS_PCH_CPT(dev)) {
3455 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3456 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3457 } else {
3458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_1;
3460 }
3461 /* BPC in FDI rx is consistent with that in PIPECONF */
3462 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003463 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003464 I915_WRITE(reg, temp);
3465
3466 POSTING_READ(reg);
3467 udelay(100);
3468}
3469
Chris Wilson5dce5b932014-01-20 10:17:36 +00003470bool intel_has_pending_fb_unpin(struct drm_device *dev)
3471{
3472 struct intel_crtc *crtc;
3473
3474 /* Note that we don't need to be called with mode_config.lock here
3475 * as our list of CRTC objects is static for the lifetime of the
3476 * device and so cannot disappear as we iterate. Similarly, we can
3477 * happily treat the predicates as racy, atomic checks as userspace
3478 * cannot claim and pin a new fb without at least acquring the
3479 * struct_mutex and so serialising with us.
3480 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003481 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003482 if (atomic_read(&crtc->unpin_work_count) == 0)
3483 continue;
3484
3485 if (crtc->unpin_work)
3486 intel_wait_for_vblank(dev, crtc->pipe);
3487
3488 return true;
3489 }
3490
3491 return false;
3492}
3493
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003494static void page_flip_completed(struct intel_crtc *intel_crtc)
3495{
3496 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3497 struct intel_unpin_work *work = intel_crtc->unpin_work;
3498
3499 /* ensure that the unpin work is consistent wrt ->pending. */
3500 smp_rmb();
3501 intel_crtc->unpin_work = NULL;
3502
3503 if (work->event)
3504 drm_send_vblank_event(intel_crtc->base.dev,
3505 intel_crtc->pipe,
3506 work->event);
3507
3508 drm_crtc_vblank_put(&intel_crtc->base);
3509
3510 wake_up_all(&dev_priv->pending_flip_queue);
3511 queue_work(dev_priv->wq, &work->work);
3512
3513 trace_i915_flip_complete(intel_crtc->plane,
3514 work->pending_flip_obj);
3515}
3516
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003517void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003518{
Chris Wilson0f911282012-04-17 10:05:38 +01003519 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003520 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003521
Daniel Vetter2c10d572012-12-20 21:24:07 +01003522 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003523 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3524 !intel_crtc_has_pending_flip(crtc),
3525 60*HZ) == 0)) {
3526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003527
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003528 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003529 if (intel_crtc->unpin_work) {
3530 WARN_ONCE(1, "Removing stuck page flip\n");
3531 page_flip_completed(intel_crtc);
3532 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003533 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003534 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003535
Chris Wilson975d5682014-08-20 13:13:34 +01003536 if (crtc->primary->fb) {
3537 mutex_lock(&dev->struct_mutex);
3538 intel_finish_fb(crtc->primary->fb);
3539 mutex_unlock(&dev->struct_mutex);
3540 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003541}
3542
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003543/* Program iCLKIP clock to the desired frequency */
3544static void lpt_program_iclkip(struct drm_crtc *crtc)
3545{
3546 struct drm_device *dev = crtc->dev;
3547 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003548 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003549 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3550 u32 temp;
3551
Daniel Vetter09153002012-12-12 14:06:44 +01003552 mutex_lock(&dev_priv->dpio_lock);
3553
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003554 /* It is necessary to ungate the pixclk gate prior to programming
3555 * the divisors, and gate it back when it is done.
3556 */
3557 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3558
3559 /* Disable SSCCTL */
3560 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003561 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3562 SBI_SSCCTL_DISABLE,
3563 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003564
3565 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003566 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003567 auxdiv = 1;
3568 divsel = 0x41;
3569 phaseinc = 0x20;
3570 } else {
3571 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003572 * but the adjusted_mode->crtc_clock in in KHz. To get the
3573 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003574 * convert the virtual clock precision to KHz here for higher
3575 * precision.
3576 */
3577 u32 iclk_virtual_root_freq = 172800 * 1000;
3578 u32 iclk_pi_range = 64;
3579 u32 desired_divisor, msb_divisor_value, pi_value;
3580
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003581 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003582 msb_divisor_value = desired_divisor / iclk_pi_range;
3583 pi_value = desired_divisor % iclk_pi_range;
3584
3585 auxdiv = 0;
3586 divsel = msb_divisor_value - 2;
3587 phaseinc = pi_value;
3588 }
3589
3590 /* This should not happen with any sane values */
3591 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3592 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3593 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3594 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3595
3596 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003597 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003598 auxdiv,
3599 divsel,
3600 phasedir,
3601 phaseinc);
3602
3603 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003604 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003605 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3606 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3607 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3608 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3609 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3610 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003611 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003612
3613 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003614 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003615 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3616 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003617 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003618
3619 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003620 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003621 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003622 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003623
3624 /* Wait for initialization time */
3625 udelay(24);
3626
3627 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003628
3629 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003630}
3631
Daniel Vetter275f01b22013-05-03 11:49:47 +02003632static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3633 enum pipe pch_transcoder)
3634{
3635 struct drm_device *dev = crtc->base.dev;
3636 struct drm_i915_private *dev_priv = dev->dev_private;
3637 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3638
3639 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3640 I915_READ(HTOTAL(cpu_transcoder)));
3641 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3642 I915_READ(HBLANK(cpu_transcoder)));
3643 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3644 I915_READ(HSYNC(cpu_transcoder)));
3645
3646 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3647 I915_READ(VTOTAL(cpu_transcoder)));
3648 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3649 I915_READ(VBLANK(cpu_transcoder)));
3650 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3651 I915_READ(VSYNC(cpu_transcoder)));
3652 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3653 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3654}
3655
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003656static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3657{
3658 struct drm_i915_private *dev_priv = dev->dev_private;
3659 uint32_t temp;
3660
3661 temp = I915_READ(SOUTH_CHICKEN1);
3662 if (temp & FDI_BC_BIFURCATION_SELECT)
3663 return;
3664
3665 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3666 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3667
3668 temp |= FDI_BC_BIFURCATION_SELECT;
3669 DRM_DEBUG_KMS("enabling fdi C rx\n");
3670 I915_WRITE(SOUTH_CHICKEN1, temp);
3671 POSTING_READ(SOUTH_CHICKEN1);
3672}
3673
3674static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3675{
3676 struct drm_device *dev = intel_crtc->base.dev;
3677 struct drm_i915_private *dev_priv = dev->dev_private;
3678
3679 switch (intel_crtc->pipe) {
3680 case PIPE_A:
3681 break;
3682 case PIPE_B:
3683 if (intel_crtc->config.fdi_lanes > 2)
3684 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3685 else
3686 cpt_enable_fdi_bc_bifurcation(dev);
3687
3688 break;
3689 case PIPE_C:
3690 cpt_enable_fdi_bc_bifurcation(dev);
3691
3692 break;
3693 default:
3694 BUG();
3695 }
3696}
3697
Jesse Barnesf67a5592011-01-05 10:31:48 -08003698/*
3699 * Enable PCH resources required for PCH ports:
3700 * - PCH PLLs
3701 * - FDI training & RX/TX
3702 * - update transcoder timings
3703 * - DP transcoding bits
3704 * - transcoder
3705 */
3706static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003707{
3708 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003709 struct drm_i915_private *dev_priv = dev->dev_private;
3710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3711 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003712 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003713
Daniel Vetterab9412b2013-05-03 11:49:46 +02003714 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003715
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003716 if (IS_IVYBRIDGE(dev))
3717 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3718
Daniel Vettercd986ab2012-10-26 10:58:12 +02003719 /* Write the TU size bits before fdi link training, so that error
3720 * detection works. */
3721 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3722 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3723
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003724 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003725 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003726
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003727 /* We need to program the right clock selection before writing the pixel
3728 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003729 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003730 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003731
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003732 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003733 temp |= TRANS_DPLL_ENABLE(pipe);
3734 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003735 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003736 temp |= sel;
3737 else
3738 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003739 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003740 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003741
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003742 /* XXX: pch pll's can be enabled any time before we enable the PCH
3743 * transcoder, and we actually should do this to not upset any PCH
3744 * transcoder that already use the clock when we share it.
3745 *
3746 * Note that enable_shared_dpll tries to do the right thing, but
3747 * get_shared_dpll unconditionally resets the pll - we need that to have
3748 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003749 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003750
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003751 /* set transcoder timing, panel must allow it */
3752 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003753 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003754
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003755 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003756
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003757 /* For PCH DP, enable TRANS_DP_CTL */
3758 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003759 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3760 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003761 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003762 reg = TRANS_DP_CTL(pipe);
3763 temp = I915_READ(reg);
3764 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003765 TRANS_DP_SYNC_MASK |
3766 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003767 temp |= (TRANS_DP_OUTPUT_ENABLE |
3768 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003769 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770
3771 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003773 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003775
3776 switch (intel_trans_dp_port_sel(crtc)) {
3777 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003779 break;
3780 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003782 break;
3783 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003785 break;
3786 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003787 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003788 }
3789
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003791 }
3792
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003793 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003794}
3795
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003796static void lpt_pch_enable(struct drm_crtc *crtc)
3797{
3798 struct drm_device *dev = crtc->dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003801 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003802
Daniel Vetterab9412b2013-05-03 11:49:46 +02003803 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003804
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003805 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003806
Paulo Zanoni0540e482012-10-31 18:12:40 -02003807 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003808 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003809
Paulo Zanoni937bb612012-10-31 18:12:47 -02003810 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003811}
3812
Daniel Vetter716c2e52014-06-25 22:02:02 +03003813void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003814{
Daniel Vettere2b78262013-06-07 23:10:03 +02003815 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003816
3817 if (pll == NULL)
3818 return;
3819
3820 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003821 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003822 return;
3823 }
3824
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003825 if (--pll->refcount == 0) {
3826 WARN_ON(pll->on);
3827 WARN_ON(pll->active);
3828 }
3829
Daniel Vettera43f6e02013-06-07 23:10:32 +02003830 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003831}
3832
Daniel Vetter716c2e52014-06-25 22:02:02 +03003833struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003834{
Daniel Vettere2b78262013-06-07 23:10:03 +02003835 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3837 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003838
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003839 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003840 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3841 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003842 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003843 }
3844
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003845 if (HAS_PCH_IBX(dev_priv->dev)) {
3846 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003847 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003848 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003849
Daniel Vetter46edb022013-06-05 13:34:12 +02003850 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3851 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003852
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003853 WARN_ON(pll->refcount);
3854
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003855 goto found;
3856 }
3857
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003858 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3859 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003860
3861 /* Only want to check enabled timings first */
3862 if (pll->refcount == 0)
3863 continue;
3864
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003865 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3866 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003867 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003868 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003869 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003870
3871 goto found;
3872 }
3873 }
3874
3875 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003876 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3877 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003878 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003879 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3880 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003881 goto found;
3882 }
3883 }
3884
3885 return NULL;
3886
3887found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003888 if (pll->refcount == 0)
3889 pll->hw_state = crtc->config.dpll_hw_state;
3890
Daniel Vettera43f6e02013-06-07 23:10:32 +02003891 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003892 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3893 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003894
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003895 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003896
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003897 return pll;
3898}
3899
Daniel Vettera1520312013-05-03 11:49:50 +02003900static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003901{
3902 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003903 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003904 u32 temp;
3905
3906 temp = I915_READ(dslreg);
3907 udelay(500);
3908 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003909 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003910 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003911 }
3912}
3913
Jesse Barnesb074cec2013-04-25 12:55:02 -07003914static void ironlake_pfit_enable(struct intel_crtc *crtc)
3915{
3916 struct drm_device *dev = crtc->base.dev;
3917 struct drm_i915_private *dev_priv = dev->dev_private;
3918 int pipe = crtc->pipe;
3919
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003920 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003921 /* Force use of hard-coded filter coefficients
3922 * as some pre-programmed values are broken,
3923 * e.g. x201.
3924 */
3925 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3926 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3927 PF_PIPE_SEL_IVB(pipe));
3928 else
3929 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3930 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3931 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003932 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003933}
3934
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003935static void intel_enable_planes(struct drm_crtc *crtc)
3936{
3937 struct drm_device *dev = crtc->dev;
3938 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003939 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003940 struct intel_plane *intel_plane;
3941
Matt Roperaf2b6532014-04-01 15:22:32 -07003942 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3943 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003944 if (intel_plane->pipe == pipe)
3945 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003946 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003947}
3948
3949static void intel_disable_planes(struct drm_crtc *crtc)
3950{
3951 struct drm_device *dev = crtc->dev;
3952 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003953 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003954 struct intel_plane *intel_plane;
3955
Matt Roperaf2b6532014-04-01 15:22:32 -07003956 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3957 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003958 if (intel_plane->pipe == pipe)
3959 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003960 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003961}
3962
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003963void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003964{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003965 struct drm_device *dev = crtc->base.dev;
3966 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003967
3968 if (!crtc->config.ips_enabled)
3969 return;
3970
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003971 /* We can only enable IPS after we enable a plane and wait for a vblank */
3972 intel_wait_for_vblank(dev, crtc->pipe);
3973
Paulo Zanonid77e4532013-09-24 13:52:55 -03003974 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003975 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003976 mutex_lock(&dev_priv->rps.hw_lock);
3977 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3978 mutex_unlock(&dev_priv->rps.hw_lock);
3979 /* Quoting Art Runyan: "its not safe to expect any particular
3980 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003981 * mailbox." Moreover, the mailbox may return a bogus state,
3982 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003983 */
3984 } else {
3985 I915_WRITE(IPS_CTL, IPS_ENABLE);
3986 /* The bit only becomes 1 in the next vblank, so this wait here
3987 * is essentially intel_wait_for_vblank. If we don't have this
3988 * and don't wait for vblanks until the end of crtc_enable, then
3989 * the HW state readout code will complain that the expected
3990 * IPS_CTL value is not the one we read. */
3991 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3992 DRM_ERROR("Timed out waiting for IPS enable\n");
3993 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003994}
3995
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003996void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003997{
3998 struct drm_device *dev = crtc->base.dev;
3999 struct drm_i915_private *dev_priv = dev->dev_private;
4000
4001 if (!crtc->config.ips_enabled)
4002 return;
4003
4004 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004005 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004006 mutex_lock(&dev_priv->rps.hw_lock);
4007 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4008 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004009 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4010 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4011 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004012 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004013 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004014 POSTING_READ(IPS_CTL);
4015 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004016
4017 /* We need to wait for a vblank before we can disable the plane. */
4018 intel_wait_for_vblank(dev, crtc->pipe);
4019}
4020
4021/** Loads the palette/gamma unit for the CRTC with the prepared values */
4022static void intel_crtc_load_lut(struct drm_crtc *crtc)
4023{
4024 struct drm_device *dev = crtc->dev;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4027 enum pipe pipe = intel_crtc->pipe;
4028 int palreg = PALETTE(pipe);
4029 int i;
4030 bool reenable_ips = false;
4031
4032 /* The clocks have to be on to load the palette. */
4033 if (!crtc->enabled || !intel_crtc->active)
4034 return;
4035
4036 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
4037 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4038 assert_dsi_pll_enabled(dev_priv);
4039 else
4040 assert_pll_enabled(dev_priv, pipe);
4041 }
4042
4043 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304044 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004045 palreg = LGC_PALETTE(pipe);
4046
4047 /* Workaround : Do not read or write the pipe palette/gamma data while
4048 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4049 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004050 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004051 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4052 GAMMA_MODE_MODE_SPLIT)) {
4053 hsw_disable_ips(intel_crtc);
4054 reenable_ips = true;
4055 }
4056
4057 for (i = 0; i < 256; i++) {
4058 I915_WRITE(palreg + 4 * i,
4059 (intel_crtc->lut_r[i] << 16) |
4060 (intel_crtc->lut_g[i] << 8) |
4061 intel_crtc->lut_b[i]);
4062 }
4063
4064 if (reenable_ips)
4065 hsw_enable_ips(intel_crtc);
4066}
4067
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004068static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4069{
4070 if (!enable && intel_crtc->overlay) {
4071 struct drm_device *dev = intel_crtc->base.dev;
4072 struct drm_i915_private *dev_priv = dev->dev_private;
4073
4074 mutex_lock(&dev->struct_mutex);
4075 dev_priv->mm.interruptible = false;
4076 (void) intel_overlay_switch_off(intel_crtc->overlay);
4077 dev_priv->mm.interruptible = true;
4078 mutex_unlock(&dev->struct_mutex);
4079 }
4080
4081 /* Let userspace switch the overlay on again. In most cases userspace
4082 * has to recompute where to put it anyway.
4083 */
4084}
4085
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004086static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004087{
4088 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4090 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004091
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004092 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004093 intel_enable_planes(crtc);
4094 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004095 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004096
4097 hsw_enable_ips(intel_crtc);
4098
4099 mutex_lock(&dev->struct_mutex);
4100 intel_update_fbc(dev);
4101 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004102
4103 /*
4104 * FIXME: Once we grow proper nuclear flip support out of this we need
4105 * to compute the mask of flip planes precisely. For the time being
4106 * consider this a flip from a NULL plane.
4107 */
4108 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004109}
4110
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004111static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004112{
4113 struct drm_device *dev = crtc->dev;
4114 struct drm_i915_private *dev_priv = dev->dev_private;
4115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4116 int pipe = intel_crtc->pipe;
4117 int plane = intel_crtc->plane;
4118
4119 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004120
4121 if (dev_priv->fbc.plane == plane)
4122 intel_disable_fbc(dev);
4123
4124 hsw_disable_ips(intel_crtc);
4125
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004126 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004127 intel_crtc_update_cursor(crtc, false);
4128 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004129 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004130
Daniel Vetterf99d7062014-06-19 16:01:59 +02004131 /*
4132 * FIXME: Once we grow proper nuclear flip support out of this we need
4133 * to compute the mask of flip planes precisely. For the time being
4134 * consider this a flip to a NULL plane.
4135 */
4136 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004137}
4138
Jesse Barnesf67a5592011-01-05 10:31:48 -08004139static void ironlake_crtc_enable(struct drm_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004144 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004145 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004146
Daniel Vetter08a48462012-07-02 11:43:47 +02004147 WARN_ON(!crtc->enabled);
4148
Jesse Barnesf67a5592011-01-05 10:31:48 -08004149 if (intel_crtc->active)
4150 return;
4151
Daniel Vetterb14b1052014-04-24 23:55:13 +02004152 if (intel_crtc->config.has_pch_encoder)
4153 intel_prepare_shared_dpll(intel_crtc);
4154
Daniel Vetter29407aa2014-04-24 23:55:08 +02004155 if (intel_crtc->config.has_dp_encoder)
4156 intel_dp_set_m_n(intel_crtc);
4157
4158 intel_set_pipe_timings(intel_crtc);
4159
4160 if (intel_crtc->config.has_pch_encoder) {
4161 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004162 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004163 }
4164
4165 ironlake_set_pipeconf(crtc);
4166
Jesse Barnesf67a5592011-01-05 10:31:48 -08004167 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004168
4169 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4170 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4171
Daniel Vetterf6736a12013-06-05 13:34:30 +02004172 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004173 if (encoder->pre_enable)
4174 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004175
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004176 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004177 /* Note: FDI PLL enabling _must_ be done before we enable the
4178 * cpu pipes, hence this is separate from all the other fdi/pch
4179 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004180 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004181 } else {
4182 assert_fdi_tx_disabled(dev_priv, pipe);
4183 assert_fdi_rx_disabled(dev_priv, pipe);
4184 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004185
Jesse Barnesb074cec2013-04-25 12:55:02 -07004186 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004187
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004188 /*
4189 * On ILK+ LUT must be loaded before the pipe is running but with
4190 * clocks enabled
4191 */
4192 intel_crtc_load_lut(crtc);
4193
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004194 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004195 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004196
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004197 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004198 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004199
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004200 for_each_encoder_on_crtc(dev, crtc, encoder)
4201 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004202
4203 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004204 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004205
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004206 assert_vblank_disabled(crtc);
4207 drm_crtc_vblank_on(crtc);
4208
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004209 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004210}
4211
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004212/* IPS only exists on ULT machines and is tied to pipe A. */
4213static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4214{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004215 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004216}
4217
Paulo Zanonie4916942013-09-20 16:21:19 -03004218/*
4219 * This implements the workaround described in the "notes" section of the mode
4220 * set sequence documentation. When going from no pipes or single pipe to
4221 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4222 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4223 */
4224static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->base.dev;
4227 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4228
4229 /* We want to get the other_active_crtc only if there's only 1 other
4230 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004231 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004232 if (!crtc_it->active || crtc_it == crtc)
4233 continue;
4234
4235 if (other_active_crtc)
4236 return;
4237
4238 other_active_crtc = crtc_it;
4239 }
4240 if (!other_active_crtc)
4241 return;
4242
4243 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4244 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4245}
4246
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004247static void haswell_crtc_enable(struct drm_crtc *crtc)
4248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252 struct intel_encoder *encoder;
4253 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004254
4255 WARN_ON(!crtc->enabled);
4256
4257 if (intel_crtc->active)
4258 return;
4259
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004260 if (intel_crtc_to_shared_dpll(intel_crtc))
4261 intel_enable_shared_dpll(intel_crtc);
4262
Daniel Vetter229fca92014-04-24 23:55:09 +02004263 if (intel_crtc->config.has_dp_encoder)
4264 intel_dp_set_m_n(intel_crtc);
4265
4266 intel_set_pipe_timings(intel_crtc);
4267
4268 if (intel_crtc->config.has_pch_encoder) {
4269 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004270 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004271 }
4272
4273 haswell_set_pipeconf(crtc);
4274
4275 intel_set_pipe_csc(crtc);
4276
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004277 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004278
4279 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004280 for_each_encoder_on_crtc(dev, crtc, encoder)
4281 if (encoder->pre_enable)
4282 encoder->pre_enable(encoder);
4283
Imre Deak4fe94672014-06-25 22:01:49 +03004284 if (intel_crtc->config.has_pch_encoder) {
4285 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4286 dev_priv->display.fdi_link_train(crtc);
4287 }
4288
Paulo Zanoni1f544382012-10-24 11:32:00 -02004289 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004290
Jesse Barnesb074cec2013-04-25 12:55:02 -07004291 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004292
4293 /*
4294 * On ILK+ LUT must be loaded before the pipe is running but with
4295 * clocks enabled
4296 */
4297 intel_crtc_load_lut(crtc);
4298
Paulo Zanoni1f544382012-10-24 11:32:00 -02004299 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004300 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004301
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004302 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004303 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004304
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004305 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004306 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004307
Dave Airlie0e32b392014-05-02 14:02:48 +10004308 if (intel_crtc->config.dp_encoder_is_mst)
4309 intel_ddi_set_vc_payload_alloc(crtc, true);
4310
Jani Nikula8807e552013-08-30 19:40:32 +03004311 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004312 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004313 intel_opregion_notify_encoder(encoder, true);
4314 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004315
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004316 assert_vblank_disabled(crtc);
4317 drm_crtc_vblank_on(crtc);
4318
Paulo Zanonie4916942013-09-20 16:21:19 -03004319 /* If we change the relative order between pipe/planes enabling, we need
4320 * to change the workaround. */
4321 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004322 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004323}
4324
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004325static void ironlake_pfit_disable(struct intel_crtc *crtc)
4326{
4327 struct drm_device *dev = crtc->base.dev;
4328 struct drm_i915_private *dev_priv = dev->dev_private;
4329 int pipe = crtc->pipe;
4330
4331 /* To avoid upsetting the power well on haswell only disable the pfit if
4332 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004333 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004334 I915_WRITE(PF_CTL(pipe), 0);
4335 I915_WRITE(PF_WIN_POS(pipe), 0);
4336 I915_WRITE(PF_WIN_SZ(pipe), 0);
4337 }
4338}
4339
Jesse Barnes6be4a602010-09-10 10:26:01 -07004340static void ironlake_crtc_disable(struct drm_crtc *crtc)
4341{
4342 struct drm_device *dev = crtc->dev;
4343 struct drm_i915_private *dev_priv = dev->dev_private;
4344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004345 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004346 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004347 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004348
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004349 if (!intel_crtc->active)
4350 return;
4351
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004352 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004353
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004354 drm_crtc_vblank_off(crtc);
4355 assert_vblank_disabled(crtc);
4356
Daniel Vetterea9d7582012-07-10 10:42:52 +02004357 for_each_encoder_on_crtc(dev, crtc, encoder)
4358 encoder->disable(encoder);
4359
Daniel Vetterd925c592013-06-05 13:34:04 +02004360 if (intel_crtc->config.has_pch_encoder)
4361 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4362
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004363 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004364
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004365 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004366
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004367 for_each_encoder_on_crtc(dev, crtc, encoder)
4368 if (encoder->post_disable)
4369 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004370
Daniel Vetterd925c592013-06-05 13:34:04 +02004371 if (intel_crtc->config.has_pch_encoder) {
4372 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004373
Daniel Vetterd925c592013-06-05 13:34:04 +02004374 ironlake_disable_pch_transcoder(dev_priv, pipe);
4375 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004376
Daniel Vetterd925c592013-06-05 13:34:04 +02004377 if (HAS_PCH_CPT(dev)) {
4378 /* disable TRANS_DP_CTL */
4379 reg = TRANS_DP_CTL(pipe);
4380 temp = I915_READ(reg);
4381 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4382 TRANS_DP_PORT_SEL_MASK);
4383 temp |= TRANS_DP_PORT_SEL_NONE;
4384 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004385
Daniel Vetterd925c592013-06-05 13:34:04 +02004386 /* disable DPLL_SEL */
4387 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004388 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004389 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004390 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004391
4392 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004393 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004394
4395 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004396 }
4397
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004398 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004399 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004400
4401 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004402 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004403 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004404}
4405
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004406static void haswell_crtc_disable(struct drm_crtc *crtc)
4407{
4408 struct drm_device *dev = crtc->dev;
4409 struct drm_i915_private *dev_priv = dev->dev_private;
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4411 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004412 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004413
4414 if (!intel_crtc->active)
4415 return;
4416
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004417 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004418
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004419 drm_crtc_vblank_off(crtc);
4420 assert_vblank_disabled(crtc);
4421
Jani Nikula8807e552013-08-30 19:40:32 +03004422 for_each_encoder_on_crtc(dev, crtc, encoder) {
4423 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004424 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004425 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004426
Paulo Zanoni86642812013-04-12 17:57:57 -03004427 if (intel_crtc->config.has_pch_encoder)
4428 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004429 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004430
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004431 if (intel_crtc->config.dp_encoder_is_mst)
4432 intel_ddi_set_vc_payload_alloc(crtc, false);
4433
Paulo Zanoniad80a812012-10-24 16:06:19 -02004434 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004435
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004436 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004437
Paulo Zanoni1f544382012-10-24 11:32:00 -02004438 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004439
Daniel Vetter88adfff2013-03-28 10:42:01 +01004440 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004441 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004442 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004443 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004444 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004445
Imre Deak97b040a2014-06-25 22:01:50 +03004446 for_each_encoder_on_crtc(dev, crtc, encoder)
4447 if (encoder->post_disable)
4448 encoder->post_disable(encoder);
4449
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004450 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004451 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004452
4453 mutex_lock(&dev->struct_mutex);
4454 intel_update_fbc(dev);
4455 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004456
4457 if (intel_crtc_to_shared_dpll(intel_crtc))
4458 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004459}
4460
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004461static void ironlake_crtc_off(struct drm_crtc *crtc)
4462{
4463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004464 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004465}
4466
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004467
Jesse Barnes2dd24552013-04-25 12:55:01 -07004468static void i9xx_pfit_enable(struct intel_crtc *crtc)
4469{
4470 struct drm_device *dev = crtc->base.dev;
4471 struct drm_i915_private *dev_priv = dev->dev_private;
4472 struct intel_crtc_config *pipe_config = &crtc->config;
4473
Daniel Vetter328d8e82013-05-08 10:36:31 +02004474 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004475 return;
4476
Daniel Vetterc0b03412013-05-28 12:05:54 +02004477 /*
4478 * The panel fitter should only be adjusted whilst the pipe is disabled,
4479 * according to register description and PRM.
4480 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004481 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4482 assert_pipe_disabled(dev_priv, crtc->pipe);
4483
Jesse Barnesb074cec2013-04-25 12:55:02 -07004484 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4485 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004486
4487 /* Border color in case we don't scale up to the full screen. Black by
4488 * default, change to something else for debugging. */
4489 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004490}
4491
Dave Airlied05410f2014-06-05 13:22:59 +10004492static enum intel_display_power_domain port_to_power_domain(enum port port)
4493{
4494 switch (port) {
4495 case PORT_A:
4496 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4497 case PORT_B:
4498 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4499 case PORT_C:
4500 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4501 case PORT_D:
4502 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4503 default:
4504 WARN_ON_ONCE(1);
4505 return POWER_DOMAIN_PORT_OTHER;
4506 }
4507}
4508
Imre Deak77d22dc2014-03-05 16:20:52 +02004509#define for_each_power_domain(domain, mask) \
4510 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4511 if ((1 << (domain)) & (mask))
4512
Imre Deak319be8a2014-03-04 19:22:57 +02004513enum intel_display_power_domain
4514intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004515{
Imre Deak319be8a2014-03-04 19:22:57 +02004516 struct drm_device *dev = intel_encoder->base.dev;
4517 struct intel_digital_port *intel_dig_port;
4518
4519 switch (intel_encoder->type) {
4520 case INTEL_OUTPUT_UNKNOWN:
4521 /* Only DDI platforms should ever use this output type */
4522 WARN_ON_ONCE(!HAS_DDI(dev));
4523 case INTEL_OUTPUT_DISPLAYPORT:
4524 case INTEL_OUTPUT_HDMI:
4525 case INTEL_OUTPUT_EDP:
4526 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004527 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004528 case INTEL_OUTPUT_DP_MST:
4529 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4530 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004531 case INTEL_OUTPUT_ANALOG:
4532 return POWER_DOMAIN_PORT_CRT;
4533 case INTEL_OUTPUT_DSI:
4534 return POWER_DOMAIN_PORT_DSI;
4535 default:
4536 return POWER_DOMAIN_PORT_OTHER;
4537 }
4538}
4539
4540static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4541{
4542 struct drm_device *dev = crtc->dev;
4543 struct intel_encoder *intel_encoder;
4544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4545 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004546 unsigned long mask;
4547 enum transcoder transcoder;
4548
4549 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4550
4551 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4552 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004553 if (intel_crtc->config.pch_pfit.enabled ||
4554 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004555 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4556
Imre Deak319be8a2014-03-04 19:22:57 +02004557 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4558 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4559
Imre Deak77d22dc2014-03-05 16:20:52 +02004560 return mask;
4561}
4562
4563void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4564 bool enable)
4565{
4566 if (dev_priv->power_domains.init_power_on == enable)
4567 return;
4568
4569 if (enable)
4570 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4571 else
4572 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4573
4574 dev_priv->power_domains.init_power_on = enable;
4575}
4576
4577static void modeset_update_crtc_power_domains(struct drm_device *dev)
4578{
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4581 struct intel_crtc *crtc;
4582
4583 /*
4584 * First get all needed power domains, then put all unneeded, to avoid
4585 * any unnecessary toggling of the power wells.
4586 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004587 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004588 enum intel_display_power_domain domain;
4589
4590 if (!crtc->base.enabled)
4591 continue;
4592
Imre Deak319be8a2014-03-04 19:22:57 +02004593 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004594
4595 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4596 intel_display_power_get(dev_priv, domain);
4597 }
4598
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004599 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004600 enum intel_display_power_domain domain;
4601
4602 for_each_power_domain(domain, crtc->enabled_power_domains)
4603 intel_display_power_put(dev_priv, domain);
4604
4605 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4606 }
4607
4608 intel_display_set_init_power(dev_priv, false);
4609}
4610
Ville Syrjälädfcab172014-06-13 13:37:47 +03004611/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004612static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004613{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004614 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004615
Jesse Barnes586f49d2013-11-04 16:06:59 -08004616 /* Obtain SKU information */
4617 mutex_lock(&dev_priv->dpio_lock);
4618 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4619 CCK_FUSE_HPLL_FREQ_MASK;
4620 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004621
Ville Syrjälädfcab172014-06-13 13:37:47 +03004622 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004623}
4624
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004625static void vlv_update_cdclk(struct drm_device *dev)
4626{
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628
4629 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4630 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4631 dev_priv->vlv_cdclk_freq);
4632
4633 /*
4634 * Program the gmbus_freq based on the cdclk frequency.
4635 * BSpec erroneously claims we should aim for 4MHz, but
4636 * in fact 1MHz is the correct frequency.
4637 */
4638 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4639}
4640
Jesse Barnes30a970c2013-11-04 13:48:12 -08004641/* Adjust CDclk dividers to allow high res or save power if possible */
4642static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4643{
4644 struct drm_i915_private *dev_priv = dev->dev_private;
4645 u32 val, cmd;
4646
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004647 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004648
Ville Syrjälädfcab172014-06-13 13:37:47 +03004649 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004650 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004651 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004652 cmd = 1;
4653 else
4654 cmd = 0;
4655
4656 mutex_lock(&dev_priv->rps.hw_lock);
4657 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4658 val &= ~DSPFREQGUAR_MASK;
4659 val |= (cmd << DSPFREQGUAR_SHIFT);
4660 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4661 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4662 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4663 50)) {
4664 DRM_ERROR("timed out waiting for CDclk change\n");
4665 }
4666 mutex_unlock(&dev_priv->rps.hw_lock);
4667
Ville Syrjälädfcab172014-06-13 13:37:47 +03004668 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004669 u32 divider, vco;
4670
4671 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004672 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004673
4674 mutex_lock(&dev_priv->dpio_lock);
4675 /* adjust cdclk divider */
4676 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004677 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004678 val |= divider;
4679 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004680
4681 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4682 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4683 50))
4684 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004685 mutex_unlock(&dev_priv->dpio_lock);
4686 }
4687
4688 mutex_lock(&dev_priv->dpio_lock);
4689 /* adjust self-refresh exit latency value */
4690 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4691 val &= ~0x7f;
4692
4693 /*
4694 * For high bandwidth configs, we set a higher latency in the bunit
4695 * so that the core display fetch happens in time to avoid underruns.
4696 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004697 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004698 val |= 4500 / 250; /* 4.5 usec */
4699 else
4700 val |= 3000 / 250; /* 3.0 usec */
4701 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4702 mutex_unlock(&dev_priv->dpio_lock);
4703
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004704 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004705}
4706
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004707static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4708{
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710 u32 val, cmd;
4711
4712 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4713
4714 switch (cdclk) {
4715 case 400000:
4716 cmd = 3;
4717 break;
4718 case 333333:
4719 case 320000:
4720 cmd = 2;
4721 break;
4722 case 266667:
4723 cmd = 1;
4724 break;
4725 case 200000:
4726 cmd = 0;
4727 break;
4728 default:
4729 WARN_ON(1);
4730 return;
4731 }
4732
4733 mutex_lock(&dev_priv->rps.hw_lock);
4734 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4735 val &= ~DSPFREQGUAR_MASK_CHV;
4736 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4737 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4738 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4739 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4740 50)) {
4741 DRM_ERROR("timed out waiting for CDclk change\n");
4742 }
4743 mutex_unlock(&dev_priv->rps.hw_lock);
4744
4745 vlv_update_cdclk(dev);
4746}
4747
Jesse Barnes30a970c2013-11-04 13:48:12 -08004748static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4749 int max_pixclk)
4750{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004751 int vco = valleyview_get_vco(dev_priv);
4752 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4753
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004754 /* FIXME: Punit isn't quite ready yet */
4755 if (IS_CHERRYVIEW(dev_priv->dev))
4756 return 400000;
4757
Jesse Barnes30a970c2013-11-04 13:48:12 -08004758 /*
4759 * Really only a few cases to deal with, as only 4 CDclks are supported:
4760 * 200MHz
4761 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004762 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004763 * 400MHz
4764 * So we check to see whether we're above 90% of the lower bin and
4765 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004766 *
4767 * We seem to get an unstable or solid color picture at 200MHz.
4768 * Not sure what's wrong. For now use 200MHz only when all pipes
4769 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004770 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004771 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004772 return 400000;
4773 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004774 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004775 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004776 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004777 else
4778 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004779}
4780
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004781/* compute the max pixel clock for new configuration */
4782static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004783{
4784 struct drm_device *dev = dev_priv->dev;
4785 struct intel_crtc *intel_crtc;
4786 int max_pixclk = 0;
4787
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004788 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004789 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004790 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004791 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792 }
4793
4794 return max_pixclk;
4795}
4796
4797static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004798 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799{
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004802 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004803
Imre Deakd60c4472014-03-27 17:45:10 +02004804 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4805 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004806 return;
4807
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004808 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004809 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004810 if (intel_crtc->base.enabled)
4811 *prepare_pipes |= (1 << intel_crtc->pipe);
4812}
4813
4814static void valleyview_modeset_global_resources(struct drm_device *dev)
4815{
4816 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004817 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004818 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4819
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004820 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4821 if (IS_CHERRYVIEW(dev))
4822 cherryview_set_cdclk(dev, req_cdclk);
4823 else
4824 valleyview_set_cdclk(dev, req_cdclk);
4825 }
4826
Imre Deak77961eb2014-03-05 16:20:56 +02004827 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004828}
4829
Jesse Barnes89b667f2013-04-18 14:51:36 -07004830static void valleyview_crtc_enable(struct drm_crtc *crtc)
4831{
4832 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4834 struct intel_encoder *encoder;
4835 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004836 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004837
4838 WARN_ON(!crtc->enabled);
4839
4840 if (intel_crtc->active)
4841 return;
4842
Shobhit Kumar8525a232014-06-25 12:20:39 +05304843 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4844
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004845 if (!is_dsi) {
4846 if (IS_CHERRYVIEW(dev))
4847 chv_prepare_pll(intel_crtc);
4848 else
4849 vlv_prepare_pll(intel_crtc);
4850 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004851
4852 if (intel_crtc->config.has_dp_encoder)
4853 intel_dp_set_m_n(intel_crtc);
4854
4855 intel_set_pipe_timings(intel_crtc);
4856
Daniel Vetter5b18e572014-04-24 23:55:06 +02004857 i9xx_set_pipeconf(intel_crtc);
4858
Jesse Barnes89b667f2013-04-18 14:51:36 -07004859 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004860
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004861 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4862
Jesse Barnes89b667f2013-04-18 14:51:36 -07004863 for_each_encoder_on_crtc(dev, crtc, encoder)
4864 if (encoder->pre_pll_enable)
4865 encoder->pre_pll_enable(encoder);
4866
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004867 if (!is_dsi) {
4868 if (IS_CHERRYVIEW(dev))
4869 chv_enable_pll(intel_crtc);
4870 else
4871 vlv_enable_pll(intel_crtc);
4872 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004873
4874 for_each_encoder_on_crtc(dev, crtc, encoder)
4875 if (encoder->pre_enable)
4876 encoder->pre_enable(encoder);
4877
Jesse Barnes2dd24552013-04-25 12:55:01 -07004878 i9xx_pfit_enable(intel_crtc);
4879
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004880 intel_crtc_load_lut(crtc);
4881
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004882 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004883 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004884
Jani Nikula50049452013-07-30 12:20:32 +03004885 for_each_encoder_on_crtc(dev, crtc, encoder)
4886 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004887
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004888 assert_vblank_disabled(crtc);
4889 drm_crtc_vblank_on(crtc);
4890
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004891 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004892
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004893 /* Underruns don't raise interrupts, so check manually. */
4894 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004895}
4896
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004897static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4898{
4899 struct drm_device *dev = crtc->base.dev;
4900 struct drm_i915_private *dev_priv = dev->dev_private;
4901
4902 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4903 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4904}
4905
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004906static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004907{
4908 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004910 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004911 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004912
Daniel Vetter08a48462012-07-02 11:43:47 +02004913 WARN_ON(!crtc->enabled);
4914
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004915 if (intel_crtc->active)
4916 return;
4917
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004918 i9xx_set_pll_dividers(intel_crtc);
4919
Daniel Vetter5b18e572014-04-24 23:55:06 +02004920 if (intel_crtc->config.has_dp_encoder)
4921 intel_dp_set_m_n(intel_crtc);
4922
4923 intel_set_pipe_timings(intel_crtc);
4924
Daniel Vetter5b18e572014-04-24 23:55:06 +02004925 i9xx_set_pipeconf(intel_crtc);
4926
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004927 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004928
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004929 if (!IS_GEN2(dev))
4930 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4931
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004932 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004933 if (encoder->pre_enable)
4934 encoder->pre_enable(encoder);
4935
Daniel Vetterf6736a12013-06-05 13:34:30 +02004936 i9xx_enable_pll(intel_crtc);
4937
Jesse Barnes2dd24552013-04-25 12:55:01 -07004938 i9xx_pfit_enable(intel_crtc);
4939
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004940 intel_crtc_load_lut(crtc);
4941
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004942 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004943 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004944
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004945 for_each_encoder_on_crtc(dev, crtc, encoder)
4946 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004947
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004948 assert_vblank_disabled(crtc);
4949 drm_crtc_vblank_on(crtc);
4950
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004951 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004952
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004953 /*
4954 * Gen2 reports pipe underruns whenever all planes are disabled.
4955 * So don't enable underrun reporting before at least some planes
4956 * are enabled.
4957 * FIXME: Need to fix the logic to work when we turn off all planes
4958 * but leave the pipe running.
4959 */
4960 if (IS_GEN2(dev))
4961 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4962
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004963 /* Underruns don't raise interrupts, so check manually. */
4964 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004965}
4966
Daniel Vetter87476d62013-04-11 16:29:06 +02004967static void i9xx_pfit_disable(struct intel_crtc *crtc)
4968{
4969 struct drm_device *dev = crtc->base.dev;
4970 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004971
4972 if (!crtc->config.gmch_pfit.control)
4973 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004974
4975 assert_pipe_disabled(dev_priv, crtc->pipe);
4976
Daniel Vetter328d8e82013-05-08 10:36:31 +02004977 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4978 I915_READ(PFIT_CONTROL));
4979 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004980}
4981
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004982static void i9xx_crtc_disable(struct drm_crtc *crtc)
4983{
4984 struct drm_device *dev = crtc->dev;
4985 struct drm_i915_private *dev_priv = dev->dev_private;
4986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004987 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004988 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004989
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004990 if (!intel_crtc->active)
4991 return;
4992
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004993 /*
4994 * Gen2 reports pipe underruns whenever all planes are disabled.
4995 * So diasble underrun reporting before all the planes get disabled.
4996 * FIXME: Need to fix the logic to work when we turn off all planes
4997 * but leave the pipe running.
4998 */
4999 if (IS_GEN2(dev))
5000 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
5001
Imre Deak564ed192014-06-13 14:54:21 +03005002 /*
5003 * Vblank time updates from the shadow to live plane control register
5004 * are blocked if the memory self-refresh mode is active at that
5005 * moment. So to make sure the plane gets truly disabled, disable
5006 * first the self-refresh mode. The self-refresh enable bit in turn
5007 * will be checked/applied by the HW only at the next frame start
5008 * event which is after the vblank start event, so we need to have a
5009 * wait-for-vblank between disabling the plane and the pipe.
5010 */
5011 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005012 intel_crtc_disable_planes(crtc);
5013
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005014 /*
5015 * On gen2 planes are double buffered but the pipe isn't, so we must
5016 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005017 * We also need to wait on all gmch platforms because of the
5018 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005019 */
Imre Deak564ed192014-06-13 14:54:21 +03005020 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005021
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005022 drm_crtc_vblank_off(crtc);
5023 assert_vblank_disabled(crtc);
5024
5025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 encoder->disable(encoder);
5027
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005028 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005029
Daniel Vetter87476d62013-04-11 16:29:06 +02005030 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005031
Jesse Barnes89b667f2013-04-18 14:51:36 -07005032 for_each_encoder_on_crtc(dev, crtc, encoder)
5033 if (encoder->post_disable)
5034 encoder->post_disable(encoder);
5035
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005036 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
5037 if (IS_CHERRYVIEW(dev))
5038 chv_disable_pll(dev_priv, pipe);
5039 else if (IS_VALLEYVIEW(dev))
5040 vlv_disable_pll(dev_priv, pipe);
5041 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005042 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005043 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005044
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005045 if (!IS_GEN2(dev))
5046 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
5047
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005048 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005049 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005050
Daniel Vetterefa96242014-04-24 23:55:02 +02005051 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005052 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005053 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005054}
5055
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005056static void i9xx_crtc_off(struct drm_crtc *crtc)
5057{
5058}
5059
Daniel Vetter976f8a22012-07-08 22:34:21 +02005060static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5061 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005062{
5063 struct drm_device *dev = crtc->dev;
5064 struct drm_i915_master_private *master_priv;
5065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5066 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005067
5068 if (!dev->primary->master)
5069 return;
5070
5071 master_priv = dev->primary->master->driver_priv;
5072 if (!master_priv->sarea_priv)
5073 return;
5074
Jesse Barnes79e53942008-11-07 14:24:08 -08005075 switch (pipe) {
5076 case 0:
5077 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5078 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5079 break;
5080 case 1:
5081 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5082 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5083 break;
5084 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005085 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005086 break;
5087 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005088}
5089
Borun Fub04c5bd2014-07-12 10:02:27 +05305090/* Master function to enable/disable CRTC and corresponding power wells */
5091void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005092{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005093 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005094 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005096 enum intel_display_power_domain domain;
5097 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005098
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005099 if (enable) {
5100 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005101 domains = get_crtc_power_domains(crtc);
5102 for_each_power_domain(domain, domains)
5103 intel_display_power_get(dev_priv, domain);
5104 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005105
5106 dev_priv->display.crtc_enable(crtc);
5107 }
5108 } else {
5109 if (intel_crtc->active) {
5110 dev_priv->display.crtc_disable(crtc);
5111
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005112 domains = intel_crtc->enabled_power_domains;
5113 for_each_power_domain(domain, domains)
5114 intel_display_power_put(dev_priv, domain);
5115 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005116 }
5117 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305118}
5119
5120/**
5121 * Sets the power management mode of the pipe and plane.
5122 */
5123void intel_crtc_update_dpms(struct drm_crtc *crtc)
5124{
5125 struct drm_device *dev = crtc->dev;
5126 struct intel_encoder *intel_encoder;
5127 bool enable = false;
5128
5129 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5130 enable |= intel_encoder->connectors_active;
5131
5132 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005133
5134 intel_crtc_update_sarea(crtc, enable);
5135}
5136
Daniel Vetter976f8a22012-07-08 22:34:21 +02005137static void intel_crtc_disable(struct drm_crtc *crtc)
5138{
5139 struct drm_device *dev = crtc->dev;
5140 struct drm_connector *connector;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005142 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005143 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005144
5145 /* crtc should still be enabled when we disable it. */
5146 WARN_ON(!crtc->enabled);
5147
5148 dev_priv->display.crtc_disable(crtc);
5149 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005150 dev_priv->display.off(crtc);
5151
Matt Roperf4510a22014-04-01 15:22:40 -07005152 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005153 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005154 intel_unpin_fb_obj(old_obj);
5155 i915_gem_track_fb(old_obj, NULL,
5156 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005157 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005158 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005159 }
5160
5161 /* Update computed state. */
5162 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5163 if (!connector->encoder || !connector->encoder->crtc)
5164 continue;
5165
5166 if (connector->encoder->crtc != crtc)
5167 continue;
5168
5169 connector->dpms = DRM_MODE_DPMS_OFF;
5170 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005171 }
5172}
5173
Chris Wilsonea5b2132010-08-04 13:50:23 +01005174void intel_encoder_destroy(struct drm_encoder *encoder)
5175{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005176 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005177
Chris Wilsonea5b2132010-08-04 13:50:23 +01005178 drm_encoder_cleanup(encoder);
5179 kfree(intel_encoder);
5180}
5181
Damien Lespiau92373292013-08-08 22:28:57 +01005182/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005183 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5184 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005185static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005186{
5187 if (mode == DRM_MODE_DPMS_ON) {
5188 encoder->connectors_active = true;
5189
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005190 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005191 } else {
5192 encoder->connectors_active = false;
5193
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005194 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005195 }
5196}
5197
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005198/* Cross check the actual hw state with our own modeset state tracking (and it's
5199 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005200static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005201{
5202 if (connector->get_hw_state(connector)) {
5203 struct intel_encoder *encoder = connector->encoder;
5204 struct drm_crtc *crtc;
5205 bool encoder_enabled;
5206 enum pipe pipe;
5207
5208 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5209 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005210 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005211
Dave Airlie0e32b392014-05-02 14:02:48 +10005212 /* there is no real hw state for MST connectors */
5213 if (connector->mst_port)
5214 return;
5215
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005216 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5217 "wrong connector dpms state\n");
5218 WARN(connector->base.encoder != &encoder->base,
5219 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005220
Dave Airlie36cd7442014-05-02 13:44:18 +10005221 if (encoder) {
5222 WARN(!encoder->connectors_active,
5223 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005224
Dave Airlie36cd7442014-05-02 13:44:18 +10005225 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5226 WARN(!encoder_enabled, "encoder not enabled\n");
5227 if (WARN_ON(!encoder->base.crtc))
5228 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005229
Dave Airlie36cd7442014-05-02 13:44:18 +10005230 crtc = encoder->base.crtc;
5231
5232 WARN(!crtc->enabled, "crtc not enabled\n");
5233 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5234 WARN(pipe != to_intel_crtc(crtc)->pipe,
5235 "encoder active on the wrong pipe\n");
5236 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005237 }
5238}
5239
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005240/* Even simpler default implementation, if there's really no special case to
5241 * consider. */
5242void intel_connector_dpms(struct drm_connector *connector, int mode)
5243{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005244 /* All the simple cases only support two dpms states. */
5245 if (mode != DRM_MODE_DPMS_ON)
5246 mode = DRM_MODE_DPMS_OFF;
5247
5248 if (mode == connector->dpms)
5249 return;
5250
5251 connector->dpms = mode;
5252
5253 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005254 if (connector->encoder)
5255 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005256
Daniel Vetterb9805142012-08-31 17:37:33 +02005257 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005258}
5259
Daniel Vetterf0947c32012-07-02 13:10:34 +02005260/* Simple connector->get_hw_state implementation for encoders that support only
5261 * one connector and no cloning and hence the encoder state determines the state
5262 * of the connector. */
5263bool intel_connector_get_hw_state(struct intel_connector *connector)
5264{
Daniel Vetter24929352012-07-02 20:28:59 +02005265 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005266 struct intel_encoder *encoder = connector->encoder;
5267
5268 return encoder->get_hw_state(encoder, &pipe);
5269}
5270
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005271static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5272 struct intel_crtc_config *pipe_config)
5273{
5274 struct drm_i915_private *dev_priv = dev->dev_private;
5275 struct intel_crtc *pipe_B_crtc =
5276 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5277
5278 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5279 pipe_name(pipe), pipe_config->fdi_lanes);
5280 if (pipe_config->fdi_lanes > 4) {
5281 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5282 pipe_name(pipe), pipe_config->fdi_lanes);
5283 return false;
5284 }
5285
Paulo Zanonibafb6552013-11-02 21:07:44 -07005286 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005287 if (pipe_config->fdi_lanes > 2) {
5288 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5289 pipe_config->fdi_lanes);
5290 return false;
5291 } else {
5292 return true;
5293 }
5294 }
5295
5296 if (INTEL_INFO(dev)->num_pipes == 2)
5297 return true;
5298
5299 /* Ivybridge 3 pipe is really complicated */
5300 switch (pipe) {
5301 case PIPE_A:
5302 return true;
5303 case PIPE_B:
5304 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5305 pipe_config->fdi_lanes > 2) {
5306 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5307 pipe_name(pipe), pipe_config->fdi_lanes);
5308 return false;
5309 }
5310 return true;
5311 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005312 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005313 pipe_B_crtc->config.fdi_lanes <= 2) {
5314 if (pipe_config->fdi_lanes > 2) {
5315 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5316 pipe_name(pipe), pipe_config->fdi_lanes);
5317 return false;
5318 }
5319 } else {
5320 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5321 return false;
5322 }
5323 return true;
5324 default:
5325 BUG();
5326 }
5327}
5328
Daniel Vettere29c22c2013-02-21 00:00:16 +01005329#define RETRY 1
5330static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5331 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005332{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005333 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005334 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005335 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005336 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005337
Daniel Vettere29c22c2013-02-21 00:00:16 +01005338retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005339 /* FDI is a binary signal running at ~2.7GHz, encoding
5340 * each output octet as 10 bits. The actual frequency
5341 * is stored as a divider into a 100MHz clock, and the
5342 * mode pixel clock is stored in units of 1KHz.
5343 * Hence the bw of each lane in terms of the mode signal
5344 * is:
5345 */
5346 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5347
Damien Lespiau241bfc32013-09-25 16:45:37 +01005348 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005349
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005350 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005351 pipe_config->pipe_bpp);
5352
5353 pipe_config->fdi_lanes = lane;
5354
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005355 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005356 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005357
Daniel Vettere29c22c2013-02-21 00:00:16 +01005358 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5359 intel_crtc->pipe, pipe_config);
5360 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5361 pipe_config->pipe_bpp -= 2*3;
5362 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5363 pipe_config->pipe_bpp);
5364 needs_recompute = true;
5365 pipe_config->bw_constrained = true;
5366
5367 goto retry;
5368 }
5369
5370 if (needs_recompute)
5371 return RETRY;
5372
5373 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005374}
5375
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005376static void hsw_compute_ips_config(struct intel_crtc *crtc,
5377 struct intel_crtc_config *pipe_config)
5378{
Jani Nikulad330a952014-01-21 11:24:25 +02005379 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005380 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005381 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005382}
5383
Daniel Vettera43f6e02013-06-07 23:10:32 +02005384static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005385 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005386{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005387 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005388 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005389
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005390 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005391 if (INTEL_INFO(dev)->gen < 4) {
5392 struct drm_i915_private *dev_priv = dev->dev_private;
5393 int clock_limit =
5394 dev_priv->display.get_display_clock_speed(dev);
5395
5396 /*
5397 * Enable pixel doubling when the dot clock
5398 * is > 90% of the (display) core speed.
5399 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005400 * GDG double wide on either pipe,
5401 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005402 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005403 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005404 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005405 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005406 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005407 }
5408
Damien Lespiau241bfc32013-09-25 16:45:37 +01005409 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005410 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005411 }
Chris Wilson89749352010-09-12 18:25:19 +01005412
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005413 /*
5414 * Pipe horizontal size must be even in:
5415 * - DVO ganged mode
5416 * - LVDS dual channel mode
5417 * - Double wide pipe
5418 */
5419 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5420 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5421 pipe_config->pipe_src_w &= ~1;
5422
Damien Lespiau8693a822013-05-03 18:48:11 +01005423 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5424 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005425 */
5426 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5427 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005428 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005429
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005430 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005431 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005432 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005433 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5434 * for lvds. */
5435 pipe_config->pipe_bpp = 8*3;
5436 }
5437
Damien Lespiauf5adf942013-06-24 18:29:34 +01005438 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005439 hsw_compute_ips_config(crtc, pipe_config);
5440
Daniel Vetter12030432014-06-25 22:02:00 +03005441 /*
5442 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5443 * old clock survives for now.
5444 */
5445 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005446 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005447
Daniel Vetter877d48d2013-04-19 11:24:43 +02005448 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005449 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005450
Daniel Vettere29c22c2013-02-21 00:00:16 +01005451 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005452}
5453
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005454static int valleyview_get_display_clock_speed(struct drm_device *dev)
5455{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005456 struct drm_i915_private *dev_priv = dev->dev_private;
5457 int vco = valleyview_get_vco(dev_priv);
5458 u32 val;
5459 int divider;
5460
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005461 /* FIXME: Punit isn't quite ready yet */
5462 if (IS_CHERRYVIEW(dev))
5463 return 400000;
5464
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005465 mutex_lock(&dev_priv->dpio_lock);
5466 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5467 mutex_unlock(&dev_priv->dpio_lock);
5468
5469 divider = val & DISPLAY_FREQUENCY_VALUES;
5470
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005471 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5472 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5473 "cdclk change in progress\n");
5474
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005475 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005476}
5477
Jesse Barnese70236a2009-09-21 10:42:27 -07005478static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005479{
Jesse Barnese70236a2009-09-21 10:42:27 -07005480 return 400000;
5481}
Jesse Barnes79e53942008-11-07 14:24:08 -08005482
Jesse Barnese70236a2009-09-21 10:42:27 -07005483static int i915_get_display_clock_speed(struct drm_device *dev)
5484{
5485 return 333000;
5486}
Jesse Barnes79e53942008-11-07 14:24:08 -08005487
Jesse Barnese70236a2009-09-21 10:42:27 -07005488static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5489{
5490 return 200000;
5491}
Jesse Barnes79e53942008-11-07 14:24:08 -08005492
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005493static int pnv_get_display_clock_speed(struct drm_device *dev)
5494{
5495 u16 gcfgc = 0;
5496
5497 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5498
5499 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5500 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5501 return 267000;
5502 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5503 return 333000;
5504 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5505 return 444000;
5506 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5507 return 200000;
5508 default:
5509 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5510 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5511 return 133000;
5512 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5513 return 167000;
5514 }
5515}
5516
Jesse Barnese70236a2009-09-21 10:42:27 -07005517static int i915gm_get_display_clock_speed(struct drm_device *dev)
5518{
5519 u16 gcfgc = 0;
5520
5521 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5522
5523 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005524 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005525 else {
5526 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5527 case GC_DISPLAY_CLOCK_333_MHZ:
5528 return 333000;
5529 default:
5530 case GC_DISPLAY_CLOCK_190_200_MHZ:
5531 return 190000;
5532 }
5533 }
5534}
Jesse Barnes79e53942008-11-07 14:24:08 -08005535
Jesse Barnese70236a2009-09-21 10:42:27 -07005536static int i865_get_display_clock_speed(struct drm_device *dev)
5537{
5538 return 266000;
5539}
5540
5541static int i855_get_display_clock_speed(struct drm_device *dev)
5542{
5543 u16 hpllcc = 0;
5544 /* Assume that the hardware is in the high speed state. This
5545 * should be the default.
5546 */
5547 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5548 case GC_CLOCK_133_200:
5549 case GC_CLOCK_100_200:
5550 return 200000;
5551 case GC_CLOCK_166_250:
5552 return 250000;
5553 case GC_CLOCK_100_133:
5554 return 133000;
5555 }
5556
5557 /* Shouldn't happen */
5558 return 0;
5559}
5560
5561static int i830_get_display_clock_speed(struct drm_device *dev)
5562{
5563 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005564}
5565
Zhenyu Wang2c072452009-06-05 15:38:42 +08005566static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005567intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005568{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005569 while (*num > DATA_LINK_M_N_MASK ||
5570 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005571 *num >>= 1;
5572 *den >>= 1;
5573 }
5574}
5575
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005576static void compute_m_n(unsigned int m, unsigned int n,
5577 uint32_t *ret_m, uint32_t *ret_n)
5578{
5579 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5580 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5581 intel_reduce_m_n_ratio(ret_m, ret_n);
5582}
5583
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005584void
5585intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5586 int pixel_clock, int link_clock,
5587 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005588{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005589 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005590
5591 compute_m_n(bits_per_pixel * pixel_clock,
5592 link_clock * nlanes * 8,
5593 &m_n->gmch_m, &m_n->gmch_n);
5594
5595 compute_m_n(pixel_clock, link_clock,
5596 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005597}
5598
Chris Wilsona7615032011-01-12 17:04:08 +00005599static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5600{
Jani Nikulad330a952014-01-21 11:24:25 +02005601 if (i915.panel_use_ssc >= 0)
5602 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005603 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005604 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005605}
5606
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005607static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5608{
5609 struct drm_device *dev = crtc->dev;
5610 struct drm_i915_private *dev_priv = dev->dev_private;
5611 int refclk;
5612
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005613 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005614 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005615 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005616 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005617 refclk = dev_priv->vbt.lvds_ssc_freq;
5618 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005619 } else if (!IS_GEN2(dev)) {
5620 refclk = 96000;
5621 } else {
5622 refclk = 48000;
5623 }
5624
5625 return refclk;
5626}
5627
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005628static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005629{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005630 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005631}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005632
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005633static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5634{
5635 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005636}
5637
Daniel Vetterf47709a2013-03-28 10:42:02 +01005638static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005639 intel_clock_t *reduced_clock)
5640{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005641 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005642 u32 fp, fp2 = 0;
5643
5644 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005645 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005646 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005647 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005648 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005649 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005650 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005651 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005652 }
5653
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005654 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005655
Daniel Vetterf47709a2013-03-28 10:42:02 +01005656 crtc->lowfreq_avail = false;
5657 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005658 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005659 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005660 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005661 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005662 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005663 }
5664}
5665
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005666static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5667 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005668{
5669 u32 reg_val;
5670
5671 /*
5672 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5673 * and set it to a reasonable value instead.
5674 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005675 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005676 reg_val &= 0xffffff00;
5677 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005678 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005679
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005680 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005681 reg_val &= 0x8cffffff;
5682 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005683 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005684
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005685 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005686 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005687 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005688
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005689 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005690 reg_val &= 0x00ffffff;
5691 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005692 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005693}
5694
Daniel Vetterb5518422013-05-03 11:49:48 +02005695static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5696 struct intel_link_m_n *m_n)
5697{
5698 struct drm_device *dev = crtc->base.dev;
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int pipe = crtc->pipe;
5701
Daniel Vettere3b95f12013-05-03 11:49:49 +02005702 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5703 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5704 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5705 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005706}
5707
5708static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005709 struct intel_link_m_n *m_n,
5710 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005711{
5712 struct drm_device *dev = crtc->base.dev;
5713 struct drm_i915_private *dev_priv = dev->dev_private;
5714 int pipe = crtc->pipe;
5715 enum transcoder transcoder = crtc->config.cpu_transcoder;
5716
5717 if (INTEL_INFO(dev)->gen >= 5) {
5718 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5719 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5720 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5721 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005722 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5723 * for gen < 8) and if DRRS is supported (to make sure the
5724 * registers are not unnecessarily accessed).
5725 */
5726 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5727 crtc->config.has_drrs) {
5728 I915_WRITE(PIPE_DATA_M2(transcoder),
5729 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5730 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5731 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5732 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5733 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005734 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005735 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5736 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5737 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5738 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005739 }
5740}
5741
Vandana Kannanf769cd22014-08-05 07:51:22 -07005742void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005743{
5744 if (crtc->config.has_pch_encoder)
5745 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5746 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005747 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5748 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005749}
5750
Daniel Vetterf47709a2013-03-28 10:42:02 +01005751static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005752{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005753 u32 dpll, dpll_md;
5754
5755 /*
5756 * Enable DPIO clock input. We should never disable the reference
5757 * clock for pipe B, since VGA hotplug / manual detection depends
5758 * on it.
5759 */
5760 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5761 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5762 /* We should never disable this, set it here for state tracking */
5763 if (crtc->pipe == PIPE_B)
5764 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5765 dpll |= DPLL_VCO_ENABLE;
5766 crtc->config.dpll_hw_state.dpll = dpll;
5767
5768 dpll_md = (crtc->config.pixel_multiplier - 1)
5769 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5770 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5771}
5772
5773static void vlv_prepare_pll(struct intel_crtc *crtc)
5774{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005775 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005776 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005777 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005778 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005779 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005780 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005781
Daniel Vetter09153002012-12-12 14:06:44 +01005782 mutex_lock(&dev_priv->dpio_lock);
5783
Daniel Vetterf47709a2013-03-28 10:42:02 +01005784 bestn = crtc->config.dpll.n;
5785 bestm1 = crtc->config.dpll.m1;
5786 bestm2 = crtc->config.dpll.m2;
5787 bestp1 = crtc->config.dpll.p1;
5788 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005789
Jesse Barnes89b667f2013-04-18 14:51:36 -07005790 /* See eDP HDMI DPIO driver vbios notes doc */
5791
5792 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005793 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005794 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005795
5796 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005797 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005798
5799 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005800 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005801 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005802 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005803
5804 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005805 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005806
5807 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005808 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5809 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5810 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005811 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005812
5813 /*
5814 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5815 * but we don't support that).
5816 * Note: don't use the DAC post divider as it seems unstable.
5817 */
5818 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005819 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005820
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005821 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005822 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005823
Jesse Barnes89b667f2013-04-18 14:51:36 -07005824 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005825 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005826 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005827 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005828 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005829 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005830 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005831 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005833
Jesse Barnes89b667f2013-04-18 14:51:36 -07005834 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5835 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5836 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005837 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005838 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005839 0x0df40000);
5840 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005841 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005842 0x0df70000);
5843 } else { /* HDMI or VGA */
5844 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005845 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005846 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005847 0x0df70000);
5848 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005849 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005850 0x0df40000);
5851 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005852
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005853 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005854 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5855 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5856 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5857 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005858 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005859
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005860 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005861 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005862}
5863
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005864static void chv_update_pll(struct intel_crtc *crtc)
5865{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005866 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5867 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5868 DPLL_VCO_ENABLE;
5869 if (crtc->pipe != PIPE_A)
5870 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5871
5872 crtc->config.dpll_hw_state.dpll_md =
5873 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5874}
5875
5876static void chv_prepare_pll(struct intel_crtc *crtc)
5877{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005878 struct drm_device *dev = crtc->base.dev;
5879 struct drm_i915_private *dev_priv = dev->dev_private;
5880 int pipe = crtc->pipe;
5881 int dpll_reg = DPLL(crtc->pipe);
5882 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005883 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005884 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5885 int refclk;
5886
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005887 bestn = crtc->config.dpll.n;
5888 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5889 bestm1 = crtc->config.dpll.m1;
5890 bestm2 = crtc->config.dpll.m2 >> 22;
5891 bestp1 = crtc->config.dpll.p1;
5892 bestp2 = crtc->config.dpll.p2;
5893
5894 /*
5895 * Enable Refclk and SSC
5896 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005897 I915_WRITE(dpll_reg,
5898 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5899
5900 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005901
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005902 /* p1 and p2 divider */
5903 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5904 5 << DPIO_CHV_S1_DIV_SHIFT |
5905 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5906 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5907 1 << DPIO_CHV_K_DIV_SHIFT);
5908
5909 /* Feedback post-divider - m2 */
5910 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5911
5912 /* Feedback refclk divider - n and m1 */
5913 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5914 DPIO_CHV_M1_DIV_BY_2 |
5915 1 << DPIO_CHV_N_DIV_SHIFT);
5916
5917 /* M2 fraction division */
5918 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5919
5920 /* M2 fraction division enable */
5921 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5922 DPIO_CHV_FRAC_DIV_EN |
5923 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5924
5925 /* Loop filter */
5926 refclk = i9xx_get_refclk(&crtc->base, 0);
5927 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5928 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5929 if (refclk == 100000)
5930 intcoeff = 11;
5931 else if (refclk == 38400)
5932 intcoeff = 10;
5933 else
5934 intcoeff = 9;
5935 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5936 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5937
5938 /* AFC Recal */
5939 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5940 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5941 DPIO_AFC_RECAL);
5942
5943 mutex_unlock(&dev_priv->dpio_lock);
5944}
5945
Daniel Vetterf47709a2013-03-28 10:42:02 +01005946static void i9xx_update_pll(struct intel_crtc *crtc,
5947 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005948 int num_connectors)
5949{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005950 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005951 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005952 u32 dpll;
5953 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005954 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005955
Daniel Vetterf47709a2013-03-28 10:42:02 +01005956 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305957
Daniel Vetterf47709a2013-03-28 10:42:02 +01005958 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5959 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005960
5961 dpll = DPLL_VGA_MODE_DIS;
5962
Daniel Vetterf47709a2013-03-28 10:42:02 +01005963 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005964 dpll |= DPLLB_MODE_LVDS;
5965 else
5966 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005967
Daniel Vetteref1b4602013-06-01 17:17:04 +02005968 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005969 dpll |= (crtc->config.pixel_multiplier - 1)
5970 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005971 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005972
5973 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005974 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005975
Daniel Vetterf47709a2013-03-28 10:42:02 +01005976 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005977 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005978
5979 /* compute bitmask from p1 value */
5980 if (IS_PINEVIEW(dev))
5981 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5982 else {
5983 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5984 if (IS_G4X(dev) && reduced_clock)
5985 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5986 }
5987 switch (clock->p2) {
5988 case 5:
5989 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5990 break;
5991 case 7:
5992 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5993 break;
5994 case 10:
5995 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5996 break;
5997 case 14:
5998 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5999 break;
6000 }
6001 if (INTEL_INFO(dev)->gen >= 4)
6002 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6003
Daniel Vetter09ede542013-04-30 14:01:45 +02006004 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006005 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006006 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006007 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6008 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6009 else
6010 dpll |= PLL_REF_INPUT_DREFCLK;
6011
6012 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006013 crtc->config.dpll_hw_state.dpll = dpll;
6014
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006015 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02006016 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
6017 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006018 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006019 }
6020}
6021
Daniel Vetterf47709a2013-03-28 10:42:02 +01006022static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006023 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006024 int num_connectors)
6025{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006026 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006027 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006028 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006029 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006030
Daniel Vetterf47709a2013-03-28 10:42:02 +01006031 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306032
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006033 dpll = DPLL_VGA_MODE_DIS;
6034
Daniel Vetterf47709a2013-03-28 10:42:02 +01006035 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006036 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6037 } else {
6038 if (clock->p1 == 2)
6039 dpll |= PLL_P1_DIVIDE_BY_TWO;
6040 else
6041 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6042 if (clock->p2 == 4)
6043 dpll |= PLL_P2_DIVIDE_BY_4;
6044 }
6045
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006046 if (!IS_I830(dev) && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006047 dpll |= DPLL_DVO_2X_MODE;
6048
Daniel Vetterf47709a2013-03-28 10:42:02 +01006049 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006050 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6051 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6052 else
6053 dpll |= PLL_REF_INPUT_DREFCLK;
6054
6055 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006056 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006057}
6058
Daniel Vetter8a654f32013-06-01 17:16:22 +02006059static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006060{
6061 struct drm_device *dev = intel_crtc->base.dev;
6062 struct drm_i915_private *dev_priv = dev->dev_private;
6063 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006064 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006065 struct drm_display_mode *adjusted_mode =
6066 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006067 uint32_t crtc_vtotal, crtc_vblank_end;
6068 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006069
6070 /* We need to be careful not to changed the adjusted mode, for otherwise
6071 * the hw state checker will get angry at the mismatch. */
6072 crtc_vtotal = adjusted_mode->crtc_vtotal;
6073 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006074
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006075 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006076 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006077 crtc_vtotal -= 1;
6078 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006079
6080 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6081 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6082 else
6083 vsyncshift = adjusted_mode->crtc_hsync_start -
6084 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006085 if (vsyncshift < 0)
6086 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006087 }
6088
6089 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006090 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006091
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006092 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006093 (adjusted_mode->crtc_hdisplay - 1) |
6094 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006095 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006096 (adjusted_mode->crtc_hblank_start - 1) |
6097 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006098 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006099 (adjusted_mode->crtc_hsync_start - 1) |
6100 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6101
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006102 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006103 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006104 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006105 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006106 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006107 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006108 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006109 (adjusted_mode->crtc_vsync_start - 1) |
6110 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6111
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006112 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6113 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6114 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6115 * bits. */
6116 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6117 (pipe == PIPE_B || pipe == PIPE_C))
6118 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6119
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006120 /* pipesrc controls the size that is scaled from, which should
6121 * always be the user's requested size.
6122 */
6123 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006124 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6125 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006126}
6127
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006128static void intel_get_pipe_timings(struct intel_crtc *crtc,
6129 struct intel_crtc_config *pipe_config)
6130{
6131 struct drm_device *dev = crtc->base.dev;
6132 struct drm_i915_private *dev_priv = dev->dev_private;
6133 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6134 uint32_t tmp;
6135
6136 tmp = I915_READ(HTOTAL(cpu_transcoder));
6137 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6138 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6139 tmp = I915_READ(HBLANK(cpu_transcoder));
6140 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6141 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6142 tmp = I915_READ(HSYNC(cpu_transcoder));
6143 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6144 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6145
6146 tmp = I915_READ(VTOTAL(cpu_transcoder));
6147 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6148 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6149 tmp = I915_READ(VBLANK(cpu_transcoder));
6150 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6151 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6152 tmp = I915_READ(VSYNC(cpu_transcoder));
6153 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6154 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6155
6156 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6157 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6158 pipe_config->adjusted_mode.crtc_vtotal += 1;
6159 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6160 }
6161
6162 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006163 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6164 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6165
6166 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6167 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006168}
6169
Daniel Vetterf6a83282014-02-11 15:28:57 -08006170void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6171 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006172{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006173 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6174 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6175 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6176 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006177
Daniel Vetterf6a83282014-02-11 15:28:57 -08006178 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6179 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6180 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6181 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006182
Daniel Vetterf6a83282014-02-11 15:28:57 -08006183 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006184
Daniel Vetterf6a83282014-02-11 15:28:57 -08006185 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6186 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006187}
6188
Daniel Vetter84b046f2013-02-19 18:48:54 +01006189static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6190{
6191 struct drm_device *dev = intel_crtc->base.dev;
6192 struct drm_i915_private *dev_priv = dev->dev_private;
6193 uint32_t pipeconf;
6194
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006195 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006196
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006197 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6198 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6199 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006200
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006201 if (intel_crtc->config.double_wide)
6202 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006203
Daniel Vetterff9ce462013-04-24 14:57:17 +02006204 /* only g4x and later have fancy bpc/dither controls */
6205 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006206 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6207 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6208 pipeconf |= PIPECONF_DITHER_EN |
6209 PIPECONF_DITHER_TYPE_SP;
6210
6211 switch (intel_crtc->config.pipe_bpp) {
6212 case 18:
6213 pipeconf |= PIPECONF_6BPC;
6214 break;
6215 case 24:
6216 pipeconf |= PIPECONF_8BPC;
6217 break;
6218 case 30:
6219 pipeconf |= PIPECONF_10BPC;
6220 break;
6221 default:
6222 /* Case prevented by intel_choose_pipe_bpp_dither. */
6223 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006224 }
6225 }
6226
6227 if (HAS_PIPE_CXSR(dev)) {
6228 if (intel_crtc->lowfreq_avail) {
6229 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6230 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6231 } else {
6232 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006233 }
6234 }
6235
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006236 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6237 if (INTEL_INFO(dev)->gen < 4 ||
6238 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6239 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6240 else
6241 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6242 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006243 pipeconf |= PIPECONF_PROGRESSIVE;
6244
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006245 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6246 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006247
Daniel Vetter84b046f2013-02-19 18:48:54 +01006248 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6249 POSTING_READ(PIPECONF(intel_crtc->pipe));
6250}
6251
Eric Anholtf564048e2011-03-30 13:01:02 -07006252static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006253 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006254 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006255{
6256 struct drm_device *dev = crtc->dev;
6257 struct drm_i915_private *dev_priv = dev->dev_private;
6258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006259 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006260 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006261 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006262 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006263 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006264 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006265
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006266 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006267 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006268 case INTEL_OUTPUT_LVDS:
6269 is_lvds = true;
6270 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006271 case INTEL_OUTPUT_DSI:
6272 is_dsi = true;
6273 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006274 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006275
Eric Anholtc751ce42010-03-25 11:48:48 -07006276 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006277 }
6278
Jani Nikulaf2335332013-09-13 11:03:09 +03006279 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006280 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006281
Jani Nikulaf2335332013-09-13 11:03:09 +03006282 if (!intel_crtc->config.clock_set) {
6283 refclk = i9xx_get_refclk(crtc, num_connectors);
6284
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006285 /*
6286 * Returns a set of divisors for the desired target clock with
6287 * the given refclk, or FALSE. The returned values represent
6288 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6289 * 2) / p1 / p2.
6290 */
6291 limit = intel_limit(crtc, refclk);
6292 ok = dev_priv->display.find_dpll(limit, crtc,
6293 intel_crtc->config.port_clock,
6294 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006295 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006296 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6297 return -EINVAL;
6298 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006299
Jani Nikulaf2335332013-09-13 11:03:09 +03006300 if (is_lvds && dev_priv->lvds_downclock_avail) {
6301 /*
6302 * Ensure we match the reduced clock's P to the target
6303 * clock. If the clocks don't match, we can't switch
6304 * the display clock by using the FP0/FP1. In such case
6305 * we will disable the LVDS downclock feature.
6306 */
6307 has_reduced_clock =
6308 dev_priv->display.find_dpll(limit, crtc,
6309 dev_priv->lvds_downclock,
6310 refclk, &clock,
6311 &reduced_clock);
6312 }
6313 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006314 intel_crtc->config.dpll.n = clock.n;
6315 intel_crtc->config.dpll.m1 = clock.m1;
6316 intel_crtc->config.dpll.m2 = clock.m2;
6317 intel_crtc->config.dpll.p1 = clock.p1;
6318 intel_crtc->config.dpll.p2 = clock.p2;
6319 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006320
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006321 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006322 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306323 has_reduced_clock ? &reduced_clock : NULL,
6324 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006325 } else if (IS_CHERRYVIEW(dev)) {
6326 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006327 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006328 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006329 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006330 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006331 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006332 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006333 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006334
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006335 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006336}
6337
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006338static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6339 struct intel_crtc_config *pipe_config)
6340{
6341 struct drm_device *dev = crtc->base.dev;
6342 struct drm_i915_private *dev_priv = dev->dev_private;
6343 uint32_t tmp;
6344
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006345 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6346 return;
6347
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006348 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006349 if (!(tmp & PFIT_ENABLE))
6350 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006351
Daniel Vetter06922822013-07-11 13:35:40 +02006352 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006353 if (INTEL_INFO(dev)->gen < 4) {
6354 if (crtc->pipe != PIPE_B)
6355 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006356 } else {
6357 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6358 return;
6359 }
6360
Daniel Vetter06922822013-07-11 13:35:40 +02006361 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006362 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6363 if (INTEL_INFO(dev)->gen < 5)
6364 pipe_config->gmch_pfit.lvds_border_bits =
6365 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6366}
6367
Jesse Barnesacbec812013-09-20 11:29:32 -07006368static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6369 struct intel_crtc_config *pipe_config)
6370{
6371 struct drm_device *dev = crtc->base.dev;
6372 struct drm_i915_private *dev_priv = dev->dev_private;
6373 int pipe = pipe_config->cpu_transcoder;
6374 intel_clock_t clock;
6375 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006376 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006377
Shobhit Kumarf573de52014-07-30 20:32:37 +05306378 /* In case of MIPI DPLL will not even be used */
6379 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6380 return;
6381
Jesse Barnesacbec812013-09-20 11:29:32 -07006382 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006383 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006384 mutex_unlock(&dev_priv->dpio_lock);
6385
6386 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6387 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6388 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6389 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6390 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6391
Ville Syrjäläf6466282013-10-14 14:50:31 +03006392 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006393
Ville Syrjäläf6466282013-10-14 14:50:31 +03006394 /* clock.dot is the fast clock */
6395 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006396}
6397
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006398static void i9xx_get_plane_config(struct intel_crtc *crtc,
6399 struct intel_plane_config *plane_config)
6400{
6401 struct drm_device *dev = crtc->base.dev;
6402 struct drm_i915_private *dev_priv = dev->dev_private;
6403 u32 val, base, offset;
6404 int pipe = crtc->pipe, plane = crtc->plane;
6405 int fourcc, pixel_format;
6406 int aligned_height;
6407
Dave Airlie66e514c2014-04-03 07:51:54 +10006408 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6409 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006410 DRM_DEBUG_KMS("failed to alloc fb\n");
6411 return;
6412 }
6413
6414 val = I915_READ(DSPCNTR(plane));
6415
6416 if (INTEL_INFO(dev)->gen >= 4)
6417 if (val & DISPPLANE_TILED)
6418 plane_config->tiled = true;
6419
6420 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6421 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006422 crtc->base.primary->fb->pixel_format = fourcc;
6423 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006424 drm_format_plane_cpp(fourcc, 0) * 8;
6425
6426 if (INTEL_INFO(dev)->gen >= 4) {
6427 if (plane_config->tiled)
6428 offset = I915_READ(DSPTILEOFF(plane));
6429 else
6430 offset = I915_READ(DSPLINOFF(plane));
6431 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6432 } else {
6433 base = I915_READ(DSPADDR(plane));
6434 }
6435 plane_config->base = base;
6436
6437 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006438 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6439 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006440
6441 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006442 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006443
Dave Airlie66e514c2014-04-03 07:51:54 +10006444 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006445 plane_config->tiled);
6446
Fabian Frederick1267a262014-07-01 20:39:41 +02006447 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6448 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006449
6450 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006451 pipe, plane, crtc->base.primary->fb->width,
6452 crtc->base.primary->fb->height,
6453 crtc->base.primary->fb->bits_per_pixel, base,
6454 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006455 plane_config->size);
6456
6457}
6458
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006459static void chv_crtc_clock_get(struct intel_crtc *crtc,
6460 struct intel_crtc_config *pipe_config)
6461{
6462 struct drm_device *dev = crtc->base.dev;
6463 struct drm_i915_private *dev_priv = dev->dev_private;
6464 int pipe = pipe_config->cpu_transcoder;
6465 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6466 intel_clock_t clock;
6467 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6468 int refclk = 100000;
6469
6470 mutex_lock(&dev_priv->dpio_lock);
6471 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6472 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6473 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6474 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6475 mutex_unlock(&dev_priv->dpio_lock);
6476
6477 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6478 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6479 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6480 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6481 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6482
6483 chv_clock(refclk, &clock);
6484
6485 /* clock.dot is the fast clock */
6486 pipe_config->port_clock = clock.dot / 5;
6487}
6488
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006489static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6490 struct intel_crtc_config *pipe_config)
6491{
6492 struct drm_device *dev = crtc->base.dev;
6493 struct drm_i915_private *dev_priv = dev->dev_private;
6494 uint32_t tmp;
6495
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006496 if (!intel_display_power_is_enabled(dev_priv,
6497 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006498 return false;
6499
Daniel Vettere143a212013-07-04 12:01:15 +02006500 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006501 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006502
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006503 tmp = I915_READ(PIPECONF(crtc->pipe));
6504 if (!(tmp & PIPECONF_ENABLE))
6505 return false;
6506
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006507 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6508 switch (tmp & PIPECONF_BPC_MASK) {
6509 case PIPECONF_6BPC:
6510 pipe_config->pipe_bpp = 18;
6511 break;
6512 case PIPECONF_8BPC:
6513 pipe_config->pipe_bpp = 24;
6514 break;
6515 case PIPECONF_10BPC:
6516 pipe_config->pipe_bpp = 30;
6517 break;
6518 default:
6519 break;
6520 }
6521 }
6522
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006523 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6524 pipe_config->limited_color_range = true;
6525
Ville Syrjälä282740f2013-09-04 18:30:03 +03006526 if (INTEL_INFO(dev)->gen < 4)
6527 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6528
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006529 intel_get_pipe_timings(crtc, pipe_config);
6530
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006531 i9xx_get_pfit_config(crtc, pipe_config);
6532
Daniel Vetter6c49f242013-06-06 12:45:25 +02006533 if (INTEL_INFO(dev)->gen >= 4) {
6534 tmp = I915_READ(DPLL_MD(crtc->pipe));
6535 pipe_config->pixel_multiplier =
6536 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6537 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006538 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006539 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6540 tmp = I915_READ(DPLL(crtc->pipe));
6541 pipe_config->pixel_multiplier =
6542 ((tmp & SDVO_MULTIPLIER_MASK)
6543 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6544 } else {
6545 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6546 * port and will be fixed up in the encoder->get_config
6547 * function. */
6548 pipe_config->pixel_multiplier = 1;
6549 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006550 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6551 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006552 /*
6553 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6554 * on 830. Filter it out here so that we don't
6555 * report errors due to that.
6556 */
6557 if (IS_I830(dev))
6558 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6559
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006560 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6561 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006562 } else {
6563 /* Mask out read-only status bits. */
6564 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6565 DPLL_PORTC_READY_MASK |
6566 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006567 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006568
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006569 if (IS_CHERRYVIEW(dev))
6570 chv_crtc_clock_get(crtc, pipe_config);
6571 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006572 vlv_crtc_clock_get(crtc, pipe_config);
6573 else
6574 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006575
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006576 return true;
6577}
6578
Paulo Zanonidde86e22012-12-01 12:04:25 -02006579static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006580{
6581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006582 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006583 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006584 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006585 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006586 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006587 bool has_ck505 = false;
6588 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006589
6590 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006591 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006592 switch (encoder->type) {
6593 case INTEL_OUTPUT_LVDS:
6594 has_panel = true;
6595 has_lvds = true;
6596 break;
6597 case INTEL_OUTPUT_EDP:
6598 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006599 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006600 has_cpu_edp = true;
6601 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006602 }
6603 }
6604
Keith Packard99eb6a02011-09-26 14:29:12 -07006605 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006606 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006607 can_ssc = has_ck505;
6608 } else {
6609 has_ck505 = false;
6610 can_ssc = true;
6611 }
6612
Imre Deak2de69052013-05-08 13:14:04 +03006613 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6614 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006615
6616 /* Ironlake: try to setup display ref clock before DPLL
6617 * enabling. This is only under driver's control after
6618 * PCH B stepping, previous chipset stepping should be
6619 * ignoring this setting.
6620 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006621 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006622
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006623 /* As we must carefully and slowly disable/enable each source in turn,
6624 * compute the final state we want first and check if we need to
6625 * make any changes at all.
6626 */
6627 final = val;
6628 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006629 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006630 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006631 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006632 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6633
6634 final &= ~DREF_SSC_SOURCE_MASK;
6635 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6636 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006637
Keith Packard199e5d72011-09-22 12:01:57 -07006638 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006639 final |= DREF_SSC_SOURCE_ENABLE;
6640
6641 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6642 final |= DREF_SSC1_ENABLE;
6643
6644 if (has_cpu_edp) {
6645 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6646 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6647 else
6648 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6649 } else
6650 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6651 } else {
6652 final |= DREF_SSC_SOURCE_DISABLE;
6653 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6654 }
6655
6656 if (final == val)
6657 return;
6658
6659 /* Always enable nonspread source */
6660 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6661
6662 if (has_ck505)
6663 val |= DREF_NONSPREAD_CK505_ENABLE;
6664 else
6665 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6666
6667 if (has_panel) {
6668 val &= ~DREF_SSC_SOURCE_MASK;
6669 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006670
Keith Packard199e5d72011-09-22 12:01:57 -07006671 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006672 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006673 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006674 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006675 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006676 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006677
6678 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006679 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006680 POSTING_READ(PCH_DREF_CONTROL);
6681 udelay(200);
6682
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006683 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006684
6685 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006686 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006687 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006688 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006689 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006690 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006691 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006692 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006693 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006694
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006695 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006696 POSTING_READ(PCH_DREF_CONTROL);
6697 udelay(200);
6698 } else {
6699 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6700
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006701 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006702
6703 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006704 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006705
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006706 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006707 POSTING_READ(PCH_DREF_CONTROL);
6708 udelay(200);
6709
6710 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006711 val &= ~DREF_SSC_SOURCE_MASK;
6712 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006713
6714 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006715 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006716
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006717 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006718 POSTING_READ(PCH_DREF_CONTROL);
6719 udelay(200);
6720 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006721
6722 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006723}
6724
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006725static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006726{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006727 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006728
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006729 tmp = I915_READ(SOUTH_CHICKEN2);
6730 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6731 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006732
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006733 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6734 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6735 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006736
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006737 tmp = I915_READ(SOUTH_CHICKEN2);
6738 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6739 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006740
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006741 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6742 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6743 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006744}
6745
6746/* WaMPhyProgramming:hsw */
6747static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6748{
6749 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006750
6751 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6752 tmp &= ~(0xFF << 24);
6753 tmp |= (0x12 << 24);
6754 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6755
Paulo Zanonidde86e22012-12-01 12:04:25 -02006756 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6757 tmp |= (1 << 11);
6758 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6759
6760 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6761 tmp |= (1 << 11);
6762 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6763
Paulo Zanonidde86e22012-12-01 12:04:25 -02006764 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6765 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6766 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6767
6768 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6769 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6770 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6771
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006772 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6773 tmp &= ~(7 << 13);
6774 tmp |= (5 << 13);
6775 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006776
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006777 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6778 tmp &= ~(7 << 13);
6779 tmp |= (5 << 13);
6780 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006781
6782 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6783 tmp &= ~0xFF;
6784 tmp |= 0x1C;
6785 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6786
6787 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6788 tmp &= ~0xFF;
6789 tmp |= 0x1C;
6790 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6791
6792 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6793 tmp &= ~(0xFF << 16);
6794 tmp |= (0x1C << 16);
6795 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6796
6797 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6798 tmp &= ~(0xFF << 16);
6799 tmp |= (0x1C << 16);
6800 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6801
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006802 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6803 tmp |= (1 << 27);
6804 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006805
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006806 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6807 tmp |= (1 << 27);
6808 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006809
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006810 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6811 tmp &= ~(0xF << 28);
6812 tmp |= (4 << 28);
6813 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006814
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006815 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6816 tmp &= ~(0xF << 28);
6817 tmp |= (4 << 28);
6818 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006819}
6820
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006821/* Implements 3 different sequences from BSpec chapter "Display iCLK
6822 * Programming" based on the parameters passed:
6823 * - Sequence to enable CLKOUT_DP
6824 * - Sequence to enable CLKOUT_DP without spread
6825 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6826 */
6827static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6828 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006829{
6830 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006831 uint32_t reg, tmp;
6832
6833 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6834 with_spread = true;
6835 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6836 with_fdi, "LP PCH doesn't have FDI\n"))
6837 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006838
6839 mutex_lock(&dev_priv->dpio_lock);
6840
6841 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6842 tmp &= ~SBI_SSCCTL_DISABLE;
6843 tmp |= SBI_SSCCTL_PATHALT;
6844 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6845
6846 udelay(24);
6847
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006848 if (with_spread) {
6849 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6850 tmp &= ~SBI_SSCCTL_PATHALT;
6851 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006852
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006853 if (with_fdi) {
6854 lpt_reset_fdi_mphy(dev_priv);
6855 lpt_program_fdi_mphy(dev_priv);
6856 }
6857 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006858
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006859 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6860 SBI_GEN0 : SBI_DBUFF0;
6861 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6862 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6863 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006864
6865 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006866}
6867
Paulo Zanoni47701c32013-07-23 11:19:25 -03006868/* Sequence to disable CLKOUT_DP */
6869static void lpt_disable_clkout_dp(struct drm_device *dev)
6870{
6871 struct drm_i915_private *dev_priv = dev->dev_private;
6872 uint32_t reg, tmp;
6873
6874 mutex_lock(&dev_priv->dpio_lock);
6875
6876 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6877 SBI_GEN0 : SBI_DBUFF0;
6878 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6879 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6880 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6881
6882 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6883 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6884 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6885 tmp |= SBI_SSCCTL_PATHALT;
6886 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6887 udelay(32);
6888 }
6889 tmp |= SBI_SSCCTL_DISABLE;
6890 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6891 }
6892
6893 mutex_unlock(&dev_priv->dpio_lock);
6894}
6895
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006896static void lpt_init_pch_refclk(struct drm_device *dev)
6897{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006898 struct intel_encoder *encoder;
6899 bool has_vga = false;
6900
Damien Lespiaub2784e12014-08-05 11:29:37 +01006901 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006902 switch (encoder->type) {
6903 case INTEL_OUTPUT_ANALOG:
6904 has_vga = true;
6905 break;
6906 }
6907 }
6908
Paulo Zanoni47701c32013-07-23 11:19:25 -03006909 if (has_vga)
6910 lpt_enable_clkout_dp(dev, true, true);
6911 else
6912 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006913}
6914
Paulo Zanonidde86e22012-12-01 12:04:25 -02006915/*
6916 * Initialize reference clocks when the driver loads
6917 */
6918void intel_init_pch_refclk(struct drm_device *dev)
6919{
6920 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6921 ironlake_init_pch_refclk(dev);
6922 else if (HAS_PCH_LPT(dev))
6923 lpt_init_pch_refclk(dev);
6924}
6925
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006926static int ironlake_get_refclk(struct drm_crtc *crtc)
6927{
6928 struct drm_device *dev = crtc->dev;
6929 struct drm_i915_private *dev_priv = dev->dev_private;
6930 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006931 int num_connectors = 0;
6932 bool is_lvds = false;
6933
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006934 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006935 switch (encoder->type) {
6936 case INTEL_OUTPUT_LVDS:
6937 is_lvds = true;
6938 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006939 }
6940 num_connectors++;
6941 }
6942
6943 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006944 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006945 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006946 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006947 }
6948
6949 return 120000;
6950}
6951
Daniel Vetter6ff93602013-04-19 11:24:36 +02006952static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006953{
6954 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6956 int pipe = intel_crtc->pipe;
6957 uint32_t val;
6958
Daniel Vetter78114072013-06-13 00:54:57 +02006959 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006960
Daniel Vetter965e0c42013-03-27 00:44:57 +01006961 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006962 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006963 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006964 break;
6965 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006966 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006967 break;
6968 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006969 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006970 break;
6971 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006972 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006973 break;
6974 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006975 /* Case prevented by intel_choose_pipe_bpp_dither. */
6976 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006977 }
6978
Daniel Vetterd8b32242013-04-25 17:54:44 +02006979 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006980 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6981
Daniel Vetter6ff93602013-04-19 11:24:36 +02006982 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006983 val |= PIPECONF_INTERLACED_ILK;
6984 else
6985 val |= PIPECONF_PROGRESSIVE;
6986
Daniel Vetter50f3b012013-03-27 00:44:56 +01006987 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006988 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006989
Paulo Zanonic8203562012-09-12 10:06:29 -03006990 I915_WRITE(PIPECONF(pipe), val);
6991 POSTING_READ(PIPECONF(pipe));
6992}
6993
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006994/*
6995 * Set up the pipe CSC unit.
6996 *
6997 * Currently only full range RGB to limited range RGB conversion
6998 * is supported, but eventually this should handle various
6999 * RGB<->YCbCr scenarios as well.
7000 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007001static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007002{
7003 struct drm_device *dev = crtc->dev;
7004 struct drm_i915_private *dev_priv = dev->dev_private;
7005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7006 int pipe = intel_crtc->pipe;
7007 uint16_t coeff = 0x7800; /* 1.0 */
7008
7009 /*
7010 * TODO: Check what kind of values actually come out of the pipe
7011 * with these coeff/postoff values and adjust to get the best
7012 * accuracy. Perhaps we even need to take the bpc value into
7013 * consideration.
7014 */
7015
Daniel Vetter50f3b012013-03-27 00:44:56 +01007016 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007017 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7018
7019 /*
7020 * GY/GU and RY/RU should be the other way around according
7021 * to BSpec, but reality doesn't agree. Just set them up in
7022 * a way that results in the correct picture.
7023 */
7024 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7025 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7026
7027 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7028 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7029
7030 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7031 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7032
7033 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7034 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7035 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7036
7037 if (INTEL_INFO(dev)->gen > 6) {
7038 uint16_t postoff = 0;
7039
Daniel Vetter50f3b012013-03-27 00:44:56 +01007040 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007041 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007042
7043 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7044 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7045 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7046
7047 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7048 } else {
7049 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7050
Daniel Vetter50f3b012013-03-27 00:44:56 +01007051 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007052 mode |= CSC_BLACK_SCREEN_OFFSET;
7053
7054 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7055 }
7056}
7057
Daniel Vetter6ff93602013-04-19 11:24:36 +02007058static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007059{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007060 struct drm_device *dev = crtc->dev;
7061 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007063 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007064 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007065 uint32_t val;
7066
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007067 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007068
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007069 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007070 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7071
Daniel Vetter6ff93602013-04-19 11:24:36 +02007072 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007073 val |= PIPECONF_INTERLACED_ILK;
7074 else
7075 val |= PIPECONF_PROGRESSIVE;
7076
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007077 I915_WRITE(PIPECONF(cpu_transcoder), val);
7078 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007079
7080 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7081 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007082
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307083 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007084 val = 0;
7085
7086 switch (intel_crtc->config.pipe_bpp) {
7087 case 18:
7088 val |= PIPEMISC_DITHER_6_BPC;
7089 break;
7090 case 24:
7091 val |= PIPEMISC_DITHER_8_BPC;
7092 break;
7093 case 30:
7094 val |= PIPEMISC_DITHER_10_BPC;
7095 break;
7096 case 36:
7097 val |= PIPEMISC_DITHER_12_BPC;
7098 break;
7099 default:
7100 /* Case prevented by pipe_config_set_bpp. */
7101 BUG();
7102 }
7103
7104 if (intel_crtc->config.dither)
7105 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7106
7107 I915_WRITE(PIPEMISC(pipe), val);
7108 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007109}
7110
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007111static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007112 intel_clock_t *clock,
7113 bool *has_reduced_clock,
7114 intel_clock_t *reduced_clock)
7115{
7116 struct drm_device *dev = crtc->dev;
7117 struct drm_i915_private *dev_priv = dev->dev_private;
7118 struct intel_encoder *intel_encoder;
7119 int refclk;
7120 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007121 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007122
7123 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7124 switch (intel_encoder->type) {
7125 case INTEL_OUTPUT_LVDS:
7126 is_lvds = true;
7127 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007128 }
7129 }
7130
7131 refclk = ironlake_get_refclk(crtc);
7132
7133 /*
7134 * Returns a set of divisors for the desired target clock with the given
7135 * refclk, or FALSE. The returned values represent the clock equation:
7136 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7137 */
7138 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007139 ret = dev_priv->display.find_dpll(limit, crtc,
7140 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007141 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007142 if (!ret)
7143 return false;
7144
7145 if (is_lvds && dev_priv->lvds_downclock_avail) {
7146 /*
7147 * Ensure we match the reduced clock's P to the target clock.
7148 * If the clocks don't match, we can't switch the display clock
7149 * by using the FP0/FP1. In such case we will disable the LVDS
7150 * downclock feature.
7151 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007152 *has_reduced_clock =
7153 dev_priv->display.find_dpll(limit, crtc,
7154 dev_priv->lvds_downclock,
7155 refclk, clock,
7156 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007157 }
7158
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007159 return true;
7160}
7161
Paulo Zanonid4b19312012-11-29 11:29:32 -02007162int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7163{
7164 /*
7165 * Account for spread spectrum to avoid
7166 * oversubscribing the link. Max center spread
7167 * is 2.5%; use 5% for safety's sake.
7168 */
7169 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007170 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007171}
7172
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007173static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007174{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007175 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007176}
7177
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007178static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007179 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007180 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007181{
7182 struct drm_crtc *crtc = &intel_crtc->base;
7183 struct drm_device *dev = crtc->dev;
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 struct intel_encoder *intel_encoder;
7186 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007187 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007188 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007189
7190 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7191 switch (intel_encoder->type) {
7192 case INTEL_OUTPUT_LVDS:
7193 is_lvds = true;
7194 break;
7195 case INTEL_OUTPUT_SDVO:
7196 case INTEL_OUTPUT_HDMI:
7197 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007198 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007199 }
7200
7201 num_connectors++;
7202 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007203
Chris Wilsonc1858122010-12-03 21:35:48 +00007204 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007205 factor = 21;
7206 if (is_lvds) {
7207 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007208 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007209 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007210 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007211 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007212 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007213
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007214 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007215 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007216
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007217 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7218 *fp2 |= FP_CB_TUNE;
7219
Chris Wilson5eddb702010-09-11 13:48:45 +01007220 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007221
Eric Anholta07d6782011-03-30 13:01:08 -07007222 if (is_lvds)
7223 dpll |= DPLLB_MODE_LVDS;
7224 else
7225 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007226
Daniel Vetteref1b4602013-06-01 17:17:04 +02007227 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7228 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007229
7230 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007231 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007232 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007233 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007234
Eric Anholta07d6782011-03-30 13:01:08 -07007235 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007236 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007237 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007238 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007239
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007240 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007241 case 5:
7242 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7243 break;
7244 case 7:
7245 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7246 break;
7247 case 10:
7248 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7249 break;
7250 case 14:
7251 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7252 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007253 }
7254
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007255 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007256 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007257 else
7258 dpll |= PLL_REF_INPUT_DREFCLK;
7259
Daniel Vetter959e16d2013-06-05 13:34:21 +02007260 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007261}
7262
Jesse Barnes79e53942008-11-07 14:24:08 -08007263static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007264 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007265 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007266{
7267 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007269 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007270 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007271 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007272 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007273 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007274 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007275 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007276
7277 for_each_encoder_on_crtc(dev, crtc, encoder) {
7278 switch (encoder->type) {
7279 case INTEL_OUTPUT_LVDS:
7280 is_lvds = true;
7281 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007282 }
7283
7284 num_connectors++;
7285 }
7286
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007287 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7288 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7289
Daniel Vetterff9a6752013-06-01 17:16:21 +02007290 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007291 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007292 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007293 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7294 return -EINVAL;
7295 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007296 /* Compat-code for transition, will disappear. */
7297 if (!intel_crtc->config.clock_set) {
7298 intel_crtc->config.dpll.n = clock.n;
7299 intel_crtc->config.dpll.m1 = clock.m1;
7300 intel_crtc->config.dpll.m2 = clock.m2;
7301 intel_crtc->config.dpll.p1 = clock.p1;
7302 intel_crtc->config.dpll.p2 = clock.p2;
7303 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007304
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007305 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007306 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007307 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007308 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007309 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007310
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007311 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007312 &fp, &reduced_clock,
7313 has_reduced_clock ? &fp2 : NULL);
7314
Daniel Vetter959e16d2013-06-05 13:34:21 +02007315 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007316 intel_crtc->config.dpll_hw_state.fp0 = fp;
7317 if (has_reduced_clock)
7318 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7319 else
7320 intel_crtc->config.dpll_hw_state.fp1 = fp;
7321
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007322 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007323 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007324 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007325 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007326 return -EINVAL;
7327 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007328 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007329 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007330
Jani Nikulad330a952014-01-21 11:24:25 +02007331 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007332 intel_crtc->lowfreq_avail = true;
7333 else
7334 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007335
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007336 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007337}
7338
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007339static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7340 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007341{
7342 struct drm_device *dev = crtc->base.dev;
7343 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007344 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007345
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007346 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7347 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7348 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7349 & ~TU_SIZE_MASK;
7350 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7351 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7352 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7353}
7354
7355static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7356 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007357 struct intel_link_m_n *m_n,
7358 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007359{
7360 struct drm_device *dev = crtc->base.dev;
7361 struct drm_i915_private *dev_priv = dev->dev_private;
7362 enum pipe pipe = crtc->pipe;
7363
7364 if (INTEL_INFO(dev)->gen >= 5) {
7365 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7366 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7367 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7368 & ~TU_SIZE_MASK;
7369 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7370 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7371 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007372 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7373 * gen < 8) and if DRRS is supported (to make sure the
7374 * registers are not unnecessarily read).
7375 */
7376 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7377 crtc->config.has_drrs) {
7378 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7379 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7380 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7381 & ~TU_SIZE_MASK;
7382 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7383 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7384 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7385 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007386 } else {
7387 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7388 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7389 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7390 & ~TU_SIZE_MASK;
7391 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7392 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7393 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7394 }
7395}
7396
7397void intel_dp_get_m_n(struct intel_crtc *crtc,
7398 struct intel_crtc_config *pipe_config)
7399{
7400 if (crtc->config.has_pch_encoder)
7401 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7402 else
7403 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007404 &pipe_config->dp_m_n,
7405 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007406}
7407
Daniel Vetter72419202013-04-04 13:28:53 +02007408static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7409 struct intel_crtc_config *pipe_config)
7410{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007411 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007412 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007413}
7414
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007415static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7416 struct intel_crtc_config *pipe_config)
7417{
7418 struct drm_device *dev = crtc->base.dev;
7419 struct drm_i915_private *dev_priv = dev->dev_private;
7420 uint32_t tmp;
7421
7422 tmp = I915_READ(PF_CTL(crtc->pipe));
7423
7424 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007425 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007426 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7427 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007428
7429 /* We currently do not free assignements of panel fitters on
7430 * ivb/hsw (since we don't use the higher upscaling modes which
7431 * differentiates them) so just WARN about this case for now. */
7432 if (IS_GEN7(dev)) {
7433 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7434 PF_PIPE_SEL_IVB(crtc->pipe));
7435 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007436 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007437}
7438
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007439static void ironlake_get_plane_config(struct intel_crtc *crtc,
7440 struct intel_plane_config *plane_config)
7441{
7442 struct drm_device *dev = crtc->base.dev;
7443 struct drm_i915_private *dev_priv = dev->dev_private;
7444 u32 val, base, offset;
7445 int pipe = crtc->pipe, plane = crtc->plane;
7446 int fourcc, pixel_format;
7447 int aligned_height;
7448
Dave Airlie66e514c2014-04-03 07:51:54 +10007449 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7450 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007451 DRM_DEBUG_KMS("failed to alloc fb\n");
7452 return;
7453 }
7454
7455 val = I915_READ(DSPCNTR(plane));
7456
7457 if (INTEL_INFO(dev)->gen >= 4)
7458 if (val & DISPPLANE_TILED)
7459 plane_config->tiled = true;
7460
7461 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7462 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007463 crtc->base.primary->fb->pixel_format = fourcc;
7464 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007465 drm_format_plane_cpp(fourcc, 0) * 8;
7466
7467 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7468 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7469 offset = I915_READ(DSPOFFSET(plane));
7470 } else {
7471 if (plane_config->tiled)
7472 offset = I915_READ(DSPTILEOFF(plane));
7473 else
7474 offset = I915_READ(DSPLINOFF(plane));
7475 }
7476 plane_config->base = base;
7477
7478 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007479 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7480 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007481
7482 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007483 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007484
Dave Airlie66e514c2014-04-03 07:51:54 +10007485 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007486 plane_config->tiled);
7487
Fabian Frederick1267a262014-07-01 20:39:41 +02007488 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7489 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007490
7491 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007492 pipe, plane, crtc->base.primary->fb->width,
7493 crtc->base.primary->fb->height,
7494 crtc->base.primary->fb->bits_per_pixel, base,
7495 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007496 plane_config->size);
7497}
7498
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007499static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7500 struct intel_crtc_config *pipe_config)
7501{
7502 struct drm_device *dev = crtc->base.dev;
7503 struct drm_i915_private *dev_priv = dev->dev_private;
7504 uint32_t tmp;
7505
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007506 if (!intel_display_power_is_enabled(dev_priv,
7507 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007508 return false;
7509
Daniel Vettere143a212013-07-04 12:01:15 +02007510 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007511 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007512
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007513 tmp = I915_READ(PIPECONF(crtc->pipe));
7514 if (!(tmp & PIPECONF_ENABLE))
7515 return false;
7516
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007517 switch (tmp & PIPECONF_BPC_MASK) {
7518 case PIPECONF_6BPC:
7519 pipe_config->pipe_bpp = 18;
7520 break;
7521 case PIPECONF_8BPC:
7522 pipe_config->pipe_bpp = 24;
7523 break;
7524 case PIPECONF_10BPC:
7525 pipe_config->pipe_bpp = 30;
7526 break;
7527 case PIPECONF_12BPC:
7528 pipe_config->pipe_bpp = 36;
7529 break;
7530 default:
7531 break;
7532 }
7533
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007534 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7535 pipe_config->limited_color_range = true;
7536
Daniel Vetterab9412b2013-05-03 11:49:46 +02007537 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007538 struct intel_shared_dpll *pll;
7539
Daniel Vetter88adfff2013-03-28 10:42:01 +01007540 pipe_config->has_pch_encoder = true;
7541
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007542 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7543 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7544 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007545
7546 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007547
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007548 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007549 pipe_config->shared_dpll =
7550 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007551 } else {
7552 tmp = I915_READ(PCH_DPLL_SEL);
7553 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7554 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7555 else
7556 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7557 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007558
7559 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7560
7561 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7562 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007563
7564 tmp = pipe_config->dpll_hw_state.dpll;
7565 pipe_config->pixel_multiplier =
7566 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7567 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007568
7569 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007570 } else {
7571 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007572 }
7573
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007574 intel_get_pipe_timings(crtc, pipe_config);
7575
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007576 ironlake_get_pfit_config(crtc, pipe_config);
7577
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007578 return true;
7579}
7580
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007581static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7582{
7583 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007584 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007585
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007586 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007587 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007588 pipe_name(crtc->pipe));
7589
7590 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007591 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7592 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7593 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007594 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7595 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7596 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007597 if (IS_HASWELL(dev))
7598 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7599 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007600 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7601 "PCH PWM1 enabled\n");
7602 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7603 "Utility pin enabled\n");
7604 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7605
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007606 /*
7607 * In theory we can still leave IRQs enabled, as long as only the HPD
7608 * interrupts remain enabled. We used to check for that, but since it's
7609 * gen-specific and since we only disable LCPLL after we fully disable
7610 * the interrupts, the check below should be enough.
7611 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007612 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007613}
7614
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007615static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7616{
7617 struct drm_device *dev = dev_priv->dev;
7618
7619 if (IS_HASWELL(dev))
7620 return I915_READ(D_COMP_HSW);
7621 else
7622 return I915_READ(D_COMP_BDW);
7623}
7624
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007625static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7626{
7627 struct drm_device *dev = dev_priv->dev;
7628
7629 if (IS_HASWELL(dev)) {
7630 mutex_lock(&dev_priv->rps.hw_lock);
7631 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7632 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007633 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007634 mutex_unlock(&dev_priv->rps.hw_lock);
7635 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007636 I915_WRITE(D_COMP_BDW, val);
7637 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007638 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007639}
7640
7641/*
7642 * This function implements pieces of two sequences from BSpec:
7643 * - Sequence for display software to disable LCPLL
7644 * - Sequence for display software to allow package C8+
7645 * The steps implemented here are just the steps that actually touch the LCPLL
7646 * register. Callers should take care of disabling all the display engine
7647 * functions, doing the mode unset, fixing interrupts, etc.
7648 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007649static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7650 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007651{
7652 uint32_t val;
7653
7654 assert_can_disable_lcpll(dev_priv);
7655
7656 val = I915_READ(LCPLL_CTL);
7657
7658 if (switch_to_fclk) {
7659 val |= LCPLL_CD_SOURCE_FCLK;
7660 I915_WRITE(LCPLL_CTL, val);
7661
7662 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7663 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7664 DRM_ERROR("Switching to FCLK failed\n");
7665
7666 val = I915_READ(LCPLL_CTL);
7667 }
7668
7669 val |= LCPLL_PLL_DISABLE;
7670 I915_WRITE(LCPLL_CTL, val);
7671 POSTING_READ(LCPLL_CTL);
7672
7673 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7674 DRM_ERROR("LCPLL still locked\n");
7675
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007676 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007677 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007678 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007679 ndelay(100);
7680
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007681 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7682 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007683 DRM_ERROR("D_COMP RCOMP still in progress\n");
7684
7685 if (allow_power_down) {
7686 val = I915_READ(LCPLL_CTL);
7687 val |= LCPLL_POWER_DOWN_ALLOW;
7688 I915_WRITE(LCPLL_CTL, val);
7689 POSTING_READ(LCPLL_CTL);
7690 }
7691}
7692
7693/*
7694 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7695 * source.
7696 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007697static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007698{
7699 uint32_t val;
7700
7701 val = I915_READ(LCPLL_CTL);
7702
7703 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7704 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7705 return;
7706
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007707 /*
7708 * Make sure we're not on PC8 state before disabling PC8, otherwise
7709 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7710 *
7711 * The other problem is that hsw_restore_lcpll() is called as part of
7712 * the runtime PM resume sequence, so we can't just call
7713 * gen6_gt_force_wake_get() because that function calls
7714 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7715 * while we are on the resume sequence. So to solve this problem we have
7716 * to call special forcewake code that doesn't touch runtime PM and
7717 * doesn't enable the forcewake delayed work.
7718 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007719 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007720 if (dev_priv->uncore.forcewake_count++ == 0)
7721 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007722 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007723
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007724 if (val & LCPLL_POWER_DOWN_ALLOW) {
7725 val &= ~LCPLL_POWER_DOWN_ALLOW;
7726 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007727 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007728 }
7729
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007730 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007731 val |= D_COMP_COMP_FORCE;
7732 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007733 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007734
7735 val = I915_READ(LCPLL_CTL);
7736 val &= ~LCPLL_PLL_DISABLE;
7737 I915_WRITE(LCPLL_CTL, val);
7738
7739 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7740 DRM_ERROR("LCPLL not locked yet\n");
7741
7742 if (val & LCPLL_CD_SOURCE_FCLK) {
7743 val = I915_READ(LCPLL_CTL);
7744 val &= ~LCPLL_CD_SOURCE_FCLK;
7745 I915_WRITE(LCPLL_CTL, val);
7746
7747 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7748 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7749 DRM_ERROR("Switching back to LCPLL failed\n");
7750 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007751
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007752 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007753 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007754 if (--dev_priv->uncore.forcewake_count == 0)
7755 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007756 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007757}
7758
Paulo Zanoni765dab62014-03-07 20:08:18 -03007759/*
7760 * Package states C8 and deeper are really deep PC states that can only be
7761 * reached when all the devices on the system allow it, so even if the graphics
7762 * device allows PC8+, it doesn't mean the system will actually get to these
7763 * states. Our driver only allows PC8+ when going into runtime PM.
7764 *
7765 * The requirements for PC8+ are that all the outputs are disabled, the power
7766 * well is disabled and most interrupts are disabled, and these are also
7767 * requirements for runtime PM. When these conditions are met, we manually do
7768 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7769 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7770 * hang the machine.
7771 *
7772 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7773 * the state of some registers, so when we come back from PC8+ we need to
7774 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7775 * need to take care of the registers kept by RC6. Notice that this happens even
7776 * if we don't put the device in PCI D3 state (which is what currently happens
7777 * because of the runtime PM support).
7778 *
7779 * For more, read "Display Sequences for Package C8" on the hardware
7780 * documentation.
7781 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007782void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007783{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007784 struct drm_device *dev = dev_priv->dev;
7785 uint32_t val;
7786
Paulo Zanonic67a4702013-08-19 13:18:09 -03007787 DRM_DEBUG_KMS("Enabling package C8+\n");
7788
Paulo Zanonic67a4702013-08-19 13:18:09 -03007789 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7790 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7791 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7792 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7793 }
7794
7795 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007796 hsw_disable_lcpll(dev_priv, true, true);
7797}
7798
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007799void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007800{
7801 struct drm_device *dev = dev_priv->dev;
7802 uint32_t val;
7803
Paulo Zanonic67a4702013-08-19 13:18:09 -03007804 DRM_DEBUG_KMS("Disabling package C8+\n");
7805
7806 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007807 lpt_init_pch_refclk(dev);
7808
7809 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7810 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7811 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7812 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7813 }
7814
7815 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007816}
7817
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007818static void snb_modeset_global_resources(struct drm_device *dev)
7819{
7820 modeset_update_crtc_power_domains(dev);
7821}
7822
Imre Deak4f074122013-10-16 17:25:51 +03007823static void haswell_modeset_global_resources(struct drm_device *dev)
7824{
Paulo Zanonida723562013-12-19 11:54:51 -02007825 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007826}
7827
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007828static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007829 int x, int y,
7830 struct drm_framebuffer *fb)
7831{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007833
Paulo Zanoni566b7342013-11-25 15:27:08 -02007834 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007835 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007836
Daniel Vetter644cef32014-04-24 23:55:07 +02007837 intel_crtc->lowfreq_avail = false;
7838
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007839 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007840}
7841
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007842static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7843 enum port port,
7844 struct intel_crtc_config *pipe_config)
7845{
7846 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7847
7848 switch (pipe_config->ddi_pll_sel) {
7849 case PORT_CLK_SEL_WRPLL1:
7850 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7851 break;
7852 case PORT_CLK_SEL_WRPLL2:
7853 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7854 break;
7855 }
7856}
7857
Daniel Vetter26804af2014-06-25 22:01:55 +03007858static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7859 struct intel_crtc_config *pipe_config)
7860{
7861 struct drm_device *dev = crtc->base.dev;
7862 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007863 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007864 enum port port;
7865 uint32_t tmp;
7866
7867 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7868
7869 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7870
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007871 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007872
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007873 if (pipe_config->shared_dpll >= 0) {
7874 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7875
7876 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7877 &pipe_config->dpll_hw_state));
7878 }
7879
Daniel Vetter26804af2014-06-25 22:01:55 +03007880 /*
7881 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7882 * DDI E. So just check whether this pipe is wired to DDI E and whether
7883 * the PCH transcoder is on.
7884 */
Damien Lespiauca370452013-12-03 13:56:24 +00007885 if (INTEL_INFO(dev)->gen < 9 &&
7886 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03007887 pipe_config->has_pch_encoder = true;
7888
7889 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7890 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7891 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7892
7893 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7894 }
7895}
7896
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007897static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7898 struct intel_crtc_config *pipe_config)
7899{
7900 struct drm_device *dev = crtc->base.dev;
7901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007902 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007903 uint32_t tmp;
7904
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007905 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02007906 POWER_DOMAIN_PIPE(crtc->pipe)))
7907 return false;
7908
Daniel Vettere143a212013-07-04 12:01:15 +02007909 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007910 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7911
Daniel Vettereccb1402013-05-22 00:50:22 +02007912 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7913 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7914 enum pipe trans_edp_pipe;
7915 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7916 default:
7917 WARN(1, "unknown pipe linked to edp transcoder\n");
7918 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7919 case TRANS_DDI_EDP_INPUT_A_ON:
7920 trans_edp_pipe = PIPE_A;
7921 break;
7922 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7923 trans_edp_pipe = PIPE_B;
7924 break;
7925 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7926 trans_edp_pipe = PIPE_C;
7927 break;
7928 }
7929
7930 if (trans_edp_pipe == crtc->pipe)
7931 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7932 }
7933
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007934 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007935 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007936 return false;
7937
Daniel Vettereccb1402013-05-22 00:50:22 +02007938 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007939 if (!(tmp & PIPECONF_ENABLE))
7940 return false;
7941
Daniel Vetter26804af2014-06-25 22:01:55 +03007942 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007943
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007944 intel_get_pipe_timings(crtc, pipe_config);
7945
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007946 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007947 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007948 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007949
Jesse Barnese59150d2014-01-07 13:30:45 -08007950 if (IS_HASWELL(dev))
7951 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7952 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007953
Daniel Vetter6c49f242013-06-06 12:45:25 +02007954 pipe_config->pixel_multiplier = 1;
7955
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007956 return true;
7957}
7958
Jani Nikula1a915102013-10-16 12:34:48 +03007959static struct {
7960 int clock;
7961 u32 config;
7962} hdmi_audio_clock[] = {
7963 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7964 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7965 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7966 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7967 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7968 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7969 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7970 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7971 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7972 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7973};
7974
7975/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7976static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7977{
7978 int i;
7979
7980 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7981 if (mode->clock == hdmi_audio_clock[i].clock)
7982 break;
7983 }
7984
7985 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7986 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7987 i = 1;
7988 }
7989
7990 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7991 hdmi_audio_clock[i].clock,
7992 hdmi_audio_clock[i].config);
7993
7994 return hdmi_audio_clock[i].config;
7995}
7996
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007997static bool intel_eld_uptodate(struct drm_connector *connector,
7998 int reg_eldv, uint32_t bits_eldv,
7999 int reg_elda, uint32_t bits_elda,
8000 int reg_edid)
8001{
8002 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8003 uint8_t *eld = connector->eld;
8004 uint32_t i;
8005
8006 i = I915_READ(reg_eldv);
8007 i &= bits_eldv;
8008
8009 if (!eld[0])
8010 return !i;
8011
8012 if (!i)
8013 return false;
8014
8015 i = I915_READ(reg_elda);
8016 i &= ~bits_elda;
8017 I915_WRITE(reg_elda, i);
8018
8019 for (i = 0; i < eld[2]; i++)
8020 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
8021 return false;
8022
8023 return true;
8024}
8025
Wu Fengguange0dac652011-09-05 14:25:34 +08008026static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008027 struct drm_crtc *crtc,
8028 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008029{
8030 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8031 uint8_t *eld = connector->eld;
8032 uint32_t eldv;
8033 uint32_t len;
8034 uint32_t i;
8035
8036 i = I915_READ(G4X_AUD_VID_DID);
8037
8038 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
8039 eldv = G4X_ELDV_DEVCL_DEVBLC;
8040 else
8041 eldv = G4X_ELDV_DEVCTG;
8042
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008043 if (intel_eld_uptodate(connector,
8044 G4X_AUD_CNTL_ST, eldv,
8045 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
8046 G4X_HDMIW_HDMIEDID))
8047 return;
8048
Wu Fengguange0dac652011-09-05 14:25:34 +08008049 i = I915_READ(G4X_AUD_CNTL_ST);
8050 i &= ~(eldv | G4X_ELD_ADDR);
8051 len = (i >> 9) & 0x1f; /* ELD buffer size */
8052 I915_WRITE(G4X_AUD_CNTL_ST, i);
8053
8054 if (!eld[0])
8055 return;
8056
8057 len = min_t(uint8_t, eld[2], len);
8058 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8059 for (i = 0; i < len; i++)
8060 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8061
8062 i = I915_READ(G4X_AUD_CNTL_ST);
8063 i |= eldv;
8064 I915_WRITE(G4X_AUD_CNTL_ST, i);
8065}
8066
Wang Xingchao83358c852012-08-16 22:43:37 +08008067static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008068 struct drm_crtc *crtc,
8069 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008070{
8071 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8072 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008073 uint32_t eldv;
8074 uint32_t i;
8075 int len;
8076 int pipe = to_intel_crtc(crtc)->pipe;
8077 int tmp;
8078
8079 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8080 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8081 int aud_config = HSW_AUD_CFG(pipe);
8082 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8083
Wang Xingchao83358c852012-08-16 22:43:37 +08008084 /* Audio output enable */
8085 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8086 tmp = I915_READ(aud_cntrl_st2);
8087 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8088 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008089 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008090
Daniel Vetterc7905792014-04-16 16:56:09 +02008091 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008092
8093 /* Set ELD valid state */
8094 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008095 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008096 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8097 I915_WRITE(aud_cntrl_st2, tmp);
8098 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008099 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008100
8101 /* Enable HDMI mode */
8102 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008103 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008104 /* clear N_programing_enable and N_value_index */
8105 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8106 I915_WRITE(aud_config, tmp);
8107
8108 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8109
8110 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8111
8112 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8113 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8114 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8115 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008116 } else {
8117 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8118 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008119
8120 if (intel_eld_uptodate(connector,
8121 aud_cntrl_st2, eldv,
8122 aud_cntl_st, IBX_ELD_ADDRESS,
8123 hdmiw_hdmiedid))
8124 return;
8125
8126 i = I915_READ(aud_cntrl_st2);
8127 i &= ~eldv;
8128 I915_WRITE(aud_cntrl_st2, i);
8129
8130 if (!eld[0])
8131 return;
8132
8133 i = I915_READ(aud_cntl_st);
8134 i &= ~IBX_ELD_ADDRESS;
8135 I915_WRITE(aud_cntl_st, i);
8136 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8137 DRM_DEBUG_DRIVER("port num:%d\n", i);
8138
8139 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8140 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8141 for (i = 0; i < len; i++)
8142 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8143
8144 i = I915_READ(aud_cntrl_st2);
8145 i |= eldv;
8146 I915_WRITE(aud_cntrl_st2, i);
8147
8148}
8149
Wu Fengguange0dac652011-09-05 14:25:34 +08008150static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008151 struct drm_crtc *crtc,
8152 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008153{
8154 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8155 uint8_t *eld = connector->eld;
8156 uint32_t eldv;
8157 uint32_t i;
8158 int len;
8159 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008160 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008161 int aud_cntl_st;
8162 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008163 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008164
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008165 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008166 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8167 aud_config = IBX_AUD_CFG(pipe);
8168 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008169 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008170 } else if (IS_VALLEYVIEW(connector->dev)) {
8171 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8172 aud_config = VLV_AUD_CFG(pipe);
8173 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8174 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008175 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008176 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8177 aud_config = CPT_AUD_CFG(pipe);
8178 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008179 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008180 }
8181
Wang Xingchao9b138a82012-08-09 16:52:18 +08008182 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008183
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008184 if (IS_VALLEYVIEW(connector->dev)) {
8185 struct intel_encoder *intel_encoder;
8186 struct intel_digital_port *intel_dig_port;
8187
8188 intel_encoder = intel_attached_encoder(connector);
8189 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8190 i = intel_dig_port->port;
8191 } else {
8192 i = I915_READ(aud_cntl_st);
8193 i = (i >> 29) & DIP_PORT_SEL_MASK;
8194 /* DIP_Port_Select, 0x1 = PortB */
8195 }
8196
Wu Fengguange0dac652011-09-05 14:25:34 +08008197 if (!i) {
8198 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8199 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008200 eldv = IBX_ELD_VALIDB;
8201 eldv |= IBX_ELD_VALIDB << 4;
8202 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008203 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008204 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008205 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008206 }
8207
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008208 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8209 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8210 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008211 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008212 } else {
8213 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8214 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008215
8216 if (intel_eld_uptodate(connector,
8217 aud_cntrl_st2, eldv,
8218 aud_cntl_st, IBX_ELD_ADDRESS,
8219 hdmiw_hdmiedid))
8220 return;
8221
Wu Fengguange0dac652011-09-05 14:25:34 +08008222 i = I915_READ(aud_cntrl_st2);
8223 i &= ~eldv;
8224 I915_WRITE(aud_cntrl_st2, i);
8225
8226 if (!eld[0])
8227 return;
8228
Wu Fengguange0dac652011-09-05 14:25:34 +08008229 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008230 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008231 I915_WRITE(aud_cntl_st, i);
8232
8233 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8234 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8235 for (i = 0; i < len; i++)
8236 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8237
8238 i = I915_READ(aud_cntrl_st2);
8239 i |= eldv;
8240 I915_WRITE(aud_cntrl_st2, i);
8241}
8242
8243void intel_write_eld(struct drm_encoder *encoder,
8244 struct drm_display_mode *mode)
8245{
8246 struct drm_crtc *crtc = encoder->crtc;
8247 struct drm_connector *connector;
8248 struct drm_device *dev = encoder->dev;
8249 struct drm_i915_private *dev_priv = dev->dev_private;
8250
8251 connector = drm_select_eld(encoder, mode);
8252 if (!connector)
8253 return;
8254
8255 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8256 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008257 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008258 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03008259 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008260
8261 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8262
8263 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008264 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008265}
8266
Chris Wilson560b85b2010-08-07 11:01:38 +01008267static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8268{
8269 struct drm_device *dev = crtc->dev;
8270 struct drm_i915_private *dev_priv = dev->dev_private;
8271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008272 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008273
Ville Syrjälädc41c152014-08-13 11:57:05 +03008274 if (base) {
8275 unsigned int width = intel_crtc->cursor_width;
8276 unsigned int height = intel_crtc->cursor_height;
8277 unsigned int stride = roundup_pow_of_two(width) * 4;
8278
8279 switch (stride) {
8280 default:
8281 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8282 width, stride);
8283 stride = 256;
8284 /* fallthrough */
8285 case 256:
8286 case 512:
8287 case 1024:
8288 case 2048:
8289 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008290 }
8291
Ville Syrjälädc41c152014-08-13 11:57:05 +03008292 cntl |= CURSOR_ENABLE |
8293 CURSOR_GAMMA_ENABLE |
8294 CURSOR_FORMAT_ARGB |
8295 CURSOR_STRIDE(stride);
8296
8297 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008298 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008299
Ville Syrjälädc41c152014-08-13 11:57:05 +03008300 if (intel_crtc->cursor_cntl != 0 &&
8301 (intel_crtc->cursor_base != base ||
8302 intel_crtc->cursor_size != size ||
8303 intel_crtc->cursor_cntl != cntl)) {
8304 /* On these chipsets we can only modify the base/size/stride
8305 * whilst the cursor is disabled.
8306 */
8307 I915_WRITE(_CURACNTR, 0);
8308 POSTING_READ(_CURACNTR);
8309 intel_crtc->cursor_cntl = 0;
8310 }
8311
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008312 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008313 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008314 intel_crtc->cursor_base = base;
8315 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008316
8317 if (intel_crtc->cursor_size != size) {
8318 I915_WRITE(CURSIZE, size);
8319 intel_crtc->cursor_size = size;
8320 }
8321
Chris Wilson4b0e3332014-05-30 16:35:26 +03008322 if (intel_crtc->cursor_cntl != cntl) {
8323 I915_WRITE(_CURACNTR, cntl);
8324 POSTING_READ(_CURACNTR);
8325 intel_crtc->cursor_cntl = cntl;
8326 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008327}
8328
8329static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8330{
8331 struct drm_device *dev = crtc->dev;
8332 struct drm_i915_private *dev_priv = dev->dev_private;
8333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8334 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008335 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008336
Chris Wilson4b0e3332014-05-30 16:35:26 +03008337 cntl = 0;
8338 if (base) {
8339 cntl = MCURSOR_GAMMA_ENABLE;
8340 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308341 case 64:
8342 cntl |= CURSOR_MODE_64_ARGB_AX;
8343 break;
8344 case 128:
8345 cntl |= CURSOR_MODE_128_ARGB_AX;
8346 break;
8347 case 256:
8348 cntl |= CURSOR_MODE_256_ARGB_AX;
8349 break;
8350 default:
8351 WARN_ON(1);
8352 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008353 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008354 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008355
8356 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8357 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008358 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008359
8360 if (intel_crtc->cursor_cntl != cntl) {
8361 I915_WRITE(CURCNTR(pipe), cntl);
8362 POSTING_READ(CURCNTR(pipe));
8363 intel_crtc->cursor_cntl = cntl;
8364 }
8365
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008366 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008367 I915_WRITE(CURBASE(pipe), base);
8368 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008369
8370 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008371}
8372
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008373/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008374static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8375 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008376{
8377 struct drm_device *dev = crtc->dev;
8378 struct drm_i915_private *dev_priv = dev->dev_private;
8379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8380 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008381 int x = crtc->cursor_x;
8382 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008383 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008384
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008385 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008386 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008387
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008388 if (x >= intel_crtc->config.pipe_src_w)
8389 base = 0;
8390
8391 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008392 base = 0;
8393
8394 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008395 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008396 base = 0;
8397
8398 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8399 x = -x;
8400 }
8401 pos |= x << CURSOR_X_SHIFT;
8402
8403 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008404 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008405 base = 0;
8406
8407 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8408 y = -y;
8409 }
8410 pos |= y << CURSOR_Y_SHIFT;
8411
Chris Wilson4b0e3332014-05-30 16:35:26 +03008412 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008413 return;
8414
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008415 I915_WRITE(CURPOS(pipe), pos);
8416
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008417 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008418 i845_update_cursor(crtc, base);
8419 else
8420 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008421}
8422
Ville Syrjälädc41c152014-08-13 11:57:05 +03008423static bool cursor_size_ok(struct drm_device *dev,
8424 uint32_t width, uint32_t height)
8425{
8426 if (width == 0 || height == 0)
8427 return false;
8428
8429 /*
8430 * 845g/865g are special in that they are only limited by
8431 * the width of their cursors, the height is arbitrary up to
8432 * the precision of the register. Everything else requires
8433 * square cursors, limited to a few power-of-two sizes.
8434 */
8435 if (IS_845G(dev) || IS_I865G(dev)) {
8436 if ((width & 63) != 0)
8437 return false;
8438
8439 if (width > (IS_845G(dev) ? 64 : 512))
8440 return false;
8441
8442 if (height > 1023)
8443 return false;
8444 } else {
8445 switch (width | height) {
8446 case 256:
8447 case 128:
8448 if (IS_GEN2(dev))
8449 return false;
8450 case 64:
8451 break;
8452 default:
8453 return false;
8454 }
8455 }
8456
8457 return true;
8458}
8459
Matt Ropere3287952014-06-10 08:28:12 -07008460/*
8461 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8462 *
8463 * Note that the object's reference will be consumed if the update fails. If
8464 * the update succeeds, the reference of the old object (if any) will be
8465 * consumed.
8466 */
8467static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8468 struct drm_i915_gem_object *obj,
8469 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008470{
8471 struct drm_device *dev = crtc->dev;
8472 struct drm_i915_private *dev_priv = dev->dev_private;
8473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008474 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008475 unsigned old_width, stride;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008476 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008477 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008478
Jesse Barnes79e53942008-11-07 14:24:08 -08008479 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008480 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008481 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008482 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008483 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008484 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008485 }
8486
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308487 /* Check for which cursor types we support */
Ville Syrjälädc41c152014-08-13 11:57:05 +03008488 if (!cursor_size_ok(dev, width, height)) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308489 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008490 return -EINVAL;
8491 }
8492
Ville Syrjälädc41c152014-08-13 11:57:05 +03008493 stride = roundup_pow_of_two(width) * 4;
8494 if (obj->base.size < stride * height) {
Matt Ropere3287952014-06-10 08:28:12 -07008495 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008496 ret = -ENOMEM;
8497 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008498 }
8499
Dave Airlie71acb5e2008-12-30 20:31:46 +10008500 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008501 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008502 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008503 unsigned alignment;
8504
Chris Wilsond9e86c02010-11-10 16:40:20 +00008505 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008506 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008507 ret = -EINVAL;
8508 goto fail_locked;
8509 }
8510
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008511 /*
8512 * Global gtt pte registers are special registers which actually
8513 * forward writes to a chunk of system memory. Which means that
8514 * there is no risk that the register values disappear as soon
8515 * as we call intel_runtime_pm_put(), so it is correct to wrap
8516 * only the pin/unpin/fence and not more.
8517 */
8518 intel_runtime_pm_get(dev_priv);
8519
Chris Wilson693db182013-03-05 14:52:39 +00008520 /* Note that the w/a also requires 2 PTE of padding following
8521 * the bo. We currently fill all unused PTE with the shadow
8522 * page and so we should always have valid PTE following the
8523 * cursor preventing the VT-d warning.
8524 */
8525 alignment = 0;
8526 if (need_vtd_wa(dev))
8527 alignment = 64*1024;
8528
8529 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008530 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008531 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008532 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008533 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008534 }
8535
Chris Wilsond9e86c02010-11-10 16:40:20 +00008536 ret = i915_gem_object_put_fence(obj);
8537 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008538 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008539 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008540 goto fail_unpin;
8541 }
8542
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008543 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008544
8545 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008546 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008547 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008548 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008549 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008550 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008551 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008552 }
Chris Wilson00731152014-05-21 12:42:56 +01008553 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008554 }
8555
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008556 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008557 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008558 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008559 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008560 }
Jesse Barnes80824002009-09-10 15:28:06 -07008561
Daniel Vettera071fa02014-06-18 23:28:09 +02008562 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8563 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008564 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008565
Chris Wilson64f962e2014-03-26 12:38:15 +00008566 old_width = intel_crtc->cursor_width;
8567
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008568 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008569 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008570 intel_crtc->cursor_width = width;
8571 intel_crtc->cursor_height = height;
8572
Chris Wilson64f962e2014-03-26 12:38:15 +00008573 if (intel_crtc->active) {
8574 if (old_width != width)
8575 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008576 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008577 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008578
Daniel Vetterf99d7062014-06-19 16:01:59 +02008579 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8580
Jesse Barnes79e53942008-11-07 14:24:08 -08008581 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008582fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008583 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008584fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008585 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008586fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008587 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008588 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008589}
8590
Jesse Barnes79e53942008-11-07 14:24:08 -08008591static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008592 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008593{
James Simmons72034252010-08-03 01:33:19 +01008594 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008596
James Simmons72034252010-08-03 01:33:19 +01008597 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008598 intel_crtc->lut_r[i] = red[i] >> 8;
8599 intel_crtc->lut_g[i] = green[i] >> 8;
8600 intel_crtc->lut_b[i] = blue[i] >> 8;
8601 }
8602
8603 intel_crtc_load_lut(crtc);
8604}
8605
Jesse Barnes79e53942008-11-07 14:24:08 -08008606/* VESA 640x480x72Hz mode to set on the pipe */
8607static struct drm_display_mode load_detect_mode = {
8608 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8609 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8610};
8611
Daniel Vettera8bb6812014-02-10 18:00:39 +01008612struct drm_framebuffer *
8613__intel_framebuffer_create(struct drm_device *dev,
8614 struct drm_mode_fb_cmd2 *mode_cmd,
8615 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008616{
8617 struct intel_framebuffer *intel_fb;
8618 int ret;
8619
8620 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8621 if (!intel_fb) {
8622 drm_gem_object_unreference_unlocked(&obj->base);
8623 return ERR_PTR(-ENOMEM);
8624 }
8625
8626 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008627 if (ret)
8628 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008629
8630 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008631err:
8632 drm_gem_object_unreference_unlocked(&obj->base);
8633 kfree(intel_fb);
8634
8635 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008636}
8637
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008638static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008639intel_framebuffer_create(struct drm_device *dev,
8640 struct drm_mode_fb_cmd2 *mode_cmd,
8641 struct drm_i915_gem_object *obj)
8642{
8643 struct drm_framebuffer *fb;
8644 int ret;
8645
8646 ret = i915_mutex_lock_interruptible(dev);
8647 if (ret)
8648 return ERR_PTR(ret);
8649 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8650 mutex_unlock(&dev->struct_mutex);
8651
8652 return fb;
8653}
8654
Chris Wilsond2dff872011-04-19 08:36:26 +01008655static u32
8656intel_framebuffer_pitch_for_width(int width, int bpp)
8657{
8658 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8659 return ALIGN(pitch, 64);
8660}
8661
8662static u32
8663intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8664{
8665 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008666 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008667}
8668
8669static struct drm_framebuffer *
8670intel_framebuffer_create_for_mode(struct drm_device *dev,
8671 struct drm_display_mode *mode,
8672 int depth, int bpp)
8673{
8674 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008675 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008676
8677 obj = i915_gem_alloc_object(dev,
8678 intel_framebuffer_size_for_mode(mode, bpp));
8679 if (obj == NULL)
8680 return ERR_PTR(-ENOMEM);
8681
8682 mode_cmd.width = mode->hdisplay;
8683 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008684 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8685 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008686 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008687
8688 return intel_framebuffer_create(dev, &mode_cmd, obj);
8689}
8690
8691static struct drm_framebuffer *
8692mode_fits_in_fbdev(struct drm_device *dev,
8693 struct drm_display_mode *mode)
8694{
Daniel Vetter4520f532013-10-09 09:18:51 +02008695#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008696 struct drm_i915_private *dev_priv = dev->dev_private;
8697 struct drm_i915_gem_object *obj;
8698 struct drm_framebuffer *fb;
8699
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008700 if (!dev_priv->fbdev)
8701 return NULL;
8702
8703 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008704 return NULL;
8705
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008706 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008707 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008708
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008709 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008710 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8711 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008712 return NULL;
8713
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008714 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008715 return NULL;
8716
8717 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008718#else
8719 return NULL;
8720#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008721}
8722
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008723bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008724 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008725 struct intel_load_detect_pipe *old,
8726 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008727{
8728 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008729 struct intel_encoder *intel_encoder =
8730 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008731 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008732 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733 struct drm_crtc *crtc = NULL;
8734 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008735 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008736 struct drm_mode_config *config = &dev->mode_config;
8737 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008738
Chris Wilsond2dff872011-04-19 08:36:26 +01008739 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008740 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008741 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008742
Rob Clark51fd3712013-11-19 12:10:12 -05008743retry:
8744 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8745 if (ret)
8746 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008747
Jesse Barnes79e53942008-11-07 14:24:08 -08008748 /*
8749 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008750 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008751 * - if the connector already has an assigned crtc, use it (but make
8752 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008753 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008754 * - try to find the first unused crtc that can drive this connector,
8755 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008756 */
8757
8758 /* See if we already have a CRTC for this connector */
8759 if (encoder->crtc) {
8760 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008761
Rob Clark51fd3712013-11-19 12:10:12 -05008762 ret = drm_modeset_lock(&crtc->mutex, ctx);
8763 if (ret)
8764 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008765
Daniel Vetter24218aa2012-08-12 19:27:11 +02008766 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008767 old->load_detect_temp = false;
8768
8769 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008770 if (connector->dpms != DRM_MODE_DPMS_ON)
8771 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008772
Chris Wilson71731882011-04-19 23:10:58 +01008773 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 }
8775
8776 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008777 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008778 i++;
8779 if (!(encoder->possible_crtcs & (1 << i)))
8780 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008781 if (possible_crtc->enabled)
8782 continue;
8783 /* This can occur when applying the pipe A quirk on resume. */
8784 if (to_intel_crtc(possible_crtc)->new_enabled)
8785 continue;
8786
8787 crtc = possible_crtc;
8788 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008789 }
8790
8791 /*
8792 * If we didn't find an unused CRTC, don't use any.
8793 */
8794 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008795 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008796 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 }
8798
Rob Clark51fd3712013-11-19 12:10:12 -05008799 ret = drm_modeset_lock(&crtc->mutex, ctx);
8800 if (ret)
8801 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008802 intel_encoder->new_crtc = to_intel_crtc(crtc);
8803 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804
8805 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008806 intel_crtc->new_enabled = true;
8807 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008808 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008809 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008810 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811
Chris Wilson64927112011-04-20 07:25:26 +01008812 if (!mode)
8813 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008814
Chris Wilsond2dff872011-04-19 08:36:26 +01008815 /* We need a framebuffer large enough to accommodate all accesses
8816 * that the plane may generate whilst we perform load detection.
8817 * We can not rely on the fbcon either being present (we get called
8818 * during its initialisation to detect all boot displays, or it may
8819 * not even exist) or that it is large enough to satisfy the
8820 * requested mode.
8821 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008822 fb = mode_fits_in_fbdev(dev, mode);
8823 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008824 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008825 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8826 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008827 } else
8828 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008829 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008830 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008831 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008832 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008833
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008834 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008835 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008836 if (old->release_fb)
8837 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008838 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008839 }
Chris Wilson71731882011-04-19 23:10:58 +01008840
Jesse Barnes79e53942008-11-07 14:24:08 -08008841 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008842 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008843 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008844
8845 fail:
8846 intel_crtc->new_enabled = crtc->enabled;
8847 if (intel_crtc->new_enabled)
8848 intel_crtc->new_config = &intel_crtc->config;
8849 else
8850 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008851fail_unlock:
8852 if (ret == -EDEADLK) {
8853 drm_modeset_backoff(ctx);
8854 goto retry;
8855 }
8856
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008857 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008858}
8859
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008860void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008861 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008862{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008863 struct intel_encoder *intel_encoder =
8864 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008865 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008866 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008868
Chris Wilsond2dff872011-04-19 08:36:26 +01008869 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008870 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008871 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008872
Chris Wilson8261b192011-04-19 23:18:09 +01008873 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008874 to_intel_connector(connector)->new_encoder = NULL;
8875 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008876 intel_crtc->new_enabled = false;
8877 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008878 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008879
Daniel Vetter36206362012-12-10 20:42:17 +01008880 if (old->release_fb) {
8881 drm_framebuffer_unregister_private(old->release_fb);
8882 drm_framebuffer_unreference(old->release_fb);
8883 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008884
Chris Wilson0622a532011-04-21 09:32:11 +01008885 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 }
8887
Eric Anholtc751ce42010-03-25 11:48:48 -07008888 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008889 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8890 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008891}
8892
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008893static int i9xx_pll_refclk(struct drm_device *dev,
8894 const struct intel_crtc_config *pipe_config)
8895{
8896 struct drm_i915_private *dev_priv = dev->dev_private;
8897 u32 dpll = pipe_config->dpll_hw_state.dpll;
8898
8899 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008900 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008901 else if (HAS_PCH_SPLIT(dev))
8902 return 120000;
8903 else if (!IS_GEN2(dev))
8904 return 96000;
8905 else
8906 return 48000;
8907}
8908
Jesse Barnes79e53942008-11-07 14:24:08 -08008909/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008910static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8911 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008912{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008913 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008914 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008915 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008916 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008917 u32 fp;
8918 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008919 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008920
8921 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008922 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008923 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008924 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008925
8926 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008927 if (IS_PINEVIEW(dev)) {
8928 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8929 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008930 } else {
8931 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8932 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8933 }
8934
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008935 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008936 if (IS_PINEVIEW(dev))
8937 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8938 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008939 else
8940 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008941 DPLL_FPA01_P1_POST_DIV_SHIFT);
8942
8943 switch (dpll & DPLL_MODE_MASK) {
8944 case DPLLB_MODE_DAC_SERIAL:
8945 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8946 5 : 10;
8947 break;
8948 case DPLLB_MODE_LVDS:
8949 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8950 7 : 14;
8951 break;
8952 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008953 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008954 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008955 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008956 }
8957
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008958 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008959 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008960 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008961 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008962 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008963 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008964 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008965
8966 if (is_lvds) {
8967 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8968 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008969
8970 if (lvds & LVDS_CLKB_POWER_UP)
8971 clock.p2 = 7;
8972 else
8973 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008974 } else {
8975 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8976 clock.p1 = 2;
8977 else {
8978 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8979 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8980 }
8981 if (dpll & PLL_P2_DIVIDE_BY_4)
8982 clock.p2 = 4;
8983 else
8984 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008986
8987 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008988 }
8989
Ville Syrjälä18442d02013-09-13 16:00:08 +03008990 /*
8991 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008992 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008993 * encoder's get_config() function.
8994 */
8995 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008996}
8997
Ville Syrjälä6878da02013-09-13 15:59:11 +03008998int intel_dotclock_calculate(int link_freq,
8999 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009000{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009001 /*
9002 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009003 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009004 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009005 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009006 *
9007 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009008 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009009 */
9010
Ville Syrjälä6878da02013-09-13 15:59:11 +03009011 if (!m_n->link_n)
9012 return 0;
9013
9014 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9015}
9016
Ville Syrjälä18442d02013-09-13 16:00:08 +03009017static void ironlake_pch_clock_get(struct intel_crtc *crtc,
9018 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009019{
9020 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009021
9022 /* read out port_clock from the DPLL */
9023 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009024
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009025 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009026 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009027 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009028 * agree once we know their relationship in the encoder's
9029 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009030 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009031 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009032 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9033 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009034}
9035
9036/** Returns the currently programmed mode of the given pipe. */
9037struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9038 struct drm_crtc *crtc)
9039{
Jesse Barnes548f2452011-02-17 10:40:53 -08009040 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009042 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009043 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009044 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009045 int htot = I915_READ(HTOTAL(cpu_transcoder));
9046 int hsync = I915_READ(HSYNC(cpu_transcoder));
9047 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9048 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009049 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009050
9051 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9052 if (!mode)
9053 return NULL;
9054
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009055 /*
9056 * Construct a pipe_config sufficient for getting the clock info
9057 * back out of crtc_clock_get.
9058 *
9059 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9060 * to use a real value here instead.
9061 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009062 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009063 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009064 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9065 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9066 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009067 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9068
Ville Syrjälä773ae032013-09-23 17:48:20 +03009069 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009070 mode->hdisplay = (htot & 0xffff) + 1;
9071 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9072 mode->hsync_start = (hsync & 0xffff) + 1;
9073 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9074 mode->vdisplay = (vtot & 0xffff) + 1;
9075 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9076 mode->vsync_start = (vsync & 0xffff) + 1;
9077 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9078
9079 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009080
9081 return mode;
9082}
9083
Jesse Barnes652c3932009-08-17 13:31:43 -07009084static void intel_decrease_pllclock(struct drm_crtc *crtc)
9085{
9086 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009087 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009089
Sonika Jindalbaff2962014-07-22 11:16:35 +05309090 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009091 return;
9092
9093 if (!dev_priv->lvds_downclock_avail)
9094 return;
9095
9096 /*
9097 * Since this is called by a timer, we should never get here in
9098 * the manual case.
9099 */
9100 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009101 int pipe = intel_crtc->pipe;
9102 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009103 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009104
Zhao Yakui44d98a62009-10-09 11:39:40 +08009105 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009106
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009107 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009108
Chris Wilson074b5e12012-05-02 12:07:06 +01009109 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009110 dpll |= DISPLAY_RATE_SELECT_FPA1;
9111 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009112 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009113 dpll = I915_READ(dpll_reg);
9114 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009115 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009116 }
9117
9118}
9119
Chris Wilsonf047e392012-07-21 12:31:41 +01009120void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009121{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009122 struct drm_i915_private *dev_priv = dev->dev_private;
9123
Chris Wilsonf62a0072014-02-21 17:55:39 +00009124 if (dev_priv->mm.busy)
9125 return;
9126
Paulo Zanoni43694d62014-03-07 20:08:08 -03009127 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009128 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009129 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009130}
9131
9132void intel_mark_idle(struct drm_device *dev)
9133{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009134 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009135 struct drm_crtc *crtc;
9136
Chris Wilsonf62a0072014-02-21 17:55:39 +00009137 if (!dev_priv->mm.busy)
9138 return;
9139
9140 dev_priv->mm.busy = false;
9141
Jani Nikulad330a952014-01-21 11:24:25 +02009142 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009143 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009144
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009145 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009146 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009147 continue;
9148
9149 intel_decrease_pllclock(crtc);
9150 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009151
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009152 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009153 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009154
9155out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009156 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009157}
9158
Jesse Barnes79e53942008-11-07 14:24:08 -08009159static void intel_crtc_destroy(struct drm_crtc *crtc)
9160{
9161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009162 struct drm_device *dev = crtc->dev;
9163 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009164
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009165 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009166 work = intel_crtc->unpin_work;
9167 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009168 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009169
9170 if (work) {
9171 cancel_work_sync(&work->work);
9172 kfree(work);
9173 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009174
9175 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009176
Jesse Barnes79e53942008-11-07 14:24:08 -08009177 kfree(intel_crtc);
9178}
9179
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009180static void intel_unpin_work_fn(struct work_struct *__work)
9181{
9182 struct intel_unpin_work *work =
9183 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009184 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009185 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009186
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009187 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009188 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009189 drm_gem_object_unreference(&work->pending_flip_obj->base);
9190 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009191
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009192 intel_update_fbc(dev);
9193 mutex_unlock(&dev->struct_mutex);
9194
Daniel Vetterf99d7062014-06-19 16:01:59 +02009195 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9196
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009197 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9198 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9199
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009200 kfree(work);
9201}
9202
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009203static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009204 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009205{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9207 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009208 unsigned long flags;
9209
9210 /* Ignore early vblank irqs */
9211 if (intel_crtc == NULL)
9212 return;
9213
Daniel Vetterf3260382014-09-15 14:55:23 +02009214 /*
9215 * This is called both by irq handlers and the reset code (to complete
9216 * lost pageflips) so needs the full irqsave spinlocks.
9217 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009218 spin_lock_irqsave(&dev->event_lock, flags);
9219 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009220
9221 /* Ensure we don't miss a work->pending update ... */
9222 smp_rmb();
9223
9224 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009225 spin_unlock_irqrestore(&dev->event_lock, flags);
9226 return;
9227 }
9228
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009229 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009230
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009231 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009232}
9233
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009234void intel_finish_page_flip(struct drm_device *dev, int pipe)
9235{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009236 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009237 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9238
Mario Kleiner49b14a52010-12-09 07:00:07 +01009239 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009240}
9241
9242void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9243{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009245 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9246
Mario Kleiner49b14a52010-12-09 07:00:07 +01009247 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009248}
9249
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009250/* Is 'a' after or equal to 'b'? */
9251static bool g4x_flip_count_after_eq(u32 a, u32 b)
9252{
9253 return !((a - b) & 0x80000000);
9254}
9255
9256static bool page_flip_finished(struct intel_crtc *crtc)
9257{
9258 struct drm_device *dev = crtc->base.dev;
9259 struct drm_i915_private *dev_priv = dev->dev_private;
9260
9261 /*
9262 * The relevant registers doen't exist on pre-ctg.
9263 * As the flip done interrupt doesn't trigger for mmio
9264 * flips on gmch platforms, a flip count check isn't
9265 * really needed there. But since ctg has the registers,
9266 * include it in the check anyway.
9267 */
9268 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9269 return true;
9270
9271 /*
9272 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9273 * used the same base address. In that case the mmio flip might
9274 * have completed, but the CS hasn't even executed the flip yet.
9275 *
9276 * A flip count check isn't enough as the CS might have updated
9277 * the base address just after start of vblank, but before we
9278 * managed to process the interrupt. This means we'd complete the
9279 * CS flip too soon.
9280 *
9281 * Combining both checks should get us a good enough result. It may
9282 * still happen that the CS flip has been executed, but has not
9283 * yet actually completed. But in case the base address is the same
9284 * anyway, we don't really care.
9285 */
9286 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9287 crtc->unpin_work->gtt_offset &&
9288 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9289 crtc->unpin_work->flip_count);
9290}
9291
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009292void intel_prepare_page_flip(struct drm_device *dev, int plane)
9293{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009294 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009295 struct intel_crtc *intel_crtc =
9296 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9297 unsigned long flags;
9298
Daniel Vetterf3260382014-09-15 14:55:23 +02009299
9300 /*
9301 * This is called both by irq handlers and the reset code (to complete
9302 * lost pageflips) so needs the full irqsave spinlocks.
9303 *
9304 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009305 * generate a page-flip completion irq, i.e. every modeset
9306 * is also accompanied by a spurious intel_prepare_page_flip().
9307 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009308 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009309 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009310 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009311 spin_unlock_irqrestore(&dev->event_lock, flags);
9312}
9313
Robin Schroereba905b2014-05-18 02:24:50 +02009314static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009315{
9316 /* Ensure that the work item is consistent when activating it ... */
9317 smp_wmb();
9318 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9319 /* and that it is marked active as soon as the irq could fire. */
9320 smp_wmb();
9321}
9322
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323static int intel_gen2_queue_flip(struct drm_device *dev,
9324 struct drm_crtc *crtc,
9325 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009326 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009327 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009328 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009329{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009331 u32 flip_mask;
9332 int ret;
9333
Daniel Vetter6d90c952012-04-26 23:28:05 +02009334 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009335 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009336 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009337
9338 /* Can't queue multiple flips, so wait for the previous
9339 * one to finish before executing the next.
9340 */
9341 if (intel_crtc->plane)
9342 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9343 else
9344 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009345 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9346 intel_ring_emit(ring, MI_NOOP);
9347 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9348 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9349 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009350 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009351 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009352
9353 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009354 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009355 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009356}
9357
9358static int intel_gen3_queue_flip(struct drm_device *dev,
9359 struct drm_crtc *crtc,
9360 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009361 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009362 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009363 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009364{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009366 u32 flip_mask;
9367 int ret;
9368
Daniel Vetter6d90c952012-04-26 23:28:05 +02009369 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009370 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009371 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009372
9373 if (intel_crtc->plane)
9374 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9375 else
9376 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009377 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9378 intel_ring_emit(ring, MI_NOOP);
9379 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9380 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9381 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009382 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009383 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009384
Chris Wilsone7d841c2012-12-03 11:36:30 +00009385 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009386 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009387 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009388}
9389
9390static int intel_gen4_queue_flip(struct drm_device *dev,
9391 struct drm_crtc *crtc,
9392 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009393 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009394 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009395 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009396{
9397 struct drm_i915_private *dev_priv = dev->dev_private;
9398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9399 uint32_t pf, pipesrc;
9400 int ret;
9401
Daniel Vetter6d90c952012-04-26 23:28:05 +02009402 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009403 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009404 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009405
9406 /* i965+ uses the linear or tiled offsets from the
9407 * Display Registers (which do not change across a page-flip)
9408 * so we need only reprogram the base address.
9409 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009410 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9411 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9412 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009413 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009414 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009415
9416 /* XXX Enabling the panel-fitter across page-flip is so far
9417 * untested on non-native modes, so ignore it for now.
9418 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9419 */
9420 pf = 0;
9421 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009422 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009423
9424 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009425 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009426 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009427}
9428
9429static int intel_gen6_queue_flip(struct drm_device *dev,
9430 struct drm_crtc *crtc,
9431 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009432 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009433 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009434 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009435{
9436 struct drm_i915_private *dev_priv = dev->dev_private;
9437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9438 uint32_t pf, pipesrc;
9439 int ret;
9440
Daniel Vetter6d90c952012-04-26 23:28:05 +02009441 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009442 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009443 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009444
Daniel Vetter6d90c952012-04-26 23:28:05 +02009445 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9446 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9447 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009448 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009449
Chris Wilson99d9acd2012-04-17 20:37:00 +01009450 /* Contrary to the suggestions in the documentation,
9451 * "Enable Panel Fitter" does not seem to be required when page
9452 * flipping with a non-native mode, and worse causes a normal
9453 * modeset to fail.
9454 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9455 */
9456 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009457 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009458 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009459
9460 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009461 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009462 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009463}
9464
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009465static int intel_gen7_queue_flip(struct drm_device *dev,
9466 struct drm_crtc *crtc,
9467 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009468 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009469 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009470 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009471{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009473 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009474 int len, ret;
9475
Robin Schroereba905b2014-05-18 02:24:50 +02009476 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009477 case PLANE_A:
9478 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9479 break;
9480 case PLANE_B:
9481 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9482 break;
9483 case PLANE_C:
9484 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9485 break;
9486 default:
9487 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009488 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009489 }
9490
Chris Wilsonffe74d72013-08-26 20:58:12 +01009491 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009492 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009493 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009494 /*
9495 * On Gen 8, SRM is now taking an extra dword to accommodate
9496 * 48bits addresses, and we need a NOOP for the batch size to
9497 * stay even.
9498 */
9499 if (IS_GEN8(dev))
9500 len += 2;
9501 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009502
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009503 /*
9504 * BSpec MI_DISPLAY_FLIP for IVB:
9505 * "The full packet must be contained within the same cache line."
9506 *
9507 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9508 * cacheline, if we ever start emitting more commands before
9509 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9510 * then do the cacheline alignment, and finally emit the
9511 * MI_DISPLAY_FLIP.
9512 */
9513 ret = intel_ring_cacheline_align(ring);
9514 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009515 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009516
Chris Wilsonffe74d72013-08-26 20:58:12 +01009517 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009518 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009519 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009520
Chris Wilsonffe74d72013-08-26 20:58:12 +01009521 /* Unmask the flip-done completion message. Note that the bspec says that
9522 * we should do this for both the BCS and RCS, and that we must not unmask
9523 * more than one flip event at any time (or ensure that one flip message
9524 * can be sent by waiting for flip-done prior to queueing new flips).
9525 * Experimentation says that BCS works despite DERRMR masking all
9526 * flip-done completion events and that unmasking all planes at once
9527 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9528 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9529 */
9530 if (ring->id == RCS) {
9531 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9532 intel_ring_emit(ring, DERRMR);
9533 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9534 DERRMR_PIPEB_PRI_FLIP_DONE |
9535 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009536 if (IS_GEN8(dev))
9537 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9538 MI_SRM_LRM_GLOBAL_GTT);
9539 else
9540 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9541 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009542 intel_ring_emit(ring, DERRMR);
9543 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009544 if (IS_GEN8(dev)) {
9545 intel_ring_emit(ring, 0);
9546 intel_ring_emit(ring, MI_NOOP);
9547 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009548 }
9549
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009550 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009551 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009552 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009553 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009554
9555 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009556 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009557 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009558}
9559
Sourab Gupta84c33a62014-06-02 16:47:17 +05309560static bool use_mmio_flip(struct intel_engine_cs *ring,
9561 struct drm_i915_gem_object *obj)
9562{
9563 /*
9564 * This is not being used for older platforms, because
9565 * non-availability of flip done interrupt forces us to use
9566 * CS flips. Older platforms derive flip done using some clever
9567 * tricks involving the flip_pending status bits and vblank irqs.
9568 * So using MMIO flips there would disrupt this mechanism.
9569 */
9570
Chris Wilson8e09bf82014-07-08 10:40:30 +01009571 if (ring == NULL)
9572 return true;
9573
Sourab Gupta84c33a62014-06-02 16:47:17 +05309574 if (INTEL_INFO(ring->dev)->gen < 5)
9575 return false;
9576
9577 if (i915.use_mmio_flip < 0)
9578 return false;
9579 else if (i915.use_mmio_flip > 0)
9580 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009581 else if (i915.enable_execlists)
9582 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309583 else
9584 return ring != obj->ring;
9585}
9586
9587static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9588{
9589 struct drm_device *dev = intel_crtc->base.dev;
9590 struct drm_i915_private *dev_priv = dev->dev_private;
9591 struct intel_framebuffer *intel_fb =
9592 to_intel_framebuffer(intel_crtc->base.primary->fb);
9593 struct drm_i915_gem_object *obj = intel_fb->obj;
9594 u32 dspcntr;
9595 u32 reg;
9596
9597 intel_mark_page_flip_active(intel_crtc);
9598
9599 reg = DSPCNTR(intel_crtc->plane);
9600 dspcntr = I915_READ(reg);
9601
9602 if (INTEL_INFO(dev)->gen >= 4) {
9603 if (obj->tiling_mode != I915_TILING_NONE)
9604 dspcntr |= DISPPLANE_TILED;
9605 else
9606 dspcntr &= ~DISPPLANE_TILED;
9607 }
9608 I915_WRITE(reg, dspcntr);
9609
9610 I915_WRITE(DSPSURF(intel_crtc->plane),
9611 intel_crtc->unpin_work->gtt_offset);
9612 POSTING_READ(DSPSURF(intel_crtc->plane));
9613}
9614
9615static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9616{
9617 struct intel_engine_cs *ring;
9618 int ret;
9619
9620 lockdep_assert_held(&obj->base.dev->struct_mutex);
9621
9622 if (!obj->last_write_seqno)
9623 return 0;
9624
9625 ring = obj->ring;
9626
9627 if (i915_seqno_passed(ring->get_seqno(ring, true),
9628 obj->last_write_seqno))
9629 return 0;
9630
9631 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9632 if (ret)
9633 return ret;
9634
9635 if (WARN_ON(!ring->irq_get(ring)))
9636 return 0;
9637
9638 return 1;
9639}
9640
9641void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9642{
9643 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9644 struct intel_crtc *intel_crtc;
9645 unsigned long irq_flags;
9646 u32 seqno;
9647
9648 seqno = ring->get_seqno(ring, false);
9649
9650 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9651 for_each_intel_crtc(ring->dev, intel_crtc) {
9652 struct intel_mmio_flip *mmio_flip;
9653
9654 mmio_flip = &intel_crtc->mmio_flip;
9655 if (mmio_flip->seqno == 0)
9656 continue;
9657
9658 if (ring->id != mmio_flip->ring_id)
9659 continue;
9660
9661 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9662 intel_do_mmio_flip(intel_crtc);
9663 mmio_flip->seqno = 0;
9664 ring->irq_put(ring);
9665 }
9666 }
9667 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9668}
9669
9670static int intel_queue_mmio_flip(struct drm_device *dev,
9671 struct drm_crtc *crtc,
9672 struct drm_framebuffer *fb,
9673 struct drm_i915_gem_object *obj,
9674 struct intel_engine_cs *ring,
9675 uint32_t flags)
9676{
9677 struct drm_i915_private *dev_priv = dev->dev_private;
9678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309679 int ret;
9680
9681 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9682 return -EBUSY;
9683
9684 ret = intel_postpone_flip(obj);
9685 if (ret < 0)
9686 return ret;
9687 if (ret == 0) {
9688 intel_do_mmio_flip(intel_crtc);
9689 return 0;
9690 }
9691
Daniel Vetter24955f22014-09-15 14:55:32 +02009692 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309693 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9694 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009695 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309696
9697 /*
9698 * Double check to catch cases where irq fired before
9699 * mmio flip data was ready
9700 */
9701 intel_notify_mmio_flip(obj->ring);
9702 return 0;
9703}
9704
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009705static int intel_default_queue_flip(struct drm_device *dev,
9706 struct drm_crtc *crtc,
9707 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009708 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009709 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009710 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009711{
9712 return -ENODEV;
9713}
9714
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009715static bool __intel_pageflip_stall_check(struct drm_device *dev,
9716 struct drm_crtc *crtc)
9717{
9718 struct drm_i915_private *dev_priv = dev->dev_private;
9719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9720 struct intel_unpin_work *work = intel_crtc->unpin_work;
9721 u32 addr;
9722
9723 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9724 return true;
9725
9726 if (!work->enable_stall_check)
9727 return false;
9728
9729 if (work->flip_ready_vblank == 0) {
9730 if (work->flip_queued_ring &&
9731 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9732 work->flip_queued_seqno))
9733 return false;
9734
9735 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9736 }
9737
9738 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9739 return false;
9740
9741 /* Potential stall - if we see that the flip has happened,
9742 * assume a missed interrupt. */
9743 if (INTEL_INFO(dev)->gen >= 4)
9744 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9745 else
9746 addr = I915_READ(DSPADDR(intel_crtc->plane));
9747
9748 /* There is a potential issue here with a false positive after a flip
9749 * to the same address. We could address this by checking for a
9750 * non-incrementing frame counter.
9751 */
9752 return addr == work->gtt_offset;
9753}
9754
9755void intel_check_page_flip(struct drm_device *dev, int pipe)
9756{
9757 struct drm_i915_private *dev_priv = dev->dev_private;
9758 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009760
9761 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009762
9763 if (crtc == NULL)
9764 return;
9765
Daniel Vetterf3260382014-09-15 14:55:23 +02009766 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009767 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9768 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9769 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9770 page_flip_completed(intel_crtc);
9771 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009772 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009773}
9774
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009775static int intel_crtc_page_flip(struct drm_crtc *crtc,
9776 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009777 struct drm_pending_vblank_event *event,
9778 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009779{
9780 struct drm_device *dev = crtc->dev;
9781 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009782 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009783 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009785 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009786 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009787 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009788 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009789
Daisy Sunc76bb612014-08-11 11:08:38 -07009790 //trigger software GT busyness calculation
9791 gen8_flip_interrupt(dev);
9792
Matt Roper2ff8fde2014-07-08 07:50:07 -07009793 /*
9794 * drm_mode_page_flip_ioctl() should already catch this, but double
9795 * check to be safe. In the future we may enable pageflipping from
9796 * a disabled primary plane.
9797 */
9798 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9799 return -EBUSY;
9800
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009801 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009802 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009803 return -EINVAL;
9804
9805 /*
9806 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9807 * Note that pitch changes could also affect these register.
9808 */
9809 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009810 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9811 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009812 return -EINVAL;
9813
Chris Wilsonf900db42014-02-20 09:26:13 +00009814 if (i915_terminally_wedged(&dev_priv->gpu_error))
9815 goto out_hang;
9816
Daniel Vetterb14c5672013-09-19 12:18:32 +02009817 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009818 if (work == NULL)
9819 return -ENOMEM;
9820
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009821 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009822 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009823 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009824 INIT_WORK(&work->work, intel_unpin_work_fn);
9825
Daniel Vetter87b6b102014-05-15 15:33:46 +02009826 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009827 if (ret)
9828 goto free_work;
9829
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009830 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009831 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009832 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009833 /* Before declaring the flip queue wedged, check if
9834 * the hardware completed the operation behind our backs.
9835 */
9836 if (__intel_pageflip_stall_check(dev, crtc)) {
9837 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9838 page_flip_completed(intel_crtc);
9839 } else {
9840 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009841 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009842
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009843 drm_crtc_vblank_put(crtc);
9844 kfree(work);
9845 return -EBUSY;
9846 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009847 }
9848 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009849 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009850
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009851 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9852 flush_workqueue(dev_priv->wq);
9853
Chris Wilson79158102012-05-23 11:13:58 +01009854 ret = i915_mutex_lock_interruptible(dev);
9855 if (ret)
9856 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009857
Jesse Barnes75dfca82010-02-10 15:09:44 -08009858 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009859 drm_gem_object_reference(&work->old_fb_obj->base);
9860 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009861
Matt Roperf4510a22014-04-01 15:22:40 -07009862 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009863
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009864 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009865
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009866 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009867 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009868
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009869 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009870 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009871
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009872 if (IS_VALLEYVIEW(dev)) {
9873 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009874 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9875 /* vlv: DISPLAY_FLIP fails to change tiling */
9876 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009877 } else if (IS_IVYBRIDGE(dev)) {
9878 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009879 } else if (INTEL_INFO(dev)->gen >= 7) {
9880 ring = obj->ring;
9881 if (ring == NULL || ring->id != RCS)
9882 ring = &dev_priv->ring[BCS];
9883 } else {
9884 ring = &dev_priv->ring[RCS];
9885 }
9886
9887 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009888 if (ret)
9889 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009890
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009891 work->gtt_offset =
9892 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9893
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009894 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309895 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9896 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009897 if (ret)
9898 goto cleanup_unpin;
9899
9900 work->flip_queued_seqno = obj->last_write_seqno;
9901 work->flip_queued_ring = obj->ring;
9902 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309903 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009904 page_flip_flags);
9905 if (ret)
9906 goto cleanup_unpin;
9907
9908 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9909 work->flip_queued_ring = ring;
9910 }
9911
9912 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9913 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009914
Daniel Vettera071fa02014-06-18 23:28:09 +02009915 i915_gem_track_fb(work->old_fb_obj, obj,
9916 INTEL_FRONTBUFFER_PRIMARY(pipe));
9917
Chris Wilson7782de32011-07-08 12:22:41 +01009918 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009919 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009920 mutex_unlock(&dev->struct_mutex);
9921
Jesse Barnese5510fa2010-07-01 16:48:37 -07009922 trace_i915_flip_request(intel_crtc->plane, obj);
9923
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009924 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009925
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009926cleanup_unpin:
9927 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009928cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009929 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009930 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009931 drm_gem_object_unreference(&work->old_fb_obj->base);
9932 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009933 mutex_unlock(&dev->struct_mutex);
9934
Chris Wilson79158102012-05-23 11:13:58 +01009935cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009936 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009937 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009938 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009939
Daniel Vetter87b6b102014-05-15 15:33:46 +02009940 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009941free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009942 kfree(work);
9943
Chris Wilsonf900db42014-02-20 09:26:13 +00009944 if (ret == -EIO) {
9945out_hang:
9946 intel_crtc_wait_for_pending_flips(crtc);
9947 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009948 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009949 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009950 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009951 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009952 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009953 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009954 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009955}
9956
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009957static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009958 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9959 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009960};
9961
Daniel Vetter9a935852012-07-05 22:34:27 +02009962/**
9963 * intel_modeset_update_staged_output_state
9964 *
9965 * Updates the staged output configuration state, e.g. after we've read out the
9966 * current hw state.
9967 */
9968static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9969{
Ville Syrjälä76688512014-01-10 11:28:06 +02009970 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009971 struct intel_encoder *encoder;
9972 struct intel_connector *connector;
9973
9974 list_for_each_entry(connector, &dev->mode_config.connector_list,
9975 base.head) {
9976 connector->new_encoder =
9977 to_intel_encoder(connector->base.encoder);
9978 }
9979
Damien Lespiaub2784e12014-08-05 11:29:37 +01009980 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009981 encoder->new_crtc =
9982 to_intel_crtc(encoder->base.crtc);
9983 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009984
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009985 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009986 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009987
9988 if (crtc->new_enabled)
9989 crtc->new_config = &crtc->config;
9990 else
9991 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009992 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009993}
9994
9995/**
9996 * intel_modeset_commit_output_state
9997 *
9998 * This function copies the stage display pipe configuration to the real one.
9999 */
10000static void intel_modeset_commit_output_state(struct drm_device *dev)
10001{
Ville Syrjälä76688512014-01-10 11:28:06 +020010002 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010003 struct intel_encoder *encoder;
10004 struct intel_connector *connector;
10005
10006 list_for_each_entry(connector, &dev->mode_config.connector_list,
10007 base.head) {
10008 connector->base.encoder = &connector->new_encoder->base;
10009 }
10010
Damien Lespiaub2784e12014-08-05 11:29:37 +010010011 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010012 encoder->base.crtc = &encoder->new_crtc->base;
10013 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010014
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010015 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010016 crtc->base.enabled = crtc->new_enabled;
10017 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010018}
10019
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010020static void
Robin Schroereba905b2014-05-18 02:24:50 +020010021connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010022 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010023{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010024 int bpp = pipe_config->pipe_bpp;
10025
10026 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10027 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010028 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010029
10030 /* Don't use an invalid EDID bpc value */
10031 if (connector->base.display_info.bpc &&
10032 connector->base.display_info.bpc * 3 < bpp) {
10033 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10034 bpp, connector->base.display_info.bpc*3);
10035 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10036 }
10037
10038 /* Clamp bpp to 8 on screens without EDID 1.4 */
10039 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10040 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10041 bpp);
10042 pipe_config->pipe_bpp = 24;
10043 }
10044}
10045
10046static int
10047compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10048 struct drm_framebuffer *fb,
10049 struct intel_crtc_config *pipe_config)
10050{
10051 struct drm_device *dev = crtc->base.dev;
10052 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010053 int bpp;
10054
Daniel Vetterd42264b2013-03-28 16:38:08 +010010055 switch (fb->pixel_format) {
10056 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010057 bpp = 8*3; /* since we go through a colormap */
10058 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010059 case DRM_FORMAT_XRGB1555:
10060 case DRM_FORMAT_ARGB1555:
10061 /* checked in intel_framebuffer_init already */
10062 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10063 return -EINVAL;
10064 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010065 bpp = 6*3; /* min is 18bpp */
10066 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010067 case DRM_FORMAT_XBGR8888:
10068 case DRM_FORMAT_ABGR8888:
10069 /* checked in intel_framebuffer_init already */
10070 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10071 return -EINVAL;
10072 case DRM_FORMAT_XRGB8888:
10073 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010074 bpp = 8*3;
10075 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010076 case DRM_FORMAT_XRGB2101010:
10077 case DRM_FORMAT_ARGB2101010:
10078 case DRM_FORMAT_XBGR2101010:
10079 case DRM_FORMAT_ABGR2101010:
10080 /* checked in intel_framebuffer_init already */
10081 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010082 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010083 bpp = 10*3;
10084 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010085 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010086 default:
10087 DRM_DEBUG_KMS("unsupported depth\n");
10088 return -EINVAL;
10089 }
10090
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010091 pipe_config->pipe_bpp = bpp;
10092
10093 /* Clamp display bpp to EDID value */
10094 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010095 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010096 if (!connector->new_encoder ||
10097 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010098 continue;
10099
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010100 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010101 }
10102
10103 return bpp;
10104}
10105
Daniel Vetter644db712013-09-19 14:53:58 +020010106static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10107{
10108 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10109 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010110 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010111 mode->crtc_hdisplay, mode->crtc_hsync_start,
10112 mode->crtc_hsync_end, mode->crtc_htotal,
10113 mode->crtc_vdisplay, mode->crtc_vsync_start,
10114 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10115}
10116
Daniel Vetterc0b03412013-05-28 12:05:54 +020010117static void intel_dump_pipe_config(struct intel_crtc *crtc,
10118 struct intel_crtc_config *pipe_config,
10119 const char *context)
10120{
10121 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10122 context, pipe_name(crtc->pipe));
10123
10124 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10125 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10126 pipe_config->pipe_bpp, pipe_config->dither);
10127 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10128 pipe_config->has_pch_encoder,
10129 pipe_config->fdi_lanes,
10130 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10131 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10132 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010133 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10134 pipe_config->has_dp_encoder,
10135 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10136 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10137 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010138
10139 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10140 pipe_config->has_dp_encoder,
10141 pipe_config->dp_m2_n2.gmch_m,
10142 pipe_config->dp_m2_n2.gmch_n,
10143 pipe_config->dp_m2_n2.link_m,
10144 pipe_config->dp_m2_n2.link_n,
10145 pipe_config->dp_m2_n2.tu);
10146
Daniel Vetterc0b03412013-05-28 12:05:54 +020010147 DRM_DEBUG_KMS("requested mode:\n");
10148 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10149 DRM_DEBUG_KMS("adjusted mode:\n");
10150 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010151 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010152 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010153 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10154 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010155 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10156 pipe_config->gmch_pfit.control,
10157 pipe_config->gmch_pfit.pgm_ratios,
10158 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010159 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010160 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010161 pipe_config->pch_pfit.size,
10162 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010163 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010164 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010165}
10166
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010167static bool encoders_cloneable(const struct intel_encoder *a,
10168 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010169{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010170 /* masks could be asymmetric, so check both ways */
10171 return a == b || (a->cloneable & (1 << b->type) &&
10172 b->cloneable & (1 << a->type));
10173}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010174
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010175static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10176 struct intel_encoder *encoder)
10177{
10178 struct drm_device *dev = crtc->base.dev;
10179 struct intel_encoder *source_encoder;
10180
Damien Lespiaub2784e12014-08-05 11:29:37 +010010181 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010182 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010183 continue;
10184
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010185 if (!encoders_cloneable(encoder, source_encoder))
10186 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010187 }
10188
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010189 return true;
10190}
10191
10192static bool check_encoder_cloning(struct intel_crtc *crtc)
10193{
10194 struct drm_device *dev = crtc->base.dev;
10195 struct intel_encoder *encoder;
10196
Damien Lespiaub2784e12014-08-05 11:29:37 +010010197 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010198 if (encoder->new_crtc != crtc)
10199 continue;
10200
10201 if (!check_single_encoder_cloning(crtc, encoder))
10202 return false;
10203 }
10204
10205 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010206}
10207
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010208static struct intel_crtc_config *
10209intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010210 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010211 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010212{
10213 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010214 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010215 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010216 int plane_bpp, ret = -EINVAL;
10217 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010218
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010219 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010220 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10221 return ERR_PTR(-EINVAL);
10222 }
10223
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010224 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10225 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010226 return ERR_PTR(-ENOMEM);
10227
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010228 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10229 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010230
Daniel Vettere143a212013-07-04 12:01:15 +020010231 pipe_config->cpu_transcoder =
10232 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010233 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010234
Imre Deak2960bc92013-07-30 13:36:32 +030010235 /*
10236 * Sanitize sync polarity flags based on requested ones. If neither
10237 * positive or negative polarity is requested, treat this as meaning
10238 * negative polarity.
10239 */
10240 if (!(pipe_config->adjusted_mode.flags &
10241 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10242 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10243
10244 if (!(pipe_config->adjusted_mode.flags &
10245 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10246 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10247
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010248 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10249 * plane pixel format and any sink constraints into account. Returns the
10250 * source plane bpp so that dithering can be selected on mismatches
10251 * after encoders and crtc also have had their say. */
10252 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10253 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010254 if (plane_bpp < 0)
10255 goto fail;
10256
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010257 /*
10258 * Determine the real pipe dimensions. Note that stereo modes can
10259 * increase the actual pipe size due to the frame doubling and
10260 * insertion of additional space for blanks between the frame. This
10261 * is stored in the crtc timings. We use the requested mode to do this
10262 * computation to clearly distinguish it from the adjusted mode, which
10263 * can be changed by the connectors in the below retry loop.
10264 */
10265 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10266 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10267 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10268
Daniel Vettere29c22c2013-02-21 00:00:16 +010010269encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010270 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010271 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010272 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010273
Daniel Vetter135c81b2013-07-21 21:37:09 +020010274 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010275 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010276
Daniel Vetter7758a112012-07-08 19:40:39 +020010277 /* Pass our mode to the connectors and the CRTC to give them a chance to
10278 * adjust it according to limitations or connector properties, and also
10279 * a chance to reject the mode entirely.
10280 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010281 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010282
10283 if (&encoder->new_crtc->base != crtc)
10284 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010285
Daniel Vetterefea6e82013-07-21 21:36:59 +020010286 if (!(encoder->compute_config(encoder, pipe_config))) {
10287 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010288 goto fail;
10289 }
10290 }
10291
Daniel Vetterff9a6752013-06-01 17:16:21 +020010292 /* Set default port clock if not overwritten by the encoder. Needs to be
10293 * done afterwards in case the encoder adjusts the mode. */
10294 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010295 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10296 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010297
Daniel Vettera43f6e02013-06-07 23:10:32 +020010298 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010299 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010300 DRM_DEBUG_KMS("CRTC fixup failed\n");
10301 goto fail;
10302 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010303
10304 if (ret == RETRY) {
10305 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10306 ret = -EINVAL;
10307 goto fail;
10308 }
10309
10310 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10311 retry = false;
10312 goto encoder_retry;
10313 }
10314
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010315 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10316 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10317 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10318
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010319 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010320fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010321 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010322 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010323}
10324
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010325/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10326 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10327static void
10328intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10329 unsigned *prepare_pipes, unsigned *disable_pipes)
10330{
10331 struct intel_crtc *intel_crtc;
10332 struct drm_device *dev = crtc->dev;
10333 struct intel_encoder *encoder;
10334 struct intel_connector *connector;
10335 struct drm_crtc *tmp_crtc;
10336
10337 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10338
10339 /* Check which crtcs have changed outputs connected to them, these need
10340 * to be part of the prepare_pipes mask. We don't (yet) support global
10341 * modeset across multiple crtcs, so modeset_pipes will only have one
10342 * bit set at most. */
10343 list_for_each_entry(connector, &dev->mode_config.connector_list,
10344 base.head) {
10345 if (connector->base.encoder == &connector->new_encoder->base)
10346 continue;
10347
10348 if (connector->base.encoder) {
10349 tmp_crtc = connector->base.encoder->crtc;
10350
10351 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10352 }
10353
10354 if (connector->new_encoder)
10355 *prepare_pipes |=
10356 1 << connector->new_encoder->new_crtc->pipe;
10357 }
10358
Damien Lespiaub2784e12014-08-05 11:29:37 +010010359 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010360 if (encoder->base.crtc == &encoder->new_crtc->base)
10361 continue;
10362
10363 if (encoder->base.crtc) {
10364 tmp_crtc = encoder->base.crtc;
10365
10366 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10367 }
10368
10369 if (encoder->new_crtc)
10370 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10371 }
10372
Ville Syrjälä76688512014-01-10 11:28:06 +020010373 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010374 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010375 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010376 continue;
10377
Ville Syrjälä76688512014-01-10 11:28:06 +020010378 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010379 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010380 else
10381 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010382 }
10383
10384
10385 /* set_mode is also used to update properties on life display pipes. */
10386 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010387 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010388 *prepare_pipes |= 1 << intel_crtc->pipe;
10389
Daniel Vetterb6c51642013-04-12 18:48:43 +020010390 /*
10391 * For simplicity do a full modeset on any pipe where the output routing
10392 * changed. We could be more clever, but that would require us to be
10393 * more careful with calling the relevant encoder->mode_set functions.
10394 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010395 if (*prepare_pipes)
10396 *modeset_pipes = *prepare_pipes;
10397
10398 /* ... and mask these out. */
10399 *modeset_pipes &= ~(*disable_pipes);
10400 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010401
10402 /*
10403 * HACK: We don't (yet) fully support global modesets. intel_set_config
10404 * obies this rule, but the modeset restore mode of
10405 * intel_modeset_setup_hw_state does not.
10406 */
10407 *modeset_pipes &= 1 << intel_crtc->pipe;
10408 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010409
10410 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10411 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010412}
10413
Daniel Vetterea9d7582012-07-10 10:42:52 +020010414static bool intel_crtc_in_use(struct drm_crtc *crtc)
10415{
10416 struct drm_encoder *encoder;
10417 struct drm_device *dev = crtc->dev;
10418
10419 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10420 if (encoder->crtc == crtc)
10421 return true;
10422
10423 return false;
10424}
10425
10426static void
10427intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10428{
10429 struct intel_encoder *intel_encoder;
10430 struct intel_crtc *intel_crtc;
10431 struct drm_connector *connector;
10432
Damien Lespiaub2784e12014-08-05 11:29:37 +010010433 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010434 if (!intel_encoder->base.crtc)
10435 continue;
10436
10437 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10438
10439 if (prepare_pipes & (1 << intel_crtc->pipe))
10440 intel_encoder->connectors_active = false;
10441 }
10442
10443 intel_modeset_commit_output_state(dev);
10444
Ville Syrjälä76688512014-01-10 11:28:06 +020010445 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010446 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010447 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010448 WARN_ON(intel_crtc->new_config &&
10449 intel_crtc->new_config != &intel_crtc->config);
10450 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010451 }
10452
10453 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10454 if (!connector->encoder || !connector->encoder->crtc)
10455 continue;
10456
10457 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10458
10459 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010460 struct drm_property *dpms_property =
10461 dev->mode_config.dpms_property;
10462
Daniel Vetterea9d7582012-07-10 10:42:52 +020010463 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010464 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010465 dpms_property,
10466 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010467
10468 intel_encoder = to_intel_encoder(connector->encoder);
10469 intel_encoder->connectors_active = true;
10470 }
10471 }
10472
10473}
10474
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010475static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010476{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010477 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010478
10479 if (clock1 == clock2)
10480 return true;
10481
10482 if (!clock1 || !clock2)
10483 return false;
10484
10485 diff = abs(clock1 - clock2);
10486
10487 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10488 return true;
10489
10490 return false;
10491}
10492
Daniel Vetter25c5b262012-07-08 22:08:04 +020010493#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10494 list_for_each_entry((intel_crtc), \
10495 &(dev)->mode_config.crtc_list, \
10496 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010497 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010498
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010499static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010500intel_pipe_config_compare(struct drm_device *dev,
10501 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010502 struct intel_crtc_config *pipe_config)
10503{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010504#define PIPE_CONF_CHECK_X(name) \
10505 if (current_config->name != pipe_config->name) { \
10506 DRM_ERROR("mismatch in " #name " " \
10507 "(expected 0x%08x, found 0x%08x)\n", \
10508 current_config->name, \
10509 pipe_config->name); \
10510 return false; \
10511 }
10512
Daniel Vetter08a24032013-04-19 11:25:34 +020010513#define PIPE_CONF_CHECK_I(name) \
10514 if (current_config->name != pipe_config->name) { \
10515 DRM_ERROR("mismatch in " #name " " \
10516 "(expected %i, found %i)\n", \
10517 current_config->name, \
10518 pipe_config->name); \
10519 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010520 }
10521
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010522/* This is required for BDW+ where there is only one set of registers for
10523 * switching between high and low RR.
10524 * This macro can be used whenever a comparison has to be made between one
10525 * hw state and multiple sw state variables.
10526 */
10527#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10528 if ((current_config->name != pipe_config->name) && \
10529 (current_config->alt_name != pipe_config->name)) { \
10530 DRM_ERROR("mismatch in " #name " " \
10531 "(expected %i or %i, found %i)\n", \
10532 current_config->name, \
10533 current_config->alt_name, \
10534 pipe_config->name); \
10535 return false; \
10536 }
10537
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010538#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10539 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010540 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010541 "(expected %i, found %i)\n", \
10542 current_config->name & (mask), \
10543 pipe_config->name & (mask)); \
10544 return false; \
10545 }
10546
Ville Syrjälä5e550652013-09-06 23:29:07 +030010547#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10548 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10549 DRM_ERROR("mismatch in " #name " " \
10550 "(expected %i, found %i)\n", \
10551 current_config->name, \
10552 pipe_config->name); \
10553 return false; \
10554 }
10555
Daniel Vetterbb760062013-06-06 14:55:52 +020010556#define PIPE_CONF_QUIRK(quirk) \
10557 ((current_config->quirks | pipe_config->quirks) & (quirk))
10558
Daniel Vettereccb1402013-05-22 00:50:22 +020010559 PIPE_CONF_CHECK_I(cpu_transcoder);
10560
Daniel Vetter08a24032013-04-19 11:25:34 +020010561 PIPE_CONF_CHECK_I(has_pch_encoder);
10562 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010563 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10564 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10565 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10566 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10567 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010568
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010569 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010570
10571 if (INTEL_INFO(dev)->gen < 8) {
10572 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10573 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10574 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10575 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10576 PIPE_CONF_CHECK_I(dp_m_n.tu);
10577
10578 if (current_config->has_drrs) {
10579 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10580 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10581 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10582 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10583 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10584 }
10585 } else {
10586 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10587 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10588 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10589 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10590 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10591 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010592
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010593 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10594 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10595 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10599
10600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10606
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010607 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010608 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010609 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10610 IS_VALLEYVIEW(dev))
10611 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010612
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010613 PIPE_CONF_CHECK_I(has_audio);
10614
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010615 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10616 DRM_MODE_FLAG_INTERLACE);
10617
Daniel Vetterbb760062013-06-06 14:55:52 +020010618 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10619 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10620 DRM_MODE_FLAG_PHSYNC);
10621 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10622 DRM_MODE_FLAG_NHSYNC);
10623 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10624 DRM_MODE_FLAG_PVSYNC);
10625 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10626 DRM_MODE_FLAG_NVSYNC);
10627 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010628
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010629 PIPE_CONF_CHECK_I(pipe_src_w);
10630 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010631
Daniel Vetter99535992014-04-13 12:00:33 +020010632 /*
10633 * FIXME: BIOS likes to set up a cloned config with lvds+external
10634 * screen. Since we don't yet re-compute the pipe config when moving
10635 * just the lvds port away to another pipe the sw tracking won't match.
10636 *
10637 * Proper atomic modesets with recomputed global state will fix this.
10638 * Until then just don't check gmch state for inherited modes.
10639 */
10640 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10641 PIPE_CONF_CHECK_I(gmch_pfit.control);
10642 /* pfit ratios are autocomputed by the hw on gen4+ */
10643 if (INTEL_INFO(dev)->gen < 4)
10644 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10645 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10646 }
10647
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010648 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10649 if (current_config->pch_pfit.enabled) {
10650 PIPE_CONF_CHECK_I(pch_pfit.pos);
10651 PIPE_CONF_CHECK_I(pch_pfit.size);
10652 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010653
Jesse Barnese59150d2014-01-07 13:30:45 -080010654 /* BDW+ don't expose a synchronous way to read the state */
10655 if (IS_HASWELL(dev))
10656 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010657
Ville Syrjälä282740f2013-09-04 18:30:03 +030010658 PIPE_CONF_CHECK_I(double_wide);
10659
Daniel Vetter26804af2014-06-25 22:01:55 +030010660 PIPE_CONF_CHECK_X(ddi_pll_sel);
10661
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010662 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010663 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010664 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010665 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10666 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010667 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010668
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010669 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10670 PIPE_CONF_CHECK_I(pipe_bpp);
10671
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010672 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10673 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010674
Daniel Vetter66e985c2013-06-05 13:34:20 +020010675#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010676#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010677#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010678#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010679#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010680#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010681
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010682 return true;
10683}
10684
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010685static void
10686check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010687{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010688 struct intel_connector *connector;
10689
10690 list_for_each_entry(connector, &dev->mode_config.connector_list,
10691 base.head) {
10692 /* This also checks the encoder/connector hw state with the
10693 * ->get_hw_state callbacks. */
10694 intel_connector_check_state(connector);
10695
10696 WARN(&connector->new_encoder->base != connector->base.encoder,
10697 "connector's staged encoder doesn't match current encoder\n");
10698 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010699}
10700
10701static void
10702check_encoder_state(struct drm_device *dev)
10703{
10704 struct intel_encoder *encoder;
10705 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010706
Damien Lespiaub2784e12014-08-05 11:29:37 +010010707 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010708 bool enabled = false;
10709 bool active = false;
10710 enum pipe pipe, tracked_pipe;
10711
10712 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10713 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010714 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010715
10716 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10717 "encoder's stage crtc doesn't match current crtc\n");
10718 WARN(encoder->connectors_active && !encoder->base.crtc,
10719 "encoder's active_connectors set, but no crtc\n");
10720
10721 list_for_each_entry(connector, &dev->mode_config.connector_list,
10722 base.head) {
10723 if (connector->base.encoder != &encoder->base)
10724 continue;
10725 enabled = true;
10726 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10727 active = true;
10728 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010729 /*
10730 * for MST connectors if we unplug the connector is gone
10731 * away but the encoder is still connected to a crtc
10732 * until a modeset happens in response to the hotplug.
10733 */
10734 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10735 continue;
10736
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010737 WARN(!!encoder->base.crtc != enabled,
10738 "encoder's enabled state mismatch "
10739 "(expected %i, found %i)\n",
10740 !!encoder->base.crtc, enabled);
10741 WARN(active && !encoder->base.crtc,
10742 "active encoder with no crtc\n");
10743
10744 WARN(encoder->connectors_active != active,
10745 "encoder's computed active state doesn't match tracked active state "
10746 "(expected %i, found %i)\n", active, encoder->connectors_active);
10747
10748 active = encoder->get_hw_state(encoder, &pipe);
10749 WARN(active != encoder->connectors_active,
10750 "encoder's hw state doesn't match sw tracking "
10751 "(expected %i, found %i)\n",
10752 encoder->connectors_active, active);
10753
10754 if (!encoder->base.crtc)
10755 continue;
10756
10757 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10758 WARN(active && pipe != tracked_pipe,
10759 "active encoder's pipe doesn't match"
10760 "(expected %i, found %i)\n",
10761 tracked_pipe, pipe);
10762
10763 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010764}
10765
10766static void
10767check_crtc_state(struct drm_device *dev)
10768{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010769 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010770 struct intel_crtc *crtc;
10771 struct intel_encoder *encoder;
10772 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010773
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010774 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010775 bool enabled = false;
10776 bool active = false;
10777
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010778 memset(&pipe_config, 0, sizeof(pipe_config));
10779
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010780 DRM_DEBUG_KMS("[CRTC:%d]\n",
10781 crtc->base.base.id);
10782
10783 WARN(crtc->active && !crtc->base.enabled,
10784 "active crtc, but not enabled in sw tracking\n");
10785
Damien Lespiaub2784e12014-08-05 11:29:37 +010010786 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010787 if (encoder->base.crtc != &crtc->base)
10788 continue;
10789 enabled = true;
10790 if (encoder->connectors_active)
10791 active = true;
10792 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010793
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010794 WARN(active != crtc->active,
10795 "crtc's computed active state doesn't match tracked active state "
10796 "(expected %i, found %i)\n", active, crtc->active);
10797 WARN(enabled != crtc->base.enabled,
10798 "crtc's computed enabled state doesn't match tracked enabled state "
10799 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10800
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010801 active = dev_priv->display.get_pipe_config(crtc,
10802 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010803
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010804 /* hw state is inconsistent with the pipe quirk */
10805 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10806 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010807 active = crtc->active;
10808
Damien Lespiaub2784e12014-08-05 11:29:37 +010010809 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010810 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010811 if (encoder->base.crtc != &crtc->base)
10812 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010813 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010814 encoder->get_config(encoder, &pipe_config);
10815 }
10816
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010817 WARN(crtc->active != active,
10818 "crtc active state doesn't match with hw state "
10819 "(expected %i, found %i)\n", crtc->active, active);
10820
Daniel Vetterc0b03412013-05-28 12:05:54 +020010821 if (active &&
10822 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10823 WARN(1, "pipe state doesn't match!\n");
10824 intel_dump_pipe_config(crtc, &pipe_config,
10825 "[hw state]");
10826 intel_dump_pipe_config(crtc, &crtc->config,
10827 "[sw state]");
10828 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010829 }
10830}
10831
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010832static void
10833check_shared_dpll_state(struct drm_device *dev)
10834{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010836 struct intel_crtc *crtc;
10837 struct intel_dpll_hw_state dpll_hw_state;
10838 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010839
10840 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10841 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10842 int enabled_crtcs = 0, active_crtcs = 0;
10843 bool active;
10844
10845 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10846
10847 DRM_DEBUG_KMS("%s\n", pll->name);
10848
10849 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10850
10851 WARN(pll->active > pll->refcount,
10852 "more active pll users than references: %i vs %i\n",
10853 pll->active, pll->refcount);
10854 WARN(pll->active && !pll->on,
10855 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010856 WARN(pll->on && !pll->active,
10857 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010858 WARN(pll->on != active,
10859 "pll on state mismatch (expected %i, found %i)\n",
10860 pll->on, active);
10861
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010862 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010863 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10864 enabled_crtcs++;
10865 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10866 active_crtcs++;
10867 }
10868 WARN(pll->active != active_crtcs,
10869 "pll active crtcs mismatch (expected %i, found %i)\n",
10870 pll->active, active_crtcs);
10871 WARN(pll->refcount != enabled_crtcs,
10872 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10873 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010874
10875 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10876 sizeof(dpll_hw_state)),
10877 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010878 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010879}
10880
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010881void
10882intel_modeset_check_state(struct drm_device *dev)
10883{
10884 check_connector_state(dev);
10885 check_encoder_state(dev);
10886 check_crtc_state(dev);
10887 check_shared_dpll_state(dev);
10888}
10889
Ville Syrjälä18442d02013-09-13 16:00:08 +030010890void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10891 int dotclock)
10892{
10893 /*
10894 * FDI already provided one idea for the dotclock.
10895 * Yell if the encoder disagrees.
10896 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010897 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010898 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010899 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010900}
10901
Ville Syrjälä80715b22014-05-15 20:23:23 +030010902static void update_scanline_offset(struct intel_crtc *crtc)
10903{
10904 struct drm_device *dev = crtc->base.dev;
10905
10906 /*
10907 * The scanline counter increments at the leading edge of hsync.
10908 *
10909 * On most platforms it starts counting from vtotal-1 on the
10910 * first active line. That means the scanline counter value is
10911 * always one less than what we would expect. Ie. just after
10912 * start of vblank, which also occurs at start of hsync (on the
10913 * last active line), the scanline counter will read vblank_start-1.
10914 *
10915 * On gen2 the scanline counter starts counting from 1 instead
10916 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10917 * to keep the value positive), instead of adding one.
10918 *
10919 * On HSW+ the behaviour of the scanline counter depends on the output
10920 * type. For DP ports it behaves like most other platforms, but on HDMI
10921 * there's an extra 1 line difference. So we need to add two instead of
10922 * one to the value.
10923 */
10924 if (IS_GEN2(dev)) {
10925 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10926 int vtotal;
10927
10928 vtotal = mode->crtc_vtotal;
10929 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10930 vtotal /= 2;
10931
10932 crtc->scanline_offset = vtotal - 1;
10933 } else if (HAS_DDI(dev) &&
10934 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10935 crtc->scanline_offset = 2;
10936 } else
10937 crtc->scanline_offset = 1;
10938}
10939
Daniel Vetterf30da182013-04-11 20:22:50 +020010940static int __intel_set_mode(struct drm_crtc *crtc,
10941 struct drm_display_mode *mode,
10942 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010943{
10944 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010945 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010946 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010947 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010948 struct intel_crtc *intel_crtc;
10949 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010950 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010951
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010952 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010953 if (!saved_mode)
10954 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010955
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010956 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010957 &prepare_pipes, &disable_pipes);
10958
Tim Gardner3ac18232012-12-07 07:54:26 -070010959 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010960
Daniel Vetter25c5b262012-07-08 22:08:04 +020010961 /* Hack: Because we don't (yet) support global modeset on multiple
10962 * crtcs, we don't keep track of the new mode for more than one crtc.
10963 * Hence simply check whether any bit is set in modeset_pipes in all the
10964 * pieces of code that are not yet converted to deal with mutliple crtcs
10965 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010966 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010967 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010968 if (IS_ERR(pipe_config)) {
10969 ret = PTR_ERR(pipe_config);
10970 pipe_config = NULL;
10971
Tim Gardner3ac18232012-12-07 07:54:26 -070010972 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010973 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010974 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10975 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010976 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010977 }
10978
Jesse Barnes30a970c2013-11-04 13:48:12 -080010979 /*
10980 * See if the config requires any additional preparation, e.g.
10981 * to adjust global state with pipes off. We need to do this
10982 * here so we can get the modeset_pipe updated config for the new
10983 * mode set on this crtc. For other crtcs we need to use the
10984 * adjusted_mode bits in the crtc directly.
10985 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010986 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010987 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010988
Ville Syrjäläc164f832013-11-05 22:34:12 +020010989 /* may have added more to prepare_pipes than we should */
10990 prepare_pipes &= ~disable_pipes;
10991 }
10992
Daniel Vetter460da9162013-03-27 00:44:51 +010010993 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10994 intel_crtc_disable(&intel_crtc->base);
10995
Daniel Vetterea9d7582012-07-10 10:42:52 +020010996 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10997 if (intel_crtc->base.enabled)
10998 dev_priv->display.crtc_disable(&intel_crtc->base);
10999 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011000
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011001 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11002 * to set it here already despite that we pass it down the callchain.
11003 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011004 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011005 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011006 /* mode_set/enable/disable functions rely on a correct pipe
11007 * config. */
11008 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011009 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011010
11011 /*
11012 * Calculate and store various constants which
11013 * are later needed by vblank and swap-completion
11014 * timestamping. They are derived from true hwmode.
11015 */
11016 drm_calc_timestamping_constants(crtc,
11017 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011018 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011019
Daniel Vetterea9d7582012-07-10 10:42:52 +020011020 /* Only after disabling all output pipelines that will be changed can we
11021 * update the the output configuration. */
11022 intel_modeset_update_state(dev, prepare_pipes);
11023
Daniel Vetter47fab732012-10-26 10:58:18 +020011024 if (dev_priv->display.modeset_global_resources)
11025 dev_priv->display.modeset_global_resources(dev);
11026
Daniel Vettera6778b32012-07-02 09:56:42 +020011027 /* Set up the DPLL and any encoders state that needs to adjust or depend
11028 * on the DPLL.
11029 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011030 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011031 struct drm_framebuffer *old_fb = crtc->primary->fb;
11032 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11033 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011034
11035 mutex_lock(&dev->struct_mutex);
11036 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020011037 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020011038 NULL);
11039 if (ret != 0) {
11040 DRM_ERROR("pin & fence failed\n");
11041 mutex_unlock(&dev->struct_mutex);
11042 goto done;
11043 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011044 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011045 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011046 i915_gem_track_fb(old_obj, obj,
11047 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011048 mutex_unlock(&dev->struct_mutex);
11049
11050 crtc->primary->fb = fb;
11051 crtc->x = x;
11052 crtc->y = y;
11053
Daniel Vetter4271b752014-04-24 23:55:00 +020011054 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
11055 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011056 if (ret)
11057 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011058 }
11059
11060 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011061 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11062 update_scanline_offset(intel_crtc);
11063
Daniel Vetter25c5b262012-07-08 22:08:04 +020011064 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011065 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011066
Daniel Vettera6778b32012-07-02 09:56:42 +020011067 /* FIXME: add subpixel order */
11068done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011069 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011070 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011071
Tim Gardner3ac18232012-12-07 07:54:26 -070011072out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011073 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011074 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011075 return ret;
11076}
11077
Damien Lespiaue7457a92013-08-08 22:28:59 +010011078static int intel_set_mode(struct drm_crtc *crtc,
11079 struct drm_display_mode *mode,
11080 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011081{
11082 int ret;
11083
11084 ret = __intel_set_mode(crtc, mode, x, y, fb);
11085
11086 if (ret == 0)
11087 intel_modeset_check_state(crtc->dev);
11088
11089 return ret;
11090}
11091
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011092void intel_crtc_restore_mode(struct drm_crtc *crtc)
11093{
Matt Roperf4510a22014-04-01 15:22:40 -070011094 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011095}
11096
Daniel Vetter25c5b262012-07-08 22:08:04 +020011097#undef for_each_intel_crtc_masked
11098
Daniel Vetterd9e55602012-07-04 22:16:09 +020011099static void intel_set_config_free(struct intel_set_config *config)
11100{
11101 if (!config)
11102 return;
11103
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011104 kfree(config->save_connector_encoders);
11105 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011106 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011107 kfree(config);
11108}
11109
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011110static int intel_set_config_save_state(struct drm_device *dev,
11111 struct intel_set_config *config)
11112{
Ville Syrjälä76688512014-01-10 11:28:06 +020011113 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011114 struct drm_encoder *encoder;
11115 struct drm_connector *connector;
11116 int count;
11117
Ville Syrjälä76688512014-01-10 11:28:06 +020011118 config->save_crtc_enabled =
11119 kcalloc(dev->mode_config.num_crtc,
11120 sizeof(bool), GFP_KERNEL);
11121 if (!config->save_crtc_enabled)
11122 return -ENOMEM;
11123
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011124 config->save_encoder_crtcs =
11125 kcalloc(dev->mode_config.num_encoder,
11126 sizeof(struct drm_crtc *), GFP_KERNEL);
11127 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011128 return -ENOMEM;
11129
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011130 config->save_connector_encoders =
11131 kcalloc(dev->mode_config.num_connector,
11132 sizeof(struct drm_encoder *), GFP_KERNEL);
11133 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011134 return -ENOMEM;
11135
11136 /* Copy data. Note that driver private data is not affected.
11137 * Should anything bad happen only the expected state is
11138 * restored, not the drivers personal bookkeeping.
11139 */
11140 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011141 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011142 config->save_crtc_enabled[count++] = crtc->enabled;
11143 }
11144
11145 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011146 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011147 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011148 }
11149
11150 count = 0;
11151 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011152 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011153 }
11154
11155 return 0;
11156}
11157
11158static void intel_set_config_restore_state(struct drm_device *dev,
11159 struct intel_set_config *config)
11160{
Ville Syrjälä76688512014-01-10 11:28:06 +020011161 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011162 struct intel_encoder *encoder;
11163 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011164 int count;
11165
11166 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011167 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011168 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011169
11170 if (crtc->new_enabled)
11171 crtc->new_config = &crtc->config;
11172 else
11173 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011174 }
11175
11176 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011177 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011178 encoder->new_crtc =
11179 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011180 }
11181
11182 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011183 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11184 connector->new_encoder =
11185 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011186 }
11187}
11188
Imre Deake3de42b2013-05-03 19:44:07 +020011189static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011190is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011191{
11192 int i;
11193
Chris Wilson2e57f472013-07-17 12:14:40 +010011194 if (set->num_connectors == 0)
11195 return false;
11196
11197 if (WARN_ON(set->connectors == NULL))
11198 return false;
11199
11200 for (i = 0; i < set->num_connectors; i++)
11201 if (set->connectors[i]->encoder &&
11202 set->connectors[i]->encoder->crtc == set->crtc &&
11203 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011204 return true;
11205
11206 return false;
11207}
11208
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011209static void
11210intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11211 struct intel_set_config *config)
11212{
11213
11214 /* We should be able to check here if the fb has the same properties
11215 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011216 if (is_crtc_connector_off(set)) {
11217 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011218 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011219 /*
11220 * If we have no fb, we can only flip as long as the crtc is
11221 * active, otherwise we need a full mode set. The crtc may
11222 * be active if we've only disabled the primary plane, or
11223 * in fastboot situations.
11224 */
Matt Roperf4510a22014-04-01 15:22:40 -070011225 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011226 struct intel_crtc *intel_crtc =
11227 to_intel_crtc(set->crtc);
11228
Matt Roper3b150f02014-05-29 08:06:53 -070011229 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011230 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11231 config->fb_changed = true;
11232 } else {
11233 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11234 config->mode_changed = true;
11235 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011236 } else if (set->fb == NULL) {
11237 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011238 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011239 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011240 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011241 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011242 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011243 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011244 }
11245
Daniel Vetter835c5872012-07-10 18:11:08 +020011246 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011247 config->fb_changed = true;
11248
11249 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11250 DRM_DEBUG_KMS("modes are different, full mode set\n");
11251 drm_mode_debug_printmodeline(&set->crtc->mode);
11252 drm_mode_debug_printmodeline(set->mode);
11253 config->mode_changed = true;
11254 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011255
11256 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11257 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011258}
11259
Daniel Vetter2e431052012-07-04 22:42:15 +020011260static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011261intel_modeset_stage_output_state(struct drm_device *dev,
11262 struct drm_mode_set *set,
11263 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011264{
Daniel Vetter9a935852012-07-05 22:34:27 +020011265 struct intel_connector *connector;
11266 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011267 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011268 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011269
Damien Lespiau9abdda72013-02-13 13:29:23 +000011270 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011271 * of connectors. For paranoia, double-check this. */
11272 WARN_ON(!set->fb && (set->num_connectors != 0));
11273 WARN_ON(set->fb && (set->num_connectors == 0));
11274
Daniel Vetter9a935852012-07-05 22:34:27 +020011275 list_for_each_entry(connector, &dev->mode_config.connector_list,
11276 base.head) {
11277 /* Otherwise traverse passed in connector list and get encoders
11278 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011279 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011280 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011281 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011282 break;
11283 }
11284 }
11285
Daniel Vetter9a935852012-07-05 22:34:27 +020011286 /* If we disable the crtc, disable all its connectors. Also, if
11287 * the connector is on the changing crtc but not on the new
11288 * connector list, disable it. */
11289 if ((!set->fb || ro == set->num_connectors) &&
11290 connector->base.encoder &&
11291 connector->base.encoder->crtc == set->crtc) {
11292 connector->new_encoder = NULL;
11293
11294 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11295 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011296 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011297 }
11298
11299
11300 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011301 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011302 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011303 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011304 }
11305 /* connector->new_encoder is now updated for all connectors. */
11306
11307 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011308 list_for_each_entry(connector, &dev->mode_config.connector_list,
11309 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011310 struct drm_crtc *new_crtc;
11311
Daniel Vetter9a935852012-07-05 22:34:27 +020011312 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011313 continue;
11314
Daniel Vetter9a935852012-07-05 22:34:27 +020011315 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011316
11317 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011318 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011319 new_crtc = set->crtc;
11320 }
11321
11322 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011323 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11324 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011325 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011326 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011327 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011328
11329 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11330 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011331 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011332 new_crtc->base.id);
11333 }
11334
11335 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011336 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011337 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011338 list_for_each_entry(connector,
11339 &dev->mode_config.connector_list,
11340 base.head) {
11341 if (connector->new_encoder == encoder) {
11342 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011343 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011344 }
11345 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011346
11347 if (num_connectors == 0)
11348 encoder->new_crtc = NULL;
11349 else if (num_connectors > 1)
11350 return -EINVAL;
11351
Daniel Vetter9a935852012-07-05 22:34:27 +020011352 /* Only now check for crtc changes so we don't miss encoders
11353 * that will be disabled. */
11354 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011355 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011356 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011357 }
11358 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011359 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011360 list_for_each_entry(connector, &dev->mode_config.connector_list,
11361 base.head) {
11362 if (connector->new_encoder)
11363 if (connector->new_encoder != connector->encoder)
11364 connector->encoder = connector->new_encoder;
11365 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011366 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011367 crtc->new_enabled = false;
11368
Damien Lespiaub2784e12014-08-05 11:29:37 +010011369 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011370 if (encoder->new_crtc == crtc) {
11371 crtc->new_enabled = true;
11372 break;
11373 }
11374 }
11375
11376 if (crtc->new_enabled != crtc->base.enabled) {
11377 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11378 crtc->new_enabled ? "en" : "dis");
11379 config->mode_changed = true;
11380 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011381
11382 if (crtc->new_enabled)
11383 crtc->new_config = &crtc->config;
11384 else
11385 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011386 }
11387
Daniel Vetter2e431052012-07-04 22:42:15 +020011388 return 0;
11389}
11390
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011391static void disable_crtc_nofb(struct intel_crtc *crtc)
11392{
11393 struct drm_device *dev = crtc->base.dev;
11394 struct intel_encoder *encoder;
11395 struct intel_connector *connector;
11396
11397 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11398 pipe_name(crtc->pipe));
11399
11400 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11401 if (connector->new_encoder &&
11402 connector->new_encoder->new_crtc == crtc)
11403 connector->new_encoder = NULL;
11404 }
11405
Damien Lespiaub2784e12014-08-05 11:29:37 +010011406 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011407 if (encoder->new_crtc == crtc)
11408 encoder->new_crtc = NULL;
11409 }
11410
11411 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011412 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011413}
11414
Daniel Vetter2e431052012-07-04 22:42:15 +020011415static int intel_crtc_set_config(struct drm_mode_set *set)
11416{
11417 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011418 struct drm_mode_set save_set;
11419 struct intel_set_config *config;
11420 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011421
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011422 BUG_ON(!set);
11423 BUG_ON(!set->crtc);
11424 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011425
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011426 /* Enforce sane interface api - has been abused by the fb helper. */
11427 BUG_ON(!set->mode && set->fb);
11428 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011429
Daniel Vetter2e431052012-07-04 22:42:15 +020011430 if (set->fb) {
11431 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11432 set->crtc->base.id, set->fb->base.id,
11433 (int)set->num_connectors, set->x, set->y);
11434 } else {
11435 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011436 }
11437
11438 dev = set->crtc->dev;
11439
11440 ret = -ENOMEM;
11441 config = kzalloc(sizeof(*config), GFP_KERNEL);
11442 if (!config)
11443 goto out_config;
11444
11445 ret = intel_set_config_save_state(dev, config);
11446 if (ret)
11447 goto out_config;
11448
11449 save_set.crtc = set->crtc;
11450 save_set.mode = &set->crtc->mode;
11451 save_set.x = set->crtc->x;
11452 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011453 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011454
11455 /* Compute whether we need a full modeset, only an fb base update or no
11456 * change at all. In the future we might also check whether only the
11457 * mode changed, e.g. for LVDS where we only change the panel fitter in
11458 * such cases. */
11459 intel_set_config_compute_mode_changes(set, config);
11460
Daniel Vetter9a935852012-07-05 22:34:27 +020011461 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011462 if (ret)
11463 goto fail;
11464
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011465 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011466 ret = intel_set_mode(set->crtc, set->mode,
11467 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011468 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011469 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11470
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011471 intel_crtc_wait_for_pending_flips(set->crtc);
11472
Daniel Vetter4f660f42012-07-02 09:47:37 +020011473 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011474 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011475
11476 /*
11477 * We need to make sure the primary plane is re-enabled if it
11478 * has previously been turned off.
11479 */
11480 if (!intel_crtc->primary_enabled && ret == 0) {
11481 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011482 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011483 }
11484
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011485 /*
11486 * In the fastboot case this may be our only check of the
11487 * state after boot. It would be better to only do it on
11488 * the first update, but we don't have a nice way of doing that
11489 * (and really, set_config isn't used much for high freq page
11490 * flipping, so increasing its cost here shouldn't be a big
11491 * deal).
11492 */
Jani Nikulad330a952014-01-21 11:24:25 +020011493 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011494 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011495 }
11496
Chris Wilson2d05eae2013-05-03 17:36:25 +010011497 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011498 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11499 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011500fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011501 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011502
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011503 /*
11504 * HACK: if the pipe was on, but we didn't have a framebuffer,
11505 * force the pipe off to avoid oopsing in the modeset code
11506 * due to fb==NULL. This should only happen during boot since
11507 * we don't yet reconstruct the FB from the hardware state.
11508 */
11509 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11510 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11511
Chris Wilson2d05eae2013-05-03 17:36:25 +010011512 /* Try to restore the config */
11513 if (config->mode_changed &&
11514 intel_set_mode(save_set.crtc, save_set.mode,
11515 save_set.x, save_set.y, save_set.fb))
11516 DRM_ERROR("failed to restore config after modeset failure\n");
11517 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011518
Daniel Vetterd9e55602012-07-04 22:16:09 +020011519out_config:
11520 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011521 return ret;
11522}
11523
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011524static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011525 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011526 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011527 .destroy = intel_crtc_destroy,
11528 .page_flip = intel_crtc_page_flip,
11529};
11530
Daniel Vetter53589012013-06-05 13:34:16 +020011531static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11532 struct intel_shared_dpll *pll,
11533 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011534{
Daniel Vetter53589012013-06-05 13:34:16 +020011535 uint32_t val;
11536
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011537 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011538 return false;
11539
Daniel Vetter53589012013-06-05 13:34:16 +020011540 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011541 hw_state->dpll = val;
11542 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11543 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011544
11545 return val & DPLL_VCO_ENABLE;
11546}
11547
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011548static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11549 struct intel_shared_dpll *pll)
11550{
11551 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11552 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11553}
11554
Daniel Vettere7b903d2013-06-05 13:34:14 +020011555static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11556 struct intel_shared_dpll *pll)
11557{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011558 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011559 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011560
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011561 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11562
11563 /* Wait for the clocks to stabilize. */
11564 POSTING_READ(PCH_DPLL(pll->id));
11565 udelay(150);
11566
11567 /* The pixel multiplier can only be updated once the
11568 * DPLL is enabled and the clocks are stable.
11569 *
11570 * So write it again.
11571 */
11572 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11573 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011574 udelay(200);
11575}
11576
11577static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11578 struct intel_shared_dpll *pll)
11579{
11580 struct drm_device *dev = dev_priv->dev;
11581 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011582
11583 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011584 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011585 if (intel_crtc_to_shared_dpll(crtc) == pll)
11586 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11587 }
11588
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011589 I915_WRITE(PCH_DPLL(pll->id), 0);
11590 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011591 udelay(200);
11592}
11593
Daniel Vetter46edb022013-06-05 13:34:12 +020011594static char *ibx_pch_dpll_names[] = {
11595 "PCH DPLL A",
11596 "PCH DPLL B",
11597};
11598
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011599static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011600{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011601 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011602 int i;
11603
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011604 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011605
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011606 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011607 dev_priv->shared_dplls[i].id = i;
11608 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011609 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011610 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11611 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011612 dev_priv->shared_dplls[i].get_hw_state =
11613 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011614 }
11615}
11616
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011617static void intel_shared_dpll_init(struct drm_device *dev)
11618{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011619 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011620
Daniel Vetter9cd86932014-06-25 22:01:57 +030011621 if (HAS_DDI(dev))
11622 intel_ddi_pll_init(dev);
11623 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011624 ibx_pch_dpll_init(dev);
11625 else
11626 dev_priv->num_shared_dpll = 0;
11627
11628 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011629}
11630
Matt Roper465c1202014-05-29 08:06:54 -070011631static int
11632intel_primary_plane_disable(struct drm_plane *plane)
11633{
11634 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011635 struct intel_crtc *intel_crtc;
11636
11637 if (!plane->fb)
11638 return 0;
11639
11640 BUG_ON(!plane->crtc);
11641
11642 intel_crtc = to_intel_crtc(plane->crtc);
11643
11644 /*
11645 * Even though we checked plane->fb above, it's still possible that
11646 * the primary plane has been implicitly disabled because the crtc
11647 * coordinates given weren't visible, or because we detected
11648 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11649 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11650 * In either case, we need to unpin the FB and let the fb pointer get
11651 * updated, but otherwise we don't need to touch the hardware.
11652 */
11653 if (!intel_crtc->primary_enabled)
11654 goto disable_unpin;
11655
11656 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011657 intel_disable_primary_hw_plane(plane, plane->crtc);
11658
Matt Roper465c1202014-05-29 08:06:54 -070011659disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011660 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011661 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011662 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011663 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011664 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011665 plane->fb = NULL;
11666
11667 return 0;
11668}
11669
11670static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011671intel_check_primary_plane(struct drm_plane *plane,
11672 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011673{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011674 struct drm_crtc *crtc = state->crtc;
11675 struct drm_framebuffer *fb = state->fb;
11676 struct drm_rect *dest = &state->dst;
11677 struct drm_rect *src = &state->src;
11678 const struct drm_rect *clip = &state->clip;
11679
11680 return drm_plane_helper_check_update(plane, crtc, fb,
11681 src, dest, clip,
11682 DRM_PLANE_HELPER_NO_SCALING,
11683 DRM_PLANE_HELPER_NO_SCALING,
11684 false, true, &state->visible);
11685}
11686
11687static int
11688intel_commit_primary_plane(struct drm_plane *plane,
11689 struct intel_plane_state *state)
11690{
11691 struct drm_crtc *crtc = state->crtc;
11692 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011693 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011694 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011696 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11697 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011698 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011699 struct drm_rect *src = &state->src;
Matt Roper465c1202014-05-29 08:06:54 -070011700 int ret;
11701
Matt Roper465c1202014-05-29 08:06:54 -070011702 intel_crtc_wait_for_pending_flips(crtc);
11703
11704 /*
11705 * If clipping results in a non-visible primary plane, we'll disable
11706 * the primary plane. Note that this is a bit different than what
11707 * happens if userspace explicitly disables the plane by passing fb=0
11708 * because plane->fb still gets set and pinned.
11709 */
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011710 if (!state->visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011711 mutex_lock(&dev->struct_mutex);
11712
Matt Roper465c1202014-05-29 08:06:54 -070011713 /*
11714 * Try to pin the new fb first so that we can bail out if we
11715 * fail.
11716 */
11717 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011718 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011719 if (ret) {
11720 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011721 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011722 }
Matt Roper465c1202014-05-29 08:06:54 -070011723 }
11724
Daniel Vettera071fa02014-06-18 23:28:09 +020011725 i915_gem_track_fb(old_obj, obj,
11726 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11727
Matt Roper465c1202014-05-29 08:06:54 -070011728 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011729 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011730
11731
11732 if (plane->fb != fb)
11733 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011734 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011735
Matt Roper4c345742014-07-09 16:22:10 -070011736 mutex_unlock(&dev->struct_mutex);
11737
Sonika Jindalce54d852014-08-21 11:44:39 +053011738 } else {
Sonika Jindal48404c12014-08-22 14:06:04 +053011739 if (intel_crtc && intel_crtc->active &&
11740 intel_crtc->primary_enabled) {
11741 /*
11742 * FBC does not work on some platforms for rotated
11743 * planes, so disable it when rotation is not 0 and
11744 * update it when rotation is set back to 0.
11745 *
11746 * FIXME: This is redundant with the fbc update done in
11747 * the primary plane enable function except that that
11748 * one is done too late. We eventually need to unify
11749 * this.
11750 */
11751 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11752 dev_priv->fbc.plane == intel_crtc->plane &&
11753 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11754 intel_disable_fbc(dev);
11755 }
11756 }
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011757 ret = intel_pipe_set_base(crtc, src->x1, src->y1, fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011758 if (ret)
11759 return ret;
11760
11761 if (!intel_crtc->primary_enabled)
11762 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011763 }
11764
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011765 intel_plane->crtc_x = state->orig_dst.x1;
11766 intel_plane->crtc_y = state->orig_dst.y1;
11767 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11768 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11769 intel_plane->src_x = state->orig_src.x1;
11770 intel_plane->src_y = state->orig_src.y1;
11771 intel_plane->src_w = drm_rect_width(&state->orig_src);
11772 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011773 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011774
11775 return 0;
11776}
11777
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011778static int
11779intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11780 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11781 unsigned int crtc_w, unsigned int crtc_h,
11782 uint32_t src_x, uint32_t src_y,
11783 uint32_t src_w, uint32_t src_h)
11784{
11785 struct intel_plane_state state;
11786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11787 int ret;
11788
11789 state.crtc = crtc;
11790 state.fb = fb;
11791
11792 /* sample coordinates in 16.16 fixed point */
11793 state.src.x1 = src_x;
11794 state.src.x2 = src_x + src_w;
11795 state.src.y1 = src_y;
11796 state.src.y2 = src_y + src_h;
11797
11798 /* integer pixels */
11799 state.dst.x1 = crtc_x;
11800 state.dst.x2 = crtc_x + crtc_w;
11801 state.dst.y1 = crtc_y;
11802 state.dst.y2 = crtc_y + crtc_h;
11803
11804 state.clip.x1 = 0;
11805 state.clip.y1 = 0;
11806 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11807 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11808
11809 state.orig_src = state.src;
11810 state.orig_dst = state.dst;
11811
11812 ret = intel_check_primary_plane(plane, &state);
11813 if (ret)
11814 return ret;
11815
11816 intel_commit_primary_plane(plane, &state);
11817
11818 return 0;
11819}
11820
Matt Roper3d7d6512014-06-10 08:28:13 -070011821/* Common destruction function for both primary and cursor planes */
11822static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011823{
11824 struct intel_plane *intel_plane = to_intel_plane(plane);
11825 drm_plane_cleanup(plane);
11826 kfree(intel_plane);
11827}
11828
11829static const struct drm_plane_funcs intel_primary_plane_funcs = {
11830 .update_plane = intel_primary_plane_setplane,
11831 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011832 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011833 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011834};
11835
11836static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11837 int pipe)
11838{
11839 struct intel_plane *primary;
11840 const uint32_t *intel_primary_formats;
11841 int num_formats;
11842
11843 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11844 if (primary == NULL)
11845 return NULL;
11846
11847 primary->can_scale = false;
11848 primary->max_downscale = 1;
11849 primary->pipe = pipe;
11850 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011851 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011852 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11853 primary->plane = !pipe;
11854
11855 if (INTEL_INFO(dev)->gen <= 3) {
11856 intel_primary_formats = intel_primary_formats_gen2;
11857 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11858 } else {
11859 intel_primary_formats = intel_primary_formats_gen4;
11860 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11861 }
11862
11863 drm_universal_plane_init(dev, &primary->base, 0,
11864 &intel_primary_plane_funcs,
11865 intel_primary_formats, num_formats,
11866 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011867
11868 if (INTEL_INFO(dev)->gen >= 4) {
11869 if (!dev->mode_config.rotation_property)
11870 dev->mode_config.rotation_property =
11871 drm_mode_create_rotation_property(dev,
11872 BIT(DRM_ROTATE_0) |
11873 BIT(DRM_ROTATE_180));
11874 if (dev->mode_config.rotation_property)
11875 drm_object_attach_property(&primary->base.base,
11876 dev->mode_config.rotation_property,
11877 primary->rotation);
11878 }
11879
Matt Roper465c1202014-05-29 08:06:54 -070011880 return &primary->base;
11881}
11882
Matt Roper3d7d6512014-06-10 08:28:13 -070011883static int
11884intel_cursor_plane_disable(struct drm_plane *plane)
11885{
11886 if (!plane->fb)
11887 return 0;
11888
11889 BUG_ON(!plane->crtc);
11890
11891 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11892}
11893
11894static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011895intel_check_cursor_plane(struct drm_plane *plane,
11896 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011897{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011898 struct drm_crtc *crtc = state->crtc;
11899 struct drm_framebuffer *fb = state->fb;
11900 struct drm_rect *dest = &state->dst;
11901 struct drm_rect *src = &state->src;
11902 const struct drm_rect *clip = &state->clip;
11903
11904 return drm_plane_helper_check_update(plane, crtc, fb,
11905 src, dest, clip,
11906 DRM_PLANE_HELPER_NO_SCALING,
11907 DRM_PLANE_HELPER_NO_SCALING,
11908 true, true, &state->visible);
11909}
11910
11911static int
11912intel_commit_cursor_plane(struct drm_plane *plane,
11913 struct intel_plane_state *state)
11914{
11915 struct drm_crtc *crtc = state->crtc;
11916 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11918 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11919 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011920 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011921
Gustavo Padovan852e7872014-09-05 17:22:31 -030011922 crtc->cursor_x = state->orig_dst.x1;
11923 crtc->cursor_y = state->orig_dst.y1;
Matt Roper3d7d6512014-06-10 08:28:13 -070011924 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011925 crtc_w = drm_rect_width(&state->orig_dst);
11926 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011927 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11928 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011929 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011930
11931 intel_frontbuffer_flip(crtc->dev,
11932 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11933
Matt Roper3d7d6512014-06-10 08:28:13 -070011934 return 0;
11935 }
11936}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011937
11938static int
11939intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11940 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11941 unsigned int crtc_w, unsigned int crtc_h,
11942 uint32_t src_x, uint32_t src_y,
11943 uint32_t src_w, uint32_t src_h)
11944{
11945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11946 struct intel_plane_state state;
11947 int ret;
11948
11949 state.crtc = crtc;
11950 state.fb = fb;
11951
11952 /* sample coordinates in 16.16 fixed point */
11953 state.src.x1 = src_x;
11954 state.src.x2 = src_x + src_w;
11955 state.src.y1 = src_y;
11956 state.src.y2 = src_y + src_h;
11957
11958 /* integer pixels */
11959 state.dst.x1 = crtc_x;
11960 state.dst.x2 = crtc_x + crtc_w;
11961 state.dst.y1 = crtc_y;
11962 state.dst.y2 = crtc_y + crtc_h;
11963
11964 state.clip.x1 = 0;
11965 state.clip.y1 = 0;
11966 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11967 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11968
11969 state.orig_src = state.src;
11970 state.orig_dst = state.dst;
11971
11972 ret = intel_check_cursor_plane(plane, &state);
11973 if (ret)
11974 return ret;
11975
11976 return intel_commit_cursor_plane(plane, &state);
11977}
11978
Matt Roper3d7d6512014-06-10 08:28:13 -070011979static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11980 .update_plane = intel_cursor_plane_update,
11981 .disable_plane = intel_cursor_plane_disable,
11982 .destroy = intel_plane_destroy,
11983};
11984
11985static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11986 int pipe)
11987{
11988 struct intel_plane *cursor;
11989
11990 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11991 if (cursor == NULL)
11992 return NULL;
11993
11994 cursor->can_scale = false;
11995 cursor->max_downscale = 1;
11996 cursor->pipe = pipe;
11997 cursor->plane = pipe;
11998
11999 drm_universal_plane_init(dev, &cursor->base, 0,
12000 &intel_cursor_plane_funcs,
12001 intel_cursor_formats,
12002 ARRAY_SIZE(intel_cursor_formats),
12003 DRM_PLANE_TYPE_CURSOR);
12004 return &cursor->base;
12005}
12006
Hannes Ederb358d0a2008-12-18 21:18:47 +010012007static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012008{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012009 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012010 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012011 struct drm_plane *primary = NULL;
12012 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012013 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012014
Daniel Vetter955382f2013-09-19 14:05:45 +020012015 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012016 if (intel_crtc == NULL)
12017 return;
12018
Matt Roper465c1202014-05-29 08:06:54 -070012019 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012020 if (!primary)
12021 goto fail;
12022
12023 cursor = intel_cursor_plane_create(dev, pipe);
12024 if (!cursor)
12025 goto fail;
12026
Matt Roper465c1202014-05-29 08:06:54 -070012027 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012028 cursor, &intel_crtc_funcs);
12029 if (ret)
12030 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012031
12032 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012033 for (i = 0; i < 256; i++) {
12034 intel_crtc->lut_r[i] = i;
12035 intel_crtc->lut_g[i] = i;
12036 intel_crtc->lut_b[i] = i;
12037 }
12038
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012039 /*
12040 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012041 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012042 */
Jesse Barnes80824002009-09-10 15:28:06 -070012043 intel_crtc->pipe = pipe;
12044 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012045 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012046 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012047 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012048 }
12049
Chris Wilson4b0e3332014-05-30 16:35:26 +030012050 intel_crtc->cursor_base = ~0;
12051 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012052 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012053
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012054 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12055 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12056 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12057 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12058
Jesse Barnes79e53942008-11-07 14:24:08 -080012059 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012060
12061 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012062 return;
12063
12064fail:
12065 if (primary)
12066 drm_plane_cleanup(primary);
12067 if (cursor)
12068 drm_plane_cleanup(cursor);
12069 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012070}
12071
Jesse Barnes752aa882013-10-31 18:55:49 +020012072enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12073{
12074 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012075 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012076
Rob Clark51fd3712013-11-19 12:10:12 -050012077 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012078
12079 if (!encoder)
12080 return INVALID_PIPE;
12081
12082 return to_intel_crtc(encoder->crtc)->pipe;
12083}
12084
Carl Worth08d7b3d2009-04-29 14:43:54 -070012085int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012086 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012087{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012088 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012089 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012090 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012091
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012092 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12093 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012094
Rob Clark7707e652014-07-17 23:30:04 -040012095 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012096
Rob Clark7707e652014-07-17 23:30:04 -040012097 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012098 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012099 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012100 }
12101
Rob Clark7707e652014-07-17 23:30:04 -040012102 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012103 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012104
Daniel Vetterc05422d2009-08-11 16:05:30 +020012105 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012106}
12107
Daniel Vetter66a92782012-07-12 20:08:18 +020012108static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012109{
Daniel Vetter66a92782012-07-12 20:08:18 +020012110 struct drm_device *dev = encoder->base.dev;
12111 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012112 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012113 int entry = 0;
12114
Damien Lespiaub2784e12014-08-05 11:29:37 +010012115 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012116 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012117 index_mask |= (1 << entry);
12118
Jesse Barnes79e53942008-11-07 14:24:08 -080012119 entry++;
12120 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012121
Jesse Barnes79e53942008-11-07 14:24:08 -080012122 return index_mask;
12123}
12124
Chris Wilson4d302442010-12-14 19:21:29 +000012125static bool has_edp_a(struct drm_device *dev)
12126{
12127 struct drm_i915_private *dev_priv = dev->dev_private;
12128
12129 if (!IS_MOBILE(dev))
12130 return false;
12131
12132 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12133 return false;
12134
Damien Lespiaue3589902014-02-07 19:12:50 +000012135 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012136 return false;
12137
12138 return true;
12139}
12140
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012141const char *intel_output_name(int output)
12142{
12143 static const char *names[] = {
12144 [INTEL_OUTPUT_UNUSED] = "Unused",
12145 [INTEL_OUTPUT_ANALOG] = "Analog",
12146 [INTEL_OUTPUT_DVO] = "DVO",
12147 [INTEL_OUTPUT_SDVO] = "SDVO",
12148 [INTEL_OUTPUT_LVDS] = "LVDS",
12149 [INTEL_OUTPUT_TVOUT] = "TV",
12150 [INTEL_OUTPUT_HDMI] = "HDMI",
12151 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12152 [INTEL_OUTPUT_EDP] = "eDP",
12153 [INTEL_OUTPUT_DSI] = "DSI",
12154 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12155 };
12156
12157 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12158 return "Invalid";
12159
12160 return names[output];
12161}
12162
Jesse Barnes84b4e042014-06-25 08:24:29 -070012163static bool intel_crt_present(struct drm_device *dev)
12164{
12165 struct drm_i915_private *dev_priv = dev->dev_private;
12166
Damien Lespiau884497e2013-12-03 13:56:23 +000012167 if (INTEL_INFO(dev)->gen >= 9)
12168 return false;
12169
Jesse Barnes84b4e042014-06-25 08:24:29 -070012170 if (IS_ULT(dev))
12171 return false;
12172
12173 if (IS_CHERRYVIEW(dev))
12174 return false;
12175
12176 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12177 return false;
12178
12179 return true;
12180}
12181
Jesse Barnes79e53942008-11-07 14:24:08 -080012182static void intel_setup_outputs(struct drm_device *dev)
12183{
Eric Anholt725e30a2009-01-22 13:01:02 -080012184 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012185 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012186 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012187
Daniel Vetterc9093352013-06-06 22:22:47 +020012188 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012189
Jesse Barnes84b4e042014-06-25 08:24:29 -070012190 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012191 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012192
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012193 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012194 int found;
12195
12196 /* Haswell uses DDI functions to detect digital outputs */
12197 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12198 /* DDI A only supports eDP */
12199 if (found)
12200 intel_ddi_init(dev, PORT_A);
12201
12202 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12203 * register */
12204 found = I915_READ(SFUSE_STRAP);
12205
12206 if (found & SFUSE_STRAP_DDIB_DETECTED)
12207 intel_ddi_init(dev, PORT_B);
12208 if (found & SFUSE_STRAP_DDIC_DETECTED)
12209 intel_ddi_init(dev, PORT_C);
12210 if (found & SFUSE_STRAP_DDID_DETECTED)
12211 intel_ddi_init(dev, PORT_D);
12212 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012213 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012214 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012215
12216 if (has_edp_a(dev))
12217 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012218
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012219 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012220 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012221 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012222 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012223 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012224 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012225 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012226 }
12227
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012228 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012229 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012230
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012231 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012232 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012233
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012234 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012235 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012236
Daniel Vetter270b3042012-10-27 15:52:05 +020012237 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012238 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012239 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012240 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12241 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12242 PORT_B);
12243 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12244 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12245 }
12246
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012247 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12248 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12249 PORT_C);
12250 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012251 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012252 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012253
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012254 if (IS_CHERRYVIEW(dev)) {
12255 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12256 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12257 PORT_D);
12258 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12259 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12260 }
12261 }
12262
Jani Nikula3cfca972013-08-27 15:12:26 +030012263 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012264 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012265 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012266
Paulo Zanonie2debe92013-02-18 19:00:27 -030012267 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012268 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012269 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012270 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12271 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012272 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012273 }
Ma Ling27185ae2009-08-24 13:50:23 +080012274
Imre Deake7281ea2013-05-08 13:14:08 +030012275 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012276 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012277 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012278
12279 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012280
Paulo Zanonie2debe92013-02-18 19:00:27 -030012281 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012282 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012283 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012284 }
Ma Ling27185ae2009-08-24 13:50:23 +080012285
Paulo Zanonie2debe92013-02-18 19:00:27 -030012286 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012287
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012288 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12289 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012290 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012291 }
Imre Deake7281ea2013-05-08 13:14:08 +030012292 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012293 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012294 }
Ma Ling27185ae2009-08-24 13:50:23 +080012295
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012296 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012297 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012298 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012299 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012300 intel_dvo_init(dev);
12301
Zhenyu Wang103a1962009-11-27 11:44:36 +080012302 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012303 intel_tv_init(dev);
12304
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012305 intel_edp_psr_init(dev);
12306
Damien Lespiaub2784e12014-08-05 11:29:37 +010012307 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012308 encoder->base.possible_crtcs = encoder->crtc_mask;
12309 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012310 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012311 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012312
Paulo Zanonidde86e22012-12-01 12:04:25 -020012313 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012314
12315 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012316}
12317
12318static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12319{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012320 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012321 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012322
Daniel Vetteref2d6332014-02-10 18:00:38 +010012323 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012324 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012325 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012326 drm_gem_object_unreference(&intel_fb->obj->base);
12327 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012328 kfree(intel_fb);
12329}
12330
12331static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012332 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012333 unsigned int *handle)
12334{
12335 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012336 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012337
Chris Wilson05394f32010-11-08 19:18:58 +000012338 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012339}
12340
12341static const struct drm_framebuffer_funcs intel_fb_funcs = {
12342 .destroy = intel_user_framebuffer_destroy,
12343 .create_handle = intel_user_framebuffer_create_handle,
12344};
12345
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012346static int intel_framebuffer_init(struct drm_device *dev,
12347 struct intel_framebuffer *intel_fb,
12348 struct drm_mode_fb_cmd2 *mode_cmd,
12349 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012350{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012351 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012352 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012353 int ret;
12354
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012355 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12356
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012357 if (obj->tiling_mode == I915_TILING_Y) {
12358 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012359 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012360 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012361
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012362 if (mode_cmd->pitches[0] & 63) {
12363 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12364 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012365 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012366 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012367
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012368 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12369 pitch_limit = 32*1024;
12370 } else if (INTEL_INFO(dev)->gen >= 4) {
12371 if (obj->tiling_mode)
12372 pitch_limit = 16*1024;
12373 else
12374 pitch_limit = 32*1024;
12375 } else if (INTEL_INFO(dev)->gen >= 3) {
12376 if (obj->tiling_mode)
12377 pitch_limit = 8*1024;
12378 else
12379 pitch_limit = 16*1024;
12380 } else
12381 /* XXX DSPC is limited to 4k tiled */
12382 pitch_limit = 8*1024;
12383
12384 if (mode_cmd->pitches[0] > pitch_limit) {
12385 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12386 obj->tiling_mode ? "tiled" : "linear",
12387 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012388 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012389 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012390
12391 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012392 mode_cmd->pitches[0] != obj->stride) {
12393 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12394 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012395 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012396 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012397
Ville Syrjälä57779d02012-10-31 17:50:14 +020012398 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012399 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012400 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012401 case DRM_FORMAT_RGB565:
12402 case DRM_FORMAT_XRGB8888:
12403 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012404 break;
12405 case DRM_FORMAT_XRGB1555:
12406 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012407 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012408 DRM_DEBUG("unsupported pixel format: %s\n",
12409 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012410 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012411 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012412 break;
12413 case DRM_FORMAT_XBGR8888:
12414 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012415 case DRM_FORMAT_XRGB2101010:
12416 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012417 case DRM_FORMAT_XBGR2101010:
12418 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012419 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012420 DRM_DEBUG("unsupported pixel format: %s\n",
12421 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012422 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012423 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012424 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012425 case DRM_FORMAT_YUYV:
12426 case DRM_FORMAT_UYVY:
12427 case DRM_FORMAT_YVYU:
12428 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012429 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012430 DRM_DEBUG("unsupported pixel format: %s\n",
12431 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012432 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012433 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012434 break;
12435 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012436 DRM_DEBUG("unsupported pixel format: %s\n",
12437 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012438 return -EINVAL;
12439 }
12440
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012441 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12442 if (mode_cmd->offsets[0] != 0)
12443 return -EINVAL;
12444
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012445 aligned_height = intel_align_height(dev, mode_cmd->height,
12446 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012447 /* FIXME drm helper for size checks (especially planar formats)? */
12448 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12449 return -EINVAL;
12450
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012451 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12452 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012453 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012454
Jesse Barnes79e53942008-11-07 14:24:08 -080012455 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12456 if (ret) {
12457 DRM_ERROR("framebuffer init failed %d\n", ret);
12458 return ret;
12459 }
12460
Jesse Barnes79e53942008-11-07 14:24:08 -080012461 return 0;
12462}
12463
Jesse Barnes79e53942008-11-07 14:24:08 -080012464static struct drm_framebuffer *
12465intel_user_framebuffer_create(struct drm_device *dev,
12466 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012467 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012468{
Chris Wilson05394f32010-11-08 19:18:58 +000012469 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012470
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012471 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12472 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012473 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012474 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012475
Chris Wilsond2dff872011-04-19 08:36:26 +010012476 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012477}
12478
Daniel Vetter4520f532013-10-09 09:18:51 +020012479#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012480static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012481{
12482}
12483#endif
12484
Jesse Barnes79e53942008-11-07 14:24:08 -080012485static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012486 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012487 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012488};
12489
Jesse Barnese70236a2009-09-21 10:42:27 -070012490/* Set up chip specific display functions */
12491static void intel_init_display(struct drm_device *dev)
12492{
12493 struct drm_i915_private *dev_priv = dev->dev_private;
12494
Daniel Vetteree9300b2013-06-03 22:40:22 +020012495 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12496 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012497 else if (IS_CHERRYVIEW(dev))
12498 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012499 else if (IS_VALLEYVIEW(dev))
12500 dev_priv->display.find_dpll = vlv_find_best_dpll;
12501 else if (IS_PINEVIEW(dev))
12502 dev_priv->display.find_dpll = pnv_find_best_dpll;
12503 else
12504 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12505
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012506 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012507 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012508 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012509 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012510 dev_priv->display.crtc_enable = haswell_crtc_enable;
12511 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012512 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012513 if (INTEL_INFO(dev)->gen >= 9)
12514 dev_priv->display.update_primary_plane =
12515 skylake_update_primary_plane;
12516 else
12517 dev_priv->display.update_primary_plane =
12518 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012519 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012520 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012521 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012522 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012523 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12524 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012525 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012526 dev_priv->display.update_primary_plane =
12527 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012528 } else if (IS_VALLEYVIEW(dev)) {
12529 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012530 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012531 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12532 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12533 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12534 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012535 dev_priv->display.update_primary_plane =
12536 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012537 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012538 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012539 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012540 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012541 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12542 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012543 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012544 dev_priv->display.update_primary_plane =
12545 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012546 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012547
Jesse Barnese70236a2009-09-21 10:42:27 -070012548 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012549 if (IS_VALLEYVIEW(dev))
12550 dev_priv->display.get_display_clock_speed =
12551 valleyview_get_display_clock_speed;
12552 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012553 dev_priv->display.get_display_clock_speed =
12554 i945_get_display_clock_speed;
12555 else if (IS_I915G(dev))
12556 dev_priv->display.get_display_clock_speed =
12557 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012558 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012559 dev_priv->display.get_display_clock_speed =
12560 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012561 else if (IS_PINEVIEW(dev))
12562 dev_priv->display.get_display_clock_speed =
12563 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012564 else if (IS_I915GM(dev))
12565 dev_priv->display.get_display_clock_speed =
12566 i915gm_get_display_clock_speed;
12567 else if (IS_I865G(dev))
12568 dev_priv->display.get_display_clock_speed =
12569 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012570 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012571 dev_priv->display.get_display_clock_speed =
12572 i855_get_display_clock_speed;
12573 else /* 852, 830 */
12574 dev_priv->display.get_display_clock_speed =
12575 i830_get_display_clock_speed;
12576
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012577 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012578 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012579 } else if (IS_GEN5(dev)) {
12580 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12581 dev_priv->display.write_eld = ironlake_write_eld;
12582 } else if (IS_GEN6(dev)) {
12583 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12584 dev_priv->display.write_eld = ironlake_write_eld;
12585 dev_priv->display.modeset_global_resources =
12586 snb_modeset_global_resources;
12587 } else if (IS_IVYBRIDGE(dev)) {
12588 /* FIXME: detect B0+ stepping and use auto training */
12589 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12590 dev_priv->display.write_eld = ironlake_write_eld;
12591 dev_priv->display.modeset_global_resources =
12592 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012593 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012594 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12595 dev_priv->display.write_eld = haswell_write_eld;
12596 dev_priv->display.modeset_global_resources =
12597 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012598 } else if (IS_VALLEYVIEW(dev)) {
12599 dev_priv->display.modeset_global_resources =
12600 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012601 dev_priv->display.write_eld = ironlake_write_eld;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012602 } else if (INTEL_INFO(dev)->gen >= 9) {
12603 dev_priv->display.write_eld = haswell_write_eld;
12604 dev_priv->display.modeset_global_resources =
12605 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012606 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012607
12608 /* Default just returns -ENODEV to indicate unsupported */
12609 dev_priv->display.queue_flip = intel_default_queue_flip;
12610
12611 switch (INTEL_INFO(dev)->gen) {
12612 case 2:
12613 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12614 break;
12615
12616 case 3:
12617 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12618 break;
12619
12620 case 4:
12621 case 5:
12622 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12623 break;
12624
12625 case 6:
12626 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12627 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012628 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012629 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012630 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12631 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012632 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012633
12634 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012635
12636 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012637}
12638
Jesse Barnesb690e962010-07-19 13:53:12 -070012639/*
12640 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12641 * resume, or other times. This quirk makes sure that's the case for
12642 * affected systems.
12643 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012644static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012645{
12646 struct drm_i915_private *dev_priv = dev->dev_private;
12647
12648 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012649 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012650}
12651
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012652static void quirk_pipeb_force(struct drm_device *dev)
12653{
12654 struct drm_i915_private *dev_priv = dev->dev_private;
12655
12656 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12657 DRM_INFO("applying pipe b force quirk\n");
12658}
12659
Keith Packard435793d2011-07-12 14:56:22 -070012660/*
12661 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12662 */
12663static void quirk_ssc_force_disable(struct drm_device *dev)
12664{
12665 struct drm_i915_private *dev_priv = dev->dev_private;
12666 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012667 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012668}
12669
Carsten Emde4dca20e2012-03-15 15:56:26 +010012670/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012671 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12672 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012673 */
12674static void quirk_invert_brightness(struct drm_device *dev)
12675{
12676 struct drm_i915_private *dev_priv = dev->dev_private;
12677 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012678 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012679}
12680
Scot Doyle9c72cc62014-07-03 23:27:50 +000012681/* Some VBT's incorrectly indicate no backlight is present */
12682static void quirk_backlight_present(struct drm_device *dev)
12683{
12684 struct drm_i915_private *dev_priv = dev->dev_private;
12685 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12686 DRM_INFO("applying backlight present quirk\n");
12687}
12688
Jesse Barnesb690e962010-07-19 13:53:12 -070012689struct intel_quirk {
12690 int device;
12691 int subsystem_vendor;
12692 int subsystem_device;
12693 void (*hook)(struct drm_device *dev);
12694};
12695
Egbert Eich5f85f1762012-10-14 15:46:38 +020012696/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12697struct intel_dmi_quirk {
12698 void (*hook)(struct drm_device *dev);
12699 const struct dmi_system_id (*dmi_id_list)[];
12700};
12701
12702static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12703{
12704 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12705 return 1;
12706}
12707
12708static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12709 {
12710 .dmi_id_list = &(const struct dmi_system_id[]) {
12711 {
12712 .callback = intel_dmi_reverse_brightness,
12713 .ident = "NCR Corporation",
12714 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12715 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12716 },
12717 },
12718 { } /* terminating entry */
12719 },
12720 .hook = quirk_invert_brightness,
12721 },
12722};
12723
Ben Widawskyc43b5632012-04-16 14:07:40 -070012724static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012725 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012726 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012727
Jesse Barnesb690e962010-07-19 13:53:12 -070012728 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12729 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12730
Jesse Barnesb690e962010-07-19 13:53:12 -070012731 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12732 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12733
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012734 /* 830 needs to leave pipe A & dpll A up */
12735 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12736
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012737 /* 830 needs to leave pipe B & dpll B up */
12738 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12739
Keith Packard435793d2011-07-12 14:56:22 -070012740 /* Lenovo U160 cannot use SSC on LVDS */
12741 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012742
12743 /* Sony Vaio Y cannot use SSC on LVDS */
12744 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012745
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012746 /* Acer Aspire 5734Z must invert backlight brightness */
12747 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12748
12749 /* Acer/eMachines G725 */
12750 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12751
12752 /* Acer/eMachines e725 */
12753 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12754
12755 /* Acer/Packard Bell NCL20 */
12756 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12757
12758 /* Acer Aspire 4736Z */
12759 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012760
12761 /* Acer Aspire 5336 */
12762 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012763
12764 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12765 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012766
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012767 /* Acer C720 Chromebook (Core i3 4005U) */
12768 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12769
Scot Doyled4967d82014-07-03 23:27:52 +000012770 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12771 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012772
12773 /* HP Chromebook 14 (Celeron 2955U) */
12774 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012775};
12776
12777static void intel_init_quirks(struct drm_device *dev)
12778{
12779 struct pci_dev *d = dev->pdev;
12780 int i;
12781
12782 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12783 struct intel_quirk *q = &intel_quirks[i];
12784
12785 if (d->device == q->device &&
12786 (d->subsystem_vendor == q->subsystem_vendor ||
12787 q->subsystem_vendor == PCI_ANY_ID) &&
12788 (d->subsystem_device == q->subsystem_device ||
12789 q->subsystem_device == PCI_ANY_ID))
12790 q->hook(dev);
12791 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012792 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12793 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12794 intel_dmi_quirks[i].hook(dev);
12795 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012796}
12797
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012798/* Disable the VGA plane that we never use */
12799static void i915_disable_vga(struct drm_device *dev)
12800{
12801 struct drm_i915_private *dev_priv = dev->dev_private;
12802 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012803 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012804
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012805 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012806 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012807 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012808 sr1 = inb(VGA_SR_DATA);
12809 outb(sr1 | 1<<5, VGA_SR_DATA);
12810 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12811 udelay(300);
12812
Ville Syrjälä69769f92014-08-15 01:22:08 +030012813 /*
12814 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12815 * from S3 without preserving (some of?) the other bits.
12816 */
12817 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012818 POSTING_READ(vga_reg);
12819}
12820
Daniel Vetterf8175862012-04-10 15:50:11 +020012821void intel_modeset_init_hw(struct drm_device *dev)
12822{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012823 intel_prepare_ddi(dev);
12824
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012825 if (IS_VALLEYVIEW(dev))
12826 vlv_update_cdclk(dev);
12827
Daniel Vetterf8175862012-04-10 15:50:11 +020012828 intel_init_clock_gating(dev);
12829
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012830 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012831}
12832
Jesse Barnes79e53942008-11-07 14:24:08 -080012833void intel_modeset_init(struct drm_device *dev)
12834{
Jesse Barnes652c3932009-08-17 13:31:43 -070012835 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012836 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012837 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012838 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012839
12840 drm_mode_config_init(dev);
12841
12842 dev->mode_config.min_width = 0;
12843 dev->mode_config.min_height = 0;
12844
Dave Airlie019d96c2011-09-29 16:20:42 +010012845 dev->mode_config.preferred_depth = 24;
12846 dev->mode_config.prefer_shadow = 1;
12847
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012848 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012849
Jesse Barnesb690e962010-07-19 13:53:12 -070012850 intel_init_quirks(dev);
12851
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012852 intel_init_pm(dev);
12853
Ben Widawskye3c74752013-04-05 13:12:39 -070012854 if (INTEL_INFO(dev)->num_pipes == 0)
12855 return;
12856
Jesse Barnese70236a2009-09-21 10:42:27 -070012857 intel_init_display(dev);
12858
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012859 if (IS_GEN2(dev)) {
12860 dev->mode_config.max_width = 2048;
12861 dev->mode_config.max_height = 2048;
12862 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012863 dev->mode_config.max_width = 4096;
12864 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012865 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012866 dev->mode_config.max_width = 8192;
12867 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012868 }
Damien Lespiau068be562014-03-28 14:17:49 +000012869
Ville Syrjälädc41c152014-08-13 11:57:05 +030012870 if (IS_845G(dev) || IS_I865G(dev)) {
12871 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12872 dev->mode_config.cursor_height = 1023;
12873 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012874 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12875 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12876 } else {
12877 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12878 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12879 }
12880
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012881 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012882
Zhao Yakui28c97732009-10-09 11:39:41 +080012883 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012884 INTEL_INFO(dev)->num_pipes,
12885 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012886
Damien Lespiau055e3932014-08-18 13:49:10 +010012887 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012888 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012889 for_each_sprite(pipe, sprite) {
12890 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012891 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012892 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012893 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012894 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012895 }
12896
Jesse Barnesf42bb702013-12-16 16:34:23 -080012897 intel_init_dpio(dev);
12898
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012899 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012900
Ville Syrjälä69769f92014-08-15 01:22:08 +030012901 /* save the BIOS value before clobbering it */
12902 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012903 /* Just disable it once at startup */
12904 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012905 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012906
12907 /* Just in case the BIOS is doing something questionable. */
12908 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012909
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012910 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012911 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012912 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012913
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012914 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012915 if (!crtc->active)
12916 continue;
12917
Jesse Barnes46f297f2014-03-07 08:57:48 -080012918 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012919 * Note that reserving the BIOS fb up front prevents us
12920 * from stuffing other stolen allocations like the ring
12921 * on top. This prevents some ugliness at boot time, and
12922 * can even allow for smooth boot transitions if the BIOS
12923 * fb is large enough for the active pipe configuration.
12924 */
12925 if (dev_priv->display.get_plane_config) {
12926 dev_priv->display.get_plane_config(crtc,
12927 &crtc->plane_config);
12928 /*
12929 * If the fb is shared between multiple heads, we'll
12930 * just get the first one.
12931 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012932 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012933 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012934 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012935}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012936
Daniel Vetter7fad7982012-07-04 17:51:47 +020012937static void intel_enable_pipe_a(struct drm_device *dev)
12938{
12939 struct intel_connector *connector;
12940 struct drm_connector *crt = NULL;
12941 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012942 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012943
12944 /* We can't just switch on the pipe A, we need to set things up with a
12945 * proper mode and output configuration. As a gross hack, enable pipe A
12946 * by enabling the load detect pipe once. */
12947 list_for_each_entry(connector,
12948 &dev->mode_config.connector_list,
12949 base.head) {
12950 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12951 crt = &connector->base;
12952 break;
12953 }
12954 }
12955
12956 if (!crt)
12957 return;
12958
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012959 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12960 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012961}
12962
Daniel Vetterfa555832012-10-10 23:14:00 +020012963static bool
12964intel_check_plane_mapping(struct intel_crtc *crtc)
12965{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012966 struct drm_device *dev = crtc->base.dev;
12967 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012968 u32 reg, val;
12969
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012970 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012971 return true;
12972
12973 reg = DSPCNTR(!crtc->plane);
12974 val = I915_READ(reg);
12975
12976 if ((val & DISPLAY_PLANE_ENABLE) &&
12977 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12978 return false;
12979
12980 return true;
12981}
12982
Daniel Vetter24929352012-07-02 20:28:59 +020012983static void intel_sanitize_crtc(struct intel_crtc *crtc)
12984{
12985 struct drm_device *dev = crtc->base.dev;
12986 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012987 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012988
Daniel Vetter24929352012-07-02 20:28:59 +020012989 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012990 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012991 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12992
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012993 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030012994 if (crtc->active) {
12995 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012996 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030012997 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012998 drm_vblank_off(dev, crtc->pipe);
12999
Daniel Vetter24929352012-07-02 20:28:59 +020013000 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013001 * disable the crtc (and hence change the state) if it is wrong. Note
13002 * that gen4+ has a fixed plane -> pipe mapping. */
13003 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013004 struct intel_connector *connector;
13005 bool plane;
13006
Daniel Vetter24929352012-07-02 20:28:59 +020013007 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13008 crtc->base.base.id);
13009
13010 /* Pipe has the wrong plane attached and the plane is active.
13011 * Temporarily change the plane mapping and disable everything
13012 * ... */
13013 plane = crtc->plane;
13014 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013015 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013016 dev_priv->display.crtc_disable(&crtc->base);
13017 crtc->plane = plane;
13018
13019 /* ... and break all links. */
13020 list_for_each_entry(connector, &dev->mode_config.connector_list,
13021 base.head) {
13022 if (connector->encoder->base.crtc != &crtc->base)
13023 continue;
13024
Egbert Eich7f1950f2014-04-25 10:56:22 +020013025 connector->base.dpms = DRM_MODE_DPMS_OFF;
13026 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013027 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013028 /* multiple connectors may have the same encoder:
13029 * handle them and break crtc link separately */
13030 list_for_each_entry(connector, &dev->mode_config.connector_list,
13031 base.head)
13032 if (connector->encoder->base.crtc == &crtc->base) {
13033 connector->encoder->base.crtc = NULL;
13034 connector->encoder->connectors_active = false;
13035 }
Daniel Vetter24929352012-07-02 20:28:59 +020013036
13037 WARN_ON(crtc->active);
13038 crtc->base.enabled = false;
13039 }
Daniel Vetter24929352012-07-02 20:28:59 +020013040
Daniel Vetter7fad7982012-07-04 17:51:47 +020013041 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13042 crtc->pipe == PIPE_A && !crtc->active) {
13043 /* BIOS forgot to enable pipe A, this mostly happens after
13044 * resume. Force-enable the pipe to fix this, the update_dpms
13045 * call below we restore the pipe to the right state, but leave
13046 * the required bits on. */
13047 intel_enable_pipe_a(dev);
13048 }
13049
Daniel Vetter24929352012-07-02 20:28:59 +020013050 /* Adjust the state of the output pipe according to whether we
13051 * have active connectors/encoders. */
13052 intel_crtc_update_dpms(&crtc->base);
13053
13054 if (crtc->active != crtc->base.enabled) {
13055 struct intel_encoder *encoder;
13056
13057 /* This can happen either due to bugs in the get_hw_state
13058 * functions or because the pipe is force-enabled due to the
13059 * pipe A quirk. */
13060 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13061 crtc->base.base.id,
13062 crtc->base.enabled ? "enabled" : "disabled",
13063 crtc->active ? "enabled" : "disabled");
13064
13065 crtc->base.enabled = crtc->active;
13066
13067 /* Because we only establish the connector -> encoder ->
13068 * crtc links if something is active, this means the
13069 * crtc is now deactivated. Break the links. connector
13070 * -> encoder links are only establish when things are
13071 * actually up, hence no need to break them. */
13072 WARN_ON(crtc->active);
13073
13074 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13075 WARN_ON(encoder->connectors_active);
13076 encoder->base.crtc = NULL;
13077 }
13078 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013079
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013080 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013081 /*
13082 * We start out with underrun reporting disabled to avoid races.
13083 * For correct bookkeeping mark this on active crtcs.
13084 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013085 * Also on gmch platforms we dont have any hardware bits to
13086 * disable the underrun reporting. Which means we need to start
13087 * out with underrun reporting disabled also on inactive pipes,
13088 * since otherwise we'll complain about the garbage we read when
13089 * e.g. coming up after runtime pm.
13090 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013091 * No protection against concurrent access is required - at
13092 * worst a fifo underrun happens which also sets this to false.
13093 */
13094 crtc->cpu_fifo_underrun_disabled = true;
13095 crtc->pch_fifo_underrun_disabled = true;
13096 }
Daniel Vetter24929352012-07-02 20:28:59 +020013097}
13098
13099static void intel_sanitize_encoder(struct intel_encoder *encoder)
13100{
13101 struct intel_connector *connector;
13102 struct drm_device *dev = encoder->base.dev;
13103
13104 /* We need to check both for a crtc link (meaning that the
13105 * encoder is active and trying to read from a pipe) and the
13106 * pipe itself being active. */
13107 bool has_active_crtc = encoder->base.crtc &&
13108 to_intel_crtc(encoder->base.crtc)->active;
13109
13110 if (encoder->connectors_active && !has_active_crtc) {
13111 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13112 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013113 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013114
13115 /* Connector is active, but has no active pipe. This is
13116 * fallout from our resume register restoring. Disable
13117 * the encoder manually again. */
13118 if (encoder->base.crtc) {
13119 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13120 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013121 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013122 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013123 if (encoder->post_disable)
13124 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013125 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013126 encoder->base.crtc = NULL;
13127 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013128
13129 /* Inconsistent output/port/pipe state happens presumably due to
13130 * a bug in one of the get_hw_state functions. Or someplace else
13131 * in our code, like the register restore mess on resume. Clamp
13132 * things to off as a safer default. */
13133 list_for_each_entry(connector,
13134 &dev->mode_config.connector_list,
13135 base.head) {
13136 if (connector->encoder != encoder)
13137 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013138 connector->base.dpms = DRM_MODE_DPMS_OFF;
13139 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013140 }
13141 }
13142 /* Enabled encoders without active connectors will be fixed in
13143 * the crtc fixup. */
13144}
13145
Imre Deak04098752014-02-18 00:02:16 +020013146void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013147{
13148 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013149 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013150
Imre Deak04098752014-02-18 00:02:16 +020013151 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13152 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13153 i915_disable_vga(dev);
13154 }
13155}
13156
13157void i915_redisable_vga(struct drm_device *dev)
13158{
13159 struct drm_i915_private *dev_priv = dev->dev_private;
13160
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013161 /* This function can be called both from intel_modeset_setup_hw_state or
13162 * at a very early point in our resume sequence, where the power well
13163 * structures are not yet restored. Since this function is at a very
13164 * paranoid "someone might have enabled VGA while we were not looking"
13165 * level, just check if the power well is enabled instead of trying to
13166 * follow the "don't touch the power well if we don't need it" policy
13167 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013168 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013169 return;
13170
Imre Deak04098752014-02-18 00:02:16 +020013171 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013172}
13173
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013174static bool primary_get_hw_state(struct intel_crtc *crtc)
13175{
13176 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13177
13178 if (!crtc->active)
13179 return false;
13180
13181 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13182}
13183
Daniel Vetter30e984d2013-06-05 13:34:17 +020013184static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013185{
13186 struct drm_i915_private *dev_priv = dev->dev_private;
13187 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013188 struct intel_crtc *crtc;
13189 struct intel_encoder *encoder;
13190 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013191 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013192
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013193 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013194 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013195
Daniel Vetter99535992014-04-13 12:00:33 +020013196 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13197
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013198 crtc->active = dev_priv->display.get_pipe_config(crtc,
13199 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013200
13201 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013202 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013203
13204 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13205 crtc->base.base.id,
13206 crtc->active ? "enabled" : "disabled");
13207 }
13208
Daniel Vetter53589012013-06-05 13:34:16 +020013209 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13210 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13211
13212 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13213 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013214 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013215 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13216 pll->active++;
13217 }
13218 pll->refcount = pll->active;
13219
Daniel Vetter35c95372013-07-17 06:55:04 +020013220 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13221 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013222
13223 if (pll->refcount)
13224 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013225 }
13226
Damien Lespiaub2784e12014-08-05 11:29:37 +010013227 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013228 pipe = 0;
13229
13230 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013231 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13232 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013233 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013234 } else {
13235 encoder->base.crtc = NULL;
13236 }
13237
13238 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013239 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013240 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013241 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013242 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013243 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013244 }
13245
13246 list_for_each_entry(connector, &dev->mode_config.connector_list,
13247 base.head) {
13248 if (connector->get_hw_state(connector)) {
13249 connector->base.dpms = DRM_MODE_DPMS_ON;
13250 connector->encoder->connectors_active = true;
13251 connector->base.encoder = &connector->encoder->base;
13252 } else {
13253 connector->base.dpms = DRM_MODE_DPMS_OFF;
13254 connector->base.encoder = NULL;
13255 }
13256 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13257 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013258 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013259 connector->base.encoder ? "enabled" : "disabled");
13260 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013261}
13262
13263/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13264 * and i915 state tracking structures. */
13265void intel_modeset_setup_hw_state(struct drm_device *dev,
13266 bool force_restore)
13267{
13268 struct drm_i915_private *dev_priv = dev->dev_private;
13269 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013270 struct intel_crtc *crtc;
13271 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013272 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013273
13274 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013275
Jesse Barnesbabea612013-06-26 18:57:38 +030013276 /*
13277 * Now that we have the config, copy it to each CRTC struct
13278 * Note that this could go away if we move to using crtc_config
13279 * checking everywhere.
13280 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013281 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013282 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013283 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013284 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13285 crtc->base.base.id);
13286 drm_mode_debug_printmodeline(&crtc->base.mode);
13287 }
13288 }
13289
Daniel Vetter24929352012-07-02 20:28:59 +020013290 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013291 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013292 intel_sanitize_encoder(encoder);
13293 }
13294
Damien Lespiau055e3932014-08-18 13:49:10 +010013295 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013296 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13297 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013298 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013299 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013300
Daniel Vetter35c95372013-07-17 06:55:04 +020013301 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13302 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13303
13304 if (!pll->on || pll->active)
13305 continue;
13306
13307 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13308
13309 pll->disable(dev_priv, pll);
13310 pll->on = false;
13311 }
13312
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013313 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013314 ilk_wm_get_hw_state(dev);
13315
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013316 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013317 i915_redisable_vga(dev);
13318
Daniel Vetterf30da182013-04-11 20:22:50 +020013319 /*
13320 * We need to use raw interfaces for restoring state to avoid
13321 * checking (bogus) intermediate states.
13322 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013323 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013324 struct drm_crtc *crtc =
13325 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013326
13327 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013328 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013329 }
13330 } else {
13331 intel_modeset_update_staged_output_state(dev);
13332 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013333
13334 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013335}
13336
13337void intel_modeset_gem_init(struct drm_device *dev)
13338{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013339 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013340 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013341
Imre Deakae484342014-03-31 15:10:44 +030013342 mutex_lock(&dev->struct_mutex);
13343 intel_init_gt_powersave(dev);
13344 mutex_unlock(&dev->struct_mutex);
13345
Chris Wilson1833b132012-05-09 11:56:28 +010013346 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013347
13348 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013349
13350 /*
13351 * Make sure any fbs we allocated at startup are properly
13352 * pinned & fenced. When we do the allocation it's too early
13353 * for this.
13354 */
13355 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013356 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013357 obj = intel_fb_obj(c->primary->fb);
13358 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013359 continue;
13360
Matt Roper2ff8fde2014-07-08 07:50:07 -070013361 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013362 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13363 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013364 drm_framebuffer_unreference(c->primary->fb);
13365 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013366 }
13367 }
13368 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013369}
13370
Imre Deak4932e2c2014-02-11 17:12:48 +020013371void intel_connector_unregister(struct intel_connector *intel_connector)
13372{
13373 struct drm_connector *connector = &intel_connector->base;
13374
13375 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013376 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013377}
13378
Jesse Barnes79e53942008-11-07 14:24:08 -080013379void intel_modeset_cleanup(struct drm_device *dev)
13380{
Jesse Barnes652c3932009-08-17 13:31:43 -070013381 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013382 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013383
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013384 /*
13385 * Interrupts and polling as the first thing to avoid creating havoc.
13386 * Too much stuff here (turning of rps, connectors, ...) would
13387 * experience fancy races otherwise.
13388 */
13389 drm_irq_uninstall(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +030013390 intel_hpd_cancel_work(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013391 dev_priv->pm._irqs_disabled = true;
13392
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013393 /*
13394 * Due to the hpd irq storm handling the hotplug work can re-arm the
13395 * poll handlers. Hence disable polling after hpd handling is shut down.
13396 */
Keith Packardf87ea762010-10-03 19:36:26 -070013397 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013398
Jesse Barnes652c3932009-08-17 13:31:43 -070013399 mutex_lock(&dev->struct_mutex);
13400
Jesse Barnes723bfd72010-10-07 16:01:13 -070013401 intel_unregister_dsm_handler();
13402
Chris Wilson973d04f2011-07-08 12:22:37 +010013403 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013404
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013405 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013406
Daniel Vetter930ebb42012-06-29 23:32:16 +020013407 ironlake_teardown_rc6(dev);
13408
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013409 mutex_unlock(&dev->struct_mutex);
13410
Chris Wilson1630fe72011-07-08 12:22:42 +010013411 /* flush any delayed tasks or pending work */
13412 flush_scheduled_work();
13413
Jani Nikuladb31af12013-11-08 16:48:53 +020013414 /* destroy the backlight and sysfs files before encoders/connectors */
13415 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013416 struct intel_connector *intel_connector;
13417
13418 intel_connector = to_intel_connector(connector);
13419 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013420 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013421
Jesse Barnes79e53942008-11-07 14:24:08 -080013422 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013423
13424 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013425
13426 mutex_lock(&dev->struct_mutex);
13427 intel_cleanup_gt_powersave(dev);
13428 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013429}
13430
Dave Airlie28d52042009-09-21 14:33:58 +100013431/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013432 * Return which encoder is currently attached for connector.
13433 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013434struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013435{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013436 return &intel_attached_encoder(connector)->base;
13437}
Jesse Barnes79e53942008-11-07 14:24:08 -080013438
Chris Wilsondf0e9242010-09-09 16:20:55 +010013439void intel_connector_attach_encoder(struct intel_connector *connector,
13440 struct intel_encoder *encoder)
13441{
13442 connector->encoder = encoder;
13443 drm_mode_connector_attach_encoder(&connector->base,
13444 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013445}
Dave Airlie28d52042009-09-21 14:33:58 +100013446
13447/*
13448 * set vga decode state - true == enable VGA decode
13449 */
13450int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13451{
13452 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013453 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013454 u16 gmch_ctrl;
13455
Chris Wilson75fa0412014-02-07 18:37:02 -020013456 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13457 DRM_ERROR("failed to read control word\n");
13458 return -EIO;
13459 }
13460
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013461 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13462 return 0;
13463
Dave Airlie28d52042009-09-21 14:33:58 +100013464 if (state)
13465 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13466 else
13467 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013468
13469 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13470 DRM_ERROR("failed to write control word\n");
13471 return -EIO;
13472 }
13473
Dave Airlie28d52042009-09-21 14:33:58 +100013474 return 0;
13475}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013476
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013477struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013478
13479 u32 power_well_driver;
13480
Chris Wilson63b66e52013-08-08 15:12:06 +020013481 int num_transcoders;
13482
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013483 struct intel_cursor_error_state {
13484 u32 control;
13485 u32 position;
13486 u32 base;
13487 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013488 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013489
13490 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013491 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013492 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013493 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013494 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013495
13496 struct intel_plane_error_state {
13497 u32 control;
13498 u32 stride;
13499 u32 size;
13500 u32 pos;
13501 u32 addr;
13502 u32 surface;
13503 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013504 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013505
13506 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013507 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013508 enum transcoder cpu_transcoder;
13509
13510 u32 conf;
13511
13512 u32 htotal;
13513 u32 hblank;
13514 u32 hsync;
13515 u32 vtotal;
13516 u32 vblank;
13517 u32 vsync;
13518 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013519};
13520
13521struct intel_display_error_state *
13522intel_display_capture_error_state(struct drm_device *dev)
13523{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013524 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013525 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013526 int transcoders[] = {
13527 TRANSCODER_A,
13528 TRANSCODER_B,
13529 TRANSCODER_C,
13530 TRANSCODER_EDP,
13531 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013532 int i;
13533
Chris Wilson63b66e52013-08-08 15:12:06 +020013534 if (INTEL_INFO(dev)->num_pipes == 0)
13535 return NULL;
13536
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013537 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013538 if (error == NULL)
13539 return NULL;
13540
Imre Deak190be112013-11-25 17:15:31 +020013541 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013542 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13543
Damien Lespiau055e3932014-08-18 13:49:10 +010013544 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013545 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013546 __intel_display_power_is_enabled(dev_priv,
13547 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013548 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013549 continue;
13550
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013551 error->cursor[i].control = I915_READ(CURCNTR(i));
13552 error->cursor[i].position = I915_READ(CURPOS(i));
13553 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013554
13555 error->plane[i].control = I915_READ(DSPCNTR(i));
13556 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013557 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013558 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013559 error->plane[i].pos = I915_READ(DSPPOS(i));
13560 }
Paulo Zanonica291362013-03-06 20:03:14 -030013561 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13562 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013563 if (INTEL_INFO(dev)->gen >= 4) {
13564 error->plane[i].surface = I915_READ(DSPSURF(i));
13565 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13566 }
13567
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013568 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013569
Sonika Jindal3abfce72014-07-21 15:23:43 +053013570 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013571 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013572 }
13573
13574 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13575 if (HAS_DDI(dev_priv->dev))
13576 error->num_transcoders++; /* Account for eDP. */
13577
13578 for (i = 0; i < error->num_transcoders; i++) {
13579 enum transcoder cpu_transcoder = transcoders[i];
13580
Imre Deakddf9c532013-11-27 22:02:02 +020013581 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013582 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013583 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013584 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013585 continue;
13586
Chris Wilson63b66e52013-08-08 15:12:06 +020013587 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13588
13589 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13590 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13591 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13592 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13593 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13594 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13595 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013596 }
13597
13598 return error;
13599}
13600
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013601#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13602
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013603void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013604intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013605 struct drm_device *dev,
13606 struct intel_display_error_state *error)
13607{
Damien Lespiau055e3932014-08-18 13:49:10 +010013608 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013609 int i;
13610
Chris Wilson63b66e52013-08-08 15:12:06 +020013611 if (!error)
13612 return;
13613
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013614 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013615 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013616 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013617 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013618 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013619 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013620 err_printf(m, " Power: %s\n",
13621 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013622 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013623 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013624
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013625 err_printf(m, "Plane [%d]:\n", i);
13626 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13627 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013628 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013629 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13630 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013631 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013632 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013633 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013634 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013635 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13636 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013637 }
13638
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013639 err_printf(m, "Cursor [%d]:\n", i);
13640 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13641 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13642 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013643 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013644
13645 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013646 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013647 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013648 err_printf(m, " Power: %s\n",
13649 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013650 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13651 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13652 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13653 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13654 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13655 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13656 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13657 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013658}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013659
13660void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13661{
13662 struct intel_crtc *crtc;
13663
13664 for_each_intel_crtc(dev, crtc) {
13665 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013666
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013667 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013668
13669 work = crtc->unpin_work;
13670
13671 if (work && work->event &&
13672 work->event->base.file_priv == file) {
13673 kfree(work->event);
13674 work->event = NULL;
13675 }
13676
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013677 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013678 }
13679}