blob: b1778329fba0dfc34a8c2dc29d4135736fe9b2e5 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000432// no instruction is needed for the conversion.
433def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
434def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
435def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
436def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
437def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
438def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
439def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
440def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
441def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
442def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
443def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
444def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
445def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
446def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
447def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
448def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
449def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
450def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
451def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
452def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
453def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
454def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
455def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
456def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
457def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
458def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
459def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
460def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
461def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
462def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
463def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper9d9251b2016-05-08 20:10:20 +0000465// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
466// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
467// swizzled by ExecutionDepsFix to pxor.
468// We set canFoldAsLoad because this can be converted to a constant-pool
469// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000471 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000473 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000474def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
475 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000477
Craig Topper6393afc2017-01-09 02:44:34 +0000478// Alias instructions that allow VPTERNLOG to be used with a mask to create
479// a mix of all ones and all zeros elements. This is done this way to force
480// the same register to be used as input for all three sources.
481let isPseudo = 1, Predicates = [HasAVX512] in {
482def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
483 (ins VK16WM:$mask), "",
484 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
485 (v16i32 immAllOnesV),
486 (v16i32 immAllZerosV)))]>;
487def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
488 (ins VK8WM:$mask), "",
489 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
490 (bc_v8i64 (v16i32 immAllOnesV)),
491 (bc_v8i64 (v16i32 immAllZerosV))))]>;
492}
493
Craig Toppere5ce84a2016-05-08 21:33:53 +0000494let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000495 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000496def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
497 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
498def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
499 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
500}
501
Craig Topperadd9cc62016-12-18 06:23:14 +0000502// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
503// This is expanded by ExpandPostRAPseudos.
504let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000505 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000506 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
507 [(set FR32X:$dst, fp32imm0)]>;
508 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
509 [(set FR64X:$dst, fpimm0)]>;
510}
511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512//===----------------------------------------------------------------------===//
513// AVX-512 - VECTOR INSERT
514//
Craig Topper3a622a12017-08-17 15:40:25 +0000515
516// Supports two different pattern operators for mask and unmasked ops. Allows
517// null_frag to be passed for one.
518multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
519 X86VectorVTInfo To,
520 SDPatternOperator vinsert_insert,
521 SDPatternOperator vinsert_for_mask> {
Craig Toppere1cac152016-06-07 07:27:54 +0000522 let ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000523 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000524 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000525 "vinsert" # From.EltTypeName # "x" # From.NumElts,
526 "$src3, $src2, $src1", "$src1, $src2, $src3",
527 (vinsert_insert:$src3 (To.VT To.RC:$src1),
528 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000529 (iPTR imm)),
530 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
531 (From.VT From.RC:$src2),
532 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000533
Craig Topper3a622a12017-08-17 15:40:25 +0000534 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000535 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000536 "vinsert" # From.EltTypeName # "x" # From.NumElts,
537 "$src3, $src2, $src1", "$src1, $src2, $src3",
538 (vinsert_insert:$src3 (To.VT To.RC:$src1),
539 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000540 (iPTR imm)),
541 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
542 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
544 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000545 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000546}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547
Craig Topper3a622a12017-08-17 15:40:25 +0000548// Passes the same pattern operator for masked and unmasked ops.
549multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
550 X86VectorVTInfo To,
551 SDPatternOperator vinsert_insert> :
552 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
553
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
555 X86VectorVTInfo To, PatFrag vinsert_insert,
556 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
557 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000558 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
560 (To.VT (!cast<Instruction>(InstrStr#"rr")
561 To.RC:$src1, From.RC:$src2,
562 (INSERT_get_vinsert_imm To.RC:$ins)))>;
563
564 def : Pat<(vinsert_insert:$ins
565 (To.VT To.RC:$src1),
566 (From.VT (bitconvert (From.LdFrag addr:$src2))),
567 (iPTR imm)),
568 (To.VT (!cast<Instruction>(InstrStr#"rm")
569 To.RC:$src1, addr:$src2,
570 (INSERT_get_vinsert_imm To.RC:$ins)))>;
571 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000572}
573
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000574multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
575 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576
577 let Predicates = [HasVLX] in
578 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
579 X86VectorVTInfo< 4, EltVT32, VR128X>,
580 X86VectorVTInfo< 8, EltVT32, VR256X>,
581 vinsert128_insert>, EVEX_V256;
582
583 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000584 X86VectorVTInfo< 4, EltVT32, VR128X>,
585 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000586 vinsert128_insert>, EVEX_V512;
587
588 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000589 X86VectorVTInfo< 4, EltVT64, VR256X>,
590 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591 vinsert256_insert>, VEX_W, EVEX_V512;
592
Craig Topper3a622a12017-08-17 15:40:25 +0000593 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000595 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596 X86VectorVTInfo< 2, EltVT64, VR128X>,
597 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599
Craig Topper3a622a12017-08-17 15:40:25 +0000600 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000602 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000603 X86VectorVTInfo< 2, EltVT64, VR128X>,
604 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000605 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000606
Craig Topper3a622a12017-08-17 15:40:25 +0000607 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608 X86VectorVTInfo< 8, EltVT32, VR256X>,
609 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000610 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000611 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612}
613
Adam Nemet4e2ef472014-10-02 23:18:28 +0000614defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
615defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
Igor Breger0ede3cb2015-09-20 06:52:42 +0000617// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000618// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000619defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000622 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000623
624defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000625 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000626defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000627 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000628
629defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000630 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000631defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000632 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000633
634// Codegen pattern with the alternative types insert VEC128 into VEC256
635defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
636 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
637defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
638 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
639// Codegen pattern with the alternative types insert VEC128 into VEC512
640defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
641 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
642defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
643 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
644// Codegen pattern with the alternative types insert VEC256 into VEC512
645defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
646 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
647defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
648 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
649
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000650// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000651let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000652def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000653 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000654 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000655 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000656 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000657def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000658 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000659 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000660 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000661 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
662 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000663}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000664
665//===----------------------------------------------------------------------===//
666// AVX-512 VECTOR EXTRACT
667//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668
Craig Topper3a622a12017-08-17 15:40:25 +0000669// Supports two different pattern operators for mask and unmasked ops. Allows
670// null_frag to be passed for one.
671multiclass vextract_for_size_split<int Opcode,
672 X86VectorVTInfo From, X86VectorVTInfo To,
673 SDPatternOperator vextract_extract,
674 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000675
676 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000677 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000678 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000679 "vextract" # To.EltTypeName # "x" # To.NumElts,
680 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000681 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
682 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000683 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000684 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000685 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000686 "vextract" # To.EltTypeName # "x" # To.NumElts #
687 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
688 [(store (To.VT (vextract_extract:$idx
689 (From.VT From.RC:$src1), (iPTR imm))),
690 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000691
Craig Toppere1cac152016-06-07 07:27:54 +0000692 let mayStore = 1, hasSideEffects = 0 in
693 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
694 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000695 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000696 "vextract" # To.EltTypeName # "x" # To.NumElts #
697 "\t{$idx, $src1, $dst {${mask}}|"
698 "$dst {${mask}}, $src1, $idx}",
699 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000700 }
Igor Bregerac29a822015-09-09 14:35:09 +0000701}
702
Craig Topper3a622a12017-08-17 15:40:25 +0000703// Passes the same pattern operator for masked and unmasked ops.
704multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
705 X86VectorVTInfo To,
706 SDPatternOperator vextract_extract> :
707 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
708
Igor Bregerdefab3c2015-10-08 12:55:01 +0000709// Codegen pattern for the alternative types
710multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
711 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000712 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000713 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
715 (To.VT (!cast<Instruction>(InstrStr#"rr")
716 From.RC:$src1,
717 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000718 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
719 (iPTR imm))), addr:$dst),
720 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
721 (EXTRACT_get_vextract_imm To.RC:$ext))>;
722 }
Igor Breger7f69a992015-09-10 12:54:54 +0000723}
724
725multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000727 let Predicates = [HasAVX512] in {
728 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
729 X86VectorVTInfo<16, EltVT32, VR512>,
730 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000731 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000732 EVEX_V512, EVEX_CD8<32, CD8VT4>;
733 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
734 X86VectorVTInfo< 8, EltVT64, VR512>,
735 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000736 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000737 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
738 }
Igor Breger7f69a992015-09-10 12:54:54 +0000739 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000740 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000741 X86VectorVTInfo< 8, EltVT32, VR256X>,
742 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000743 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000744 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000745
746 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000747 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000748 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000749 X86VectorVTInfo< 4, EltVT64, VR256X>,
750 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000751 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000752 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000753
754 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000755 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000756 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000757 X86VectorVTInfo< 8, EltVT64, VR512>,
758 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000759 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000760 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000761 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000762 X86VectorVTInfo<16, EltVT32, VR512>,
763 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000764 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000765 EVEX_V512, EVEX_CD8<32, CD8VT8>;
766 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000767}
768
Adam Nemet55536c62014-09-25 23:48:45 +0000769defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
770defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771
Igor Bregerdefab3c2015-10-08 12:55:01 +0000772// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000773// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000774defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000775 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000776defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000777 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000778
779defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000780 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000781defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000782 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000783
784defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000785 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000786defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000787 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000788
Craig Topper08a68572016-05-21 22:50:04 +0000789// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000790defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
791 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
792defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
793 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
794
795// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000796defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
797 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
798defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
799 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
800// Codegen pattern with the alternative types extract VEC256 from VEC512
801defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
802 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
803defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
804 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
805
Craig Topper5f3fef82016-05-22 07:40:58 +0000806// A 128-bit subvector extract from the first 256-bit vector position
807// is a subregister copy that needs no instruction.
808def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
809 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
810def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
811 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
812def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
813 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
814def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
815 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
816def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
817 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
818def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
819 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
820
Craig Topper48a79172017-08-30 07:26:12 +0000821// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
822// smaller extract to enable EVEX->VEX.
823let Predicates = [NoVLX] in {
824def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
825 (v2i64 (VEXTRACTI128rr
826 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
827 (iPTR 1)))>;
828def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
829 (v2f64 (VEXTRACTF128rr
830 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
831 (iPTR 1)))>;
832def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
833 (v4i32 (VEXTRACTI128rr
834 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
835 (iPTR 1)))>;
836def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
837 (v4f32 (VEXTRACTF128rr
838 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
839 (iPTR 1)))>;
840def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
841 (v8i16 (VEXTRACTI128rr
842 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
843 (iPTR 1)))>;
844def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
845 (v16i8 (VEXTRACTI128rr
846 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
847 (iPTR 1)))>;
848}
849
850// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
851// smaller extract to enable EVEX->VEX.
852let Predicates = [HasVLX] in {
853def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
854 (v2i64 (VEXTRACTI32x4Z256rr
855 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
856 (iPTR 1)))>;
857def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
858 (v2f64 (VEXTRACTF32x4Z256rr
859 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
860 (iPTR 1)))>;
861def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
862 (v4i32 (VEXTRACTI32x4Z256rr
863 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
864 (iPTR 1)))>;
865def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
866 (v4f32 (VEXTRACTF32x4Z256rr
867 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
868 (iPTR 1)))>;
869def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
870 (v8i16 (VEXTRACTI32x4Z256rr
871 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
872 (iPTR 1)))>;
873def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
874 (v16i8 (VEXTRACTI32x4Z256rr
875 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
876 (iPTR 1)))>;
877}
878
Craig Topper5f3fef82016-05-22 07:40:58 +0000879// A 256-bit subvector extract from the first 256-bit vector position
880// is a subregister copy that needs no instruction.
881def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
882 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
883def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
884 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
885def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
886 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
887def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
888 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
889def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
890 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
891def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
892 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
893
894let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895// A 128-bit subvector insert to the first 512-bit vector position
896// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000897def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
898 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
899def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
900 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
901def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
902 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
903def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
904 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
905def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
906 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
907def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
908 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909
Craig Topper5f3fef82016-05-22 07:40:58 +0000910// A 256-bit subvector insert to the first 512-bit vector position
911// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000912def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000914def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000915 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000916def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000918def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000920def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000921 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000922def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000923 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000924}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000925
Craig Toppera0883622017-08-26 22:24:57 +0000926// Additional patterns for handling a bitcast between the vselect and the
927// extract_subvector.
928multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
929 X86VectorVTInfo To, X86VectorVTInfo Cast,
930 PatFrag vextract_extract,
931 SDNodeXForm EXTRACT_get_vextract_imm,
932 list<Predicate> p> {
933let Predicates = p in {
934 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
935 (bitconvert
936 (To.VT (vextract_extract:$ext
937 (From.VT From.RC:$src), (iPTR imm)))),
938 To.RC:$src0)),
939 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
940 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
941 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
942
943 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
944 (bitconvert
945 (To.VT (vextract_extract:$ext
946 (From.VT From.RC:$src), (iPTR imm)))),
947 Cast.ImmAllZerosV)),
948 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
949 Cast.KRCWM:$mask, From.RC:$src,
950 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
951}
952}
953
954defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
955 v4f32x_info, vextract128_extract,
956 EXTRACT_get_vextract128_imm, [HasVLX]>;
957defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
958 v2f64x_info, vextract128_extract,
959 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
960
961defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
962 v4i32x_info, vextract128_extract,
963 EXTRACT_get_vextract128_imm, [HasVLX]>;
964defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
965 v4i32x_info, vextract128_extract,
966 EXTRACT_get_vextract128_imm, [HasVLX]>;
967defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
968 v4i32x_info, vextract128_extract,
969 EXTRACT_get_vextract128_imm, [HasVLX]>;
970defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
971 v2i64x_info, vextract128_extract,
972 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
973defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
974 v2i64x_info, vextract128_extract,
975 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
976defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
977 v2i64x_info, vextract128_extract,
978 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
979
980defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
981 v4f32x_info, vextract128_extract,
982 EXTRACT_get_vextract128_imm, [HasAVX512]>;
983defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
984 v2f64x_info, vextract128_extract,
985 EXTRACT_get_vextract128_imm, [HasDQI]>;
986
987defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
988 v4i32x_info, vextract128_extract,
989 EXTRACT_get_vextract128_imm, [HasAVX512]>;
990defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
991 v4i32x_info, vextract128_extract,
992 EXTRACT_get_vextract128_imm, [HasAVX512]>;
993defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
994 v4i32x_info, vextract128_extract,
995 EXTRACT_get_vextract128_imm, [HasAVX512]>;
996defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
997 v2i64x_info, vextract128_extract,
998 EXTRACT_get_vextract128_imm, [HasDQI]>;
999defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1000 v2i64x_info, vextract128_extract,
1001 EXTRACT_get_vextract128_imm, [HasDQI]>;
1002defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1003 v2i64x_info, vextract128_extract,
1004 EXTRACT_get_vextract128_imm, [HasDQI]>;
1005
1006defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1007 v8f32x_info, vextract256_extract,
1008 EXTRACT_get_vextract256_imm, [HasDQI]>;
1009defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1010 v4f64x_info, vextract256_extract,
1011 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1012
1013defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1014 v8i32x_info, vextract256_extract,
1015 EXTRACT_get_vextract256_imm, [HasDQI]>;
1016defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1017 v8i32x_info, vextract256_extract,
1018 EXTRACT_get_vextract256_imm, [HasDQI]>;
1019defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1020 v8i32x_info, vextract256_extract,
1021 EXTRACT_get_vextract256_imm, [HasDQI]>;
1022defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1023 v4i64x_info, vextract256_extract,
1024 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1025defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1026 v4i64x_info, vextract256_extract,
1027 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1028defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1029 v4i64x_info, vextract256_extract,
1030 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1031
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001032// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001033def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001034 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001035 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1037 EVEX;
1038
Craig Topper03b849e2016-05-21 22:50:11 +00001039def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001040 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001041 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001043 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001044
1045//===---------------------------------------------------------------------===//
1046// AVX-512 BROADCAST
1047//---
Igor Breger131008f2016-05-01 08:40:00 +00001048// broadcast with a scalar argument.
1049multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1050 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001051 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1052 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1053 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1054 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1055 (X86VBroadcast SrcInfo.FRC:$src),
1056 DestInfo.RC:$src0)),
1057 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1058 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1059 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1060 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1061 (X86VBroadcast SrcInfo.FRC:$src),
1062 DestInfo.ImmAllZerosV)),
1063 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1064 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001065}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001066
Craig Topper17854ec2017-08-30 07:48:39 +00001067// Split version to allow mask and broadcast node to be different types. This
1068// helps support the 32x2 broadcasts.
1069multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1070 X86VectorVTInfo MaskInfo,
1071 X86VectorVTInfo DestInfo,
1072 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +00001073 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +00001074 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001075 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001076 (MaskInfo.VT
1077 (bitconvert
1078 (DestInfo.VT
1079 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001080 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +00001081 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001082 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001083 (MaskInfo.VT
1084 (bitconvert
1085 (DestInfo.VT (X86VBroadcast
1086 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001087 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001088 }
Craig Toppere1cac152016-06-07 07:27:54 +00001089
Craig Topper17854ec2017-08-30 07:48:39 +00001090 def : Pat<(MaskInfo.VT
1091 (bitconvert
1092 (DestInfo.VT (X86VBroadcast
1093 (SrcInfo.VT (scalar_to_vector
1094 (SrcInfo.ScalarLdFrag addr:$src))))))),
1095 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1096 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1097 (bitconvert
1098 (DestInfo.VT
1099 (X86VBroadcast
1100 (SrcInfo.VT (scalar_to_vector
1101 (SrcInfo.ScalarLdFrag addr:$src)))))),
1102 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001103 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001104 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1105 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1106 (bitconvert
1107 (DestInfo.VT
1108 (X86VBroadcast
1109 (SrcInfo.VT (scalar_to_vector
1110 (SrcInfo.ScalarLdFrag addr:$src)))))),
1111 MaskInfo.ImmAllZerosV)),
1112 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1113 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001115
Craig Topper17854ec2017-08-30 07:48:39 +00001116// Helper class to force mask and broadcast result to same type.
1117multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1118 X86VectorVTInfo DestInfo,
1119 X86VectorVTInfo SrcInfo> :
1120 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1121
Craig Topper80934372016-07-16 03:42:59 +00001122multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001123 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001124 let Predicates = [HasAVX512] in
1125 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1126 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1127 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001128
1129 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001130 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001131 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001132 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001133 }
1134}
1135
Craig Topper80934372016-07-16 03:42:59 +00001136multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1137 AVX512VLVectorVTInfo _> {
1138 let Predicates = [HasAVX512] in
1139 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1140 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1141 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001142
Craig Topper80934372016-07-16 03:42:59 +00001143 let Predicates = [HasVLX] in {
1144 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1145 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1146 EVEX_V256;
1147 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1148 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1149 EVEX_V128;
1150 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001151}
Craig Topper80934372016-07-16 03:42:59 +00001152defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1153 avx512vl_f32_info>;
1154defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1155 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001157def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001158 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001159def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001160 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001161
Robert Khasanovcbc57032014-12-09 16:38:41 +00001162multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001163 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001164 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001165 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001166 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001167 (ins SrcRC:$src),
1168 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001169 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170}
1171
Guy Blank7f60c992017-08-09 17:21:01 +00001172multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1173 X86VectorVTInfo _, SDPatternOperator OpNode,
1174 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001175 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001176 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1177 (outs _.RC:$dst), (ins GR32:$src),
1178 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1179 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1180 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1181 "$src0 = $dst">, T8PD, EVEX;
1182
1183 def : Pat <(_.VT (OpNode SrcRC:$src)),
1184 (!cast<Instruction>(Name#r)
1185 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1186
1187 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1188 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1189 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1190
1191 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1192 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1193 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1194}
1195
1196multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1197 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1198 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1199 let Predicates = [prd] in
1200 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1201 Subreg>, EVEX_V512;
1202 let Predicates = [prd, HasVLX] in {
1203 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1204 SrcRC, Subreg>, EVEX_V256;
1205 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1206 SrcRC, Subreg>, EVEX_V128;
1207 }
1208}
1209
Robert Khasanovcbc57032014-12-09 16:38:41 +00001210multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001211 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001212 RegisterClass SrcRC, Predicate prd> {
1213 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001214 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001215 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001216 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1217 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001218 }
1219}
1220
Guy Blank7f60c992017-08-09 17:21:01 +00001221defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1222 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1223defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1224 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1225 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001226defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1227 X86VBroadcast, GR32, HasAVX512>;
1228defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1229 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001231def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001232 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001233def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001234 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235
Igor Breger21296d22015-10-20 11:56:42 +00001236// Provide aliases for broadcast from the same register class that
1237// automatically does the extract.
1238multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1239 X86VectorVTInfo SrcInfo> {
1240 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1241 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1242 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1243}
1244
1245multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1246 AVX512VLVectorVTInfo _, Predicate prd> {
1247 let Predicates = [prd] in {
1248 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1249 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1250 EVEX_V512;
1251 // Defined separately to avoid redefinition.
1252 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1253 }
1254 let Predicates = [prd, HasVLX] in {
1255 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1256 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1257 EVEX_V256;
1258 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1259 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001260 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261}
1262
Igor Breger21296d22015-10-20 11:56:42 +00001263defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1264 avx512vl_i8_info, HasBWI>;
1265defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1266 avx512vl_i16_info, HasBWI>;
1267defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1268 avx512vl_i32_info, HasAVX512>;
1269defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1270 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001272multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1273 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001274 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001275 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1276 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001277 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001278 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001279}
1280
Craig Topperd6f4be92017-08-21 05:29:02 +00001281// This should be used for the AVX512DQ broadcast instructions. It disables
1282// the unmasked patterns so that we only use the DQ instructions when masking
1283// is requested.
1284multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1285 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
1286 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1287 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1288 (null_frag),
1289 (_Dst.VT (X86SubVBroadcast
1290 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1291 AVX5128IBase, EVEX;
1292}
1293
Simon Pilgrim79195582017-02-21 16:41:44 +00001294let Predicates = [HasAVX512] in {
1295 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1296 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1297 (VPBROADCASTQZm addr:$src)>;
1298}
1299
Craig Topperbe351ee2016-10-01 06:01:23 +00001300let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001301 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1302 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1303 (VPBROADCASTQZ128m addr:$src)>;
1304 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1305 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001306 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1307 // This means we'll encounter truncated i32 loads; match that here.
1308 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1309 (VPBROADCASTWZ128m addr:$src)>;
1310 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1311 (VPBROADCASTWZ256m addr:$src)>;
1312 def : Pat<(v8i16 (X86VBroadcast
1313 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1314 (VPBROADCASTWZ128m addr:$src)>;
1315 def : Pat<(v16i16 (X86VBroadcast
1316 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1317 (VPBROADCASTWZ256m addr:$src)>;
1318}
1319
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001320//===----------------------------------------------------------------------===//
1321// AVX-512 BROADCAST SUBVECTORS
1322//
1323
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001324defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1325 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001326 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001327defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1328 v16f32_info, v4f32x_info>,
1329 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1330defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1331 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001332 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001333defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1334 v8f64_info, v4f64x_info>, VEX_W,
1335 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1336
Craig Topper715ad7f2016-10-16 23:29:51 +00001337let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001338def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1339 (VBROADCASTF64X4rm addr:$src)>;
1340def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1341 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001342def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1343 (VBROADCASTI64X4rm addr:$src)>;
1344def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1345 (VBROADCASTI64X4rm addr:$src)>;
1346
1347// Provide fallback in case the load node that is used in the patterns above
1348// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001349def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1350 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001351 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001352def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1353 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1354 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001355def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1356 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001357 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001358def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1359 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1360 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001361def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1362 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1363 (v16i16 VR256X:$src), 1)>;
1364def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1365 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1366 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001367
Craig Topperd6f4be92017-08-21 05:29:02 +00001368def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1369 (VBROADCASTF32X4rm addr:$src)>;
1370def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1371 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001372def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1373 (VBROADCASTI32X4rm addr:$src)>;
1374def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1375 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001376}
1377
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001378let Predicates = [HasVLX] in {
1379defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1380 v8i32x_info, v4i32x_info>,
1381 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1382defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1383 v8f32x_info, v4f32x_info>,
1384 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001385
Craig Topperd6f4be92017-08-21 05:29:02 +00001386def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1387 (VBROADCASTF32X4Z256rm addr:$src)>;
1388def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1389 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001390def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1391 (VBROADCASTI32X4Z256rm addr:$src)>;
1392def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1393 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001394
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001395// Provide fallback in case the load node that is used in the patterns above
1396// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001397def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1398 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1399 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001400def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001401 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001402 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001403def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1404 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1405 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001406def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001407 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001408 (v4i32 VR128X:$src), 1)>;
1409def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001410 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001411 (v8i16 VR128X:$src), 1)>;
1412def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001413 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001414 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001415}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001416
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001417let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001418defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001419 v4i64x_info, v2i64x_info>, VEX_W,
1420 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001421defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001422 v4f64x_info, v2f64x_info>, VEX_W,
1423 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001424}
1425
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001426let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001427defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001428 v8i64_info, v2i64x_info>, VEX_W,
1429 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001430defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001431 v16i32_info, v8i32x_info>,
1432 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001433defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001434 v8f64_info, v2f64x_info>, VEX_W,
1435 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001436defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001437 v16f32_info, v8f32x_info>,
1438 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1439}
Adam Nemet73f72e12014-06-27 00:43:38 +00001440
Igor Bregerfa798a92015-11-02 07:39:36 +00001441multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001442 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001443 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001444 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1445 _Src.info512, _Src.info128>,
1446 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001447 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001448 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1449 _Src.info256, _Src.info128>,
1450 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001451}
1452
1453multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001454 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1455 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001456
1457 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001458 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1459 _Src.info128, _Src.info128>,
1460 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001461}
1462
Craig Topper51e052f2016-10-15 16:26:02 +00001463defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1464 avx512vl_i32_info, avx512vl_i64_info>;
1465defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1466 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001467
Craig Topper52317e82017-01-15 05:47:45 +00001468let Predicates = [HasVLX] in {
1469def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1470 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1471def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1472 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1473}
1474
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001475def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001476 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001477def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1478 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1479
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001480def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001481 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001482def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1483 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001485//===----------------------------------------------------------------------===//
1486// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1487//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001488multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1489 X86VectorVTInfo _, RegisterClass KRC> {
1490 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001491 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001492 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493}
1494
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001495multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001496 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1497 let Predicates = [HasCDI] in
1498 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1499 let Predicates = [HasCDI, HasVLX] in {
1500 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1501 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1502 }
1503}
1504
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001505defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001506 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001507defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001508 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509
1510//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001511// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001512multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001513let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001514 // The index operand in the pattern should really be an integer type. However,
1515 // if we do that and it happens to come from a bitcast, then it becomes
1516 // difficult to find the bitcast needed to convert the index to the
1517 // destination type for the passthru since it will be folded with the bitcast
1518 // of the index operand.
1519 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001520 (ins _.RC:$src2, _.RC:$src3),
1521 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001522 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001523 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524
Craig Topper4fa3b502016-09-06 06:56:59 +00001525 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001526 (ins _.RC:$src2, _.MemOp:$src3),
1527 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001528 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001529 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001530 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001531 }
1532}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001533multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001534 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001535 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001536 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001537 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1538 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1539 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001540 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001541 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1542 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001543}
1544
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001545multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001546 AVX512VLVectorVTInfo VTInfo> {
1547 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1548 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001549 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001550 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1551 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1552 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1553 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001554 }
1555}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001556
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001557multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001558 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001559 Predicate Prd> {
1560 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001561 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001562 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001563 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1564 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001565 }
1566}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001567
Craig Topperaad5f112015-11-30 00:13:24 +00001568defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001569 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001570defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001571 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001572defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001573 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001574 VEX_W, EVEX_CD8<16, CD8VF>;
1575defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001576 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001577 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001578defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001579 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001580defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001581 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001582
Craig Topperaad5f112015-11-30 00:13:24 +00001583// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001584multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001585 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001586let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001587 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1588 (ins IdxVT.RC:$src2, _.RC:$src3),
1589 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001590 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1591 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001592
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001593 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1594 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1595 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001596 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001597 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001598 EVEX_4V, AVX5128IBase;
1599 }
1600}
1601multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001602 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001603 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001604 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1605 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1606 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1607 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001608 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001609 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1610 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001611}
1612
1613multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001614 AVX512VLVectorVTInfo VTInfo,
1615 AVX512VLVectorVTInfo ShuffleMask> {
1616 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001617 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001618 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001619 ShuffleMask.info512>, EVEX_V512;
1620 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001621 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001622 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001623 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001624 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001625 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001626 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001627 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1628 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001629 }
1630}
1631
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001632multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001633 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001634 AVX512VLVectorVTInfo Idx,
1635 Predicate Prd> {
1636 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001637 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1638 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001639 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001640 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1641 Idx.info128>, EVEX_V128;
1642 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1643 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001644 }
1645}
1646
Craig Toppera47576f2015-11-26 20:21:29 +00001647defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001648 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001649defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001650 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001651defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1652 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1653 VEX_W, EVEX_CD8<16, CD8VF>;
1654defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1655 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1656 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001657defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001658 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001659defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001660 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001661
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662//===----------------------------------------------------------------------===//
1663// AVX-512 - BLEND using mask
1664//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001665multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001666 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001667 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1668 (ins _.RC:$src1, _.RC:$src2),
1669 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001670 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001671 []>, EVEX_4V;
1672 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1673 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001674 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001675 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001676 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001677 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1678 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1679 !strconcat(OpcodeStr,
1680 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1681 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001682 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001683 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1684 (ins _.RC:$src1, _.MemOp:$src2),
1685 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001686 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001687 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1688 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1689 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001690 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001691 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001692 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001693 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1694 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1695 !strconcat(OpcodeStr,
1696 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1697 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1698 }
Craig Toppera74e3082017-01-07 22:20:34 +00001699 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001700}
1701multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1702
Craig Topper81f20aa2017-01-07 22:20:26 +00001703 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001704 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1705 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1706 !strconcat(OpcodeStr,
1707 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1708 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001709 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001710
1711 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1712 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1713 !strconcat(OpcodeStr,
1714 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1715 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001716 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001717 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718}
1719
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001720multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1721 AVX512VLVectorVTInfo VTInfo> {
1722 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1723 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001725 let Predicates = [HasVLX] in {
1726 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1727 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1728 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1729 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1730 }
1731}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001732
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001733multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1734 AVX512VLVectorVTInfo VTInfo> {
1735 let Predicates = [HasBWI] in
1736 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001737
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001738 let Predicates = [HasBWI, HasVLX] in {
1739 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1740 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1741 }
1742}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001745defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1746defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1747defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1748defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1749defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1750defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001751
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001752
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001753//===----------------------------------------------------------------------===//
1754// Compare Instructions
1755//===----------------------------------------------------------------------===//
1756
1757// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001758
1759multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1760
1761 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1762 (outs _.KRC:$dst),
1763 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1764 "vcmp${cc}"#_.Suffix,
1765 "$src2, $src1", "$src1, $src2",
1766 (OpNode (_.VT _.RC:$src1),
1767 (_.VT _.RC:$src2),
1768 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001769 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001770 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1771 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001772 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001773 "vcmp${cc}"#_.Suffix,
1774 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001775 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001776 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001777
1778 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1779 (outs _.KRC:$dst),
1780 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1781 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001782 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001783 (OpNodeRnd (_.VT _.RC:$src1),
1784 (_.VT _.RC:$src2),
1785 imm:$cc,
1786 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1787 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001788 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001789 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1790 (outs VK1:$dst),
1791 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1792 "vcmp"#_.Suffix,
1793 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001794 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001795 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1796 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001797 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001798 "vcmp"#_.Suffix,
1799 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1800 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1801
1802 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1803 (outs _.KRC:$dst),
1804 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1805 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001806 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001807 EVEX_4V, EVEX_B;
1808 }// let isAsmParserOnly = 1, hasSideEffects = 0
1809
1810 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001811 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001812 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1813 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1814 !strconcat("vcmp${cc}", _.Suffix,
1815 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1816 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1817 _.FRC:$src2,
1818 imm:$cc))],
1819 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001820 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1821 (outs _.KRC:$dst),
1822 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1823 !strconcat("vcmp${cc}", _.Suffix,
1824 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1825 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1826 (_.ScalarLdFrag addr:$src2),
1827 imm:$cc))],
1828 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001829 }
1830}
1831
1832let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001833 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001834 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1835 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001836 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001837 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1838 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001841multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001842 X86VectorVTInfo _, bit IsCommutable> {
1843 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001844 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001845 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1846 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1847 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001848 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1849 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001850 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1851 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1852 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1853 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001855 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001856 def rrk : AVX512BI<opc, MRMSrcReg,
1857 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1858 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1859 "$dst {${mask}}, $src1, $src2}"),
1860 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1861 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1862 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001863 def rmk : AVX512BI<opc, MRMSrcMem,
1864 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1865 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1866 "$dst {${mask}}, $src1, $src2}"),
1867 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1868 (OpNode (_.VT _.RC:$src1),
1869 (_.VT (bitconvert
1870 (_.LdFrag addr:$src2))))))],
1871 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872}
1873
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001874multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001875 X86VectorVTInfo _, bit IsCommutable> :
1876 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001877 def rmb : AVX512BI<opc, MRMSrcMem,
1878 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1879 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1880 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1881 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1882 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1883 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1884 def rmbk : AVX512BI<opc, MRMSrcMem,
1885 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1886 _.ScalarMemOp:$src2),
1887 !strconcat(OpcodeStr,
1888 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1889 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1890 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1891 (OpNode (_.VT _.RC:$src1),
1892 (X86VBroadcast
1893 (_.ScalarLdFrag addr:$src2)))))],
1894 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001895}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001897multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001898 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1899 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001900 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001901 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1902 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001903
1904 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001905 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1906 IsCommutable>, EVEX_V256;
1907 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1908 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001909 }
1910}
1911
1912multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1913 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001914 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001915 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001916 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1917 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001918
1919 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001920 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1921 IsCommutable>, EVEX_V256;
1922 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1923 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001924 }
1925}
1926
1927defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001928 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001929 EVEX_CD8<8, CD8VF>;
1930
1931defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001932 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001933 EVEX_CD8<16, CD8VF>;
1934
Robert Khasanovf70f7982014-09-18 14:06:55 +00001935defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001936 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001937 EVEX_CD8<32, CD8VF>;
1938
Robert Khasanovf70f7982014-09-18 14:06:55 +00001939defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001940 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001941 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1942
1943defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1944 avx512vl_i8_info, HasBWI>,
1945 EVEX_CD8<8, CD8VF>;
1946
1947defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1948 avx512vl_i16_info, HasBWI>,
1949 EVEX_CD8<16, CD8VF>;
1950
Robert Khasanovf70f7982014-09-18 14:06:55 +00001951defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001952 avx512vl_i32_info, HasAVX512>,
1953 EVEX_CD8<32, CD8VF>;
1954
Robert Khasanovf70f7982014-09-18 14:06:55 +00001955defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001956 avx512vl_i64_info, HasAVX512>,
1957 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001958
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959
Ayman Musa721d97f2017-06-27 12:08:37 +00001960multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1961 SDNode OpNode, string InstrStr,
1962 list<Predicate> Preds> {
1963let Predicates = Preds in {
1964 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1965 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1966 (i64 0)),
1967 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1968 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001969
Ayman Musa721d97f2017-06-27 12:08:37 +00001970 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001971 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001972 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1973 (i64 0)),
1974 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1975 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001976
Ayman Musa721d97f2017-06-27 12:08:37 +00001977 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001978 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001979 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1980 (i64 0)),
1981 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1982 _.RC:$src1, _.RC:$src2),
1983 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001984
Ayman Musa721d97f2017-06-27 12:08:37 +00001985 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001986 (_.KVT (and (_.KVT _.KRCWM:$mask),
1987 (_.KVT (OpNode (_.VT _.RC:$src1),
1988 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001989 (_.LdFrag addr:$src2))))))),
1990 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001991 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001992 _.RC:$src1, addr:$src2),
1993 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001994}
Ayman Musa721d97f2017-06-27 12:08:37 +00001995}
1996
1997multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1998 SDNode OpNode, string InstrStr,
1999 list<Predicate> Preds>
2000 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2001let Predicates = Preds in {
2002 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2003 (_.KVT (OpNode (_.VT _.RC:$src1),
2004 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
2005 (i64 0)),
2006 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
2007 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002008
Ayman Musa721d97f2017-06-27 12:08:37 +00002009 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2010 (_.KVT (and (_.KVT _.KRCWM:$mask),
2011 (_.KVT (OpNode (_.VT _.RC:$src1),
2012 (X86VBroadcast
2013 (_.ScalarLdFrag addr:$src2)))))),
2014 (i64 0)),
2015 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
2016 _.RC:$src1, addr:$src2),
2017 NewInf.KRC)>;
2018}
2019}
2020
2021// VPCMPEQB - i8
2022defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
2023 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
2024defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
2025 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
2026
2027defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
2028 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
2029
2030// VPCMPEQW - i16
2031defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
2032 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2033defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
2034 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2035defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
2036 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2037
2038defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
2039 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
2040defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
2041 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
2042
2043defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
2044 "VPCMPEQWZ", [HasBWI]>;
2045
2046// VPCMPEQD - i32
2047defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
2048 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2049defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
2050 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2051defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
2052 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2053defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
2054 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2055
2056defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
2057 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2058defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
2059 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2060defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
2061 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2062
2063defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
2064 "VPCMPEQDZ", [HasAVX512]>;
2065defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
2066 "VPCMPEQDZ", [HasAVX512]>;
2067
2068// VPCMPEQQ - i64
2069defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
2070 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2071defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
2072 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2073defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
2074 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2075defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
2076 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2077defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
2078 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2079
2080defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
2081 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2082defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
2083 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2084defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
2085 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2086defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
2087 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2088
Simon Pilgrim64fff142017-07-16 18:37:23 +00002089defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00002090 "VPCMPEQQZ", [HasAVX512]>;
2091defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
2092 "VPCMPEQQZ", [HasAVX512]>;
2093defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
2094 "VPCMPEQQZ", [HasAVX512]>;
2095
2096// VPCMPGTB - i8
2097defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
2098 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2099defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
2100 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2101
2102defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
2103 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
2104
2105// VPCMPGTW - i16
2106defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
2107 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2108defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
2109 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2110defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
2111 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2112
2113defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
2114 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2115defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
2116 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2117
2118defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
2119 "VPCMPGTWZ", [HasBWI]>;
2120
2121// VPCMPGTD - i32
2122defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
2123 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2124defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
2125 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2126defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
2127 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2128defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
2129 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2130
2131defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
2132 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2133defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
2134 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2135defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
2136 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2137
2138defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
2139 "VPCMPGTDZ", [HasAVX512]>;
2140defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
2141 "VPCMPGTDZ", [HasAVX512]>;
2142
2143// VPCMPGTQ - i64
2144defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
2145 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2146defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
2147 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2148defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
2149 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2150defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
2151 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2152defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
2153 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2154
2155defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
2156 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2157defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
2158 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2159defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
2160 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2161defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
2162 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2163
2164defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
2165 "VPCMPGTQZ", [HasAVX512]>;
2166defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
2167 "VPCMPGTQZ", [HasAVX512]>;
2168defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
2169 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002170
Robert Khasanov29e3b962014-08-27 09:34:37 +00002171multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2172 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002173 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002174 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002175 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002176 !strconcat("vpcmp${cc}", Suffix,
2177 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002178 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2179 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002180 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2181 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002182 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002183 !strconcat("vpcmp${cc}", Suffix,
2184 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002185 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2186 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002187 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002188 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002189 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002190 def rrik : AVX512AIi8<opc, MRMSrcReg,
2191 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002192 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002193 !strconcat("vpcmp${cc}", Suffix,
2194 "\t{$src2, $src1, $dst {${mask}}|",
2195 "$dst {${mask}}, $src1, $src2}"),
2196 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2197 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002198 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002199 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002200 def rmik : AVX512AIi8<opc, MRMSrcMem,
2201 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002202 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002203 !strconcat("vpcmp${cc}", Suffix,
2204 "\t{$src2, $src1, $dst {${mask}}|",
2205 "$dst {${mask}}, $src1, $src2}"),
2206 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2207 (OpNode (_.VT _.RC:$src1),
2208 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002209 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002210 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2211
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002213 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002214 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002215 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002216 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2217 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002218 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002219 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002221 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002222 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2223 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002224 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002225 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2226 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002227 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002228 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002229 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2230 "$dst {${mask}}, $src1, $src2, $cc}"),
2231 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002232 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002233 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2234 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002235 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002236 !strconcat("vpcmp", Suffix,
2237 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2238 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002239 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240 }
2241}
2242
Robert Khasanov29e3b962014-08-27 09:34:37 +00002243multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002244 X86VectorVTInfo _> :
2245 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002246 def rmib : AVX512AIi8<opc, MRMSrcMem,
2247 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002248 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002249 !strconcat("vpcmp${cc}", Suffix,
2250 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2251 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2252 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2253 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002254 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002255 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2256 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2257 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002258 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002259 !strconcat("vpcmp${cc}", Suffix,
2260 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2261 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2262 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2263 (OpNode (_.VT _.RC:$src1),
2264 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002265 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002266 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267
Robert Khasanov29e3b962014-08-27 09:34:37 +00002268 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002269 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2271 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002272 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002273 !strconcat("vpcmp", Suffix,
2274 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2275 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2276 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2277 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2278 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002279 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002280 !strconcat("vpcmp", Suffix,
2281 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2282 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2283 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2284 }
2285}
2286
2287multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2288 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2289 let Predicates = [prd] in
2290 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2291
2292 let Predicates = [prd, HasVLX] in {
2293 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2294 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2295 }
2296}
2297
2298multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2299 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2300 let Predicates = [prd] in
2301 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2302 EVEX_V512;
2303
2304 let Predicates = [prd, HasVLX] in {
2305 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2306 EVEX_V256;
2307 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2308 EVEX_V128;
2309 }
2310}
2311
2312defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2313 HasBWI>, EVEX_CD8<8, CD8VF>;
2314defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2315 HasBWI>, EVEX_CD8<8, CD8VF>;
2316
2317defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2318 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2319defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2320 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2321
Robert Khasanovf70f7982014-09-18 14:06:55 +00002322defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002324defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002325 HasAVX512>, EVEX_CD8<32, CD8VF>;
2326
Robert Khasanovf70f7982014-09-18 14:06:55 +00002327defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002328 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002329defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002330 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331
Ayman Musa721d97f2017-06-27 12:08:37 +00002332multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2333 SDNode OpNode, string InstrStr,
2334 list<Predicate> Preds> {
2335let Predicates = Preds in {
2336 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002337 (_.KVT (OpNode (_.VT _.RC:$src1),
2338 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002339 imm:$cc)),
2340 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002341 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002342 _.RC:$src2,
2343 imm:$cc),
2344 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002345
Ayman Musa721d97f2017-06-27 12:08:37 +00002346 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002347 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002348 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2349 imm:$cc)),
2350 (i64 0)),
2351 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2352 addr:$src2,
2353 imm:$cc),
2354 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002355
Ayman Musa721d97f2017-06-27 12:08:37 +00002356 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002357 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002358 (OpNode (_.VT _.RC:$src1),
2359 (_.VT _.RC:$src2),
2360 imm:$cc))),
2361 (i64 0)),
2362 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002363 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002364 _.RC:$src2,
2365 imm:$cc),
2366 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002367
Ayman Musa721d97f2017-06-27 12:08:37 +00002368 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002369 (_.KVT (and (_.KVT _.KRCWM:$mask),
2370 (_.KVT (OpNode (_.VT _.RC:$src1),
2371 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002372 (_.LdFrag addr:$src2))),
2373 imm:$cc)))),
2374 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002375 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002376 _.RC:$src1,
2377 addr:$src2,
2378 imm:$cc),
2379 NewInf.KRC)>;
2380}
2381}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002382
Ayman Musa721d97f2017-06-27 12:08:37 +00002383multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2384 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002385 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002386 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2387let Predicates = Preds in {
2388 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2389 (_.KVT (OpNode (_.VT _.RC:$src1),
2390 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2391 imm:$cc)),
2392 (i64 0)),
2393 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2394 addr:$src2,
2395 imm:$cc),
2396 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002397
Ayman Musa721d97f2017-06-27 12:08:37 +00002398 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2399 (_.KVT (and (_.KVT _.KRCWM:$mask),
2400 (_.KVT (OpNode (_.VT _.RC:$src1),
2401 (X86VBroadcast
2402 (_.ScalarLdFrag addr:$src2)),
2403 imm:$cc)))),
2404 (i64 0)),
2405 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2406 _.RC:$src1,
2407 addr:$src2,
2408 imm:$cc),
2409 NewInf.KRC)>;
2410}
2411}
2412
2413// VPCMPB - i8
2414defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2415 "VPCMPBZ128", [HasBWI, HasVLX]>;
2416defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2417 "VPCMPBZ128", [HasBWI, HasVLX]>;
2418
2419defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2420 "VPCMPBZ256", [HasBWI, HasVLX]>;
2421
2422// VPCMPW - i16
2423defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2424 "VPCMPWZ128", [HasBWI, HasVLX]>;
2425defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2426 "VPCMPWZ128", [HasBWI, HasVLX]>;
2427defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2428 "VPCMPWZ128", [HasBWI, HasVLX]>;
2429
2430defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2431 "VPCMPWZ256", [HasBWI, HasVLX]>;
2432defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2433 "VPCMPWZ256", [HasBWI, HasVLX]>;
2434
2435defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2436 "VPCMPWZ", [HasBWI]>;
2437
2438// VPCMPD - i32
2439defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2440 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2441defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2442 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2443defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2444 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2445defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2446 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2447
2448defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2449 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2450defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2451 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2452defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2453 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2454
2455defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2456 "VPCMPDZ", [HasAVX512]>;
2457defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2458 "VPCMPDZ", [HasAVX512]>;
2459
2460// VPCMPQ - i64
2461defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2462 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2463defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2464 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2465defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2466 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2467defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2468 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2469defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2470 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2471
2472defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2473 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2474defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2475 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2476defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2477 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2478defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2479 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2480
2481defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2482 "VPCMPQZ", [HasAVX512]>;
2483defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2484 "VPCMPQZ", [HasAVX512]>;
2485defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2486 "VPCMPQZ", [HasAVX512]>;
2487
2488// VPCMPUB - i8
2489defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2490 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2491defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2492 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2493
2494defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2495 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2496
2497// VPCMPUW - i16
2498defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2499 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2500defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2501 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2502defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2503 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2504
2505defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2506 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2507defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2508 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2509
2510defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2511 "VPCMPUWZ", [HasBWI]>;
2512
2513// VPCMPUD - i32
2514defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2515 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2516defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2517 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2518defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2519 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2520defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2521 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2522
2523defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2524 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2525defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2526 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2527defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2528 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2529
2530defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2531 "VPCMPUDZ", [HasAVX512]>;
2532defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2533 "VPCMPUDZ", [HasAVX512]>;
2534
2535// VPCMPUQ - i64
2536defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2537 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2538defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2539 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2540defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2541 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2542defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2543 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2544defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2545 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2546
2547defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2548 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2549defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2550 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2551defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2552 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2553defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2554 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2555
2556defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2557 "VPCMPUQZ", [HasAVX512]>;
2558defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2559 "VPCMPUQZ", [HasAVX512]>;
2560defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2561 "VPCMPUQZ", [HasAVX512]>;
2562
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002563multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002565 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2566 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2567 "vcmp${cc}"#_.Suffix,
2568 "$src2, $src1", "$src1, $src2",
2569 (X86cmpm (_.VT _.RC:$src1),
2570 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002571 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002572
Craig Toppere1cac152016-06-07 07:27:54 +00002573 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2574 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2575 "vcmp${cc}"#_.Suffix,
2576 "$src2, $src1", "$src1, $src2",
2577 (X86cmpm (_.VT _.RC:$src1),
2578 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2579 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002580
Craig Toppere1cac152016-06-07 07:27:54 +00002581 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2582 (outs _.KRC:$dst),
2583 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2584 "vcmp${cc}"#_.Suffix,
2585 "${src2}"##_.BroadcastStr##", $src1",
2586 "$src1, ${src2}"##_.BroadcastStr,
2587 (X86cmpm (_.VT _.RC:$src1),
2588 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2589 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002591 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002592 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2593 (outs _.KRC:$dst),
2594 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2595 "vcmp"#_.Suffix,
2596 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2597
2598 let mayLoad = 1 in {
2599 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2600 (outs _.KRC:$dst),
2601 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2602 "vcmp"#_.Suffix,
2603 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2604
2605 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2606 (outs _.KRC:$dst),
2607 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2608 "vcmp"#_.Suffix,
2609 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2610 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2611 }
2612 }
2613}
2614
2615multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2616 // comparison code form (VCMP[EQ/LT/LE/...]
2617 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2618 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2619 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002620 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002621 (X86cmpmRnd (_.VT _.RC:$src1),
2622 (_.VT _.RC:$src2),
2623 imm:$cc,
2624 (i32 FROUND_NO_EXC))>, EVEX_B;
2625
2626 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2627 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2628 (outs _.KRC:$dst),
2629 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2630 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002631 "$cc, {sae}, $src2, $src1",
2632 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002633 }
2634}
2635
2636multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2637 let Predicates = [HasAVX512] in {
2638 defm Z : avx512_vcmp_common<_.info512>,
2639 avx512_vcmp_sae<_.info512>, EVEX_V512;
2640
2641 }
2642 let Predicates = [HasAVX512,HasVLX] in {
2643 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2644 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645 }
2646}
2647
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002648defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2649 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2650defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2651 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652
Ayman Musa721d97f2017-06-27 12:08:37 +00002653multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2654 string InstrStr, list<Predicate> Preds> {
2655let Predicates = Preds in {
2656 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002657 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2658 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002659 imm:$cc)),
2660 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002661 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002662 _.RC:$src2,
2663 imm:$cc),
2664 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002665
Ayman Musa721d97f2017-06-27 12:08:37 +00002666 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002667 (_.KVT (and _.KRCWM:$mask,
2668 (X86cmpm (_.VT _.RC:$src1),
2669 (_.VT _.RC:$src2),
2670 imm:$cc))),
2671 (i64 0)),
2672 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2673 _.RC:$src1,
2674 _.RC:$src2,
2675 imm:$cc),
2676 NewInf.KRC)>;
2677
2678 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2679 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002680 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2681 imm:$cc)),
2682 (i64 0)),
2683 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2684 addr:$src2,
2685 imm:$cc),
2686 NewInf.KRC)>;
2687
2688 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002689 (_.KVT (and _.KRCWM:$mask,
2690 (X86cmpm (_.VT _.RC:$src1),
2691 (_.VT (bitconvert
2692 (_.LdFrag addr:$src2))),
2693 imm:$cc))),
2694 (i64 0)),
2695 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2696 _.RC:$src1,
2697 addr:$src2,
2698 imm:$cc),
2699 NewInf.KRC)>;
2700
2701 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002702 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2703 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2704 imm:$cc)),
2705 (i64 0)),
2706 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2707 addr:$src2,
2708 imm:$cc),
2709 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002710
2711 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2712 (_.KVT (and _.KRCWM:$mask,
2713 (X86cmpm (_.VT _.RC:$src1),
2714 (X86VBroadcast
2715 (_.ScalarLdFrag addr:$src2)),
2716 imm:$cc))),
2717 (i64 0)),
2718 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2719 _.RC:$src1,
2720 addr:$src2,
2721 imm:$cc),
2722 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002723}
2724}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002725
Ayman Musa721d97f2017-06-27 12:08:37 +00002726multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002727 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002728 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2729
2730let Predicates = Preds in
2731 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002732 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2733 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002734 imm:$cc,
2735 (i32 FROUND_NO_EXC))),
2736 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002737 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002738 _.RC:$src2,
2739 imm:$cc),
2740 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002741
2742 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2743 (_.KVT (and _.KRCWM:$mask,
2744 (X86cmpmRnd (_.VT _.RC:$src1),
2745 (_.VT _.RC:$src2),
2746 imm:$cc,
2747 (i32 FROUND_NO_EXC)))),
2748 (i64 0)),
2749 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2750 _.RC:$src1,
2751 _.RC:$src2,
2752 imm:$cc),
2753 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002754}
2755
2756
2757// VCMPPS - f32
2758defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2759 [HasAVX512, HasVLX]>;
2760defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2761 [HasAVX512, HasVLX]>;
2762defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2763 [HasAVX512, HasVLX]>;
2764defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2765 [HasAVX512, HasVLX]>;
2766
2767defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2768 [HasAVX512, HasVLX]>;
2769defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2770 [HasAVX512, HasVLX]>;
2771defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2772 [HasAVX512, HasVLX]>;
2773
2774defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2775 [HasAVX512]>;
2776defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2777 [HasAVX512]>;
2778
2779// VCMPPD - f64
2780defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2781 [HasAVX512, HasVLX]>;
2782defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2783 [HasAVX512, HasVLX]>;
2784defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2785 [HasAVX512, HasVLX]>;
2786defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2787 [HasAVX512, HasVLX]>;
2788defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2789 [HasAVX512, HasVLX]>;
2790
2791defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2792 [HasAVX512, HasVLX]>;
2793defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2794 [HasAVX512, HasVLX]>;
2795defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2796 [HasAVX512, HasVLX]>;
2797defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2798 [HasAVX512, HasVLX]>;
2799
2800defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2801 [HasAVX512]>;
2802defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2803 [HasAVX512]>;
2804defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2805 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002806
Asaf Badouh572bbce2015-09-20 08:46:07 +00002807// ----------------------------------------------------------------
2808// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002809//handle fpclass instruction mask = op(reg_scalar,imm)
2810// op(mem_scalar,imm)
2811multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2812 X86VectorVTInfo _, Predicate prd> {
2813 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002814 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002815 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002816 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002817 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2818 (i32 imm:$src2)))], NoItinerary>;
2819 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2820 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2821 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002822 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002823 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002824 (OpNode (_.VT _.RC:$src1),
2825 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002826 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002827 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002828 OpcodeStr##_.Suffix##
2829 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2830 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002831 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002832 (i32 imm:$src2)))], NoItinerary>;
2833 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002834 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002835 OpcodeStr##_.Suffix##
2836 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2837 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002838 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002839 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002840 }
2841}
2842
Asaf Badouh572bbce2015-09-20 08:46:07 +00002843//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2844// fpclass(reg_vec, mem_vec, imm)
2845// fpclass(reg_vec, broadcast(eltVt), imm)
2846multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2847 X86VectorVTInfo _, string mem, string broadcast>{
2848 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2849 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002850 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002851 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2852 (i32 imm:$src2)))], NoItinerary>;
2853 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2854 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2855 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002856 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002857 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002858 (OpNode (_.VT _.RC:$src1),
2859 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002860 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2861 (ins _.MemOp:$src1, i32u8imm:$src2),
2862 OpcodeStr##_.Suffix##mem#
2863 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002864 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002865 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2866 (i32 imm:$src2)))], NoItinerary>;
2867 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2868 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2869 OpcodeStr##_.Suffix##mem#
2870 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002871 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002872 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2873 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2874 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2875 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2876 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2877 _.BroadcastStr##", $dst|$dst, ${src1}"
2878 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002879 [(set _.KRC:$dst,(OpNode
2880 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002881 (_.ScalarLdFrag addr:$src1))),
2882 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2883 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2884 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2885 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2886 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2887 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002888 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2889 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002890 (_.ScalarLdFrag addr:$src1))),
2891 (i32 imm:$src2))))], NoItinerary>,
2892 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002893}
2894
Asaf Badouh572bbce2015-09-20 08:46:07 +00002895multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002896 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002897 string broadcast>{
2898 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002899 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002900 broadcast>, EVEX_V512;
2901 }
2902 let Predicates = [prd, HasVLX] in {
2903 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2904 broadcast>, EVEX_V128;
2905 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2906 broadcast>, EVEX_V256;
2907 }
2908}
2909
2910multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002911 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002912 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002913 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002914 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002915 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2916 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2917 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2918 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2919 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002920}
2921
Asaf Badouh696e8e02015-10-18 11:04:38 +00002922defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2923 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002924
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002925//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002926// Mask register copy, including
2927// - copy between mask registers
2928// - load/store mask registers
2929// - copy from GPR to mask register and vice versa
2930//
2931multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2932 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002933 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002934 let hasSideEffects = 0 in
2935 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2936 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2937 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2938 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2939 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2940 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2941 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2942 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943}
2944
2945multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2946 string OpcodeStr,
2947 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002948 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002949 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002950 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002952 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002953 }
2954}
2955
Robert Khasanov74acbb72014-07-23 14:49:42 +00002956let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002957 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002958 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2959 VEX, PD;
2960
2961let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002962 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002963 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002964 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002965
2966let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002967 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2968 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002969 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2970 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002971 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2972 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002973 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2974 VEX, XD, VEX_W;
2975}
2976
2977// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002978def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002979 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002980def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002981 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002982
2983def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002984 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002985def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002986 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002987
2988def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002989 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002990def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002991 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002992
2993def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002994 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002995def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2996 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002997def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002998 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002999
3000def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
3001 (COPY_TO_REGCLASS GR32:$src, VK32)>;
3002def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
3003 (COPY_TO_REGCLASS VK32:$src, GR32)>;
3004def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
3005 (COPY_TO_REGCLASS GR64:$src, VK64)>;
3006def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
3007 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008
Robert Khasanov74acbb72014-07-23 14:49:42 +00003009// Load/store kreg
3010let Predicates = [HasDQI] in {
3011 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
3012 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003013 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
3014 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00003015
3016 def : Pat<(store VK4:$src, addr:$dst),
3017 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
3018 def : Pat<(store VK2:$src, addr:$dst),
3019 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003020 def : Pat<(store VK1:$src, addr:$dst),
3021 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003022
3023 def : Pat<(v2i1 (load addr:$src)),
3024 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
3025 def : Pat<(v4i1 (load addr:$src)),
3026 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003027}
3028let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00003029 def : Pat<(store VK1:$src, addr:$dst),
3030 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003031 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
3032 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003033 def : Pat<(store VK2:$src, addr:$dst),
3034 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003035 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
3036 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003037 def : Pat<(store VK4:$src, addr:$dst),
3038 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003039 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
3040 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003041 def : Pat<(store VK8:$src, addr:$dst),
3042 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003043 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
3044 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003045
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003046 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003047 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003048 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003049 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003050 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003051 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003052}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003053
Robert Khasanov74acbb72014-07-23 14:49:42 +00003054let Predicates = [HasAVX512] in {
3055 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003057 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00003058 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003059 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
3060 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003061}
3062let Predicates = [HasBWI] in {
3063 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
3064 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003065 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
3066 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003067 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
3068 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003069 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
3070 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003071}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00003072
Robert Khasanov74acbb72014-07-23 14:49:42 +00003073let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00003074 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
3075 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
3076 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003077
Simon Pilgrim64fff142017-07-16 18:37:23 +00003078 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003079 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003080
Guy Blank548e22a2017-05-19 12:35:15 +00003081 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
3082 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003083
Simon Pilgrim64fff142017-07-16 18:37:23 +00003084 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003085 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003086
Simon Pilgrim64fff142017-07-16 18:37:23 +00003087 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00003088 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
3089 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003090
Guy Blank548e22a2017-05-19 12:35:15 +00003091 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
3092 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
3093 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
3094 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
3095 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
3096 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
3097 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003098
Guy Blank548e22a2017-05-19 12:35:15 +00003099 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3100 (COPY_TO_REGCLASS
3101 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3102 GR8:$src, sub_8bit), (i32 1))), VK1)>;
3103 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3104 (COPY_TO_REGCLASS
3105 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3106 GR8:$src, sub_8bit), (i32 1))), VK16)>;
3107 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3108 (COPY_TO_REGCLASS
3109 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3110 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00003111
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113
3114// Mask unary operation
3115// - KNOT
3116multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00003117 RegisterClass KRC, SDPatternOperator OpNode,
3118 Predicate prd> {
3119 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003121 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 [(set KRC:$dst, (OpNode KRC:$src))]>;
3123}
3124
Robert Khasanov74acbb72014-07-23 14:49:42 +00003125multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
3126 SDPatternOperator OpNode> {
3127 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
3128 HasDQI>, VEX, PD;
3129 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
3130 HasAVX512>, VEX, PS;
3131 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
3132 HasBWI>, VEX, PD, VEX_W;
3133 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
3134 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135}
3136
Craig Topper7b9cc142016-11-03 06:04:28 +00003137defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138
Robert Khasanov74acbb72014-07-23 14:49:42 +00003139// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00003140let Predicates = [HasAVX512, NoDQI] in
3141def : Pat<(vnot VK8:$src),
3142 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
3143
3144def : Pat<(vnot VK4:$src),
3145 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
3146def : Pat<(vnot VK2:$src),
3147 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148
3149// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00003150// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00003152 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003153 Predicate prd, bit IsCommutable> {
3154 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
3156 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003157 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
3159}
3160
Robert Khasanov595683d2014-07-28 13:46:45 +00003161multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00003162 SDPatternOperator OpNode, bit IsCommutable,
3163 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003164 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003165 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003166 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00003167 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003168 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003169 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003170 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003171 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003172}
3173
3174def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3175def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003176// These nodes use 'vnot' instead of 'not' to support vectors.
3177def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3178def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179
Craig Topper7b9cc142016-11-03 06:04:28 +00003180defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
3181defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
3182defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
3183defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
3184defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
3185defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003186
Craig Topper7b9cc142016-11-03 06:04:28 +00003187multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3188 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003189 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3190 // for the DQI set, this type is legal and KxxxB instruction is used
3191 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003192 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003193 (COPY_TO_REGCLASS
3194 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3195 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3196
3197 // All types smaller than 8 bits require conversion anyway
3198 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3199 (COPY_TO_REGCLASS (Inst
3200 (COPY_TO_REGCLASS VK1:$src1, VK16),
3201 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003202 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003203 (COPY_TO_REGCLASS (Inst
3204 (COPY_TO_REGCLASS VK2:$src1, VK16),
3205 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003206 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003207 (COPY_TO_REGCLASS (Inst
3208 (COPY_TO_REGCLASS VK4:$src1, VK16),
3209 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210}
3211
Craig Topper7b9cc142016-11-03 06:04:28 +00003212defm : avx512_binop_pat<and, and, KANDWrr>;
3213defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3214defm : avx512_binop_pat<or, or, KORWrr>;
3215defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3216defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003217
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003219multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3220 RegisterClass KRCSrc, Predicate prd> {
3221 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003222 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003223 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3224 (ins KRC:$src1, KRC:$src2),
3225 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3226 VEX_4V, VEX_L;
3227
3228 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3229 (!cast<Instruction>(NAME##rr)
3230 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3231 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3232 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233}
3234
Igor Bregera54a1a82015-09-08 13:10:00 +00003235defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3236defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3237defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003239// Mask bit testing
3240multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003241 SDNode OpNode, Predicate prd> {
3242 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003243 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003244 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3246}
3247
Igor Breger5ea0a6812015-08-31 13:30:19 +00003248multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3249 Predicate prdW = HasAVX512> {
3250 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3251 VEX, PD;
3252 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3253 VEX, PS;
3254 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3255 VEX, PS, VEX_W;
3256 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3257 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003258}
3259
3260defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003261defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263// Mask shift
3264multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3265 SDNode OpNode> {
3266 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003267 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003268 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003269 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3271}
3272
3273multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3274 SDNode OpNode> {
3275 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003276 VEX, TAPD, VEX_W;
3277 let Predicates = [HasDQI] in
3278 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3279 VEX, TAPD;
3280 let Predicates = [HasBWI] in {
3281 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3282 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003283 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3284 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003285 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286}
3287
Craig Topper3b7e8232017-01-30 00:06:01 +00003288defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3289defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290
Ayman Musa721d97f2017-06-27 12:08:37 +00003291multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3292def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3293 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3294 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3295 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3296
Simon Pilgrim64fff142017-07-16 18:37:23 +00003297def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003298 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3299 (i64 0)),
3300 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3301 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3302 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3303 (i8 8)), (i8 8))>;
3304
Simon Pilgrim64fff142017-07-16 18:37:23 +00003305def : Pat<(insert_subvector (v16i1 immAllZerosV),
3306 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003307 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3308 (i64 0)),
3309 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3310 (COPY_TO_REGCLASS VK8:$mask, VK16),
3311 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3312 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3313 (i8 8)), (i8 8))>;
3314}
3315
3316multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3317 AVX512VLVectorVTInfo _> {
3318def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3319 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3320 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3321 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3322 imm:$cc), VK8)>;
3323
Simon Pilgrim64fff142017-07-16 18:37:23 +00003324def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003325 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3326 (i64 0)),
3327 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3328 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3329 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3330 imm:$cc),
3331 (i8 8)), (i8 8))>;
3332
Simon Pilgrim64fff142017-07-16 18:37:23 +00003333def : Pat<(insert_subvector (v16i1 immAllZerosV),
3334 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003335 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3336 (i64 0)),
3337 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3338 (COPY_TO_REGCLASS VK8:$mask, VK16),
3339 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3340 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3341 imm:$cc),
3342 (i8 8)), (i8 8))>;
3343}
3344
3345let Predicates = [HasAVX512, NoVLX] in {
3346 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3347 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3348
3349 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3350 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3351 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3352}
3353
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003354// Mask setting all 0s or 1s
3355multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3356 let Predicates = [HasAVX512] in
3357 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3358 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3359 [(set KRC:$dst, (VT Val))]>;
3360}
3361
3362multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003364 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3365 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366}
3367
3368defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3369defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3370
3371// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3372let Predicates = [HasAVX512] in {
3373 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003374 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3375 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003376 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003378 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3379 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003380 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003382
3383// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3384multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3385 RegisterClass RC, ValueType VT> {
3386 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3387 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003388
Igor Bregerf1bd7612016-03-06 07:46:03 +00003389 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003390 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003391}
Guy Blank548e22a2017-05-19 12:35:15 +00003392defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3393defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3394defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3395defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3396defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3397defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003398
3399defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3400defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3401defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3402defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3403defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3404
3405defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3406defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3407defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3408defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3409
3410defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3411defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3412defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3413
3414defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3415defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3416
3417defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418
Igor Breger999ac752016-03-08 15:21:25 +00003419def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003420 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003421 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3422 VK2))>;
3423def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003424 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003425 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3426 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3428 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003429def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3430 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003431def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3432 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3433
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003434
Igor Breger86724082016-08-14 05:25:07 +00003435// Patterns for kmask shift
3436multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003437 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003438 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003439 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003440 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003441 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003442 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003443 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003444 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003445 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003446 RC))>;
3447}
3448
3449defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3450defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3451defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452//===----------------------------------------------------------------------===//
3453// AVX-512 - Aligned and unaligned load and store
3454//
3455
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003456
3457multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003458 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003459 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003460 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003461 let hasSideEffects = 0 in {
3462 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003463 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003464 _.ExeDomain>, EVEX;
3465 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3466 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003467 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003468 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003469 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003470 (_.VT _.RC:$src),
3471 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003472 EVEX, EVEX_KZ;
3473
Craig Toppercb0e7492017-07-31 17:35:44 +00003474 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003475 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003476 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003477 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003478 !if(NoRMPattern, [],
3479 [(set _.RC:$dst,
3480 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003481 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003482
Craig Topper63e2cd62017-01-14 07:50:52 +00003483 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003484 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3485 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3486 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3487 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003488 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003489 (_.VT _.RC:$src1),
3490 (_.VT _.RC:$src0))))], _.ExeDomain>,
3491 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003492 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003493 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3494 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003495 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3496 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003497 [(set _.RC:$dst, (_.VT
3498 (vselect _.KRCWM:$mask,
3499 (_.VT (bitconvert (ld_frag addr:$src1))),
3500 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003501 }
Craig Toppere1cac152016-06-07 07:27:54 +00003502 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003503 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3504 (ins _.KRCWM:$mask, _.MemOp:$src),
3505 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3506 "${dst} {${mask}} {z}, $src}",
3507 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3508 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3509 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003510 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003511 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3512 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3513
3514 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3515 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3516
3517 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3518 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3519 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003520}
3521
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003522multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3523 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003524 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003525 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003526 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003527 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003528
3529 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003530 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003531 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003532 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003533 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003534 }
3535}
3536
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003537multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3538 AVX512VLVectorVTInfo _,
3539 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003540 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003541 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003542 let Predicates = [prd] in
3543 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003544 masked_load_unaligned, NoRMPattern,
3545 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003546
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003547 let Predicates = [prd, HasVLX] in {
3548 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003549 masked_load_unaligned, NoRMPattern,
3550 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003551 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003552 masked_load_unaligned, NoRMPattern,
3553 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003554 }
3555}
3556
3557multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003558 PatFrag st_frag, PatFrag mstore, string Name,
3559 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003560
Craig Topper99f6b622016-05-01 01:03:56 +00003561 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003562 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3563 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003564 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003565 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3566 (ins _.KRCWM:$mask, _.RC:$src),
3567 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3568 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003569 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003570 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003571 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003572 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003573 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003574 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003575 }
Igor Breger81b79de2015-11-19 07:43:43 +00003576
Craig Topper2462a712017-08-01 15:31:24 +00003577 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003578 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003579 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003580 !if(NoMRPattern, [],
3581 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3582 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003583 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003584 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3585 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3586 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003587
3588 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3589 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3590 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003591}
3592
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003593
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003594multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003595 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003596 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003597 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003598 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003599 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003600
3601 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003602 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003603 masked_store_unaligned, Name#Z256,
3604 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003605 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003606 masked_store_unaligned, Name#Z128,
3607 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003608 }
3609}
3610
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003611multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003612 AVX512VLVectorVTInfo _, Predicate prd,
3613 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003614 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003615 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003616 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003617
3618 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003619 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003620 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003621 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003622 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003623 }
3624}
3625
3626defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3627 HasAVX512>,
3628 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003629 HasAVX512, "VMOVAPS">,
3630 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003631
3632defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3633 HasAVX512>,
3634 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003635 HasAVX512, "VMOVAPD">,
3636 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003637
Craig Topperc9293492016-02-26 06:50:29 +00003638defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003639 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003640 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3641 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003642 PS, EVEX_CD8<32, CD8VF>;
3643
Craig Topper4e7b8882016-10-03 02:00:29 +00003644defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003645 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003646 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3647 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003648 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003649
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003650defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3651 HasAVX512>,
3652 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003653 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003654 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003655
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003656defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3657 HasAVX512>,
3658 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003659 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003660 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003661
Craig Toppercb0e7492017-07-31 17:35:44 +00003662defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003663 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003664 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003665 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003666
Craig Toppercb0e7492017-07-31 17:35:44 +00003667defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003668 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003669 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003670 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003671
Craig Topperc9293492016-02-26 06:50:29 +00003672defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003673 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003674 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003675 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003676 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003677
Craig Topperc9293492016-02-26 06:50:29 +00003678defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003679 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003680 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003681 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003682 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003683
Craig Topperd875d6b2016-09-29 06:07:09 +00003684// Special instructions to help with spilling when we don't have VLX. We need
3685// to load or store from a ZMM register instead. These are converted in
3686// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003687let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003688 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3689def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3690 "", []>;
3691def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3692 "", []>;
3693def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3694 "", []>;
3695def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3696 "", []>;
3697}
3698
3699let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003700def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003701 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003702def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003703 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003704def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003705 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003706def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003707 "", []>;
3708}
3709
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003710def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003711 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003712 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003713 VK8), VR512:$src)>;
3714
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003715def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003716 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003717 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003718
Craig Topper33c550c2016-05-22 00:39:30 +00003719// These patterns exist to prevent the above patterns from introducing a second
3720// mask inversion when one already exists.
3721def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3722 (bc_v8i64 (v16i32 immAllZerosV)),
3723 (v8i64 VR512:$src))),
3724 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3725def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3726 (v16i32 immAllZerosV),
3727 (v16i32 VR512:$src))),
3728 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3729
Craig Topper96ab6fd2017-01-09 04:19:34 +00003730// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3731// available. Use a 512-bit operation and extract.
3732let Predicates = [HasAVX512, NoVLX] in {
3733def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3734 (v8f32 VR256X:$src0))),
3735 (EXTRACT_SUBREG
3736 (v16f32
3737 (VMOVAPSZrrk
3738 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3739 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3740 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3741 sub_ymm)>;
3742
3743def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3744 (v8i32 VR256X:$src0))),
3745 (EXTRACT_SUBREG
3746 (v16i32
3747 (VMOVDQA32Zrrk
3748 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3749 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3750 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3751 sub_ymm)>;
3752}
3753
Craig Topper2462a712017-08-01 15:31:24 +00003754let Predicates = [HasAVX512] in {
3755 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003756 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003757 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003758 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003759 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3760 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3761 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3762 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3763 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3764}
3765
3766let Predicates = [HasVLX] in {
3767 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003768 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3769 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3770 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3771 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3772 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3773 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3774 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3775 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003776
Craig Topper2462a712017-08-01 15:31:24 +00003777 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003778 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003779 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003780 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003781 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3782 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3783 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3784 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3785 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003786
Craig Topper95bdabd2016-05-22 23:44:33 +00003787 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3788 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3789 def : Pat<(alignedstore (v2f64 (extract_subvector
3790 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3791 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3792 def : Pat<(alignedstore (v4f32 (extract_subvector
3793 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3794 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3795 def : Pat<(alignedstore (v2i64 (extract_subvector
3796 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3797 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3798 def : Pat<(alignedstore (v4i32 (extract_subvector
3799 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3800 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3801 def : Pat<(alignedstore (v8i16 (extract_subvector
3802 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3803 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3804 def : Pat<(alignedstore (v16i8 (extract_subvector
3805 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3806 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3807
3808 def : Pat<(store (v2f64 (extract_subvector
3809 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3810 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3811 def : Pat<(store (v4f32 (extract_subvector
3812 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3813 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3814 def : Pat<(store (v2i64 (extract_subvector
3815 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3816 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3817 def : Pat<(store (v4i32 (extract_subvector
3818 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3819 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3820 def : Pat<(store (v8i16 (extract_subvector
3821 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3822 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3823 def : Pat<(store (v16i8 (extract_subvector
3824 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3825 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3826
3827 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3828 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3829 def : Pat<(alignedstore (v2f64 (extract_subvector
3830 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3831 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3832 def : Pat<(alignedstore (v4f32 (extract_subvector
3833 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3834 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3835 def : Pat<(alignedstore (v2i64 (extract_subvector
3836 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3837 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3838 def : Pat<(alignedstore (v4i32 (extract_subvector
3839 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3840 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3841 def : Pat<(alignedstore (v8i16 (extract_subvector
3842 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3843 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3844 def : Pat<(alignedstore (v16i8 (extract_subvector
3845 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3846 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3847
3848 def : Pat<(store (v2f64 (extract_subvector
3849 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3850 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3851 def : Pat<(store (v4f32 (extract_subvector
3852 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3853 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3854 def : Pat<(store (v2i64 (extract_subvector
3855 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3856 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3857 def : Pat<(store (v4i32 (extract_subvector
3858 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3859 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3860 def : Pat<(store (v8i16 (extract_subvector
3861 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3862 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3863 def : Pat<(store (v16i8 (extract_subvector
3864 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3865 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3866
3867 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3868 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topperafa69ee2017-08-19 23:21:21 +00003869 def : Pat<(alignedstore (v4f64 (extract_subvector
3870 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003871 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003872 def : Pat<(alignedstore (v8f32 (extract_subvector
3873 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003874 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003875 def : Pat<(alignedstore (v4i64 (extract_subvector
3876 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003877 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003878 def : Pat<(alignedstore (v8i32 (extract_subvector
3879 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003880 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003881 def : Pat<(alignedstore (v16i16 (extract_subvector
3882 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003883 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003884 def : Pat<(alignedstore (v32i8 (extract_subvector
3885 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003886 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3887
3888 def : Pat<(store (v4f64 (extract_subvector
3889 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3890 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3891 def : Pat<(store (v8f32 (extract_subvector
3892 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3893 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3894 def : Pat<(store (v4i64 (extract_subvector
3895 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3896 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3897 def : Pat<(store (v8i32 (extract_subvector
3898 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3899 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3900 def : Pat<(store (v16i16 (extract_subvector
3901 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3902 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3903 def : Pat<(store (v32i8 (extract_subvector
3904 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3905 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper8ee36ff2017-09-03 17:52:25 +00003906
3907 // If we're inserting into an all zeros vector, just use a plain move which
3908 // will zero the upper bits.
3909 // TODO: Is there a safe way to detect whether the producing instruction
3910 // already zeroed the upper bits?
3911
3912 // 128->256 register form.
3913 def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3914 (v2f64 VR128:$src), (iPTR 0))),
3915 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128:$src), sub_xmm)>;
3916 def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3917 (v4f32 VR128:$src), (iPTR 0))),
3918 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128:$src), sub_xmm)>;
3919 def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3920 (v2i64 VR128:$src), (iPTR 0))),
3921 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3922 def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3923 (v4i32 VR128:$src), (iPTR 0))),
3924 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3925 def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3926 (v8i16 VR128:$src), (iPTR 0))),
3927 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3928 def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3929 (v16i8 VR128:$src), (iPTR 0))),
3930 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3931
3932 // 128->256 memory form.
3933 def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3934 (loadv2f64 addr:$src), (iPTR 0))),
3935 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>;
3936 def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3937 (loadv4f32 addr:$src), (iPTR 0))),
3938 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>;
3939 def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3940 (loadv2i64 addr:$src), (iPTR 0))),
3941 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3942 def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3943 (bc_v4i32 (loadv2i64 addr:$src)),
3944 (iPTR 0))),
3945 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3946 def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3947 (bc_v8i16 (loadv2i64 addr:$src)),
3948 (iPTR 0))),
3949 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3950 def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3951 (bc_v16i8 (loadv2i64 addr:$src)),
3952 (iPTR 0))),
3953 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3954
3955 // 128->512 register form.
3956 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3957 (v2f64 VR128X:$src), (iPTR 0))),
3958 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128X:$src), sub_xmm)>;
3959 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3960 (v4f32 VR128X:$src), (iPTR 0))),
3961 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128X:$src), sub_xmm)>;
3962 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3963 (v2i64 VR128X:$src), (iPTR 0))),
3964 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3965 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3966 (v4i32 VR128X:$src), (iPTR 0))),
3967 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3968 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3969 (v8i16 VR128X:$src), (iPTR 0))),
3970 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3971 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3972 (v16i8 VR128X:$src), (iPTR 0))),
3973 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3974
3975 // 128->512 memory form.
3976 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3977 (loadv2f64 addr:$src), (iPTR 0))),
3978 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>;
3979 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3980 (loadv4f32 addr:$src), (iPTR 0))),
3981 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>;
3982 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3983 (loadv2i64 addr:$src), (iPTR 0))),
3984 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3985 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3986 (bc_v4i32 (loadv2i64 addr:$src)),
3987 (iPTR 0))),
3988 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3989 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3990 (bc_v8i16 (loadv2i64 addr:$src)),
3991 (iPTR 0))),
3992 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3993 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3994 (bc_v16i8 (loadv2i64 addr:$src)),
3995 (iPTR 0))),
3996 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3997
3998 // 256->512 register form.
3999 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4000 (v4f64 VR256X:$src), (iPTR 0))),
4001 (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rr VR256X:$src), sub_ymm)>;
4002 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4003 (v8f32 VR256X:$src), (iPTR 0))),
4004 (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rr VR256X:$src), sub_ymm)>;
4005 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4006 (v4i64 VR256X:$src), (iPTR 0))),
4007 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4008 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4009 (v8i32 VR256X:$src), (iPTR 0))),
4010 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4011 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4012 (v16i16 VR256X:$src), (iPTR 0))),
4013 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4014 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4015 (v32i8 VR256X:$src), (iPTR 0))),
4016 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4017
4018 // 256->512 memory form.
4019 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4020 (loadv4f64 addr:$src), (iPTR 0))),
4021 (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rm addr:$src), sub_ymm)>;
4022 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4023 (loadv8f32 addr:$src), (iPTR 0))),
4024 (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rm addr:$src), sub_ymm)>;
4025 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4026 (loadv4i64 addr:$src), (iPTR 0))),
4027 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4028 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4029 (bc_v8i32 (loadv4i64 addr:$src)),
4030 (iPTR 0))),
4031 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4032 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4033 (bc_v16i16 (loadv4i64 addr:$src)),
4034 (iPTR 0))),
4035 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4036 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4037 (bc_v32i8 (loadv4i64 addr:$src)),
4038 (iPTR 0))),
4039 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4040}
4041
4042let Predicates = [HasAVX512, NoVLX] in {
4043 // If we're inserting into an all zeros vector, just use a plain move which
4044 // will zero the upper bits.
4045 // TODO: Is there a safe way to detect whether the producing instruction
4046 // already zeroed the upper bits?
4047 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4048 (v4f64 VR256:$src), (iPTR 0))),
4049 (SUBREG_TO_REG (i64 0), (VMOVAPDYrr VR256:$src), sub_ymm)>;
4050 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4051 (v8f32 VR256:$src), (iPTR 0))),
4052 (SUBREG_TO_REG (i64 0), (VMOVAPSYrr VR256:$src), sub_ymm)>;
4053 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4054 (v4i64 VR256:$src), (iPTR 0))),
4055 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4056 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4057 (v8i32 VR256:$src), (iPTR 0))),
4058 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4059 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4060 (v16i16 VR256:$src), (iPTR 0))),
4061 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4062 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4063 (v32i8 VR256:$src), (iPTR 0))),
4064 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4065
4066 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4067 (loadv4f64 addr:$src), (iPTR 0))),
4068 (SUBREG_TO_REG (i64 0), (VMOVAPDYrm addr:$src), sub_ymm)>;
4069 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4070 (loadv8f32 addr:$src), (iPTR 0))),
4071 (SUBREG_TO_REG (i64 0), (VMOVAPSYrm addr:$src), sub_ymm)>;
4072 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4073 (loadv4i64 addr:$src), (iPTR 0))),
4074 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4075 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4076 (bc_v8i32 (loadv4i64 addr:$src)),
4077 (iPTR 0))),
4078 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4079 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4080 (bc_v16i16 (loadv4i64 addr:$src)),
4081 (iPTR 0))),
4082 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4083 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4084 (bc_v32i8 (loadv4i64 addr:$src)),
4085 (iPTR 0))),
4086 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00004087}
4088
Craig Topper80075a52017-08-27 19:03:36 +00004089multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
4090 X86VectorVTInfo To, X86VectorVTInfo Cast> {
4091 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
4092 (bitconvert
4093 (To.VT (extract_subvector
4094 (From.VT From.RC:$src), (iPTR 0)))),
4095 To.RC:$src0)),
4096 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
4097 Cast.RC:$src0, Cast.KRCWM:$mask,
4098 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
4099
4100 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
4101 (bitconvert
4102 (To.VT (extract_subvector
4103 (From.VT From.RC:$src), (iPTR 0)))),
4104 Cast.ImmAllZerosV)),
4105 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
4106 Cast.KRCWM:$mask,
4107 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
4108}
4109
4110
Craig Topperd27386a2017-08-25 23:34:59 +00004111let Predicates = [HasVLX] in {
4112// A masked extract from the first 128-bits of a 256-bit vector can be
4113// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004114defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
4115defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
4116defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
4117defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
4118defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
4119defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
4120defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
4121defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
4122defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
4123defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
4124defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
4125defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004126
4127// A masked extract from the first 128-bits of a 512-bit vector can be
4128// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004129defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
4130defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
4131defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
4132defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
4133defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
4134defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
4135defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
4136defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
4137defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
4138defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
4139defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
4140defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004141
4142// A masked extract from the first 256-bits of a 512-bit vector can be
4143// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004144defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
4145defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
4146defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
4147defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
4148defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
4149defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
4150defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
4151defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
4152defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
4153defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
4154defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
4155defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004156}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004157
4158// Move Int Doubleword to Packed Double Int
4159//
4160let ExeDomain = SSEPackedInt in {
4161def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
4162 "vmovd\t{$src, $dst|$dst, $src}",
4163 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00004165 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004166def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004167 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168 [(set VR128X:$dst,
4169 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00004170 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004171def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004172 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173 [(set VR128X:$dst,
4174 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00004175 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00004176let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
4177def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
4178 (ins i64mem:$src),
4179 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00004180 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00004181let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00004182def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004183 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004184 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004185 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00004186def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
4187 "vmovq\t{$src, $dst|$dst, $src}",
4188 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
4189 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00004190def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004191 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004192 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00004194def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004195 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004196 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004197 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
4198 EVEX_CD8<64, CD8VT1>;
4199}
4200} // ExeDomain = SSEPackedInt
4201
4202// Move Int Doubleword to Single Scalar
4203//
4204let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
4205def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
4206 "vmovd\t{$src, $dst|$dst, $src}",
4207 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00004208 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004209
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004210def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004211 "vmovd\t{$src, $dst|$dst, $src}",
4212 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
4213 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
4214} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
4215
4216// Move doubleword from xmm register to r/m32
4217//
4218let ExeDomain = SSEPackedInt in {
4219def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
4220 "vmovd\t{$src, $dst|$dst, $src}",
4221 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00004223 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004224def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004226 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004227 [(store (i32 (extractelt (v4i32 VR128X:$src),
4228 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
4229 EVEX, EVEX_CD8<32, CD8VT1>;
4230} // ExeDomain = SSEPackedInt
4231
4232// Move quadword from xmm1 register to r/m64
4233//
4234let ExeDomain = SSEPackedInt in {
4235def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
4236 "vmovq\t{$src, $dst|$dst, $src}",
4237 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004238 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00004239 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004240 Requires<[HasAVX512, In64BitMode]>;
4241
Craig Topperc648c9b2015-12-28 06:11:42 +00004242let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
4243def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
4244 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00004245 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00004246 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247
Craig Topperc648c9b2015-12-28 06:11:42 +00004248def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
4249 (ins i64mem:$dst, VR128X:$src),
4250 "vmovq\t{$src, $dst|$dst, $src}",
4251 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
4252 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00004253 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00004254 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
4255
4256let hasSideEffects = 0 in
4257def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004258 (ins VR128X:$src),
4259 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
4260 EVEX, VEX_W;
4261} // ExeDomain = SSEPackedInt
4262
4263// Move Scalar Single to Double Int
4264//
4265let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
4266def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
4267 (ins FR32X:$src),
4268 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004269 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00004270 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004271def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004272 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004273 "vmovd\t{$src, $dst|$dst, $src}",
4274 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
4275 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
4276} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
4277
4278// Move Quadword Int to Packed Quadword Int
4279//
4280let ExeDomain = SSEPackedInt in {
4281def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
4282 (ins i64mem:$src),
4283 "vmovq\t{$src, $dst|$dst, $src}",
4284 [(set VR128X:$dst,
4285 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
4286 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
4287} // ExeDomain = SSEPackedInt
4288
4289//===----------------------------------------------------------------------===//
4290// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291//===----------------------------------------------------------------------===//
4292
Craig Topperc7de3a12016-07-29 02:49:08 +00004293multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00004294 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00004295 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
4296 (ins _.RC:$src1, _.FRC:$src2),
4297 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4298 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
4299 (scalar_to_vector _.FRC:$src2))))],
4300 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
4301 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004302 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004303 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
4304 "$dst {${mask}} {z}, $src1, $src2}"),
4305 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004306 (_.VT (OpNode _.RC:$src1,
4307 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004308 _.ImmAllZerosV)))],
4309 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
4310 let Constraints = "$src0 = $dst" in
4311 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004312 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004313 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
4314 "$dst {${mask}}, $src1, $src2}"),
4315 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004316 (_.VT (OpNode _.RC:$src1,
4317 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004318 (_.VT _.RC:$src0))))],
4319 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00004320 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00004321 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
4322 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4323 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
4324 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
4325 let mayLoad = 1, hasSideEffects = 0 in {
4326 let Constraints = "$src0 = $dst" in
4327 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4328 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
4329 !strconcat(asm, "\t{$src, $dst {${mask}}|",
4330 "$dst {${mask}}, $src}"),
4331 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
4332 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4333 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
4334 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
4335 "$dst {${mask}} {z}, $src}"),
4336 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00004337 }
Craig Toppere1cac152016-06-07 07:27:54 +00004338 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
4339 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4340 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
4341 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00004342 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00004343 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
4344 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
4345 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4346 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004347}
4348
Asaf Badouh41ecf462015-12-06 13:26:56 +00004349defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
4350 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351
Asaf Badouh41ecf462015-12-06 13:26:56 +00004352defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4353 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004354
Ayman Musa46af8f92016-11-13 14:29:32 +00004355
4356multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4357 PatLeaf ZeroFP, X86VectorVTInfo _> {
4358
4359def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004360 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004361 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004362 (_.EltVT _.FRC:$src1),
4363 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004364 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00004365 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
4366 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004367 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004368 _.RC)>;
4369
4370def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004371 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004372 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004373 (_.EltVT _.FRC:$src1),
4374 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004375 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00004376 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004377 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004378 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004379}
4380
4381multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4382 dag Mask, RegisterClass MaskRC> {
4383
4384def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004385 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00004386 (_.info256.VT (insert_subvector undef,
4387 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004388 (iPTR 0))),
4389 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004390 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004391 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004392 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004393
4394}
4395
Craig Topper058f2f62017-03-28 16:35:29 +00004396multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4397 AVX512VLVectorVTInfo _,
4398 dag Mask, RegisterClass MaskRC,
4399 SubRegIndex subreg> {
4400
4401def : Pat<(masked_store addr:$dst, Mask,
4402 (_.info512.VT (insert_subvector undef,
4403 (_.info256.VT (insert_subvector undef,
4404 (_.info128.VT _.info128.RC:$src),
4405 (iPTR 0))),
4406 (iPTR 0)))),
4407 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004408 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004409 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4410
4411}
4412
Ayman Musa46af8f92016-11-13 14:29:32 +00004413multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4414 dag Mask, RegisterClass MaskRC> {
4415
4416def : Pat<(_.info128.VT (extract_subvector
4417 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004418 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004419 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004420 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004421 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004422 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004423 addr:$srcAddr)>;
4424
4425def : Pat<(_.info128.VT (extract_subvector
4426 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4427 (_.info512.VT (insert_subvector undef,
4428 (_.info256.VT (insert_subvector undef,
4429 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004430 (iPTR 0))),
4431 (iPTR 0))))),
4432 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004433 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004434 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004435 addr:$srcAddr)>;
4436
4437}
4438
Craig Topper058f2f62017-03-28 16:35:29 +00004439multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4440 AVX512VLVectorVTInfo _,
4441 dag Mask, RegisterClass MaskRC,
4442 SubRegIndex subreg> {
4443
4444def : Pat<(_.info128.VT (extract_subvector
4445 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4446 (_.info512.VT (bitconvert
4447 (v16i32 immAllZerosV))))),
4448 (iPTR 0))),
4449 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004450 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004451 addr:$srcAddr)>;
4452
4453def : Pat<(_.info128.VT (extract_subvector
4454 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4455 (_.info512.VT (insert_subvector undef,
4456 (_.info256.VT (insert_subvector undef,
4457 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4458 (iPTR 0))),
4459 (iPTR 0))))),
4460 (iPTR 0))),
4461 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004462 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004463 addr:$srcAddr)>;
4464
4465}
4466
Ayman Musa46af8f92016-11-13 14:29:32 +00004467defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4468defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4469
4470defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4471 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004472defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4473 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4474defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4475 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004476
4477defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4478 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004479defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4480 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4481defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4482 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004483
Guy Blankb169d56d2017-07-31 08:26:14 +00004484def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4485 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4486 (COPY_TO_REGCLASS
4487 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4488 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4489 GR8:$mask, sub_8bit)), VK1WM),
4490 (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
4491
Craig Topper74ed0872016-05-18 06:55:59 +00004492def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004493 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004494 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004495
Guy Blankb169d56d2017-07-31 08:26:14 +00004496def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4497 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4498 (COPY_TO_REGCLASS
4499 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4500 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4501 GR8:$mask, sub_8bit)), VK1WM),
4502 (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
4503
Craig Topper74ed0872016-05-18 06:55:59 +00004504def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004505 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004506 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004507
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004508def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004509 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004510 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4511
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004512let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004513 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004514 (ins VR128X:$src1, FR32X:$src2),
4515 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4516 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4517 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004518
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004519let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004520 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4521 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004522 VR128X:$src1, FR32X:$src2),
4523 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4524 "$dst {${mask}}, $src1, $src2}",
4525 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4526 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004527
4528 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004529 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4530 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4531 "$dst {${mask}} {z}, $src1, $src2}",
4532 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4533 FoldGenData<"VMOVSSZrrkz">;
4534
Simon Pilgrim64fff142017-07-16 18:37:23 +00004535 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004536 (ins VR128X:$src1, FR64X:$src2),
4537 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4538 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4539 FoldGenData<"VMOVSDZrr">;
4540
4541let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004542 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4543 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004544 VR128X:$src1, FR64X:$src2),
4545 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4546 "$dst {${mask}}, $src1, $src2}",
4547 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004548 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004549
Simon Pilgrim64fff142017-07-16 18:37:23 +00004550 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4551 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004552 FR64X:$src2),
4553 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4554 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004555 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004556 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4557}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004558
4559let Predicates = [HasAVX512] in {
4560 let AddedComplexity = 15 in {
4561 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
4562 // MOVS{S,D} to the lower bits.
4563 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004564 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004565 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004566 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004567 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004568 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004569 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004570 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004571 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004572
4573 // Move low f32 and clear high bits.
4574 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4575 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004576 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004577 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4578 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4579 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004580 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004581 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004582 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4583 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004584 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004585 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4586 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4587 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004588 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004589 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004590
4591 let AddedComplexity = 20 in {
4592 // MOVSSrm zeros the high parts of the register; represent this
4593 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4594 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4595 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4596 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4597 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4598 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4599 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004600 def : Pat<(v4f32 (X86vzload addr:$src)),
4601 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004602
4603 // MOVSDrm zeros the high parts of the register; represent this
4604 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4605 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4606 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4607 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4608 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4609 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4610 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4611 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4612 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4613 def : Pat<(v2f64 (X86vzload addr:$src)),
4614 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4615
4616 // Represent the same patterns above but in the form they appear for
4617 // 256-bit types
4618 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4619 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004620 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004621 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4622 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4623 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004624 def : Pat<(v8f32 (X86vzload addr:$src)),
4625 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004626 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4627 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4628 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004629 def : Pat<(v4f64 (X86vzload addr:$src)),
4630 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004631
4632 // Represent the same patterns above but in the form they appear for
4633 // 512-bit types
4634 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4635 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4636 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4637 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4638 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4639 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004640 def : Pat<(v16f32 (X86vzload addr:$src)),
4641 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004642 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4643 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4644 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004645 def : Pat<(v8f64 (X86vzload addr:$src)),
4646 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004647 }
4648 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4649 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004650 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651 FR32X:$src)), sub_xmm)>;
4652 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4653 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004654 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004655 FR64X:$src)), sub_xmm)>;
4656 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4657 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004658 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004659
4660 // Move low f64 and clear high bits.
4661 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4662 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004663 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004664 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004665 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4666 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004667 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004668 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004669
4670 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004671 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004672 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004673 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004674 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004675 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004676
4677 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004678 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004679 addr:$dst),
4680 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004681
4682 // Shuffle with VMOVSS
4683 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4684 (VMOVSSZrr (v4i32 VR128X:$src1),
4685 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4686 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4687 (VMOVSSZrr (v4f32 VR128X:$src1),
4688 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4689
4690 // 256-bit variants
4691 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
4692 (SUBREG_TO_REG (i32 0),
4693 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
4694 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
4695 sub_xmm)>;
4696 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
4697 (SUBREG_TO_REG (i32 0),
4698 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
4699 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
4700 sub_xmm)>;
4701
4702 // Shuffle with VMOVSD
4703 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4704 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4705 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4706 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707
4708 // 256-bit variants
4709 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4710 (SUBREG_TO_REG (i32 0),
4711 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
4712 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
4713 sub_xmm)>;
4714 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4715 (SUBREG_TO_REG (i32 0),
4716 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
4717 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
4718 sub_xmm)>;
4719
4720 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4721 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4722 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4723 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4724 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4725 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4726 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4727 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4728}
4729
4730let AddedComplexity = 15 in
4731def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4732 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004733 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004734 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004735 (v2i64 VR128X:$src))))],
4736 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4737
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004738let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004739 let AddedComplexity = 15 in {
4740 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4741 (VMOVDI2PDIZrr GR32:$src)>;
4742
4743 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4744 (VMOV64toPQIZrr GR64:$src)>;
4745
4746 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4747 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4748 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004749
4750 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4751 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4752 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004753 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004754 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4755 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004756 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4757 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004758 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4759 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004760 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4761 (VMOVDI2PDIZrm addr:$src)>;
4762 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4763 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004764 def : Pat<(v4i32 (X86vzload addr:$src)),
4765 (VMOVDI2PDIZrm addr:$src)>;
4766 def : Pat<(v8i32 (X86vzload addr:$src)),
4767 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004768 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004769 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004770 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004771 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004772 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004773 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004774 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004775 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004776 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004778 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4779 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4780 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4781 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004782 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4783 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4784 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4785
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004786 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004787 def : Pat<(v16i32 (X86vzload addr:$src)),
4788 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004789 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004790 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004791}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004792//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004793// AVX-512 - Non-temporals
4794//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004795let SchedRW = [WriteLoad] in {
4796 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4797 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004798 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004799 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004800
Craig Topper2f90c1f2016-06-07 07:27:57 +00004801 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004802 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004803 (ins i256mem:$src),
4804 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004805 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004806 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004807
Robert Khasanoved882972014-08-13 10:46:00 +00004808 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004809 (ins i128mem:$src),
4810 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004811 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004812 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004813 }
Adam Nemetefd07852014-06-18 16:51:10 +00004814}
4815
Igor Bregerd3341f52016-01-20 13:11:47 +00004816multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4817 PatFrag st_frag = alignednontemporalstore,
4818 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004819 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004820 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004821 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004822 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4823 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004824}
4825
Igor Bregerd3341f52016-01-20 13:11:47 +00004826multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4827 AVX512VLVectorVTInfo VTInfo> {
4828 let Predicates = [HasAVX512] in
4829 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004830
Igor Bregerd3341f52016-01-20 13:11:47 +00004831 let Predicates = [HasAVX512, HasVLX] in {
4832 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4833 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004834 }
4835}
4836
Igor Bregerd3341f52016-01-20 13:11:47 +00004837defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4838defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4839defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004840
Craig Topper707c89c2016-05-08 23:43:17 +00004841let Predicates = [HasAVX512], AddedComplexity = 400 in {
4842 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4843 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4844 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4845 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4846 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4847 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004848
4849 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4850 (VMOVNTDQAZrm addr:$src)>;
4851 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4852 (VMOVNTDQAZrm addr:$src)>;
4853 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4854 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004855 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004856 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004857 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004858 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004859 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004860 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004861}
4862
Craig Topperc41320d2016-05-08 23:08:45 +00004863let Predicates = [HasVLX], AddedComplexity = 400 in {
4864 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4865 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4866 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4867 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4868 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4869 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4870
Simon Pilgrim9a896232016-06-07 13:34:24 +00004871 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4872 (VMOVNTDQAZ256rm addr:$src)>;
4873 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4874 (VMOVNTDQAZ256rm addr:$src)>;
4875 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4876 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004877 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004878 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004879 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004880 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004881 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004882 (VMOVNTDQAZ256rm addr:$src)>;
4883
Craig Topperc41320d2016-05-08 23:08:45 +00004884 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4885 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4886 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4887 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4888 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4889 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004890
4891 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4892 (VMOVNTDQAZ128rm addr:$src)>;
4893 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4894 (VMOVNTDQAZ128rm addr:$src)>;
4895 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4896 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004897 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004898 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004899 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004900 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004901 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004902 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004903}
4904
Adam Nemet7f62b232014-06-10 16:39:53 +00004905//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004906// AVX-512 - Integer arithmetic
4907//
4908multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004909 X86VectorVTInfo _, OpndItins itins,
4910 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004911 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004912 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004913 "$src2, $src1", "$src1, $src2",
4914 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004915 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004916 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004917
Craig Toppere1cac152016-06-07 07:27:54 +00004918 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4919 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4920 "$src2, $src1", "$src1, $src2",
4921 (_.VT (OpNode _.RC:$src1,
4922 (bitconvert (_.LdFrag addr:$src2)))),
4923 itins.rm>,
4924 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004925}
4926
4927multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4928 X86VectorVTInfo _, OpndItins itins,
4929 bit IsCommutable = 0> :
4930 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004931 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4932 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4933 "${src2}"##_.BroadcastStr##", $src1",
4934 "$src1, ${src2}"##_.BroadcastStr,
4935 (_.VT (OpNode _.RC:$src1,
4936 (X86VBroadcast
4937 (_.ScalarLdFrag addr:$src2)))),
4938 itins.rm>,
4939 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004940}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004941
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004942multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4943 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4944 Predicate prd, bit IsCommutable = 0> {
4945 let Predicates = [prd] in
4946 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4947 IsCommutable>, EVEX_V512;
4948
4949 let Predicates = [prd, HasVLX] in {
4950 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4951 IsCommutable>, EVEX_V256;
4952 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4953 IsCommutable>, EVEX_V128;
4954 }
4955}
4956
Robert Khasanov545d1b72014-10-14 14:36:19 +00004957multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4958 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4959 Predicate prd, bit IsCommutable = 0> {
4960 let Predicates = [prd] in
4961 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4962 IsCommutable>, EVEX_V512;
4963
4964 let Predicates = [prd, HasVLX] in {
4965 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4966 IsCommutable>, EVEX_V256;
4967 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4968 IsCommutable>, EVEX_V128;
4969 }
4970}
4971
4972multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4973 OpndItins itins, Predicate prd,
4974 bit IsCommutable = 0> {
4975 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4976 itins, prd, IsCommutable>,
4977 VEX_W, EVEX_CD8<64, CD8VF>;
4978}
4979
4980multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4981 OpndItins itins, Predicate prd,
4982 bit IsCommutable = 0> {
4983 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4984 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4985}
4986
4987multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4988 OpndItins itins, Predicate prd,
4989 bit IsCommutable = 0> {
4990 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4991 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4992}
4993
4994multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4995 OpndItins itins, Predicate prd,
4996 bit IsCommutable = 0> {
4997 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4998 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4999}
5000
5001multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
5002 SDNode OpNode, OpndItins itins, Predicate prd,
5003 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00005004 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005005 IsCommutable>;
5006
Igor Bregerf2460112015-07-26 14:41:44 +00005007 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005008 IsCommutable>;
5009}
5010
5011multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
5012 SDNode OpNode, OpndItins itins, Predicate prd,
5013 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00005014 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005015 IsCommutable>;
5016
Igor Bregerf2460112015-07-26 14:41:44 +00005017 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005018 IsCommutable>;
5019}
5020
5021multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
5022 bits<8> opc_d, bits<8> opc_q,
5023 string OpcodeStr, SDNode OpNode,
5024 OpndItins itins, bit IsCommutable = 0> {
5025 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
5026 itins, HasAVX512, IsCommutable>,
5027 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
5028 itins, HasBWI, IsCommutable>;
5029}
5030
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005031multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00005032 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005033 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
5034 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00005035 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005036 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00005037 "$src2, $src1","$src1, $src2",
5038 (_Dst.VT (OpNode
5039 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005040 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00005041 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005042 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005043 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5044 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5045 "$src2, $src1", "$src1, $src2",
5046 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
5047 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005048 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00005049 AVX512BIBase, EVEX_4V;
5050
5051 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00005052 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00005053 OpcodeStr,
5054 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00005055 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005056 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
5057 (_Brdct.VT (X86VBroadcast
5058 (_Brdct.ScalarLdFrag addr:$src2)))))),
5059 itins.rm>,
5060 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005061}
5062
Robert Khasanov545d1b72014-10-14 14:36:19 +00005063defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
5064 SSE_INTALU_ITINS_P, 1>;
5065defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
5066 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00005067defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
5068 SSE_INTALU_ITINS_P, HasBWI, 1>;
5069defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
5070 SSE_INTALU_ITINS_P, HasBWI, 0>;
5071defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00005072 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00005073defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00005074 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00005075defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005076 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005077defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005078 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005079defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005080 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005081defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00005082 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005083defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00005084 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005085defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00005086 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00005087defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00005088 SSE_INTALU_ITINS_P, HasBWI, 1>;
5089
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005090multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005091 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
5092 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
5093 let Predicates = [prd] in
5094 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
5095 _SrcVTInfo.info512, _DstVTInfo.info512,
5096 v8i64_info, IsCommutable>,
5097 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
5098 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005099 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005100 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005101 v4i64x_info, IsCommutable>,
5102 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005103 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005104 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005105 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005106 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
5107 }
Michael Liao66233b72015-08-06 09:06:20 +00005108}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005109
5110defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005111 avx512vl_i32_info, avx512vl_i64_info,
5112 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005113defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005114 avx512vl_i32_info, avx512vl_i64_info,
5115 X86pmuludq, HasAVX512, 1>;
5116defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
5117 avx512vl_i8_info, avx512vl_i8_info,
5118 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005119
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005120multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5121 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00005122 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5123 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
5124 OpcodeStr,
5125 "${src2}"##_Src.BroadcastStr##", $src1",
5126 "$src1, ${src2}"##_Src.BroadcastStr,
5127 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
5128 (_Src.VT (X86VBroadcast
5129 (_Src.ScalarLdFrag addr:$src2))))))>,
5130 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005131}
5132
Michael Liao66233b72015-08-06 09:06:20 +00005133multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
5134 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00005135 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00005136 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005137 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00005138 "$src2, $src1","$src1, $src2",
5139 (_Dst.VT (OpNode
5140 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00005141 (_Src.VT _Src.RC:$src2))),
5142 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005143 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005144 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5145 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5146 "$src2, $src1", "$src1, $src2",
5147 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
5148 (bitconvert (_Src.LdFrag addr:$src2))))>,
5149 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005150}
5151
5152multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
5153 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005154 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005155 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
5156 v32i16_info>,
5157 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
5158 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005159 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005160 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
5161 v16i16x_info>,
5162 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
5163 v16i16x_info>, EVEX_V256;
5164 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
5165 v8i16x_info>,
5166 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
5167 v8i16x_info>, EVEX_V128;
5168 }
5169}
5170multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
5171 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005172 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005173 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
5174 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005175 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005176 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
5177 v32i8x_info>, EVEX_V256;
5178 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
5179 v16i8x_info>, EVEX_V128;
5180 }
5181}
Igor Bregerf7fd5472015-07-21 07:11:28 +00005182
5183multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
5184 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00005185 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005186 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00005187 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00005188 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005189 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00005190 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00005191 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005192 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00005193 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005194 }
5195}
5196
Craig Topperb6da6542016-05-01 17:38:32 +00005197defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
5198defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
5199defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
5200defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005201
Craig Topper5acb5a12016-05-01 06:24:57 +00005202defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
5203 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
5204defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00005205 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005206
Igor Bregerf2460112015-07-26 14:41:44 +00005207defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005208 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005209defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005210 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005211defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005212 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005213
Igor Bregerf2460112015-07-26 14:41:44 +00005214defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005215 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005216defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005217 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005218defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005219 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005220
Igor Bregerf2460112015-07-26 14:41:44 +00005221defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005222 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005223defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005224 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005225defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005226 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005227
Igor Bregerf2460112015-07-26 14:41:44 +00005228defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005229 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005230defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005231 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005232defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005233 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00005234
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00005235// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5236let Predicates = [HasDQI, NoVLX] in {
5237 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5238 (EXTRACT_SUBREG
5239 (VPMULLQZrr
5240 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5241 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5242 sub_ymm)>;
5243
5244 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5245 (EXTRACT_SUBREG
5246 (VPMULLQZrr
5247 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5248 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5249 sub_xmm)>;
5250}
5251
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005252//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005253// AVX-512 Logical Instructions
5254//===----------------------------------------------------------------------===//
5255
Craig Topperafce0ba2017-08-30 16:38:33 +00005256// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5257// be set to null_frag for 32-bit elements.
5258multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5259 SDPatternOperator OpNode,
5260 SDNode OpNodeMsk, X86VectorVTInfo _,
5261 bit IsCommutable = 0> {
5262 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005263 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5264 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5265 "$src2, $src1", "$src1, $src2",
5266 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5267 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005268 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5269 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005270 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005271 AVX512BIBase, EVEX_4V;
5272
Craig Topperafce0ba2017-08-30 16:38:33 +00005273 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005274 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5275 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5276 "$src2, $src1", "$src1, $src2",
5277 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5278 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005279 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005280 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005281 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005282 AVX512BIBase, EVEX_4V;
5283}
5284
Craig Topperafce0ba2017-08-30 16:38:33 +00005285// OpNodeMsk is the OpNode to use where element size is important. So use
5286// for all of the broadcast patterns.
5287multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5288 SDPatternOperator OpNode,
5289 SDNode OpNodeMsk, X86VectorVTInfo _,
5290 bit IsCommutable = 0> :
5291 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005292 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5293 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5294 "${src2}"##_.BroadcastStr##", $src1",
5295 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005296 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005297 (bitconvert
5298 (_.VT (X86VBroadcast
5299 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005300 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005301 (bitconvert
5302 (_.VT (X86VBroadcast
5303 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005304 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005305 AVX512BIBase, EVEX_4V, EVEX_B;
5306}
5307
Craig Topperafce0ba2017-08-30 16:38:33 +00005308multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5309 SDPatternOperator OpNode,
5310 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005311 bit IsCommutable = 0> {
5312 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00005313 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00005314 IsCommutable>, EVEX_V512;
5315
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005316 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00005317 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
5318 VTInfo.info256, IsCommutable>, EVEX_V256;
5319 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
5320 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005321 }
5322}
5323
Craig Topperabe80cc2016-08-28 06:06:28 +00005324multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005325 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005326 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
5327 avx512vl_i64_info, IsCommutable>,
5328 VEX_W, EVEX_CD8<64, CD8VF>;
5329 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
5330 avx512vl_i32_info, IsCommutable>,
5331 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005332}
5333
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005334defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
5335defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
5336defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
5337defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005338
5339//===----------------------------------------------------------------------===//
5340// AVX-512 FP arithmetic
5341//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005342multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5343 SDNode OpNode, SDNode VecNode, OpndItins itins,
5344 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005345 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005346 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5347 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5348 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005349 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
5350 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005351 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005352
5353 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005354 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005355 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005356 (_.VT (VecNode _.RC:$src1,
5357 _.ScalarIntMemCPat:$src2,
5358 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005359 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00005360 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005361 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005362 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005363 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5364 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005365 itins.rr> {
5366 let isCommutable = IsCommutable;
5367 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005368 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005369 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005370 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5371 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005372 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005373 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005374 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005375}
5376
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005377multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005378 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005379 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005380 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5381 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5382 "$rc, $src2, $src1", "$src1, $src2, $rc",
5383 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005384 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005385 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005386}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005387multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005388 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
5389 OpndItins itins, bit IsCommutable> {
5390 let ExeDomain = _.ExeDomain in {
5391 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5392 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5393 "$src2, $src1", "$src1, $src2",
5394 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
5395 itins.rr>;
5396
5397 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5398 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5399 "$src2, $src1", "$src1, $src2",
5400 (_.VT (VecNode _.RC:$src1,
5401 _.ScalarIntMemCPat:$src2)),
5402 itins.rm>;
5403
5404 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5405 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5406 (ins _.FRC:$src1, _.FRC:$src2),
5407 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5408 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
5409 itins.rr> {
5410 let isCommutable = IsCommutable;
5411 }
5412 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5413 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5414 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5415 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5416 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5417 }
5418
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005419 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5420 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005421 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005422 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005423 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00005424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005425}
5426
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005427multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
5428 SDNode VecNode,
5429 SizeItins itins, bit IsCommutable> {
5430 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
5431 itins.s, IsCommutable>,
5432 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
5433 itins.s, IsCommutable>,
5434 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5435 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
5436 itins.d, IsCommutable>,
5437 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
5438 itins.d, IsCommutable>,
5439 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5440}
5441
5442multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00005443 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005444 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005445 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
5446 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005447 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005448 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
5449 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005450 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5451}
Craig Topper8783bbb2017-02-24 07:21:10 +00005452defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
5453defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
5454defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
5455defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
5456defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005457 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00005458defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005459 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005460
5461// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5462// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5463multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
5464 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00005465 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005466 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5467 (ins _.FRC:$src1, _.FRC:$src2),
5468 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5469 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005470 itins.rr> {
5471 let isCommutable = 1;
5472 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005473 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5474 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5475 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5476 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5477 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5478 }
5479}
5480defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
5481 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5482 EVEX_CD8<32, CD8VT1>;
5483
5484defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
5485 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5486 EVEX_CD8<64, CD8VT1>;
5487
5488defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
5489 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5490 EVEX_CD8<32, CD8VT1>;
5491
5492defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
5493 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5494 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005495
Craig Topper375aa902016-12-19 00:42:28 +00005496multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005497 X86VectorVTInfo _, OpndItins itins,
5498 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005499 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005500 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5501 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5502 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005503 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5504 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005505 let mayLoad = 1 in {
5506 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5507 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5508 "$src2, $src1", "$src1, $src2",
5509 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5510 EVEX_4V;
5511 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5512 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5513 "${src2}"##_.BroadcastStr##", $src1",
5514 "$src1, ${src2}"##_.BroadcastStr,
5515 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5516 (_.ScalarLdFrag addr:$src2)))),
5517 itins.rm>, EVEX_4V, EVEX_B;
5518 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005519 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005520}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005521
Craig Topper375aa902016-12-19 00:42:28 +00005522multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005523 X86VectorVTInfo _> {
5524 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005525 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5526 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5527 "$rc, $src2, $src1", "$src1, $src2, $rc",
5528 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5529 EVEX_4V, EVEX_B, EVEX_RC;
5530}
5531
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005532
Craig Topper375aa902016-12-19 00:42:28 +00005533multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005534 X86VectorVTInfo _> {
5535 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005536 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5537 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5538 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5539 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5540 EVEX_4V, EVEX_B;
5541}
5542
Craig Topper375aa902016-12-19 00:42:28 +00005543multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005544 Predicate prd, SizeItins itins,
5545 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005546 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005547 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005548 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005549 EVEX_CD8<32, CD8VF>;
5550 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005551 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005552 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005553 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005554
Robert Khasanov595e5982014-10-29 15:43:02 +00005555 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005556 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005557 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005558 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005559 EVEX_CD8<32, CD8VF>;
5560 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005561 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005562 EVEX_CD8<32, CD8VF>;
5563 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005564 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005565 EVEX_CD8<64, CD8VF>;
5566 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005567 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005568 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005569 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005570}
5571
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005572multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005573 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005574 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005575 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005576 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5577}
5578
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005579multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005580 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005581 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005582 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005583 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5584}
5585
Craig Topper9433f972016-08-02 06:16:53 +00005586defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5587 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005588 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005589defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5590 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005591 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005592defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005593 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005594defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005595 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005596defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5597 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005598 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005599defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5600 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005601 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005602let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005603 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5604 SSE_ALU_ITINS_P, 1>;
5605 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5606 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005607}
Craig Topper375aa902016-12-19 00:42:28 +00005608defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005609 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005610defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005611 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005612defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005613 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005614defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005615 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005616
Craig Topper8f6827c2016-08-31 05:37:52 +00005617// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005618multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5619 X86VectorVTInfo _, Predicate prd> {
5620let Predicates = [prd] in {
5621 // Masked register-register logical operations.
5622 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5623 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5624 _.RC:$src0)),
5625 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5626 _.RC:$src1, _.RC:$src2)>;
5627 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5628 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5629 _.ImmAllZerosV)),
5630 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5631 _.RC:$src2)>;
5632 // Masked register-memory logical operations.
5633 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5634 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5635 (load addr:$src2)))),
5636 _.RC:$src0)),
5637 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5638 _.RC:$src1, addr:$src2)>;
5639 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5640 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5641 _.ImmAllZerosV)),
5642 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5643 addr:$src2)>;
5644 // Register-broadcast logical operations.
5645 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5646 (bitconvert (_.VT (X86VBroadcast
5647 (_.ScalarLdFrag addr:$src2)))))),
5648 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5649 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5650 (bitconvert
5651 (_.i64VT (OpNode _.RC:$src1,
5652 (bitconvert (_.VT
5653 (X86VBroadcast
5654 (_.ScalarLdFrag addr:$src2))))))),
5655 _.RC:$src0)),
5656 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5657 _.RC:$src1, addr:$src2)>;
5658 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5659 (bitconvert
5660 (_.i64VT (OpNode _.RC:$src1,
5661 (bitconvert (_.VT
5662 (X86VBroadcast
5663 (_.ScalarLdFrag addr:$src2))))))),
5664 _.ImmAllZerosV)),
5665 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5666 _.RC:$src1, addr:$src2)>;
5667}
Craig Topper8f6827c2016-08-31 05:37:52 +00005668}
5669
Craig Topper45d65032016-09-02 05:29:13 +00005670multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5671 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5672 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5673 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5674 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5675 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5676 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005677}
5678
Craig Topper45d65032016-09-02 05:29:13 +00005679defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5680defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5681defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5682defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5683
Craig Topper2baef8f2016-12-18 04:17:00 +00005684let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005685 // Use packed logical operations for scalar ops.
5686 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5687 (COPY_TO_REGCLASS (VANDPDZ128rr
5688 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5689 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5690 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5691 (COPY_TO_REGCLASS (VORPDZ128rr
5692 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5693 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5694 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5695 (COPY_TO_REGCLASS (VXORPDZ128rr
5696 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5697 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5698 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5699 (COPY_TO_REGCLASS (VANDNPDZ128rr
5700 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5701 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5702
5703 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5704 (COPY_TO_REGCLASS (VANDPSZ128rr
5705 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5706 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5707 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5708 (COPY_TO_REGCLASS (VORPSZ128rr
5709 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5710 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5711 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5712 (COPY_TO_REGCLASS (VXORPSZ128rr
5713 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5714 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5715 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5716 (COPY_TO_REGCLASS (VANDNPSZ128rr
5717 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5718 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5719}
5720
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005721multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5722 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005723 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005724 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5725 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5726 "$src2, $src1", "$src1, $src2",
5727 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005728 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5729 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5730 "$src2, $src1", "$src1, $src2",
5731 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5732 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5733 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5734 "${src2}"##_.BroadcastStr##", $src1",
5735 "$src1, ${src2}"##_.BroadcastStr,
5736 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5737 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5738 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005739 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005740}
5741
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005742multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5743 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005744 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005745 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5746 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5747 "$src2, $src1", "$src1, $src2",
5748 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005749 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5750 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5751 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005752 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005753 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5754 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005755 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005756}
5757
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005758multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005759 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005760 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5761 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005762 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005763 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5764 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005765 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5766 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005767 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005768 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5769 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005770 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5771
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005772 // Define only if AVX512VL feature is present.
5773 let Predicates = [HasVLX] in {
5774 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5775 EVEX_V128, EVEX_CD8<32, CD8VF>;
5776 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5777 EVEX_V256, EVEX_CD8<32, CD8VF>;
5778 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5779 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5780 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5781 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5782 }
5783}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005784defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005785
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005786//===----------------------------------------------------------------------===//
5787// AVX-512 VPTESTM instructions
5788//===----------------------------------------------------------------------===//
5789
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005790multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5791 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005792 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005793 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5794 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5795 "$src2, $src1", "$src1, $src2",
5796 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5797 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005798 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5799 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5800 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005801 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005802 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5803 EVEX_4V,
5804 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005805}
5806
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005807multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5808 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005809 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5810 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5811 "${src2}"##_.BroadcastStr##", $src1",
5812 "$src1, ${src2}"##_.BroadcastStr,
5813 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5814 (_.ScalarLdFrag addr:$src2))))>,
5815 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005816}
Igor Bregerfca0a342016-01-28 13:19:25 +00005817
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005818// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005819multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5820 X86VectorVTInfo _, string Suffix> {
5821 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5822 (_.KVT (COPY_TO_REGCLASS
5823 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005824 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005825 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005826 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005827 _.RC:$src2, _.SubRegIdx)),
5828 _.KRC))>;
5829}
5830
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005831multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005832 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005833 let Predicates = [HasAVX512] in
5834 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5835 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5836
5837 let Predicates = [HasAVX512, HasVLX] in {
5838 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5839 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5840 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5841 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5842 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005843 let Predicates = [HasAVX512, NoVLX] in {
5844 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5845 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005846 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005847}
5848
5849multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5850 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005851 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005852 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005853 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005854}
5855
5856multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5857 SDNode OpNode> {
5858 let Predicates = [HasBWI] in {
5859 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5860 EVEX_V512, VEX_W;
5861 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5862 EVEX_V512;
5863 }
5864 let Predicates = [HasVLX, HasBWI] in {
5865
5866 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5867 EVEX_V256, VEX_W;
5868 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5869 EVEX_V128, VEX_W;
5870 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5871 EVEX_V256;
5872 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5873 EVEX_V128;
5874 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005875
Igor Bregerfca0a342016-01-28 13:19:25 +00005876 let Predicates = [HasAVX512, NoVLX] in {
5877 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5878 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5879 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5880 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005881 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005882
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005883}
5884
5885multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5886 SDNode OpNode> :
5887 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5888 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5889
5890defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5891defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005892
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005893
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005894//===----------------------------------------------------------------------===//
5895// AVX-512 Shift instructions
5896//===----------------------------------------------------------------------===//
5897multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005898 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005899 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005900 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005901 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005902 "$src2, $src1", "$src1, $src2",
5903 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005904 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005905 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005906 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005907 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005908 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5909 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005910 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005911 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005912}
5913
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005914multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5915 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005916 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005917 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5918 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5919 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5920 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005921 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005922}
5923
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005924multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005925 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005926 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005927 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005928 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5929 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5930 "$src2, $src1", "$src1, $src2",
5931 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005932 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005933 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5934 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5935 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005936 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005937 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005938 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005939 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005940}
5941
Cameron McInally5fb084e2014-12-11 17:13:05 +00005942multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005943 ValueType SrcVT, PatFrag bc_frag,
5944 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5945 let Predicates = [prd] in
5946 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5947 VTInfo.info512>, EVEX_V512,
5948 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5949 let Predicates = [prd, HasVLX] in {
5950 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5951 VTInfo.info256>, EVEX_V256,
5952 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5953 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5954 VTInfo.info128>, EVEX_V128,
5955 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5956 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005957}
5958
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005959multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5960 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005961 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005962 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005963 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005964 avx512vl_i64_info, HasAVX512>, VEX_W;
5965 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5966 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005967}
5968
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005969multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5970 string OpcodeStr, SDNode OpNode,
5971 AVX512VLVectorVTInfo VTInfo> {
5972 let Predicates = [HasAVX512] in
5973 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5974 VTInfo.info512>,
5975 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5976 VTInfo.info512>, EVEX_V512;
5977 let Predicates = [HasAVX512, HasVLX] in {
5978 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5979 VTInfo.info256>,
5980 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5981 VTInfo.info256>, EVEX_V256;
5982 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5983 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005984 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005985 VTInfo.info128>, EVEX_V128;
5986 }
5987}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005988
Michael Liao66233b72015-08-06 09:06:20 +00005989multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005990 Format ImmFormR, Format ImmFormM,
5991 string OpcodeStr, SDNode OpNode> {
5992 let Predicates = [HasBWI] in
5993 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5994 v32i16_info>, EVEX_V512;
5995 let Predicates = [HasVLX, HasBWI] in {
5996 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5997 v16i16x_info>, EVEX_V256;
5998 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5999 v8i16x_info>, EVEX_V128;
6000 }
6001}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006002
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006003multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
6004 Format ImmFormR, Format ImmFormM,
6005 string OpcodeStr, SDNode OpNode> {
6006 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
6007 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
6008 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
6009 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
6010}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006011
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006012defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006013 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006014
6015defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006016 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006017
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00006018defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006019 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006020
Michael Zuckerman298a6802016-01-13 12:39:33 +00006021defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00006022defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006023
6024defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
6025defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
6026defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006027
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00006028// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
6029let Predicates = [HasAVX512, NoVLX] in {
6030 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
6031 (EXTRACT_SUBREG (v8i64
6032 (VPSRAQZrr
6033 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6034 VR128X:$src2)), sub_ymm)>;
6035
6036 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6037 (EXTRACT_SUBREG (v8i64
6038 (VPSRAQZrr
6039 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6040 VR128X:$src2)), sub_xmm)>;
6041
6042 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
6043 (EXTRACT_SUBREG (v8i64
6044 (VPSRAQZri
6045 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6046 imm:$src2)), sub_ymm)>;
6047
6048 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
6049 (EXTRACT_SUBREG (v8i64
6050 (VPSRAQZri
6051 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6052 imm:$src2)), sub_xmm)>;
6053}
6054
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006055//===-------------------------------------------------------------------===//
6056// Variable Bit Shifts
6057//===-------------------------------------------------------------------===//
6058multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00006059 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006060 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00006061 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6062 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6063 "$src2, $src1", "$src1, $src2",
6064 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006065 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006066 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6067 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
6068 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006069 (_.VT (OpNode _.RC:$src1,
6070 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006071 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006072 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00006073 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006074}
6075
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006076multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
6077 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006078 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006079 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6080 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6081 "${src2}"##_.BroadcastStr##", $src1",
6082 "$src1, ${src2}"##_.BroadcastStr,
6083 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
6084 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006085 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006086 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6087}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006088
Cameron McInally5fb084e2014-12-11 17:13:05 +00006089multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
6090 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006091 let Predicates = [HasAVX512] in
6092 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6093 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6094
6095 let Predicates = [HasAVX512, HasVLX] in {
6096 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6097 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6098 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
6099 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6100 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006101}
6102
6103multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
6104 SDNode OpNode> {
6105 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006106 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006107 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006108 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006109}
6110
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006111// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006112multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6113 SDNode OpNode, list<Predicate> p> {
6114 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006115 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006116 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006117 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006118 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006119 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6120 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6121 sub_ymm)>;
6122
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006123 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006124 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006125 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006126 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006127 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6128 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6129 sub_xmm)>;
6130 }
6131}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006132multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
6133 SDNode OpNode> {
6134 let Predicates = [HasBWI] in
6135 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
6136 EVEX_V512, VEX_W;
6137 let Predicates = [HasVLX, HasBWI] in {
6138
6139 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
6140 EVEX_V256, VEX_W;
6141 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
6142 EVEX_V128, VEX_W;
6143 }
6144}
6145
6146defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006147 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00006148
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006149defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006150 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00006151
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006152defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006153 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
6154
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006155defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
6156defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006157
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006158defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6159defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6160defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6161defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6162
Craig Topper05629d02016-07-24 07:32:45 +00006163// Special handing for handling VPSRAV intrinsics.
6164multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6165 list<Predicate> p> {
6166 let Predicates = p in {
6167 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6168 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6169 _.RC:$src2)>;
6170 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6171 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6172 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006173 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6174 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6175 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6176 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6177 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6178 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6179 _.RC:$src0)),
6180 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6181 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006182 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6183 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6184 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6185 _.RC:$src1, _.RC:$src2)>;
6186 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6187 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6188 _.ImmAllZerosV)),
6189 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6190 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006191 }
6192}
6193
6194multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6195 list<Predicate> p> :
6196 avx512_var_shift_int_lowering<InstrStr, _, p> {
6197 let Predicates = p in {
6198 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6199 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6200 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6201 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006202 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6203 (X86vsrav _.RC:$src1,
6204 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6205 _.RC:$src0)),
6206 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6207 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006208 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6209 (X86vsrav _.RC:$src1,
6210 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6211 _.ImmAllZerosV)),
6212 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6213 _.RC:$src1, addr:$src2)>;
6214 }
6215}
6216
6217defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6218defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6219defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6220defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6221defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6222defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6223defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6224defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6225defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6226
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006227
6228// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6229let Predicates = [HasAVX512, NoVLX] in {
6230 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6231 (EXTRACT_SUBREG (v8i64
6232 (VPROLVQZrr
6233 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6234 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6235 sub_xmm)>;
6236 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6237 (EXTRACT_SUBREG (v8i64
6238 (VPROLVQZrr
6239 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6240 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6241 sub_ymm)>;
6242
6243 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6244 (EXTRACT_SUBREG (v16i32
6245 (VPROLVDZrr
6246 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6247 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6248 sub_xmm)>;
6249 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6250 (EXTRACT_SUBREG (v16i32
6251 (VPROLVDZrr
6252 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6253 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6254 sub_ymm)>;
6255
6256 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6257 (EXTRACT_SUBREG (v8i64
6258 (VPROLQZri
6259 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6260 imm:$src2)), sub_xmm)>;
6261 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6262 (EXTRACT_SUBREG (v8i64
6263 (VPROLQZri
6264 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6265 imm:$src2)), sub_ymm)>;
6266
6267 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6268 (EXTRACT_SUBREG (v16i32
6269 (VPROLDZri
6270 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6271 imm:$src2)), sub_xmm)>;
6272 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6273 (EXTRACT_SUBREG (v16i32
6274 (VPROLDZri
6275 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6276 imm:$src2)), sub_ymm)>;
6277}
6278
6279// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6280let Predicates = [HasAVX512, NoVLX] in {
6281 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6282 (EXTRACT_SUBREG (v8i64
6283 (VPRORVQZrr
6284 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6285 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6286 sub_xmm)>;
6287 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6288 (EXTRACT_SUBREG (v8i64
6289 (VPRORVQZrr
6290 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6291 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6292 sub_ymm)>;
6293
6294 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6295 (EXTRACT_SUBREG (v16i32
6296 (VPRORVDZrr
6297 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6298 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6299 sub_xmm)>;
6300 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6301 (EXTRACT_SUBREG (v16i32
6302 (VPRORVDZrr
6303 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6304 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6305 sub_ymm)>;
6306
6307 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6308 (EXTRACT_SUBREG (v8i64
6309 (VPRORQZri
6310 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6311 imm:$src2)), sub_xmm)>;
6312 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6313 (EXTRACT_SUBREG (v8i64
6314 (VPRORQZri
6315 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6316 imm:$src2)), sub_ymm)>;
6317
6318 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6319 (EXTRACT_SUBREG (v16i32
6320 (VPRORDZri
6321 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6322 imm:$src2)), sub_xmm)>;
6323 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6324 (EXTRACT_SUBREG (v16i32
6325 (VPRORDZri
6326 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6327 imm:$src2)), sub_ymm)>;
6328}
6329
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006330//===-------------------------------------------------------------------===//
6331// 1-src variable permutation VPERMW/D/Q
6332//===-------------------------------------------------------------------===//
6333multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
6334 AVX512VLVectorVTInfo _> {
6335 let Predicates = [HasAVX512] in
6336 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6337 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6338
6339 let Predicates = [HasAVX512, HasVLX] in
6340 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6341 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6342}
6343
6344multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6345 string OpcodeStr, SDNode OpNode,
6346 AVX512VLVectorVTInfo VTInfo> {
6347 let Predicates = [HasAVX512] in
6348 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6349 VTInfo.info512>,
6350 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6351 VTInfo.info512>, EVEX_V512;
6352 let Predicates = [HasAVX512, HasVLX] in
6353 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6354 VTInfo.info256>,
6355 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6356 VTInfo.info256>, EVEX_V256;
6357}
6358
Michael Zuckermand9cac592016-01-19 17:07:43 +00006359multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6360 Predicate prd, SDNode OpNode,
6361 AVX512VLVectorVTInfo _> {
6362 let Predicates = [prd] in
6363 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6364 EVEX_V512 ;
6365 let Predicates = [HasVLX, prd] in {
6366 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6367 EVEX_V256 ;
6368 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
6369 EVEX_V128 ;
6370 }
6371}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006372
Michael Zuckermand9cac592016-01-19 17:07:43 +00006373defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
6374 avx512vl_i16_info>, VEX_W;
6375defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
6376 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006377
6378defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
6379 avx512vl_i32_info>;
6380defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
6381 avx512vl_i64_info>, VEX_W;
6382defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
6383 avx512vl_f32_info>;
6384defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
6385 avx512vl_f64_info>, VEX_W;
6386
6387defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
6388 X86VPermi, avx512vl_i64_info>,
6389 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6390defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
6391 X86VPermi, avx512vl_f64_info>,
6392 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00006393//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006394// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006395//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006396
Igor Breger78741a12015-10-04 07:20:41 +00006397multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
6398 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
6399 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6400 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6401 "$src2, $src1", "$src1, $src2",
6402 (_.VT (OpNode _.RC:$src1,
6403 (Ctrl.VT Ctrl.RC:$src2)))>,
6404 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00006405 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6406 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6407 "$src2, $src1", "$src1, $src2",
6408 (_.VT (OpNode
6409 _.RC:$src1,
6410 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6411 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6412 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6413 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6414 "${src2}"##_.BroadcastStr##", $src1",
6415 "$src1, ${src2}"##_.BroadcastStr,
6416 (_.VT (OpNode
6417 _.RC:$src1,
6418 (Ctrl.VT (X86VBroadcast
6419 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6420 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006421}
6422
6423multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
6424 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6425 let Predicates = [HasAVX512] in {
6426 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
6427 Ctrl.info512>, EVEX_V512;
6428 }
6429 let Predicates = [HasAVX512, HasVLX] in {
6430 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
6431 Ctrl.info128>, EVEX_V128;
6432 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
6433 Ctrl.info256>, EVEX_V256;
6434 }
6435}
6436
6437multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6438 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6439
6440 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
6441 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
6442 X86VPermilpi, _>,
6443 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006444}
6445
Craig Topper05948fb2016-08-02 05:11:15 +00006446let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006447defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6448 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006449let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006450defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6451 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006452//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006453// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6454//===----------------------------------------------------------------------===//
6455
6456defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00006457 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006458 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6459defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006460 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006461defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006462 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006463
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006464multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6465 let Predicates = [HasBWI] in
6466 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
6467
6468 let Predicates = [HasVLX, HasBWI] in {
6469 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
6470 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
6471 }
6472}
6473
6474defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
6475
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006476//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006477// Move Low to High and High to Low packed FP Instructions
6478//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006479def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6480 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006481 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006482 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
6483 IIC_SSE_MOV_LH>, EVEX_4V;
6484def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6485 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006486 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006487 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
6488 IIC_SSE_MOV_LH>, EVEX_4V;
6489
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006490let Predicates = [HasAVX512] in {
6491 // MOVLHPS patterns
6492 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6493 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
6494 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6495 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006496
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006497 // MOVHLPS patterns
6498 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
6499 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
6500}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006501
6502//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006503// VMOVHPS/PD VMOVLPS Instructions
6504// All patterns was taken from SSS implementation.
6505//===----------------------------------------------------------------------===//
6506multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6507 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006508 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006509 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6510 (ins _.RC:$src1, f64mem:$src2),
6511 !strconcat(OpcodeStr,
6512 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6513 [(set _.RC:$dst,
6514 (OpNode _.RC:$src1,
6515 (_.VT (bitconvert
6516 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6517 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006518}
6519
6520defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6521 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6522defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
6523 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6524defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6525 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6526defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6527 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6528
6529let Predicates = [HasAVX512] in {
6530 // VMOVHPS patterns
6531 def : Pat<(X86Movlhps VR128X:$src1,
6532 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6533 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6534 def : Pat<(X86Movlhps VR128X:$src1,
6535 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
6536 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6537 // VMOVHPD patterns
6538 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6539 (scalar_to_vector (loadf64 addr:$src2)))),
6540 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6541 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6542 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6543 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6544 // VMOVLPS patterns
6545 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6546 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6547 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6548 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6549 // VMOVLPD patterns
6550 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6551 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6552 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6553 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6554 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6555 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6556 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6557}
6558
Igor Bregerb6b27af2015-11-10 07:09:07 +00006559def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6560 (ins f64mem:$dst, VR128X:$src),
6561 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006562 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006563 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6564 (bc_v2f64 (v4f32 VR128X:$src))),
6565 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6566 EVEX, EVEX_CD8<32, CD8VT2>;
6567def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6568 (ins f64mem:$dst, VR128X:$src),
6569 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006570 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006571 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6572 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6573 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6574def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6575 (ins f64mem:$dst, VR128X:$src),
6576 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006577 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006578 (iPTR 0))), addr:$dst)],
6579 IIC_SSE_MOV_LH>,
6580 EVEX, EVEX_CD8<32, CD8VT2>;
6581def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6582 (ins f64mem:$dst, VR128X:$src),
6583 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006584 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006585 (iPTR 0))), addr:$dst)],
6586 IIC_SSE_MOV_LH>,
6587 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006588
Igor Bregerb6b27af2015-11-10 07:09:07 +00006589let Predicates = [HasAVX512] in {
6590 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006591 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006592 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6593 (iPTR 0))), addr:$dst),
6594 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6595 // VMOVLPS patterns
6596 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6597 addr:$src1),
6598 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6599 def : Pat<(store (v4i32 (X86Movlps
6600 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
6601 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6602 // VMOVLPD patterns
6603 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6604 addr:$src1),
6605 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6606 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6607 addr:$src1),
6608 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6609}
6610//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006611// FMA - Fused Multiply Operations
6612//
Adam Nemet26371ce2014-10-24 00:02:55 +00006613
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006614multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006615 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006616 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006617 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006618 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006619 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006620 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006621 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006622
Craig Toppere1cac152016-06-07 07:27:54 +00006623 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6624 (ins _.RC:$src2, _.MemOp:$src3),
6625 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006626 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006627 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006628
Craig Toppere1cac152016-06-07 07:27:54 +00006629 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6630 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6631 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6632 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006633 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006634 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006635 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006636 }
Craig Topper318e40b2016-07-25 07:20:31 +00006637
6638 // Additional pattern for folding broadcast nodes in other orders.
6639 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6640 (OpNode _.RC:$src1, _.RC:$src2,
6641 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6642 _.RC:$src1)),
6643 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6644 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006645}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006646
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006647multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006648 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006649 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006650 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006651 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6652 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006653 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006654 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006655}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006656
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006657multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006658 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6659 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006660 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006661 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6662 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6663 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006664 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006665 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006666 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006667 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006668 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006669 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006670 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006671}
6672
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006673multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006674 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006675 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006676 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006677 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006678 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006679}
6680
Craig Topperf1417ca2017-08-23 16:28:04 +00006681defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006682defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6683defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6684defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6685defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6686defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6687
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006688
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006689multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006690 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006691 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006692 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6693 (ins _.RC:$src2, _.RC:$src3),
6694 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006695 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006696 AVX512FMA3Base;
6697
Craig Toppere1cac152016-06-07 07:27:54 +00006698 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6699 (ins _.RC:$src2, _.MemOp:$src3),
6700 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006701 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006702 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006703
Craig Toppere1cac152016-06-07 07:27:54 +00006704 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6705 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6706 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6707 "$src2, ${src3}"##_.BroadcastStr,
6708 (_.VT (OpNode _.RC:$src2,
6709 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006710 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006711 }
Craig Topper318e40b2016-07-25 07:20:31 +00006712
6713 // Additional patterns for folding broadcast nodes in other orders.
6714 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6715 _.RC:$src2, _.RC:$src1)),
6716 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
6717 _.RC:$src2, addr:$src3)>;
6718 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6719 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6720 _.RC:$src2, _.RC:$src1),
6721 _.RC:$src1)),
6722 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6723 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
6724 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6725 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6726 _.RC:$src2, _.RC:$src1),
6727 _.ImmAllZerosV)),
6728 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
6729 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006730}
6731
6732multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006733 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006734 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006735 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6736 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6737 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006738 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
6739 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006740 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006741}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006742
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006743multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006744 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6745 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006746 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006747 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6748 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6749 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006750 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006751 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006752 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006753 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006754 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006755 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006756 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006757}
6758
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006759multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006760 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006761 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006762 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006763 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006764 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006765}
6766
Craig Topperf1417ca2017-08-23 16:28:04 +00006767defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006768defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6769defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6770defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6771defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6772defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6773
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006774multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006775 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006776 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006777 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006778 (ins _.RC:$src2, _.RC:$src3),
6779 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006780 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006781 AVX512FMA3Base;
6782
Craig Toppere1cac152016-06-07 07:27:54 +00006783 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006784 (ins _.RC:$src2, _.MemOp:$src3),
6785 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006786 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006787 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006788
Craig Toppere1cac152016-06-07 07:27:54 +00006789 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006790 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6791 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6792 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00006793 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00006794 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00006795 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006796 }
Craig Topper318e40b2016-07-25 07:20:31 +00006797
6798 // Additional patterns for folding broadcast nodes in other orders.
6799 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6800 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6801 _.RC:$src1, _.RC:$src2),
6802 _.RC:$src1)),
6803 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6804 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006805}
6806
6807multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006808 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006809 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006810 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006811 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6812 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006813 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
6814 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006815 AVX512FMA3Base, EVEX_B, EVEX_RC;
6816}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006817
6818multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006819 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6820 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006821 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006822 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6823 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6824 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006825 }
6826 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006827 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006828 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006829 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006830 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6831 }
6832}
6833
6834multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006835 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006836 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006837 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006838 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006839 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006840}
6841
Craig Topperf1417ca2017-08-23 16:28:04 +00006842defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006843defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6844defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6845defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6846defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6847defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006848
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006849// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006850multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6851 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topperb16598d2017-09-01 07:58:16 +00006852 dag RHS_r, dag RHS_m, bit MaskOnlyReg,
6853 bit MaskOnlyRegInt> {
6854let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006855 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6856 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topperb16598d2017-09-01 07:58:16 +00006857 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1, MaskOnlyRegInt>,
6858 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006859
Craig Toppere1cac152016-06-07 07:27:54 +00006860 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006861 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006862 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006863
6864 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6865 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topperb16598d2017-09-01 07:58:16 +00006866 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1,
6867 MaskOnlyRegInt>, AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00006868
Craig Toppereafdbec2016-08-13 06:48:41 +00006869 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006870 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6871 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6872 !strconcat(OpcodeStr,
6873 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00006874 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00006875 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6876 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6877 !strconcat(OpcodeStr,
6878 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6879 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006880 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006881}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006882}
Igor Breger15820b02015-07-01 13:24:28 +00006883
6884multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006885 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6886 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006887 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006888 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006889 // Operands for intrinsic are in 123 order to preserve passthu
6890 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006891 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6892 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006893 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006894 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006895 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006896 (i32 imm:$rc))),
6897 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6898 _.FRC:$src3))),
6899 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topperb16598d2017-09-01 07:58:16 +00006900 (_.ScalarLdFrag addr:$src3)))), 0, 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006901
Craig Topperb16598d2017-09-01 07:58:16 +00006902 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6903 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6904 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006905 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006906 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006907 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006908 (i32 imm:$rc))),
6909 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6910 _.FRC:$src1))),
6911 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topperb16598d2017-09-01 07:58:16 +00006912 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1, 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006913
Craig Topperb16598d2017-09-01 07:58:16 +00006914 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
6915 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
6916 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006917 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006918 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006919 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00006920 (i32 imm:$rc))),
6921 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6922 _.FRC:$src2))),
6923 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
Craig Topperb16598d2017-09-01 07:58:16 +00006924 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))), 1, 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006925 }
Igor Breger15820b02015-07-01 13:24:28 +00006926}
6927
6928multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006929 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6930 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006931 let Predicates = [HasAVX512] in {
6932 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006933 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6934 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006935 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006936 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6937 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006938 }
6939}
6940
Craig Topperf1417ca2017-08-23 16:28:04 +00006941defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", fma, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006942 X86FmaddRnds3>;
6943defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6944 X86FmsubRnds3>;
6945defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6946 X86FnmaddRnds1, X86FnmaddRnds3>;
6947defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6948 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006949
6950//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006951// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6952//===----------------------------------------------------------------------===//
6953let Constraints = "$src1 = $dst" in {
6954multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6955 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00006956 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006957 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6958 (ins _.RC:$src2, _.RC:$src3),
6959 OpcodeStr, "$src3, $src2", "$src2, $src3",
6960 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
6961 AVX512FMA3Base;
6962
Craig Toppere1cac152016-06-07 07:27:54 +00006963 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6964 (ins _.RC:$src2, _.MemOp:$src3),
6965 OpcodeStr, "$src3, $src2", "$src2, $src3",
6966 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
6967 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006968
Craig Toppere1cac152016-06-07 07:27:54 +00006969 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6970 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6971 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6972 !strconcat("$src2, ${src3}", _.BroadcastStr ),
6973 (OpNode _.RC:$src1,
6974 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
6975 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006976 }
Craig Topper32ddaff2017-09-01 07:58:13 +00006977
6978 // TODO: Should be able to match a memory op in operand 2.
6979 // TODO: These instructions should be marked Commutable on operand 2 and 3.
Asaf Badouh655822a2016-01-25 11:14:24 +00006980}
6981} // Constraints = "$src1 = $dst"
6982
6983multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6984 AVX512VLVectorVTInfo _> {
6985 let Predicates = [HasIFMA] in {
6986 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6987 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6988 }
6989 let Predicates = [HasVLX, HasIFMA] in {
6990 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6991 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6992 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6993 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6994 }
6995}
6996
6997defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6998 avx512vl_i64_info>, VEX_W;
6999defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
7000 avx512vl_i64_info>, VEX_W;
7001
7002//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007003// AVX-512 Scalar convert from sign integer to float/double
7004//===----------------------------------------------------------------------===//
7005
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007006multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
7007 X86VectorVTInfo DstVT, X86MemOperand x86memop,
7008 PatFrag ld_frag, string asm> {
7009 let hasSideEffects = 0 in {
7010 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7011 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007012 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007013 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007014 let mayLoad = 1 in
7015 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7016 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007017 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007018 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007019 } // hasSideEffects = 0
7020 let isCodeGenOnly = 1 in {
7021 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7022 (ins DstVT.RC:$src1, SrcRC:$src2),
7023 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7024 [(set DstVT.RC:$dst,
7025 (OpNode (DstVT.VT DstVT.RC:$src1),
7026 SrcRC:$src2,
7027 (i32 FROUND_CURRENT)))]>, EVEX_4V;
7028
7029 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7030 (ins DstVT.RC:$src1, x86memop:$src2),
7031 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7032 [(set DstVT.RC:$dst,
7033 (OpNode (DstVT.VT DstVT.RC:$src1),
7034 (ld_frag addr:$src2),
7035 (i32 FROUND_CURRENT)))]>, EVEX_4V;
7036 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007037}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007038
Igor Bregerabe4a792015-06-14 12:44:55 +00007039multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007040 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007041 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7042 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007043 !strconcat(asm,
7044 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007045 [(set DstVT.RC:$dst,
7046 (OpNode (DstVT.VT DstVT.RC:$src1),
7047 SrcRC:$src2,
7048 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
7049}
7050
7051multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007052 X86VectorVTInfo DstVT, X86MemOperand x86memop,
7053 PatFrag ld_frag, string asm> {
7054 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
7055 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
7056 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007057}
7058
Andrew Trick15a47742013-10-09 05:11:10 +00007059let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00007060defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007061 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7062 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007063defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007064 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7065 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007066defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007067 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7068 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007069defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007070 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7071 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007072
Craig Topper8f85ad12016-11-14 02:46:58 +00007073def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
7074 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7075def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
7076 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7077
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007078def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7079 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7080def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007081 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007082def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7083 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7084def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007085 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007086
7087def : Pat<(f32 (sint_to_fp GR32:$src)),
7088 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7089def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007090 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007091def : Pat<(f64 (sint_to_fp GR32:$src)),
7092 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7093def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007094 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7095
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007096defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007097 v4f32x_info, i32mem, loadi32,
7098 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007099defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007100 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7101 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007102defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007103 i32mem, loadi32, "cvtusi2sd{l}">,
7104 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007105defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007106 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7107 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007108
Craig Topper8f85ad12016-11-14 02:46:58 +00007109def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
7110 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7111def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
7112 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7113
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007114def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7115 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7116def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7117 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7118def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7119 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7120def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7121 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7122
7123def : Pat<(f32 (uint_to_fp GR32:$src)),
7124 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7125def : Pat<(f32 (uint_to_fp GR64:$src)),
7126 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7127def : Pat<(f64 (uint_to_fp GR32:$src)),
7128 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7129def : Pat<(f64 (uint_to_fp GR64:$src)),
7130 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007131}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007132
7133//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007134// AVX-512 Scalar convert from float/double to integer
7135//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007136multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
7137 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00007138 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007139 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007140 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007141 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
7142 EVEX, VEX_LIG;
7143 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
7144 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007145 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007146 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00007147 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007148 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007149 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007150 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007151 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007152 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007153 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007154}
Asaf Badouh2744d212015-09-20 14:31:19 +00007155
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007156// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007157defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007158 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007159 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007160defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007161 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007162 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007163defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007164 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007165 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007166defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007167 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007168 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007169defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007170 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007171 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007172defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007173 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007174 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007175defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007176 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007177 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007178defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007179 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007180 EVEX_CD8<64, CD8VT1>;
7181
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007182// The SSE version of these instructions are disabled for AVX512.
7183// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7184let Predicates = [HasAVX512] in {
7185 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007186 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007187 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
7188 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007189 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007190 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007191 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
7192 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007193 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007194 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007195 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
7196 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007197 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007198 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007199 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
7200 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007201} // HasAVX512
7202
Craig Topperac941b92016-09-25 16:33:53 +00007203let Predicates = [HasAVX512] in {
7204 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
7205 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
7206 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
7207 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
7208 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
7209 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
7210 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
7211 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
7212 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
7213 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
7214 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
7215 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
7216 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
7217 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
7218 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
7219 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
7220 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
7221 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
7222 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
7223 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
7224} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007225
Elad Cohen0c260102017-01-11 09:11:48 +00007226// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7227// which produce unnecessary vmovs{s,d} instructions
7228let Predicates = [HasAVX512] in {
7229def : Pat<(v4f32 (X86Movss
7230 (v4f32 VR128X:$dst),
7231 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7232 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7233
7234def : Pat<(v4f32 (X86Movss
7235 (v4f32 VR128X:$dst),
7236 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7237 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7238
7239def : Pat<(v2f64 (X86Movsd
7240 (v2f64 VR128X:$dst),
7241 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7242 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7243
7244def : Pat<(v2f64 (X86Movsd
7245 (v2f64 VR128X:$dst),
7246 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7247 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7248} // Predicates = [HasAVX512]
7249
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007250// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007251multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7252 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00007253 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007254let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007255 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007256 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7257 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00007258 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00007259 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007260 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7261 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007262 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007263 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007264 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007265 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007266
Igor Bregerc59b3a22016-08-03 10:58:05 +00007267 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7268 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7269 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
7270 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7271 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00007272 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
7273 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007274
Craig Toppere1cac152016-06-07 07:27:54 +00007275 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007276 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7277 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7278 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7279 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
7280 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7281 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7282 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7283 (i32 FROUND_NO_EXC)))]>,
7284 EVEX,VEX_LIG , EVEX_B;
7285 let mayLoad = 1, hasSideEffects = 0 in
7286 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00007287 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00007288 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7289 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00007290
Craig Toppere1cac152016-06-07 07:27:54 +00007291 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00007292} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007293}
7294
Asaf Badouh2744d212015-09-20 14:31:19 +00007295
Igor Bregerc59b3a22016-08-03 10:58:05 +00007296defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
7297 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007298 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007299defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
7300 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007301 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007302defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
7303 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007304 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007305defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
7306 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007307 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7308
Igor Bregerc59b3a22016-08-03 10:58:05 +00007309defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
7310 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007311 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007312defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
7313 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007314 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007315defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
7316 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007317 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007318defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
7319 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007320 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
7321let Predicates = [HasAVX512] in {
7322 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007323 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007324 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7325 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007326 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007327 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007328 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7329 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007330 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007331 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007332 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7333 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007334 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007335 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007336 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7337 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007338} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007339//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007340// AVX-512 Convert form float to double and back
7341//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00007342multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7343 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007344 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007345 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007346 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007347 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007348 (_Src.VT _Src.RC:$src2),
7349 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007350 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007351 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007352 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007353 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007354 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007355 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00007356 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007357 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007358
Craig Topperd2011e32017-02-25 18:43:42 +00007359 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7360 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7361 (ins _.FRC:$src1, _Src.FRC:$src2),
7362 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7363 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
7364 let mayLoad = 1 in
7365 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7366 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
7367 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7368 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
7369 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007370}
7371
Asaf Badouh2744d212015-09-20 14:31:19 +00007372// Scalar Coversion with SAE - suppress all exceptions
7373multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7374 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007375 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007376 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007377 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007378 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007379 (_Src.VT _Src.RC:$src2),
7380 (i32 FROUND_NO_EXC)))>,
7381 EVEX_4V, VEX_LIG, EVEX_B;
7382}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007383
Asaf Badouh2744d212015-09-20 14:31:19 +00007384// Scalar Conversion with rounding control (RC)
7385multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7386 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007387 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007388 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007389 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007390 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007391 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
7392 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
7393 EVEX_B, EVEX_RC;
7394}
Craig Toppera02e3942016-09-23 06:24:43 +00007395multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007396 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007397 X86VectorVTInfo _dst> {
7398 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007399 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007400 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007401 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007402 }
7403}
7404
Craig Toppera02e3942016-09-23 06:24:43 +00007405multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007406 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007407 X86VectorVTInfo _dst> {
7408 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007409 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007410 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007411 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007412 }
7413}
Craig Toppera02e3942016-09-23 06:24:43 +00007414defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00007415 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007416defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00007417 X86fpextRnd,f32x_info, f64x_info >;
7418
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007419def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007420 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007421 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007422def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007423 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007424 Requires<[HasAVX512]>;
7425
7426def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007427 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007428 Requires<[HasAVX512, OptForSize]>;
7429
Asaf Badouh2744d212015-09-20 14:31:19 +00007430def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007431 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007432 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007433
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007434def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007435 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007436 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007437
7438def : Pat<(v4f32 (X86Movss
7439 (v4f32 VR128X:$dst),
7440 (v4f32 (scalar_to_vector
7441 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007442 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007443 Requires<[HasAVX512]>;
7444
7445def : Pat<(v2f64 (X86Movsd
7446 (v2f64 VR128X:$dst),
7447 (v2f64 (scalar_to_vector
7448 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007449 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007450 Requires<[HasAVX512]>;
7451
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007452//===----------------------------------------------------------------------===//
7453// AVX-512 Vector convert from signed/unsigned integer to float/double
7454// and from float/double to signed/unsigned integer
7455//===----------------------------------------------------------------------===//
7456
7457multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7458 X86VectorVTInfo _Src, SDNode OpNode,
7459 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007460 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007461
7462 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7463 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
7464 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
7465
7466 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007467 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007468 (_.VT (OpNode (_Src.VT
7469 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
7470
7471 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007472 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007473 "${src}"##Broadcast, "${src}"##Broadcast,
7474 (_.VT (OpNode (_Src.VT
7475 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
7476 ))>, EVEX, EVEX_B;
7477}
7478// Coversion with SAE - suppress all exceptions
7479multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7480 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7481 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7482 (ins _Src.RC:$src), OpcodeStr,
7483 "{sae}, $src", "$src, {sae}",
7484 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
7485 (i32 FROUND_NO_EXC)))>,
7486 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007487}
7488
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007489// Conversion with rounding control (RC)
7490multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7491 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7492 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7493 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7494 "$rc, $src", "$src, $rc",
7495 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
7496 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007497}
7498
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007499// Extend Float to Double
7500multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
7501 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007502 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007503 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
7504 X86vfpextRnd>, EVEX_V512;
7505 }
7506 let Predicates = [HasVLX] in {
7507 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007508 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007509 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007510 EVEX_V256;
7511 }
7512}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007513
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007514// Truncate Double to Float
7515multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7516 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007517 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007518 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7519 X86vfproundRnd>, EVEX_V512;
7520 }
7521 let Predicates = [HasVLX] in {
7522 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7523 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007524 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007525 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007526
7527 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7528 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7529 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7530 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7531 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7532 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7533 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7534 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007535 }
7536}
7537
7538defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7539 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7540defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7541 PS, EVEX_CD8<32, CD8VH>;
7542
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007543def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7544 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007545
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007546let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007547 let AddedComplexity = 15 in
7548 def : Pat<(X86vzmovl (v2f64 (bitconvert
7549 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7550 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007551 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7552 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007553 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7554 (VCVTPS2PDZ256rm addr:$src)>;
7555}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007556
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007557// Convert Signed/Unsigned Doubleword to Double
7558multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7559 SDNode OpNode128> {
7560 // No rounding in this op
7561 let Predicates = [HasAVX512] in
7562 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7563 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007564
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007565 let Predicates = [HasVLX] in {
7566 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007567 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007568 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7569 EVEX_V256;
7570 }
7571}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007572
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007573// Convert Signed/Unsigned Doubleword to Float
7574multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7575 SDNode OpNodeRnd> {
7576 let Predicates = [HasAVX512] in
7577 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7578 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7579 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007580
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007581 let Predicates = [HasVLX] in {
7582 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7583 EVEX_V128;
7584 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7585 EVEX_V256;
7586 }
7587}
7588
7589// Convert Float to Signed/Unsigned Doubleword with truncation
7590multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7591 SDNode OpNode, SDNode OpNodeRnd> {
7592 let Predicates = [HasAVX512] in {
7593 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7594 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7595 OpNodeRnd>, EVEX_V512;
7596 }
7597 let Predicates = [HasVLX] in {
7598 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7599 EVEX_V128;
7600 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7601 EVEX_V256;
7602 }
7603}
7604
7605// Convert Float to Signed/Unsigned Doubleword
7606multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7607 SDNode OpNode, SDNode OpNodeRnd> {
7608 let Predicates = [HasAVX512] in {
7609 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7610 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7611 OpNodeRnd>, EVEX_V512;
7612 }
7613 let Predicates = [HasVLX] in {
7614 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7615 EVEX_V128;
7616 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7617 EVEX_V256;
7618 }
7619}
7620
7621// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007622multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7623 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007624 let Predicates = [HasAVX512] in {
7625 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7626 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7627 OpNodeRnd>, EVEX_V512;
7628 }
7629 let Predicates = [HasVLX] in {
7630 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007631 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007632 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7633 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007634 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7635 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007636 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7637 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007638
7639 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7640 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7641 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7642 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7643 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7644 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7645 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7646 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007647 }
7648}
7649
7650// Convert Double to Signed/Unsigned Doubleword
7651multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7652 SDNode OpNode, SDNode OpNodeRnd> {
7653 let Predicates = [HasAVX512] in {
7654 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7655 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7656 OpNodeRnd>, EVEX_V512;
7657 }
7658 let Predicates = [HasVLX] in {
7659 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7660 // memory forms of these instructions in Asm Parcer. They have the same
7661 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7662 // due to the same reason.
7663 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7664 "{1to2}", "{x}">, EVEX_V128;
7665 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7666 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007667
7668 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7669 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7670 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7671 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7672 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7673 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7674 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7675 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007676 }
7677}
7678
7679// Convert Double to Signed/Unsigned Quardword
7680multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7681 SDNode OpNode, SDNode OpNodeRnd> {
7682 let Predicates = [HasDQI] in {
7683 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7684 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7685 OpNodeRnd>, EVEX_V512;
7686 }
7687 let Predicates = [HasDQI, HasVLX] in {
7688 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7689 EVEX_V128;
7690 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7691 EVEX_V256;
7692 }
7693}
7694
7695// Convert Double to Signed/Unsigned Quardword with truncation
7696multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7697 SDNode OpNode, SDNode OpNodeRnd> {
7698 let Predicates = [HasDQI] in {
7699 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7700 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7701 OpNodeRnd>, EVEX_V512;
7702 }
7703 let Predicates = [HasDQI, HasVLX] in {
7704 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7705 EVEX_V128;
7706 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7707 EVEX_V256;
7708 }
7709}
7710
7711// Convert Signed/Unsigned Quardword to Double
7712multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7713 SDNode OpNode, SDNode OpNodeRnd> {
7714 let Predicates = [HasDQI] in {
7715 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7716 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7717 OpNodeRnd>, EVEX_V512;
7718 }
7719 let Predicates = [HasDQI, HasVLX] in {
7720 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7721 EVEX_V128;
7722 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7723 EVEX_V256;
7724 }
7725}
7726
7727// Convert Float to Signed/Unsigned Quardword
7728multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7729 SDNode OpNode, SDNode OpNodeRnd> {
7730 let Predicates = [HasDQI] in {
7731 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7732 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7733 OpNodeRnd>, EVEX_V512;
7734 }
7735 let Predicates = [HasDQI, HasVLX] in {
7736 // Explicitly specified broadcast string, since we take only 2 elements
7737 // from v4f32x_info source
7738 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007739 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007740 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7741 EVEX_V256;
7742 }
7743}
7744
7745// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007746multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7747 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007748 let Predicates = [HasDQI] in {
7749 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7750 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7751 OpNodeRnd>, EVEX_V512;
7752 }
7753 let Predicates = [HasDQI, HasVLX] in {
7754 // Explicitly specified broadcast string, since we take only 2 elements
7755 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007756 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007757 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007758 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7759 EVEX_V256;
7760 }
7761}
7762
7763// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007764multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7765 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007766 let Predicates = [HasDQI] in {
7767 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7768 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7769 OpNodeRnd>, EVEX_V512;
7770 }
7771 let Predicates = [HasDQI, HasVLX] in {
7772 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7773 // memory forms of these instructions in Asm Parcer. They have the same
7774 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7775 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007776 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007777 "{1to2}", "{x}">, EVEX_V128;
7778 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7779 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007780
7781 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7782 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7783 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7784 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7785 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7786 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7787 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7788 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007789 }
7790}
7791
Simon Pilgrima3af7962016-11-24 12:13:46 +00007792defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007793 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007794
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007795defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7796 X86VSintToFpRnd>,
7797 PS, EVEX_CD8<32, CD8VF>;
7798
7799defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007800 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007801 XS, EVEX_CD8<32, CD8VF>;
7802
Simon Pilgrima3af7962016-11-24 12:13:46 +00007803defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007804 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007805 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7806
7807defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007808 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007809 EVEX_CD8<32, CD8VF>;
7810
Craig Topperf334ac192016-11-09 07:48:51 +00007811defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007812 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007813 EVEX_CD8<64, CD8VF>;
7814
Simon Pilgrima3af7962016-11-24 12:13:46 +00007815defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007816 XS, EVEX_CD8<32, CD8VH>;
7817
7818defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7819 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007820 EVEX_CD8<32, CD8VF>;
7821
Craig Topper19e04b62016-05-19 06:13:58 +00007822defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7823 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007824
Craig Topper19e04b62016-05-19 06:13:58 +00007825defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7826 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007827 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007828
Craig Topper19e04b62016-05-19 06:13:58 +00007829defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7830 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007831 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007832defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7833 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007834 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007835
Craig Topper19e04b62016-05-19 06:13:58 +00007836defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7837 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007838 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007839
Craig Topper19e04b62016-05-19 06:13:58 +00007840defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7841 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007842
Craig Topper19e04b62016-05-19 06:13:58 +00007843defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7844 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007845 PD, EVEX_CD8<64, CD8VF>;
7846
Craig Topper19e04b62016-05-19 06:13:58 +00007847defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7848 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007849
7850defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007851 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007852 PD, EVEX_CD8<64, CD8VF>;
7853
Craig Toppera39b6502016-12-10 06:02:48 +00007854defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007855 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007856
7857defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007858 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007859 PD, EVEX_CD8<64, CD8VF>;
7860
Craig Toppera39b6502016-12-10 06:02:48 +00007861defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007862 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007863
7864defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007865 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007866
7867defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007868 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007869
Simon Pilgrima3af7962016-11-24 12:13:46 +00007870defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007871 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007872
Simon Pilgrima3af7962016-11-24 12:13:46 +00007873defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007874 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007875
Craig Toppere38c57a2015-11-27 05:44:02 +00007876let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007877def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007878 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007879 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7880 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007881
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007882def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7883 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007884 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7885 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007886
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007887def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7888 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007889 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7890 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007891
Simon Pilgrima3af7962016-11-24 12:13:46 +00007892def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007893 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7894 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7895 VR128X:$src, sub_xmm)))), sub_xmm)>;
7896
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007897def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7898 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007899 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7900 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007901
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007902def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7903 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007904 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7905 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007906
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007907def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7908 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007909 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7910 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007911
Simon Pilgrima3af7962016-11-24 12:13:46 +00007912def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007913 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7914 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7915 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007916}
7917
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007918let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007919 let AddedComplexity = 15 in {
7920 def : Pat<(X86vzmovl (v2i64 (bitconvert
7921 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007922 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007923 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7924 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007925 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007926 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007927 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007928 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007929 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007930 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007931 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007932 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007933}
7934
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007935let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007936 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007937 (VCVTPD2PSZrm addr:$src)>;
7938 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7939 (VCVTPS2PDZrm addr:$src)>;
7940}
7941
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007942let Predicates = [HasDQI, HasVLX] in {
7943 let AddedComplexity = 15 in {
7944 def : Pat<(X86vzmovl (v2f64 (bitconvert
7945 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007946 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007947 def : Pat<(X86vzmovl (v2f64 (bitconvert
7948 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007949 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007950 }
7951}
7952
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007953let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007954def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7955 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7956 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7957 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7958
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007959def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7960 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7961 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7962 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7963
7964def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7965 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7966 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7967 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7968
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007969def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7970 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7971 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7972 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7973
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007974def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7975 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7976 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7977 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7978
7979def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7980 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7981 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7982 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7983
7984def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7985 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7986 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7987 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7988
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007989def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7990 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7991 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7992 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7993
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007994def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7995 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7996 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7997 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7998
7999def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8000 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8001 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8002 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8003
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008004def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8005 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8006 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8007 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8008
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008009def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8010 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8011 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8012 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8013}
8014
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008015//===----------------------------------------------------------------------===//
8016// Half precision conversion instructions
8017//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008018multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00008019 X86MemOperand x86memop, PatFrag ld_frag> {
8020 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
8021 "vcvtph2ps", "$src", "$src",
8022 (X86cvtph2ps (_src.VT _src.RC:$src),
8023 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00008024 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
8025 "vcvtph2ps", "$src", "$src",
8026 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
8027 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00008028}
8029
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008030multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00008031 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
8032 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
8033 (X86cvtph2ps (_src.VT _src.RC:$src),
8034 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
8035
8036}
8037
8038let Predicates = [HasAVX512] in {
8039 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008040 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008041 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
8042 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008043 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00008044 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
8045 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
8046 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
8047 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008048}
8049
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008050multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008051 X86MemOperand x86memop> {
8052 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008053 (ins _src.RC:$src1, i32u8imm:$src2),
8054 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008055 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00008056 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00008057 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00008058 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8059 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
8060 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8061 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00008062 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00008063 addr:$dst)]>;
8064 let hasSideEffects = 0, mayStore = 1 in
8065 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8066 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
8067 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
8068 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008069}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008070multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00008071 let hasSideEffects = 0 in
8072 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
8073 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008074 (ins _src.RC:$src1, i32u8imm:$src2),
8075 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00008076 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008077}
8078let Predicates = [HasAVX512] in {
8079 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
8080 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
8081 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
8082 let Predicates = [HasVLX] in {
8083 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
8084 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00008085 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008086 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
8087 }
8088}
Asaf Badouh2489f352015-12-02 08:17:51 +00008089
Craig Topper9820e342016-09-20 05:44:47 +00008090// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008091let Predicates = [HasVLX] in {
8092 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8093 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8094 // configurations we support (the default). However, falling back to MXCSR is
8095 // more consistent with other instructions, which are always controlled by it.
8096 // It's encoded as 0b100.
8097 def : Pat<(fp_to_f16 FR32X:$src),
8098 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8099 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8100
8101 def : Pat<(f16_to_fp GR16:$src),
8102 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8103 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8104
8105 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8106 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8107 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8108}
8109
Craig Topper9820e342016-09-20 05:44:47 +00008110// Patterns for matching float to half-float conversion when AVX512 is supported
8111// but F16C isn't. In that case we have to use 512-bit vectors.
8112let Predicates = [HasAVX512, NoVLX, NoF16C] in {
8113 def : Pat<(fp_to_f16 FR32X:$src),
8114 (i16 (EXTRACT_SUBREG
8115 (VMOVPDI2DIZrr
8116 (v8i16 (EXTRACT_SUBREG
8117 (VCVTPS2PHZrr
8118 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
8119 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
8120 sub_xmm), 4), sub_xmm))), sub_16bit))>;
8121
8122 def : Pat<(f16_to_fp GR16:$src),
8123 (f32 (COPY_TO_REGCLASS
8124 (v4f32 (EXTRACT_SUBREG
8125 (VCVTPH2PSZrr
8126 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
8127 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
8128 sub_xmm)), sub_xmm)), FR32X))>;
8129
8130 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8131 (f32 (COPY_TO_REGCLASS
8132 (v4f32 (EXTRACT_SUBREG
8133 (VCVTPH2PSZrr
8134 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
8135 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
8136 sub_xmm), 4)), sub_xmm)), FR32X))>;
8137}
8138
Asaf Badouh2489f352015-12-02 08:17:51 +00008139// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008140multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00008141 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00008142 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00008143 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
8144 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00008145 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00008146 Sched<[WriteFAdd]>;
8147}
8148
8149let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00008150 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008151 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008152 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008153 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008154 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008155 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008156 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008157 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8158}
8159
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008160let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8161 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00008162 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008163 EVEX_CD8<32, CD8VT1>;
8164 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00008165 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008166 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8167 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008168 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00008169 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008170 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008171 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00008172 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008173 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8174 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008175 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00008176 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
8177 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00008178 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00008179 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
8180 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00008181 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008182
Ayman Musa02f95332017-01-04 08:21:54 +00008183 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
8184 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00008185 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00008186 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
8187 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00008188 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8189 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008190}
Michael Liao5bf95782014-12-04 05:20:33 +00008191
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008192/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008193multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
8194 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008195 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008196 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8197 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8198 "$src2, $src1", "$src1, $src2",
8199 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008200 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008201 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008202 "$src2, $src1", "$src1, $src2",
8203 (OpNode (_.VT _.RC:$src1),
8204 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008205}
8206}
8207
Asaf Badouheaf2da12015-09-21 10:23:53 +00008208defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
8209 EVEX_CD8<32, CD8VT1>, T8PD;
8210defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
8211 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
8212defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
8213 EVEX_CD8<32, CD8VT1>, T8PD;
8214defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
8215 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008216
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008217/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8218multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008219 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008220 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008221 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8222 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8223 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00008224 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8225 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8226 (OpNode (_.FloatVT
8227 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
8228 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8229 (ins _.ScalarMemOp:$src), OpcodeStr,
8230 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8231 (OpNode (_.FloatVT
8232 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
8233 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008234 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008235}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008236
8237multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8238 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
8239 EVEX_V512, EVEX_CD8<32, CD8VF>;
8240 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
8241 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
8242
8243 // Define only if AVX512VL feature is present.
8244 let Predicates = [HasVLX] in {
8245 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
8246 OpNode, v4f32x_info>,
8247 EVEX_V128, EVEX_CD8<32, CD8VF>;
8248 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
8249 OpNode, v8f32x_info>,
8250 EVEX_V256, EVEX_CD8<32, CD8VF>;
8251 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
8252 OpNode, v2f64x_info>,
8253 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8254 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
8255 OpNode, v4f64x_info>,
8256 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8257 }
8258}
8259
8260defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
8261defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008262
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008263/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008264multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8265 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008266 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008267 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8268 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8269 "$src2, $src1", "$src1, $src2",
8270 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
8271 (i32 FROUND_CURRENT))>;
8272
8273 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8274 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008275 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008276 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008277 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008278
8279 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008280 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008281 "$src2, $src1", "$src1, $src2",
8282 (OpNode (_.VT _.RC:$src1),
8283 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8284 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00008285 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008286}
8287
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008288multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8289 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
8290 EVEX_CD8<32, CD8VT1>;
8291 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
8292 EVEX_CD8<64, CD8VT1>, VEX_W;
8293}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008294
Craig Toppere1cac152016-06-07 07:27:54 +00008295let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008296 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
8297 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
8298}
Igor Breger8352a0d2015-07-28 06:53:28 +00008299
8300defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008301/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008302
8303multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8304 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008305 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008306 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8307 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8308 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
8309
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008310 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8311 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8312 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008313 (bitconvert (_.LdFrag addr:$src))),
8314 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008315
8316 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008317 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008318 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008319 (OpNode (_.FloatVT
8320 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
8321 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008322 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008323}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008324multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8325 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008326 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008327 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8328 (ins _.RC:$src), OpcodeStr,
8329 "{sae}, $src", "$src, {sae}",
8330 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
8331}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008332
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008333multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8334 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008335 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
8336 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008337 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008338 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
8339 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008340}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008341
Asaf Badouh402ebb32015-06-03 13:41:48 +00008342multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
8343 SDNode OpNode> {
8344 // Define only if AVX512VL feature is present.
8345 let Predicates = [HasVLX] in {
8346 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
8347 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
8348 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
8349 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
8350 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
8351 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8352 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
8353 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8354 }
8355}
Craig Toppere1cac152016-06-07 07:27:54 +00008356let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00008357
Asaf Badouh402ebb32015-06-03 13:41:48 +00008358 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
8359 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
8360 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
8361}
8362defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
8363 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
8364
8365multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8366 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008367 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008368 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8369 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
8370 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
8371 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008372}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008373
Robert Khasanoveb126392014-10-28 18:15:20 +00008374multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8375 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008376 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008377 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008378 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8379 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008380 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8381 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8382 (OpNode (_.FloatVT
8383 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008384
Craig Toppere1cac152016-06-07 07:27:54 +00008385 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8386 (ins _.ScalarMemOp:$src), OpcodeStr,
8387 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8388 (OpNode (_.FloatVT
8389 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
8390 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008391 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008392}
8393
Robert Khasanoveb126392014-10-28 18:15:20 +00008394multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
8395 SDNode OpNode> {
8396 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
8397 v16f32_info>,
8398 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8399 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
8400 v8f64_info>,
8401 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8402 // Define only if AVX512VL feature is present.
8403 let Predicates = [HasVLX] in {
8404 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8405 OpNode, v4f32x_info>,
8406 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8407 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8408 OpNode, v8f32x_info>,
8409 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8410 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8411 OpNode, v2f64x_info>,
8412 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8413 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8414 OpNode, v4f64x_info>,
8415 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8416 }
8417}
8418
Asaf Badouh402ebb32015-06-03 13:41:48 +00008419multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
8420 SDNode OpNodeRnd> {
8421 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
8422 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8423 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
8424 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8425}
8426
Igor Breger4c4cd782015-09-20 09:13:41 +00008427multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8428 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00008429 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00008430 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8431 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8432 "$src2, $src1", "$src1, $src2",
8433 (OpNodeRnd (_.VT _.RC:$src1),
8434 (_.VT _.RC:$src2),
8435 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008436 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8437 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
8438 "$src2, $src1", "$src1, $src2",
8439 (OpNodeRnd (_.VT _.RC:$src1),
8440 (_.VT (scalar_to_vector
8441 (_.ScalarLdFrag addr:$src2))),
8442 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008443
8444 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8445 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8446 "$rc, $src2, $src1", "$src1, $src2, $rc",
8447 (OpNodeRnd (_.VT _.RC:$src1),
8448 (_.VT _.RC:$src2),
8449 (i32 imm:$rc))>,
8450 EVEX_B, EVEX_RC;
8451
Craig Toppere1cac152016-06-07 07:27:54 +00008452 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008453 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008454 (ins _.FRC:$src1, _.FRC:$src2),
8455 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8456
8457 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008458 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008459 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8460 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8461 }
Craig Topper176f3312017-02-25 19:18:11 +00008462 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008463
8464 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
8465 (!cast<Instruction>(NAME#SUFF#Zr)
8466 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
8467
8468 def : Pat<(_.EltVT (OpNode (load addr:$src))),
8469 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00008470 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008471}
8472
8473multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
8474 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
8475 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
8476 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
8477 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
8478}
8479
Asaf Badouh402ebb32015-06-03 13:41:48 +00008480defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
8481 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008482
Igor Breger4c4cd782015-09-20 09:13:41 +00008483defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008484
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008485let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008486 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008487 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008488 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008489 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008490 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008491 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008492 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008493 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008494 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008495 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008496}
8497
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008498multiclass
8499avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008500
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008501 let ExeDomain = _.ExeDomain in {
8502 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8503 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8504 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008505 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008506 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8507
8508 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8509 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008510 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8511 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008512 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008513
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008514 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008515 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8516 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008517 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008518 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008519 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8520 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8521 }
8522 let Predicates = [HasAVX512] in {
8523 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8524 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008525 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008526 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8527 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008528 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008529 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8530 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008531 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008532 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8533 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8534 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8535 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8536 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8537 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8538
8539 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8540 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008541 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008542 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8543 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008544 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008545 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8546 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008547 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008548 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8549 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8550 addr:$src, (i32 0x4))), _.FRC)>;
8551 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8552 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8553 addr:$src, (i32 0xc))), _.FRC)>;
8554 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008555}
8556
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008557defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8558 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008559
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008560defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8561 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008562
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008563//-------------------------------------------------
8564// Integer truncate and extend operations
8565//-------------------------------------------------
8566
Igor Breger074a64e2015-07-24 17:24:15 +00008567multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8568 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8569 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008570 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008571 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8572 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8573 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8574 EVEX, T8XS;
8575
8576 // for intrinsic patter match
8577 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8578 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8579 undef)),
8580 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8581 SrcInfo.RC:$src1)>;
8582
8583 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8584 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8585 DestInfo.ImmAllZerosV)),
8586 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8587 SrcInfo.RC:$src1)>;
8588
8589 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8590 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8591 DestInfo.RC:$src0)),
8592 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
8593 DestInfo.KRCWM:$mask ,
8594 SrcInfo.RC:$src1)>;
8595
Craig Topper52e2e832016-07-22 05:46:44 +00008596 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8597 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008598 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8599 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008600 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008601 []>, EVEX;
8602
Igor Breger074a64e2015-07-24 17:24:15 +00008603 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8604 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008605 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008606 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008607 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008608}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008609
Igor Breger074a64e2015-07-24 17:24:15 +00008610multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8611 X86VectorVTInfo DestInfo,
8612 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008613
Igor Breger074a64e2015-07-24 17:24:15 +00008614 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8615 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8616 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008617
Igor Breger074a64e2015-07-24 17:24:15 +00008618 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8619 (SrcInfo.VT SrcInfo.RC:$src)),
8620 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8621 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8622}
8623
Igor Breger074a64e2015-07-24 17:24:15 +00008624multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8625 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8626 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8627 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8628 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8629 Predicate prd = HasAVX512>{
8630
8631 let Predicates = [HasVLX, prd] in {
8632 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8633 DestInfoZ128, x86memopZ128>,
8634 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8635 truncFrag, mtruncFrag>, EVEX_V128;
8636
8637 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8638 DestInfoZ256, x86memopZ256>,
8639 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8640 truncFrag, mtruncFrag>, EVEX_V256;
8641 }
8642 let Predicates = [prd] in
8643 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8644 DestInfoZ, x86memopZ>,
8645 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8646 truncFrag, mtruncFrag>, EVEX_V512;
8647}
8648
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008649multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8650 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008651 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8652 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008653 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008654}
8655
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008656multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8657 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008658 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8659 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008660 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008661}
8662
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008663multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8664 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008665 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8666 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008667 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008668}
8669
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008670multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8671 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008672 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8673 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008674 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008675}
8676
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008677multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8678 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008679 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8680 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008681 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008682}
8683
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008684multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8685 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008686 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8687 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008688 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008689}
8690
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008691defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8692 truncstorevi8, masked_truncstorevi8>;
8693defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8694 truncstore_s_vi8, masked_truncstore_s_vi8>;
8695defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8696 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008697
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008698defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8699 truncstorevi16, masked_truncstorevi16>;
8700defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8701 truncstore_s_vi16, masked_truncstore_s_vi16>;
8702defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8703 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008704
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008705defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8706 truncstorevi32, masked_truncstorevi32>;
8707defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8708 truncstore_s_vi32, masked_truncstore_s_vi32>;
8709defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8710 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008711
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008712defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8713 truncstorevi8, masked_truncstorevi8>;
8714defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8715 truncstore_s_vi8, masked_truncstore_s_vi8>;
8716defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8717 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008718
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008719defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8720 truncstorevi16, masked_truncstorevi16>;
8721defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8722 truncstore_s_vi16, masked_truncstore_s_vi16>;
8723defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8724 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008725
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008726defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8727 truncstorevi8, masked_truncstorevi8>;
8728defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8729 truncstore_s_vi8, masked_truncstore_s_vi8>;
8730defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8731 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008732
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008733let Predicates = [HasAVX512, NoVLX] in {
8734def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8735 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008736 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008737 VR256X:$src, sub_ymm)))), sub_xmm))>;
8738def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8739 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008740 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008741 VR256X:$src, sub_ymm)))), sub_xmm))>;
8742}
8743
8744let Predicates = [HasBWI, NoVLX] in {
8745def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008746 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008747 VR256X:$src, sub_ymm))), sub_xmm))>;
8748}
8749
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008750multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008751 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008752 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008753 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008754 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8755 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8756 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8757 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008758
Craig Toppere1cac152016-06-07 07:27:54 +00008759 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8760 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8761 (DestInfo.VT (LdFrag addr:$src))>,
8762 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008763 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008764}
8765
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008766multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008767 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008768 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8769 let Predicates = [HasVLX, HasBWI] in {
8770 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008771 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008772 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008773
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008774 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008775 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008776 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8777 }
8778 let Predicates = [HasBWI] in {
8779 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008780 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008781 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8782 }
8783}
8784
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008785multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008786 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008787 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8788 let Predicates = [HasVLX, HasAVX512] in {
8789 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008790 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008791 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8792
8793 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008794 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008795 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8796 }
8797 let Predicates = [HasAVX512] in {
8798 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008799 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008800 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8801 }
8802}
8803
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008804multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008805 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008806 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8807 let Predicates = [HasVLX, HasAVX512] in {
8808 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008809 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008810 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8811
8812 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008813 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008814 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8815 }
8816 let Predicates = [HasAVX512] in {
8817 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008818 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008819 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8820 }
8821}
8822
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008823multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008824 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008825 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8826 let Predicates = [HasVLX, HasAVX512] in {
8827 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008828 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008829 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8830
8831 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008832 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008833 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8834 }
8835 let Predicates = [HasAVX512] in {
8836 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008837 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008838 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8839 }
8840}
8841
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008842multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008843 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008844 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8845 let Predicates = [HasVLX, HasAVX512] in {
8846 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008847 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008848 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8849
8850 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008851 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008852 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8853 }
8854 let Predicates = [HasAVX512] in {
8855 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008856 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008857 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8858 }
8859}
8860
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008861multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008862 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008863 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8864
8865 let Predicates = [HasVLX, HasAVX512] in {
8866 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008867 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008868 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8869
8870 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008871 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008872 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8873 }
8874 let Predicates = [HasAVX512] in {
8875 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008876 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008877 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8878 }
8879}
8880
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008881defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8882defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8883defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8884defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8885defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8886defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008887
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008888defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8889defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8890defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8891defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8892defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8893defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008894
Igor Breger2ba64ab2016-05-22 10:21:04 +00008895// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008896multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8897 X86VectorVTInfo From, PatFrag LdFrag> {
8898 def : Pat<(To.VT (LdFrag addr:$src)),
8899 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8900 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8901 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8902 To.KRC:$mask, addr:$src)>;
8903 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8904 To.ImmAllZerosV)),
8905 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8906 addr:$src)>;
8907}
8908
8909let Predicates = [HasVLX, HasBWI] in {
8910 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8911 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8912}
8913let Predicates = [HasBWI] in {
8914 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8915}
8916let Predicates = [HasVLX, HasAVX512] in {
8917 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8918 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8919 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8920 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8921 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8922 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8923 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8924 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8925 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8926 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8927}
8928let Predicates = [HasAVX512] in {
8929 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8930 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8931 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8932 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8933 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8934}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008935
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008936multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8937 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008938 // 128-bit patterns
8939 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008940 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008941 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008942 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008943 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008944 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008945 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008946 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008947 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008948 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008949 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8950 }
8951 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008952 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008953 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008954 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008955 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008956 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008957 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008958 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008959 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8960
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008961 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008962 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008963 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008964 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008965 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008966 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008967 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008968 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8969
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008970 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008971 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008972 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008973 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008974 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008975 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008976 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008977 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008978 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008979 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8980
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008981 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008982 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008983 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008984 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008985 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008986 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008987 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008988 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8989
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008990 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008991 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008992 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008993 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008994 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008995 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008996 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008997 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008998 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008999 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9000 }
9001 // 256-bit patterns
9002 let Predicates = [HasVLX, HasBWI] in {
9003 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9004 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9005 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9006 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9007 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9008 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9009 }
9010 let Predicates = [HasVLX] in {
9011 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9012 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9013 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9014 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9015 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9016 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9017 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9018 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9019
9020 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9021 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9022 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9023 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9024 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9025 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9026 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9027 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9028
9029 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9030 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9031 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9032 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9033 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9034 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9035
9036 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9037 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9038 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9039 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9040 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9041 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9042 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9043 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9044
9045 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9046 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9047 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9048 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9049 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9050 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9051 }
9052 // 512-bit patterns
9053 let Predicates = [HasBWI] in {
9054 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9055 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9056 }
9057 let Predicates = [HasAVX512] in {
9058 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9059 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9060
9061 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9062 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009063 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9064 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009065
9066 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9067 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9068
9069 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9070 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9071
9072 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9073 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9074 }
9075}
9076
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009077defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
9078defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00009079
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009080//===----------------------------------------------------------------------===//
9081// GATHER - SCATTER Operations
9082
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009083multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
9084 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009085 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9086 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009087 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
9088 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009089 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009090 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009091 [(set _.RC:$dst, _.KRCWM:$mask_wb,
9092 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
9093 vectoraddr:$src2))]>, EVEX, EVEX_K,
9094 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009095}
Cameron McInally45325962014-03-26 13:50:50 +00009096
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009097multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9098 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9099 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009100 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009101 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009102 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009103let Predicates = [HasVLX] in {
9104 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009105 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009106 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009107 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009108 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009109 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009110 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009111 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009112}
Cameron McInally45325962014-03-26 13:50:50 +00009113}
9114
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009115multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9116 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009117 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009118 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009119 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009120 mgatherv8i64>, EVEX_V512;
9121let Predicates = [HasVLX] in {
9122 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009123 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009124 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009125 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009126 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009127 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009128 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00009129 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009130}
Cameron McInally45325962014-03-26 13:50:50 +00009131}
Michael Liao5bf95782014-12-04 05:20:33 +00009132
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009133
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009134defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9135 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9136
9137defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9138 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009139
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009140multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
9141 X86MemOperand memop, PatFrag ScatterNode> {
9142
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009143let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009144
9145 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
9146 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009147 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009148 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
9149 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9150 _.KRCWM:$mask, vectoraddr:$dst))]>,
9151 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009152}
9153
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009154multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9155 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9156 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009157 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009158 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009159 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009160let Predicates = [HasVLX] in {
9161 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009162 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009163 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009164 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009165 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009166 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009167 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009168 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009169}
Cameron McInally45325962014-03-26 13:50:50 +00009170}
9171
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009172multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9173 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009174 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009175 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009176 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009177 mscatterv8i64>, EVEX_V512;
9178let Predicates = [HasVLX] in {
9179 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009180 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009181 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009182 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009183 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009184 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009185 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
9186 vx64xmem, mscatterv2i64>, EVEX_V128;
9187}
Cameron McInally45325962014-03-26 13:50:50 +00009188}
9189
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009190defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9191 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009192
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009193defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9194 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009195
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009196// prefetch
9197multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9198 RegisterClass KRC, X86MemOperand memop> {
9199 let Predicates = [HasPFI], hasSideEffects = 1 in
9200 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009201 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009202 []>, EVEX, EVEX_K;
9203}
9204
9205defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009206 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009207
9208defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009209 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009210
9211defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009212 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009213
9214defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009215 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009216
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009217defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009218 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009219
9220defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009221 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009222
9223defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009224 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009225
9226defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009227 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009228
9229defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009230 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009231
9232defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009233 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009234
9235defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009236 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009237
9238defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009239 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009240
9241defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009242 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009243
9244defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009245 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009246
9247defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009248 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009249
9250defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009251 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009252
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009253// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00009254def v64i1sextv64i8 : PatLeaf<(v64i8
9255 (X86vsext
9256 (v64i1 (X86pcmpgtm
9257 (bc_v64i8 (v16i32 immAllZerosV)),
9258 VR512:$src))))>;
9259def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
9260def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
9261def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009262
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009263multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009264def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009265 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009266 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
9267}
Michael Liao5bf95782014-12-04 05:20:33 +00009268
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009269// Use 512bit version to implement 128/256 bit in case NoVLX.
9270multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
9271 X86VectorVTInfo _> {
9272
9273 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
9274 (X86Info.VT (EXTRACT_SUBREG
9275 (_.VT (!cast<Instruction>(NAME#"Zrr")
9276 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
9277 X86Info.SubRegIdx))>;
9278}
9279
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009280multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9281 string OpcodeStr, Predicate prd> {
9282let Predicates = [prd] in
9283 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9284
9285 let Predicates = [prd, HasVLX] in {
9286 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9287 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9288 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009289let Predicates = [prd, NoVLX] in {
9290 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
9291 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
9292 }
9293
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009294}
9295
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009296defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9297defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9298defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9299defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009300
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009301multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009302 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9303 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
9304 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
9305}
9306
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009307// Use 512bit version to implement 128/256 bit in case NoVLX.
9308multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00009309 X86VectorVTInfo _> {
9310
9311 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
9312 (_.KVT (COPY_TO_REGCLASS
9313 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009314 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009315 _.RC:$src, _.SubRegIdx)),
9316 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009317}
9318
9319multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009320 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9321 let Predicates = [prd] in
9322 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9323 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009324
9325 let Predicates = [prd, HasVLX] in {
9326 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009327 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009328 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009329 EVEX_V128;
9330 }
9331 let Predicates = [prd, NoVLX] in {
9332 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
9333 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009334 }
9335}
9336
9337defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9338 avx512vl_i8_info, HasBWI>;
9339defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9340 avx512vl_i16_info, HasBWI>, VEX_W;
9341defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9342 avx512vl_i32_info, HasDQI>;
9343defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9344 avx512vl_i64_info, HasDQI>, VEX_W;
9345
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009346//===----------------------------------------------------------------------===//
9347// AVX-512 - COMPRESS and EXPAND
9348//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009349
Ayman Musad7a5ed42016-09-26 06:22:08 +00009350multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009351 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009352 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009353 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009354 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009355
Craig Toppere1cac152016-06-07 07:27:54 +00009356 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009357 def mr : AVX5128I<opc, MRMDestMem, (outs),
9358 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009359 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009360 []>, EVEX_CD8<_.EltSize, CD8VT1>;
9361
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009362 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9363 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009364 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009365 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009366 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009367}
9368
Ayman Musad7a5ed42016-09-26 06:22:08 +00009369multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
9370
9371 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9372 (_.VT _.RC:$src)),
9373 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9374 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9375}
9376
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009377multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
9378 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009379 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
9380 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009381
9382 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009383 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
9384 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9385 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
9386 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009387 }
9388}
9389
9390defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
9391 EVEX;
9392defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
9393 EVEX, VEX_W;
9394defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
9395 EVEX;
9396defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
9397 EVEX, VEX_W;
9398
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009399// expand
9400multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
9401 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009402 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009403 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009404 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009405
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009406 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9407 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9408 (_.VT (X86expand (_.VT (bitconvert
9409 (_.LdFrag addr:$src1)))))>,
9410 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009411}
9412
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009413multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9414
9415 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9416 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9417 _.KRCWM:$mask, addr:$src)>;
9418
9419 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9420 (_.VT _.RC:$src0))),
9421 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9422 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9423}
9424
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009425multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
9426 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009427 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
9428 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009429
9430 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009431 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
9432 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9433 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
9434 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009435 }
9436}
9437
9438defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
9439 EVEX;
9440defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
9441 EVEX, VEX_W;
9442defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
9443 EVEX;
9444defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
9445 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009446
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009447//handle instruction reg_vec1 = op(reg_vec,imm)
9448// op(mem_vec,imm)
9449// op(broadcast(eltVt),imm)
9450//all instruction created with FROUND_CURRENT
9451multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009452 X86VectorVTInfo _>{
9453 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009454 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9455 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009456 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009457 (OpNode (_.VT _.RC:$src1),
9458 (i32 imm:$src2),
9459 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009460 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9461 (ins _.MemOp:$src1, i32u8imm:$src2),
9462 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9463 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
9464 (i32 imm:$src2),
9465 (i32 FROUND_CURRENT))>;
9466 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9467 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9468 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9469 "${src1}"##_.BroadcastStr##", $src2",
9470 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
9471 (i32 imm:$src2),
9472 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009473 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009474}
9475
9476//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9477multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9478 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009479 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009480 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9481 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009482 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009483 "$src1, {sae}, $src2",
9484 (OpNode (_.VT _.RC:$src1),
9485 (i32 imm:$src2),
9486 (i32 FROUND_NO_EXC))>, EVEX_B;
9487}
9488
9489multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
9490 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9491 let Predicates = [prd] in {
9492 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9493 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9494 EVEX_V512;
9495 }
9496 let Predicates = [prd, HasVLX] in {
9497 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
9498 EVEX_V128;
9499 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
9500 EVEX_V256;
9501 }
9502}
9503
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009504//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9505// op(reg_vec2,mem_vec,imm)
9506// op(reg_vec2,broadcast(eltVt),imm)
9507//all instruction created with FROUND_CURRENT
9508multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009509 X86VectorVTInfo _>{
9510 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009511 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009512 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009513 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9514 (OpNode (_.VT _.RC:$src1),
9515 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009516 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009517 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009518 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9519 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9520 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9521 (OpNode (_.VT _.RC:$src1),
9522 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9523 (i32 imm:$src3),
9524 (i32 FROUND_CURRENT))>;
9525 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9526 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9527 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9528 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9529 (OpNode (_.VT _.RC:$src1),
9530 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9531 (i32 imm:$src3),
9532 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009533 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009534}
9535
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009536//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9537// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009538multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9539 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009540 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009541 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9542 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9543 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9544 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9545 (SrcInfo.VT SrcInfo.RC:$src2),
9546 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009547 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9548 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9549 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9550 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9551 (SrcInfo.VT (bitconvert
9552 (SrcInfo.LdFrag addr:$src2))),
9553 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009554 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009555}
9556
9557//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9558// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009559// op(reg_vec2,broadcast(eltVt),imm)
9560multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009561 X86VectorVTInfo _>:
9562 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9563
Craig Topper05948fb2016-08-02 05:11:15 +00009564 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009565 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9566 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9567 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9568 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9569 (OpNode (_.VT _.RC:$src1),
9570 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9571 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009572}
9573
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009574//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9575// op(reg_vec2,mem_scalar,imm)
9576//all instruction created with FROUND_CURRENT
9577multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009578 X86VectorVTInfo _> {
9579 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009580 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009581 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009582 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9583 (OpNode (_.VT _.RC:$src1),
9584 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009585 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009586 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009587 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009588 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009589 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9590 (OpNode (_.VT _.RC:$src1),
9591 (_.VT (scalar_to_vector
9592 (_.ScalarLdFrag addr:$src2))),
9593 (i32 imm:$src3),
9594 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009595 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009596}
9597
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009598//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9599multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9600 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009601 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009602 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009603 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009604 OpcodeStr, "$src3, {sae}, $src2, $src1",
9605 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009606 (OpNode (_.VT _.RC:$src1),
9607 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009608 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009609 (i32 FROUND_NO_EXC))>, EVEX_B;
9610}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009611//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9612multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9613 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009614 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009615 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9616 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009617 OpcodeStr, "$src3, {sae}, $src2, $src1",
9618 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009619 (OpNode (_.VT _.RC:$src1),
9620 (_.VT _.RC:$src2),
9621 (i32 imm:$src3),
9622 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009623}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009624
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009625multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9626 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009627 let Predicates = [prd] in {
9628 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009629 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009630 EVEX_V512;
9631
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009632 }
9633 let Predicates = [prd, HasVLX] in {
9634 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009635 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009636 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009637 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009638 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009639}
9640
Igor Breger2ae0fe32015-08-31 11:14:02 +00009641multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9642 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9643 let Predicates = [HasBWI] in {
9644 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9645 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9646 }
9647 let Predicates = [HasBWI, HasVLX] in {
9648 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9649 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9650 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9651 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9652 }
9653}
9654
Igor Breger00d9f842015-06-08 14:03:17 +00009655multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9656 bits<8> opc, SDNode OpNode>{
9657 let Predicates = [HasAVX512] in {
9658 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9659 }
9660 let Predicates = [HasAVX512, HasVLX] in {
9661 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9662 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9663 }
9664}
9665
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009666multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9667 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9668 let Predicates = [prd] in {
9669 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9670 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009671 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009672}
9673
Igor Breger1e58e8a2015-09-02 11:18:55 +00009674multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9675 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9676 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9677 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9678 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9679 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009680}
9681
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009682
Igor Breger1e58e8a2015-09-02 11:18:55 +00009683defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9684 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9685defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9686 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9687defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9688 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9689
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009690
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009691defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9692 0x50, X86VRange, HasDQI>,
9693 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9694defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9695 0x50, X86VRange, HasDQI>,
9696 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9697
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009698defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9699 0x51, X86VRange, HasDQI>,
9700 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9701defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9702 0x51, X86VRange, HasDQI>,
9703 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9704
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009705defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9706 0x57, X86Reduces, HasDQI>,
9707 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9708defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9709 0x57, X86Reduces, HasDQI>,
9710 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009711
Igor Breger1e58e8a2015-09-02 11:18:55 +00009712defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9713 0x27, X86GetMants, HasAVX512>,
9714 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9715defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9716 0x27, X86GetMants, HasAVX512>,
9717 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9718
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009719let Predicates = [HasAVX512] in {
9720def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009721 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009722def : Pat<(v16f32 (fnearbyint VR512:$src)),
9723 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9724def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009725 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009726def : Pat<(v16f32 (frint VR512:$src)),
9727 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9728def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009729 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009730
9731def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009732 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009733def : Pat<(v8f64 (fnearbyint VR512:$src)),
9734 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9735def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009736 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009737def : Pat<(v8f64 (frint VR512:$src)),
9738 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9739def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009740 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009741}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009742
Craig Topper42a53532017-08-16 23:38:25 +00009743multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9744 bits<8> opc>{
9745 let Predicates = [HasAVX512] in {
9746 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
9747
9748 }
9749 let Predicates = [HasAVX512, HasVLX] in {
9750 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
9751 }
9752}
9753
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009754defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9755 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9756defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9757 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9758defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9759 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9760defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9761 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009762
Craig Topperb561e662017-01-19 02:34:29 +00009763let Predicates = [HasAVX512] in {
9764// Provide fallback in case the load node that is used in the broadcast
9765// patterns above is used by additional users, which prevents the pattern
9766// selection.
9767def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9768 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9769 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9770 0)>;
9771def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9772 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9773 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9774 0)>;
9775
9776def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9777 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9778 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9779 0)>;
9780def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9781 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9782 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9783 0)>;
9784
9785def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9786 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9787 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9788 0)>;
9789
9790def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9791 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9792 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9793 0)>;
9794}
9795
Craig Topperc48fa892015-12-27 19:45:21 +00009796multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009797 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9798 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009799}
9800
Craig Topperc48fa892015-12-27 19:45:21 +00009801defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009802 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009803defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009804 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009805
Craig Topper7a299302016-06-09 07:06:38 +00009806defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009807 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009808 EVEX_CD8<8, CD8VF>;
9809
Igor Bregerf3ded812015-08-31 13:09:30 +00009810defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9811 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9812
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009813multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9814 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009815 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009816 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009817 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009818 "$src1", "$src1",
9819 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9820
Craig Toppere1cac152016-06-07 07:27:54 +00009821 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9822 (ins _.MemOp:$src1), OpcodeStr,
9823 "$src1", "$src1",
9824 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9825 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009826 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009827}
9828
9829multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9830 X86VectorVTInfo _> :
9831 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009832 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9833 (ins _.ScalarMemOp:$src1), OpcodeStr,
9834 "${src1}"##_.BroadcastStr,
9835 "${src1}"##_.BroadcastStr,
9836 (_.VT (OpNode (X86VBroadcast
9837 (_.ScalarLdFrag addr:$src1))))>,
9838 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009839}
9840
9841multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9842 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9843 let Predicates = [prd] in
9844 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9845
9846 let Predicates = [prd, HasVLX] in {
9847 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9848 EVEX_V256;
9849 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9850 EVEX_V128;
9851 }
9852}
9853
9854multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9855 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9856 let Predicates = [prd] in
9857 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9858 EVEX_V512;
9859
9860 let Predicates = [prd, HasVLX] in {
9861 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9862 EVEX_V256;
9863 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9864 EVEX_V128;
9865 }
9866}
9867
9868multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9869 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009870 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009871 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009872 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9873 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009874}
9875
9876multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9877 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009878 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9879 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009880}
9881
9882multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9883 bits<8> opc_d, bits<8> opc_q,
9884 string OpcodeStr, SDNode OpNode> {
9885 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9886 HasAVX512>,
9887 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9888 HasBWI>;
9889}
9890
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009891defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009892
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009893// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9894let Predicates = [HasAVX512, NoVLX] in {
9895 def : Pat<(v4i64 (abs VR256X:$src)),
9896 (EXTRACT_SUBREG
9897 (VPABSQZrr
9898 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9899 sub_ymm)>;
9900 def : Pat<(v2i64 (abs VR128X:$src)),
9901 (EXTRACT_SUBREG
9902 (VPABSQZrr
9903 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9904 sub_xmm)>;
9905}
9906
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009907multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9908
9909 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009910}
9911
9912defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9913defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9914
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009915// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9916let Predicates = [HasCDI, NoVLX] in {
9917 def : Pat<(v4i64 (ctlz VR256X:$src)),
9918 (EXTRACT_SUBREG
9919 (VPLZCNTQZrr
9920 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9921 sub_ymm)>;
9922 def : Pat<(v2i64 (ctlz VR128X:$src)),
9923 (EXTRACT_SUBREG
9924 (VPLZCNTQZrr
9925 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9926 sub_xmm)>;
9927
9928 def : Pat<(v8i32 (ctlz VR256X:$src)),
9929 (EXTRACT_SUBREG
9930 (VPLZCNTDZrr
9931 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9932 sub_ymm)>;
9933 def : Pat<(v4i32 (ctlz VR128X:$src)),
9934 (EXTRACT_SUBREG
9935 (VPLZCNTDZrr
9936 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9937 sub_xmm)>;
9938}
9939
Igor Breger24cab0f2015-11-16 07:22:00 +00009940//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009941// Counts number of ones - VPOPCNTD and VPOPCNTQ
9942//===---------------------------------------------------------------------===//
9943
9944multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9945 let Predicates = [HasVPOPCNTDQ] in
9946 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9947}
9948
9949// Use 512bit version to implement 128/256 bit.
9950multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9951 let Predicates = [prd] in {
9952 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9953 (EXTRACT_SUBREG
9954 (!cast<Instruction>(NAME # "Zrr")
9955 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9956 _.info256.RC:$src1,
9957 _.info256.SubRegIdx)),
9958 _.info256.SubRegIdx)>;
9959
9960 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9961 (EXTRACT_SUBREG
9962 (!cast<Instruction>(NAME # "Zrr")
9963 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9964 _.info128.RC:$src1,
9965 _.info128.SubRegIdx)),
9966 _.info128.SubRegIdx)>;
9967 }
9968}
9969
9970defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9971 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9972defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9973 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9974
9975//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009976// Replicate Single FP - MOVSHDUP and MOVSLDUP
9977//===---------------------------------------------------------------------===//
9978multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9979 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9980 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009981}
9982
9983defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9984defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009985
9986//===----------------------------------------------------------------------===//
9987// AVX-512 - MOVDDUP
9988//===----------------------------------------------------------------------===//
9989
9990multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9991 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009992 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009993 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9994 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9995 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009996 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9997 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9998 (_.VT (OpNode (_.VT (scalar_to_vector
9999 (_.ScalarLdFrag addr:$src)))))>,
10000 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010001 }
Igor Breger1f782962015-11-19 08:26:56 +000010002}
10003
10004multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
10005 AVX512VLVectorVTInfo VTInfo> {
10006
10007 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
10008
10009 let Predicates = [HasAVX512, HasVLX] in {
10010 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
10011 EVEX_V256;
10012 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
10013 EVEX_V128;
10014 }
10015}
10016
10017multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
10018 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
10019 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010020}
10021
10022defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
10023
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010024let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010025def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010026 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +000010027def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010028 (VMOVDDUPZ128rm addr:$src)>;
10029def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10030 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +000010031
10032def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
10033 (v2f64 VR128X:$src0)),
10034 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10035def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
10036 (bitconvert (v4i32 immAllZerosV))),
10037 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
10038
10039def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10040 (v2f64 VR128X:$src0)),
10041 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10042 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10043def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10044 (bitconvert (v4i32 immAllZerosV))),
10045 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10046
10047def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10048 (v2f64 VR128X:$src0)),
10049 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10050def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10051 (bitconvert (v4i32 immAllZerosV))),
10052 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010053}
Igor Breger1f782962015-11-19 08:26:56 +000010054
Igor Bregerf2460112015-07-26 14:41:44 +000010055//===----------------------------------------------------------------------===//
10056// AVX-512 - Unpack Instructions
10057//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +000010058defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
10059 SSE_ALU_ITINS_S>;
10060defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
10061 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +000010062
10063defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
10064 SSE_INTALU_ITINS_P, HasBWI>;
10065defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
10066 SSE_INTALU_ITINS_P, HasBWI>;
10067defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
10068 SSE_INTALU_ITINS_P, HasBWI>;
10069defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
10070 SSE_INTALU_ITINS_P, HasBWI>;
10071
10072defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
10073 SSE_INTALU_ITINS_P, HasAVX512>;
10074defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
10075 SSE_INTALU_ITINS_P, HasAVX512>;
10076defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
10077 SSE_INTALU_ITINS_P, HasAVX512>;
10078defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
10079 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010080
10081//===----------------------------------------------------------------------===//
10082// AVX-512 - Extract & Insert Integer Instructions
10083//===----------------------------------------------------------------------===//
10084
10085multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10086 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010087 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10088 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10089 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10090 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
10091 imm:$src2)))),
10092 addr:$dst)]>,
10093 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010094}
10095
10096multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10097 let Predicates = [HasBWI] in {
10098 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10099 (ins _.RC:$src1, u8imm:$src2),
10100 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10101 [(set GR32orGR64:$dst,
10102 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
10103 EVEX, TAPD;
10104
10105 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10106 }
10107}
10108
10109multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10110 let Predicates = [HasBWI] in {
10111 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10112 (ins _.RC:$src1, u8imm:$src2),
10113 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10114 [(set GR32orGR64:$dst,
10115 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
10116 EVEX, PD;
10117
Craig Topper99f6b622016-05-01 01:03:56 +000010118 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010119 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10120 (ins _.RC:$src1, u8imm:$src2),
10121 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +000010122 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +000010123
Igor Bregerdefab3c2015-10-08 12:55:01 +000010124 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10125 }
10126}
10127
10128multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10129 RegisterClass GRC> {
10130 let Predicates = [HasDQI] in {
10131 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10132 (ins _.RC:$src1, u8imm:$src2),
10133 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10134 [(set GRC:$dst,
10135 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
10136 EVEX, TAPD;
10137
Craig Toppere1cac152016-06-07 07:27:54 +000010138 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10139 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10140 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10141 [(store (extractelt (_.VT _.RC:$src1),
10142 imm:$src2),addr:$dst)]>,
10143 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010144 }
10145}
10146
10147defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
10148defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
10149defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10150defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10151
10152multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10153 X86VectorVTInfo _, PatFrag LdFrag> {
10154 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10155 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10156 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10157 [(set _.RC:$dst,
10158 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
10159 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
10160}
10161
10162multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10163 X86VectorVTInfo _, PatFrag LdFrag> {
10164 let Predicates = [HasBWI] in {
10165 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10166 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10167 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10168 [(set _.RC:$dst,
10169 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
10170
10171 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10172 }
10173}
10174
10175multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10176 X86VectorVTInfo _, RegisterClass GRC> {
10177 let Predicates = [HasDQI] in {
10178 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10179 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10180 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10181 [(set _.RC:$dst,
10182 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
10183 EVEX_4V, TAPD;
10184
10185 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10186 _.ScalarLdFrag>, TAPD;
10187 }
10188}
10189
10190defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
10191 extloadi8>, TAPD;
10192defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
10193 extloadi16>, PD;
10194defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10195defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +000010196//===----------------------------------------------------------------------===//
10197// VSHUFPS - VSHUFPD Operations
10198//===----------------------------------------------------------------------===//
10199multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
10200 AVX512VLVectorVTInfo VTInfo_FP>{
10201 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
10202 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10203 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010204}
10205
10206defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10207defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010208//===----------------------------------------------------------------------===//
10209// AVX-512 - Byte shift Left/Right
10210//===----------------------------------------------------------------------===//
10211
10212multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
10213 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
10214 def rr : AVX512<opc, MRMr,
10215 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10216 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10217 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010218 def rm : AVX512<opc, MRMm,
10219 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10220 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10221 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010222 (_.VT (bitconvert (_.LdFrag addr:$src1))),
10223 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010224}
10225
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010226multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +000010227 Format MRMm, string OpcodeStr, Predicate prd>{
10228 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010229 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010230 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010231 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010232 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010233 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010234 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010235 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010236 }
10237}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010238defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010239 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010240defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010241 HasBWI>, AVX512PDIi8Base, EVEX_4V;
10242
10243
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010244multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +000010245 string OpcodeStr, X86VectorVTInfo _dst,
10246 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010247 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010248 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010249 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010250 [(set _dst.RC:$dst,(_dst.VT
10251 (OpNode (_src.VT _src.RC:$src1),
10252 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010253 def rm : AVX512BI<opc, MRMSrcMem,
10254 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10255 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10256 [(set _dst.RC:$dst,(_dst.VT
10257 (OpNode (_src.VT _src.RC:$src1),
10258 (_src.VT (bitconvert
10259 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010260}
10261
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010262multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +000010263 string OpcodeStr, Predicate prd> {
10264 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +000010265 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
10266 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010267 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +000010268 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
10269 v32i8x_info>, EVEX_V256;
10270 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
10271 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010272 }
10273}
10274
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010275defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010276 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010277
Craig Topper4e794c72017-02-19 19:36:58 +000010278// Transforms to swizzle an immediate to enable better matching when
10279// memory operand isn't in the right place.
10280def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10281 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10282 uint8_t Imm = N->getZExtValue();
10283 // Swap bits 1/4 and 3/6.
10284 uint8_t NewImm = Imm & 0xa5;
10285 if (Imm & 0x02) NewImm |= 0x10;
10286 if (Imm & 0x10) NewImm |= 0x02;
10287 if (Imm & 0x08) NewImm |= 0x40;
10288 if (Imm & 0x40) NewImm |= 0x08;
10289 return getI8Imm(NewImm, SDLoc(N));
10290}]>;
10291def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10292 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10293 uint8_t Imm = N->getZExtValue();
10294 // Swap bits 2/4 and 3/5.
10295 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010296 if (Imm & 0x04) NewImm |= 0x10;
10297 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010298 if (Imm & 0x08) NewImm |= 0x20;
10299 if (Imm & 0x20) NewImm |= 0x08;
10300 return getI8Imm(NewImm, SDLoc(N));
10301}]>;
Craig Topper48905772017-02-19 21:32:15 +000010302def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10303 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10304 uint8_t Imm = N->getZExtValue();
10305 // Swap bits 1/2 and 5/6.
10306 uint8_t NewImm = Imm & 0x99;
10307 if (Imm & 0x02) NewImm |= 0x04;
10308 if (Imm & 0x04) NewImm |= 0x02;
10309 if (Imm & 0x20) NewImm |= 0x40;
10310 if (Imm & 0x40) NewImm |= 0x20;
10311 return getI8Imm(NewImm, SDLoc(N));
10312}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010313def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10314 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10315 uint8_t Imm = N->getZExtValue();
10316 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10317 uint8_t NewImm = Imm & 0x81;
10318 if (Imm & 0x02) NewImm |= 0x04;
10319 if (Imm & 0x04) NewImm |= 0x10;
10320 if (Imm & 0x08) NewImm |= 0x40;
10321 if (Imm & 0x10) NewImm |= 0x02;
10322 if (Imm & 0x20) NewImm |= 0x08;
10323 if (Imm & 0x40) NewImm |= 0x20;
10324 return getI8Imm(NewImm, SDLoc(N));
10325}]>;
10326def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10327 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10328 uint8_t Imm = N->getZExtValue();
10329 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10330 uint8_t NewImm = Imm & 0x81;
10331 if (Imm & 0x02) NewImm |= 0x10;
10332 if (Imm & 0x04) NewImm |= 0x02;
10333 if (Imm & 0x08) NewImm |= 0x20;
10334 if (Imm & 0x10) NewImm |= 0x04;
10335 if (Imm & 0x20) NewImm |= 0x40;
10336 if (Imm & 0x40) NewImm |= 0x08;
10337 return getI8Imm(NewImm, SDLoc(N));
10338}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010339
Igor Bregerb4bb1902015-10-15 12:33:24 +000010340multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010341 X86VectorVTInfo _>{
10342 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010343 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10344 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010345 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010346 (OpNode (_.VT _.RC:$src1),
10347 (_.VT _.RC:$src2),
10348 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +000010349 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +000010350 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10351 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10352 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10353 (OpNode (_.VT _.RC:$src1),
10354 (_.VT _.RC:$src2),
10355 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010356 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +000010357 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
10358 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10359 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10360 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10361 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10362 (OpNode (_.VT _.RC:$src1),
10363 (_.VT _.RC:$src2),
10364 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010365 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +000010366 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010367 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010368
10369 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010370 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10371 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10372 _.RC:$src1)),
10373 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10374 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10375 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10376 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10377 _.RC:$src1)),
10378 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10379 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010380
10381 // Additional patterns for matching loads in other positions.
10382 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10383 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10384 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10385 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10386 def : Pat<(_.VT (OpNode _.RC:$src1,
10387 (bitconvert (_.LdFrag addr:$src3)),
10388 _.RC:$src2, (i8 imm:$src4))),
10389 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10390 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10391
10392 // Additional patterns for matching zero masking with loads in other
10393 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010394 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10395 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10396 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10397 _.ImmAllZerosV)),
10398 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10399 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10400 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10401 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10402 _.RC:$src2, (i8 imm:$src4)),
10403 _.ImmAllZerosV)),
10404 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10405 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010406
10407 // Additional patterns for matching masked loads with different
10408 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010409 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10410 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10411 _.RC:$src2, (i8 imm:$src4)),
10412 _.RC:$src1)),
10413 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10414 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010415 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10416 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10417 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10418 _.RC:$src1)),
10419 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10420 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10421 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10422 (OpNode _.RC:$src2, _.RC:$src1,
10423 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10424 _.RC:$src1)),
10425 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10426 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10427 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10428 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10429 _.RC:$src1, (i8 imm:$src4)),
10430 _.RC:$src1)),
10431 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10432 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10433 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10434 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10435 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10436 _.RC:$src1)),
10437 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10438 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010439
10440 // Additional patterns for matching broadcasts in other positions.
10441 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10442 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10443 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10444 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10445 def : Pat<(_.VT (OpNode _.RC:$src1,
10446 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10447 _.RC:$src2, (i8 imm:$src4))),
10448 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10449 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10450
10451 // Additional patterns for matching zero masking with broadcasts in other
10452 // positions.
10453 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10454 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10455 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10456 _.ImmAllZerosV)),
10457 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10458 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10459 (VPTERNLOG321_imm8 imm:$src4))>;
10460 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10461 (OpNode _.RC:$src1,
10462 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10463 _.RC:$src2, (i8 imm:$src4)),
10464 _.ImmAllZerosV)),
10465 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10466 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10467 (VPTERNLOG132_imm8 imm:$src4))>;
10468
10469 // Additional patterns for matching masked broadcasts with different
10470 // operand orders.
10471 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10472 (OpNode _.RC:$src1,
10473 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10474 _.RC:$src2, (i8 imm:$src4)),
10475 _.RC:$src1)),
10476 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10477 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010478 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10479 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10480 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10481 _.RC:$src1)),
10482 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10483 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10484 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10485 (OpNode _.RC:$src2, _.RC:$src1,
10486 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10487 (i8 imm:$src4)), _.RC:$src1)),
10488 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10489 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10490 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10491 (OpNode _.RC:$src2,
10492 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10493 _.RC:$src1, (i8 imm:$src4)),
10494 _.RC:$src1)),
10495 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10496 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10498 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10499 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10500 _.RC:$src1)),
10501 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10502 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010503}
10504
10505multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10506 let Predicates = [HasAVX512] in
10507 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10508 let Predicates = [HasAVX512, HasVLX] in {
10509 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10510 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10511 }
10512}
10513
10514defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10515defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10516
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010517//===----------------------------------------------------------------------===//
10518// AVX-512 - FixupImm
10519//===----------------------------------------------------------------------===//
10520
10521multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010522 X86VectorVTInfo _>{
10523 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010524 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10525 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10526 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10527 (OpNode (_.VT _.RC:$src1),
10528 (_.VT _.RC:$src2),
10529 (_.IntVT _.RC:$src3),
10530 (i32 imm:$src4),
10531 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010532 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10533 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10534 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10535 (OpNode (_.VT _.RC:$src1),
10536 (_.VT _.RC:$src2),
10537 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10538 (i32 imm:$src4),
10539 (i32 FROUND_CURRENT))>;
10540 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10541 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10542 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10543 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10544 (OpNode (_.VT _.RC:$src1),
10545 (_.VT _.RC:$src2),
10546 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10547 (i32 imm:$src4),
10548 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010549 } // Constraints = "$src1 = $dst"
10550}
10551
10552multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010553 SDNode OpNode, X86VectorVTInfo _>{
10554let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010555 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10556 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010557 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010558 "$src2, $src3, {sae}, $src4",
10559 (OpNode (_.VT _.RC:$src1),
10560 (_.VT _.RC:$src2),
10561 (_.IntVT _.RC:$src3),
10562 (i32 imm:$src4),
10563 (i32 FROUND_NO_EXC))>, EVEX_B;
10564 }
10565}
10566
10567multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10568 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010569 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10570 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010571 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10572 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10573 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10574 (OpNode (_.VT _.RC:$src1),
10575 (_.VT _.RC:$src2),
10576 (_src3VT.VT _src3VT.RC:$src3),
10577 (i32 imm:$src4),
10578 (i32 FROUND_CURRENT))>;
10579
10580 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10581 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10582 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10583 "$src2, $src3, {sae}, $src4",
10584 (OpNode (_.VT _.RC:$src1),
10585 (_.VT _.RC:$src2),
10586 (_src3VT.VT _src3VT.RC:$src3),
10587 (i32 imm:$src4),
10588 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010589 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10590 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10591 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10592 (OpNode (_.VT _.RC:$src1),
10593 (_.VT _.RC:$src2),
10594 (_src3VT.VT (scalar_to_vector
10595 (_src3VT.ScalarLdFrag addr:$src3))),
10596 (i32 imm:$src4),
10597 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010598 }
10599}
10600
10601multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10602 let Predicates = [HasAVX512] in
10603 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10604 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10605 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10606 let Predicates = [HasAVX512, HasVLX] in {
10607 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10608 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10609 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10610 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10611 }
10612}
10613
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010614defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10615 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010616 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010617defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10618 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010619 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010620defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010621 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010622defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010623 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010624
10625
10626
10627// Patterns used to select SSE scalar fp arithmetic instructions from
10628// either:
10629//
10630// (1) a scalar fp operation followed by a blend
10631//
10632// The effect is that the backend no longer emits unnecessary vector
10633// insert instructions immediately after SSE scalar fp instructions
10634// like addss or mulss.
10635//
10636// For example, given the following code:
10637// __m128 foo(__m128 A, __m128 B) {
10638// A[0] += B[0];
10639// return A;
10640// }
10641//
10642// Previously we generated:
10643// addss %xmm0, %xmm1
10644// movss %xmm1, %xmm0
10645//
10646// We now generate:
10647// addss %xmm1, %xmm0
10648//
10649// (2) a vector packed single/double fp operation followed by a vector insert
10650//
10651// The effect is that the backend converts the packed fp instruction
10652// followed by a vector insert into a single SSE scalar fp instruction.
10653//
10654// For example, given the following code:
10655// __m128 foo(__m128 A, __m128 B) {
10656// __m128 C = A + B;
10657// return (__m128) {c[0], a[1], a[2], a[3]};
10658// }
10659//
10660// Previously we generated:
10661// addps %xmm0, %xmm1
10662// movss %xmm1, %xmm0
10663//
10664// We now generate:
10665// addss %xmm1, %xmm0
10666
10667// TODO: Some canonicalization in lowering would simplify the number of
10668// patterns we have to try to match.
10669multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10670 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010671 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010672 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10673 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10674 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010675 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010676 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010677
Craig Topper5625d242016-07-29 06:06:00 +000010678 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010679 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10680 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10681 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010682 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010683 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010684
10685 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010686 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10687 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010688 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10689
10690 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010691 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10692 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010693 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010694
10695 // extracted masked scalar math op with insert via movss
10696 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10697 (scalar_to_vector
10698 (X86selects VK1WM:$mask,
10699 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10700 FR32X:$src2),
10701 FR32X:$src0))),
10702 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10703 VK1WM:$mask, v4f32:$src1,
10704 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010705 }
10706}
10707
10708defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10709defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10710defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10711defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10712
10713multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10714 let Predicates = [HasAVX512] in {
10715 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010716 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10717 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10718 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010719 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010720 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010721
10722 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010723 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10724 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10725 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010726 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010727 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010728
10729 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010730 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10731 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010732 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10733
10734 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010735 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10736 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010737 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010738
10739 // extracted masked scalar math op with insert via movss
10740 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10741 (scalar_to_vector
10742 (X86selects VK1WM:$mask,
10743 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10744 FR64X:$src2),
10745 FR64X:$src0))),
10746 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10747 VK1WM:$mask, v2f64:$src1,
10748 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010749 }
10750}
10751
10752defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10753defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10754defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10755defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;