blob: 1343b571ece4934b0bf7185be30418dc6d1b9286 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000054#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000060static cl::opt<bool> UseRegMask("x86-use-regmask",
61 cl::desc("Use register masks for x86 calls"));
62
Evan Cheng10e86422008-04-25 19:11:04 +000063// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000064static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000065 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000066
David Greenea5f26012011-02-07 19:36:54 +000067/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
68/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000069/// simple subregister reference. Idx is an index in the 128 bits we
70/// want. It need not be aligned to a 128-bit bounday. That makes
71/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000072static SDValue Extract128BitVector(SDValue Vec,
73 SDValue Idx,
74 SelectionDAG &DAG,
75 DebugLoc dl) {
76 EVT VT = Vec.getValueType();
77 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000078 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000079 int Factor = VT.getSizeInBits()/128;
80 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
81 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000082
83 // Extract from UNDEF is UNDEF.
84 if (Vec.getOpcode() == ISD::UNDEF)
85 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
86
87 if (isa<ConstantSDNode>(Idx)) {
88 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
89
90 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
91 // we can match to VEXTRACTF128.
92 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
93
94 // This is the index of the first element of the 128-bit chunk
95 // we want.
96 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
97 * ElemsPerChunk);
98
99 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000100 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
101 VecIdx);
102
103 return Result;
104 }
105
106 return SDValue();
107}
108
109/// Generate a DAG to put 128-bits into a vector > 128 bits. This
110/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000111/// simple superregister reference. Idx is an index in the 128 bits
112/// we want. It need not be aligned to a 128-bit bounday. That makes
113/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000114static SDValue Insert128BitVector(SDValue Result,
115 SDValue Vec,
116 SDValue Idx,
117 SelectionDAG &DAG,
118 DebugLoc dl) {
119 if (isa<ConstantSDNode>(Idx)) {
120 EVT VT = Vec.getValueType();
121 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
122
123 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000124 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000125 EVT ResultVT = Result.getValueType();
126
127 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000128 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000129
130 // This is the index of the first element of the 128-bit chunk
131 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000132 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000133 * ElemsPerChunk);
134
135 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000136 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
137 VecIdx);
138 return Result;
139 }
140
141 return SDValue();
142}
143
Chris Lattnerf0144122009-07-28 03:13:23 +0000144static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
146 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000147
Evan Cheng2bffee22011-02-01 01:14:13 +0000148 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000149 if (is64Bit)
150 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000151 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000152 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000153
Evan Cheng203576a2011-07-20 19:50:42 +0000154 if (Subtarget->isTargetELF())
155 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000158 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000159}
160
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000161X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000162 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000163 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000164 X86ScalarSSEf64 = Subtarget->hasSSE2();
165 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000167
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000168 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000169 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000170
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000171 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000172 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
174 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000175 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000176 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
177 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000178
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 // For 64-bit since we have so many registers use the ILP scheduler, for
180 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000181 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000182 if (Subtarget->is64Bit())
183 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000184 else if (Subtarget->isAtom())
185 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 else
187 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000188 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000189
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000190 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 // Setup Windows compiler runtime calls.
192 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000194 setLibcallName(RTLIB::SREM_I64, "_allrem");
195 setLibcallName(RTLIB::UREM_I64, "_aullrem");
196 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000198 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000199 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000200 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000201 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
202 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
203 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000204 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
205 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000206 }
207
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000208 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000209 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 setUseUnderscoreSetJmp(false);
211 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000212 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 // MS runtime is weird: it exports _setjmp, but longjmp!
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(false);
216 } else {
217 setUseUnderscoreSetJmp(true);
218 setUseUnderscoreLongJmp(true);
219 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000221 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000223 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000225 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000229
Scott Michelfdc40a02009-02-17 22:15:04 +0000230 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000232 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
236 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000237
238 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
242 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000245
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
247 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
249 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000251
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000255 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000256 // We have an algorithm for SSE2->double, and we turn this into a
257 // 64-bit FILD followed by conditional FADD for other targets.
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 // We have an algorithm for SSE2, and we turn this into a 64-bit
260 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263
264 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
265 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
267 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000268
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000269 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // SSE has no i16 to fp conversion, only i32
271 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000283
Dale Johannesen73328d12007-09-19 23:55:34 +0000284 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
285 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
287 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000288
Evan Cheng02568ff2006-01-30 22:13:22 +0000289 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
290 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000293
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000294 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000296 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
300 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000301 }
302
303 // Handle FP_TO_UINT by promoting the destination to a larger signed
304 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
306 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000308
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000312 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000313 // Since AVX is a superset of SSE3, only check for SSE here.
314 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 // Expand FP_TO_UINT into a select.
316 // FIXME: We would like to use a Custom expander here eventually to do
317 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000320 // With SSE3 we can use fisttpll to convert to a signed i64; without
321 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000324
Chris Lattner399610a2006-12-05 18:22:22 +0000325 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000326 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000327 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
328 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000329 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000331 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000333 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000334 }
Chris Lattner21f66852005-12-23 05:15:23 +0000335
Dan Gohmanb00ee212008-02-18 19:34:53 +0000336 // Scalar integer divide and remainder are lowered to use operations that
337 // produce two results, to match the available instructions. This exposes
338 // the two-result form to trivial CSE, which is able to combine x/y and x%y
339 // into a single instruction.
340 //
341 // Scalar integer multiply-high is also lowered to use two-result
342 // operations, to match the available instructions. However, plain multiply
343 // (low) operations are left as Legal, as there are single-result
344 // instructions for this in x86. Using the two-result multiply instructions
345 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000346 for (unsigned i = 0, e = 4; i != e; ++i) {
347 MVT VT = IntVTs[i];
348 setOperationAction(ISD::MULHS, VT, Expand);
349 setOperationAction(ISD::MULHU, VT, Expand);
350 setOperationAction(ISD::SDIV, VT, Expand);
351 setOperationAction(ISD::UDIV, VT, Expand);
352 setOperationAction(ISD::SREM, VT, Expand);
353 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000354
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000355 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000356 setOperationAction(ISD::ADDC, VT, Custom);
357 setOperationAction(ISD::ADDE, VT, Custom);
358 setOperationAction(ISD::SUBC, VT, Custom);
359 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000360 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
363 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
364 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
365 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000366 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
371 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
372 setOperationAction(ISD::FREM , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f64 , Expand);
374 setOperationAction(ISD::FREM , MVT::f80 , Expand);
375 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Chandler Carruth77821022011-12-24 12:12:34 +0000377 // Promote the i8 variants and force them on up to i32 which has a shorter
378 // encoding.
379 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
381 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000383 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000384 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
386 if (Subtarget->is64Bit())
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000388 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000389 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
390 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
393 }
Craig Topper37f21672011-10-11 06:44:02 +0000394
395 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000396 // When promoting the i8 variants, force them to i32 for a shorter
397 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000398 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000399 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
401 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
404 if (Subtarget->is64Bit())
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000406 } else {
407 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
408 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
409 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
413 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000414 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
416 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 }
418
Benjamin Kramer1292c222010-12-04 20:32:23 +0000419 if (Subtarget->hasPOPCNT()) {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
421 } else {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
423 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
424 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
425 if (Subtarget->is64Bit())
426 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
427 }
428
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
430 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000431
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000434 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000436 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
439 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
441 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000442 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
445 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000447 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000449 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000452
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000453 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
455 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
456 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
457 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000458 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
460 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000461 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000462 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
464 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
465 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
466 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000467 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000468 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000469 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
471 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
472 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000473 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000478
Craig Topper1accb7e2012-01-10 06:54:16 +0000479 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000481
Eric Christopher9a9d2752010-07-22 02:48:34 +0000482 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000483 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000484
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000485 // On X86 and X86-64, atomic operations are lowered to locked instructions.
486 // Locked instructions, in turn, have implicit fence semantics (all memory
487 // operations are flushed before issuing the locked instruction, and they
488 // are not buffered), so we can fold away the common pattern of
489 // fence-atomic-fence.
490 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000491
Mon P Wang63307c32008-05-05 19:05:59 +0000492 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000493 for (unsigned i = 0, e = 4; i != e; ++i) {
494 MVT VT = IntVTs[i];
495 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
496 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000497 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000499
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000500 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000501 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000509 }
510
Eli Friedman43f51ae2011-08-26 21:21:21 +0000511 if (Subtarget->hasCmpxchg16b()) {
512 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
513 }
514
Evan Cheng3c992d22006-03-07 02:02:57 +0000515 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000516 if (!Subtarget->isTargetDarwin() &&
517 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000518 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000520 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000521
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000526 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000527 setExceptionPointerRegister(X86::RAX);
528 setExceptionSelectorRegister(X86::RDX);
529 } else {
530 setExceptionPointerRegister(X86::EAX);
531 setExceptionSelectorRegister(X86::EDX);
532 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
534 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000535
Duncan Sands4a544a72011-09-06 13:37:06 +0000536 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
537 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000540
Nate Begemanacc398c2006-01-25 18:21:52 +0000541 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART , MVT::Other, Custom);
543 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000544 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VAARG , MVT::Other, Custom);
546 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Expand);
549 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 }
Evan Chengae642192007-03-02 23:16:35 +0000551
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
553 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000554
555 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
556 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
557 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000558 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
561 else
562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000564
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000565 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000567 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
569 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570
Evan Cheng223547a2006-01-31 22:28:30 +0000571 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::FABS , MVT::f64, Custom);
573 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000574
575 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FNEG , MVT::f64, Custom);
577 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
Evan Cheng68c47cb2007-01-05 07:55:56 +0000579 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
581 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000583 // Lower this to FGETSIGNx86 plus an AND.
584 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
585 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
586
Evan Chengd25e9e82006-02-02 00:28:23 +0000587 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 setOperationAction(ISD::FSIN , MVT::f64, Expand);
589 setOperationAction(ISD::FCOS , MVT::f64, Expand);
590 setOperationAction(ISD::FSIN , MVT::f32, Expand);
591 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000592
Chris Lattnera54aa942006-01-29 06:26:08 +0000593 // Expand FP immediates into loads from the stack, except for the special
594 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595 addLegalFPImmediate(APFloat(+0.0)); // xorpd
596 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000597 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 // Use SSE for f32, x87 for f64.
599 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
601 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602
603 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
613 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FSIN , MVT::f32, Expand);
617 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
Nate Begemane1795842008-02-14 08:57:00 +0000619 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620 addLegalFPImmediate(APFloat(+0.0f)); // xorps
621 addLegalFPImmediate(APFloat(+0.0)); // FLD0
622 addLegalFPImmediate(APFloat(+1.0)); // FLD1
623 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
624 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
625
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000626 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
628 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000632 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
634 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
637 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
638 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
639 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000640
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000641 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
643 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000644 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000645 addLegalFPImmediate(APFloat(+0.0)); // FLD0
646 addLegalFPImmediate(APFloat(+1.0)); // FLD1
647 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
648 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000649 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000653 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000654
Cameron Zwarich33390842011-07-08 21:39:21 +0000655 // We don't support FMA.
656 setOperationAction(ISD::FMA, MVT::f64, Expand);
657 setOperationAction(ISD::FMA, MVT::f32, Expand);
658
Dale Johannesen59a58732007-08-05 18:49:15 +0000659 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000660 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
662 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
663 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000665 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 addLegalFPImmediate(TmpFlt); // FLD0
667 TmpFlt.changeSign();
668 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000669
670 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000671 APFloat TmpFlt2(+1.0);
672 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
673 &ignored);
674 addLegalFPImmediate(TmpFlt2); // FLD1
675 TmpFlt2.changeSign();
676 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
677 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000678
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000679 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
681 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000682 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000683
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000684 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
685 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
686 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
687 setOperationAction(ISD::FRINT, MVT::f80, Expand);
688 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000689 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000690 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000691
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000692 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
694 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
695 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FLOG, MVT::f80, Expand);
698 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
699 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
700 setOperationAction(ISD::FEXP, MVT::f80, Expand);
701 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000702
Mon P Wangf007a8b2008-11-06 05:31:54 +0000703 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000704 // (for widening) or expand (for scalarization). Then we will selectively
705 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
707 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
708 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000724 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
725 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000749 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000759 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000760 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000764 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
766 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
767 setTruncStoreAction((MVT::SimpleValueType)VT,
768 (MVT::SimpleValueType)InnerVT, Expand);
769 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
770 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
771 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000772 }
773
Evan Chengc7ce29b2009-02-13 22:36:38 +0000774 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
775 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000776 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000777 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000778 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
780
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // MMX-sized vectors (other than x86mmx) are expected to be expanded
782 // into smaller operations.
783 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
784 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
785 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
786 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
787 setOperationAction(ISD::AND, MVT::v8i8, Expand);
788 setOperationAction(ISD::AND, MVT::v4i16, Expand);
789 setOperationAction(ISD::AND, MVT::v2i32, Expand);
790 setOperationAction(ISD::AND, MVT::v1i64, Expand);
791 setOperationAction(ISD::OR, MVT::v8i8, Expand);
792 setOperationAction(ISD::OR, MVT::v4i16, Expand);
793 setOperationAction(ISD::OR, MVT::v2i32, Expand);
794 setOperationAction(ISD::OR, MVT::v1i64, Expand);
795 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
796 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
797 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
798 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
804 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
805 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
806 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
807 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000808 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
810 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000812
Craig Topper1accb7e2012-01-10 06:54:16 +0000813 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
817 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
818 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
819 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
821 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
822 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
823 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
824 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
825 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
826 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000827 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
829
Craig Topper1accb7e2012-01-10 06:54:16 +0000830 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000832
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000833 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
834 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
836 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
837 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
841 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
842 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
843 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
844 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
845 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
846 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
847 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
848 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
850 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
851 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
852 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
853 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
855 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000856
Nadav Rotem354efd82011-09-18 14:57:03 +0000857 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000858 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
859 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
860 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000861
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
863 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000867
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
873
Evan Cheng2c3ae372006-04-12 21:21:57 +0000874 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
876 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000878 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000880 // Do not attempt to custom lower non-128-bit vectors
881 if (!VT.is128BitVector())
882 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 setOperationAction(ISD::BUILD_VECTOR,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::VECTOR_SHUFFLE,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
888 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000889 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000890
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
892 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
894 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
895 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
896 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000897
Nate Begemancdd1eec2008-02-12 22:51:28 +0000898 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000902
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000903 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
905 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000906 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000907
908 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000909 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000910 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000911
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000922 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000923
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000925
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
928 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
929 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
930 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
933 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000934 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000935
Craig Topperd0a31172012-01-10 06:37:29 +0000936 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000937 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
938 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
939 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
940 setOperationAction(ISD::FRINT, MVT::f32, Legal);
941 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
942 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
943 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
944 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
945 setOperationAction(ISD::FRINT, MVT::f64, Legal);
946 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
947
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000951 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000956
Nate Begeman14d12ca2008-02-11 04:19:36 +0000957 // i8 and i16 vectors are custom , because the source register and source
958 // source memory operand types are not the same width. f32 vectors are
959 // custom since the immediate controlling the insert encodes additional
960 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970
Pete Coopera77214a2011-11-14 19:38:42 +0000971 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000972 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000974 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
975 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 }
977 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000978
Craig Topper1accb7e2012-01-10 06:54:16 +0000979 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000980 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000981 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000982
Nadav Rotem43012222011-05-11 08:12:09 +0000983 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000987 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000988
989 if (Subtarget->hasAVX2()) {
990 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
991 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
992
993 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
997 } else {
998 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
999 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1000
1001 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1005 }
Nadav Rotem43012222011-05-11 08:12:09 +00001006 }
1007
Craig Topperd0a31172012-01-10 06:37:29 +00001008 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001009 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001010
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001011 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001012 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1013 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1014 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1021 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001029
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001036
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001037 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1038 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001039 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1047
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001048 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1049 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001055 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056
Duncan Sands28b77e92011-09-06 19:07:46 +00001057 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1059 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001061
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001062 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1063 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1064 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1065
Craig Topperaaa643c2011-11-09 07:28:55 +00001066 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1068 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 if (Subtarget->hasAVX2()) {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001076
Craig Topperaaa643c2011-11-09 07:28:55 +00001077 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001081
Craig Topperaaa643c2011-11-09 07:28:55 +00001082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001085 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001086
1087 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001088
1089 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1090 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1091
1092 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001096 } else {
1097 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1098 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1099 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1100 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1101
1102 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1103 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1104 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1105 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1106
1107 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1108 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1109 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1110 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001111
1112 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1113 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1114
1115 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001119 }
Craig Topper13894fa2011-08-24 06:14:18 +00001120
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001122 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1124 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1125 EVT VT = SVT;
1126
1127 // Extract subvector is special because the value type
1128 // (result) is 128-bit but the source is 256-bit wide.
1129 if (VT.is128BitVector())
1130 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1131
1132 // Do not attempt to custom lower other non-256-bit vectors
1133 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001134 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001135
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001136 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1137 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1138 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1139 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001140 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001142 }
1143
David Greene54d8eba2011-01-27 22:38:56 +00001144 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1146 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1147 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001148
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 // Do not attempt to promote non-256-bit vectors
1150 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001151 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152
1153 setOperationAction(ISD::AND, SVT, Promote);
1154 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1155 setOperationAction(ISD::OR, SVT, Promote);
1156 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::XOR, SVT, Promote);
1158 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::LOAD, SVT, Promote);
1160 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1161 setOperationAction(ISD::SELECT, SVT, Promote);
1162 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001163 }
David Greene9b9838d2009-06-29 16:47:10 +00001164 }
1165
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001166 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1167 // of this type with custom code.
1168 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1169 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001170 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1171 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001172 }
1173
Evan Cheng6be2c582006-04-05 23:38:46 +00001174 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001176
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001177
Eli Friedman962f5492010-06-02 19:35:46 +00001178 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1179 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001180 //
Eli Friedman962f5492010-06-02 19:35:46 +00001181 // FIXME: We really should do custom legalization for addition and
1182 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1183 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001184 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1185 // Add/Sub/Mul with overflow operations are custom lowered.
1186 MVT VT = IntVTs[i];
1187 setOperationAction(ISD::SADDO, VT, Custom);
1188 setOperationAction(ISD::UADDO, VT, Custom);
1189 setOperationAction(ISD::SSUBO, VT, Custom);
1190 setOperationAction(ISD::USUBO, VT, Custom);
1191 setOperationAction(ISD::SMULO, VT, Custom);
1192 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001193 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001194
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001195 // There are no 8-bit 3-address imul/mul instructions
1196 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1197 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001198
Evan Chengd54f2d52009-03-31 19:38:51 +00001199 if (!Subtarget->is64Bit()) {
1200 // These libcalls are not available in 32-bit.
1201 setLibcallName(RTLIB::SHL_I128, 0);
1202 setLibcallName(RTLIB::SRL_I128, 0);
1203 setLibcallName(RTLIB::SRA_I128, 0);
1204 }
1205
Evan Cheng206ee9d2006-07-07 08:33:52 +00001206 // We have target-specific dag combine patterns for the following nodes:
1207 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001208 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001209 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001210 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001211 setTargetDAGCombine(ISD::SHL);
1212 setTargetDAGCombine(ISD::SRA);
1213 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001214 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001215 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001216 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001217 setTargetDAGCombine(ISD::FADD);
1218 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001219 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001220 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001221 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001222 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001223 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001224 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001226 if (Subtarget->is64Bit())
1227 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001228 if (Subtarget->hasBMI())
1229 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001230
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001231 computeRegisterProperties();
1232
Evan Cheng05219282011-01-06 06:52:41 +00001233 // On Darwin, -Os means optimize for size without hurting performance,
1234 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001235 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001236 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001237 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1239 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1240 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001241 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001242 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001243
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001245}
1246
Scott Michel5b8f82e2008-03-10 15:42:14 +00001247
Duncan Sands28b77e92011-09-06 19:07:46 +00001248EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1249 if (!VT.isVector()) return MVT::i8;
1250 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001251}
1252
1253
Evan Cheng29286502008-01-23 23:17:41 +00001254/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1255/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001256static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001257 if (MaxAlign == 16)
1258 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (VTy->getBitWidth() == 128)
1261 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 unsigned EltAlign = 0;
1264 getMaxByValAlign(ATy->getElementType(), EltAlign);
1265 if (EltAlign > MaxAlign)
1266 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1269 unsigned EltAlign = 0;
1270 getMaxByValAlign(STy->getElementType(i), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
1273 if (MaxAlign == 16)
1274 break;
1275 }
1276 }
1277 return;
1278}
1279
1280/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1281/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001282/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1283/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001284unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001285 if (Subtarget->is64Bit()) {
1286 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001287 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (TyAlign > 8)
1289 return TyAlign;
1290 return 8;
1291 }
1292
Evan Cheng29286502008-01-23 23:17:41 +00001293 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001294 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001295 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001296 return Align;
1297}
Chris Lattner2b02a442007-02-25 08:29:00 +00001298
Evan Chengf0df0312008-05-15 08:39:06 +00001299/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001300/// and store operations as a result of memset, memcpy, and memmove
1301/// lowering. If DstAlign is zero that means it's safe to destination
1302/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1303/// means there isn't a need to check it against alignment requirement,
1304/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001305/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001306/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1307/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1308/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001309/// It returns EVT::Other if the type should be determined using generic
1310/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001311EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001312X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1313 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001314 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001316 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001317 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1318 // linux. This is because the stack realignment code can't handle certain
1319 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001321 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001322 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001323 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 (Subtarget->isUnalignedMemAccessFast() ||
1325 ((DstAlign == 0 || DstAlign >= 16) &&
1326 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001328 if (Subtarget->getStackAlignment() >= 32) {
1329 if (Subtarget->hasAVX2())
1330 return MVT::v8i32;
1331 if (Subtarget->hasAVX())
1332 return MVT::v8f32;
1333 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001334 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001339 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001341 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 // Do not use f64 to lower memcpy if source is string constant. It's
1343 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001346 }
Evan Chengf0df0312008-05-15 08:39:06 +00001347 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 return MVT::i64;
1349 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001350}
1351
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001352/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1353/// current function. The returned value is a member of the
1354/// MachineJumpTableInfo::JTEntryKind enum.
1355unsigned X86TargetLowering::getJumpTableEncoding() const {
1356 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1357 // symbol.
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1359 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001360 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001361
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001362 // Otherwise, use the normal jump table encoding heuristics.
1363 return TargetLowering::getJumpTableEncoding();
1364}
1365
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366const MCExpr *
1367X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1368 const MachineBasicBlock *MBB,
1369 unsigned uid,MCContext &Ctx) const{
1370 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1371 Subtarget->isPICStyleGOT());
1372 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1373 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001374 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1375 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376}
1377
Evan Chengcc415862007-11-09 01:32:10 +00001378/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1379/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001381 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001382 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 // This doesn't have DebugLoc associated with it, but is not really the
1384 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001385 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001386 return Table;
1387}
1388
Chris Lattner589c6f62010-01-26 06:28:43 +00001389/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1390/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1391/// MCExpr.
1392const MCExpr *X86TargetLowering::
1393getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1394 MCContext &Ctx) const {
1395 // X86-64 uses RIP relative addressing based on the jump table label.
1396 if (Subtarget->isPICStyleRIPRel())
1397 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1398
1399 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001400 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001401}
1402
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001403// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001404std::pair<const TargetRegisterClass*, uint8_t>
1405X86TargetLowering::findRepresentativeClass(EVT VT) const{
1406 const TargetRegisterClass *RRC = 0;
1407 uint8_t Cost = 1;
1408 switch (VT.getSimpleVT().SimpleTy) {
1409 default:
1410 return TargetLowering::findRepresentativeClass(VT);
1411 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1412 RRC = (Subtarget->is64Bit()
1413 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001416 RRC = X86::VR64RegisterClass;
1417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
1423 RRC = X86::VR128RegisterClass;
1424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Dale Johannesenc4510512010-09-24 19:05:48 +00001502 // If this is x86-64, and we disabled SSE, we can't return FP values,
1503 // or SSE or MMX vectors.
1504 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1505 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001506 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE register return with SSE disabled");
1508 }
1509 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1510 // llvm-gcc has never done it right and no one has noticed, so this
1511 // should be OK for now.
1512 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001513 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001514 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1517 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (VA.getLocReg() == X86::ST0 ||
1519 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1521 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001524 RetOps.push_back(ValToCopy);
1525 // Don't emit a copytoreg.
1526 continue;
1527 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001528
Evan Cheng242b38b2009-02-23 09:03:22 +00001529 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1530 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001531 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001532 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001535 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1536 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 // If we don't have SSE2 available, convert to v4f32 so the generated
1538 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001539 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001542 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001544
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001546 Flag = Chain.getValue(1);
1547 }
Dan Gohman61a92132008-04-21 23:59:07 +00001548
1549 // The x86-64 ABI for returning structs by value requires that we copy
1550 // the sret argument into %rax for the return. We saved the argument into
1551 // a virtual register in the entry block, so now we copy the value out
1552 // and into %rax.
1553 if (Subtarget->is64Bit() &&
1554 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1557 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001559 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001564
1565 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001566 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps[0] = Chain; // Update chain.
1570
1571 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001572 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
1575 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577}
1578
Evan Cheng3d2125c2010-11-30 23:55:39 +00001579bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1580 if (N->getNumValues() != 1)
1581 return false;
1582 if (!N->hasNUsesOfValue(1, 0))
1583 return false;
1584
1585 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001586 if (Copy->getOpcode() != ISD::CopyToReg &&
1587 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001589
1590 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 if (UI->getOpcode() != X86ISD::RET_FLAG)
1594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 HasRet = true;
1596 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599}
1600
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001601EVT
1602X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001603 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001604 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001605 // TODO: Is this also valid on 32-bit?
1606 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607 ReturnMVT = MVT::i8;
1608 else
1609 ReturnMVT = MVT::i32;
1610
1611 EVT MinVT = getRegisterType(Context, ReturnMVT);
1612 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615/// LowerCallResult - Lower the result values of a call into the
1616/// appropriate copies out of appropriate physical registers.
1617///
1618SDValue
1619X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001620 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 const SmallVectorImpl<ISD::InputArg> &Ins,
1622 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001623 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001624
Chris Lattnere32bbf62007-02-28 07:09:55 +00001625 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001626 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001627 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001628 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1629 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattner3085e152007-02-25 08:59:22 +00001632 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001633 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001634 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001635 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001639 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001640 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 }
1642
Evan Cheng79fb3b42009-02-20 20:43:02 +00001643 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001644
1645 // If this is a call to a function that returns an fp value on the floating
1646 // point stack, we must guarantee the the value is popped from the stack, so
1647 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001648 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001649 // instead.
1650 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1651 // If we prefer to use the value in xmm registers, copy it out as f80 and
1652 // use a truncate to move it from fp stack reg to xmm reg.
1653 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001655 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1656 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001657 Val = Chain.getValue(0);
1658
1659 // Round the f80 to the right size, which also moves it to the appropriate
1660 // xmm register.
1661 if (CopyVT != VA.getValVT())
1662 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1663 // This truncation won't change the value.
1664 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001665 } else {
1666 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1667 CopyVT, InFlag).getValue(1);
1668 Val = Chain.getValue(0);
1669 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001670 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001672 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001675}
1676
1677
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001678//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001679// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001681// StdCall calling convention seems to be standard for many Windows' API
1682// routines and around. It differs from C calling convention just a little:
1683// callee should clean up the stack, not caller. Symbols should be also
1684// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// For info on fast calling convention see Fast Calling Convention (tail call)
1686// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001689/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1691 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001695}
1696
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001697/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001698/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699static bool
1700ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1701 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001705}
1706
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001707/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1708/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001709/// the specific parameter attribute. The copy will be passed as a byval
1710/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001711static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001712CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1714 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001715 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001716
Dale Johannesendd64c412009-02-04 00:33:20 +00001717 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001718 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001719 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001720}
1721
Chris Lattner29689432010-03-11 00:22:57 +00001722/// IsTailCallConvention - Return true if the calling convention is one that
1723/// supports tail call optimization.
1724static bool IsTailCallConvention(CallingConv::ID CC) {
1725 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1726}
1727
Evan Cheng485fafc2011-03-21 01:19:09 +00001728bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001729 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001730 return false;
1731
1732 CallSite CS(CI);
1733 CallingConv::ID CalleeCC = CS.getCallingConv();
1734 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1735 return false;
1736
1737 return true;
1738}
1739
Evan Cheng0c439eb2010-01-27 00:07:07 +00001740/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1741/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001742static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1743 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001744 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001745}
1746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747SDValue
1748X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001749 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 const SmallVectorImpl<ISD::InputArg> &Ins,
1751 DebugLoc dl, SelectionDAG &DAG,
1752 const CCValAssign &VA,
1753 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001755 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1758 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001759 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001760 EVT ValVT;
1761
1762 // If value is passed by pointer we have address passed instead of the value
1763 // itself.
1764 if (VA.getLocInfo() == CCValAssign::Indirect)
1765 ValVT = VA.getLocVT();
1766 else
1767 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001768
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001769 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001770 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // In case of tail call optimization mark all arguments mutable. Since they
1772 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001773 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001774 unsigned Bytes = Flags.getByValSize();
1775 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1776 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 return DAG.getFrameIndex(FI, getPointerTy());
1778 } else {
1779 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001780 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1782 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001783 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001784 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001785 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001790 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 bool isVarArg,
1792 const SmallVectorImpl<ISD::InputArg> &Ins,
1793 DebugLoc dl,
1794 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001795 SmallVectorImpl<SDValue> &InVals)
1796 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001797 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001798 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 const Function* Fn = MF.getFunction();
1801 if (Fn->hasExternalLinkage() &&
1802 Subtarget->isTargetCygMing() &&
1803 Fn->getName() == "main")
1804 FuncInfo->setForceFramePointer(true);
1805
Evan Cheng1bc78042006-04-26 01:20:17 +00001806 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001808 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001809 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001810
Chris Lattner29689432010-03-11 00:22:57 +00001811 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1812 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001813
Chris Lattner638402b2007-02-28 07:00:42 +00001814 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001815 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001816 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001817 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001818
1819 // Allocate shadow area for Win64
1820 if (IsWin64) {
1821 CCInfo.AllocateStack(32, 8);
1822 }
1823
Duncan Sands45907662010-10-31 13:21:44 +00001824 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001825
Chris Lattnerf39f7712007-02-28 05:46:49 +00001826 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001827 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1829 CCValAssign &VA = ArgLocs[i];
1830 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1831 // places.
1832 assert(VA.getValNo() != LastVal &&
1833 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001834 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001836
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001838 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001839 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001848 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1849 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001850 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001851 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001852 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001853 RC = X86::VR64RegisterClass;
1854 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001855 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001856
Devang Patel68e6bee2011-02-21 23:21:26 +00001857 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Chris Lattnerf39f7712007-02-28 05:46:49 +00001860 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1861 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1862 // right size.
1863 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001864 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001865 DAG.getValueType(VA.getValVT()));
1866 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001867 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001868 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001870 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 // Handle MMX values passed in XMM regs.
1874 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001875 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1876 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001877 } else
1878 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001879 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 } else {
1881 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001883 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884
1885 // If value is passed via pointer - do a load.
1886 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001887 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001888 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001889
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001891 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001892
Dan Gohman61a92132008-04-21 23:59:07 +00001893 // The x86-64 ABI for returning structs by value requires that we copy
1894 // the sret argument into %rax for the return. Save the argument into
1895 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001896 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001897 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1898 unsigned Reg = FuncInfo->getSRetReturnReg();
1899 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001901 FuncInfo->setSRetReturnReg(Reg);
1902 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001905 }
1906
Chris Lattnerf39f7712007-02-28 05:46:49 +00001907 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001908 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001909 if (FuncIsMadeTailCallSafe(CallConv,
1910 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001911 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001912
Evan Cheng1bc78042006-04-26 01:20:17 +00001913 // If the function takes variable number of arguments, make a frame index for
1914 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001915 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001916 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1917 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001918 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001919 }
1920 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001921 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1922
1923 // FIXME: We should really autogenerate these arrays
1924 static const unsigned GPR64ArgRegsWin64[] = {
1925 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001926 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 static const unsigned GPR64ArgRegs64Bit[] = {
1928 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1929 };
1930 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1932 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1933 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001934 const unsigned *GPR64ArgRegs;
1935 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936
1937 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 // The XMM registers which might contain var arg parameters are shadowed
1939 // in their paired GPR. So we only need to save the GPR to their home
1940 // slots.
1941 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 } else {
1944 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1945 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001946
Chad Rosier30450e82011-12-22 22:35:21 +00001947 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1948 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 }
1950 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1951 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952
Devang Patel578efa92009-06-05 21:57:13 +00001953 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001954 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001955 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001956 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1957 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001958 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001959 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 // Kernel mode asks for SSE to be disabled, so don't push them
1962 // on the stack.
1963 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001964
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001965 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001966 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001967 // Get to the caller-allocated home save location. Add 8 to account
1968 // for the return address.
1969 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001970 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001971 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001972 // Fixup to set vararg frame on shadow area (4 x i64).
1973 if (NumIntRegs < 4)
1974 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975 } else {
1976 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001977 // registers, then we must store them to their spots on the stack so
1978 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001979 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1980 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1981 FuncInfo->setRegSaveFrameIndex(
1982 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001983 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001985
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001988 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1989 getPointerTy());
1990 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001992 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1993 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001994 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001995 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001997 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001998 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001999 MachinePointerInfo::getFixedStack(
2000 FuncInfo->getRegSaveFrameIndex(), Offset),
2001 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002003 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002004 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002005
Dan Gohmanface41a2009-08-16 21:24:25 +00002006 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2007 // Now store the XMM (fp + vector) parameter registers.
2008 SmallVector<SDValue, 11> SaveXMMOps;
2009 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002010
Devang Patel68e6bee2011-02-21 23:21:26 +00002011 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2013 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002014
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2016 FuncInfo->getRegSaveFrameIndex()));
2017 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2018 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002019
Dan Gohmanface41a2009-08-16 21:24:25 +00002020 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002021 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002022 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002023 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2024 SaveXMMOps.push_back(Val);
2025 }
2026 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2027 MVT::Other,
2028 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002030
2031 if (!MemOps.empty())
2032 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2033 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002035 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002036
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002038 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2039 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002040 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002041 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002043 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002044 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2045 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 // RegSaveFrameIndex is X86-64 only.
2051 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002052 if (CallConv == CallingConv::X86_FastCall ||
2053 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 // fastcc functions can't have varargs.
2055 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 }
Evan Cheng25caf632006-05-23 21:06:34 +00002057
Rafael Espindola76927d752011-08-30 19:39:58 +00002058 FuncInfo->setArgumentStackSize(StackSize);
2059
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002061}
2062
Dan Gohman475871a2008-07-27 21:46:04 +00002063SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2065 SDValue StackPtr, SDValue Arg,
2066 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002067 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002068 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002069 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002071 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002073 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002074
2075 return DAG.getStore(Chain, dl, Arg, PtrOff,
2076 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002077 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002078}
2079
Bill Wendling64e87322009-01-16 19:25:27 +00002080/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002081/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002082SDValue
2083X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002084 SDValue &OutRetAddr, SDValue Chain,
2085 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002088 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002090
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002092 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002093 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002094 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095}
2096
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002097/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002098/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002099static SDValue
2100EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002102 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Store the return address to the appropriate stack slot.
2104 if (!FPDiff) return Chain;
2105 // Calculate the new stack slot for the return address.
2106 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002108 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002111 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002112 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002113 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002114 return Chain;
2115}
2116
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002118X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002119 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002120 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 const SmallVectorImpl<ISD::InputArg> &Ins,
2124 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002125 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 MachineFunction &MF = DAG.getMachineFunction();
2127 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002128 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002129 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002131 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132
Nick Lewycky22de16d2012-01-19 00:34:10 +00002133 if (MF.getTarget().Options.DisableTailCalls)
2134 isTailCall = false;
2135
Evan Cheng5f941932010-02-05 02:21:12 +00002136 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002137 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002138 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2139 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002140 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002141
2142 // Sibcalls are automatically detected tailcalls which do not require
2143 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002144 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002145 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002146
2147 if (isTailCall)
2148 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002149 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002150
Chris Lattner29689432010-03-11 00:22:57 +00002151 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2152 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002153
Chris Lattner638402b2007-02-28 07:00:42 +00002154 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002155 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002156 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002158
2159 // Allocate shadow area for Win64
2160 if (IsWin64) {
2161 CCInfo.AllocateStack(32, 8);
2162 }
2163
Duncan Sands45907662010-10-31 13:21:44 +00002164 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002165
Chris Lattner423c5f42007-02-28 05:31:48 +00002166 // Get a count of how many bytes are to be pushed on the stack.
2167 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002168 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002169 // This is a sibcall. The memory operands are available in caller's
2170 // own caller's stack.
2171 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002172 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2173 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002177 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002179 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002180 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2181 FPDiff = NumBytesCallerPushed - NumBytes;
2182
2183 // Set the delta of movement of the returnaddr stackslot.
2184 // But only set if delta is greater than previous delta.
2185 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2186 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2187 }
2188
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (!IsSibcall)
2190 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002191
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002193 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002194 if (isTailCall && FPDiff)
2195 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2196 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2199 SmallVector<SDValue, 8> MemOpChains;
2200 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002201
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 // Walk the register/memloc assignments, inserting copies/loads. In the case
2203 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002204 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2205 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002206 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002207 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002209 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002210
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 // Promote the value if needed.
2212 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002213 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 case CCValAssign::Full: break;
2215 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002216 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 break;
2218 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002219 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 break;
2221 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2223 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002224 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2226 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002227 } else
2228 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2229 break;
2230 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002231 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 case CCValAssign::Indirect: {
2234 // Store the argument.
2235 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002236 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002237 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002238 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002239 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002240 Arg = SpillSlot;
2241 break;
2242 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002244
Chris Lattner423c5f42007-02-28 05:31:48 +00002245 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002246 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2247 if (isVarArg && IsWin64) {
2248 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2249 // shadow reg if callee is a varargs function.
2250 unsigned ShadowReg = 0;
2251 switch (VA.getLocReg()) {
2252 case X86::XMM0: ShadowReg = X86::RCX; break;
2253 case X86::XMM1: ShadowReg = X86::RDX; break;
2254 case X86::XMM2: ShadowReg = X86::R8; break;
2255 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002256 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002257 if (ShadowReg)
2258 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002259 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002260 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002261 assert(VA.isMemLoc());
2262 if (StackPtr.getNode() == 0)
2263 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2264 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2265 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002266 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002268
Evan Cheng32fe1032006-05-25 00:59:30 +00002269 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002271 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272
Evan Cheng347d5f72006-04-28 21:29:37 +00002273 // Build a sequence of copy-to-reg nodes chained together with token chain
2274 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 // Tail call byval lowering might overwrite argument registers so in case of
2277 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002280 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002281 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 InFlag = Chain.getValue(1);
2283 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002284
Chris Lattner88e1fd52009-07-09 04:24:46 +00002285 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002286 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2287 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002289 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2290 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002291 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 InFlag);
2293 InFlag = Chain.getValue(1);
2294 } else {
2295 // If we are tail calling and generating PIC/GOT style code load the
2296 // address of the callee into ECX. The value in ecx is used as target of
2297 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2298 // for tail calls on PIC/GOT architectures. Normally we would just put the
2299 // address of GOT into ebx and then call target@PLT. But for tail calls
2300 // ebx would be restored (since ebx is callee saved) before jumping to the
2301 // target@PLT.
2302
2303 // Note: The actual moving to ECX is done further down.
2304 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2305 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2306 !G->getGlobal()->hasProtectedVisibility())
2307 Callee = LowerGlobalAddress(Callee, DAG);
2308 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002309 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002310 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002311 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002312
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002313 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002314 // From AMD64 ABI document:
2315 // For calls that may call functions that use varargs or stdargs
2316 // (prototype-less calls or calls to functions containing ellipsis (...) in
2317 // the declaration) %al is used as hidden argument to specify the number
2318 // of SSE registers used. The contents of %al do not need to match exactly
2319 // the number of registers, but must be an ubound on the number of SSE
2320 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002321
Gordon Henriksen86737662008-01-05 16:56:59 +00002322 // Count the number of XMM registers allocated.
2323 static const unsigned XMMArgRegs[] = {
2324 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2325 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2326 };
2327 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002328 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002329 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002330
Dale Johannesendd64c412009-02-04 00:33:20 +00002331 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 InFlag = Chain.getValue(1);
2334 }
2335
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002336
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002337 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (isTailCall) {
2339 // Force all the incoming stack arguments to be loaded from the stack
2340 // before any new outgoing arguments are stored to the stack, because the
2341 // outgoing stack slots may alias the incoming argument stack slots, and
2342 // the alias isn't otherwise explicit. This is slightly more conservative
2343 // than necessary, because it means that each store effectively depends
2344 // on every argument instead of just those arguments it would clobber.
2345 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2346
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SmallVector<SDValue, 8> MemOpChains2;
2348 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002349 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002350 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002351 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002352 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002353 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2354 CCValAssign &VA = ArgLocs[i];
2355 if (VA.isRegLoc())
2356 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002357 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002358 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002359 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002360 // Create frame index.
2361 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002362 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002363 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002364 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002365
Duncan Sands276dcbd2008-03-21 09:14:45 +00002366 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002367 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002368 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002369 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002370 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002371 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002372 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002373
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2375 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002376 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002378 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002379 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002381 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002382 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002383 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002384 }
2385 }
2386
2387 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002389 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002390
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 // Copy arguments to their registers.
2392 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002393 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002394 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002395 InFlag = Chain.getValue(1);
2396 }
Dan Gohman475871a2008-07-27 21:46:04 +00002397 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002398
Gordon Henriksen86737662008-01-05 16:56:59 +00002399 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002400 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002401 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002402 }
2403
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002404 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2405 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2406 // In the 64-bit large code model, we have to make all calls
2407 // through a register, since the call instruction's 32-bit
2408 // pc-relative offset may not be large enough to hold the whole
2409 // address.
2410 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002411 // If the callee is a GlobalAddress node (quite common, every direct call
2412 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2413 // it.
2414
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002415 // We should use extra load for direct calls to dllimported functions in
2416 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002417 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002418 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002420 bool ExtraLoad = false;
2421 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002422
Chris Lattner48a7d022009-07-09 05:02:21 +00002423 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2424 // external symbols most go through the PLT in PIC mode. If the symbol
2425 // has hidden or protected visibility, or if it is static or local, then
2426 // we don't need to use the PLT - we can directly call it.
2427 if (Subtarget->isTargetELF() &&
2428 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002429 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002430 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002431 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002432 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002433 (!Subtarget->getTargetTriple().isMacOSX() ||
2434 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 // PC-relative references to external symbols should go through $stub,
2436 // unless we're building with the leopard linker or later, which
2437 // automatically synthesizes these stubs.
2438 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002439 } else if (Subtarget->isPICStyleRIPRel() &&
2440 isa<Function>(GV) &&
2441 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2442 // If the function is marked as non-lazy, generate an indirect call
2443 // which loads from the GOT directly. This avoids runtime overhead
2444 // at the cost of eager binding (and one extra byte of encoding).
2445 OpFlags = X86II::MO_GOTPCREL;
2446 WrapperKind = X86ISD::WrapperRIP;
2447 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002448 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002449
Devang Patel0d881da2010-07-06 22:08:15 +00002450 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002451 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002452
2453 // Add a wrapper if needed.
2454 if (WrapperKind != ISD::DELETED_NODE)
2455 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2456 // Add extra indirection if needed.
2457 if (ExtraLoad)
2458 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2459 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002460 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002461 }
Bill Wendling056292f2008-09-16 21:48:12 +00002462 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 unsigned char OpFlags = 0;
2464
Evan Cheng1bf891a2010-12-01 22:59:46 +00002465 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2466 // external symbols should go through the PLT.
2467 if (Subtarget->isTargetELF() &&
2468 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2469 OpFlags = X86II::MO_PLT;
2470 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002471 (!Subtarget->getTargetTriple().isMacOSX() ||
2472 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002473 // PC-relative references to external symbols should go through $stub,
2474 // unless we're building with the leopard linker or later, which
2475 // automatically synthesizes these stubs.
2476 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002477 }
Eric Christopherfd179292009-08-27 18:07:15 +00002478
Chris Lattner48a7d022009-07-09 05:02:21 +00002479 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2480 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002481 }
2482
Chris Lattnerd96d0722007-02-25 06:40:16 +00002483 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002484 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002485 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002486
Evan Chengf22f9b32010-02-06 03:28:46 +00002487 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002488 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2489 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002490 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002492
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002493 Ops.push_back(Chain);
2494 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002495
Dan Gohman98ca4f22009-08-05 01:29:28 +00002496 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002498
Gordon Henriksen86737662008-01-05 16:56:59 +00002499 // Add argument registers to the end of the list so that they are known live
2500 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002501 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2502 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2503 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002504
Evan Cheng586ccac2008-03-18 23:36:35 +00002505 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002506 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002507 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2508
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002509 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002510 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002512
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002513 // Experimental: Add a register mask operand representing the call-preserved
2514 // registers.
2515 if (UseRegMask) {
2516 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +00002517 if (const uint32_t *Mask = TRI->getCallPreservedMask(CallConv))
2518 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002519 }
2520
Gabor Greifba36cb52008-08-28 21:40:38 +00002521 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002522 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002523
Dan Gohman98ca4f22009-08-05 01:29:28 +00002524 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002525 // We used to do:
2526 //// If this is the first return lowered for this function, add the regs
2527 //// to the liveout set for the function.
2528 // This isn't right, although it's probably harmless on x86; liveouts
2529 // should be computed from returns not tail calls. Consider a void
2530 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 return DAG.getNode(X86ISD::TC_RETURN, dl,
2532 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 }
2534
Dale Johannesenace16102009-02-03 19:33:06 +00002535 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002536 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002537
Chris Lattner2d297092006-05-23 18:50:38 +00002538 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002540 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2541 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002542 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002543 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2544 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002545 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002546 // pops the hidden struct pointer, so we have to push it back.
2547 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002548 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002549 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002550 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002551 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002552
Gordon Henriksenae636f82008-01-03 16:47:34 +00002553 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002554 if (!IsSibcall) {
2555 Chain = DAG.getCALLSEQ_END(Chain,
2556 DAG.getIntPtrConstant(NumBytes, true),
2557 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2558 true),
2559 InFlag);
2560 InFlag = Chain.getValue(1);
2561 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002562
Chris Lattner3085e152007-02-25 08:59:22 +00002563 // Handle result values, copying them out of physregs into vregs that we
2564 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2566 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002567}
2568
Evan Cheng25ab6902006-09-08 06:48:29 +00002569
2570//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571// Fast Calling Convention (tail call) implementation
2572//===----------------------------------------------------------------------===//
2573
2574// Like std call, callee cleans arguments, convention except that ECX is
2575// reserved for storing the tail called function address. Only 2 registers are
2576// free for argument passing (inreg). Tail call optimization is performed
2577// provided:
2578// * tailcallopt is enabled
2579// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002580// On X86_64 architecture with GOT-style position independent code only local
2581// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002582// To keep the stack aligned according to platform abi the function
2583// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2584// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002585// If a tail called function callee has more arguments than the caller the
2586// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002587// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002588// original REtADDR, but before the saved framepointer or the spilled registers
2589// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2590// stack layout:
2591// arg1
2592// arg2
2593// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002594// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// move area ]
2596// (possible EBP)
2597// ESI
2598// EDI
2599// local1 ..
2600
2601/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2602/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002603unsigned
2604X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2605 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002606 MachineFunction &MF = DAG.getMachineFunction();
2607 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002608 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002609 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002610 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002611 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002612 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2614 // Number smaller than 12 so just add the difference.
2615 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2616 } else {
2617 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002618 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002620 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002622}
2623
Evan Cheng5f941932010-02-05 02:21:12 +00002624/// MatchingStackOffset - Return true if the given stack call argument is
2625/// already available in the same position (relatively) of the caller's
2626/// incoming argument stack.
2627static
2628bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2629 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2630 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002631 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2632 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002633 if (Arg.getOpcode() == ISD::CopyFromReg) {
2634 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002635 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002636 return false;
2637 MachineInstr *Def = MRI->getVRegDef(VR);
2638 if (!Def)
2639 return false;
2640 if (!Flags.isByVal()) {
2641 if (!TII->isLoadFromStackSlot(Def, FI))
2642 return false;
2643 } else {
2644 unsigned Opcode = Def->getOpcode();
2645 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2646 Def->getOperand(1).isFI()) {
2647 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002648 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002649 } else
2650 return false;
2651 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2653 if (Flags.isByVal())
2654 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002655 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 // define @foo(%struct.X* %A) {
2657 // tail call @bar(%struct.X* byval %A)
2658 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002659 return false;
2660 SDValue Ptr = Ld->getBasePtr();
2661 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2662 if (!FINode)
2663 return false;
2664 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002665 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002666 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002667 FI = FINode->getIndex();
2668 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 } else
2670 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002671
Evan Cheng4cae1332010-03-05 08:38:04 +00002672 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002673 if (!MFI->isFixedObjectIndex(FI))
2674 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002676}
2677
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2679/// for tail call optimization. Targets which want to do tail call
2680/// optimization should implement this function.
2681bool
2682X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002683 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002685 bool isCalleeStructRet,
2686 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002687 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002688 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002689 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002691 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002692 CalleeCC != CallingConv::C)
2693 return false;
2694
Evan Cheng7096ae42010-01-29 06:45:59 +00002695 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002696 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002697 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002698 CallingConv::ID CallerCC = CallerF->getCallingConv();
2699 bool CCMatch = CallerCC == CalleeCC;
2700
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002701 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002702 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002703 return true;
2704 return false;
2705 }
2706
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002707 // Look for obvious safe cases to perform tail call optimization that do not
2708 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002709
Evan Cheng2c12cb42010-03-26 16:26:03 +00002710 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2711 // emit a special epilogue.
2712 if (RegInfo->needsStackRealignment(MF))
2713 return false;
2714
Evan Chenga375d472010-03-15 18:54:48 +00002715 // Also avoid sibcall optimization if either caller or callee uses struct
2716 // return semantics.
2717 if (isCalleeStructRet || isCallerStructRet)
2718 return false;
2719
Chad Rosier2416da32011-06-24 21:15:36 +00002720 // An stdcall caller is expected to clean up its arguments; the callee
2721 // isn't going to do that.
2722 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2723 return false;
2724
Chad Rosier871f6642011-05-18 19:59:50 +00002725 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002726 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002727 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002728
2729 // Optimizing for varargs on Win64 is unlikely to be safe without
2730 // additional testing.
2731 if (Subtarget->isTargetWin64())
2732 return false;
2733
Chad Rosier871f6642011-05-18 19:59:50 +00002734 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002735 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2736 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2739 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2740 if (!ArgLocs[i].isRegLoc())
2741 return false;
2742 }
2743
Chad Rosier30450e82011-12-22 22:35:21 +00002744 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2745 // stack. Therefore, if it's not used by the call it is not safe to optimize
2746 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002747 bool Unused = false;
2748 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2749 if (!Ins[i].Used) {
2750 Unused = true;
2751 break;
2752 }
2753 }
2754 if (Unused) {
2755 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002756 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2757 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002758 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002759 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002760 CCValAssign &VA = RVLocs[i];
2761 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2762 return false;
2763 }
2764 }
2765
Evan Cheng13617962010-04-30 01:12:32 +00002766 // If the calling conventions do not match, then we'd better make sure the
2767 // results are returned in the same way as what the caller expects.
2768 if (!CCMatch) {
2769 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002770 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2771 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002772 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2773
2774 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002775 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2776 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002777 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2778
2779 if (RVLocs1.size() != RVLocs2.size())
2780 return false;
2781 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2782 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2783 return false;
2784 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2785 return false;
2786 if (RVLocs1[i].isRegLoc()) {
2787 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2788 return false;
2789 } else {
2790 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2791 return false;
2792 }
2793 }
2794 }
2795
Evan Chenga6bff982010-01-30 01:22:00 +00002796 // If the callee takes no arguments then go on to check the results of the
2797 // call.
2798 if (!Outs.empty()) {
2799 // Check if stack adjustment is needed. For now, do not do this if any
2800 // argument is passed on the stack.
2801 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2803 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002804
2805 // Allocate shadow area for Win64
2806 if (Subtarget->isTargetWin64()) {
2807 CCInfo.AllocateStack(32, 8);
2808 }
2809
Duncan Sands45907662010-10-31 13:21:44 +00002810 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002811 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002812 MachineFunction &MF = DAG.getMachineFunction();
2813 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2814 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002815
2816 // Check if the arguments are already laid out in the right way as
2817 // the caller's fixed stack objects.
2818 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002819 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2820 const X86InstrInfo *TII =
2821 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002822 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2823 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002824 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002825 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002826 if (VA.getLocInfo() == CCValAssign::Indirect)
2827 return false;
2828 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002829 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2830 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002831 return false;
2832 }
2833 }
2834 }
Evan Cheng9c044672010-05-29 01:35:22 +00002835
2836 // If the tailcall address may be in a register, then make sure it's
2837 // possible to register allocate for it. In 32-bit, the call address can
2838 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002839 // callee-saved registers are restored. These happen to be the same
2840 // registers used to pass 'inreg' arguments so watch out for those.
2841 if (!Subtarget->is64Bit() &&
2842 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002843 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002844 unsigned NumInRegs = 0;
2845 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2846 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002847 if (!VA.isRegLoc())
2848 continue;
2849 unsigned Reg = VA.getLocReg();
2850 switch (Reg) {
2851 default: break;
2852 case X86::EAX: case X86::EDX: case X86::ECX:
2853 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002854 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002855 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002856 }
2857 }
2858 }
Evan Chenga6bff982010-01-30 01:22:00 +00002859 }
Evan Chengb1712452010-01-27 06:25:16 +00002860
Evan Cheng86809cc2010-02-03 03:28:02 +00002861 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002862}
2863
Dan Gohman3df24e62008-09-03 23:12:08 +00002864FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002865X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2866 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002867}
2868
2869
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002870//===----------------------------------------------------------------------===//
2871// Other Lowering Hooks
2872//===----------------------------------------------------------------------===//
2873
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002874static bool MayFoldLoad(SDValue Op) {
2875 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2876}
2877
2878static bool MayFoldIntoStore(SDValue Op) {
2879 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2880}
2881
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002882static bool isTargetShuffle(unsigned Opcode) {
2883 switch(Opcode) {
2884 default: return false;
2885 case X86ISD::PSHUFD:
2886 case X86ISD::PSHUFHW:
2887 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002888 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002889 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002890 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002891 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002892 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002893 case X86ISD::MOVLPS:
2894 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002895 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002896 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002897 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002898 case X86ISD::MOVSS:
2899 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002900 case X86ISD::UNPCKL:
2901 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002902 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002903 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002904 return true;
2905 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002906}
2907
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002908static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002909 SDValue V1, SelectionDAG &DAG) {
2910 switch(Opc) {
2911 default: llvm_unreachable("Unknown x86 shuffle node");
2912 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002913 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002914 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002915 return DAG.getNode(Opc, dl, VT, V1);
2916 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002917}
2918
2919static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002920 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002921 switch(Opc) {
2922 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002923 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002924 case X86ISD::PSHUFHW:
2925 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002926 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002927 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2928 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002930
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002931static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2932 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2933 switch(Opc) {
2934 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002935 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002936 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002937 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002938 return DAG.getNode(Opc, dl, VT, V1, V2,
2939 DAG.getConstant(TargetMask, MVT::i8));
2940 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002941}
2942
2943static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2944 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2945 switch(Opc) {
2946 default: llvm_unreachable("Unknown x86 shuffle node");
2947 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002948 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002949 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002950 case X86ISD::MOVLPS:
2951 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002952 case X86ISD::MOVSS:
2953 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002954 case X86ISD::UNPCKL:
2955 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002956 return DAG.getNode(Opc, dl, VT, V1, V2);
2957 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002958}
2959
Dan Gohmand858e902010-04-17 15:26:15 +00002960SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002961 MachineFunction &MF = DAG.getMachineFunction();
2962 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2963 int ReturnAddrIndex = FuncInfo->getRAIndex();
2964
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965 if (ReturnAddrIndex == 0) {
2966 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002967 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002968 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002969 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002970 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002971 }
2972
Evan Cheng25ab6902006-09-08 06:48:29 +00002973 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002974}
2975
2976
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002977bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2978 bool hasSymbolicDisplacement) {
2979 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002980 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002981 return false;
2982
2983 // If we don't have a symbolic displacement - we don't have any extra
2984 // restrictions.
2985 if (!hasSymbolicDisplacement)
2986 return true;
2987
2988 // FIXME: Some tweaks might be needed for medium code model.
2989 if (M != CodeModel::Small && M != CodeModel::Kernel)
2990 return false;
2991
2992 // For small code model we assume that latest object is 16MB before end of 31
2993 // bits boundary. We may also accept pretty large negative constants knowing
2994 // that all objects are in the positive half of address space.
2995 if (M == CodeModel::Small && Offset < 16*1024*1024)
2996 return true;
2997
2998 // For kernel code model we know that all object resist in the negative half
2999 // of 32bits address space. We may not accept negative offsets, since they may
3000 // be just off and we may accept pretty large positive ones.
3001 if (M == CodeModel::Kernel && Offset > 0)
3002 return true;
3003
3004 return false;
3005}
3006
Evan Chengef41ff62011-06-23 17:54:54 +00003007/// isCalleePop - Determines whether the callee is required to pop its
3008/// own arguments. Callee pop is necessary to support tail calls.
3009bool X86::isCalleePop(CallingConv::ID CallingConv,
3010 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3011 if (IsVarArg)
3012 return false;
3013
3014 switch (CallingConv) {
3015 default:
3016 return false;
3017 case CallingConv::X86_StdCall:
3018 return !is64Bit;
3019 case CallingConv::X86_FastCall:
3020 return !is64Bit;
3021 case CallingConv::X86_ThisCall:
3022 return !is64Bit;
3023 case CallingConv::Fast:
3024 return TailCallOpt;
3025 case CallingConv::GHC:
3026 return TailCallOpt;
3027 }
3028}
3029
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003030/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3031/// specific condition code, returning the condition code and the LHS/RHS of the
3032/// comparison to make.
3033static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3034 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003035 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003036 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3037 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3038 // X > -1 -> X == 0, jump !sign.
3039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3042 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003044 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003045 // X < 1 -> X <= 0
3046 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003048 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003049 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003050
Evan Chengd9558e02006-01-06 00:43:03 +00003051 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003052 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 case ISD::SETEQ: return X86::COND_E;
3054 case ISD::SETGT: return X86::COND_G;
3055 case ISD::SETGE: return X86::COND_GE;
3056 case ISD::SETLT: return X86::COND_L;
3057 case ISD::SETLE: return X86::COND_LE;
3058 case ISD::SETNE: return X86::COND_NE;
3059 case ISD::SETULT: return X86::COND_B;
3060 case ISD::SETUGT: return X86::COND_A;
3061 case ISD::SETULE: return X86::COND_BE;
3062 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003063 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003065
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003067
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003069 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3070 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003071 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3072 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003073 }
3074
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 switch (SetCCOpcode) {
3076 default: break;
3077 case ISD::SETOLT:
3078 case ISD::SETOLE:
3079 case ISD::SETUGT:
3080 case ISD::SETUGE:
3081 std::swap(LHS, RHS);
3082 break;
3083 }
3084
3085 // On a floating point condition, the flags are set as follows:
3086 // ZF PF CF op
3087 // 0 | 0 | 0 | X > Y
3088 // 0 | 0 | 1 | X < Y
3089 // 1 | 0 | 0 | X == Y
3090 // 1 | 1 | 1 | unordered
3091 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003092 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003093 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETOLT: // flipped
3096 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETOLE: // flipped
3099 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETUGT: // flipped
3102 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003103 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETUGE: // flipped
3105 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETNE: return X86::COND_NE;
3109 case ISD::SETUO: return X86::COND_P;
3110 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003111 case ISD::SETOEQ:
3112 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 }
Evan Chengd9558e02006-01-06 00:43:03 +00003114}
3115
Evan Cheng4a460802006-01-11 00:33:36 +00003116/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3117/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003118/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003119static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003120 switch (X86CC) {
3121 default:
3122 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003123 case X86::COND_B:
3124 case X86::COND_BE:
3125 case X86::COND_E:
3126 case X86::COND_P:
3127 case X86::COND_A:
3128 case X86::COND_AE:
3129 case X86::COND_NE:
3130 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003131 return true;
3132 }
3133}
3134
Evan Chengeb2f9692009-10-27 19:56:55 +00003135/// isFPImmLegal - Returns true if the target can instruction select the
3136/// specified FP immediate natively. If false, the legalizer will
3137/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003138bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003139 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3140 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3141 return true;
3142 }
3143 return false;
3144}
3145
Nate Begeman9008ca62009-04-27 18:41:29 +00003146/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3147/// the specified range (L, H].
3148static bool isUndefOrInRange(int Val, int Low, int Hi) {
3149 return (Val < 0) || (Val >= Low && Val < Hi);
3150}
3151
3152/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3153/// specified value.
3154static bool isUndefOrEqual(int Val, int CmpVal) {
3155 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003156 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003158}
3159
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003160/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3161/// from position Pos and ending in Pos+Size, falls within the specified
3162/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003163static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003164 int Pos, int Size, int Low) {
3165 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3166 if (!isUndefOrEqual(Mask[i], Low))
3167 return false;
3168 return true;
3169}
3170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3172/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3173/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003174static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003175 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 return (Mask[0] < 2 && Mask[1] < 2);
3179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180}
3181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003183 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003184}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003188static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003193 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003197 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return true;
3202}
3203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003205 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003206}
Evan Cheng506d3df2006-03-29 23:07:14 +00003207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3209/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003210static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003215 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003219 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003224}
3225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003227 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003228}
3229
Nate Begemana09008b2009-10-19 02:17:23 +00003230/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3231/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003232static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3233 const X86Subtarget *Subtarget) {
3234 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3235 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003236 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003237
Craig Topper0e2037b2012-01-20 05:53:00 +00003238 unsigned NumElts = VT.getVectorNumElements();
3239 unsigned NumLanes = VT.getSizeInBits()/128;
3240 unsigned NumLaneElts = NumElts/NumLanes;
3241
3242 // Do not handle 64-bit element shuffles with palignr.
3243 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003244 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003245
Craig Topper0e2037b2012-01-20 05:53:00 +00003246 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3247 unsigned i;
3248 for (i = 0; i != NumLaneElts; ++i) {
3249 if (Mask[i+l] >= 0)
3250 break;
3251 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Craig Topper0e2037b2012-01-20 05:53:00 +00003253 // Lane is all undef, go to next lane
3254 if (i == NumLaneElts)
3255 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003256
Craig Topper0e2037b2012-01-20 05:53:00 +00003257 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 // Make sure its in this lane in one of the sources
3260 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3261 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003262 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003263
3264 // If not lane 0, then we must match lane 0
3265 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3266 return false;
3267
3268 // Correct second source to be contiguous with first source
3269 if (Start >= (int)NumElts)
3270 Start -= NumElts - NumLaneElts;
3271
3272 // Make sure we're shifting in the right direction.
3273 if (Start <= (int)(i+l))
3274 return false;
3275
3276 Start -= i;
3277
3278 // Check the rest of the elements to see if they are consecutive.
3279 for (++i; i != NumLaneElts; ++i) {
3280 int Idx = Mask[i+l];
3281
3282 // Make sure its in this lane
3283 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3284 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3285 return false;
3286
3287 // If not lane 0, then we must match lane 0
3288 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3289 return false;
3290
3291 if (Idx >= (int)NumElts)
3292 Idx -= NumElts - NumLaneElts;
3293
3294 if (!isUndefOrEqual(Idx, Start+i))
3295 return false;
3296
3297 }
Nate Begemana09008b2009-10-19 02:17:23 +00003298 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003299
Nate Begemana09008b2009-10-19 02:17:23 +00003300 return true;
3301}
3302
Craig Topper1a7700a2012-01-19 08:19:12 +00003303/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3304/// the two vector operands have swapped position.
3305static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3306 unsigned NumElems) {
3307 for (unsigned i = 0; i != NumElems; ++i) {
3308 int idx = Mask[i];
3309 if (idx < 0)
3310 continue;
3311 else if (idx < (int)NumElems)
3312 Mask[i] = idx + NumElems;
3313 else
3314 Mask[i] = idx - NumElems;
3315 }
3316}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003317
Craig Topper1a7700a2012-01-19 08:19:12 +00003318/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3319/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3320/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3321/// reverse of what x86 shuffles want.
3322static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3323 bool Commuted = false) {
3324 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003325 return false;
3326
Craig Topper1a7700a2012-01-19 08:19:12 +00003327 unsigned NumElems = VT.getVectorNumElements();
3328 unsigned NumLanes = VT.getSizeInBits()/128;
3329 unsigned NumLaneElems = NumElems/NumLanes;
3330
3331 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003332 return false;
3333
3334 // VSHUFPSY divides the resulting vector into 4 chunks.
3335 // The sources are also splitted into 4 chunks, and each destination
3336 // chunk must come from a different source chunk.
3337 //
3338 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3339 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3340 //
3341 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3342 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3343 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003344 // VSHUFPDY divides the resulting vector into 4 chunks.
3345 // The sources are also splitted into 4 chunks, and each destination
3346 // chunk must come from a different source chunk.
3347 //
3348 // SRC1 => X3 X2 X1 X0
3349 // SRC2 => Y3 Y2 Y1 Y0
3350 //
3351 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3352 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003353 unsigned HalfLaneElems = NumLaneElems/2;
3354 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3355 for (unsigned i = 0; i != NumLaneElems; ++i) {
3356 int Idx = Mask[i+l];
3357 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3358 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3359 return false;
3360 // For VSHUFPSY, the mask of the second half must be the same as the
3361 // first but with the appropriate offsets. This works in the same way as
3362 // VPERMILPS works with masks.
3363 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3364 continue;
3365 if (!isUndefOrEqual(Idx, Mask[i]+l))
3366 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003367 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003368 }
3369
3370 return true;
3371}
3372
Craig Topper1a7700a2012-01-19 08:19:12 +00003373bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3374 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003375}
3376
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003377/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3378/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003379bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003380 EVT VT = N->getValueType(0);
3381 unsigned NumElems = VT.getVectorNumElements();
3382
3383 if (VT.getSizeInBits() != 128)
3384 return false;
3385
3386 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003387 return false;
3388
Evan Cheng2064a2b2006-03-28 06:50:32 +00003389 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3391 isUndefOrEqual(N->getMaskElt(1), 7) &&
3392 isUndefOrEqual(N->getMaskElt(2), 2) &&
3393 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003394}
3395
Nate Begeman0b10b912009-11-07 23:17:15 +00003396/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3397/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3398/// <2, 3, 2, 3>
3399bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003400 EVT VT = N->getValueType(0);
3401 unsigned NumElems = VT.getVectorNumElements();
3402
3403 if (VT.getSizeInBits() != 128)
3404 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003405
Nate Begeman0b10b912009-11-07 23:17:15 +00003406 if (NumElems != 4)
3407 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003408
Nate Begeman0b10b912009-11-07 23:17:15 +00003409 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003410 isUndefOrEqual(N->getMaskElt(1), 3) &&
3411 isUndefOrEqual(N->getMaskElt(2), 2) &&
3412 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003413}
3414
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3416/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003417bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003418 EVT VT = N->getValueType(0);
3419
3420 if (VT.getSizeInBits() != 128)
3421 return false;
3422
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425 if (NumElems != 2 && NumElems != 4)
3426 return false;
3427
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003430 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431
Evan Chengc5cdff22006-04-07 21:53:05 +00003432 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003434 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
3436 return true;
3437}
3438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3440/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3441bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
David Greenea20244d2011-03-02 17:23:43 +00003444 if ((NumElems != 2 && NumElems != 4)
3445 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446 return false;
3447
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003450 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 for (unsigned i = 0; i < NumElems/2; ++i)
3453 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003454 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455
3456 return true;
3457}
3458
Evan Cheng0038e592006-03-28 00:39:58 +00003459/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3460/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003461static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003462 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003463 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003464
3465 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3466 "Unsupported vector type for unpckh");
3467
Craig Topper6347e862011-11-21 06:57:39 +00003468 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003469 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003470 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003471
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003472 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3473 // independently on 128-bit lanes.
3474 unsigned NumLanes = VT.getSizeInBits()/128;
3475 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003476
Craig Topper94438ba2011-12-16 08:06:31 +00003477 for (unsigned l = 0; l != NumLanes; ++l) {
3478 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3479 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003480 i += 2, ++j) {
3481 int BitI = Mask[i];
3482 int BitI1 = Mask[i+1];
3483 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003484 return false;
David Greenea20244d2011-03-02 17:23:43 +00003485 if (V2IsSplat) {
3486 if (!isUndefOrEqual(BitI1, NumElts))
3487 return false;
3488 } else {
3489 if (!isUndefOrEqual(BitI1, j + NumElts))
3490 return false;
3491 }
Evan Cheng39623da2006-04-20 08:58:49 +00003492 }
Evan Cheng0038e592006-03-28 00:39:58 +00003493 }
David Greenea20244d2011-03-02 17:23:43 +00003494
Evan Cheng0038e592006-03-28 00:39:58 +00003495 return true;
3496}
3497
Craig Topper6347e862011-11-21 06:57:39 +00003498bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003499 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003500}
3501
Evan Cheng4fcb9222006-03-28 02:43:26 +00003502/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3503/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003504static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003505 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003506 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003507
3508 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3509 "Unsupported vector type for unpckh");
3510
Craig Topper6347e862011-11-21 06:57:39 +00003511 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003512 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003513 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003514
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003515 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3516 // independently on 128-bit lanes.
3517 unsigned NumLanes = VT.getSizeInBits()/128;
3518 unsigned NumLaneElts = NumElts/NumLanes;
3519
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003520 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003521 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3522 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003523 int BitI = Mask[i];
3524 int BitI1 = Mask[i+1];
3525 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003526 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003527 if (V2IsSplat) {
3528 if (isUndefOrEqual(BitI1, NumElts))
3529 return false;
3530 } else {
3531 if (!isUndefOrEqual(BitI1, j+NumElts))
3532 return false;
3533 }
Evan Cheng39623da2006-04-20 08:58:49 +00003534 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003535 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003536 return true;
3537}
3538
Craig Topper6347e862011-11-21 06:57:39 +00003539bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003540 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003541}
3542
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003543/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3544/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3545/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003546static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003547 bool HasAVX2) {
3548 unsigned NumElts = VT.getVectorNumElements();
3549
3550 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3551 "Unsupported vector type for unpckh");
3552
3553 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3554 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003555 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003556
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003557 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3558 // FIXME: Need a better way to get rid of this, there's no latency difference
3559 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3560 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003561 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003562 return false;
3563
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003564 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3565 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003566 unsigned NumLanes = VT.getSizeInBits()/128;
3567 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003568
Craig Topper94438ba2011-12-16 08:06:31 +00003569 for (unsigned l = 0; l != NumLanes; ++l) {
3570 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3571 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003572 i += 2, ++j) {
3573 int BitI = Mask[i];
3574 int BitI1 = Mask[i+1];
3575
3576 if (!isUndefOrEqual(BitI, j))
3577 return false;
3578 if (!isUndefOrEqual(BitI1, j))
3579 return false;
3580 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003581 }
David Greenea20244d2011-03-02 17:23:43 +00003582
Rafael Espindola15684b22009-04-24 12:40:33 +00003583 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003584}
3585
Craig Topper94438ba2011-12-16 08:06:31 +00003586bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003587 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003588}
3589
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003590/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3591/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3592/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003593static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003594 unsigned NumElts = VT.getVectorNumElements();
3595
3596 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3597 "Unsupported vector type for unpckh");
3598
3599 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3600 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003601 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003602
Craig Topper94438ba2011-12-16 08:06:31 +00003603 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3604 // independently on 128-bit lanes.
3605 unsigned NumLanes = VT.getSizeInBits()/128;
3606 unsigned NumLaneElts = NumElts/NumLanes;
3607
3608 for (unsigned l = 0; l != NumLanes; ++l) {
3609 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3610 i != (l+1)*NumLaneElts; i += 2, ++j) {
3611 int BitI = Mask[i];
3612 int BitI1 = Mask[i+1];
3613 if (!isUndefOrEqual(BitI, j))
3614 return false;
3615 if (!isUndefOrEqual(BitI1, j))
3616 return false;
3617 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003618 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003619 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003620}
3621
Craig Topper94438ba2011-12-16 08:06:31 +00003622bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003623 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003624}
3625
Evan Cheng017dcc62006-04-21 01:05:10 +00003626/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3627/// specifies a shuffle of elements that is suitable for input to MOVSS,
3628/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003629static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003630 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003631 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003632 if (VT.getSizeInBits() == 256)
3633 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003634
Craig Topperc612d792012-01-02 09:17:37 +00003635 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003636
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003638 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003639
Craig Topperc612d792012-01-02 09:17:37 +00003640 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003642 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003643
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003644 return true;
3645}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003646
Nate Begeman9008ca62009-04-27 18:41:29 +00003647bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003648 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003649}
3650
Craig Topper70b883b2011-11-28 10:14:51 +00003651/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003652/// as permutations between 128-bit chunks or halves. As an example: this
3653/// shuffle bellow:
3654/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3655/// The first half comes from the second half of V1 and the second half from the
3656/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003657static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003658 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003659 return false;
3660
3661 // The shuffle result is divided into half A and half B. In total the two
3662 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3663 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003664 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 bool MatchA = false, MatchB = false;
3666
3667 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003668 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003669 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3670 MatchA = true;
3671 break;
3672 }
3673 }
3674
3675 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003676 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003677 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3678 MatchB = true;
3679 break;
3680 }
3681 }
3682
3683 return MatchA && MatchB;
3684}
3685
Craig Topper70b883b2011-11-28 10:14:51 +00003686/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3687/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003688static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689 EVT VT = SVOp->getValueType(0);
3690
Craig Topperc612d792012-01-02 09:17:37 +00003691 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003692
Craig Topperc612d792012-01-02 09:17:37 +00003693 unsigned FstHalf = 0, SndHalf = 0;
3694 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003695 if (SVOp->getMaskElt(i) > 0) {
3696 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3697 break;
3698 }
3699 }
Craig Topperc612d792012-01-02 09:17:37 +00003700 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701 if (SVOp->getMaskElt(i) > 0) {
3702 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3703 break;
3704 }
3705 }
3706
3707 return (FstHalf | (SndHalf << 4));
3708}
3709
Craig Topper70b883b2011-11-28 10:14:51 +00003710/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003711/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3712/// Note that VPERMIL mask matching is different depending whether theunderlying
3713/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3714/// to the same elements of the low, but to the higher half of the source.
3715/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003716/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003717static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003718 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003719 return false;
3720
Craig Topperc612d792012-01-02 09:17:37 +00003721 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003722 // Only match 256-bit with 32/64-bit types
3723 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003724 return false;
3725
Craig Topperc612d792012-01-02 09:17:37 +00003726 unsigned NumLanes = VT.getSizeInBits()/128;
3727 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003728 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003729 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003730 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003731 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003732 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003733 continue;
3734 // VPERMILPS handling
3735 if (Mask[i] < 0)
3736 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003737 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003738 return false;
3739 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003740 }
3741
3742 return true;
3743}
3744
Evan Cheng017dcc62006-04-21 01:05:10 +00003745/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3746/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003747/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003748static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003750 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003751 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003752 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003753
Nate Begeman9008ca62009-04-27 18:41:29 +00003754 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003755 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003756
Craig Topperc612d792012-01-02 09:17:37 +00003757 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3759 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3760 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003761 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003762
Evan Cheng39623da2006-04-20 08:58:49 +00003763 return true;
3764}
3765
Nate Begeman9008ca62009-04-27 18:41:29 +00003766static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003767 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003768 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3769 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003770}
3771
Evan Chengd9539472006-04-14 21:59:03 +00003772/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3773/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003774/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3775bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3776 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003777 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003778 return false;
3779
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003780 // The second vector must be undef
3781 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3782 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003783
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003784 EVT VT = N->getValueType(0);
3785 unsigned NumElems = VT.getVectorNumElements();
3786
3787 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3788 (VT.getSizeInBits() == 256 && NumElems != 8))
3789 return false;
3790
3791 // "i+1" is the value the indexed mask element must have
3792 for (unsigned i = 0; i < NumElems; i += 2)
3793 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3794 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003795 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003796
3797 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003798}
3799
3800/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3801/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003802/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3803bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3804 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003805 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003806 return false;
3807
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003808 // The second vector must be undef
3809 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3810 return false;
3811
3812 EVT VT = N->getValueType(0);
3813 unsigned NumElems = VT.getVectorNumElements();
3814
3815 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3816 (VT.getSizeInBits() == 256 && NumElems != 8))
3817 return false;
3818
3819 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003820 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003821 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3822 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003824
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003825 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003826}
3827
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003828/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3829/// specifies a shuffle of elements that is suitable for input to 256-bit
3830/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003831static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003832 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003833
Craig Topperbeabc6c2011-12-05 06:56:46 +00003834 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003835 return false;
3836
Craig Topperc612d792012-01-02 09:17:37 +00003837 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003838 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003839 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003840 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003841 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003842 return false;
3843 return true;
3844}
3845
Evan Cheng0b457f02008-09-25 20:50:48 +00003846/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003847/// specifies a shuffle of elements that is suitable for input to 128-bit
3848/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003849bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003850 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003851
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003852 if (VT.getSizeInBits() != 128)
3853 return false;
3854
Craig Topperc612d792012-01-02 09:17:37 +00003855 unsigned e = VT.getVectorNumElements() / 2;
3856 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003857 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003858 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003859 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003861 return false;
3862 return true;
3863}
3864
David Greenec38a03e2011-02-03 15:50:00 +00003865/// isVEXTRACTF128Index - Return true if the specified
3866/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3867/// suitable for input to VEXTRACTF128.
3868bool X86::isVEXTRACTF128Index(SDNode *N) {
3869 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3870 return false;
3871
3872 // The index should be aligned on a 128-bit boundary.
3873 uint64_t Index =
3874 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3875
3876 unsigned VL = N->getValueType(0).getVectorNumElements();
3877 unsigned VBits = N->getValueType(0).getSizeInBits();
3878 unsigned ElSize = VBits / VL;
3879 bool Result = (Index * ElSize) % 128 == 0;
3880
3881 return Result;
3882}
3883
David Greeneccacdc12011-02-04 16:08:29 +00003884/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3885/// operand specifies a subvector insert that is suitable for input to
3886/// VINSERTF128.
3887bool X86::isVINSERTF128Index(SDNode *N) {
3888 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3889 return false;
3890
3891 // The index should be aligned on a 128-bit boundary.
3892 uint64_t Index =
3893 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3894
3895 unsigned VL = N->getValueType(0).getVectorNumElements();
3896 unsigned VBits = N->getValueType(0).getSizeInBits();
3897 unsigned ElSize = VBits / VL;
3898 bool Result = (Index * ElSize) % 128 == 0;
3899
3900 return Result;
3901}
3902
Evan Cheng63d33002006-03-22 08:01:21 +00003903/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003904/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003905/// Handles 128-bit and 256-bit.
3906unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3907 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003908
Craig Topper1a7700a2012-01-19 08:19:12 +00003909 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3910 "Unsupported vector type for PSHUF/SHUFP");
3911
3912 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3913 // independently on 128-bit lanes.
3914 unsigned NumElts = VT.getVectorNumElements();
3915 unsigned NumLanes = VT.getSizeInBits()/128;
3916 unsigned NumLaneElts = NumElts/NumLanes;
3917
3918 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3919 "Only supports 2 or 4 elements per lane");
3920
3921 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003922 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003923 for (unsigned i = 0; i != NumElts; ++i) {
3924 int Elt = N->getMaskElt(i);
3925 if (Elt < 0) continue;
3926 Elt %= NumLaneElts;
3927 unsigned ShAmt = i << Shift;
3928 if (ShAmt >= 8) ShAmt -= 8;
3929 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003930 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003931
Evan Cheng63d33002006-03-22 08:01:21 +00003932 return Mask;
3933}
3934
Evan Cheng506d3df2006-03-29 23:07:14 +00003935/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003936/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003937unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003939 unsigned Mask = 0;
3940 // 8 nodes, but we only care about the last 4.
3941 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 int Val = SVOp->getMaskElt(i);
3943 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003944 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003945 if (i != 4)
3946 Mask <<= 2;
3947 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003948 return Mask;
3949}
3950
3951/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003952/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003953unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003954 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003955 unsigned Mask = 0;
3956 // 8 nodes, but we only care about the first 4.
3957 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003958 int Val = SVOp->getMaskElt(i);
3959 if (Val >= 0)
3960 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003961 if (i != 0)
3962 Mask <<= 2;
3963 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003964 return Mask;
3965}
3966
Nate Begemana09008b2009-10-19 02:17:23 +00003967/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3968/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003969static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3970 EVT VT = SVOp->getValueType(0);
3971 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003972
Craig Topper0e2037b2012-01-20 05:53:00 +00003973 unsigned NumElts = VT.getVectorNumElements();
3974 unsigned NumLanes = VT.getSizeInBits()/128;
3975 unsigned NumLaneElts = NumElts/NumLanes;
3976
3977 int Val = 0;
3978 unsigned i;
3979 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003980 Val = SVOp->getMaskElt(i);
3981 if (Val >= 0)
3982 break;
3983 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003984 if (Val >= (int)NumElts)
3985 Val -= NumElts - NumLaneElts;
3986
Eli Friedman63f8dde2011-07-25 21:36:45 +00003987 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003988 return (Val - i) * EltSize;
3989}
3990
David Greenec38a03e2011-02-03 15:50:00 +00003991/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3992/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3993/// instructions.
3994unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3995 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3996 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3997
3998 uint64_t Index =
3999 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4000
4001 EVT VecVT = N->getOperand(0).getValueType();
4002 EVT ElVT = VecVT.getVectorElementType();
4003
4004 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004005 return Index / NumElemsPerChunk;
4006}
4007
David Greeneccacdc12011-02-04 16:08:29 +00004008/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4009/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4010/// instructions.
4011unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4012 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4013 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4014
4015 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004016 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004017
4018 EVT VecVT = N->getValueType(0);
4019 EVT ElVT = VecVT.getVectorElementType();
4020
4021 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004022 return Index / NumElemsPerChunk;
4023}
4024
Evan Cheng37b73872009-07-30 08:33:02 +00004025/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4026/// constant +0.0.
4027bool X86::isZeroNode(SDValue Elt) {
4028 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004029 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004030 (isa<ConstantFPSDNode>(Elt) &&
4031 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4032}
4033
Nate Begeman9008ca62009-04-27 18:41:29 +00004034/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4035/// their permute mask.
4036static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4037 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004038 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004039 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004041
Nate Begeman5a5ca152009-04-29 05:20:52 +00004042 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 int idx = SVOp->getMaskElt(i);
4044 if (idx < 0)
4045 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004046 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004048 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004050 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4052 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004053}
4054
Evan Cheng533a0aa2006-04-19 20:35:22 +00004055/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4056/// match movhlps. The lower half elements should come from upper half of
4057/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004058/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004059static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004060 EVT VT = Op->getValueType(0);
4061 if (VT.getSizeInBits() != 128)
4062 return false;
4063 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004064 return false;
4065 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004067 return false;
4068 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004070 return false;
4071 return true;
4072}
4073
Evan Cheng5ced1d82006-04-06 23:23:56 +00004074/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004075/// is promoted to a vector. It also returns the LoadSDNode by reference if
4076/// required.
4077static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004078 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4079 return false;
4080 N = N->getOperand(0).getNode();
4081 if (!ISD::isNON_EXTLoad(N))
4082 return false;
4083 if (LD)
4084 *LD = cast<LoadSDNode>(N);
4085 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004086}
4087
Dan Gohman65fd6562011-11-03 21:49:52 +00004088// Test whether the given value is a vector value which will be legalized
4089// into a load.
4090static bool WillBeConstantPoolLoad(SDNode *N) {
4091 if (N->getOpcode() != ISD::BUILD_VECTOR)
4092 return false;
4093
4094 // Check for any non-constant elements.
4095 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4096 switch (N->getOperand(i).getNode()->getOpcode()) {
4097 case ISD::UNDEF:
4098 case ISD::ConstantFP:
4099 case ISD::Constant:
4100 break;
4101 default:
4102 return false;
4103 }
4104
4105 // Vectors of all-zeros and all-ones are materialized with special
4106 // instructions rather than being loaded.
4107 return !ISD::isBuildVectorAllZeros(N) &&
4108 !ISD::isBuildVectorAllOnes(N);
4109}
4110
Evan Cheng533a0aa2006-04-19 20:35:22 +00004111/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4112/// match movlp{s|d}. The lower half elements should come from lower half of
4113/// V1 (and in order), and the upper half elements should come from the upper
4114/// half of V2 (and in order). And since V1 will become the source of the
4115/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004116static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4117 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004118 EVT VT = Op->getValueType(0);
4119 if (VT.getSizeInBits() != 128)
4120 return false;
4121
Evan Cheng466685d2006-10-09 20:57:25 +00004122 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004123 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004124 // Is V2 is a vector load, don't do this transformation. We will try to use
4125 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004126 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004127 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004128
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004129 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004130
Evan Cheng533a0aa2006-04-19 20:35:22 +00004131 if (NumElems != 2 && NumElems != 4)
4132 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004133 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004134 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004135 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004136 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004137 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004138 return false;
4139 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004140}
4141
Evan Cheng39623da2006-04-20 08:58:49 +00004142/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4143/// all the same.
4144static bool isSplatVector(SDNode *N) {
4145 if (N->getOpcode() != ISD::BUILD_VECTOR)
4146 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004147
Dan Gohman475871a2008-07-27 21:46:04 +00004148 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004149 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4150 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004151 return false;
4152 return true;
4153}
4154
Evan Cheng213d2cf2007-05-17 18:45:50 +00004155/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004156/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004157/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004158static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004159 SDValue V1 = N->getOperand(0);
4160 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004161 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4162 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004164 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004165 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004166 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4167 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004168 if (Opc != ISD::BUILD_VECTOR ||
4169 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 return false;
4171 } else if (Idx >= 0) {
4172 unsigned Opc = V1.getOpcode();
4173 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4174 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004175 if (Opc != ISD::BUILD_VECTOR ||
4176 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004177 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004178 }
4179 }
4180 return true;
4181}
4182
4183/// getZeroVector - Returns a vector of specified type with all zero elements.
4184///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004185static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004186 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004187 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004188
Dale Johannesen0488fb62010-09-30 23:57:10 +00004189 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004190 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004191 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004192 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004193 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004194 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4195 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4196 } else { // SSE1
4197 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4198 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4199 }
4200 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004201 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004202 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4203 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4204 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4205 } else {
4206 // 256-bit logic and arithmetic instructions in AVX are all
4207 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4208 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4209 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4210 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4211 }
Evan Chengf0df0312008-05-15 08:39:06 +00004212 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004213 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004214}
4215
Chris Lattner8a594482007-11-25 00:24:49 +00004216/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004217/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4218/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4219/// Then bitcast to their original type, ensuring they get CSE'd.
4220static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4221 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004222 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004223 assert((VT.is128BitVector() || VT.is256BitVector())
4224 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004227 SDValue Vec;
4228 if (VT.getSizeInBits() == 256) {
4229 if (HasAVX2) { // AVX2
4230 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4231 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4232 } else { // AVX
4233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4234 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4235 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4236 Vec = Insert128BitVector(InsV, Vec,
4237 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4238 }
4239 } else {
4240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004241 }
4242
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004243 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004244}
4245
Evan Cheng39623da2006-04-20 08:58:49 +00004246/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4247/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004248static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004249 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004250 if (Mask[i] > (int)NumElems) {
4251 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004252 }
Evan Cheng39623da2006-04-20 08:58:49 +00004253 }
Evan Cheng39623da2006-04-20 08:58:49 +00004254}
4255
Evan Cheng017dcc62006-04-21 01:05:10 +00004256/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4257/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004258static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 SDValue V2) {
4260 unsigned NumElems = VT.getVectorNumElements();
4261 SmallVector<int, 8> Mask;
4262 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004263 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 Mask.push_back(i);
4265 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004266}
4267
Nate Begeman9008ca62009-04-27 18:41:29 +00004268/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004269static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 SDValue V2) {
4271 unsigned NumElems = VT.getVectorNumElements();
4272 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004273 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 Mask.push_back(i);
4275 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004276 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004278}
4279
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004281static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 SDValue V2) {
4283 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004284 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004285 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004286 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 Mask.push_back(i + Half);
4288 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004289 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004291}
4292
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004293// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004294// a generic shuffle instruction because the target has no such instructions.
4295// Generate shuffles which repeat i16 and i8 several times until they can be
4296// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004297static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004298 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004300 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004301
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 while (NumElems > 4) {
4303 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004304 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004306 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 EltNo -= NumElems/2;
4308 }
4309 NumElems >>= 1;
4310 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004311 return V;
4312}
Eric Christopherfd179292009-08-27 18:07:15 +00004313
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004314/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4315static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4316 EVT VT = V.getValueType();
4317 DebugLoc dl = V.getDebugLoc();
4318 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4319 && "Vector size not supported");
4320
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004321 if (VT.getSizeInBits() == 128) {
4322 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004323 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004324 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4325 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004326 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004327 // To use VPERMILPS to splat scalars, the second half of indicies must
4328 // refer to the higher part, which is a duplication of the lower one,
4329 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004330 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4331 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004332
4333 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4334 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4335 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004336 }
4337
4338 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4339}
4340
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004341/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004342static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4343 EVT SrcVT = SV->getValueType(0);
4344 SDValue V1 = SV->getOperand(0);
4345 DebugLoc dl = SV->getDebugLoc();
4346
4347 int EltNo = SV->getSplatIndex();
4348 int NumElems = SrcVT.getVectorNumElements();
4349 unsigned Size = SrcVT.getSizeInBits();
4350
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004351 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4352 "Unknown how to promote splat for type");
4353
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354 // Extract the 128-bit part containing the splat element and update
4355 // the splat element index when it refers to the higher register.
4356 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004357 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004358 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4359 if (Idx > 0)
4360 EltNo -= NumElems/2;
4361 }
4362
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004363 // All i16 and i8 vector types can't be used directly by a generic shuffle
4364 // instruction because the target has no such instruction. Generate shuffles
4365 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004366 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004367 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004368 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004369 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370
4371 // Recreate the 256-bit vector and place the same 128-bit vector
4372 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004373 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004374 if (Size == 256) {
4375 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4376 DAG.getConstant(0, MVT::i32), DAG, dl);
4377 V1 = Insert128BitVector(InsV, V1,
4378 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4379 }
4380
4381 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004382}
4383
Evan Chengba05f722006-04-21 23:03:30 +00004384/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004385/// vector of zero or undef vector. This produces a shuffle where the low
4386/// element of V2 is swizzled into the zero/undef vector, landing at element
4387/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004388static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004389 bool IsZero,
4390 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004391 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004392 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004393 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004394 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 unsigned NumElems = VT.getVectorNumElements();
4396 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004397 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 // If this is the insertion idx, put the low elt of V2 here.
4399 MaskVec.push_back(i == Idx ? NumElems : i);
4400 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004401}
4402
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004403/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4404/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004405static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4406 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004407 if (Depth == 6)
4408 return SDValue(); // Limit search depth.
4409
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004410 SDValue V = SDValue(N, 0);
4411 EVT VT = V.getValueType();
4412 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004413
4414 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4415 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4416 Index = SV->getMaskElt(Index);
4417
4418 if (Index < 0)
4419 return DAG.getUNDEF(VT.getVectorElementType());
4420
Craig Topperd156dc12012-02-06 07:17:51 +00004421 unsigned NumElems = VT.getVectorNumElements();
4422 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4423 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004424 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004425 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004426
4427 // Recurse into target specific vector shuffles to find scalars.
4428 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004429 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004430 SmallVector<unsigned, 16> ShuffleMask;
4431 SDValue ImmN;
4432
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004433 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004434 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004435 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004436 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4437 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004438 break;
Craig Topper34671b82011-12-06 08:21:25 +00004439 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004440 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004441 break;
Craig Topper34671b82011-12-06 08:21:25 +00004442 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004443 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004444 break;
4445 case X86ISD::MOVHLPS:
4446 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4447 break;
4448 case X86ISD::MOVLHPS:
4449 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4450 break;
4451 case X86ISD::PSHUFD:
Craig Topperd156dc12012-02-06 07:17:51 +00004452 case X86ISD::VPERMILP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004453 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004454 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004455 ShuffleMask);
4456 break;
4457 case X86ISD::PSHUFHW:
4458 ImmN = N->getOperand(N->getNumOperands()-1);
4459 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4460 ShuffleMask);
4461 break;
4462 case X86ISD::PSHUFLW:
4463 ImmN = N->getOperand(N->getNumOperands()-1);
4464 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4465 ShuffleMask);
4466 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004468 case X86ISD::MOVSD: {
4469 // The index 0 always comes from the first element of the second source,
4470 // this is why MOVSS and MOVSD are used in the first place. The other
4471 // elements come from the other positions of the first source vector.
4472 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004473 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4474 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004475 }
Craig Topperec24e612011-11-30 07:47:51 +00004476 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004477 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004478 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004479 ShuffleMask);
4480 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004481 case X86ISD::MOVDDUP:
4482 case X86ISD::MOVLHPD:
4483 case X86ISD::MOVLPD:
4484 case X86ISD::MOVLPS:
4485 case X86ISD::MOVSHDUP:
4486 case X86ISD::MOVSLDUP:
4487 case X86ISD::PALIGN:
4488 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004489 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491
4492 Index = ShuffleMask[Index];
4493 if (Index < 0)
4494 return DAG.getUNDEF(VT.getVectorElementType());
4495
Craig Topperd156dc12012-02-06 07:17:51 +00004496 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4497 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004498 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4499 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004500 }
4501
4502 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004503 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004504 V = V.getOperand(0);
4505 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004506 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004507
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004508 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004509 return SDValue();
4510 }
4511
4512 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4513 return (Index == 0) ? V.getOperand(0)
4514 : DAG.getUNDEF(VT.getVectorElementType());
4515
4516 if (V.getOpcode() == ISD::BUILD_VECTOR)
4517 return V.getOperand(Index);
4518
4519 return SDValue();
4520}
4521
4522/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4523/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004524/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004525static
4526unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4527 bool ZerosFromLeft, SelectionDAG &DAG) {
4528 int i = 0;
4529
4530 while (i < NumElems) {
4531 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004532 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533 if (!(Elt.getNode() &&
4534 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4535 break;
4536 ++i;
4537 }
4538
4539 return i;
4540}
4541
4542/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4543/// MaskE correspond consecutively to elements from one of the vector operands,
4544/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4545static
4546bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4547 int OpIdx, int NumElems, unsigned &OpNum) {
4548 bool SeenV1 = false;
4549 bool SeenV2 = false;
4550
4551 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4552 int Idx = SVOp->getMaskElt(i);
4553 // Ignore undef indicies
4554 if (Idx < 0)
4555 continue;
4556
4557 if (Idx < NumElems)
4558 SeenV1 = true;
4559 else
4560 SeenV2 = true;
4561
4562 // Only accept consecutive elements from the same vector
4563 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4564 return false;
4565 }
4566
4567 OpNum = SeenV1 ? 0 : 1;
4568 return true;
4569}
4570
4571/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4572/// logical left shift of a vector.
4573static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4574 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4575 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4576 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4577 false /* check zeros from right */, DAG);
4578 unsigned OpSrc;
4579
4580 if (!NumZeros)
4581 return false;
4582
4583 // Considering the elements in the mask that are not consecutive zeros,
4584 // check if they consecutively come from only one of the source vectors.
4585 //
4586 // V1 = {X, A, B, C} 0
4587 // \ \ \ /
4588 // vector_shuffle V1, V2 <1, 2, 3, X>
4589 //
4590 if (!isShuffleMaskConsecutive(SVOp,
4591 0, // Mask Start Index
4592 NumElems-NumZeros-1, // Mask End Index
4593 NumZeros, // Where to start looking in the src vector
4594 NumElems, // Number of elements in vector
4595 OpSrc)) // Which source operand ?
4596 return false;
4597
4598 isLeft = false;
4599 ShAmt = NumZeros;
4600 ShVal = SVOp->getOperand(OpSrc);
4601 return true;
4602}
4603
4604/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4605/// logical left shift of a vector.
4606static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4607 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4608 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4609 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4610 true /* check zeros from left */, DAG);
4611 unsigned OpSrc;
4612
4613 if (!NumZeros)
4614 return false;
4615
4616 // Considering the elements in the mask that are not consecutive zeros,
4617 // check if they consecutively come from only one of the source vectors.
4618 //
4619 // 0 { A, B, X, X } = V2
4620 // / \ / /
4621 // vector_shuffle V1, V2 <X, X, 4, 5>
4622 //
4623 if (!isShuffleMaskConsecutive(SVOp,
4624 NumZeros, // Mask Start Index
4625 NumElems-1, // Mask End Index
4626 0, // Where to start looking in the src vector
4627 NumElems, // Number of elements in vector
4628 OpSrc)) // Which source operand ?
4629 return false;
4630
4631 isLeft = true;
4632 ShAmt = NumZeros;
4633 ShVal = SVOp->getOperand(OpSrc);
4634 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004635}
4636
4637/// isVectorShift - Returns true if the shuffle can be implemented as a
4638/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004639static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004640 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004641 // Although the logic below support any bitwidth size, there are no
4642 // shift instructions which handle more than 128-bit vectors.
4643 if (SVOp->getValueType(0).getSizeInBits() > 128)
4644 return false;
4645
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004646 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4647 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4648 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004649
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004650 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004651}
4652
Evan Chengc78d3b42006-04-24 18:01:45 +00004653/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4654///
Dan Gohman475871a2008-07-27 21:46:04 +00004655static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004656 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004657 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004658 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004659 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004660 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004661 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004662
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004663 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004664 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004665 bool First = true;
4666 for (unsigned i = 0; i < 16; ++i) {
4667 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4668 if (ThisIsNonZero && First) {
4669 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004670 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004671 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004673 First = false;
4674 }
4675
4676 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004677 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004678 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4679 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004680 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004682 }
4683 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4685 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4686 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004687 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004689 } else
4690 ThisElt = LastElt;
4691
Gabor Greifba36cb52008-08-28 21:40:38 +00004692 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004694 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004695 }
4696 }
4697
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004698 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004699}
4700
Bill Wendlinga348c562007-03-22 18:42:45 +00004701/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004702///
Dan Gohman475871a2008-07-27 21:46:04 +00004703static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004704 unsigned NumNonZero, unsigned NumZero,
4705 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004706 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004707 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004708 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004709 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004710
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004711 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004712 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004713 bool First = true;
4714 for (unsigned i = 0; i < 8; ++i) {
4715 bool isNonZero = (NonZeros & (1 << i)) != 0;
4716 if (isNonZero) {
4717 if (First) {
4718 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004719 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004722 First = false;
4723 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004724 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004726 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004727 }
4728 }
4729
4730 return V;
4731}
4732
Evan Chengf26ffe92008-05-29 08:22:04 +00004733/// getVShift - Return a vector logical shift node.
4734///
Owen Andersone50ed302009-08-10 22:56:29 +00004735static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 unsigned NumBits, SelectionDAG &DAG,
4737 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004738 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004739 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004740 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004741 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4742 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004743 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004744 DAG.getConstant(NumBits,
4745 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004746}
4747
Dan Gohman475871a2008-07-27 21:46:04 +00004748SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004749X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004750 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004751
Evan Chengc3630942009-12-09 21:00:30 +00004752 // Check if the scalar load can be widened into a vector load. And if
4753 // the address is "base + cst" see if the cst can be "absorbed" into
4754 // the shuffle mask.
4755 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4756 SDValue Ptr = LD->getBasePtr();
4757 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4758 return SDValue();
4759 EVT PVT = LD->getValueType(0);
4760 if (PVT != MVT::i32 && PVT != MVT::f32)
4761 return SDValue();
4762
4763 int FI = -1;
4764 int64_t Offset = 0;
4765 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4766 FI = FINode->getIndex();
4767 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004768 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004769 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4770 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4771 Offset = Ptr.getConstantOperandVal(1);
4772 Ptr = Ptr.getOperand(0);
4773 } else {
4774 return SDValue();
4775 }
4776
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004777 // FIXME: 256-bit vector instructions don't require a strict alignment,
4778 // improve this code to support it better.
4779 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004780 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004781 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004782 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004783 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004784 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004785 // Can't change the alignment. FIXME: It's possible to compute
4786 // the exact stack offset and reference FI + adjust offset instead.
4787 // If someone *really* cares about this. That's the way to implement it.
4788 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004789 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004790 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004791 }
4792 }
4793
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004794 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004795 // Ptr + (Offset & ~15).
4796 if (Offset < 0)
4797 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004798 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004799 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004800 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004801 if (StartOffset)
4802 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4803 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4804
4805 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004806 int NumElems = VT.getVectorNumElements();
4807
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004808 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4809 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004810 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004811 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004812
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004813 SmallVector<int, 8> Mask;
4814 for (int i = 0; i < NumElems; ++i)
4815 Mask.push_back(EltNo);
4816
Craig Toppercc3000632012-01-30 07:50:31 +00004817 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004818 }
4819
4820 return SDValue();
4821}
4822
Michael J. Spencerec38de22010-10-10 22:04:20 +00004823/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4824/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004825/// load which has the same value as a build_vector whose operands are 'elts'.
4826///
4827/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004828///
Nate Begeman1449f292010-03-24 22:19:06 +00004829/// FIXME: we'd also like to handle the case where the last elements are zero
4830/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4831/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004832static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004833 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004834 EVT EltVT = VT.getVectorElementType();
4835 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004836
Nate Begemanfdea31a2010-03-24 20:49:50 +00004837 LoadSDNode *LDBase = NULL;
4838 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004839
Nate Begeman1449f292010-03-24 22:19:06 +00004840 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004841 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004842 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004843 for (unsigned i = 0; i < NumElems; ++i) {
4844 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004845
Nate Begemanfdea31a2010-03-24 20:49:50 +00004846 if (!Elt.getNode() ||
4847 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4848 return SDValue();
4849 if (!LDBase) {
4850 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4851 return SDValue();
4852 LDBase = cast<LoadSDNode>(Elt.getNode());
4853 LastLoadedElt = i;
4854 continue;
4855 }
4856 if (Elt.getOpcode() == ISD::UNDEF)
4857 continue;
4858
4859 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4860 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4861 return SDValue();
4862 LastLoadedElt = i;
4863 }
Nate Begeman1449f292010-03-24 22:19:06 +00004864
4865 // If we have found an entire vector of loads and undefs, then return a large
4866 // load of the entire vector width starting at the base pointer. If we found
4867 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004868 if (LastLoadedElt == NumElems - 1) {
4869 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004870 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004871 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004872 LDBase->isVolatile(), LDBase->isNonTemporal(),
4873 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004874 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004875 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004876 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004877 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004878 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4879 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4881 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004882 SDValue ResNode =
4883 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4884 LDBase->getPointerInfo(),
4885 LDBase->getAlignment(),
4886 false/*isVolatile*/, true/*ReadMem*/,
4887 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004888 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889 }
4890 return SDValue();
4891}
4892
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004893/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4894/// a vbroadcast node. We support two patterns:
4895/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4896/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4897/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004898/// The scalar load node is returned when a pattern is found,
4899/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004900static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4901 if (!Subtarget->hasAVX())
4902 return SDValue();
4903
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004904 EVT VT = Op.getValueType();
4905 SDValue V = Op;
4906
4907 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4908 V = V.getOperand(0);
4909
4910 //A suspected load to be broadcasted.
4911 SDValue Ld;
4912
4913 switch (V.getOpcode()) {
4914 default:
4915 // Unknown pattern found.
4916 return SDValue();
4917
4918 case ISD::BUILD_VECTOR: {
4919 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004920 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004921 return SDValue();
4922
4923 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004924
4925 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004926 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004927 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004928 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004929 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004930 }
4931
4932 case ISD::VECTOR_SHUFFLE: {
4933 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4934
4935 // Shuffles must have a splat mask where the first element is
4936 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004937 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004938 return SDValue();
4939
4940 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004941 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004942 return SDValue();
4943
4944 Ld = Sc.getOperand(0);
4945
4946 // The scalar_to_vector node and the suspected
4947 // load node must have exactly one user.
4948 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4949 return SDValue();
4950 break;
4951 }
4952 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004953
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004954 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004955 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004956 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004957
Craig Toppera1902a12012-02-01 06:51:58 +00004958 // Reject loads that have uses of the chain result
4959 if (Ld->hasAnyUseOfValue(1))
4960 return SDValue();
4961
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004962 bool Is256 = VT.getSizeInBits() == 256;
4963 bool Is128 = VT.getSizeInBits() == 128;
4964 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4965
4966 // VBroadcast to YMM
4967 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4968 return Ld;
4969
4970 // VBroadcast to XMM
4971 if (Is128 && (ScalarSize == 32))
4972 return Ld;
4973
Craig Toppera9376332012-01-10 08:23:59 +00004974 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4975 // double since there is vbroadcastsd xmm
4976 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4977 // VBroadcast to YMM
4978 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4979 return Ld;
4980
4981 // VBroadcast to XMM
4982 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4983 return Ld;
4984 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004985
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004986 // Unsupported broadcast.
4987 return SDValue();
4988}
4989
Evan Chengc3630942009-12-09 21:00:30 +00004990SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004991X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004992 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004993
David Greenef125a292011-02-08 19:04:41 +00004994 EVT VT = Op.getValueType();
4995 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004996 unsigned NumElems = Op.getNumOperands();
4997
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004998 // Vectors containing all zeros can be matched by pxor and xorps later
4999 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5000 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5001 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005002 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005003 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005004
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005005 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005006 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005007
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005008 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005009 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5010 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005011 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005012 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005013 return Op;
5014
Craig Topper07a27622012-01-22 03:07:48 +00005015 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005016 }
5017
Craig Toppera9376332012-01-10 08:23:59 +00005018 SDValue LD = isVectorBroadcast(Op, Subtarget);
5019 if (LD.getNode())
5020 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021
Owen Andersone50ed302009-08-10 22:56:29 +00005022 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023
Evan Cheng0db9fe62006-04-25 20:13:52 +00005024 unsigned NumZero = 0;
5025 unsigned NumNonZero = 0;
5026 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005027 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005028 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005030 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005031 if (Elt.getOpcode() == ISD::UNDEF)
5032 continue;
5033 Values.insert(Elt);
5034 if (Elt.getOpcode() != ISD::Constant &&
5035 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005036 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005037 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005038 NumZero++;
5039 else {
5040 NonZeros |= (1 << i);
5041 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042 }
5043 }
5044
Chris Lattner97a2a562010-08-26 05:24:29 +00005045 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5046 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005047 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048
Chris Lattner67f453a2008-03-09 05:42:06 +00005049 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005050 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005053
Chris Lattner62098042008-03-09 01:05:04 +00005054 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5055 // the value are obviously zero, truncate the value to i32 and do the
5056 // insertion that way. Only do this if the value is non-constant or if the
5057 // value is a constant being inserted into element 0. It is cheaper to do
5058 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005060 (!IsAllConstants || Idx == 0)) {
5061 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005062 // Handle SSE only.
5063 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5064 EVT VecVT = MVT::v4i32;
5065 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005066
Chris Lattner62098042008-03-09 01:05:04 +00005067 // Truncate the value (which may itself be a constant) to i32, and
5068 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005070 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005071 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005072
Chris Lattner62098042008-03-09 01:05:04 +00005073 // Now we have our 32-bit value zero extended in the low element of
5074 // a vector. If Idx != 0, swizzle it into place.
5075 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005076 SmallVector<int, 4> Mask;
5077 Mask.push_back(Idx);
5078 for (unsigned i = 1; i != VecElts; ++i)
5079 Mask.push_back(i);
5080 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005081 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005082 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005083 }
Craig Topper07a27622012-01-22 03:07:48 +00005084 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005085 }
5086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner19f79692008-03-08 22:59:52 +00005088 // If we have a constant or non-constant insertion into the low element of
5089 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5090 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005091 // depending on what the source datatype is.
5092 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005093 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005094 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005095
5096 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005098 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005099 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005100 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5101 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005102 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005103 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005104 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5105 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005106 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005107 }
5108
5109 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005111 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005112 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005113 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005114 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5115 DAG, dl);
5116 } else {
5117 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005118 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005119 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005120 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005121 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005122 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005123
5124 // Is it a vector logical left shift?
5125 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005126 X86::isZeroNode(Op.getOperand(0)) &&
5127 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005128 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005129 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005130 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005131 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005132 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005134
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005135 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005136 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137
Chris Lattner19f79692008-03-08 22:59:52 +00005138 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5139 // is a non-constant being inserted into an element other than the low one,
5140 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5141 // movd/movss) to move this into the low element, then shuffle it into
5142 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005144 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005145
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005147 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005148 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 MaskVec.push_back(i == Idx ? 0 : 1);
5151 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152 }
5153 }
5154
Chris Lattner67f453a2008-03-09 05:42:06 +00005155 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005156 if (Values.size() == 1) {
5157 if (EVTBits == 32) {
5158 // Instead of a shuffle like this:
5159 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5160 // Check if it's possible to issue this instead.
5161 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5162 unsigned Idx = CountTrailingZeros_32(NonZeros);
5163 SDValue Item = Op.getOperand(Idx);
5164 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5165 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5166 }
Dan Gohman475871a2008-07-27 21:46:04 +00005167 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005169
Dan Gohmana3941172007-07-24 22:55:08 +00005170 // A vector full of immediates; various special cases are already
5171 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005172 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005173 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005174
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005175 // For AVX-length vectors, build the individual 128-bit pieces and use
5176 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005177 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005178 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005179 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005180 V.push_back(Op.getOperand(i));
5181
5182 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5183
5184 // Build both the lower and upper subvector.
5185 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5186 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5187 NumElems/2);
5188
5189 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005190 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5191 DAG.getConstant(0, MVT::i32), DAG, dl);
5192 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005193 DAG, dl);
5194 }
5195
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005196 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005197 if (EVTBits == 64) {
5198 if (NumNonZero == 1) {
5199 // One half is zero or undef.
5200 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005201 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005202 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005203 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005204 }
Dan Gohman475871a2008-07-27 21:46:04 +00005205 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005206 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207
5208 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005209 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005211 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005212 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213 }
5214
Bill Wendling826f36f2007-03-28 00:57:11 +00005215 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005216 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005217 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005218 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005219 }
5220
5221 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005222 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005223 if (NumElems == 4 && NumZero > 0) {
5224 for (unsigned i = 0; i < 4; ++i) {
5225 bool isZero = !(NonZeros & (1 << i));
5226 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005227 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005228 else
Dale Johannesenace16102009-02-03 19:33:06 +00005229 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230 }
5231
5232 for (unsigned i = 0; i < 2; ++i) {
5233 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5234 default: break;
5235 case 0:
5236 V[i] = V[i*2]; // Must be a zero vector.
5237 break;
5238 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005239 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240 break;
5241 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005242 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243 break;
5244 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005245 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005246 break;
5247 }
5248 }
5249
Benjamin Kramer9c683542012-01-30 15:16:21 +00005250 bool Reverse1 = (NonZeros & 0x3) == 2;
5251 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5252 int MaskVec[] = {
5253 Reverse1 ? 1 : 0,
5254 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005255 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5256 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005257 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005258 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259 }
5260
Nate Begemanfdea31a2010-03-24 20:49:50 +00005261 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5262 // Check for a build vector of consecutive loads.
5263 for (unsigned i = 0; i < NumElems; ++i)
5264 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005265
Nate Begemanfdea31a2010-03-24 20:49:50 +00005266 // Check for elements which are consecutive loads.
5267 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5268 if (LD.getNode())
5269 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005270
5271 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005272 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005273 SDValue Result;
5274 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5275 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5276 else
5277 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005278
Chris Lattner24faf612010-08-28 17:59:08 +00005279 for (unsigned i = 1; i < NumElems; ++i) {
5280 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5281 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005282 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005283 }
5284 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005285 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005286
Chris Lattner6e80e442010-08-28 17:15:43 +00005287 // Otherwise, expand into a number of unpckl*, start by extending each of
5288 // our (non-undef) elements to the full vector width with the element in the
5289 // bottom slot of the vector (which generates no code for SSE).
5290 for (unsigned i = 0; i < NumElems; ++i) {
5291 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5292 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5293 else
5294 V[i] = DAG.getUNDEF(VT);
5295 }
5296
5297 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5299 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5300 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005301 unsigned EltStride = NumElems >> 1;
5302 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005303 for (unsigned i = 0; i < EltStride; ++i) {
5304 // If V[i+EltStride] is undef and this is the first round of mixing,
5305 // then it is safe to just drop this shuffle: V[i] is already in the
5306 // right place, the one element (since it's the first round) being
5307 // inserted as undef can be dropped. This isn't safe for successive
5308 // rounds because they will permute elements within both vectors.
5309 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5310 EltStride == NumElems/2)
5311 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005312
Chris Lattner6e80e442010-08-28 17:15:43 +00005313 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005314 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005315 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316 }
5317 return V[0];
5318 }
Dan Gohman475871a2008-07-27 21:46:04 +00005319 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005320}
5321
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005322// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5323// them in a MMX register. This is better than doing a stack convert.
5324static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005325 DebugLoc dl = Op.getDebugLoc();
5326 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005327
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005328 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5329 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5330 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005331 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005332 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5333 InVec = Op.getOperand(1);
5334 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5335 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005336 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005337 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5338 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5339 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005340 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005341 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5342 Mask[0] = 0; Mask[1] = 2;
5343 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5344 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005345 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005346}
5347
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005348// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5349// to create 256-bit vectors from two other 128-bit ones.
5350static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5351 DebugLoc dl = Op.getDebugLoc();
5352 EVT ResVT = Op.getValueType();
5353
5354 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5355
5356 SDValue V1 = Op.getOperand(0);
5357 SDValue V2 = Op.getOperand(1);
5358 unsigned NumElems = ResVT.getVectorNumElements();
5359
5360 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5361 DAG.getConstant(0, MVT::i32), DAG, dl);
5362 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5363 DAG, dl);
5364}
5365
5366SDValue
5367X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005368 EVT ResVT = Op.getValueType();
5369
5370 assert(Op.getNumOperands() == 2);
5371 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5372 "Unsupported CONCAT_VECTORS for value type");
5373
5374 // We support concatenate two MMX registers and place them in a MMX register.
5375 // This is better than doing a stack convert.
5376 if (ResVT.is128BitVector())
5377 return LowerMMXCONCAT_VECTORS(Op, DAG);
5378
5379 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5380 // from two other 128-bit ones.
5381 return LowerAVXCONCAT_VECTORS(Op, DAG);
5382}
5383
Nate Begemanb9a47b82009-02-23 08:49:38 +00005384// v8i16 shuffles - Prefer shuffles in the following order:
5385// 1. [all] pshuflw, pshufhw, optional move
5386// 2. [ssse3] 1 x pshufb
5387// 3. [ssse3] 2 x pshufb + 1 x por
5388// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005389SDValue
5390X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5391 SelectionDAG &DAG) const {
5392 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005393 SDValue V1 = SVOp->getOperand(0);
5394 SDValue V2 = SVOp->getOperand(1);
5395 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005396 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005397
Nate Begemanb9a47b82009-02-23 08:49:38 +00005398 // Determine if more than 1 of the words in each of the low and high quadwords
5399 // of the result come from the same quadword of one of the two inputs. Undef
5400 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005401 unsigned LoQuad[] = { 0, 0, 0, 0 };
5402 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005403 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005404 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005405 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005406 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005407 MaskVals.push_back(EltIdx);
5408 if (EltIdx < 0) {
5409 ++Quad[0];
5410 ++Quad[1];
5411 ++Quad[2];
5412 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005413 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005414 }
5415 ++Quad[EltIdx / 4];
5416 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005417 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005418
Nate Begemanb9a47b82009-02-23 08:49:38 +00005419 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005420 unsigned MaxQuad = 1;
5421 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005422 if (LoQuad[i] > MaxQuad) {
5423 BestLoQuad = i;
5424 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005425 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005426 }
5427
Nate Begemanb9a47b82009-02-23 08:49:38 +00005428 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005429 MaxQuad = 1;
5430 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005431 if (HiQuad[i] > MaxQuad) {
5432 BestHiQuad = i;
5433 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005434 }
5435 }
5436
Nate Begemanb9a47b82009-02-23 08:49:38 +00005437 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005438 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005439 // single pshufb instruction is necessary. If There are more than 2 input
5440 // quads, disable the next transformation since it does not help SSSE3.
5441 bool V1Used = InputQuads[0] || InputQuads[1];
5442 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005443 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005445 BestLoQuad = InputQuads[0] ? 0 : 1;
5446 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005447 }
5448 if (InputQuads.count() > 2) {
5449 BestLoQuad = -1;
5450 BestHiQuad = -1;
5451 }
5452 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005453
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5455 // the shuffle mask. If a quad is scored as -1, that means that it contains
5456 // words from all 4 input quadwords.
5457 SDValue NewV;
5458 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005459 int MaskV[] = {
5460 BestLoQuad < 0 ? 0 : BestLoQuad,
5461 BestHiQuad < 0 ? 1 : BestHiQuad
5462 };
Eric Christopherfd179292009-08-27 18:07:15 +00005463 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005464 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5465 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5466 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005467
Nate Begemanb9a47b82009-02-23 08:49:38 +00005468 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5469 // source words for the shuffle, to aid later transformations.
5470 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005471 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005472 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005474 if (idx != (int)i)
5475 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005477 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 AllWordsInNewV = false;
5479 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005480 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005481
Nate Begemanb9a47b82009-02-23 08:49:38 +00005482 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5483 if (AllWordsInNewV) {
5484 for (int i = 0; i != 8; ++i) {
5485 int idx = MaskVals[i];
5486 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005487 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005488 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 if ((idx != i) && idx < 4)
5490 pshufhw = false;
5491 if ((idx != i) && idx > 3)
5492 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005493 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 V1 = NewV;
5495 V2Used = false;
5496 BestLoQuad = 0;
5497 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005498 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005499
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5501 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005502 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005503 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5504 unsigned TargetMask = 0;
5505 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005507 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5508 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5509 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005510 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005511 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005512 }
Eric Christopherfd179292009-08-27 18:07:15 +00005513
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 // If we have SSSE3, and all words of the result are from 1 input vector,
5515 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5516 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005517 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005519
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005521 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 // mask, and elements that come from V1 in the V2 mask, so that the two
5523 // results can be OR'd together.
5524 bool TwoInputs = V1Used && V2Used;
5525 for (unsigned i = 0; i != 8; ++i) {
5526 int EltIdx = MaskVals[i] * 2;
5527 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5529 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005530 continue;
5531 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5533 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005535 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005536 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005537 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005540 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005541
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 // Calculate the shuffle mask for the second input, shuffle it, and
5543 // OR it with the first shuffled input.
5544 pshufbMask.clear();
5545 for (unsigned i = 0; i != 8; ++i) {
5546 int EltIdx = MaskVals[i] * 2;
5547 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5549 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 continue;
5551 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5553 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005555 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005556 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005557 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 MVT::v16i8, &pshufbMask[0], 16));
5559 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005560 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 }
5562
5563 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5564 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005565 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005567 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 for (int i = 0; i != 4; ++i) {
5569 int idx = MaskVals[i];
5570 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 InOrder.set(i);
5572 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005573 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 }
5576 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005578 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005579
Craig Topperd0a31172012-01-10 06:37:29 +00005580 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005581 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5582 NewV.getOperand(0),
5583 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5584 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 }
Eric Christopherfd179292009-08-27 18:07:15 +00005586
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5588 // and update MaskVals with the new element order.
5589 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005590 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 for (unsigned i = 4; i != 8; ++i) {
5592 int idx = MaskVals[i];
5593 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 InOrder.set(i);
5595 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005596 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 }
5599 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005602
Craig Topperd0a31172012-01-10 06:37:29 +00005603 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005604 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5605 NewV.getOperand(0),
5606 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5607 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 }
Eric Christopherfd179292009-08-27 18:07:15 +00005609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 // In case BestHi & BestLo were both -1, which means each quadword has a word
5611 // from each of the four input quadwords, calculate the InOrder bitvector now
5612 // before falling through to the insert/extract cleanup.
5613 if (BestLoQuad == -1 && BestHiQuad == -1) {
5614 NewV = V1;
5615 for (int i = 0; i != 8; ++i)
5616 if (MaskVals[i] < 0 || MaskVals[i] == i)
5617 InOrder.set(i);
5618 }
Eric Christopherfd179292009-08-27 18:07:15 +00005619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 // The other elements are put in the right place using pextrw and pinsrw.
5621 for (unsigned i = 0; i != 8; ++i) {
5622 if (InOrder[i])
5623 continue;
5624 int EltIdx = MaskVals[i];
5625 if (EltIdx < 0)
5626 continue;
5627 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 DAG.getIntPtrConstant(i));
5634 }
5635 return NewV;
5636}
5637
5638// v16i8 shuffles - Prefer shuffles in the following order:
5639// 1. [ssse3] 1 x pshufb
5640// 2. [ssse3] 2 x pshufb + 1 x por
5641// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5642static
Nate Begeman9008ca62009-04-27 18:41:29 +00005643SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005644 SelectionDAG &DAG,
5645 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005646 SDValue V1 = SVOp->getOperand(0);
5647 SDValue V2 = SVOp->getOperand(1);
5648 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005649 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005650
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005652 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 // present, fall back to case 3.
5654 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5655 bool V1Only = true;
5656 bool V2Only = true;
5657 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005658 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 if (EltIdx < 0)
5660 continue;
5661 if (EltIdx < 16)
5662 V2Only = false;
5663 else
5664 V1Only = false;
5665 }
Eric Christopherfd179292009-08-27 18:07:15 +00005666
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005668 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005670
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005672 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 //
5674 // Otherwise, we have elements from both input vectors, and must zero out
5675 // elements that come from V2 in the first mask, and V1 in the second mask
5676 // so that we can OR them together.
5677 bool TwoInputs = !(V1Only || V2Only);
5678 for (unsigned i = 0; i != 16; ++i) {
5679 int EltIdx = MaskVals[i];
5680 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 continue;
5683 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 }
5686 // If all the elements are from V2, assign it to V1 and return after
5687 // building the first pshufb.
5688 if (V2Only)
5689 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005691 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 if (!TwoInputs)
5694 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005695
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 // Calculate the shuffle mask for the second input, shuffle it, and
5697 // OR it with the first shuffled input.
5698 pshufbMask.clear();
5699 for (unsigned i = 0; i != 16; ++i) {
5700 int EltIdx = MaskVals[i];
5701 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 continue;
5704 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005708 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 MVT::v16i8, &pshufbMask[0], 16));
5710 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 }
Eric Christopherfd179292009-08-27 18:07:15 +00005712
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 // No SSSE3 - Calculate in place words and then fix all out of place words
5714 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5715 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005716 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5717 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 SDValue NewV = V2Only ? V2 : V1;
5719 for (int i = 0; i != 8; ++i) {
5720 int Elt0 = MaskVals[i*2];
5721 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005722
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 // This word of the result is all undef, skip it.
5724 if (Elt0 < 0 && Elt1 < 0)
5725 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005726
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 // This word of the result is already in the correct place, skip it.
5728 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5729 continue;
5730 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5731 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005732
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5734 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5735 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005736
5737 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5738 // using a single extract together, load it and store it.
5739 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005741 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005743 DAG.getIntPtrConstant(i));
5744 continue;
5745 }
5746
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005748 // source byte is not also odd, shift the extracted word left 8 bits
5749 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 DAG.getIntPtrConstant(Elt1 / 2));
5753 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005755 DAG.getConstant(8,
5756 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005757 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5759 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 }
5761 // If Elt0 is defined, extract it from the appropriate source. If the
5762 // source byte is not also even, shift the extracted word right 8 bits. If
5763 // Elt1 was also defined, OR the extracted values together before
5764 // inserting them in the result.
5765 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5768 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005770 DAG.getConstant(8,
5771 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005772 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5774 DAG.getConstant(0x00FF, MVT::i16));
5775 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 : InsElt0;
5777 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 DAG.getIntPtrConstant(i));
5780 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005781 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005782}
5783
Evan Cheng7a831ce2007-12-15 03:00:47 +00005784/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005785/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005786/// done when every pair / quad of shuffle mask elements point to elements in
5787/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005788/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005789static
Nate Begeman9008ca62009-04-27 18:41:29 +00005790SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005791 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005792 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005793 SDValue V1 = SVOp->getOperand(0);
5794 SDValue V2 = SVOp->getOperand(1);
5795 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005796 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005797 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005799 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 case MVT::v4f32: NewVT = MVT::v2f64; break;
5801 case MVT::v4i32: NewVT = MVT::v2i64; break;
5802 case MVT::v8i16: NewVT = MVT::v4i32; break;
5803 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005804 }
5805
Nate Begeman9008ca62009-04-27 18:41:29 +00005806 int Scale = NumElems / NewWidth;
5807 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005808 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005809 int StartIdx = -1;
5810 for (int j = 0; j < Scale; ++j) {
5811 int EltIdx = SVOp->getMaskElt(i+j);
5812 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005813 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005814 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005815 StartIdx = EltIdx - (EltIdx % Scale);
5816 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005817 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005818 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005819 if (StartIdx == -1)
5820 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005821 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005822 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005823 }
5824
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005825 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5826 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005827 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005828}
5829
Evan Chengd880b972008-05-09 21:53:03 +00005830/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005831///
Owen Andersone50ed302009-08-10 22:56:29 +00005832static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005833 SDValue SrcOp, SelectionDAG &DAG,
5834 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005836 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005837 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005838 LD = dyn_cast<LoadSDNode>(SrcOp);
5839 if (!LD) {
5840 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5841 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005842 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005843 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005844 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005845 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005846 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005847 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005849 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005850 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5851 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5852 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005853 SrcOp.getOperand(0)
5854 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005855 }
5856 }
5857 }
5858
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005859 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005860 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005861 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005862 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005863}
5864
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005865/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5866/// which could not be matched by any known target speficic shuffle
5867static SDValue
5868LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005869 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005870
Craig Topper8f35c132012-01-20 09:29:03 +00005871 unsigned NumElems = VT.getVectorNumElements();
5872 unsigned NumLaneElems = NumElems / 2;
5873
5874 int MinRange[2][2] = { { static_cast<int>(NumElems),
5875 static_cast<int>(NumElems) },
5876 { static_cast<int>(NumElems),
5877 static_cast<int>(NumElems) } };
5878 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5879
5880 // Collect used ranges for each source in each lane
5881 for (unsigned l = 0; l < 2; ++l) {
5882 unsigned LaneStart = l*NumLaneElems;
5883 for (unsigned i = 0; i != NumLaneElems; ++i) {
5884 int Idx = SVOp->getMaskElt(i+LaneStart);
5885 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005886 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005887
Craig Topper8f35c132012-01-20 09:29:03 +00005888 int Input = 0;
5889 if (Idx >= (int)NumElems) {
5890 Idx -= NumElems;
5891 Input = 1;
5892 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005893
Craig Topper8f35c132012-01-20 09:29:03 +00005894 if (Idx > MaxRange[l][Input])
5895 MaxRange[l][Input] = Idx;
5896 if (Idx < MinRange[l][Input])
5897 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005898 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005899 }
5900
Craig Topper8f35c132012-01-20 09:29:03 +00005901 // Make sure each range is 128-bits
5902 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5903 for (unsigned l = 0; l < 2; ++l) {
5904 for (unsigned Input = 0; Input < 2; ++Input) {
5905 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5906 continue;
5907
Craig Topperd9ec7252012-01-21 08:49:33 +00005908 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005909 ExtractIdx[l][Input] = 0;
5910 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005911 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005912 ExtractIdx[l][Input] = NumLaneElems;
5913 else
5914 return SDValue();
5915 }
5916 }
5917
5918 DebugLoc dl = SVOp->getDebugLoc();
5919 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5920 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5921
5922 SDValue Ops[2][2];
5923 for (unsigned l = 0; l < 2; ++l) {
5924 for (unsigned Input = 0; Input < 2; ++Input) {
5925 if (ExtractIdx[l][Input] >= 0)
5926 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5927 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5928 DAG, dl);
5929 else
5930 Ops[l][Input] = DAG.getUNDEF(NVT);
5931 }
5932 }
5933
5934 // Generate 128-bit shuffles
5935 SmallVector<int, 16> Mask1, Mask2;
5936 for (unsigned i = 0; i != NumLaneElems; ++i) {
5937 int Elt = SVOp->getMaskElt(i);
5938 if (Elt >= (int)NumElems) {
5939 Elt %= NumLaneElems;
5940 Elt += NumLaneElems;
5941 } else if (Elt >= 0) {
5942 Elt %= NumLaneElems;
5943 }
5944 Mask1.push_back(Elt);
5945 }
5946 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5947 int Elt = SVOp->getMaskElt(i);
5948 if (Elt >= (int)NumElems) {
5949 Elt %= NumLaneElems;
5950 Elt += NumLaneElems;
5951 } else if (Elt >= 0) {
5952 Elt %= NumLaneElems;
5953 }
5954 Mask2.push_back(Elt);
5955 }
5956
5957 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5958 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5959
5960 // Concatenate the result back
5961 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5962 DAG.getConstant(0, MVT::i32), DAG, dl);
5963 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5964 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005965}
5966
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005967/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5968/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005969static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005970LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005971 SDValue V1 = SVOp->getOperand(0);
5972 SDValue V2 = SVOp->getOperand(1);
5973 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005974 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005975
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005976 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5977
Benjamin Kramer9c683542012-01-30 15:16:21 +00005978 std::pair<int, int> Locs[4];
5979 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005980 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005981
Evan Chengace3c172008-07-22 21:13:36 +00005982 unsigned NumHi = 0;
5983 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005984 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005985 int Idx = PermMask[i];
5986 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005987 Locs[i] = std::make_pair(-1, -1);
5988 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005989 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5990 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005991 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005992 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005993 NumLo++;
5994 } else {
5995 Locs[i] = std::make_pair(1, NumHi);
5996 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005997 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005998 NumHi++;
5999 }
6000 }
6001 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006002
Evan Chengace3c172008-07-22 21:13:36 +00006003 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006004 // If no more than two elements come from either vector. This can be
6005 // implemented with two shuffles. First shuffle gather the elements.
6006 // The second shuffle, which takes the first shuffle as both of its
6007 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006008 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006009
Benjamin Kramer9c683542012-01-30 15:16:21 +00006010 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006011
Benjamin Kramer9c683542012-01-30 15:16:21 +00006012 for (unsigned i = 0; i != 4; ++i)
6013 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006014 unsigned Idx = (i < 2) ? 0 : 4;
6015 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006016 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006017 }
Evan Chengace3c172008-07-22 21:13:36 +00006018
Nate Begeman9008ca62009-04-27 18:41:29 +00006019 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006020 } else if (NumLo == 3 || NumHi == 3) {
6021 // Otherwise, we must have three elements from one vector, call it X, and
6022 // one element from the other, call it Y. First, use a shufps to build an
6023 // intermediate vector with the one element from Y and the element from X
6024 // that will be in the same half in the final destination (the indexes don't
6025 // matter). Then, use a shufps to build the final vector, taking the half
6026 // containing the element from Y from the intermediate, and the other half
6027 // from X.
6028 if (NumHi == 3) {
6029 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006030 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006031 std::swap(V1, V2);
6032 }
6033
6034 // Find the element from V2.
6035 unsigned HiIndex;
6036 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006037 int Val = PermMask[HiIndex];
6038 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006039 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006040 if (Val >= 4)
6041 break;
6042 }
6043
Nate Begeman9008ca62009-04-27 18:41:29 +00006044 Mask1[0] = PermMask[HiIndex];
6045 Mask1[1] = -1;
6046 Mask1[2] = PermMask[HiIndex^1];
6047 Mask1[3] = -1;
6048 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006049
6050 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006051 Mask1[0] = PermMask[0];
6052 Mask1[1] = PermMask[1];
6053 Mask1[2] = HiIndex & 1 ? 6 : 4;
6054 Mask1[3] = HiIndex & 1 ? 4 : 6;
6055 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006056 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 Mask1[0] = HiIndex & 1 ? 2 : 0;
6058 Mask1[1] = HiIndex & 1 ? 0 : 2;
6059 Mask1[2] = PermMask[2];
6060 Mask1[3] = PermMask[3];
6061 if (Mask1[2] >= 0)
6062 Mask1[2] += 4;
6063 if (Mask1[3] >= 0)
6064 Mask1[3] += 4;
6065 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006066 }
Evan Chengace3c172008-07-22 21:13:36 +00006067 }
6068
6069 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006070 int LoMask[] = { -1, -1, -1, -1 };
6071 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006072
Benjamin Kramer9c683542012-01-30 15:16:21 +00006073 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006074 unsigned MaskIdx = 0;
6075 unsigned LoIdx = 0;
6076 unsigned HiIdx = 2;
6077 for (unsigned i = 0; i != 4; ++i) {
6078 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006079 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006080 MaskIdx = 1;
6081 LoIdx = 0;
6082 HiIdx = 2;
6083 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 int Idx = PermMask[i];
6085 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006086 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006087 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006088 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006089 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006090 LoIdx++;
6091 } else {
6092 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006093 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006094 HiIdx++;
6095 }
6096 }
6097
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6099 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006100 int MaskOps[] = { -1, -1, -1, -1 };
6101 for (unsigned i = 0; i != 4; ++i)
6102 if (Locs[i].first != -1)
6103 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006104 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006105}
6106
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006107static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006108 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006109 V = V.getOperand(0);
6110 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6111 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006112 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6113 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6114 // BUILD_VECTOR (load), undef
6115 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006116 if (MayFoldLoad(V))
6117 return true;
6118 return false;
6119}
6120
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006121// FIXME: the version above should always be used. Since there's
6122// a bug where several vector shuffles can't be folded because the
6123// DAG is not updated during lowering and a node claims to have two
6124// uses while it only has one, use this version, and let isel match
6125// another instruction if the load really happens to have more than
6126// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006127// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006128static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006129 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006130 V = V.getOperand(0);
6131 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6132 V = V.getOperand(0);
6133 if (ISD::isNormalLoad(V.getNode()))
6134 return true;
6135 return false;
6136}
6137
6138/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6139/// a vector extract, and if both can be later optimized into a single load.
6140/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6141/// here because otherwise a target specific shuffle node is going to be
6142/// emitted for this shuffle, and the optimization not done.
6143/// FIXME: This is probably not the best approach, but fix the problem
6144/// until the right path is decided.
6145static
6146bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6147 const TargetLowering &TLI) {
6148 EVT VT = V.getValueType();
6149 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6150
6151 // Be sure that the vector shuffle is present in a pattern like this:
6152 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6153 if (!V.hasOneUse())
6154 return false;
6155
6156 SDNode *N = *V.getNode()->use_begin();
6157 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6158 return false;
6159
6160 SDValue EltNo = N->getOperand(1);
6161 if (!isa<ConstantSDNode>(EltNo))
6162 return false;
6163
6164 // If the bit convert changed the number of elements, it is unsafe
6165 // to examine the mask.
6166 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006167 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006168 EVT SrcVT = V.getOperand(0).getValueType();
6169 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6170 return false;
6171 V = V.getOperand(0);
6172 HasShuffleIntoBitcast = true;
6173 }
6174
6175 // Select the input vector, guarding against out of range extract vector.
6176 unsigned NumElems = VT.getVectorNumElements();
6177 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6178 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6179 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6180
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006181 // If we are accessing the upper part of a YMM register
6182 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6183 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6184 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006185 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006186 return false;
6187
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006188 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006189 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006190 V = V.getOperand(0);
6191
Craig Toppera51bb3a2012-01-02 08:46:48 +00006192 if (!ISD::isNormalLoad(V.getNode()))
6193 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006194
Craig Toppera51bb3a2012-01-02 08:46:48 +00006195 // Is the original load suitable?
6196 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006197
Craig Toppera51bb3a2012-01-02 08:46:48 +00006198 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6199 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006200
Craig Toppera51bb3a2012-01-02 08:46:48 +00006201 if (!HasShuffleIntoBitcast)
6202 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006203
Craig Toppera51bb3a2012-01-02 08:46:48 +00006204 // If there's a bitcast before the shuffle, check if the load type and
6205 // alignment is valid.
6206 unsigned Align = LN0->getAlignment();
6207 unsigned NewAlign =
6208 TLI.getTargetData()->getABITypeAlignment(
6209 VT.getTypeForEVT(*DAG.getContext()));
6210
6211 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6212 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006213
6214 return true;
6215}
6216
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006217static
Evan Cheng835580f2010-10-07 20:50:20 +00006218SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6219 EVT VT = Op.getValueType();
6220
6221 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006222 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6223 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006224 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6225 V1, DAG));
6226}
6227
6228static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006229SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006230 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006231 SDValue V1 = Op.getOperand(0);
6232 SDValue V2 = Op.getOperand(1);
6233 EVT VT = Op.getValueType();
6234
6235 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6236
Craig Topper1accb7e2012-01-10 06:54:16 +00006237 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006238 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6239
Evan Cheng0899f5c2011-08-31 02:05:24 +00006240 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6241 return DAG.getNode(ISD::BITCAST, dl, VT,
6242 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6243 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6244 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006245}
6246
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006247static
6248SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6249 SDValue V1 = Op.getOperand(0);
6250 SDValue V2 = Op.getOperand(1);
6251 EVT VT = Op.getValueType();
6252
6253 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6254 "unsupported shuffle type");
6255
6256 if (V2.getOpcode() == ISD::UNDEF)
6257 V2 = V1;
6258
6259 // v4i32 or v4f32
6260 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6261}
6262
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006263static
Craig Topper1accb7e2012-01-10 06:54:16 +00006264SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006265 SDValue V1 = Op.getOperand(0);
6266 SDValue V2 = Op.getOperand(1);
6267 EVT VT = Op.getValueType();
6268 unsigned NumElems = VT.getVectorNumElements();
6269
6270 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6271 // operand of these instructions is only memory, so check if there's a
6272 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6273 // same masks.
6274 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006275
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006276 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006277 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006278 CanFoldLoad = true;
6279
6280 // When V1 is a load, it can be folded later into a store in isel, example:
6281 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6282 // turns into:
6283 // (MOVLPSmr addr:$src1, VR128:$src2)
6284 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006285 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006286 CanFoldLoad = true;
6287
Dan Gohman65fd6562011-11-03 21:49:52 +00006288 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006289 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006290 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006291 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6292
6293 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006294 // If we don't care about the second element, procede to use movss.
6295 if (SVOp->getMaskElt(1) != -1)
6296 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006297 }
6298
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006299 // movl and movlp will both match v2i64, but v2i64 is never matched by
6300 // movl earlier because we make it strict to avoid messing with the movlp load
6301 // folding logic (see the code above getMOVLP call). Match it here then,
6302 // this is horrible, but will stay like this until we move all shuffle
6303 // matching to x86 specific nodes. Note that for the 1st condition all
6304 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006305 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006306 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6307 // as to remove this logic from here, as much as possible
6308 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006309 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006311 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006312
6313 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6314
6315 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006316 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006317 X86::getShuffleSHUFImmediate(SVOp), DAG);
6318}
6319
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006320static
6321SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006322 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006323 const X86Subtarget *Subtarget) {
6324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6325 EVT VT = Op.getValueType();
6326 DebugLoc dl = Op.getDebugLoc();
6327 SDValue V1 = Op.getOperand(0);
6328 SDValue V2 = Op.getOperand(1);
6329
6330 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006331 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006332
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006333 // Handle splat operations
6334 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006335 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006336 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006337 // Special case, this is the only place now where it's allowed to return
6338 // a vector_shuffle operation without using a target specific node, because
6339 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6340 // this be moved to DAGCombine instead?
6341 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006342 return Op;
6343
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006344 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006345 SDValue LD = isVectorBroadcast(Op, Subtarget);
6346 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006347 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006348
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006349 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006350 if ((Size == 128 && NumElem <= 4) ||
6351 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006352 return SDValue();
6353
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006354 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006355 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006356 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006357
6358 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6359 // do it!
6360 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6361 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6362 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006363 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006364 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006365 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006366 // FIXME: Figure out a cleaner way to do this.
6367 // Try to make use of movq to zero out the top part.
6368 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6369 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6370 if (NewOp.getNode()) {
6371 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6372 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6373 DAG, Subtarget, dl);
6374 }
6375 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6376 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6377 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6378 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6379 DAG, Subtarget, dl);
6380 }
6381 }
6382 return SDValue();
6383}
6384
Dan Gohman475871a2008-07-27 21:46:04 +00006385SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006386X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006387 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue V1 = Op.getOperand(0);
6389 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006390 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006391 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006392 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006393 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006394 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006395 bool V1IsSplat = false;
6396 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006397 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006398 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006399 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006400 MachineFunction &MF = DAG.getMachineFunction();
6401 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006402
Craig Topper3426a3e2011-11-14 06:46:21 +00006403 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006404
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006405 if (V1IsUndef && V2IsUndef)
6406 return DAG.getUNDEF(VT);
6407
6408 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006409
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006410 // Vector shuffle lowering takes 3 steps:
6411 //
6412 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6413 // narrowing and commutation of operands should be handled.
6414 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6415 // shuffle nodes.
6416 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6417 // so the shuffle can be broken into other shuffles and the legalizer can
6418 // try the lowering again.
6419 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006420 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006421 // be matched during isel, all of them must be converted to a target specific
6422 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006423
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006424 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6425 // narrowing and commutation of operands should be handled. The actual code
6426 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006427 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006428 if (NewOp.getNode())
6429 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006430
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006431 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6432 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006433 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006434 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006435 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006436 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006437
Craig Topperd0a31172012-01-10 06:37:29 +00006438 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006439 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006440 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006441
Dale Johannesen0488fb62010-09-30 23:57:10 +00006442 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006443 return getMOVHighToLow(Op, dl, DAG);
6444
6445 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006446 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006447 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006448 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006449
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006450 if (X86::isPSHUFDMask(SVOp)) {
6451 // The actual implementation will match the mask in the if above and then
6452 // during isel it can match several different instructions, not only pshufd
6453 // as its name says, sad but true, emulate the behavior for now...
6454 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6455 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6456
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006457 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6458
Craig Topperdbd98a42012-02-07 06:28:42 +00006459 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6460 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6461
Craig Topper1accb7e2012-01-10 06:54:16 +00006462 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006463 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6464
Craig Topperb3982da2011-12-31 23:50:21 +00006465 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006466 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006467 }
Eric Christopherfd179292009-08-27 18:07:15 +00006468
Evan Chengf26ffe92008-05-29 08:22:04 +00006469 // Check if this can be converted into a logical shift.
6470 bool isLeft = false;
6471 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006472 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006473 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006474 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006475 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006476 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006477 EVT EltVT = VT.getVectorElementType();
6478 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006479 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006480 }
Eric Christopherfd179292009-08-27 18:07:15 +00006481
Nate Begeman9008ca62009-04-27 18:41:29 +00006482 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006483 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006484 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006485 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006486 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006487 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6488
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006489 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006490 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6491 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006492 }
Eric Christopherfd179292009-08-27 18:07:15 +00006493
Nate Begeman9008ca62009-04-27 18:41:29 +00006494 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006495 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006496 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006497
Dale Johannesen0488fb62010-09-30 23:57:10 +00006498 if (X86::isMOVHLPSMask(SVOp))
6499 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006500
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006501 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006502 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006503
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006504 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006505 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006506
Dale Johannesen0488fb62010-09-30 23:57:10 +00006507 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006508 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006509
Nate Begeman9008ca62009-04-27 18:41:29 +00006510 if (ShouldXformToMOVHLPS(SVOp) ||
6511 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6512 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006513
Evan Chengf26ffe92008-05-29 08:22:04 +00006514 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006515 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006516 EVT EltVT = VT.getVectorElementType();
6517 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006518 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006519 }
Eric Christopherfd179292009-08-27 18:07:15 +00006520
Evan Cheng9eca5e82006-10-25 21:49:50 +00006521 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006522 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6523 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006524 V1IsSplat = isSplatVector(V1.getNode());
6525 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006526
Craig Topper39a9e482012-02-11 06:24:48 +00006527 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6528
Chris Lattner8a594482007-11-25 00:24:49 +00006529 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006530 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6531 CommuteVectorShuffleMask(M, NumElems);
6532 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006533 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006534 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006535 }
6536
Craig Topperbeabc6c2011-12-05 06:56:46 +00006537 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006538 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006539 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006540 return V1;
6541 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6542 // the instruction selector will not match, so get a canonical MOVL with
6543 // swapped operands to undo the commute.
6544 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006545 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006546
Craig Topperbeabc6c2011-12-05 06:56:46 +00006547 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006548 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006549
Craig Topperbeabc6c2011-12-05 06:56:46 +00006550 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006551 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006552
Evan Cheng9bbbb982006-10-25 20:48:19 +00006553 if (V2IsSplat) {
6554 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006555 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006556 // new vector_shuffle with the corrected mask.p
6557 SmallVector<int, 8> NewMask(M.begin(), M.end());
6558 NormalizeMask(NewMask, NumElems);
6559 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6560 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6561 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6562 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006563 }
6564 }
6565
Evan Cheng9eca5e82006-10-25 21:49:50 +00006566 if (Commuted) {
6567 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006568 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006569 CommuteVectorShuffleMask(M, NumElems);
6570 std::swap(V1, V2);
6571 std::swap(V1IsSplat, V2IsSplat);
6572 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006573
Craig Topper39a9e482012-02-11 06:24:48 +00006574 if (isUNPCKLMask(M, VT, HasAVX2))
6575 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006576
Craig Topper39a9e482012-02-11 06:24:48 +00006577 if (isUNPCKHMask(M, VT, HasAVX2))
6578 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006579 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006580
Nate Begeman9008ca62009-04-27 18:41:29 +00006581 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006582 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006583 return CommuteVectorShuffle(SVOp, DAG);
6584
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006585 // The checks below are all present in isShuffleMaskLegal, but they are
6586 // inlined here right now to enable us to directly emit target specific
6587 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006588
Craig Topper0e2037b2012-01-20 05:53:00 +00006589 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006590 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006591 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006592 DAG);
6593
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006594 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6595 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006596 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006597 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006598 }
6599
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006600 if (isPSHUFHWMask(M, VT))
6601 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6602 X86::getShufflePSHUFHWImmediate(SVOp),
6603 DAG);
6604
6605 if (isPSHUFLWMask(M, VT))
6606 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6607 X86::getShufflePSHUFLWImmediate(SVOp),
6608 DAG);
6609
Craig Topper1a7700a2012-01-19 08:19:12 +00006610 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006611 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006612 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006613
Craig Topper94438ba2011-12-16 08:06:31 +00006614 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006615 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006616 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006617 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006618
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006619 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006620 // Generate target specific nodes for 128 or 256-bit shuffles only
6621 // supported in the AVX instruction set.
6622 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006623
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006624 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006625 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006626 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6627
Craig Topper70b883b2011-11-28 10:14:51 +00006628 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006629 if (isVPERMILPMask(M, VT, HasAVX)) {
6630 if (HasAVX2 && VT == MVT::v8i32)
6631 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
6632 X86::getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006633 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Toppera0255662012-02-03 06:52:33 +00006634 X86::getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006635 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006636
Craig Topper70b883b2011-11-28 10:14:51 +00006637 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006638 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006639 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006640 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006641
6642 //===--------------------------------------------------------------------===//
6643 // Since no target specific shuffle was selected for this generic one,
6644 // lower it into other known shuffles. FIXME: this isn't true yet, but
6645 // this is the plan.
6646 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006647
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006648 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6649 if (VT == MVT::v8i16) {
6650 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6651 if (NewOp.getNode())
6652 return NewOp;
6653 }
6654
6655 if (VT == MVT::v16i8) {
6656 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6657 if (NewOp.getNode())
6658 return NewOp;
6659 }
6660
6661 // Handle all 128-bit wide vectors with 4 elements, and match them with
6662 // several different shuffle types.
6663 if (NumElems == 4 && VT.getSizeInBits() == 128)
6664 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6665
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006666 // Handle general 256-bit shuffles
6667 if (VT.is256BitVector())
6668 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6669
Dan Gohman475871a2008-07-27 21:46:04 +00006670 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006671}
6672
Dan Gohman475871a2008-07-27 21:46:04 +00006673SDValue
6674X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006675 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006676 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006677 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006678
6679 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6680 return SDValue();
6681
Duncan Sands83ec4b62008-06-06 12:08:01 +00006682 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006683 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006684 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006685 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006686 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006687 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006688 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006689 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6690 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6691 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6693 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006694 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006695 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006696 Op.getOperand(0)),
6697 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006698 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006699 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006701 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006702 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006703 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006704 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6705 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006706 // result has a single use which is a store or a bitcast to i32. And in
6707 // the case of a store, it's not worth it if the index is a constant 0,
6708 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006709 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006710 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006711 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006712 if ((User->getOpcode() != ISD::STORE ||
6713 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6714 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006715 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006717 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006718 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006719 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006720 Op.getOperand(0)),
6721 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006722 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006723 } else if (VT == MVT::i32 || VT == MVT::i64) {
6724 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006725 if (isa<ConstantSDNode>(Op.getOperand(1)))
6726 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006727 }
Dan Gohman475871a2008-07-27 21:46:04 +00006728 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006729}
6730
6731
Dan Gohman475871a2008-07-27 21:46:04 +00006732SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006733X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6734 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006735 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006736 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737
David Greene74a579d2011-02-10 16:57:36 +00006738 SDValue Vec = Op.getOperand(0);
6739 EVT VecVT = Vec.getValueType();
6740
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006741 // If this is a 256-bit vector result, first extract the 128-bit vector and
6742 // then extract the element from the 128-bit vector.
6743 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006744 DebugLoc dl = Op.getNode()->getDebugLoc();
6745 unsigned NumElems = VecVT.getVectorNumElements();
6746 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006747 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6748
6749 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006750 bool Upper = IdxVal >= NumElems/2;
6751 Vec = Extract128BitVector(Vec,
6752 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006753
David Greene74a579d2011-02-10 16:57:36 +00006754 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006755 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006756 }
6757
6758 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6759
Craig Topperd0a31172012-01-10 06:37:29 +00006760 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006761 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006762 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006763 return Res;
6764 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006765
Owen Andersone50ed302009-08-10 22:56:29 +00006766 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006767 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006768 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006769 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006770 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006771 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006772 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6774 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006775 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006777 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006779 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006780 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006781 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006782 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006784 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006785 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006786 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 if (Idx == 0)
6788 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006789
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006791 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006792 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006793 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006794 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006795 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006796 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006797 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006798 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6799 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6800 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006801 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 if (Idx == 0)
6803 return Op;
6804
6805 // UNPCKHPD the element to the lowest double word, then movsd.
6806 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6807 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006808 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006809 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006810 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006811 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006812 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006813 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 }
6815
Dan Gohman475871a2008-07-27 21:46:04 +00006816 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817}
6818
Dan Gohman475871a2008-07-27 21:46:04 +00006819SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006820X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6821 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006822 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006823 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006824 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006825
Dan Gohman475871a2008-07-27 21:46:04 +00006826 SDValue N0 = Op.getOperand(0);
6827 SDValue N1 = Op.getOperand(1);
6828 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006829
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006830 if (VT.getSizeInBits() == 256)
6831 return SDValue();
6832
Dan Gohman8a55ce42009-09-23 21:02:20 +00006833 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006834 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006835 unsigned Opc;
6836 if (VT == MVT::v8i16)
6837 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006838 else if (VT == MVT::v16i8)
6839 Opc = X86ISD::PINSRB;
6840 else
6841 Opc = X86ISD::PINSRB;
6842
Nate Begeman14d12ca2008-02-11 04:19:36 +00006843 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6844 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 if (N1.getValueType() != MVT::i32)
6846 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6847 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006848 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006849 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006850 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006851 // Bits [7:6] of the constant are the source select. This will always be
6852 // zero here. The DAG Combiner may combine an extract_elt index into these
6853 // bits. For example (insert (extract, 3), 2) could be matched by putting
6854 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006855 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006856 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006857 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006858 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006859 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006860 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006862 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006863 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6864 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006865 // PINSR* works with constant index.
6866 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006867 }
Dan Gohman475871a2008-07-27 21:46:04 +00006868 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869}
6870
Dan Gohman475871a2008-07-27 21:46:04 +00006871SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006872X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006873 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006874 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006875
David Greene6b381262011-02-09 15:32:06 +00006876 DebugLoc dl = Op.getDebugLoc();
6877 SDValue N0 = Op.getOperand(0);
6878 SDValue N1 = Op.getOperand(1);
6879 SDValue N2 = Op.getOperand(2);
6880
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006881 // If this is a 256-bit vector result, first extract the 128-bit vector,
6882 // insert the element into the extracted half and then place it back.
6883 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006884 if (!isa<ConstantSDNode>(N2))
6885 return SDValue();
6886
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006887 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006888 unsigned NumElems = VT.getVectorNumElements();
6889 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006890 bool Upper = IdxVal >= NumElems/2;
6891 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6892 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006893
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006894 // Insert the element into the desired half.
6895 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6896 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006897
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006898 // Insert the changed part back to the 256-bit vector
6899 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006900 }
6901
Craig Topperd0a31172012-01-10 06:37:29 +00006902 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006903 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6904
Dan Gohman8a55ce42009-09-23 21:02:20 +00006905 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006906 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006907
Dan Gohman8a55ce42009-09-23 21:02:20 +00006908 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006909 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6910 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006911 if (N1.getValueType() != MVT::i32)
6912 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6913 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006914 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006915 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006916 }
Dan Gohman475871a2008-07-27 21:46:04 +00006917 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006918}
6919
Dan Gohman475871a2008-07-27 21:46:04 +00006920SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006921X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006922 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006923 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006924 EVT OpVT = Op.getValueType();
6925
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006926 // If this is a 256-bit vector result, first insert into a 128-bit
6927 // vector and then insert into the 256-bit vector.
6928 if (OpVT.getSizeInBits() > 128) {
6929 // Insert into a 128-bit vector.
6930 EVT VT128 = EVT::getVectorVT(*Context,
6931 OpVT.getVectorElementType(),
6932 OpVT.getVectorNumElements() / 2);
6933
6934 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6935
6936 // Insert the 128-bit vector.
6937 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6938 DAG.getConstant(0, MVT::i32),
6939 DAG, dl);
6940 }
6941
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006942 if (Op.getValueType() == MVT::v1i64 &&
6943 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006944 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006945
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006947 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6948 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006949 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006950 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006951}
6952
David Greene91585092011-01-26 15:38:49 +00006953// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6954// a simple subregister reference or explicit instructions to grab
6955// upper bits of a vector.
6956SDValue
6957X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6958 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006959 DebugLoc dl = Op.getNode()->getDebugLoc();
6960 SDValue Vec = Op.getNode()->getOperand(0);
6961 SDValue Idx = Op.getNode()->getOperand(1);
6962
6963 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6964 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6965 return Extract128BitVector(Vec, Idx, DAG, dl);
6966 }
David Greene91585092011-01-26 15:38:49 +00006967 }
6968 return SDValue();
6969}
6970
David Greenecfe33c42011-01-26 19:13:22 +00006971// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6972// simple superregister reference or explicit instructions to insert
6973// the upper bits of a vector.
6974SDValue
6975X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6976 if (Subtarget->hasAVX()) {
6977 DebugLoc dl = Op.getNode()->getDebugLoc();
6978 SDValue Vec = Op.getNode()->getOperand(0);
6979 SDValue SubVec = Op.getNode()->getOperand(1);
6980 SDValue Idx = Op.getNode()->getOperand(2);
6981
6982 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6983 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006984 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006985 }
6986 }
6987 return SDValue();
6988}
6989
Bill Wendling056292f2008-09-16 21:48:12 +00006990// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6991// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6992// one of the above mentioned nodes. It has to be wrapped because otherwise
6993// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6994// be used to form addressing mode. These wrapped nodes will be selected
6995// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006996SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006997X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006999
Chris Lattner41621a22009-06-26 19:22:52 +00007000 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7001 // global base reg.
7002 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007003 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007004 CodeModel::Model M = getTargetMachine().getCodeModel();
7005
Chris Lattner4f066492009-07-11 20:29:19 +00007006 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007007 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007008 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007009 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007010 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007011 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007012 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007013
Evan Cheng1606e8e2009-03-13 07:51:59 +00007014 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007015 CP->getAlignment(),
7016 CP->getOffset(), OpFlag);
7017 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007018 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007019 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007020 if (OpFlag) {
7021 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007022 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007023 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007024 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025 }
7026
7027 return Result;
7028}
7029
Dan Gohmand858e902010-04-17 15:26:15 +00007030SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007031 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007032
Chris Lattner18c59872009-06-27 04:16:01 +00007033 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7034 // global base reg.
7035 unsigned char OpFlag = 0;
7036 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007037 CodeModel::Model M = getTargetMachine().getCodeModel();
7038
Chris Lattner4f066492009-07-11 20:29:19 +00007039 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007040 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007041 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007042 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007043 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007044 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007045 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007046
Chris Lattner18c59872009-06-27 04:16:01 +00007047 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7048 OpFlag);
7049 DebugLoc DL = JT->getDebugLoc();
7050 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007051
Chris Lattner18c59872009-06-27 04:16:01 +00007052 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007053 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007054 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7055 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007056 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007057 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007058
Chris Lattner18c59872009-06-27 04:16:01 +00007059 return Result;
7060}
7061
7062SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007063X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007064 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007065
Chris Lattner18c59872009-06-27 04:16:01 +00007066 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7067 // global base reg.
7068 unsigned char OpFlag = 0;
7069 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007070 CodeModel::Model M = getTargetMachine().getCodeModel();
7071
Chris Lattner4f066492009-07-11 20:29:19 +00007072 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007073 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7074 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7075 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007076 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007077 } else if (Subtarget->isPICStyleGOT()) {
7078 OpFlag = X86II::MO_GOT;
7079 } else if (Subtarget->isPICStyleStubPIC()) {
7080 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7081 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7082 OpFlag = X86II::MO_DARWIN_NONLAZY;
7083 }
Eric Christopherfd179292009-08-27 18:07:15 +00007084
Chris Lattner18c59872009-06-27 04:16:01 +00007085 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007086
Chris Lattner18c59872009-06-27 04:16:01 +00007087 DebugLoc DL = Op.getDebugLoc();
7088 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007089
7090
Chris Lattner18c59872009-06-27 04:16:01 +00007091 // With PIC, the address is actually $g + Offset.
7092 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007093 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007094 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7095 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007096 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007097 Result);
7098 }
Eric Christopherfd179292009-08-27 18:07:15 +00007099
Eli Friedman586272d2011-08-11 01:48:05 +00007100 // For symbols that require a load from a stub to get the address, emit the
7101 // load.
7102 if (isGlobalStubReference(OpFlag))
7103 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007104 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007105
Chris Lattner18c59872009-06-27 04:16:01 +00007106 return Result;
7107}
7108
Dan Gohman475871a2008-07-27 21:46:04 +00007109SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007110X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007111 // Create the TargetBlockAddressAddress node.
7112 unsigned char OpFlags =
7113 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007114 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007115 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007116 DebugLoc dl = Op.getDebugLoc();
7117 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7118 /*isTarget=*/true, OpFlags);
7119
Dan Gohmanf705adb2009-10-30 01:28:02 +00007120 if (Subtarget->isPICStyleRIPRel() &&
7121 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007122 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7123 else
7124 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007125
Dan Gohman29cbade2009-11-20 23:18:13 +00007126 // With PIC, the address is actually $g + Offset.
7127 if (isGlobalRelativeToPICBase(OpFlags)) {
7128 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7129 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7130 Result);
7131 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007132
7133 return Result;
7134}
7135
7136SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007137X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007138 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007139 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007140 // Create the TargetGlobalAddress node, folding in the constant
7141 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007142 unsigned char OpFlags =
7143 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007144 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007145 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007146 if (OpFlags == X86II::MO_NO_FLAG &&
7147 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007148 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007149 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007150 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007151 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007152 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007153 }
Eric Christopherfd179292009-08-27 18:07:15 +00007154
Chris Lattner4f066492009-07-11 20:29:19 +00007155 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007156 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007157 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7158 else
7159 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007160
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007161 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007162 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007163 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7164 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007165 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007167
Chris Lattner36c25012009-07-10 07:34:39 +00007168 // For globals that require a load from a stub to get the address, emit the
7169 // load.
7170 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007171 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007172 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007173
Dan Gohman6520e202008-10-18 02:06:02 +00007174 // If there was a non-zero offset that we didn't fold, create an explicit
7175 // addition for it.
7176 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007177 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007178 DAG.getConstant(Offset, getPointerTy()));
7179
Evan Cheng0db9fe62006-04-25 20:13:52 +00007180 return Result;
7181}
7182
Evan Chengda43bcf2008-09-24 00:05:32 +00007183SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007184X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007185 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007186 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007187 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007188}
7189
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007190static SDValue
7191GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007192 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007193 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007194 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007195 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007196 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007197 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007198 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007199 GA->getOffset(),
7200 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007201 if (InFlag) {
7202 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007203 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007204 } else {
7205 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007206 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007207 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007208
7209 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007210 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007211
Rafael Espindola15f1b662009-04-24 12:59:40 +00007212 SDValue Flag = Chain.getValue(1);
7213 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007214}
7215
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007216// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007217static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007218LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007219 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007220 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007221 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7222 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007223 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007224 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007225 InFlag = Chain.getValue(1);
7226
Chris Lattnerb903bed2009-06-26 21:20:29 +00007227 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007228}
7229
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007230// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007231static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007232LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007233 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007234 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7235 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007236}
7237
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007238// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7239// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007240static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007241 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007242 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007243 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007244
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007245 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7246 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7247 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007248
Michael J. Spencerec38de22010-10-10 22:04:20 +00007249 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007250 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007251 MachinePointerInfo(Ptr),
7252 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007253
Chris Lattnerb903bed2009-06-26 21:20:29 +00007254 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007255 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7256 // initialexec.
7257 unsigned WrapperKind = X86ISD::Wrapper;
7258 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007259 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007260 } else if (is64Bit) {
7261 assert(model == TLSModel::InitialExec);
7262 OperandFlags = X86II::MO_GOTTPOFF;
7263 WrapperKind = X86ISD::WrapperRIP;
7264 } else {
7265 assert(model == TLSModel::InitialExec);
7266 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007267 }
Eric Christopherfd179292009-08-27 18:07:15 +00007268
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007269 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7270 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007271 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007272 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007273 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007274 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007275
Rafael Espindola9a580232009-02-27 13:37:18 +00007276 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007277 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007278 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007279
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007280 // The address of the thread local variable is the add of the thread
7281 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007282 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007283}
7284
Dan Gohman475871a2008-07-27 21:46:04 +00007285SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007286X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007287
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007288 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007289 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007290
Eric Christopher30ef0e52010-06-03 04:07:48 +00007291 if (Subtarget->isTargetELF()) {
7292 // TODO: implement the "local dynamic" model
7293 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007294
Eric Christopher30ef0e52010-06-03 04:07:48 +00007295 // If GV is an alias then use the aliasee for determining
7296 // thread-localness.
7297 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7298 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007299
7300 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007301 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007302
Eric Christopher30ef0e52010-06-03 04:07:48 +00007303 switch (model) {
7304 case TLSModel::GeneralDynamic:
7305 case TLSModel::LocalDynamic: // not implemented
7306 if (Subtarget->is64Bit())
7307 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7308 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007309
Eric Christopher30ef0e52010-06-03 04:07:48 +00007310 case TLSModel::InitialExec:
7311 case TLSModel::LocalExec:
7312 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7313 Subtarget->is64Bit());
7314 }
7315 } else if (Subtarget->isTargetDarwin()) {
7316 // Darwin only has one model of TLS. Lower to that.
7317 unsigned char OpFlag = 0;
7318 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7319 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007320
Eric Christopher30ef0e52010-06-03 04:07:48 +00007321 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7322 // global base reg.
7323 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7324 !Subtarget->is64Bit();
7325 if (PIC32)
7326 OpFlag = X86II::MO_TLVP_PIC_BASE;
7327 else
7328 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007330 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007331 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007332 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007333 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007334
Eric Christopher30ef0e52010-06-03 04:07:48 +00007335 // With PIC32, the address is actually $g + Offset.
7336 if (PIC32)
7337 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7338 DAG.getNode(X86ISD::GlobalBaseReg,
7339 DebugLoc(), getPointerTy()),
7340 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007341
Eric Christopher30ef0e52010-06-03 04:07:48 +00007342 // Lowering the machine isd will make sure everything is in the right
7343 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007344 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007345 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007346 SDValue Args[] = { Chain, Offset };
7347 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007348
Eric Christopher30ef0e52010-06-03 04:07:48 +00007349 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7350 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7351 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007352
Eric Christopher30ef0e52010-06-03 04:07:48 +00007353 // And our return value (tls address) is in the standard call return value
7354 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007355 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007356 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7357 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007358 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007359
David Blaikie4d6ccb52012-01-20 21:51:11 +00007360 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007361}
7362
Evan Cheng0db9fe62006-04-25 20:13:52 +00007363
Chad Rosierb90d2a92012-01-03 23:19:12 +00007364/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7365/// and take a 2 x i32 value to shift plus a shift amount.
7366SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007367 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007368 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007369 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007370 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007371 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007372 SDValue ShOpLo = Op.getOperand(0);
7373 SDValue ShOpHi = Op.getOperand(1);
7374 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007375 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007377 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007378
Dan Gohman475871a2008-07-27 21:46:04 +00007379 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007380 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007381 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7382 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007383 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007384 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7385 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007386 }
Evan Chenge3413162006-01-09 18:33:28 +00007387
Owen Anderson825b72b2009-08-11 20:47:22 +00007388 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7389 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007390 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007392
Dan Gohman475871a2008-07-27 21:46:04 +00007393 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007394 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007395 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7396 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007397
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007398 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007399 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7400 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007401 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007402 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7403 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007404 }
7405
Dan Gohman475871a2008-07-27 21:46:04 +00007406 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007407 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007408}
Evan Chenga3195e82006-01-12 22:54:21 +00007409
Dan Gohmand858e902010-04-17 15:26:15 +00007410SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7411 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007412 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007413
Dale Johannesen0488fb62010-09-30 23:57:10 +00007414 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007415 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007416
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007418 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007419
Eli Friedman36df4992009-05-27 00:47:34 +00007420 // These are really Legal; return the operand so the caller accepts it as
7421 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007423 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007425 Subtarget->is64Bit()) {
7426 return Op;
7427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007428
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007429 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007430 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007431 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007432 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007433 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007434 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007435 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007436 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007437 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007438 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7439}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007440
Owen Andersone50ed302009-08-10 22:56:29 +00007441SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007442 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007443 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007444 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007445 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007446 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007447 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007448 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007449 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007450 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007452
Chris Lattner492a43e2010-09-22 01:28:21 +00007453 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007454
Stuart Hastings84be9582011-06-02 15:57:11 +00007455 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7456 MachineMemOperand *MMO;
7457 if (FI) {
7458 int SSFI = FI->getIndex();
7459 MMO =
7460 DAG.getMachineFunction()
7461 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7462 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7463 } else {
7464 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7465 StackSlot = StackSlot.getOperand(1);
7466 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007467 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007468 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7469 X86ISD::FILD, DL,
7470 Tys, Ops, array_lengthof(Ops),
7471 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007472
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007473 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007474 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007475 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007476
7477 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7478 // shouldn't be necessary except that RFP cannot be live across
7479 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007480 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007481 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7482 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007483 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007484 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007485 SDValue Ops[] = {
7486 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7487 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007488 MachineMemOperand *MMO =
7489 DAG.getMachineFunction()
7490 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007491 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007492
Chris Lattner492a43e2010-09-22 01:28:21 +00007493 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7494 Ops, array_lengthof(Ops),
7495 Op.getValueType(), MMO);
7496 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007497 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007498 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007499 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007500
Evan Cheng0db9fe62006-04-25 20:13:52 +00007501 return Result;
7502}
7503
Bill Wendling8b8a6362009-01-17 03:56:04 +00007504// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007505SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7506 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007507 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007508 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007509 movq %rax, %xmm0
7510 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7511 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7512 #ifdef __SSE3__
7513 haddpd %xmm0, %xmm0
7514 #else
7515 pshufd $0x4e, %xmm0, %xmm1
7516 addpd %xmm1, %xmm0
7517 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007518 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007519
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007520 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007521 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007522
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007523 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007524 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7525 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007526 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007527
Chris Lattner97484792012-01-25 09:56:22 +00007528 SmallVector<Constant*,2> CV1;
7529 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007530 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007531 CV1.push_back(
7532 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7533 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007534 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007535
Bill Wendling397ae212012-01-05 02:13:20 +00007536 // Load the 64-bit value into an XMM register.
7537 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7538 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007540 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007541 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007542 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7543 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7544 CLod0);
7545
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007547 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007548 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007549 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007551 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007552
Craig Topperd0a31172012-01-10 06:37:29 +00007553 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007554 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7555 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7556 } else {
7557 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7558 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7559 S2F, 0x4E, DAG);
7560 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7561 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7562 Sub);
7563 }
7564
7565 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007566 DAG.getIntPtrConstant(0));
7567}
7568
Bill Wendling8b8a6362009-01-17 03:56:04 +00007569// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007570SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7571 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007572 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007573 // FP constant to bias correct the final result.
7574 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007576
7577 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007579 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007580
Eli Friedmanf3704762011-08-29 21:15:46 +00007581 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007582 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007583
Owen Anderson825b72b2009-08-11 20:47:22 +00007584 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007585 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007586 DAG.getIntPtrConstant(0));
7587
7588 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007590 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007591 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007593 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007594 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 MVT::v2f64, Bias)));
7596 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007597 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007598 DAG.getIntPtrConstant(0));
7599
7600 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007601 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602
7603 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007604 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007605
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007607 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007608 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007609 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007610 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007611 }
7612
7613 // Handle final rounding.
7614 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007615}
7616
Dan Gohmand858e902010-04-17 15:26:15 +00007617SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7618 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007619 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007620 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007621
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007622 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007623 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7624 // the optimization here.
7625 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007626 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007627
Owen Andersone50ed302009-08-10 22:56:29 +00007628 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007629 EVT DstVT = Op.getValueType();
7630 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007631 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007632 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007633 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007634 else if (Subtarget->is64Bit() &&
7635 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007636 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007637
7638 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007640 if (SrcVT == MVT::i32) {
7641 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7642 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7643 getPointerTy(), StackSlot, WordOff);
7644 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007645 StackSlot, MachinePointerInfo(),
7646 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007647 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007648 OffsetSlot, MachinePointerInfo(),
7649 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007650 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7651 return Fild;
7652 }
7653
7654 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7655 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007656 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007657 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007658 // For i64 source, we need to add the appropriate power of 2 if the input
7659 // was negative. This is the same as the optimization in
7660 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7661 // we must be careful to do the computation in x87 extended precision, not
7662 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007663 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7664 MachineMemOperand *MMO =
7665 DAG.getMachineFunction()
7666 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7667 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007668
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007669 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7670 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007671 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7672 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007673
7674 APInt FF(32, 0x5F800000ULL);
7675
7676 // Check whether the sign bit is set.
7677 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7678 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7679 ISD::SETLT);
7680
7681 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7682 SDValue FudgePtr = DAG.getConstantPool(
7683 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7684 getPointerTy());
7685
7686 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7687 SDValue Zero = DAG.getIntPtrConstant(0);
7688 SDValue Four = DAG.getIntPtrConstant(4);
7689 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7690 Zero, Four);
7691 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7692
7693 // Load the value out, extending it from f32 to f80.
7694 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007695 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007696 FudgePtr, MachinePointerInfo::getConstantPool(),
7697 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007698 // Extend everything to 80 bits to force it to be done on x87.
7699 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7700 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007701}
7702
Dan Gohman475871a2008-07-27 21:46:04 +00007703std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007704FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007705 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007706
Owen Andersone50ed302009-08-10 22:56:29 +00007707 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007708
7709 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7711 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007712 }
7713
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7715 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007716 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007717
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007718 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007720 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007721 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007722 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007723 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007724 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007725 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007726
Evan Cheng87c89352007-10-15 20:11:21 +00007727 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7728 // stack slot.
7729 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007730 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007731 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007732 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007733
Michael J. Spencerec38de22010-10-10 22:04:20 +00007734
7735
Evan Cheng0db9fe62006-04-25 20:13:52 +00007736 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007738 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7740 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7741 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007742 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007743
Dan Gohman475871a2008-07-27 21:46:04 +00007744 SDValue Chain = DAG.getEntryNode();
7745 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007746 EVT TheVT = Op.getOperand(0).getValueType();
7747 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007748 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007749 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007750 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007751 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007753 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007754 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007755 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007756
Chris Lattner492a43e2010-09-22 01:28:21 +00007757 MachineMemOperand *MMO =
7758 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7759 MachineMemOperand::MOLoad, MemSize, MemSize);
7760 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7761 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007762 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007763 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007764 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7765 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007766
Chris Lattner07290932010-09-22 01:05:16 +00007767 MachineMemOperand *MMO =
7768 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7769 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007770
Evan Cheng0db9fe62006-04-25 20:13:52 +00007771 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007772 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007773 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7774 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007775
Chris Lattner27a6c732007-11-24 07:07:01 +00007776 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007777}
7778
Dan Gohmand858e902010-04-17 15:26:15 +00007779SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7780 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007781 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007782 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007783
Eli Friedman948e95a2009-05-23 09:59:16 +00007784 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007785 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007786 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7787 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007788
Chris Lattner27a6c732007-11-24 07:07:01 +00007789 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007790 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007791 FIST, StackSlot, MachinePointerInfo(),
7792 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007793}
7794
Dan Gohmand858e902010-04-17 15:26:15 +00007795SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7796 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007797 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7798 SDValue FIST = Vals.first, StackSlot = Vals.second;
7799 assert(FIST.getNode() && "Unexpected failure");
7800
7801 // Load the result.
7802 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007803 FIST, StackSlot, MachinePointerInfo(),
7804 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007805}
7806
Dan Gohmand858e902010-04-17 15:26:15 +00007807SDValue X86TargetLowering::LowerFABS(SDValue Op,
7808 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007809 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007810 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007811 EVT VT = Op.getValueType();
7812 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007813 if (VT.isVector())
7814 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007815 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007816 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007817 C = ConstantVector::getSplat(2,
7818 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007819 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007820 C = ConstantVector::getSplat(4,
7821 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007822 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007823 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007824 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007825 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007826 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007827 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007828}
7829
Dan Gohmand858e902010-04-17 15:26:15 +00007830SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007831 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007832 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007833 EVT VT = Op.getValueType();
7834 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007835 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7836 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007837 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007838 NumElts = VT.getVectorNumElements();
7839 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007840 Constant *C;
7841 if (EltVT == MVT::f64)
7842 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7843 else
7844 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7845 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007846 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007847 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007848 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007849 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007850 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007851 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007852 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007853 DAG.getNode(ISD::XOR, dl, XORVT,
7854 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007855 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007856 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007857 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007858 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007859 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007860}
7861
Dan Gohmand858e902010-04-17 15:26:15 +00007862SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007863 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007864 SDValue Op0 = Op.getOperand(0);
7865 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007866 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007867 EVT VT = Op.getValueType();
7868 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007869
7870 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007871 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007872 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007873 SrcVT = VT;
7874 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007875 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007876 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007877 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007878 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007879 }
7880
7881 // At this point the operands and the result should have the same
7882 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007883
Evan Cheng68c47cb2007-01-05 07:55:56 +00007884 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007885 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007886 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007887 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7888 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007889 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007890 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7891 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7892 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7893 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007894 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007895 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007896 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007897 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007898 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007899 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007900 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007901
7902 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007903 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007904 // Op0 is MVT::f32, Op1 is MVT::f64.
7905 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7906 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7907 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007908 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007909 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007910 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007911 }
7912
Evan Cheng73d6cf12007-01-05 21:37:56 +00007913 // Clear first operand sign bit.
7914 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007915 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007916 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7917 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007918 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007919 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7920 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7921 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7922 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007923 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007924 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007925 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007926 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007927 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007928 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007929 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007930
7931 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007932 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007933}
7934
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007935SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7936 SDValue N0 = Op.getOperand(0);
7937 DebugLoc dl = Op.getDebugLoc();
7938 EVT VT = Op.getValueType();
7939
7940 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7941 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7942 DAG.getConstant(1, VT));
7943 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7944}
7945
Dan Gohman076aee32009-03-04 19:44:21 +00007946/// Emit nodes that will be selected as "test Op0,Op0", or something
7947/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007948SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007949 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007950 DebugLoc dl = Op.getDebugLoc();
7951
Dan Gohman31125812009-03-07 01:58:32 +00007952 // CF and OF aren't always set the way we want. Determine which
7953 // of these we need.
7954 bool NeedCF = false;
7955 bool NeedOF = false;
7956 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007957 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007958 case X86::COND_A: case X86::COND_AE:
7959 case X86::COND_B: case X86::COND_BE:
7960 NeedCF = true;
7961 break;
7962 case X86::COND_G: case X86::COND_GE:
7963 case X86::COND_L: case X86::COND_LE:
7964 case X86::COND_O: case X86::COND_NO:
7965 NeedOF = true;
7966 break;
Dan Gohman31125812009-03-07 01:58:32 +00007967 }
7968
Dan Gohman076aee32009-03-04 19:44:21 +00007969 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007970 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7971 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007972 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7973 // Emit a CMP with 0, which is the TEST pattern.
7974 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7975 DAG.getConstant(0, Op.getValueType()));
7976
7977 unsigned Opcode = 0;
7978 unsigned NumOperands = 0;
7979 switch (Op.getNode()->getOpcode()) {
7980 case ISD::ADD:
7981 // Due to an isel shortcoming, be conservative if this add is likely to be
7982 // selected as part of a load-modify-store instruction. When the root node
7983 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7984 // uses of other nodes in the match, such as the ADD in this case. This
7985 // leads to the ADD being left around and reselected, with the result being
7986 // two adds in the output. Alas, even if none our users are stores, that
7987 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7988 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7989 // climbing the DAG back to the root, and it doesn't seem to be worth the
7990 // effort.
7991 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00007992 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7993 if (UI->getOpcode() != ISD::CopyToReg &&
7994 UI->getOpcode() != ISD::SETCC &&
7995 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007996 goto default_case;
7997
7998 if (ConstantSDNode *C =
7999 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8000 // An add of one will be selected as an INC.
8001 if (C->getAPIntValue() == 1) {
8002 Opcode = X86ISD::INC;
8003 NumOperands = 1;
8004 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008005 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008006
8007 // An add of negative one (subtract of one) will be selected as a DEC.
8008 if (C->getAPIntValue().isAllOnesValue()) {
8009 Opcode = X86ISD::DEC;
8010 NumOperands = 1;
8011 break;
8012 }
Dan Gohman076aee32009-03-04 19:44:21 +00008013 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008014
8015 // Otherwise use a regular EFLAGS-setting add.
8016 Opcode = X86ISD::ADD;
8017 NumOperands = 2;
8018 break;
8019 case ISD::AND: {
8020 // If the primary and result isn't used, don't bother using X86ISD::AND,
8021 // because a TEST instruction will be better.
8022 bool NonFlagUse = false;
8023 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8024 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8025 SDNode *User = *UI;
8026 unsigned UOpNo = UI.getOperandNo();
8027 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8028 // Look pass truncate.
8029 UOpNo = User->use_begin().getOperandNo();
8030 User = *User->use_begin();
8031 }
8032
8033 if (User->getOpcode() != ISD::BRCOND &&
8034 User->getOpcode() != ISD::SETCC &&
8035 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8036 NonFlagUse = true;
8037 break;
8038 }
Dan Gohman076aee32009-03-04 19:44:21 +00008039 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008040
8041 if (!NonFlagUse)
8042 break;
8043 }
8044 // FALL THROUGH
8045 case ISD::SUB:
8046 case ISD::OR:
8047 case ISD::XOR:
8048 // Due to the ISEL shortcoming noted above, be conservative if this op is
8049 // likely to be selected as part of a load-modify-store instruction.
8050 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8051 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8052 if (UI->getOpcode() == ISD::STORE)
8053 goto default_case;
8054
8055 // Otherwise use a regular EFLAGS-setting instruction.
8056 switch (Op.getNode()->getOpcode()) {
8057 default: llvm_unreachable("unexpected operator!");
8058 case ISD::SUB: Opcode = X86ISD::SUB; break;
8059 case ISD::OR: Opcode = X86ISD::OR; break;
8060 case ISD::XOR: Opcode = X86ISD::XOR; break;
8061 case ISD::AND: Opcode = X86ISD::AND; break;
8062 }
8063
8064 NumOperands = 2;
8065 break;
8066 case X86ISD::ADD:
8067 case X86ISD::SUB:
8068 case X86ISD::INC:
8069 case X86ISD::DEC:
8070 case X86ISD::OR:
8071 case X86ISD::XOR:
8072 case X86ISD::AND:
8073 return SDValue(Op.getNode(), 1);
8074 default:
8075 default_case:
8076 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008077 }
8078
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008079 if (Opcode == 0)
8080 // Emit a CMP with 0, which is the TEST pattern.
8081 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8082 DAG.getConstant(0, Op.getValueType()));
8083
8084 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8085 SmallVector<SDValue, 4> Ops;
8086 for (unsigned i = 0; i != NumOperands; ++i)
8087 Ops.push_back(Op.getOperand(i));
8088
8089 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8090 DAG.ReplaceAllUsesWith(Op, New);
8091 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008092}
8093
8094/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8095/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008096SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008097 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008098 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8099 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008100 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008101
8102 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008103 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008104}
8105
Evan Chengd40d03e2010-01-06 19:38:29 +00008106/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8107/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008108SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8109 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008110 SDValue Op0 = And.getOperand(0);
8111 SDValue Op1 = And.getOperand(1);
8112 if (Op0.getOpcode() == ISD::TRUNCATE)
8113 Op0 = Op0.getOperand(0);
8114 if (Op1.getOpcode() == ISD::TRUNCATE)
8115 Op1 = Op1.getOperand(0);
8116
Evan Chengd40d03e2010-01-06 19:38:29 +00008117 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008118 if (Op1.getOpcode() == ISD::SHL)
8119 std::swap(Op0, Op1);
8120 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008121 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8122 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008123 // If we looked past a truncate, check that it's only truncating away
8124 // known zeros.
8125 unsigned BitWidth = Op0.getValueSizeInBits();
8126 unsigned AndBitWidth = And.getValueSizeInBits();
8127 if (BitWidth > AndBitWidth) {
8128 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8129 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8130 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8131 return SDValue();
8132 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008133 LHS = Op1;
8134 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008135 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008136 } else if (Op1.getOpcode() == ISD::Constant) {
8137 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008138 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008139 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008140
8141 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008142 LHS = AndLHS.getOperand(0);
8143 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008144 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008145
8146 // Use BT if the immediate can't be encoded in a TEST instruction.
8147 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8148 LHS = AndLHS;
8149 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8150 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008151 }
Evan Cheng0488db92007-09-25 01:57:46 +00008152
Evan Chengd40d03e2010-01-06 19:38:29 +00008153 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008154 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008155 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008156 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008157 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008158 // Also promote i16 to i32 for performance / code size reason.
8159 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008160 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008161 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008162
Evan Chengd40d03e2010-01-06 19:38:29 +00008163 // If the operand types disagree, extend the shift amount to match. Since
8164 // BT ignores high bits (like shifts) we can use anyextend.
8165 if (LHS.getValueType() != RHS.getValueType())
8166 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008167
Evan Chengd40d03e2010-01-06 19:38:29 +00008168 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8169 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8170 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8171 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008172 }
8173
Evan Cheng54de3ea2010-01-05 06:52:31 +00008174 return SDValue();
8175}
8176
Dan Gohmand858e902010-04-17 15:26:15 +00008177SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008178
8179 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8180
Evan Cheng54de3ea2010-01-05 06:52:31 +00008181 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8182 SDValue Op0 = Op.getOperand(0);
8183 SDValue Op1 = Op.getOperand(1);
8184 DebugLoc dl = Op.getDebugLoc();
8185 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8186
8187 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008188 // Lower (X & (1 << N)) == 0 to BT(X, N).
8189 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8190 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008191 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008192 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008193 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008194 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8195 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8196 if (NewSetCC.getNode())
8197 return NewSetCC;
8198 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008199
Chris Lattner481eebc2010-12-19 21:23:48 +00008200 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8201 // these.
8202 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008203 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008204 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8205 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008206
Chris Lattner481eebc2010-12-19 21:23:48 +00008207 // If the input is a setcc, then reuse the input setcc or use a new one with
8208 // the inverted condition.
8209 if (Op0.getOpcode() == X86ISD::SETCC) {
8210 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8211 bool Invert = (CC == ISD::SETNE) ^
8212 cast<ConstantSDNode>(Op1)->isNullValue();
8213 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008214
Evan Cheng2c755ba2010-02-27 07:36:59 +00008215 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008216 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8217 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8218 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008219 }
8220
Evan Chenge5b51ac2010-04-17 06:13:15 +00008221 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008222 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008223 if (X86CC == X86::COND_INVALID)
8224 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008225
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008226 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008227 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008228 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008229}
8230
Craig Topper89af15e2011-09-18 08:03:58 +00008231// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008232// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008233static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008234 EVT VT = Op.getValueType();
8235
Duncan Sands28b77e92011-09-06 19:07:46 +00008236 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008237 "Unsupported value type for operation");
8238
8239 int NumElems = VT.getVectorNumElements();
8240 DebugLoc dl = Op.getDebugLoc();
8241 SDValue CC = Op.getOperand(2);
8242 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8243 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8244
8245 // Extract the LHS vectors
8246 SDValue LHS = Op.getOperand(0);
8247 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8248 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8249
8250 // Extract the RHS vectors
8251 SDValue RHS = Op.getOperand(1);
8252 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8253 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8254
8255 // Issue the operation on the smaller types and concatenate the result back
8256 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8257 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8258 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8259 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8260 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8261}
8262
8263
Dan Gohmand858e902010-04-17 15:26:15 +00008264SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008265 SDValue Cond;
8266 SDValue Op0 = Op.getOperand(0);
8267 SDValue Op1 = Op.getOperand(1);
8268 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008269 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008270 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8271 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008272 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008273
8274 if (isFP) {
8275 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008276 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008277 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008278
Nate Begeman30a0de92008-07-17 16:51:19 +00008279 bool Swap = false;
8280
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008281 // SSE Condition code mapping:
8282 // 0 - EQ
8283 // 1 - LT
8284 // 2 - LE
8285 // 3 - UNORD
8286 // 4 - NEQ
8287 // 5 - NLT
8288 // 6 - NLE
8289 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008290 switch (SetCCOpcode) {
8291 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008292 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008293 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008294 case ISD::SETOGT:
8295 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008296 case ISD::SETLT:
8297 case ISD::SETOLT: SSECC = 1; break;
8298 case ISD::SETOGE:
8299 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008300 case ISD::SETLE:
8301 case ISD::SETOLE: SSECC = 2; break;
8302 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008303 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008304 case ISD::SETNE: SSECC = 4; break;
8305 case ISD::SETULE: Swap = true;
8306 case ISD::SETUGE: SSECC = 5; break;
8307 case ISD::SETULT: Swap = true;
8308 case ISD::SETUGT: SSECC = 6; break;
8309 case ISD::SETO: SSECC = 7; break;
8310 }
8311 if (Swap)
8312 std::swap(Op0, Op1);
8313
Nate Begemanfb8ead02008-07-25 19:05:58 +00008314 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008315 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008316 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008317 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008318 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8319 DAG.getConstant(3, MVT::i8));
8320 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8321 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008322 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008323 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008324 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008325 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8326 DAG.getConstant(7, MVT::i8));
8327 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8328 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008329 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008330 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008331 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008332 }
8333 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008334 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8335 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008337
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008338 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008339 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008340 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008341
Nate Begeman30a0de92008-07-17 16:51:19 +00008342 // We are handling one of the integer comparisons here. Since SSE only has
8343 // GT and EQ comparisons for integer, swapping operands and multiple
8344 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008345 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008346 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008347
Nate Begeman30a0de92008-07-17 16:51:19 +00008348 switch (SetCCOpcode) {
8349 default: break;
8350 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008351 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008352 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008353 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008354 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008355 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008356 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008357 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008358 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008359 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008360 }
8361 if (Swap)
8362 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008363
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008364 // Check that the operation in question is available (most are plain SSE2,
8365 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008366 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008367 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008368 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008369 return SDValue();
8370
Nate Begeman30a0de92008-07-17 16:51:19 +00008371 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8372 // bits of the inputs before performing those operations.
8373 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008374 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008375 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8376 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008377 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008378 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8379 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008380 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8381 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008383
Dale Johannesenace16102009-02-03 19:33:06 +00008384 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008385
8386 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008387 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008388 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008389
Nate Begeman30a0de92008-07-17 16:51:19 +00008390 return Result;
8391}
Evan Cheng0488db92007-09-25 01:57:46 +00008392
Evan Cheng370e5342008-12-03 08:38:43 +00008393// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008394static bool isX86LogicalCmp(SDValue Op) {
8395 unsigned Opc = Op.getNode()->getOpcode();
8396 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8397 return true;
8398 if (Op.getResNo() == 1 &&
8399 (Opc == X86ISD::ADD ||
8400 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008401 Opc == X86ISD::ADC ||
8402 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008403 Opc == X86ISD::SMUL ||
8404 Opc == X86ISD::UMUL ||
8405 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008406 Opc == X86ISD::DEC ||
8407 Opc == X86ISD::OR ||
8408 Opc == X86ISD::XOR ||
8409 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008410 return true;
8411
Chris Lattner9637d5b2010-12-05 07:49:54 +00008412 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8413 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008414
Dan Gohman076aee32009-03-04 19:44:21 +00008415 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008416}
8417
Chris Lattnera2b56002010-12-05 01:23:24 +00008418static bool isZero(SDValue V) {
8419 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8420 return C && C->isNullValue();
8421}
8422
Chris Lattner96908b12010-12-05 02:00:51 +00008423static bool isAllOnes(SDValue V) {
8424 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8425 return C && C->isAllOnesValue();
8426}
8427
Dan Gohmand858e902010-04-17 15:26:15 +00008428SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008429 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008430 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008431 SDValue Op1 = Op.getOperand(1);
8432 SDValue Op2 = Op.getOperand(2);
8433 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008434 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008435
Dan Gohman1a492952009-10-20 16:22:37 +00008436 if (Cond.getOpcode() == ISD::SETCC) {
8437 SDValue NewCond = LowerSETCC(Cond, DAG);
8438 if (NewCond.getNode())
8439 Cond = NewCond;
8440 }
Evan Cheng734503b2006-09-11 02:19:56 +00008441
Chris Lattnera2b56002010-12-05 01:23:24 +00008442 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008443 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008444 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008445 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008446 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008447 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8448 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008449 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008450
Chris Lattnera2b56002010-12-05 01:23:24 +00008451 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008452
8453 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008454 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8455 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008456
8457 SDValue CmpOp0 = Cmp.getOperand(0);
8458 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8459 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008460
Chris Lattner96908b12010-12-05 02:00:51 +00008461 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008462 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8463 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008464
Chris Lattner96908b12010-12-05 02:00:51 +00008465 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8466 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008467
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008468 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008469 if (N2C == 0 || !N2C->isNullValue())
8470 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8471 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008472 }
8473 }
8474
Chris Lattnera2b56002010-12-05 01:23:24 +00008475 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008476 if (Cond.getOpcode() == ISD::AND &&
8477 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8478 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008479 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008480 Cond = Cond.getOperand(0);
8481 }
8482
Evan Cheng3f41d662007-10-08 22:16:29 +00008483 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8484 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008485 unsigned CondOpcode = Cond.getOpcode();
8486 if (CondOpcode == X86ISD::SETCC ||
8487 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008488 CC = Cond.getOperand(0);
8489
Dan Gohman475871a2008-07-27 21:46:04 +00008490 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008491 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008492 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008493
Evan Cheng3f41d662007-10-08 22:16:29 +00008494 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008495 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008496 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008497 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008498
Chris Lattnerd1980a52009-03-12 06:52:53 +00008499 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8500 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008501 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008502 addTest = false;
8503 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008504 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8505 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8506 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8507 Cond.getOperand(0).getValueType() != MVT::i8)) {
8508 SDValue LHS = Cond.getOperand(0);
8509 SDValue RHS = Cond.getOperand(1);
8510 unsigned X86Opcode;
8511 unsigned X86Cond;
8512 SDVTList VTs;
8513 switch (CondOpcode) {
8514 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8515 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8516 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8517 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8518 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8519 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8520 default: llvm_unreachable("unexpected overflowing operator");
8521 }
8522 if (CondOpcode == ISD::UMULO)
8523 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8524 MVT::i32);
8525 else
8526 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8527
8528 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8529
8530 if (CondOpcode == ISD::UMULO)
8531 Cond = X86Op.getValue(2);
8532 else
8533 Cond = X86Op.getValue(1);
8534
8535 CC = DAG.getConstant(X86Cond, MVT::i8);
8536 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008537 }
8538
8539 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008540 // Look pass the truncate.
8541 if (Cond.getOpcode() == ISD::TRUNCATE)
8542 Cond = Cond.getOperand(0);
8543
8544 // We know the result of AND is compared against zero. Try to match
8545 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008546 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008547 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008548 if (NewSetCC.getNode()) {
8549 CC = NewSetCC.getOperand(0);
8550 Cond = NewSetCC.getOperand(1);
8551 addTest = false;
8552 }
8553 }
8554 }
8555
8556 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008557 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008558 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008559 }
8560
Benjamin Kramere915ff32010-12-22 23:09:28 +00008561 // a < b ? -1 : 0 -> RES = ~setcc_carry
8562 // a < b ? 0 : -1 -> RES = setcc_carry
8563 // a >= b ? -1 : 0 -> RES = setcc_carry
8564 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8565 if (Cond.getOpcode() == X86ISD::CMP) {
8566 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8567
8568 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8569 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8570 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8571 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8572 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8573 return DAG.getNOT(DL, Res, Res.getValueType());
8574 return Res;
8575 }
8576 }
8577
Evan Cheng0488db92007-09-25 01:57:46 +00008578 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8579 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008580 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008581 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008582 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008583}
8584
Evan Cheng370e5342008-12-03 08:38:43 +00008585// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8586// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8587// from the AND / OR.
8588static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8589 Opc = Op.getOpcode();
8590 if (Opc != ISD::OR && Opc != ISD::AND)
8591 return false;
8592 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8593 Op.getOperand(0).hasOneUse() &&
8594 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8595 Op.getOperand(1).hasOneUse());
8596}
8597
Evan Cheng961d6d42009-02-02 08:19:07 +00008598// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8599// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008600static bool isXor1OfSetCC(SDValue Op) {
8601 if (Op.getOpcode() != ISD::XOR)
8602 return false;
8603 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8604 if (N1C && N1C->getAPIntValue() == 1) {
8605 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8606 Op.getOperand(0).hasOneUse();
8607 }
8608 return false;
8609}
8610
Dan Gohmand858e902010-04-17 15:26:15 +00008611SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008612 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008613 SDValue Chain = Op.getOperand(0);
8614 SDValue Cond = Op.getOperand(1);
8615 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008616 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008617 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008618 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008619
Dan Gohman1a492952009-10-20 16:22:37 +00008620 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008621 // Check for setcc([su]{add,sub,mul}o == 0).
8622 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8623 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8624 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8625 Cond.getOperand(0).getResNo() == 1 &&
8626 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8627 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8628 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8629 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8630 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8631 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8632 Inverted = true;
8633 Cond = Cond.getOperand(0);
8634 } else {
8635 SDValue NewCond = LowerSETCC(Cond, DAG);
8636 if (NewCond.getNode())
8637 Cond = NewCond;
8638 }
Dan Gohman1a492952009-10-20 16:22:37 +00008639 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008640#if 0
8641 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008642 else if (Cond.getOpcode() == X86ISD::ADD ||
8643 Cond.getOpcode() == X86ISD::SUB ||
8644 Cond.getOpcode() == X86ISD::SMUL ||
8645 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008646 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008647#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008648
Evan Chengad9c0a32009-12-15 00:53:42 +00008649 // Look pass (and (setcc_carry (cmp ...)), 1).
8650 if (Cond.getOpcode() == ISD::AND &&
8651 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8652 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008653 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008654 Cond = Cond.getOperand(0);
8655 }
8656
Evan Cheng3f41d662007-10-08 22:16:29 +00008657 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8658 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008659 unsigned CondOpcode = Cond.getOpcode();
8660 if (CondOpcode == X86ISD::SETCC ||
8661 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008662 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008663
Dan Gohman475871a2008-07-27 21:46:04 +00008664 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008665 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008666 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008667 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008668 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008669 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008670 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008671 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008672 default: break;
8673 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008674 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008675 // These can only come from an arithmetic instruction with overflow,
8676 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008677 Cond = Cond.getNode()->getOperand(1);
8678 addTest = false;
8679 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008680 }
Evan Cheng0488db92007-09-25 01:57:46 +00008681 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008682 }
8683 CondOpcode = Cond.getOpcode();
8684 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8685 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8686 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8687 Cond.getOperand(0).getValueType() != MVT::i8)) {
8688 SDValue LHS = Cond.getOperand(0);
8689 SDValue RHS = Cond.getOperand(1);
8690 unsigned X86Opcode;
8691 unsigned X86Cond;
8692 SDVTList VTs;
8693 switch (CondOpcode) {
8694 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8695 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8696 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8697 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8698 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8699 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8700 default: llvm_unreachable("unexpected overflowing operator");
8701 }
8702 if (Inverted)
8703 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8704 if (CondOpcode == ISD::UMULO)
8705 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8706 MVT::i32);
8707 else
8708 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8709
8710 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8711
8712 if (CondOpcode == ISD::UMULO)
8713 Cond = X86Op.getValue(2);
8714 else
8715 Cond = X86Op.getValue(1);
8716
8717 CC = DAG.getConstant(X86Cond, MVT::i8);
8718 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008719 } else {
8720 unsigned CondOpc;
8721 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8722 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008723 if (CondOpc == ISD::OR) {
8724 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8725 // two branches instead of an explicit OR instruction with a
8726 // separate test.
8727 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008728 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008729 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008730 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008731 Chain, Dest, CC, Cmp);
8732 CC = Cond.getOperand(1).getOperand(0);
8733 Cond = Cmp;
8734 addTest = false;
8735 }
8736 } else { // ISD::AND
8737 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8738 // two branches instead of an explicit AND instruction with a
8739 // separate test. However, we only do this if this block doesn't
8740 // have a fall-through edge, because this requires an explicit
8741 // jmp when the condition is false.
8742 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008743 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008744 Op.getNode()->hasOneUse()) {
8745 X86::CondCode CCode =
8746 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8747 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008748 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008749 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008750 // Look for an unconditional branch following this conditional branch.
8751 // We need this because we need to reverse the successors in order
8752 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008753 if (User->getOpcode() == ISD::BR) {
8754 SDValue FalseBB = User->getOperand(1);
8755 SDNode *NewBR =
8756 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008757 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008758 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008759 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008760
Dale Johannesene4d209d2009-02-03 20:21:25 +00008761 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008762 Chain, Dest, CC, Cmp);
8763 X86::CondCode CCode =
8764 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8765 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008766 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008767 Cond = Cmp;
8768 addTest = false;
8769 }
8770 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008771 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008772 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8773 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8774 // It should be transformed during dag combiner except when the condition
8775 // is set by a arithmetics with overflow node.
8776 X86::CondCode CCode =
8777 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8778 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008779 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008780 Cond = Cond.getOperand(0).getOperand(1);
8781 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008782 } else if (Cond.getOpcode() == ISD::SETCC &&
8783 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8784 // For FCMP_OEQ, we can emit
8785 // two branches instead of an explicit AND instruction with a
8786 // separate test. However, we only do this if this block doesn't
8787 // have a fall-through edge, because this requires an explicit
8788 // jmp when the condition is false.
8789 if (Op.getNode()->hasOneUse()) {
8790 SDNode *User = *Op.getNode()->use_begin();
8791 // Look for an unconditional branch following this conditional branch.
8792 // We need this because we need to reverse the successors in order
8793 // to implement FCMP_OEQ.
8794 if (User->getOpcode() == ISD::BR) {
8795 SDValue FalseBB = User->getOperand(1);
8796 SDNode *NewBR =
8797 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8798 assert(NewBR == User);
8799 (void)NewBR;
8800 Dest = FalseBB;
8801
8802 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8803 Cond.getOperand(0), Cond.getOperand(1));
8804 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8805 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8806 Chain, Dest, CC, Cmp);
8807 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8808 Cond = Cmp;
8809 addTest = false;
8810 }
8811 }
8812 } else if (Cond.getOpcode() == ISD::SETCC &&
8813 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8814 // For FCMP_UNE, we can emit
8815 // two branches instead of an explicit AND instruction with a
8816 // separate test. However, we only do this if this block doesn't
8817 // have a fall-through edge, because this requires an explicit
8818 // jmp when the condition is false.
8819 if (Op.getNode()->hasOneUse()) {
8820 SDNode *User = *Op.getNode()->use_begin();
8821 // Look for an unconditional branch following this conditional branch.
8822 // We need this because we need to reverse the successors in order
8823 // to implement FCMP_UNE.
8824 if (User->getOpcode() == ISD::BR) {
8825 SDValue FalseBB = User->getOperand(1);
8826 SDNode *NewBR =
8827 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8828 assert(NewBR == User);
8829 (void)NewBR;
8830
8831 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8832 Cond.getOperand(0), Cond.getOperand(1));
8833 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8834 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8835 Chain, Dest, CC, Cmp);
8836 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8837 Cond = Cmp;
8838 addTest = false;
8839 Dest = FalseBB;
8840 }
8841 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008842 }
Evan Cheng0488db92007-09-25 01:57:46 +00008843 }
8844
8845 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008846 // Look pass the truncate.
8847 if (Cond.getOpcode() == ISD::TRUNCATE)
8848 Cond = Cond.getOperand(0);
8849
8850 // We know the result of AND is compared against zero. Try to match
8851 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008852 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008853 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8854 if (NewSetCC.getNode()) {
8855 CC = NewSetCC.getOperand(0);
8856 Cond = NewSetCC.getOperand(1);
8857 addTest = false;
8858 }
8859 }
8860 }
8861
8862 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008863 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008864 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008865 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008866 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008867 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008868}
8869
Anton Korobeynikove060b532007-04-17 19:34:00 +00008870
8871// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8872// Calls to _alloca is needed to probe the stack when allocating more than 4k
8873// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8874// that the guard pages used by the OS virtual memory manager are allocated in
8875// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008876SDValue
8877X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008878 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008879 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008880 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008881 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008882 "are being used");
8883 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008884 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008885
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008886 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008887 SDValue Chain = Op.getOperand(0);
8888 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008889 // FIXME: Ensure alignment here
8890
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008891 bool Is64Bit = Subtarget->is64Bit();
8892 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008893
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008894 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008895 MachineFunction &MF = DAG.getMachineFunction();
8896 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008897
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008898 if (Is64Bit) {
8899 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008900 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008901 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008902
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008903 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8904 I != E; I++)
8905 if (I->hasNestAttr())
8906 report_fatal_error("Cannot use segmented stacks with functions that "
8907 "have nested arguments.");
8908 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008909
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008910 const TargetRegisterClass *AddrRegClass =
8911 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8912 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8913 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8914 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8915 DAG.getRegister(Vreg, SPTy));
8916 SDValue Ops1[2] = { Value, Chain };
8917 return DAG.getMergeValues(Ops1, 2, dl);
8918 } else {
8919 SDValue Flag;
8920 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008921
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008922 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8923 Flag = Chain.getValue(1);
8924 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008925
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008926 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8927 Flag = Chain.getValue(1);
8928
8929 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8930
8931 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8932 return DAG.getMergeValues(Ops1, 2, dl);
8933 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008934}
8935
Dan Gohmand858e902010-04-17 15:26:15 +00008936SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008937 MachineFunction &MF = DAG.getMachineFunction();
8938 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8939
Dan Gohman69de1932008-02-06 22:27:42 +00008940 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008941 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008942
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008943 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008944 // vastart just stores the address of the VarArgsFrameIndex slot into the
8945 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008946 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8947 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008948 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8949 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008950 }
8951
8952 // __va_list_tag:
8953 // gp_offset (0 - 6 * 8)
8954 // fp_offset (48 - 48 + 8 * 16)
8955 // overflow_arg_area (point to parameters coming in memory).
8956 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008957 SmallVector<SDValue, 8> MemOps;
8958 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008959 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008960 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008961 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8962 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008963 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008964 MemOps.push_back(Store);
8965
8966 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008967 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008968 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008969 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008970 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8971 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008972 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008973 MemOps.push_back(Store);
8974
8975 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008976 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008977 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008978 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8979 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008980 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8981 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008982 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008983 MemOps.push_back(Store);
8984
8985 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008986 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008987 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008988 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8989 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008990 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8991 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008992 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008993 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008994 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008995}
8996
Dan Gohmand858e902010-04-17 15:26:15 +00008997SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008998 assert(Subtarget->is64Bit() &&
8999 "LowerVAARG only handles 64-bit va_arg!");
9000 assert((Subtarget->isTargetLinux() ||
9001 Subtarget->isTargetDarwin()) &&
9002 "Unhandled target in LowerVAARG");
9003 assert(Op.getNode()->getNumOperands() == 4);
9004 SDValue Chain = Op.getOperand(0);
9005 SDValue SrcPtr = Op.getOperand(1);
9006 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9007 unsigned Align = Op.getConstantOperandVal(3);
9008 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009009
Dan Gohman320afb82010-10-12 18:00:49 +00009010 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009011 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009012 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9013 uint8_t ArgMode;
9014
9015 // Decide which area this value should be read from.
9016 // TODO: Implement the AMD64 ABI in its entirety. This simple
9017 // selection mechanism works only for the basic types.
9018 if (ArgVT == MVT::f80) {
9019 llvm_unreachable("va_arg for f80 not yet implemented");
9020 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9021 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9022 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9023 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9024 } else {
9025 llvm_unreachable("Unhandled argument type in LowerVAARG");
9026 }
9027
9028 if (ArgMode == 2) {
9029 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009030 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009031 !(DAG.getMachineFunction()
9032 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009033 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009034 }
9035
9036 // Insert VAARG_64 node into the DAG
9037 // VAARG_64 returns two values: Variable Argument Address, Chain
9038 SmallVector<SDValue, 11> InstOps;
9039 InstOps.push_back(Chain);
9040 InstOps.push_back(SrcPtr);
9041 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9042 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9043 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9044 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9045 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9046 VTs, &InstOps[0], InstOps.size(),
9047 MVT::i64,
9048 MachinePointerInfo(SV),
9049 /*Align=*/0,
9050 /*Volatile=*/false,
9051 /*ReadMem=*/true,
9052 /*WriteMem=*/true);
9053 Chain = VAARG.getValue(1);
9054
9055 // Load the next argument and return it
9056 return DAG.getLoad(ArgVT, dl,
9057 Chain,
9058 VAARG,
9059 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009060 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009061}
9062
Dan Gohmand858e902010-04-17 15:26:15 +00009063SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009064 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009065 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009066 SDValue Chain = Op.getOperand(0);
9067 SDValue DstPtr = Op.getOperand(1);
9068 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009069 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9070 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009071 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009072
Chris Lattnere72f2022010-09-21 05:40:29 +00009073 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009074 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009075 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009076 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009077}
9078
Craig Topper80e46362012-01-23 06:16:53 +00009079// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9080// may or may not be a constant. Takes immediate version of shift as input.
9081static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9082 SDValue SrcOp, SDValue ShAmt,
9083 SelectionDAG &DAG) {
9084 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9085
9086 if (isa<ConstantSDNode>(ShAmt)) {
9087 switch (Opc) {
9088 default: llvm_unreachable("Unknown target vector shift node");
9089 case X86ISD::VSHLI:
9090 case X86ISD::VSRLI:
9091 case X86ISD::VSRAI:
9092 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9093 }
9094 }
9095
9096 // Change opcode to non-immediate version
9097 switch (Opc) {
9098 default: llvm_unreachable("Unknown target vector shift node");
9099 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9100 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9101 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9102 }
9103
9104 // Need to build a vector containing shift amount
9105 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9106 SDValue ShOps[4];
9107 ShOps[0] = ShAmt;
9108 ShOps[1] = DAG.getConstant(0, MVT::i32);
9109 ShOps[2] = DAG.getUNDEF(MVT::i32);
9110 ShOps[3] = DAG.getUNDEF(MVT::i32);
9111 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9112 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9113 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9114}
9115
Dan Gohman475871a2008-07-27 21:46:04 +00009116SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009117X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009118 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009119 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009120 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009121 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009122 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009123 case Intrinsic::x86_sse_comieq_ss:
9124 case Intrinsic::x86_sse_comilt_ss:
9125 case Intrinsic::x86_sse_comile_ss:
9126 case Intrinsic::x86_sse_comigt_ss:
9127 case Intrinsic::x86_sse_comige_ss:
9128 case Intrinsic::x86_sse_comineq_ss:
9129 case Intrinsic::x86_sse_ucomieq_ss:
9130 case Intrinsic::x86_sse_ucomilt_ss:
9131 case Intrinsic::x86_sse_ucomile_ss:
9132 case Intrinsic::x86_sse_ucomigt_ss:
9133 case Intrinsic::x86_sse_ucomige_ss:
9134 case Intrinsic::x86_sse_ucomineq_ss:
9135 case Intrinsic::x86_sse2_comieq_sd:
9136 case Intrinsic::x86_sse2_comilt_sd:
9137 case Intrinsic::x86_sse2_comile_sd:
9138 case Intrinsic::x86_sse2_comigt_sd:
9139 case Intrinsic::x86_sse2_comige_sd:
9140 case Intrinsic::x86_sse2_comineq_sd:
9141 case Intrinsic::x86_sse2_ucomieq_sd:
9142 case Intrinsic::x86_sse2_ucomilt_sd:
9143 case Intrinsic::x86_sse2_ucomile_sd:
9144 case Intrinsic::x86_sse2_ucomigt_sd:
9145 case Intrinsic::x86_sse2_ucomige_sd:
9146 case Intrinsic::x86_sse2_ucomineq_sd: {
9147 unsigned Opc = 0;
9148 ISD::CondCode CC = ISD::SETCC_INVALID;
9149 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009150 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009151 case Intrinsic::x86_sse_comieq_ss:
9152 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009153 Opc = X86ISD::COMI;
9154 CC = ISD::SETEQ;
9155 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009156 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009157 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009158 Opc = X86ISD::COMI;
9159 CC = ISD::SETLT;
9160 break;
9161 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009162 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009163 Opc = X86ISD::COMI;
9164 CC = ISD::SETLE;
9165 break;
9166 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009167 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009168 Opc = X86ISD::COMI;
9169 CC = ISD::SETGT;
9170 break;
9171 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009172 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 Opc = X86ISD::COMI;
9174 CC = ISD::SETGE;
9175 break;
9176 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009177 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009178 Opc = X86ISD::COMI;
9179 CC = ISD::SETNE;
9180 break;
9181 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009182 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009183 Opc = X86ISD::UCOMI;
9184 CC = ISD::SETEQ;
9185 break;
9186 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009187 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009188 Opc = X86ISD::UCOMI;
9189 CC = ISD::SETLT;
9190 break;
9191 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009192 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009193 Opc = X86ISD::UCOMI;
9194 CC = ISD::SETLE;
9195 break;
9196 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009197 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009198 Opc = X86ISD::UCOMI;
9199 CC = ISD::SETGT;
9200 break;
9201 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009202 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009203 Opc = X86ISD::UCOMI;
9204 CC = ISD::SETGE;
9205 break;
9206 case Intrinsic::x86_sse_ucomineq_ss:
9207 case Intrinsic::x86_sse2_ucomineq_sd:
9208 Opc = X86ISD::UCOMI;
9209 CC = ISD::SETNE;
9210 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009211 }
Evan Cheng734503b2006-09-11 02:19:56 +00009212
Dan Gohman475871a2008-07-27 21:46:04 +00009213 SDValue LHS = Op.getOperand(1);
9214 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009215 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009216 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009217 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9218 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9219 DAG.getConstant(X86CC, MVT::i8), Cond);
9220 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009221 }
Craig Topper86c7c582012-01-30 01:10:15 +00009222 // XOP comparison intrinsics
9223 case Intrinsic::x86_xop_vpcomltb:
9224 case Intrinsic::x86_xop_vpcomltw:
9225 case Intrinsic::x86_xop_vpcomltd:
9226 case Intrinsic::x86_xop_vpcomltq:
9227 case Intrinsic::x86_xop_vpcomltub:
9228 case Intrinsic::x86_xop_vpcomltuw:
9229 case Intrinsic::x86_xop_vpcomltud:
9230 case Intrinsic::x86_xop_vpcomltuq:
9231 case Intrinsic::x86_xop_vpcomleb:
9232 case Intrinsic::x86_xop_vpcomlew:
9233 case Intrinsic::x86_xop_vpcomled:
9234 case Intrinsic::x86_xop_vpcomleq:
9235 case Intrinsic::x86_xop_vpcomleub:
9236 case Intrinsic::x86_xop_vpcomleuw:
9237 case Intrinsic::x86_xop_vpcomleud:
9238 case Intrinsic::x86_xop_vpcomleuq:
9239 case Intrinsic::x86_xop_vpcomgtb:
9240 case Intrinsic::x86_xop_vpcomgtw:
9241 case Intrinsic::x86_xop_vpcomgtd:
9242 case Intrinsic::x86_xop_vpcomgtq:
9243 case Intrinsic::x86_xop_vpcomgtub:
9244 case Intrinsic::x86_xop_vpcomgtuw:
9245 case Intrinsic::x86_xop_vpcomgtud:
9246 case Intrinsic::x86_xop_vpcomgtuq:
9247 case Intrinsic::x86_xop_vpcomgeb:
9248 case Intrinsic::x86_xop_vpcomgew:
9249 case Intrinsic::x86_xop_vpcomged:
9250 case Intrinsic::x86_xop_vpcomgeq:
9251 case Intrinsic::x86_xop_vpcomgeub:
9252 case Intrinsic::x86_xop_vpcomgeuw:
9253 case Intrinsic::x86_xop_vpcomgeud:
9254 case Intrinsic::x86_xop_vpcomgeuq:
9255 case Intrinsic::x86_xop_vpcomeqb:
9256 case Intrinsic::x86_xop_vpcomeqw:
9257 case Intrinsic::x86_xop_vpcomeqd:
9258 case Intrinsic::x86_xop_vpcomeqq:
9259 case Intrinsic::x86_xop_vpcomequb:
9260 case Intrinsic::x86_xop_vpcomequw:
9261 case Intrinsic::x86_xop_vpcomequd:
9262 case Intrinsic::x86_xop_vpcomequq:
9263 case Intrinsic::x86_xop_vpcomneb:
9264 case Intrinsic::x86_xop_vpcomnew:
9265 case Intrinsic::x86_xop_vpcomned:
9266 case Intrinsic::x86_xop_vpcomneq:
9267 case Intrinsic::x86_xop_vpcomneub:
9268 case Intrinsic::x86_xop_vpcomneuw:
9269 case Intrinsic::x86_xop_vpcomneud:
9270 case Intrinsic::x86_xop_vpcomneuq:
9271 case Intrinsic::x86_xop_vpcomfalseb:
9272 case Intrinsic::x86_xop_vpcomfalsew:
9273 case Intrinsic::x86_xop_vpcomfalsed:
9274 case Intrinsic::x86_xop_vpcomfalseq:
9275 case Intrinsic::x86_xop_vpcomfalseub:
9276 case Intrinsic::x86_xop_vpcomfalseuw:
9277 case Intrinsic::x86_xop_vpcomfalseud:
9278 case Intrinsic::x86_xop_vpcomfalseuq:
9279 case Intrinsic::x86_xop_vpcomtrueb:
9280 case Intrinsic::x86_xop_vpcomtruew:
9281 case Intrinsic::x86_xop_vpcomtrued:
9282 case Intrinsic::x86_xop_vpcomtrueq:
9283 case Intrinsic::x86_xop_vpcomtrueub:
9284 case Intrinsic::x86_xop_vpcomtrueuw:
9285 case Intrinsic::x86_xop_vpcomtrueud:
9286 case Intrinsic::x86_xop_vpcomtrueuq: {
9287 unsigned CC = 0;
9288 unsigned Opc = 0;
9289
9290 switch (IntNo) {
9291 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9292 case Intrinsic::x86_xop_vpcomltb:
9293 case Intrinsic::x86_xop_vpcomltw:
9294 case Intrinsic::x86_xop_vpcomltd:
9295 case Intrinsic::x86_xop_vpcomltq:
9296 CC = 0;
9297 Opc = X86ISD::VPCOM;
9298 break;
9299 case Intrinsic::x86_xop_vpcomltub:
9300 case Intrinsic::x86_xop_vpcomltuw:
9301 case Intrinsic::x86_xop_vpcomltud:
9302 case Intrinsic::x86_xop_vpcomltuq:
9303 CC = 0;
9304 Opc = X86ISD::VPCOMU;
9305 break;
9306 case Intrinsic::x86_xop_vpcomleb:
9307 case Intrinsic::x86_xop_vpcomlew:
9308 case Intrinsic::x86_xop_vpcomled:
9309 case Intrinsic::x86_xop_vpcomleq:
9310 CC = 1;
9311 Opc = X86ISD::VPCOM;
9312 break;
9313 case Intrinsic::x86_xop_vpcomleub:
9314 case Intrinsic::x86_xop_vpcomleuw:
9315 case Intrinsic::x86_xop_vpcomleud:
9316 case Intrinsic::x86_xop_vpcomleuq:
9317 CC = 1;
9318 Opc = X86ISD::VPCOMU;
9319 break;
9320 case Intrinsic::x86_xop_vpcomgtb:
9321 case Intrinsic::x86_xop_vpcomgtw:
9322 case Intrinsic::x86_xop_vpcomgtd:
9323 case Intrinsic::x86_xop_vpcomgtq:
9324 CC = 2;
9325 Opc = X86ISD::VPCOM;
9326 break;
9327 case Intrinsic::x86_xop_vpcomgtub:
9328 case Intrinsic::x86_xop_vpcomgtuw:
9329 case Intrinsic::x86_xop_vpcomgtud:
9330 case Intrinsic::x86_xop_vpcomgtuq:
9331 CC = 2;
9332 Opc = X86ISD::VPCOMU;
9333 break;
9334 case Intrinsic::x86_xop_vpcomgeb:
9335 case Intrinsic::x86_xop_vpcomgew:
9336 case Intrinsic::x86_xop_vpcomged:
9337 case Intrinsic::x86_xop_vpcomgeq:
9338 CC = 3;
9339 Opc = X86ISD::VPCOM;
9340 break;
9341 case Intrinsic::x86_xop_vpcomgeub:
9342 case Intrinsic::x86_xop_vpcomgeuw:
9343 case Intrinsic::x86_xop_vpcomgeud:
9344 case Intrinsic::x86_xop_vpcomgeuq:
9345 CC = 3;
9346 Opc = X86ISD::VPCOMU;
9347 break;
9348 case Intrinsic::x86_xop_vpcomeqb:
9349 case Intrinsic::x86_xop_vpcomeqw:
9350 case Intrinsic::x86_xop_vpcomeqd:
9351 case Intrinsic::x86_xop_vpcomeqq:
9352 CC = 4;
9353 Opc = X86ISD::VPCOM;
9354 break;
9355 case Intrinsic::x86_xop_vpcomequb:
9356 case Intrinsic::x86_xop_vpcomequw:
9357 case Intrinsic::x86_xop_vpcomequd:
9358 case Intrinsic::x86_xop_vpcomequq:
9359 CC = 4;
9360 Opc = X86ISD::VPCOMU;
9361 break;
9362 case Intrinsic::x86_xop_vpcomneb:
9363 case Intrinsic::x86_xop_vpcomnew:
9364 case Intrinsic::x86_xop_vpcomned:
9365 case Intrinsic::x86_xop_vpcomneq:
9366 CC = 5;
9367 Opc = X86ISD::VPCOM;
9368 break;
9369 case Intrinsic::x86_xop_vpcomneub:
9370 case Intrinsic::x86_xop_vpcomneuw:
9371 case Intrinsic::x86_xop_vpcomneud:
9372 case Intrinsic::x86_xop_vpcomneuq:
9373 CC = 5;
9374 Opc = X86ISD::VPCOMU;
9375 break;
9376 case Intrinsic::x86_xop_vpcomfalseb:
9377 case Intrinsic::x86_xop_vpcomfalsew:
9378 case Intrinsic::x86_xop_vpcomfalsed:
9379 case Intrinsic::x86_xop_vpcomfalseq:
9380 CC = 6;
9381 Opc = X86ISD::VPCOM;
9382 break;
9383 case Intrinsic::x86_xop_vpcomfalseub:
9384 case Intrinsic::x86_xop_vpcomfalseuw:
9385 case Intrinsic::x86_xop_vpcomfalseud:
9386 case Intrinsic::x86_xop_vpcomfalseuq:
9387 CC = 6;
9388 Opc = X86ISD::VPCOMU;
9389 break;
9390 case Intrinsic::x86_xop_vpcomtrueb:
9391 case Intrinsic::x86_xop_vpcomtruew:
9392 case Intrinsic::x86_xop_vpcomtrued:
9393 case Intrinsic::x86_xop_vpcomtrueq:
9394 CC = 7;
9395 Opc = X86ISD::VPCOM;
9396 break;
9397 case Intrinsic::x86_xop_vpcomtrueub:
9398 case Intrinsic::x86_xop_vpcomtrueuw:
9399 case Intrinsic::x86_xop_vpcomtrueud:
9400 case Intrinsic::x86_xop_vpcomtrueuq:
9401 CC = 7;
9402 Opc = X86ISD::VPCOMU;
9403 break;
9404 }
9405
9406 SDValue LHS = Op.getOperand(1);
9407 SDValue RHS = Op.getOperand(2);
9408 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9409 DAG.getConstant(CC, MVT::i8));
9410 }
9411
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009412 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009413 case Intrinsic::x86_sse2_pmulu_dq:
9414 case Intrinsic::x86_avx2_pmulu_dq:
9415 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9416 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009417 case Intrinsic::x86_sse3_hadd_ps:
9418 case Intrinsic::x86_sse3_hadd_pd:
9419 case Intrinsic::x86_avx_hadd_ps_256:
9420 case Intrinsic::x86_avx_hadd_pd_256:
9421 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9422 Op.getOperand(1), Op.getOperand(2));
9423 case Intrinsic::x86_sse3_hsub_ps:
9424 case Intrinsic::x86_sse3_hsub_pd:
9425 case Intrinsic::x86_avx_hsub_ps_256:
9426 case Intrinsic::x86_avx_hsub_pd_256:
9427 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9428 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009429 case Intrinsic::x86_ssse3_phadd_w_128:
9430 case Intrinsic::x86_ssse3_phadd_d_128:
9431 case Intrinsic::x86_avx2_phadd_w:
9432 case Intrinsic::x86_avx2_phadd_d:
9433 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9434 Op.getOperand(1), Op.getOperand(2));
9435 case Intrinsic::x86_ssse3_phsub_w_128:
9436 case Intrinsic::x86_ssse3_phsub_d_128:
9437 case Intrinsic::x86_avx2_phsub_w:
9438 case Intrinsic::x86_avx2_phsub_d:
9439 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9440 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009441 case Intrinsic::x86_avx2_psllv_d:
9442 case Intrinsic::x86_avx2_psllv_q:
9443 case Intrinsic::x86_avx2_psllv_d_256:
9444 case Intrinsic::x86_avx2_psllv_q_256:
9445 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9446 Op.getOperand(1), Op.getOperand(2));
9447 case Intrinsic::x86_avx2_psrlv_d:
9448 case Intrinsic::x86_avx2_psrlv_q:
9449 case Intrinsic::x86_avx2_psrlv_d_256:
9450 case Intrinsic::x86_avx2_psrlv_q_256:
9451 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9452 Op.getOperand(1), Op.getOperand(2));
9453 case Intrinsic::x86_avx2_psrav_d:
9454 case Intrinsic::x86_avx2_psrav_d_256:
9455 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9456 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009457 case Intrinsic::x86_ssse3_pshuf_b_128:
9458 case Intrinsic::x86_avx2_pshuf_b:
9459 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9460 Op.getOperand(1), Op.getOperand(2));
9461 case Intrinsic::x86_ssse3_psign_b_128:
9462 case Intrinsic::x86_ssse3_psign_w_128:
9463 case Intrinsic::x86_ssse3_psign_d_128:
9464 case Intrinsic::x86_avx2_psign_b:
9465 case Intrinsic::x86_avx2_psign_w:
9466 case Intrinsic::x86_avx2_psign_d:
9467 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9468 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009469 case Intrinsic::x86_sse41_insertps:
9470 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9471 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9472 case Intrinsic::x86_avx_vperm2f128_ps_256:
9473 case Intrinsic::x86_avx_vperm2f128_pd_256:
9474 case Intrinsic::x86_avx_vperm2f128_si_256:
9475 case Intrinsic::x86_avx2_vperm2i128:
9476 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9477 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009478 case Intrinsic::x86_avx_vpermil_ps:
9479 case Intrinsic::x86_avx_vpermil_pd:
9480 case Intrinsic::x86_avx_vpermil_ps_256:
9481 case Intrinsic::x86_avx_vpermil_pd_256:
9482 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9483 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009484
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009485 // ptest and testp intrinsics. The intrinsic these come from are designed to
9486 // return an integer value, not just an instruction so lower it to the ptest
9487 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009488 case Intrinsic::x86_sse41_ptestz:
9489 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009490 case Intrinsic::x86_sse41_ptestnzc:
9491 case Intrinsic::x86_avx_ptestz_256:
9492 case Intrinsic::x86_avx_ptestc_256:
9493 case Intrinsic::x86_avx_ptestnzc_256:
9494 case Intrinsic::x86_avx_vtestz_ps:
9495 case Intrinsic::x86_avx_vtestc_ps:
9496 case Intrinsic::x86_avx_vtestnzc_ps:
9497 case Intrinsic::x86_avx_vtestz_pd:
9498 case Intrinsic::x86_avx_vtestc_pd:
9499 case Intrinsic::x86_avx_vtestnzc_pd:
9500 case Intrinsic::x86_avx_vtestz_ps_256:
9501 case Intrinsic::x86_avx_vtestc_ps_256:
9502 case Intrinsic::x86_avx_vtestnzc_ps_256:
9503 case Intrinsic::x86_avx_vtestz_pd_256:
9504 case Intrinsic::x86_avx_vtestc_pd_256:
9505 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9506 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009507 unsigned X86CC = 0;
9508 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009509 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009510 case Intrinsic::x86_avx_vtestz_ps:
9511 case Intrinsic::x86_avx_vtestz_pd:
9512 case Intrinsic::x86_avx_vtestz_ps_256:
9513 case Intrinsic::x86_avx_vtestz_pd_256:
9514 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009515 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009516 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009517 // ZF = 1
9518 X86CC = X86::COND_E;
9519 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009520 case Intrinsic::x86_avx_vtestc_ps:
9521 case Intrinsic::x86_avx_vtestc_pd:
9522 case Intrinsic::x86_avx_vtestc_ps_256:
9523 case Intrinsic::x86_avx_vtestc_pd_256:
9524 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009525 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009526 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009527 // CF = 1
9528 X86CC = X86::COND_B;
9529 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009530 case Intrinsic::x86_avx_vtestnzc_ps:
9531 case Intrinsic::x86_avx_vtestnzc_pd:
9532 case Intrinsic::x86_avx_vtestnzc_ps_256:
9533 case Intrinsic::x86_avx_vtestnzc_pd_256:
9534 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009535 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009536 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009537 // ZF and CF = 0
9538 X86CC = X86::COND_A;
9539 break;
9540 }
Eric Christopherfd179292009-08-27 18:07:15 +00009541
Eric Christopher71c67532009-07-29 00:28:05 +00009542 SDValue LHS = Op.getOperand(1);
9543 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009544 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9545 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9547 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9548 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009549 }
Evan Cheng5759f972008-05-04 09:15:50 +00009550
Craig Topper80e46362012-01-23 06:16:53 +00009551 // SSE/AVX shift intrinsics
9552 case Intrinsic::x86_sse2_psll_w:
9553 case Intrinsic::x86_sse2_psll_d:
9554 case Intrinsic::x86_sse2_psll_q:
9555 case Intrinsic::x86_avx2_psll_w:
9556 case Intrinsic::x86_avx2_psll_d:
9557 case Intrinsic::x86_avx2_psll_q:
9558 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9559 Op.getOperand(1), Op.getOperand(2));
9560 case Intrinsic::x86_sse2_psrl_w:
9561 case Intrinsic::x86_sse2_psrl_d:
9562 case Intrinsic::x86_sse2_psrl_q:
9563 case Intrinsic::x86_avx2_psrl_w:
9564 case Intrinsic::x86_avx2_psrl_d:
9565 case Intrinsic::x86_avx2_psrl_q:
9566 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9567 Op.getOperand(1), Op.getOperand(2));
9568 case Intrinsic::x86_sse2_psra_w:
9569 case Intrinsic::x86_sse2_psra_d:
9570 case Intrinsic::x86_avx2_psra_w:
9571 case Intrinsic::x86_avx2_psra_d:
9572 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9573 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009574 case Intrinsic::x86_sse2_pslli_w:
9575 case Intrinsic::x86_sse2_pslli_d:
9576 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009577 case Intrinsic::x86_avx2_pslli_w:
9578 case Intrinsic::x86_avx2_pslli_d:
9579 case Intrinsic::x86_avx2_pslli_q:
9580 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9581 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009582 case Intrinsic::x86_sse2_psrli_w:
9583 case Intrinsic::x86_sse2_psrli_d:
9584 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009585 case Intrinsic::x86_avx2_psrli_w:
9586 case Intrinsic::x86_avx2_psrli_d:
9587 case Intrinsic::x86_avx2_psrli_q:
9588 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9589 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009590 case Intrinsic::x86_sse2_psrai_w:
9591 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009592 case Intrinsic::x86_avx2_psrai_w:
9593 case Intrinsic::x86_avx2_psrai_d:
9594 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9595 Op.getOperand(1), Op.getOperand(2), DAG);
9596 // Fix vector shift instructions where the last operand is a non-immediate
9597 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009598 case Intrinsic::x86_mmx_pslli_w:
9599 case Intrinsic::x86_mmx_pslli_d:
9600 case Intrinsic::x86_mmx_pslli_q:
9601 case Intrinsic::x86_mmx_psrli_w:
9602 case Intrinsic::x86_mmx_psrli_d:
9603 case Intrinsic::x86_mmx_psrli_q:
9604 case Intrinsic::x86_mmx_psrai_w:
9605 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009606 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009607 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009608 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009609
9610 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009611 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009612 case Intrinsic::x86_mmx_pslli_w:
9613 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009614 break;
Craig Topper80e46362012-01-23 06:16:53 +00009615 case Intrinsic::x86_mmx_pslli_d:
9616 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009617 break;
Craig Topper80e46362012-01-23 06:16:53 +00009618 case Intrinsic::x86_mmx_pslli_q:
9619 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009620 break;
Craig Topper80e46362012-01-23 06:16:53 +00009621 case Intrinsic::x86_mmx_psrli_w:
9622 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009623 break;
Craig Topper80e46362012-01-23 06:16:53 +00009624 case Intrinsic::x86_mmx_psrli_d:
9625 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009626 break;
Craig Topper80e46362012-01-23 06:16:53 +00009627 case Intrinsic::x86_mmx_psrli_q:
9628 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009629 break;
Craig Topper80e46362012-01-23 06:16:53 +00009630 case Intrinsic::x86_mmx_psrai_w:
9631 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009632 break;
Craig Topper80e46362012-01-23 06:16:53 +00009633 case Intrinsic::x86_mmx_psrai_d:
9634 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009635 break;
Craig Topper80e46362012-01-23 06:16:53 +00009636 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009637 }
Mon P Wangefa42202009-09-03 19:56:25 +00009638
9639 // The vector shift intrinsics with scalars uses 32b shift amounts but
9640 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9641 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009642 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9643 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009644// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009645
Owen Andersone50ed302009-08-10 22:56:29 +00009646 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009647 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009648 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009649 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009650 Op.getOperand(1), ShAmt);
9651 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009652 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009653}
Evan Cheng72261582005-12-20 06:22:03 +00009654
Dan Gohmand858e902010-04-17 15:26:15 +00009655SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9656 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009657 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9658 MFI->setReturnAddressIsTaken(true);
9659
Bill Wendling64e87322009-01-16 19:25:27 +00009660 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009661 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009662
9663 if (Depth > 0) {
9664 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9665 SDValue Offset =
9666 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009667 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009668 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009669 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009670 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009671 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009672 }
9673
9674 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009675 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009676 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009677 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009678}
9679
Dan Gohmand858e902010-04-17 15:26:15 +00009680SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009681 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9682 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009683
Owen Andersone50ed302009-08-10 22:56:29 +00009684 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009685 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009686 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9687 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009688 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009689 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009690 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9691 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009692 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009693 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009694}
9695
Dan Gohman475871a2008-07-27 21:46:04 +00009696SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009697 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009698 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009699}
9700
Dan Gohmand858e902010-04-17 15:26:15 +00009701SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009702 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009703 SDValue Chain = Op.getOperand(0);
9704 SDValue Offset = Op.getOperand(1);
9705 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009706 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009707
Dan Gohmand8816272010-08-11 18:14:00 +00009708 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9709 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9710 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009711 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009712
Dan Gohmand8816272010-08-11 18:14:00 +00009713 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9714 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009715 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009716 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9717 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009718 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009719 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009720
Dale Johannesene4d209d2009-02-03 20:21:25 +00009721 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009722 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009723 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009724}
9725
Duncan Sands4a544a72011-09-06 13:37:06 +00009726SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9727 SelectionDAG &DAG) const {
9728 return Op.getOperand(0);
9729}
9730
9731SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9732 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009733 SDValue Root = Op.getOperand(0);
9734 SDValue Trmp = Op.getOperand(1); // trampoline
9735 SDValue FPtr = Op.getOperand(2); // nested function
9736 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009737 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009738
Dan Gohman69de1932008-02-06 22:27:42 +00009739 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009740
9741 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009742 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009743
9744 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009745 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9746 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009747
Evan Cheng0e6a0522011-07-18 20:57:22 +00009748 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9749 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009750
9751 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9752
9753 // Load the pointer to the nested function into R11.
9754 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009755 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009756 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009757 Addr, MachinePointerInfo(TrmpAddr),
9758 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009759
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9761 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009762 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9763 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009764 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009765
9766 // Load the 'nest' parameter value into R10.
9767 // R10 is specified in X86CallingConv.td
9768 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009769 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9770 DAG.getConstant(10, MVT::i64));
9771 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009772 Addr, MachinePointerInfo(TrmpAddr, 10),
9773 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009774
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9776 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009777 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9778 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009779 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009780
9781 // Jump to the nested function.
9782 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009783 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9784 DAG.getConstant(20, MVT::i64));
9785 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009786 Addr, MachinePointerInfo(TrmpAddr, 20),
9787 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009788
9789 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009790 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9791 DAG.getConstant(22, MVT::i64));
9792 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009793 MachinePointerInfo(TrmpAddr, 22),
9794 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009795
Duncan Sands4a544a72011-09-06 13:37:06 +00009796 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009797 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009798 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009799 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009800 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009801 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009802
9803 switch (CC) {
9804 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009805 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009806 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009807 case CallingConv::X86_StdCall: {
9808 // Pass 'nest' parameter in ECX.
9809 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009810 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009811
9812 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009813 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009814 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009815
Chris Lattner58d74912008-03-12 17:45:29 +00009816 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009817 unsigned InRegCount = 0;
9818 unsigned Idx = 1;
9819
9820 for (FunctionType::param_iterator I = FTy->param_begin(),
9821 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009822 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009823 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009824 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009825
9826 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009827 report_fatal_error("Nest register in use - reduce number of inreg"
9828 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009829 }
9830 }
9831 break;
9832 }
9833 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009834 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009835 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009836 // Pass 'nest' parameter in EAX.
9837 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009838 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009839 break;
9840 }
9841
Dan Gohman475871a2008-07-27 21:46:04 +00009842 SDValue OutChains[4];
9843 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9846 DAG.getConstant(10, MVT::i32));
9847 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009848
Chris Lattnera62fe662010-02-05 19:20:30 +00009849 // This is storing the opcode for MOV32ri.
9850 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009851 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009852 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009853 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009854 Trmp, MachinePointerInfo(TrmpAddr),
9855 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009856
Owen Anderson825b72b2009-08-11 20:47:22 +00009857 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9858 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009859 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9860 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009861 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009862
Chris Lattnera62fe662010-02-05 19:20:30 +00009863 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009864 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9865 DAG.getConstant(5, MVT::i32));
9866 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009867 MachinePointerInfo(TrmpAddr, 5),
9868 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009869
Owen Anderson825b72b2009-08-11 20:47:22 +00009870 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9871 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009872 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9873 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009874 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009875
Duncan Sands4a544a72011-09-06 13:37:06 +00009876 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877 }
9878}
9879
Dan Gohmand858e902010-04-17 15:26:15 +00009880SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9881 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009882 /*
9883 The rounding mode is in bits 11:10 of FPSR, and has the following
9884 settings:
9885 00 Round to nearest
9886 01 Round to -inf
9887 10 Round to +inf
9888 11 Round to 0
9889
9890 FLT_ROUNDS, on the other hand, expects the following:
9891 -1 Undefined
9892 0 Round to 0
9893 1 Round to nearest
9894 2 Round to +inf
9895 3 Round to -inf
9896
9897 To perform the conversion, we do:
9898 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9899 */
9900
9901 MachineFunction &MF = DAG.getMachineFunction();
9902 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009903 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009904 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009905 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009906 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009907
9908 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009909 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009910 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009911
Michael J. Spencerec38de22010-10-10 22:04:20 +00009912
Chris Lattner2156b792010-09-22 01:11:26 +00009913 MachineMemOperand *MMO =
9914 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9915 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009916
Chris Lattner2156b792010-09-22 01:11:26 +00009917 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9918 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9919 DAG.getVTList(MVT::Other),
9920 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009921
9922 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009923 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009924 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009925
9926 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009927 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009928 DAG.getNode(ISD::SRL, DL, MVT::i16,
9929 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009930 CWD, DAG.getConstant(0x800, MVT::i16)),
9931 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009932 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009933 DAG.getNode(ISD::SRL, DL, MVT::i16,
9934 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009935 CWD, DAG.getConstant(0x400, MVT::i16)),
9936 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009937
Dan Gohman475871a2008-07-27 21:46:04 +00009938 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009939 DAG.getNode(ISD::AND, DL, MVT::i16,
9940 DAG.getNode(ISD::ADD, DL, MVT::i16,
9941 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009942 DAG.getConstant(1, MVT::i16)),
9943 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009944
9945
Duncan Sands83ec4b62008-06-06 12:08:01 +00009946 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009947 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009948}
9949
Dan Gohmand858e902010-04-17 15:26:15 +00009950SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009951 EVT VT = Op.getValueType();
9952 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009953 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009954 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009955
9956 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009957 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009958 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009959 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009960 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009961 }
Evan Cheng18efe262007-12-14 02:13:44 +00009962
Evan Cheng152804e2007-12-14 08:30:15 +00009963 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009965 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009966
9967 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009968 SDValue Ops[] = {
9969 Op,
9970 DAG.getConstant(NumBits+NumBits-1, OpVT),
9971 DAG.getConstant(X86::COND_E, MVT::i8),
9972 Op.getValue(1)
9973 };
9974 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009975
9976 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009977 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009978
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 if (VT == MVT::i8)
9980 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009981 return Op;
9982}
9983
Chandler Carruthacc068e2011-12-24 10:55:54 +00009984SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9985 SelectionDAG &DAG) const {
9986 EVT VT = Op.getValueType();
9987 EVT OpVT = VT;
9988 unsigned NumBits = VT.getSizeInBits();
9989 DebugLoc dl = Op.getDebugLoc();
9990
9991 Op = Op.getOperand(0);
9992 if (VT == MVT::i8) {
9993 // Zero extend to i32 since there is not an i8 bsr.
9994 OpVT = MVT::i32;
9995 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9996 }
9997
9998 // Issue a bsr (scan bits in reverse).
9999 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10000 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10001
10002 // And xor with NumBits-1.
10003 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10004
10005 if (VT == MVT::i8)
10006 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10007 return Op;
10008}
10009
Dan Gohmand858e902010-04-17 15:26:15 +000010010SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010011 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010012 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010013 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010014 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010015
10016 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010017 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010018 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010019
10020 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010021 SDValue Ops[] = {
10022 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010023 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010024 DAG.getConstant(X86::COND_E, MVT::i8),
10025 Op.getValue(1)
10026 };
Chandler Carruth77821022011-12-24 12:12:34 +000010027 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010028}
10029
Craig Topper13894fa2011-08-24 06:14:18 +000010030// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10031// ones, and then concatenate the result back.
10032static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010033 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010034
10035 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10036 "Unsupported value type for operation");
10037
10038 int NumElems = VT.getVectorNumElements();
10039 DebugLoc dl = Op.getDebugLoc();
10040 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10041 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10042
10043 // Extract the LHS vectors
10044 SDValue LHS = Op.getOperand(0);
10045 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10046 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10047
10048 // Extract the RHS vectors
10049 SDValue RHS = Op.getOperand(1);
10050 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10051 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10052
10053 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10054 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10055
10056 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10057 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10058 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10059}
10060
10061SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10062 assert(Op.getValueType().getSizeInBits() == 256 &&
10063 Op.getValueType().isInteger() &&
10064 "Only handle AVX 256-bit vector integer operation");
10065 return Lower256IntArith(Op, DAG);
10066}
10067
10068SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10069 assert(Op.getValueType().getSizeInBits() == 256 &&
10070 Op.getValueType().isInteger() &&
10071 "Only handle AVX 256-bit vector integer operation");
10072 return Lower256IntArith(Op, DAG);
10073}
10074
10075SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10076 EVT VT = Op.getValueType();
10077
10078 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010079 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010080 return Lower256IntArith(Op, DAG);
10081
Craig Topper5b209e82012-02-05 03:14:49 +000010082 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10083 "Only know how to lower V2I64/V4I64 multiply");
10084
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010085 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010086
Craig Topper5b209e82012-02-05 03:14:49 +000010087 // Ahi = psrlqi(a, 32);
10088 // Bhi = psrlqi(b, 32);
10089 //
10090 // AloBlo = pmuludq(a, b);
10091 // AloBhi = pmuludq(a, Bhi);
10092 // AhiBlo = pmuludq(Ahi, b);
10093
10094 // AloBhi = psllqi(AloBhi, 32);
10095 // AhiBlo = psllqi(AhiBlo, 32);
10096 // return AloBlo + AloBhi + AhiBlo;
10097
Craig Topperaaa643c2011-11-09 07:28:55 +000010098 SDValue A = Op.getOperand(0);
10099 SDValue B = Op.getOperand(1);
10100
Craig Topper5b209e82012-02-05 03:14:49 +000010101 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010102
Craig Topper5b209e82012-02-05 03:14:49 +000010103 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10104 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010105
Craig Topper5b209e82012-02-05 03:14:49 +000010106 // Bit cast to 32-bit vectors for MULUDQ
10107 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10108 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10109 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10110 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10111 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010112
Craig Topper5b209e82012-02-05 03:14:49 +000010113 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10114 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10115 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010116
Craig Topper5b209e82012-02-05 03:14:49 +000010117 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10118 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010119
Dale Johannesene4d209d2009-02-03 20:21:25 +000010120 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010121 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010122}
10123
Nadav Rotem43012222011-05-11 08:12:09 +000010124SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10125
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010126 EVT VT = Op.getValueType();
10127 DebugLoc dl = Op.getDebugLoc();
10128 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010129 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010130 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010131
Craig Topper1accb7e2012-01-10 06:54:16 +000010132 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010133 return SDValue();
10134
Nadav Rotem43012222011-05-11 08:12:09 +000010135 // Optimize shl/srl/sra with constant shift amount.
10136 if (isSplatVector(Amt.getNode())) {
10137 SDValue SclrAmt = Amt->getOperand(0);
10138 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10139 uint64_t ShiftAmt = C->getZExtValue();
10140
Craig Toppered2e13d2012-01-22 19:15:14 +000010141 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10142 (Subtarget->hasAVX2() &&
10143 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10144 if (Op.getOpcode() == ISD::SHL)
10145 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10146 DAG.getConstant(ShiftAmt, MVT::i32));
10147 if (Op.getOpcode() == ISD::SRL)
10148 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10149 DAG.getConstant(ShiftAmt, MVT::i32));
10150 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10151 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10152 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010153 }
10154
Craig Toppered2e13d2012-01-22 19:15:14 +000010155 if (VT == MVT::v16i8) {
10156 if (Op.getOpcode() == ISD::SHL) {
10157 // Make a large shift.
10158 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10159 DAG.getConstant(ShiftAmt, MVT::i32));
10160 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10161 // Zero out the rightmost bits.
10162 SmallVector<SDValue, 16> V(16,
10163 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10164 MVT::i8));
10165 return DAG.getNode(ISD::AND, dl, VT, SHL,
10166 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010167 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010168 if (Op.getOpcode() == ISD::SRL) {
10169 // Make a large shift.
10170 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10171 DAG.getConstant(ShiftAmt, MVT::i32));
10172 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10173 // Zero out the leftmost bits.
10174 SmallVector<SDValue, 16> V(16,
10175 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10176 MVT::i8));
10177 return DAG.getNode(ISD::AND, dl, VT, SRL,
10178 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10179 }
10180 if (Op.getOpcode() == ISD::SRA) {
10181 if (ShiftAmt == 7) {
10182 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010183 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010184 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010185 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010186
Craig Toppered2e13d2012-01-22 19:15:14 +000010187 // R s>> a === ((R u>> a) ^ m) - m
10188 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10189 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10190 MVT::i8));
10191 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10192 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10193 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10194 return Res;
10195 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010196 }
Craig Topper46154eb2011-11-11 07:39:23 +000010197
Craig Topper0d86d462011-11-20 00:12:05 +000010198 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10199 if (Op.getOpcode() == ISD::SHL) {
10200 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010201 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10202 DAG.getConstant(ShiftAmt, MVT::i32));
10203 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010204 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010205 SmallVector<SDValue, 32> V(32,
10206 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10207 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010208 return DAG.getNode(ISD::AND, dl, VT, SHL,
10209 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010210 }
Craig Topper0d86d462011-11-20 00:12:05 +000010211 if (Op.getOpcode() == ISD::SRL) {
10212 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010213 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10214 DAG.getConstant(ShiftAmt, MVT::i32));
10215 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010216 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010217 SmallVector<SDValue, 32> V(32,
10218 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10219 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010220 return DAG.getNode(ISD::AND, dl, VT, SRL,
10221 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10222 }
10223 if (Op.getOpcode() == ISD::SRA) {
10224 if (ShiftAmt == 7) {
10225 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010226 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010227 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010228 }
10229
10230 // R s>> a === ((R u>> a) ^ m) - m
10231 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10232 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10233 MVT::i8));
10234 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10235 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10236 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10237 return Res;
10238 }
10239 }
Nadav Rotem43012222011-05-11 08:12:09 +000010240 }
10241 }
10242
10243 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010244 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010245 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10246 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010247
Chris Lattner7302d802012-02-06 21:56:39 +000010248 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10249 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010250 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10251 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010252 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010253 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010254
10255 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010256 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010257 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10258 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10259 }
Nadav Rotem43012222011-05-11 08:12:09 +000010260 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010261 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010262
Nate Begeman51409212010-07-28 00:21:48 +000010263 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010264 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10265 DAG.getConstant(5, MVT::i32));
10266 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010267
Lang Hames8b99c1e2011-12-17 01:08:46 +000010268 // Turn 'a' into a mask suitable for VSELECT
10269 SDValue VSelM = DAG.getConstant(0x80, VT);
10270 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010271 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010272
Lang Hames8b99c1e2011-12-17 01:08:46 +000010273 SDValue CM1 = DAG.getConstant(0x0f, VT);
10274 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010275
Lang Hames8b99c1e2011-12-17 01:08:46 +000010276 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10277 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010278 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10279 DAG.getConstant(4, MVT::i32), DAG);
10280 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010281 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10282
Nate Begeman51409212010-07-28 00:21:48 +000010283 // a += a
10284 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010285 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010286 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010287
Lang Hames8b99c1e2011-12-17 01:08:46 +000010288 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10289 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010290 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10291 DAG.getConstant(2, MVT::i32), DAG);
10292 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010293 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10294
Nate Begeman51409212010-07-28 00:21:48 +000010295 // a += a
10296 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010297 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010298 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010299
Lang Hames8b99c1e2011-12-17 01:08:46 +000010300 // return VSELECT(r, r+r, a);
10301 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010302 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010303 return R;
10304 }
Craig Topper46154eb2011-11-11 07:39:23 +000010305
10306 // Decompose 256-bit shifts into smaller 128-bit shifts.
10307 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010308 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010309 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10310 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10311
10312 // Extract the two vectors
10313 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10314 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10315 DAG, dl);
10316
10317 // Recreate the shift amount vectors
10318 SDValue Amt1, Amt2;
10319 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10320 // Constant shift amount
10321 SmallVector<SDValue, 4> Amt1Csts;
10322 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010323 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010324 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010325 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010326 Amt2Csts.push_back(Amt->getOperand(i));
10327
10328 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10329 &Amt1Csts[0], NumElems/2);
10330 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10331 &Amt2Csts[0], NumElems/2);
10332 } else {
10333 // Variable shift amount
10334 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10335 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10336 DAG, dl);
10337 }
10338
10339 // Issue new vector shifts for the smaller types
10340 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10341 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10342
10343 // Concatenate the result back
10344 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10345 }
10346
Nate Begeman51409212010-07-28 00:21:48 +000010347 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010348}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010349
Dan Gohmand858e902010-04-17 15:26:15 +000010350SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010351 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10352 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010353 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10354 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010355 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010356 SDValue LHS = N->getOperand(0);
10357 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010358 unsigned BaseOp = 0;
10359 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010360 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010361 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010362 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010363 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010364 // A subtract of one will be selected as a INC. Note that INC doesn't
10365 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10367 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010368 BaseOp = X86ISD::INC;
10369 Cond = X86::COND_O;
10370 break;
10371 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010372 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010373 Cond = X86::COND_O;
10374 break;
10375 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010376 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010377 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010378 break;
10379 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010380 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10381 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10383 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010384 BaseOp = X86ISD::DEC;
10385 Cond = X86::COND_O;
10386 break;
10387 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010388 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010389 Cond = X86::COND_O;
10390 break;
10391 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010392 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010393 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010394 break;
10395 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010396 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010397 Cond = X86::COND_O;
10398 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010399 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10400 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10401 MVT::i32);
10402 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010403
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010404 SDValue SetCC =
10405 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10406 DAG.getConstant(X86::COND_O, MVT::i32),
10407 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010408
Dan Gohman6e5fda22011-07-22 18:45:15 +000010409 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010410 }
Bill Wendling74c37652008-12-09 22:08:41 +000010411 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010412
Bill Wendling61edeb52008-12-02 01:06:39 +000010413 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010414 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010415 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010416
Bill Wendling61edeb52008-12-02 01:06:39 +000010417 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010418 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10419 DAG.getConstant(Cond, MVT::i32),
10420 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010421
Dan Gohman6e5fda22011-07-22 18:45:15 +000010422 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010423}
10424
Chad Rosier30450e82011-12-22 22:35:21 +000010425SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10426 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010427 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010428 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10429 EVT VT = Op.getValueType();
10430
Craig Toppered2e13d2012-01-22 19:15:14 +000010431 if (!Subtarget->hasSSE2() || !VT.isVector())
10432 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010433
Craig Toppered2e13d2012-01-22 19:15:14 +000010434 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10435 ExtraVT.getScalarType().getSizeInBits();
10436 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10437
10438 switch (VT.getSimpleVT().SimpleTy) {
10439 default: return SDValue();
10440 case MVT::v8i32:
10441 case MVT::v16i16:
10442 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010443 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010444 if (!Subtarget->hasAVX2()) {
10445 // needs to be split
10446 int NumElems = VT.getVectorNumElements();
10447 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10448 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010449
Craig Toppered2e13d2012-01-22 19:15:14 +000010450 // Extract the LHS vectors
10451 SDValue LHS = Op.getOperand(0);
10452 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10453 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010454
Craig Toppered2e13d2012-01-22 19:15:14 +000010455 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10456 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010457
Craig Toppered2e13d2012-01-22 19:15:14 +000010458 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10459 int ExtraNumElems = ExtraVT.getVectorNumElements();
10460 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10461 ExtraNumElems/2);
10462 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010463
Craig Toppered2e13d2012-01-22 19:15:14 +000010464 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10465 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010466
Craig Toppered2e13d2012-01-22 19:15:14 +000010467 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10468 }
10469 // fall through
10470 case MVT::v4i32:
10471 case MVT::v8i16: {
10472 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10473 Op.getOperand(0), ShAmt, DAG);
10474 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010475 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010476 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010477}
10478
10479
Eric Christopher9a9d2752010-07-22 02:48:34 +000010480SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10481 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010482
Eric Christopher77ed1352011-07-08 00:04:56 +000010483 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10484 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010485 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010486 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010487 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010488 SDValue Ops[] = {
10489 DAG.getRegister(X86::ESP, MVT::i32), // Base
10490 DAG.getTargetConstant(1, MVT::i8), // Scale
10491 DAG.getRegister(0, MVT::i32), // Index
10492 DAG.getTargetConstant(0, MVT::i32), // Disp
10493 DAG.getRegister(0, MVT::i32), // Segment.
10494 Zero,
10495 Chain
10496 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010497 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010498 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10499 array_lengthof(Ops));
10500 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010501 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010502
Eric Christopher9a9d2752010-07-22 02:48:34 +000010503 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010504 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010505 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010506
Chris Lattner132929a2010-08-14 17:26:09 +000010507 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10508 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10509 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10510 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010511
Chris Lattner132929a2010-08-14 17:26:09 +000010512 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10513 if (!Op1 && !Op2 && !Op3 && Op4)
10514 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010515
Chris Lattner132929a2010-08-14 17:26:09 +000010516 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10517 if (Op1 && !Op2 && !Op3 && !Op4)
10518 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010519
10520 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010521 // (MFENCE)>;
10522 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010523}
10524
Eli Friedman14648462011-07-27 22:21:52 +000010525SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10526 SelectionDAG &DAG) const {
10527 DebugLoc dl = Op.getDebugLoc();
10528 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10529 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10530 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10531 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10532
10533 // The only fence that needs an instruction is a sequentially-consistent
10534 // cross-thread fence.
10535 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10536 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10537 // no-sse2). There isn't any reason to disable it if the target processor
10538 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010539 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010540 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10541
10542 SDValue Chain = Op.getOperand(0);
10543 SDValue Zero = DAG.getConstant(0, MVT::i32);
10544 SDValue Ops[] = {
10545 DAG.getRegister(X86::ESP, MVT::i32), // Base
10546 DAG.getTargetConstant(1, MVT::i8), // Scale
10547 DAG.getRegister(0, MVT::i32), // Index
10548 DAG.getTargetConstant(0, MVT::i32), // Disp
10549 DAG.getRegister(0, MVT::i32), // Segment.
10550 Zero,
10551 Chain
10552 };
10553 SDNode *Res =
10554 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10555 array_lengthof(Ops));
10556 return SDValue(Res, 0);
10557 }
10558
10559 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10560 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10561}
10562
10563
Dan Gohmand858e902010-04-17 15:26:15 +000010564SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010565 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010566 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010567 unsigned Reg = 0;
10568 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010569 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010570 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010571 case MVT::i8: Reg = X86::AL; size = 1; break;
10572 case MVT::i16: Reg = X86::AX; size = 2; break;
10573 case MVT::i32: Reg = X86::EAX; size = 4; break;
10574 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010575 assert(Subtarget->is64Bit() && "Node not type legal!");
10576 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010577 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010578 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010579 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010580 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010581 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010582 Op.getOperand(1),
10583 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010584 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010585 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010586 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010587 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10588 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10589 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010590 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010591 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010592 return cpOut;
10593}
10594
Duncan Sands1607f052008-12-01 11:39:25 +000010595SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010596 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010597 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010598 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010599 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010600 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010601 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010602 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10603 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010604 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010605 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10606 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010607 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010608 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010609 rdx.getValue(1)
10610 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010611 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010612}
10613
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010614SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010615 SelectionDAG &DAG) const {
10616 EVT SrcVT = Op.getOperand(0).getValueType();
10617 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010618 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010619 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010620 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010621 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010622 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010623 // i64 <=> MMX conversions are Legal.
10624 if (SrcVT==MVT::i64 && DstVT.isVector())
10625 return Op;
10626 if (DstVT==MVT::i64 && SrcVT.isVector())
10627 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010628 // MMX <=> MMX conversions are Legal.
10629 if (SrcVT.isVector() && DstVT.isVector())
10630 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010631 // All other conversions need to be expanded.
10632 return SDValue();
10633}
Chris Lattner5b856542010-12-20 00:59:46 +000010634
Dan Gohmand858e902010-04-17 15:26:15 +000010635SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010636 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010637 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010638 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010639 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010640 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010641 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010642 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010643 Node->getOperand(0),
10644 Node->getOperand(1), negOp,
10645 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010646 cast<AtomicSDNode>(Node)->getAlignment(),
10647 cast<AtomicSDNode>(Node)->getOrdering(),
10648 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010649}
10650
Eli Friedman327236c2011-08-24 20:50:09 +000010651static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10652 SDNode *Node = Op.getNode();
10653 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010654 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010655
10656 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010657 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10658 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10659 // (The only way to get a 16-byte store is cmpxchg16b)
10660 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10661 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10662 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010663 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10664 cast<AtomicSDNode>(Node)->getMemoryVT(),
10665 Node->getOperand(0),
10666 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010667 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010668 cast<AtomicSDNode>(Node)->getOrdering(),
10669 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010670 return Swap.getValue(1);
10671 }
10672 // Other atomic stores have a simple pattern.
10673 return Op;
10674}
10675
Chris Lattner5b856542010-12-20 00:59:46 +000010676static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10677 EVT VT = Op.getNode()->getValueType(0);
10678
10679 // Let legalize expand this if it isn't a legal type yet.
10680 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10681 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010682
Chris Lattner5b856542010-12-20 00:59:46 +000010683 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010684
Chris Lattner5b856542010-12-20 00:59:46 +000010685 unsigned Opc;
10686 bool ExtraOp = false;
10687 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010688 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010689 case ISD::ADDC: Opc = X86ISD::ADD; break;
10690 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10691 case ISD::SUBC: Opc = X86ISD::SUB; break;
10692 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10693 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010694
Chris Lattner5b856542010-12-20 00:59:46 +000010695 if (!ExtraOp)
10696 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10697 Op.getOperand(1));
10698 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10699 Op.getOperand(1), Op.getOperand(2));
10700}
10701
Evan Cheng0db9fe62006-04-25 20:13:52 +000010702/// LowerOperation - Provide custom lowering hooks for some operations.
10703///
Dan Gohmand858e902010-04-17 15:26:15 +000010704SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010705 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010706 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010707 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010708 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010709 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010710 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10711 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010712 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010713 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010714 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010715 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10716 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10717 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010718 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010719 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010720 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10721 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10722 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010723 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010724 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010725 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010726 case ISD::SHL_PARTS:
10727 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010728 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010729 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010730 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010731 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010732 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010733 case ISD::FABS: return LowerFABS(Op, DAG);
10734 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010735 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010736 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010737 case ISD::SETCC: return LowerSETCC(Op, DAG);
10738 case ISD::SELECT: return LowerSELECT(Op, DAG);
10739 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010740 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010741 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010742 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010743 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010744 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010745 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10746 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010747 case ISD::FRAME_TO_ARGS_OFFSET:
10748 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010749 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010750 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010751 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10752 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010753 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010754 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010755 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010756 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010757 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010758 case ISD::SRA:
10759 case ISD::SRL:
10760 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010761 case ISD::SADDO:
10762 case ISD::UADDO:
10763 case ISD::SSUBO:
10764 case ISD::USUBO:
10765 case ISD::SMULO:
10766 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010767 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010768 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010769 case ISD::ADDC:
10770 case ISD::ADDE:
10771 case ISD::SUBC:
10772 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010773 case ISD::ADD: return LowerADD(Op, DAG);
10774 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010775 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010776}
10777
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010778static void ReplaceATOMIC_LOAD(SDNode *Node,
10779 SmallVectorImpl<SDValue> &Results,
10780 SelectionDAG &DAG) {
10781 DebugLoc dl = Node->getDebugLoc();
10782 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10783
10784 // Convert wide load -> cmpxchg8b/cmpxchg16b
10785 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10786 // (The only way to get a 16-byte load is cmpxchg16b)
10787 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010788 SDValue Zero = DAG.getConstant(0, VT);
10789 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010790 Node->getOperand(0),
10791 Node->getOperand(1), Zero, Zero,
10792 cast<AtomicSDNode>(Node)->getMemOperand(),
10793 cast<AtomicSDNode>(Node)->getOrdering(),
10794 cast<AtomicSDNode>(Node)->getSynchScope());
10795 Results.push_back(Swap.getValue(0));
10796 Results.push_back(Swap.getValue(1));
10797}
10798
Duncan Sands1607f052008-12-01 11:39:25 +000010799void X86TargetLowering::
10800ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010801 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010802 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010803 assert (Node->getValueType(0) == MVT::i64 &&
10804 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010805
10806 SDValue Chain = Node->getOperand(0);
10807 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010808 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010809 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010810 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010811 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010812 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010813 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010814 SDValue Result =
10815 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10816 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010817 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010818 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010819 Results.push_back(Result.getValue(2));
10820}
10821
Duncan Sands126d9072008-07-04 11:47:58 +000010822/// ReplaceNodeResults - Replace a node with an illegal result type
10823/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010824void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10825 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010826 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010827 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010828 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010829 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010830 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010831 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010832 case ISD::ADDC:
10833 case ISD::ADDE:
10834 case ISD::SUBC:
10835 case ISD::SUBE:
10836 // We don't want to expand or promote these.
10837 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010838 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010839 std::pair<SDValue,SDValue> Vals =
10840 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010841 SDValue FIST = Vals.first, StackSlot = Vals.second;
10842 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010843 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010844 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010845 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010846 MachinePointerInfo(),
10847 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010848 }
10849 return;
10850 }
10851 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010852 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010853 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010854 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010855 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010856 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010858 eax.getValue(2));
10859 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10860 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010861 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010862 Results.push_back(edx.getValue(1));
10863 return;
10864 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010865 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010866 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010867 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010868 bool Regs64bit = T == MVT::i128;
10869 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010870 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010871 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10872 DAG.getConstant(0, HalfT));
10873 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10874 DAG.getConstant(1, HalfT));
10875 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10876 Regs64bit ? X86::RAX : X86::EAX,
10877 cpInL, SDValue());
10878 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10879 Regs64bit ? X86::RDX : X86::EDX,
10880 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010881 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010882 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10883 DAG.getConstant(0, HalfT));
10884 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10885 DAG.getConstant(1, HalfT));
10886 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10887 Regs64bit ? X86::RBX : X86::EBX,
10888 swapInL, cpInH.getValue(1));
10889 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10890 Regs64bit ? X86::RCX : X86::ECX,
10891 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010892 SDValue Ops[] = { swapInH.getValue(0),
10893 N->getOperand(1),
10894 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010895 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010896 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010897 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10898 X86ISD::LCMPXCHG8_DAG;
10899 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010900 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010901 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10902 Regs64bit ? X86::RAX : X86::EAX,
10903 HalfT, Result.getValue(1));
10904 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10905 Regs64bit ? X86::RDX : X86::EDX,
10906 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010907 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010908 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010909 Results.push_back(cpOutH.getValue(1));
10910 return;
10911 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010912 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010913 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10914 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010915 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010916 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10917 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010918 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010919 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10920 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010921 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010922 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10923 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010924 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010925 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10926 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010927 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010928 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10929 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010930 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010931 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10932 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010933 case ISD::ATOMIC_LOAD:
10934 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010935 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010936}
10937
Evan Cheng72261582005-12-20 06:22:03 +000010938const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10939 switch (Opcode) {
10940 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010941 case X86ISD::BSF: return "X86ISD::BSF";
10942 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010943 case X86ISD::SHLD: return "X86ISD::SHLD";
10944 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010945 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010946 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010947 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010948 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010949 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010950 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010951 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10952 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10953 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010954 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010955 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010956 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010957 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010958 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010959 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010960 case X86ISD::COMI: return "X86ISD::COMI";
10961 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010962 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010963 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010964 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10965 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010966 case X86ISD::CMOV: return "X86ISD::CMOV";
10967 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010968 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010969 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10970 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010971 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010972 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010973 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010974 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010975 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010976 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10977 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010978 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010979 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010980 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010981 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010982 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010983 case X86ISD::HADD: return "X86ISD::HADD";
10984 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010985 case X86ISD::FHADD: return "X86ISD::FHADD";
10986 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010987 case X86ISD::FMAX: return "X86ISD::FMAX";
10988 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010989 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10990 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010991 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010992 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010993 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010994 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010995 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010996 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10997 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010998 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10999 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11000 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11001 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11002 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11003 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011004 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11005 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011006 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11007 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011008 case X86ISD::VSHL: return "X86ISD::VSHL";
11009 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011010 case X86ISD::VSRA: return "X86ISD::VSRA";
11011 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11012 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11013 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011014 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011015 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11016 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011017 case X86ISD::ADD: return "X86ISD::ADD";
11018 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011019 case X86ISD::ADC: return "X86ISD::ADC";
11020 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011021 case X86ISD::SMUL: return "X86ISD::SMUL";
11022 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011023 case X86ISD::INC: return "X86ISD::INC";
11024 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011025 case X86ISD::OR: return "X86ISD::OR";
11026 case X86ISD::XOR: return "X86ISD::XOR";
11027 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011028 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011029 case X86ISD::BLSI: return "X86ISD::BLSI";
11030 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11031 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011032 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011033 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011034 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011035 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11036 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11037 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011038 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011039 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011040 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011041 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011042 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011043 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11044 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011045 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11046 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11047 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011048 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11049 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011050 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11051 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011052 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011053 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011054 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011055 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011056 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011057 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011058 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011059 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011060 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011061 }
11062}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011063
Chris Lattnerc9addb72007-03-30 23:15:24 +000011064// isLegalAddressingMode - Return true if the addressing mode represented
11065// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011066bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011067 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011068 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011069 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011070 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011071
Chris Lattnerc9addb72007-03-30 23:15:24 +000011072 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011073 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011074 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011075
Chris Lattnerc9addb72007-03-30 23:15:24 +000011076 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011077 unsigned GVFlags =
11078 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011079
Chris Lattnerdfed4132009-07-10 07:38:24 +000011080 // If a reference to this global requires an extra load, we can't fold it.
11081 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011082 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011083
Chris Lattnerdfed4132009-07-10 07:38:24 +000011084 // If BaseGV requires a register for the PIC base, we cannot also have a
11085 // BaseReg specified.
11086 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011087 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011088
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011089 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011090 if ((M != CodeModel::Small || R != Reloc::Static) &&
11091 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011092 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011093 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011094
Chris Lattnerc9addb72007-03-30 23:15:24 +000011095 switch (AM.Scale) {
11096 case 0:
11097 case 1:
11098 case 2:
11099 case 4:
11100 case 8:
11101 // These scales always work.
11102 break;
11103 case 3:
11104 case 5:
11105 case 9:
11106 // These scales are formed with basereg+scalereg. Only accept if there is
11107 // no basereg yet.
11108 if (AM.HasBaseReg)
11109 return false;
11110 break;
11111 default: // Other stuff never works.
11112 return false;
11113 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011114
Chris Lattnerc9addb72007-03-30 23:15:24 +000011115 return true;
11116}
11117
11118
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011119bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011120 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011121 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011122 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11123 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011124 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011125 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011126 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011127}
11128
Owen Andersone50ed302009-08-10 22:56:29 +000011129bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011130 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011131 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011132 unsigned NumBits1 = VT1.getSizeInBits();
11133 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011134 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011135 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011136 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011137}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011138
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011139bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011140 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011141 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011142}
11143
Owen Andersone50ed302009-08-10 22:56:29 +000011144bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011145 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011146 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011147}
11148
Owen Andersone50ed302009-08-10 22:56:29 +000011149bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011150 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011151 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011152}
11153
Evan Cheng60c07e12006-07-05 22:17:51 +000011154/// isShuffleMaskLegal - Targets can use this to indicate that they only
11155/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11156/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11157/// are assumed to be legal.
11158bool
Eric Christopherfd179292009-08-27 18:07:15 +000011159X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011160 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011161 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011162 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011163 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011164
Nate Begemana09008b2009-10-19 02:17:23 +000011165 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011166 return (VT.getVectorNumElements() == 2 ||
11167 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11168 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011169 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011170 isPSHUFDMask(M, VT) ||
11171 isPSHUFHWMask(M, VT) ||
11172 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011173 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011174 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11175 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011176 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11177 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011178}
11179
Dan Gohman7d8143f2008-04-09 20:09:42 +000011180bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011181X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011182 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011183 unsigned NumElts = VT.getVectorNumElements();
11184 // FIXME: This collection of masks seems suspect.
11185 if (NumElts == 2)
11186 return true;
11187 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11188 return (isMOVLMask(Mask, VT) ||
11189 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011190 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11191 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011192 }
11193 return false;
11194}
11195
11196//===----------------------------------------------------------------------===//
11197// X86 Scheduler Hooks
11198//===----------------------------------------------------------------------===//
11199
Mon P Wang63307c32008-05-05 19:05:59 +000011200// private utility function
11201MachineBasicBlock *
11202X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11203 MachineBasicBlock *MBB,
11204 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011205 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011206 unsigned LoadOpc,
11207 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011208 unsigned notOpc,
11209 unsigned EAXreg,
11210 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011211 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011212 // For the atomic bitwise operator, we generate
11213 // thisMBB:
11214 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011215 // ld t1 = [bitinstr.addr]
11216 // op t2 = t1, [bitinstr.val]
11217 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011218 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11219 // bz newMBB
11220 // fallthrough -->nextMBB
11221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11222 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011223 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011224 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011225
Mon P Wang63307c32008-05-05 19:05:59 +000011226 /// First build the CFG
11227 MachineFunction *F = MBB->getParent();
11228 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011229 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11230 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11231 F->insert(MBBIter, newMBB);
11232 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011233
Dan Gohman14152b42010-07-06 20:24:04 +000011234 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11235 nextMBB->splice(nextMBB->begin(), thisMBB,
11236 llvm::next(MachineBasicBlock::iterator(bInstr)),
11237 thisMBB->end());
11238 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011239
Mon P Wang63307c32008-05-05 19:05:59 +000011240 // Update thisMBB to fall through to newMBB
11241 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011242
Mon P Wang63307c32008-05-05 19:05:59 +000011243 // newMBB jumps to itself and fall through to nextMBB
11244 newMBB->addSuccessor(nextMBB);
11245 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011246
Mon P Wang63307c32008-05-05 19:05:59 +000011247 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011248 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011249 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011250 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011251 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011252 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011253 int numArgs = bInstr->getNumOperands() - 1;
11254 for (int i=0; i < numArgs; ++i)
11255 argOpers[i] = &bInstr->getOperand(i+1);
11256
11257 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011258 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011259 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011260
Dale Johannesen140be2d2008-08-19 18:47:28 +000011261 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011262 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011263 for (int i=0; i <= lastAddrIndx; ++i)
11264 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011265
Dale Johannesen140be2d2008-08-19 18:47:28 +000011266 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011267 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011268 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011269 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011270 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011271 tt = t1;
11272
Dale Johannesen140be2d2008-08-19 18:47:28 +000011273 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011274 assert((argOpers[valArgIndx]->isReg() ||
11275 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011276 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011277 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011278 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011279 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011280 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011281 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011282 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011283
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011284 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011285 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011286
Dale Johannesene4d209d2009-02-03 20:21:25 +000011287 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011288 for (int i=0; i <= lastAddrIndx; ++i)
11289 (*MIB).addOperand(*argOpers[i]);
11290 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011291 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011292 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11293 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011294
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011295 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011296 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011297
Mon P Wang63307c32008-05-05 19:05:59 +000011298 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011299 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011300
Dan Gohman14152b42010-07-06 20:24:04 +000011301 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011302 return nextMBB;
11303}
11304
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011305// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011306MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011307X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11308 MachineBasicBlock *MBB,
11309 unsigned regOpcL,
11310 unsigned regOpcH,
11311 unsigned immOpcL,
11312 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011313 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011314 // For the atomic bitwise operator, we generate
11315 // thisMBB (instructions are in pairs, except cmpxchg8b)
11316 // ld t1,t2 = [bitinstr.addr]
11317 // newMBB:
11318 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11319 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011320 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011321 // mov ECX, EBX <- t5, t6
11322 // mov EAX, EDX <- t1, t2
11323 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11324 // mov t3, t4 <- EAX, EDX
11325 // bz newMBB
11326 // result in out1, out2
11327 // fallthrough -->nextMBB
11328
11329 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11330 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011331 const unsigned NotOpc = X86::NOT32r;
11332 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11333 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11334 MachineFunction::iterator MBBIter = MBB;
11335 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011336
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011337 /// First build the CFG
11338 MachineFunction *F = MBB->getParent();
11339 MachineBasicBlock *thisMBB = MBB;
11340 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11341 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11342 F->insert(MBBIter, newMBB);
11343 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011344
Dan Gohman14152b42010-07-06 20:24:04 +000011345 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11346 nextMBB->splice(nextMBB->begin(), thisMBB,
11347 llvm::next(MachineBasicBlock::iterator(bInstr)),
11348 thisMBB->end());
11349 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011350
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011351 // Update thisMBB to fall through to newMBB
11352 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011353
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011354 // newMBB jumps to itself and fall through to nextMBB
11355 newMBB->addSuccessor(nextMBB);
11356 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011357
Dale Johannesene4d209d2009-02-03 20:21:25 +000011358 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359 // Insert instructions into newMBB based on incoming instruction
11360 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011361 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011362 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011363 MachineOperand& dest1Oper = bInstr->getOperand(0);
11364 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011365 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11366 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011367 argOpers[i] = &bInstr->getOperand(i+2);
11368
Dan Gohman71ea4e52010-05-14 21:01:44 +000011369 // We use some of the operands multiple times, so conservatively just
11370 // clear any kill flags that might be present.
11371 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11372 argOpers[i]->setIsKill(false);
11373 }
11374
Evan Chengad5b52f2010-01-08 19:14:57 +000011375 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011376 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011377
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011378 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011379 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011380 for (int i=0; i <= lastAddrIndx; ++i)
11381 (*MIB).addOperand(*argOpers[i]);
11382 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011383 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011384 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011385 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011387 MachineOperand newOp3 = *(argOpers[3]);
11388 if (newOp3.isImm())
11389 newOp3.setImm(newOp3.getImm()+4);
11390 else
11391 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011392 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011393 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011394
11395 // t3/4 are defined later, at the bottom of the loop
11396 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11397 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011398 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011399 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011400 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011401 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11402
Evan Cheng306b4ca2010-01-08 23:41:50 +000011403 // The subsequent operations should be using the destination registers of
11404 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011405 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011406 t1 = F->getRegInfo().createVirtualRegister(RC);
11407 t2 = F->getRegInfo().createVirtualRegister(RC);
11408 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11409 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011410 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011411 t1 = dest1Oper.getReg();
11412 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413 }
11414
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011415 int valArgIndx = lastAddrIndx + 1;
11416 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011417 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 "invalid operand");
11419 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11420 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011421 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011422 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011424 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011425 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011426 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011427 (*MIB).addOperand(*argOpers[valArgIndx]);
11428 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011429 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011430 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011431 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011432 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011433 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011434 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011435 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011436 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011437 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011438 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011440 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011441 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011442 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011443 MIB.addReg(t2);
11444
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011445 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011446 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011447 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011448 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011449
Dale Johannesene4d209d2009-02-03 20:21:25 +000011450 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 for (int i=0; i <= lastAddrIndx; ++i)
11452 (*MIB).addOperand(*argOpers[i]);
11453
11454 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011455 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11456 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011458 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011459 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011460 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011462
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011463 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011464 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465
Dan Gohman14152b42010-07-06 20:24:04 +000011466 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 return nextMBB;
11468}
11469
11470// private utility function
11471MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011472X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11473 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011474 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011475 // For the atomic min/max operator, we generate
11476 // thisMBB:
11477 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011478 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011479 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011480 // cmp t1, t2
11481 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011482 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011483 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11484 // bz newMBB
11485 // fallthrough -->nextMBB
11486 //
11487 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11488 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011489 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011490 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011491
Mon P Wang63307c32008-05-05 19:05:59 +000011492 /// First build the CFG
11493 MachineFunction *F = MBB->getParent();
11494 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011495 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11496 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11497 F->insert(MBBIter, newMBB);
11498 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011499
Dan Gohman14152b42010-07-06 20:24:04 +000011500 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11501 nextMBB->splice(nextMBB->begin(), thisMBB,
11502 llvm::next(MachineBasicBlock::iterator(mInstr)),
11503 thisMBB->end());
11504 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011505
Mon P Wang63307c32008-05-05 19:05:59 +000011506 // Update thisMBB to fall through to newMBB
11507 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011508
Mon P Wang63307c32008-05-05 19:05:59 +000011509 // newMBB jumps to newMBB and fall through to nextMBB
11510 newMBB->addSuccessor(nextMBB);
11511 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011512
Dale Johannesene4d209d2009-02-03 20:21:25 +000011513 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011514 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011515 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011516 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011517 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011518 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011519 int numArgs = mInstr->getNumOperands() - 1;
11520 for (int i=0; i < numArgs; ++i)
11521 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011522
Mon P Wang63307c32008-05-05 19:05:59 +000011523 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011524 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011525 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011526
Mon P Wangab3e7472008-05-05 22:56:23 +000011527 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011528 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011529 for (int i=0; i <= lastAddrIndx; ++i)
11530 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011531
Mon P Wang63307c32008-05-05 19:05:59 +000011532 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011533 assert((argOpers[valArgIndx]->isReg() ||
11534 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011535 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011536
11537 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011538 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011539 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011540 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011541 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011542 (*MIB).addOperand(*argOpers[valArgIndx]);
11543
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011544 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011545 MIB.addReg(t1);
11546
Dale Johannesene4d209d2009-02-03 20:21:25 +000011547 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011548 MIB.addReg(t1);
11549 MIB.addReg(t2);
11550
11551 // Generate movc
11552 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011553 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011554 MIB.addReg(t2);
11555 MIB.addReg(t1);
11556
11557 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011558 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011559 for (int i=0; i <= lastAddrIndx; ++i)
11560 (*MIB).addOperand(*argOpers[i]);
11561 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011562 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011563 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11564 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011565
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011566 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011567 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011568
Mon P Wang63307c32008-05-05 19:05:59 +000011569 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011570 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011571
Dan Gohman14152b42010-07-06 20:24:04 +000011572 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011573 return nextMBB;
11574}
11575
Eric Christopherf83a5de2009-08-27 18:08:16 +000011576// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011577// or XMM0_V32I8 in AVX all of this code can be replaced with that
11578// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011579MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011580X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011581 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011582 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011583 "Target must have SSE4.2 or AVX features enabled");
11584
Eric Christopherb120ab42009-08-18 22:50:32 +000011585 DebugLoc dl = MI->getDebugLoc();
11586 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011587 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011588 if (!Subtarget->hasAVX()) {
11589 if (memArg)
11590 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11591 else
11592 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11593 } else {
11594 if (memArg)
11595 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11596 else
11597 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11598 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011599
Eric Christopher41c902f2010-11-30 08:20:21 +000011600 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011601 for (unsigned i = 0; i < numArgs; ++i) {
11602 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011603 if (!(Op.isReg() && Op.isImplicit()))
11604 MIB.addOperand(Op);
11605 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011606 BuildMI(*BB, MI, dl,
11607 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11608 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011609 .addReg(X86::XMM0);
11610
Dan Gohman14152b42010-07-06 20:24:04 +000011611 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011612 return BB;
11613}
11614
11615MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011616X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011617 DebugLoc dl = MI->getDebugLoc();
11618 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011619
Eric Christopher228232b2010-11-30 07:20:12 +000011620 // Address into RAX/EAX, other two args into ECX, EDX.
11621 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11622 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11623 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11624 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011625 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011626
Eric Christopher228232b2010-11-30 07:20:12 +000011627 unsigned ValOps = X86::AddrNumOperands;
11628 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11629 .addReg(MI->getOperand(ValOps).getReg());
11630 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11631 .addReg(MI->getOperand(ValOps+1).getReg());
11632
11633 // The instruction doesn't actually take any operands though.
11634 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011635
Eric Christopher228232b2010-11-30 07:20:12 +000011636 MI->eraseFromParent(); // The pseudo is gone now.
11637 return BB;
11638}
11639
11640MachineBasicBlock *
11641X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011642 DebugLoc dl = MI->getDebugLoc();
11643 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011644
Eric Christopher228232b2010-11-30 07:20:12 +000011645 // First arg in ECX, the second in EAX.
11646 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11647 .addReg(MI->getOperand(0).getReg());
11648 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11649 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011650
Eric Christopher228232b2010-11-30 07:20:12 +000011651 // The instruction doesn't actually take any operands though.
11652 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011653
Eric Christopher228232b2010-11-30 07:20:12 +000011654 MI->eraseFromParent(); // The pseudo is gone now.
11655 return BB;
11656}
11657
11658MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011659X86TargetLowering::EmitVAARG64WithCustomInserter(
11660 MachineInstr *MI,
11661 MachineBasicBlock *MBB) const {
11662 // Emit va_arg instruction on X86-64.
11663
11664 // Operands to this pseudo-instruction:
11665 // 0 ) Output : destination address (reg)
11666 // 1-5) Input : va_list address (addr, i64mem)
11667 // 6 ) ArgSize : Size (in bytes) of vararg type
11668 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11669 // 8 ) Align : Alignment of type
11670 // 9 ) EFLAGS (implicit-def)
11671
11672 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11673 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11674
11675 unsigned DestReg = MI->getOperand(0).getReg();
11676 MachineOperand &Base = MI->getOperand(1);
11677 MachineOperand &Scale = MI->getOperand(2);
11678 MachineOperand &Index = MI->getOperand(3);
11679 MachineOperand &Disp = MI->getOperand(4);
11680 MachineOperand &Segment = MI->getOperand(5);
11681 unsigned ArgSize = MI->getOperand(6).getImm();
11682 unsigned ArgMode = MI->getOperand(7).getImm();
11683 unsigned Align = MI->getOperand(8).getImm();
11684
11685 // Memory Reference
11686 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11687 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11688 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11689
11690 // Machine Information
11691 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11692 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11693 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11694 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11695 DebugLoc DL = MI->getDebugLoc();
11696
11697 // struct va_list {
11698 // i32 gp_offset
11699 // i32 fp_offset
11700 // i64 overflow_area (address)
11701 // i64 reg_save_area (address)
11702 // }
11703 // sizeof(va_list) = 24
11704 // alignment(va_list) = 8
11705
11706 unsigned TotalNumIntRegs = 6;
11707 unsigned TotalNumXMMRegs = 8;
11708 bool UseGPOffset = (ArgMode == 1);
11709 bool UseFPOffset = (ArgMode == 2);
11710 unsigned MaxOffset = TotalNumIntRegs * 8 +
11711 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11712
11713 /* Align ArgSize to a multiple of 8 */
11714 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11715 bool NeedsAlign = (Align > 8);
11716
11717 MachineBasicBlock *thisMBB = MBB;
11718 MachineBasicBlock *overflowMBB;
11719 MachineBasicBlock *offsetMBB;
11720 MachineBasicBlock *endMBB;
11721
11722 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11723 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11724 unsigned OffsetReg = 0;
11725
11726 if (!UseGPOffset && !UseFPOffset) {
11727 // If we only pull from the overflow region, we don't create a branch.
11728 // We don't need to alter control flow.
11729 OffsetDestReg = 0; // unused
11730 OverflowDestReg = DestReg;
11731
11732 offsetMBB = NULL;
11733 overflowMBB = thisMBB;
11734 endMBB = thisMBB;
11735 } else {
11736 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11737 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11738 // If not, pull from overflow_area. (branch to overflowMBB)
11739 //
11740 // thisMBB
11741 // | .
11742 // | .
11743 // offsetMBB overflowMBB
11744 // | .
11745 // | .
11746 // endMBB
11747
11748 // Registers for the PHI in endMBB
11749 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11750 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11751
11752 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11753 MachineFunction *MF = MBB->getParent();
11754 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11755 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11756 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11757
11758 MachineFunction::iterator MBBIter = MBB;
11759 ++MBBIter;
11760
11761 // Insert the new basic blocks
11762 MF->insert(MBBIter, offsetMBB);
11763 MF->insert(MBBIter, overflowMBB);
11764 MF->insert(MBBIter, endMBB);
11765
11766 // Transfer the remainder of MBB and its successor edges to endMBB.
11767 endMBB->splice(endMBB->begin(), thisMBB,
11768 llvm::next(MachineBasicBlock::iterator(MI)),
11769 thisMBB->end());
11770 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11771
11772 // Make offsetMBB and overflowMBB successors of thisMBB
11773 thisMBB->addSuccessor(offsetMBB);
11774 thisMBB->addSuccessor(overflowMBB);
11775
11776 // endMBB is a successor of both offsetMBB and overflowMBB
11777 offsetMBB->addSuccessor(endMBB);
11778 overflowMBB->addSuccessor(endMBB);
11779
11780 // Load the offset value into a register
11781 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11782 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11783 .addOperand(Base)
11784 .addOperand(Scale)
11785 .addOperand(Index)
11786 .addDisp(Disp, UseFPOffset ? 4 : 0)
11787 .addOperand(Segment)
11788 .setMemRefs(MMOBegin, MMOEnd);
11789
11790 // Check if there is enough room left to pull this argument.
11791 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11792 .addReg(OffsetReg)
11793 .addImm(MaxOffset + 8 - ArgSizeA8);
11794
11795 // Branch to "overflowMBB" if offset >= max
11796 // Fall through to "offsetMBB" otherwise
11797 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11798 .addMBB(overflowMBB);
11799 }
11800
11801 // In offsetMBB, emit code to use the reg_save_area.
11802 if (offsetMBB) {
11803 assert(OffsetReg != 0);
11804
11805 // Read the reg_save_area address.
11806 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11807 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11808 .addOperand(Base)
11809 .addOperand(Scale)
11810 .addOperand(Index)
11811 .addDisp(Disp, 16)
11812 .addOperand(Segment)
11813 .setMemRefs(MMOBegin, MMOEnd);
11814
11815 // Zero-extend the offset
11816 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11817 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11818 .addImm(0)
11819 .addReg(OffsetReg)
11820 .addImm(X86::sub_32bit);
11821
11822 // Add the offset to the reg_save_area to get the final address.
11823 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11824 .addReg(OffsetReg64)
11825 .addReg(RegSaveReg);
11826
11827 // Compute the offset for the next argument
11828 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11829 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11830 .addReg(OffsetReg)
11831 .addImm(UseFPOffset ? 16 : 8);
11832
11833 // Store it back into the va_list.
11834 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11835 .addOperand(Base)
11836 .addOperand(Scale)
11837 .addOperand(Index)
11838 .addDisp(Disp, UseFPOffset ? 4 : 0)
11839 .addOperand(Segment)
11840 .addReg(NextOffsetReg)
11841 .setMemRefs(MMOBegin, MMOEnd);
11842
11843 // Jump to endMBB
11844 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11845 .addMBB(endMBB);
11846 }
11847
11848 //
11849 // Emit code to use overflow area
11850 //
11851
11852 // Load the overflow_area address into a register.
11853 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11854 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11855 .addOperand(Base)
11856 .addOperand(Scale)
11857 .addOperand(Index)
11858 .addDisp(Disp, 8)
11859 .addOperand(Segment)
11860 .setMemRefs(MMOBegin, MMOEnd);
11861
11862 // If we need to align it, do so. Otherwise, just copy the address
11863 // to OverflowDestReg.
11864 if (NeedsAlign) {
11865 // Align the overflow address
11866 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11867 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11868
11869 // aligned_addr = (addr + (align-1)) & ~(align-1)
11870 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11871 .addReg(OverflowAddrReg)
11872 .addImm(Align-1);
11873
11874 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11875 .addReg(TmpReg)
11876 .addImm(~(uint64_t)(Align-1));
11877 } else {
11878 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11879 .addReg(OverflowAddrReg);
11880 }
11881
11882 // Compute the next overflow address after this argument.
11883 // (the overflow address should be kept 8-byte aligned)
11884 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11885 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11886 .addReg(OverflowDestReg)
11887 .addImm(ArgSizeA8);
11888
11889 // Store the new overflow address.
11890 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11891 .addOperand(Base)
11892 .addOperand(Scale)
11893 .addOperand(Index)
11894 .addDisp(Disp, 8)
11895 .addOperand(Segment)
11896 .addReg(NextAddrReg)
11897 .setMemRefs(MMOBegin, MMOEnd);
11898
11899 // If we branched, emit the PHI to the front of endMBB.
11900 if (offsetMBB) {
11901 BuildMI(*endMBB, endMBB->begin(), DL,
11902 TII->get(X86::PHI), DestReg)
11903 .addReg(OffsetDestReg).addMBB(offsetMBB)
11904 .addReg(OverflowDestReg).addMBB(overflowMBB);
11905 }
11906
11907 // Erase the pseudo instruction
11908 MI->eraseFromParent();
11909
11910 return endMBB;
11911}
11912
11913MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011914X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11915 MachineInstr *MI,
11916 MachineBasicBlock *MBB) const {
11917 // Emit code to save XMM registers to the stack. The ABI says that the
11918 // number of registers to save is given in %al, so it's theoretically
11919 // possible to do an indirect jump trick to avoid saving all of them,
11920 // however this code takes a simpler approach and just executes all
11921 // of the stores if %al is non-zero. It's less code, and it's probably
11922 // easier on the hardware branch predictor, and stores aren't all that
11923 // expensive anyway.
11924
11925 // Create the new basic blocks. One block contains all the XMM stores,
11926 // and one block is the final destination regardless of whether any
11927 // stores were performed.
11928 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11929 MachineFunction *F = MBB->getParent();
11930 MachineFunction::iterator MBBIter = MBB;
11931 ++MBBIter;
11932 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11933 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11934 F->insert(MBBIter, XMMSaveMBB);
11935 F->insert(MBBIter, EndMBB);
11936
Dan Gohman14152b42010-07-06 20:24:04 +000011937 // Transfer the remainder of MBB and its successor edges to EndMBB.
11938 EndMBB->splice(EndMBB->begin(), MBB,
11939 llvm::next(MachineBasicBlock::iterator(MI)),
11940 MBB->end());
11941 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11942
Dan Gohmand6708ea2009-08-15 01:38:56 +000011943 // The original block will now fall through to the XMM save block.
11944 MBB->addSuccessor(XMMSaveMBB);
11945 // The XMMSaveMBB will fall through to the end block.
11946 XMMSaveMBB->addSuccessor(EndMBB);
11947
11948 // Now add the instructions.
11949 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11950 DebugLoc DL = MI->getDebugLoc();
11951
11952 unsigned CountReg = MI->getOperand(0).getReg();
11953 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11954 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11955
11956 if (!Subtarget->isTargetWin64()) {
11957 // If %al is 0, branch around the XMM save block.
11958 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011959 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011960 MBB->addSuccessor(EndMBB);
11961 }
11962
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011963 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011964 // In the XMM save block, save all the XMM argument registers.
11965 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11966 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011967 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011968 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011969 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011970 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011971 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011972 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011973 .addFrameIndex(RegSaveFrameIndex)
11974 .addImm(/*Scale=*/1)
11975 .addReg(/*IndexReg=*/0)
11976 .addImm(/*Disp=*/Offset)
11977 .addReg(/*Segment=*/0)
11978 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011979 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011980 }
11981
Dan Gohman14152b42010-07-06 20:24:04 +000011982 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011983
11984 return EndMBB;
11985}
Mon P Wang63307c32008-05-05 19:05:59 +000011986
Lang Hames6e3f7e42012-02-03 01:13:49 +000011987// The EFLAGS operand of SelectItr might be missing a kill marker
11988// because there were multiple uses of EFLAGS, and ISel didn't know
11989// which to mark. Figure out whether SelectItr should have had a
11990// kill marker, and set it if it should. Returns the correct kill
11991// marker value.
11992static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
11993 MachineBasicBlock* BB,
11994 const TargetRegisterInfo* TRI) {
11995 // Scan forward through BB for a use/def of EFLAGS.
11996 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
11997 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000011998 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000011999 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012000 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012001 if (mi.definesRegister(X86::EFLAGS))
12002 break; // Should have kill-flag - update below.
12003 }
12004
12005 // If we hit the end of the block, check whether EFLAGS is live into a
12006 // successor.
12007 if (miI == BB->end()) {
12008 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12009 sEnd = BB->succ_end();
12010 sItr != sEnd; ++sItr) {
12011 MachineBasicBlock* succ = *sItr;
12012 if (succ->isLiveIn(X86::EFLAGS))
12013 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012014 }
12015 }
12016
Lang Hames6e3f7e42012-02-03 01:13:49 +000012017 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12018 // out. SelectMI should have a kill flag on EFLAGS.
12019 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012020 return true;
12021}
12022
Evan Cheng60c07e12006-07-05 22:17:51 +000012023MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012024X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012025 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012026 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12027 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012028
Chris Lattner52600972009-09-02 05:57:00 +000012029 // To "insert" a SELECT_CC instruction, we actually have to insert the
12030 // diamond control-flow pattern. The incoming instruction knows the
12031 // destination vreg to set, the condition code register to branch on, the
12032 // true/false values to select between, and a branch opcode to use.
12033 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12034 MachineFunction::iterator It = BB;
12035 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012036
Chris Lattner52600972009-09-02 05:57:00 +000012037 // thisMBB:
12038 // ...
12039 // TrueVal = ...
12040 // cmpTY ccX, r1, r2
12041 // bCC copy1MBB
12042 // fallthrough --> copy0MBB
12043 MachineBasicBlock *thisMBB = BB;
12044 MachineFunction *F = BB->getParent();
12045 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12046 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012047 F->insert(It, copy0MBB);
12048 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012049
Bill Wendling730c07e2010-06-25 20:48:10 +000012050 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12051 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012052 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12053 if (!MI->killsRegister(X86::EFLAGS) &&
12054 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12055 copy0MBB->addLiveIn(X86::EFLAGS);
12056 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012057 }
12058
Dan Gohman14152b42010-07-06 20:24:04 +000012059 // Transfer the remainder of BB and its successor edges to sinkMBB.
12060 sinkMBB->splice(sinkMBB->begin(), BB,
12061 llvm::next(MachineBasicBlock::iterator(MI)),
12062 BB->end());
12063 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12064
12065 // Add the true and fallthrough blocks as its successors.
12066 BB->addSuccessor(copy0MBB);
12067 BB->addSuccessor(sinkMBB);
12068
12069 // Create the conditional branch instruction.
12070 unsigned Opc =
12071 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12072 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12073
Chris Lattner52600972009-09-02 05:57:00 +000012074 // copy0MBB:
12075 // %FalseValue = ...
12076 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012077 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012078
Chris Lattner52600972009-09-02 05:57:00 +000012079 // sinkMBB:
12080 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12081 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012082 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12083 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012084 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12085 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12086
Dan Gohman14152b42010-07-06 20:24:04 +000012087 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012088 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012089}
12090
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012091MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012092X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12093 bool Is64Bit) const {
12094 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12095 DebugLoc DL = MI->getDebugLoc();
12096 MachineFunction *MF = BB->getParent();
12097 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12098
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012099 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012100
12101 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12102 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12103
12104 // BB:
12105 // ... [Till the alloca]
12106 // If stacklet is not large enough, jump to mallocMBB
12107 //
12108 // bumpMBB:
12109 // Allocate by subtracting from RSP
12110 // Jump to continueMBB
12111 //
12112 // mallocMBB:
12113 // Allocate by call to runtime
12114 //
12115 // continueMBB:
12116 // ...
12117 // [rest of original BB]
12118 //
12119
12120 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12121 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12122 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12123
12124 MachineRegisterInfo &MRI = MF->getRegInfo();
12125 const TargetRegisterClass *AddrRegClass =
12126 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12127
12128 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12129 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12130 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012131 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012132 sizeVReg = MI->getOperand(1).getReg(),
12133 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12134
12135 MachineFunction::iterator MBBIter = BB;
12136 ++MBBIter;
12137
12138 MF->insert(MBBIter, bumpMBB);
12139 MF->insert(MBBIter, mallocMBB);
12140 MF->insert(MBBIter, continueMBB);
12141
12142 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12143 (MachineBasicBlock::iterator(MI)), BB->end());
12144 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12145
12146 // Add code to the main basic block to check if the stack limit has been hit,
12147 // and if so, jump to mallocMBB otherwise to bumpMBB.
12148 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012149 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012150 .addReg(tmpSPVReg).addReg(sizeVReg);
12151 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012152 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012153 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012154 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12155
12156 // bumpMBB simply decreases the stack pointer, since we know the current
12157 // stacklet has enough space.
12158 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012159 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012160 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012161 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012162 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12163
12164 // Calls into a routine in libgcc to allocate more space from the heap.
12165 if (Is64Bit) {
12166 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12167 .addReg(sizeVReg);
12168 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12169 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12170 } else {
12171 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12172 .addImm(12);
12173 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12174 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12175 .addExternalSymbol("__morestack_allocate_stack_space");
12176 }
12177
12178 if (!Is64Bit)
12179 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12180 .addImm(16);
12181
12182 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12183 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12184 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12185
12186 // Set up the CFG correctly.
12187 BB->addSuccessor(bumpMBB);
12188 BB->addSuccessor(mallocMBB);
12189 mallocMBB->addSuccessor(continueMBB);
12190 bumpMBB->addSuccessor(continueMBB);
12191
12192 // Take care of the PHI nodes.
12193 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12194 MI->getOperand(0).getReg())
12195 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12196 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12197
12198 // Delete the original pseudo instruction.
12199 MI->eraseFromParent();
12200
12201 // And we're done.
12202 return continueMBB;
12203}
12204
12205MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012206X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012207 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012208 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12209 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012210
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012211 assert(!Subtarget->isTargetEnvMacho());
12212
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012213 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12214 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012215
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012216 if (Subtarget->isTargetWin64()) {
12217 if (Subtarget->isTargetCygMing()) {
12218 // ___chkstk(Mingw64):
12219 // Clobbers R10, R11, RAX and EFLAGS.
12220 // Updates RSP.
12221 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12222 .addExternalSymbol("___chkstk")
12223 .addReg(X86::RAX, RegState::Implicit)
12224 .addReg(X86::RSP, RegState::Implicit)
12225 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12226 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12227 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12228 } else {
12229 // __chkstk(MSVCRT): does not update stack pointer.
12230 // Clobbers R10, R11 and EFLAGS.
12231 // FIXME: RAX(allocated size) might be reused and not killed.
12232 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12233 .addExternalSymbol("__chkstk")
12234 .addReg(X86::RAX, RegState::Implicit)
12235 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12236 // RAX has the offset to subtracted from RSP.
12237 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12238 .addReg(X86::RSP)
12239 .addReg(X86::RAX);
12240 }
12241 } else {
12242 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012243 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12244
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012245 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12246 .addExternalSymbol(StackProbeSymbol)
12247 .addReg(X86::EAX, RegState::Implicit)
12248 .addReg(X86::ESP, RegState::Implicit)
12249 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12250 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12251 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12252 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012253
Dan Gohman14152b42010-07-06 20:24:04 +000012254 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012255 return BB;
12256}
Chris Lattner52600972009-09-02 05:57:00 +000012257
12258MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012259X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12260 MachineBasicBlock *BB) const {
12261 // This is pretty easy. We're taking the value that we received from
12262 // our load from the relocation, sticking it in either RDI (x86-64)
12263 // or EAX and doing an indirect call. The return value will then
12264 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012265 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012266 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012267 DebugLoc DL = MI->getDebugLoc();
12268 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012269
12270 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012271 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012272
Eric Christopher30ef0e52010-06-03 04:07:48 +000012273 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012274 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12275 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012276 .addReg(X86::RIP)
12277 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012278 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012279 MI->getOperand(3).getTargetFlags())
12280 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012281 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012282 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012283 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012284 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12285 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012286 .addReg(0)
12287 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012288 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012289 MI->getOperand(3).getTargetFlags())
12290 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012291 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012292 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012293 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012294 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12295 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012296 .addReg(TII->getGlobalBaseReg(F))
12297 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012298 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012299 MI->getOperand(3).getTargetFlags())
12300 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012301 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012302 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012303 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012304
Dan Gohman14152b42010-07-06 20:24:04 +000012305 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012306 return BB;
12307}
12308
12309MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012310X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012311 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012312 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012313 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012314 case X86::TAILJMPd64:
12315 case X86::TAILJMPr64:
12316 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012317 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012318 case X86::TCRETURNdi64:
12319 case X86::TCRETURNri64:
12320 case X86::TCRETURNmi64:
12321 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12322 // On AMD64, additional defs should be added before register allocation.
12323 if (!Subtarget->isTargetWin64()) {
12324 MI->addRegisterDefined(X86::RSI);
12325 MI->addRegisterDefined(X86::RDI);
12326 MI->addRegisterDefined(X86::XMM6);
12327 MI->addRegisterDefined(X86::XMM7);
12328 MI->addRegisterDefined(X86::XMM8);
12329 MI->addRegisterDefined(X86::XMM9);
12330 MI->addRegisterDefined(X86::XMM10);
12331 MI->addRegisterDefined(X86::XMM11);
12332 MI->addRegisterDefined(X86::XMM12);
12333 MI->addRegisterDefined(X86::XMM13);
12334 MI->addRegisterDefined(X86::XMM14);
12335 MI->addRegisterDefined(X86::XMM15);
12336 }
12337 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012338 case X86::WIN_ALLOCA:
12339 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012340 case X86::SEG_ALLOCA_32:
12341 return EmitLoweredSegAlloca(MI, BB, false);
12342 case X86::SEG_ALLOCA_64:
12343 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012344 case X86::TLSCall_32:
12345 case X86::TLSCall_64:
12346 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012347 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012348 case X86::CMOV_FR32:
12349 case X86::CMOV_FR64:
12350 case X86::CMOV_V4F32:
12351 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012352 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012353 case X86::CMOV_V8F32:
12354 case X86::CMOV_V4F64:
12355 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012356 case X86::CMOV_GR16:
12357 case X86::CMOV_GR32:
12358 case X86::CMOV_RFP32:
12359 case X86::CMOV_RFP64:
12360 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012361 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012362
Dale Johannesen849f2142007-07-03 00:53:03 +000012363 case X86::FP32_TO_INT16_IN_MEM:
12364 case X86::FP32_TO_INT32_IN_MEM:
12365 case X86::FP32_TO_INT64_IN_MEM:
12366 case X86::FP64_TO_INT16_IN_MEM:
12367 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012368 case X86::FP64_TO_INT64_IN_MEM:
12369 case X86::FP80_TO_INT16_IN_MEM:
12370 case X86::FP80_TO_INT32_IN_MEM:
12371 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012372 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12373 DebugLoc DL = MI->getDebugLoc();
12374
Evan Cheng60c07e12006-07-05 22:17:51 +000012375 // Change the floating point control register to use "round towards zero"
12376 // mode when truncating to an integer value.
12377 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012378 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012379 addFrameReference(BuildMI(*BB, MI, DL,
12380 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012381
12382 // Load the old value of the high byte of the control word...
12383 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012384 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012385 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012386 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012387
12388 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012389 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012390 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012391
12392 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012393 addFrameReference(BuildMI(*BB, MI, DL,
12394 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012395
12396 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012397 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012398 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012399
12400 // Get the X86 opcode to use.
12401 unsigned Opc;
12402 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012403 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012404 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12405 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12406 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12407 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12408 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12409 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012410 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12411 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12412 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012413 }
12414
12415 X86AddressMode AM;
12416 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012417 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012418 AM.BaseType = X86AddressMode::RegBase;
12419 AM.Base.Reg = Op.getReg();
12420 } else {
12421 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012422 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012423 }
12424 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012425 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012426 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012427 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012428 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012429 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012430 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012431 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012432 AM.GV = Op.getGlobal();
12433 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012434 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012435 }
Dan Gohman14152b42010-07-06 20:24:04 +000012436 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012437 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012438
12439 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012440 addFrameReference(BuildMI(*BB, MI, DL,
12441 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012442
Dan Gohman14152b42010-07-06 20:24:04 +000012443 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012444 return BB;
12445 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012446 // String/text processing lowering.
12447 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012448 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012449 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12450 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012451 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012452 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12453 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012454 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012455 return EmitPCMP(MI, BB, 5, false /* in mem */);
12456 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012457 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012458 return EmitPCMP(MI, BB, 5, true /* in mem */);
12459
Eric Christopher228232b2010-11-30 07:20:12 +000012460 // Thread synchronization.
12461 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012462 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012463 case X86::MWAIT:
12464 return EmitMwait(MI, BB);
12465
Eric Christopherb120ab42009-08-18 22:50:32 +000012466 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012467 case X86::ATOMAND32:
12468 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012469 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012470 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012471 X86::NOT32r, X86::EAX,
12472 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012473 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012474 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12475 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012476 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012477 X86::NOT32r, X86::EAX,
12478 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012479 case X86::ATOMXOR32:
12480 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012481 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012482 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012483 X86::NOT32r, X86::EAX,
12484 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012485 case X86::ATOMNAND32:
12486 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012487 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012488 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012489 X86::NOT32r, X86::EAX,
12490 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012491 case X86::ATOMMIN32:
12492 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12493 case X86::ATOMMAX32:
12494 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12495 case X86::ATOMUMIN32:
12496 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12497 case X86::ATOMUMAX32:
12498 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012499
12500 case X86::ATOMAND16:
12501 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12502 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012503 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012504 X86::NOT16r, X86::AX,
12505 X86::GR16RegisterClass);
12506 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012507 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012508 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012509 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012510 X86::NOT16r, X86::AX,
12511 X86::GR16RegisterClass);
12512 case X86::ATOMXOR16:
12513 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12514 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012515 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012516 X86::NOT16r, X86::AX,
12517 X86::GR16RegisterClass);
12518 case X86::ATOMNAND16:
12519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12520 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012521 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012522 X86::NOT16r, X86::AX,
12523 X86::GR16RegisterClass, true);
12524 case X86::ATOMMIN16:
12525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12526 case X86::ATOMMAX16:
12527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12528 case X86::ATOMUMIN16:
12529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12530 case X86::ATOMUMAX16:
12531 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12532
12533 case X86::ATOMAND8:
12534 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12535 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012536 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012537 X86::NOT8r, X86::AL,
12538 X86::GR8RegisterClass);
12539 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012540 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012541 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012542 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012543 X86::NOT8r, X86::AL,
12544 X86::GR8RegisterClass);
12545 case X86::ATOMXOR8:
12546 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12547 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012548 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012549 X86::NOT8r, X86::AL,
12550 X86::GR8RegisterClass);
12551 case X86::ATOMNAND8:
12552 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12553 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012554 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012555 X86::NOT8r, X86::AL,
12556 X86::GR8RegisterClass, true);
12557 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012558 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012559 case X86::ATOMAND64:
12560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012561 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012562 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012563 X86::NOT64r, X86::RAX,
12564 X86::GR64RegisterClass);
12565 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12567 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012568 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012569 X86::NOT64r, X86::RAX,
12570 X86::GR64RegisterClass);
12571 case X86::ATOMXOR64:
12572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012573 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012574 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012575 X86::NOT64r, X86::RAX,
12576 X86::GR64RegisterClass);
12577 case X86::ATOMNAND64:
12578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12579 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012580 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012581 X86::NOT64r, X86::RAX,
12582 X86::GR64RegisterClass, true);
12583 case X86::ATOMMIN64:
12584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12585 case X86::ATOMMAX64:
12586 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12587 case X86::ATOMUMIN64:
12588 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12589 case X86::ATOMUMAX64:
12590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012591
12592 // This group does 64-bit operations on a 32-bit host.
12593 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012594 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012595 X86::AND32rr, X86::AND32rr,
12596 X86::AND32ri, X86::AND32ri,
12597 false);
12598 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012599 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012600 X86::OR32rr, X86::OR32rr,
12601 X86::OR32ri, X86::OR32ri,
12602 false);
12603 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012604 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012605 X86::XOR32rr, X86::XOR32rr,
12606 X86::XOR32ri, X86::XOR32ri,
12607 false);
12608 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012609 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012610 X86::AND32rr, X86::AND32rr,
12611 X86::AND32ri, X86::AND32ri,
12612 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012613 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012614 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012615 X86::ADD32rr, X86::ADC32rr,
12616 X86::ADD32ri, X86::ADC32ri,
12617 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012618 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012619 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012620 X86::SUB32rr, X86::SBB32rr,
12621 X86::SUB32ri, X86::SBB32ri,
12622 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012623 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012624 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012625 X86::MOV32rr, X86::MOV32rr,
12626 X86::MOV32ri, X86::MOV32ri,
12627 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012628 case X86::VASTART_SAVE_XMM_REGS:
12629 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012630
12631 case X86::VAARG_64:
12632 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012633 }
12634}
12635
12636//===----------------------------------------------------------------------===//
12637// X86 Optimization Hooks
12638//===----------------------------------------------------------------------===//
12639
Dan Gohman475871a2008-07-27 21:46:04 +000012640void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012641 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012642 APInt &KnownZero,
12643 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012644 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012645 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012646 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012647 assert((Opc >= ISD::BUILTIN_OP_END ||
12648 Opc == ISD::INTRINSIC_WO_CHAIN ||
12649 Opc == ISD::INTRINSIC_W_CHAIN ||
12650 Opc == ISD::INTRINSIC_VOID) &&
12651 "Should use MaskedValueIsZero if you don't know whether Op"
12652 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012653
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012654 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012655 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012656 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012657 case X86ISD::ADD:
12658 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012659 case X86ISD::ADC:
12660 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012661 case X86ISD::SMUL:
12662 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012663 case X86ISD::INC:
12664 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012665 case X86ISD::OR:
12666 case X86ISD::XOR:
12667 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012668 // These nodes' second result is a boolean.
12669 if (Op.getResNo() == 0)
12670 break;
12671 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012672 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012673 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12674 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012675 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012676 case ISD::INTRINSIC_WO_CHAIN: {
12677 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12678 unsigned NumLoBits = 0;
12679 switch (IntId) {
12680 default: break;
12681 case Intrinsic::x86_sse_movmsk_ps:
12682 case Intrinsic::x86_avx_movmsk_ps_256:
12683 case Intrinsic::x86_sse2_movmsk_pd:
12684 case Intrinsic::x86_avx_movmsk_pd_256:
12685 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012686 case Intrinsic::x86_sse2_pmovmskb_128:
12687 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012688 // High bits of movmskp{s|d}, pmovmskb are known zero.
12689 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012690 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012691 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12692 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12693 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12694 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12695 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12696 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012697 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012698 }
12699 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12700 Mask.getBitWidth() - NumLoBits);
12701 break;
12702 }
12703 }
12704 break;
12705 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012706 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012707}
Chris Lattner259e97c2006-01-31 19:43:35 +000012708
Owen Andersonbc146b02010-09-21 20:42:50 +000012709unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12710 unsigned Depth) const {
12711 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12712 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12713 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012714
Owen Andersonbc146b02010-09-21 20:42:50 +000012715 // Fallback case.
12716 return 1;
12717}
12718
Evan Cheng206ee9d2006-07-07 08:33:52 +000012719/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012720/// node is a GlobalAddress + offset.
12721bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012722 const GlobalValue* &GA,
12723 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012724 if (N->getOpcode() == X86ISD::Wrapper) {
12725 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012726 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012727 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012728 return true;
12729 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012730 }
Evan Chengad4196b2008-05-12 19:56:52 +000012731 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012732}
12733
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012734/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12735/// same as extracting the high 128-bit part of 256-bit vector and then
12736/// inserting the result into the low part of a new 256-bit vector
12737static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12738 EVT VT = SVOp->getValueType(0);
12739 int NumElems = VT.getVectorNumElements();
12740
12741 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12742 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12743 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12744 SVOp->getMaskElt(j) >= 0)
12745 return false;
12746
12747 return true;
12748}
12749
12750/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12751/// same as extracting the low 128-bit part of 256-bit vector and then
12752/// inserting the result into the high part of a new 256-bit vector
12753static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12754 EVT VT = SVOp->getValueType(0);
12755 int NumElems = VT.getVectorNumElements();
12756
12757 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12758 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12759 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12760 SVOp->getMaskElt(j) >= 0)
12761 return false;
12762
12763 return true;
12764}
12765
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012766/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12767static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012768 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012769 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012770 DebugLoc dl = N->getDebugLoc();
12771 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12772 SDValue V1 = SVOp->getOperand(0);
12773 SDValue V2 = SVOp->getOperand(1);
12774 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012775 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012776
12777 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12778 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12779 //
12780 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012781 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012782 // V UNDEF BUILD_VECTOR UNDEF
12783 // \ / \ /
12784 // CONCAT_VECTOR CONCAT_VECTOR
12785 // \ /
12786 // \ /
12787 // RESULT: V + zero extended
12788 //
12789 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12790 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12791 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12792 return SDValue();
12793
12794 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12795 return SDValue();
12796
12797 // To match the shuffle mask, the first half of the mask should
12798 // be exactly the first vector, and all the rest a splat with the
12799 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012800 for (int i = 0; i < NumElems/2; ++i)
12801 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12802 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12803 return SDValue();
12804
Chad Rosier3d1161e2012-01-03 21:05:52 +000012805 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12806 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12807 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12808 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12809 SDValue ResNode =
12810 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12811 Ld->getMemoryVT(),
12812 Ld->getPointerInfo(),
12813 Ld->getAlignment(),
12814 false/*isVolatile*/, true/*ReadMem*/,
12815 false/*WriteMem*/);
12816 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12817 }
12818
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012819 // Emit a zeroed vector and insert the desired subvector on its
12820 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012821 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012822 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12823 DAG.getConstant(0, MVT::i32), DAG, dl);
12824 return DCI.CombineTo(N, InsV);
12825 }
12826
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012827 //===--------------------------------------------------------------------===//
12828 // Combine some shuffles into subvector extracts and inserts:
12829 //
12830
12831 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12832 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12833 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12834 DAG, dl);
12835 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12836 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12837 return DCI.CombineTo(N, InsV);
12838 }
12839
12840 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12841 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12842 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12843 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12844 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12845 return DCI.CombineTo(N, InsV);
12846 }
12847
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012848 return SDValue();
12849}
12850
12851/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012852static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012853 TargetLowering::DAGCombinerInfo &DCI,
12854 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012855 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012856 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012857
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012858 // Don't create instructions with illegal types after legalize types has run.
12859 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12860 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12861 return SDValue();
12862
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012863 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12864 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12865 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012866 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012867
12868 // Only handle 128 wide vector from here on.
12869 if (VT.getSizeInBits() != 128)
12870 return SDValue();
12871
12872 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12873 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12874 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012875 SmallVector<SDValue, 16> Elts;
12876 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012877 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012878
Nate Begemanfdea31a2010-03-24 20:49:50 +000012879 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012880}
Evan Chengd880b972008-05-09 21:53:03 +000012881
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012882
12883/// PerformTruncateCombine - Converts truncate operation to
12884/// a sequence of vector shuffle operations.
12885/// It is possible when we truncate 256-bit vector to 128-bit vector
12886
12887SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12888 DAGCombinerInfo &DCI) const {
12889 if (!DCI.isBeforeLegalizeOps())
12890 return SDValue();
12891
12892 if (!Subtarget->hasAVX()) return SDValue();
12893
12894 EVT VT = N->getValueType(0);
12895 SDValue Op = N->getOperand(0);
12896 EVT OpVT = Op.getValueType();
12897 DebugLoc dl = N->getDebugLoc();
12898
12899 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12900
12901 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12902 DAG.getIntPtrConstant(0));
12903
12904 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12905 DAG.getIntPtrConstant(2));
12906
12907 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12908 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12909
12910 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012911 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012912
12913 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012914 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012915 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012916 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012917
12918 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012919 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012920
Elena Demikhovsky73252572012-02-01 10:33:05 +000012921 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012922 }
12923 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12924
12925 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12926 DAG.getIntPtrConstant(0));
12927
12928 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12929 DAG.getIntPtrConstant(4));
12930
12931 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12932 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12933
12934 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012935 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12936 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012937
12938 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12939 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012940 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012941 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12942 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012943 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012944
12945 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12946 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12947
12948 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012949 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012950
Elena Demikhovsky73252572012-02-01 10:33:05 +000012951 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012952 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012953 }
12954
12955 return SDValue();
12956}
12957
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012958/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12959/// generation and convert it from being a bunch of shuffles and extracts
12960/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012961static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12962 const TargetLowering &TLI) {
12963 SDValue InputVector = N->getOperand(0);
12964
12965 // Only operate on vectors of 4 elements, where the alternative shuffling
12966 // gets to be more expensive.
12967 if (InputVector.getValueType() != MVT::v4i32)
12968 return SDValue();
12969
12970 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12971 // single use which is a sign-extend or zero-extend, and all elements are
12972 // used.
12973 SmallVector<SDNode *, 4> Uses;
12974 unsigned ExtractedElements = 0;
12975 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12976 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12977 if (UI.getUse().getResNo() != InputVector.getResNo())
12978 return SDValue();
12979
12980 SDNode *Extract = *UI;
12981 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12982 return SDValue();
12983
12984 if (Extract->getValueType(0) != MVT::i32)
12985 return SDValue();
12986 if (!Extract->hasOneUse())
12987 return SDValue();
12988 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12989 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12990 return SDValue();
12991 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12992 return SDValue();
12993
12994 // Record which element was extracted.
12995 ExtractedElements |=
12996 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12997
12998 Uses.push_back(Extract);
12999 }
13000
13001 // If not all the elements were used, this may not be worthwhile.
13002 if (ExtractedElements != 15)
13003 return SDValue();
13004
13005 // Ok, we've now decided to do the transformation.
13006 DebugLoc dl = InputVector.getDebugLoc();
13007
13008 // Store the value to a temporary stack slot.
13009 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013010 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13011 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013012
13013 // Replace each use (extract) with a load of the appropriate element.
13014 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13015 UE = Uses.end(); UI != UE; ++UI) {
13016 SDNode *Extract = *UI;
13017
Nadav Rotem86694292011-05-17 08:31:57 +000013018 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013019 SDValue Idx = Extract->getOperand(1);
13020 unsigned EltSize =
13021 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13022 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13023 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13024
Nadav Rotem86694292011-05-17 08:31:57 +000013025 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013026 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013027
13028 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013029 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013030 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013031 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013032
13033 // Replace the exact with the load.
13034 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13035 }
13036
13037 // The replacement was made in place; don't return anything.
13038 return SDValue();
13039}
13040
Duncan Sands6bcd2192011-09-17 16:49:39 +000013041/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13042/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013043static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013044 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013045 const X86Subtarget *Subtarget) {
13046 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013047 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013048 // Get the LHS/RHS of the select.
13049 SDValue LHS = N->getOperand(1);
13050 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013051 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013052
Dan Gohman670e5392009-09-21 18:03:22 +000013053 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013054 // instructions match the semantics of the common C idiom x<y?x:y but not
13055 // x<=y?x:y, because of how they handle negative zero (which can be
13056 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013057 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13058 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013059 (Subtarget->hasSSE2() ||
13060 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013061 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013062
Chris Lattner47b4ce82009-03-11 05:48:52 +000013063 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013064 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013065 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13066 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013067 switch (CC) {
13068 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013069 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013070 // Converting this to a min would handle NaNs incorrectly, and swapping
13071 // the operands would cause it to handle comparisons between positive
13072 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013073 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013074 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013075 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13076 break;
13077 std::swap(LHS, RHS);
13078 }
Dan Gohman670e5392009-09-21 18:03:22 +000013079 Opcode = X86ISD::FMIN;
13080 break;
13081 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013082 // Converting this to a min would handle comparisons between positive
13083 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013084 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013085 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13086 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013087 Opcode = X86ISD::FMIN;
13088 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013089 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013090 // Converting this to a min would handle both negative zeros and NaNs
13091 // incorrectly, but we can swap the operands to fix both.
13092 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013093 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013094 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013095 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013096 Opcode = X86ISD::FMIN;
13097 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013098
Dan Gohman670e5392009-09-21 18:03:22 +000013099 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013100 // Converting this to a max would handle comparisons between positive
13101 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013102 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013103 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013104 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013105 Opcode = X86ISD::FMAX;
13106 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013107 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013108 // Converting this to a max would handle NaNs incorrectly, and swapping
13109 // the operands would cause it to handle comparisons between positive
13110 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013111 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013112 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013113 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13114 break;
13115 std::swap(LHS, RHS);
13116 }
Dan Gohman670e5392009-09-21 18:03:22 +000013117 Opcode = X86ISD::FMAX;
13118 break;
13119 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013120 // Converting this to a max would handle both negative zeros and NaNs
13121 // incorrectly, but we can swap the operands to fix both.
13122 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013123 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013124 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013125 case ISD::SETGE:
13126 Opcode = X86ISD::FMAX;
13127 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013128 }
Dan Gohman670e5392009-09-21 18:03:22 +000013129 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013130 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13131 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013132 switch (CC) {
13133 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013134 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013135 // Converting this to a min would handle comparisons between positive
13136 // and negative zero incorrectly, and swapping the operands would
13137 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013138 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013139 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013140 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013141 break;
13142 std::swap(LHS, RHS);
13143 }
Dan Gohman670e5392009-09-21 18:03:22 +000013144 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013145 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013146 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013147 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013148 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013149 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13150 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013151 Opcode = X86ISD::FMIN;
13152 break;
13153 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013154 // Converting this to a min would handle both negative zeros and NaNs
13155 // incorrectly, but we can swap the operands to fix both.
13156 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013157 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013158 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013159 case ISD::SETGE:
13160 Opcode = X86ISD::FMIN;
13161 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013162
Dan Gohman670e5392009-09-21 18:03:22 +000013163 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013164 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013165 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013166 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013167 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013168 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013169 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013170 // Converting this to a max would handle comparisons between positive
13171 // and negative zero incorrectly, and swapping the operands would
13172 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013173 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013174 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013175 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013176 break;
13177 std::swap(LHS, RHS);
13178 }
Dan Gohman670e5392009-09-21 18:03:22 +000013179 Opcode = X86ISD::FMAX;
13180 break;
13181 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013182 // Converting this to a max would handle both negative zeros and NaNs
13183 // incorrectly, but we can swap the operands to fix both.
13184 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013185 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013186 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013187 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013188 Opcode = X86ISD::FMAX;
13189 break;
13190 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013191 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013192
Chris Lattner47b4ce82009-03-11 05:48:52 +000013193 if (Opcode)
13194 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013195 }
Eric Christopherfd179292009-08-27 18:07:15 +000013196
Chris Lattnerd1980a52009-03-12 06:52:53 +000013197 // If this is a select between two integer constants, try to do some
13198 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013199 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13200 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013201 // Don't do this for crazy integer types.
13202 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13203 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013204 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013205 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013206
Chris Lattnercee56e72009-03-13 05:53:31 +000013207 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013208 // Efficiently invertible.
13209 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13210 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13211 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13212 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013213 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013214 }
Eric Christopherfd179292009-08-27 18:07:15 +000013215
Chris Lattnerd1980a52009-03-12 06:52:53 +000013216 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013217 if (FalseC->getAPIntValue() == 0 &&
13218 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013219 if (NeedsCondInvert) // Invert the condition if needed.
13220 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13221 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013222
Chris Lattnerd1980a52009-03-12 06:52:53 +000013223 // Zero extend the condition if needed.
13224 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013225
Chris Lattnercee56e72009-03-13 05:53:31 +000013226 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013227 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013228 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013229 }
Eric Christopherfd179292009-08-27 18:07:15 +000013230
Chris Lattner97a29a52009-03-13 05:22:11 +000013231 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013232 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013233 if (NeedsCondInvert) // Invert the condition if needed.
13234 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13235 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013236
Chris Lattner97a29a52009-03-13 05:22:11 +000013237 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013238 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13239 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013240 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013242 }
Eric Christopherfd179292009-08-27 18:07:15 +000013243
Chris Lattnercee56e72009-03-13 05:53:31 +000013244 // Optimize cases that will turn into an LEA instruction. This requires
13245 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013246 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013247 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013248 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013249
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 bool isFastMultiplier = false;
13251 if (Diff < 10) {
13252 switch ((unsigned char)Diff) {
13253 default: break;
13254 case 1: // result = add base, cond
13255 case 2: // result = lea base( , cond*2)
13256 case 3: // result = lea base(cond, cond*2)
13257 case 4: // result = lea base( , cond*4)
13258 case 5: // result = lea base(cond, cond*4)
13259 case 8: // result = lea base( , cond*8)
13260 case 9: // result = lea base(cond, cond*8)
13261 isFastMultiplier = true;
13262 break;
13263 }
13264 }
Eric Christopherfd179292009-08-27 18:07:15 +000013265
Chris Lattnercee56e72009-03-13 05:53:31 +000013266 if (isFastMultiplier) {
13267 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13268 if (NeedsCondInvert) // Invert the condition if needed.
13269 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13270 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013271
Chris Lattnercee56e72009-03-13 05:53:31 +000013272 // Zero extend the condition if needed.
13273 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13274 Cond);
13275 // Scale the condition by the difference.
13276 if (Diff != 1)
13277 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13278 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013279
Chris Lattnercee56e72009-03-13 05:53:31 +000013280 // Add the base if non-zero.
13281 if (FalseC->getAPIntValue() != 0)
13282 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13283 SDValue(FalseC, 0));
13284 return Cond;
13285 }
Eric Christopherfd179292009-08-27 18:07:15 +000013286 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013287 }
13288 }
Eric Christopherfd179292009-08-27 18:07:15 +000013289
Evan Cheng56f582d2012-01-04 01:41:39 +000013290 // Canonicalize max and min:
13291 // (x > y) ? x : y -> (x >= y) ? x : y
13292 // (x < y) ? x : y -> (x <= y) ? x : y
13293 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13294 // the need for an extra compare
13295 // against zero. e.g.
13296 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13297 // subl %esi, %edi
13298 // testl %edi, %edi
13299 // movl $0, %eax
13300 // cmovgl %edi, %eax
13301 // =>
13302 // xorl %eax, %eax
13303 // subl %esi, $edi
13304 // cmovsl %eax, %edi
13305 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13306 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13307 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13308 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13309 switch (CC) {
13310 default: break;
13311 case ISD::SETLT:
13312 case ISD::SETGT: {
13313 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13314 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13315 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13316 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13317 }
13318 }
13319 }
13320
Nadav Rotemcc616562012-01-15 19:27:55 +000013321 // If we know that this node is legal then we know that it is going to be
13322 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13323 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13324 // to simplify previous instructions.
13325 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13326 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13327 !DCI.isBeforeLegalize() &&
13328 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13329 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13330 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13331 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13332
13333 APInt KnownZero, KnownOne;
13334 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13335 DCI.isBeforeLegalizeOps());
13336 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13337 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13338 DCI.CommitTargetLoweringOpt(TLO);
13339 }
13340
Dan Gohman475871a2008-07-27 21:46:04 +000013341 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013342}
13343
Chris Lattnerd1980a52009-03-12 06:52:53 +000013344/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13345static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13346 TargetLowering::DAGCombinerInfo &DCI) {
13347 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013348
Chris Lattnerd1980a52009-03-12 06:52:53 +000013349 // If the flag operand isn't dead, don't touch this CMOV.
13350 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13351 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013352
Evan Chengb5a55d92011-05-24 01:48:22 +000013353 SDValue FalseOp = N->getOperand(0);
13354 SDValue TrueOp = N->getOperand(1);
13355 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13356 SDValue Cond = N->getOperand(3);
13357 if (CC == X86::COND_E || CC == X86::COND_NE) {
13358 switch (Cond.getOpcode()) {
13359 default: break;
13360 case X86ISD::BSR:
13361 case X86ISD::BSF:
13362 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13363 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13364 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13365 }
13366 }
13367
Chris Lattnerd1980a52009-03-12 06:52:53 +000013368 // If this is a select between two integer constants, try to do some
13369 // optimizations. Note that the operands are ordered the opposite of SELECT
13370 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013371 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13372 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013373 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13374 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013375 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13376 CC = X86::GetOppositeBranchCondition(CC);
13377 std::swap(TrueC, FalseC);
13378 }
Eric Christopherfd179292009-08-27 18:07:15 +000013379
Chris Lattnerd1980a52009-03-12 06:52:53 +000013380 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013381 // This is efficient for any integer data type (including i8/i16) and
13382 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013383 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013384 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13385 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013386
Chris Lattnerd1980a52009-03-12 06:52:53 +000013387 // Zero extend the condition if needed.
13388 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013389
Chris Lattnerd1980a52009-03-12 06:52:53 +000013390 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13391 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013392 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013393 if (N->getNumValues() == 2) // Dead flag value?
13394 return DCI.CombineTo(N, Cond, SDValue());
13395 return Cond;
13396 }
Eric Christopherfd179292009-08-27 18:07:15 +000013397
Chris Lattnercee56e72009-03-13 05:53:31 +000013398 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13399 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013400 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013401 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13402 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013403
Chris Lattner97a29a52009-03-13 05:22:11 +000013404 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013405 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13406 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013407 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13408 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013409
Chris Lattner97a29a52009-03-13 05:22:11 +000013410 if (N->getNumValues() == 2) // Dead flag value?
13411 return DCI.CombineTo(N, Cond, SDValue());
13412 return Cond;
13413 }
Eric Christopherfd179292009-08-27 18:07:15 +000013414
Chris Lattnercee56e72009-03-13 05:53:31 +000013415 // Optimize cases that will turn into an LEA instruction. This requires
13416 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013417 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013418 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013419 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013420
Chris Lattnercee56e72009-03-13 05:53:31 +000013421 bool isFastMultiplier = false;
13422 if (Diff < 10) {
13423 switch ((unsigned char)Diff) {
13424 default: break;
13425 case 1: // result = add base, cond
13426 case 2: // result = lea base( , cond*2)
13427 case 3: // result = lea base(cond, cond*2)
13428 case 4: // result = lea base( , cond*4)
13429 case 5: // result = lea base(cond, cond*4)
13430 case 8: // result = lea base( , cond*8)
13431 case 9: // result = lea base(cond, cond*8)
13432 isFastMultiplier = true;
13433 break;
13434 }
13435 }
Eric Christopherfd179292009-08-27 18:07:15 +000013436
Chris Lattnercee56e72009-03-13 05:53:31 +000013437 if (isFastMultiplier) {
13438 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013439 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13440 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013441 // Zero extend the condition if needed.
13442 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13443 Cond);
13444 // Scale the condition by the difference.
13445 if (Diff != 1)
13446 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13447 DAG.getConstant(Diff, Cond.getValueType()));
13448
13449 // Add the base if non-zero.
13450 if (FalseC->getAPIntValue() != 0)
13451 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13452 SDValue(FalseC, 0));
13453 if (N->getNumValues() == 2) // Dead flag value?
13454 return DCI.CombineTo(N, Cond, SDValue());
13455 return Cond;
13456 }
Eric Christopherfd179292009-08-27 18:07:15 +000013457 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013458 }
13459 }
13460 return SDValue();
13461}
13462
13463
Evan Cheng0b0cd912009-03-28 05:57:29 +000013464/// PerformMulCombine - Optimize a single multiply with constant into two
13465/// in order to implement it with two cheaper instructions, e.g.
13466/// LEA + SHL, LEA + LEA.
13467static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13468 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013469 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13470 return SDValue();
13471
Owen Andersone50ed302009-08-10 22:56:29 +000013472 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013473 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013474 return SDValue();
13475
13476 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13477 if (!C)
13478 return SDValue();
13479 uint64_t MulAmt = C->getZExtValue();
13480 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13481 return SDValue();
13482
13483 uint64_t MulAmt1 = 0;
13484 uint64_t MulAmt2 = 0;
13485 if ((MulAmt % 9) == 0) {
13486 MulAmt1 = 9;
13487 MulAmt2 = MulAmt / 9;
13488 } else if ((MulAmt % 5) == 0) {
13489 MulAmt1 = 5;
13490 MulAmt2 = MulAmt / 5;
13491 } else if ((MulAmt % 3) == 0) {
13492 MulAmt1 = 3;
13493 MulAmt2 = MulAmt / 3;
13494 }
13495 if (MulAmt2 &&
13496 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13497 DebugLoc DL = N->getDebugLoc();
13498
13499 if (isPowerOf2_64(MulAmt2) &&
13500 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13501 // If second multiplifer is pow2, issue it first. We want the multiply by
13502 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13503 // is an add.
13504 std::swap(MulAmt1, MulAmt2);
13505
13506 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013507 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013508 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013509 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013510 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013511 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013512 DAG.getConstant(MulAmt1, VT));
13513
Eric Christopherfd179292009-08-27 18:07:15 +000013514 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013515 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013516 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013517 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013518 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013519 DAG.getConstant(MulAmt2, VT));
13520
13521 // Do not add new nodes to DAG combiner worklist.
13522 DCI.CombineTo(N, NewMul, false);
13523 }
13524 return SDValue();
13525}
13526
Evan Chengad9c0a32009-12-15 00:53:42 +000013527static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13528 SDValue N0 = N->getOperand(0);
13529 SDValue N1 = N->getOperand(1);
13530 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13531 EVT VT = N0.getValueType();
13532
13533 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13534 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013535 if (VT.isInteger() && !VT.isVector() &&
13536 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013537 N0.getOperand(1).getOpcode() == ISD::Constant) {
13538 SDValue N00 = N0.getOperand(0);
13539 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13540 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13541 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13542 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13543 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13544 APInt ShAmt = N1C->getAPIntValue();
13545 Mask = Mask.shl(ShAmt);
13546 if (Mask != 0)
13547 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13548 N00, DAG.getConstant(Mask, VT));
13549 }
13550 }
13551
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013552
13553 // Hardware support for vector shifts is sparse which makes us scalarize the
13554 // vector operations in many cases. Also, on sandybridge ADD is faster than
13555 // shl.
13556 // (shl V, 1) -> add V,V
13557 if (isSplatVector(N1.getNode())) {
13558 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13559 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13560 // We shift all of the values by one. In many cases we do not have
13561 // hardware support for this operation. This is better expressed as an ADD
13562 // of two values.
13563 if (N1C && (1 == N1C->getZExtValue())) {
13564 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13565 }
13566 }
13567
Evan Chengad9c0a32009-12-15 00:53:42 +000013568 return SDValue();
13569}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013570
Nate Begeman740ab032009-01-26 00:52:55 +000013571/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13572/// when possible.
13573static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013574 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013575 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013576 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013577 if (N->getOpcode() == ISD::SHL) {
13578 SDValue V = PerformSHLCombine(N, DAG);
13579 if (V.getNode()) return V;
13580 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013581
Nate Begeman740ab032009-01-26 00:52:55 +000013582 // On X86 with SSE2 support, we can transform this to a vector shift if
13583 // all elements are shifted by the same amount. We can't do this in legalize
13584 // because the a constant vector is typically transformed to a constant pool
13585 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013586 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013587 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013588
Craig Topper7be5dfd2011-11-12 09:58:49 +000013589 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13590 (!Subtarget->hasAVX2() ||
13591 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013592 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013593
Mon P Wang3becd092009-01-28 08:12:05 +000013594 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013595 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013596 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013597 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013598 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13599 unsigned NumElts = VT.getVectorNumElements();
13600 unsigned i = 0;
13601 for (; i != NumElts; ++i) {
13602 SDValue Arg = ShAmtOp.getOperand(i);
13603 if (Arg.getOpcode() == ISD::UNDEF) continue;
13604 BaseShAmt = Arg;
13605 break;
13606 }
Craig Topper37c26772012-01-17 04:44:50 +000013607 // Handle the case where the build_vector is all undef
13608 // FIXME: Should DAG allow this?
13609 if (i == NumElts)
13610 return SDValue();
13611
Mon P Wang3becd092009-01-28 08:12:05 +000013612 for (; i != NumElts; ++i) {
13613 SDValue Arg = ShAmtOp.getOperand(i);
13614 if (Arg.getOpcode() == ISD::UNDEF) continue;
13615 if (Arg != BaseShAmt) {
13616 return SDValue();
13617 }
13618 }
13619 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013620 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013621 SDValue InVec = ShAmtOp.getOperand(0);
13622 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13623 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13624 unsigned i = 0;
13625 for (; i != NumElts; ++i) {
13626 SDValue Arg = InVec.getOperand(i);
13627 if (Arg.getOpcode() == ISD::UNDEF) continue;
13628 BaseShAmt = Arg;
13629 break;
13630 }
13631 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13632 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013633 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013634 if (C->getZExtValue() == SplatIdx)
13635 BaseShAmt = InVec.getOperand(1);
13636 }
13637 }
Mon P Wang845b1892012-02-01 22:15:20 +000013638 if (BaseShAmt.getNode() == 0) {
13639 // Don't create instructions with illegal types after legalize
13640 // types has run.
13641 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13642 !DCI.isBeforeLegalize())
13643 return SDValue();
13644
Mon P Wangefa42202009-09-03 19:56:25 +000013645 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13646 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013647 }
Mon P Wang3becd092009-01-28 08:12:05 +000013648 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013649 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013650
Mon P Wangefa42202009-09-03 19:56:25 +000013651 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013652 if (EltVT.bitsGT(MVT::i32))
13653 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13654 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013655 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013656
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013657 // The shift amount is identical so we can do a vector shift.
13658 SDValue ValOp = N->getOperand(0);
13659 switch (N->getOpcode()) {
13660 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013661 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013662 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013663 switch (VT.getSimpleVT().SimpleTy) {
13664 default: return SDValue();
13665 case MVT::v2i64:
13666 case MVT::v4i32:
13667 case MVT::v8i16:
13668 case MVT::v4i64:
13669 case MVT::v8i32:
13670 case MVT::v16i16:
13671 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13672 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013673 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013674 switch (VT.getSimpleVT().SimpleTy) {
13675 default: return SDValue();
13676 case MVT::v4i32:
13677 case MVT::v8i16:
13678 case MVT::v8i32:
13679 case MVT::v16i16:
13680 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13681 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013682 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013683 switch (VT.getSimpleVT().SimpleTy) {
13684 default: return SDValue();
13685 case MVT::v2i64:
13686 case MVT::v4i32:
13687 case MVT::v8i16:
13688 case MVT::v4i64:
13689 case MVT::v8i32:
13690 case MVT::v16i16:
13691 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13692 }
Nate Begeman740ab032009-01-26 00:52:55 +000013693 }
Nate Begeman740ab032009-01-26 00:52:55 +000013694}
13695
Nate Begemanb65c1752010-12-17 22:55:37 +000013696
Stuart Hastings865f0932011-06-03 23:53:54 +000013697// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13698// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13699// and friends. Likewise for OR -> CMPNEQSS.
13700static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13701 TargetLowering::DAGCombinerInfo &DCI,
13702 const X86Subtarget *Subtarget) {
13703 unsigned opcode;
13704
13705 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13706 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013707 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013708 SDValue N0 = N->getOperand(0);
13709 SDValue N1 = N->getOperand(1);
13710 SDValue CMP0 = N0->getOperand(1);
13711 SDValue CMP1 = N1->getOperand(1);
13712 DebugLoc DL = N->getDebugLoc();
13713
13714 // The SETCCs should both refer to the same CMP.
13715 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13716 return SDValue();
13717
13718 SDValue CMP00 = CMP0->getOperand(0);
13719 SDValue CMP01 = CMP0->getOperand(1);
13720 EVT VT = CMP00.getValueType();
13721
13722 if (VT == MVT::f32 || VT == MVT::f64) {
13723 bool ExpectingFlags = false;
13724 // Check for any users that want flags:
13725 for (SDNode::use_iterator UI = N->use_begin(),
13726 UE = N->use_end();
13727 !ExpectingFlags && UI != UE; ++UI)
13728 switch (UI->getOpcode()) {
13729 default:
13730 case ISD::BR_CC:
13731 case ISD::BRCOND:
13732 case ISD::SELECT:
13733 ExpectingFlags = true;
13734 break;
13735 case ISD::CopyToReg:
13736 case ISD::SIGN_EXTEND:
13737 case ISD::ZERO_EXTEND:
13738 case ISD::ANY_EXTEND:
13739 break;
13740 }
13741
13742 if (!ExpectingFlags) {
13743 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13744 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13745
13746 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13747 X86::CondCode tmp = cc0;
13748 cc0 = cc1;
13749 cc1 = tmp;
13750 }
13751
13752 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13753 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13754 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13755 X86ISD::NodeType NTOperator = is64BitFP ?
13756 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13757 // FIXME: need symbolic constants for these magic numbers.
13758 // See X86ATTInstPrinter.cpp:printSSECC().
13759 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13760 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13761 DAG.getConstant(x86cc, MVT::i8));
13762 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13763 OnesOrZeroesF);
13764 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13765 DAG.getConstant(1, MVT::i32));
13766 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13767 return OneBitOfTruth;
13768 }
13769 }
13770 }
13771 }
13772 return SDValue();
13773}
13774
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013775/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13776/// so it can be folded inside ANDNP.
13777static bool CanFoldXORWithAllOnes(const SDNode *N) {
13778 EVT VT = N->getValueType(0);
13779
13780 // Match direct AllOnes for 128 and 256-bit vectors
13781 if (ISD::isBuildVectorAllOnes(N))
13782 return true;
13783
13784 // Look through a bit convert.
13785 if (N->getOpcode() == ISD::BITCAST)
13786 N = N->getOperand(0).getNode();
13787
13788 // Sometimes the operand may come from a insert_subvector building a 256-bit
13789 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013790 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013791 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13792 SDValue V1 = N->getOperand(0);
13793 SDValue V2 = N->getOperand(1);
13794
13795 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13796 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13797 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13798 ISD::isBuildVectorAllOnes(V2.getNode()))
13799 return true;
13800 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013801
13802 return false;
13803}
13804
Nate Begemanb65c1752010-12-17 22:55:37 +000013805static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13806 TargetLowering::DAGCombinerInfo &DCI,
13807 const X86Subtarget *Subtarget) {
13808 if (DCI.isBeforeLegalizeOps())
13809 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013810
Stuart Hastings865f0932011-06-03 23:53:54 +000013811 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13812 if (R.getNode())
13813 return R;
13814
Craig Topper54a11172011-10-14 07:06:56 +000013815 EVT VT = N->getValueType(0);
13816
Craig Topperb4c94572011-10-21 06:55:01 +000013817 // Create ANDN, BLSI, and BLSR instructions
13818 // BLSI is X & (-X)
13819 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013820 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13821 SDValue N0 = N->getOperand(0);
13822 SDValue N1 = N->getOperand(1);
13823 DebugLoc DL = N->getDebugLoc();
13824
13825 // Check LHS for not
13826 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13827 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13828 // Check RHS for not
13829 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13830 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13831
Craig Topperb4c94572011-10-21 06:55:01 +000013832 // Check LHS for neg
13833 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13834 isZero(N0.getOperand(0)))
13835 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13836
13837 // Check RHS for neg
13838 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13839 isZero(N1.getOperand(0)))
13840 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13841
13842 // Check LHS for X-1
13843 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13844 isAllOnes(N0.getOperand(1)))
13845 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13846
13847 // Check RHS for X-1
13848 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13849 isAllOnes(N1.getOperand(1)))
13850 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13851
Craig Topper54a11172011-10-14 07:06:56 +000013852 return SDValue();
13853 }
13854
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013855 // Want to form ANDNP nodes:
13856 // 1) In the hopes of then easily combining them with OR and AND nodes
13857 // to form PBLEND/PSIGN.
13858 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013859 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013860 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013861
Nate Begemanb65c1752010-12-17 22:55:37 +000013862 SDValue N0 = N->getOperand(0);
13863 SDValue N1 = N->getOperand(1);
13864 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013865
Nate Begemanb65c1752010-12-17 22:55:37 +000013866 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013867 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013868 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13869 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013870 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013871
13872 // Check RHS for vnot
13873 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013874 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13875 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013876 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013877
Nate Begemanb65c1752010-12-17 22:55:37 +000013878 return SDValue();
13879}
13880
Evan Cheng760d1942010-01-04 21:22:48 +000013881static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013882 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013883 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013884 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013885 return SDValue();
13886
Stuart Hastings865f0932011-06-03 23:53:54 +000013887 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13888 if (R.getNode())
13889 return R;
13890
Evan Cheng760d1942010-01-04 21:22:48 +000013891 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013892
Evan Cheng760d1942010-01-04 21:22:48 +000013893 SDValue N0 = N->getOperand(0);
13894 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013895
Nate Begemanb65c1752010-12-17 22:55:37 +000013896 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013897 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013898 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013899 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13900 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013901
Craig Topper1666cb62011-11-19 07:07:26 +000013902 // Canonicalize pandn to RHS
13903 if (N0.getOpcode() == X86ISD::ANDNP)
13904 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013905 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013906 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13907 SDValue Mask = N1.getOperand(0);
13908 SDValue X = N1.getOperand(1);
13909 SDValue Y;
13910 if (N0.getOperand(0) == Mask)
13911 Y = N0.getOperand(1);
13912 if (N0.getOperand(1) == Mask)
13913 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013914
Craig Topper1666cb62011-11-19 07:07:26 +000013915 // Check to see if the mask appeared in both the AND and ANDNP and
13916 if (!Y.getNode())
13917 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013918
Craig Topper1666cb62011-11-19 07:07:26 +000013919 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13920 if (Mask.getOpcode() != ISD::BITCAST ||
13921 X.getOpcode() != ISD::BITCAST ||
13922 Y.getOpcode() != ISD::BITCAST)
13923 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013924
Craig Topper1666cb62011-11-19 07:07:26 +000013925 // Look through mask bitcast.
13926 Mask = Mask.getOperand(0);
13927 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013928
Craig Toppered2e13d2012-01-22 19:15:14 +000013929 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013930 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13931 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013932 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013933 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013934
13935 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013936 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013937 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13938 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13939 if ((SraAmt + 1) != EltBits)
13940 return SDValue();
13941
13942 DebugLoc DL = N->getDebugLoc();
13943
13944 // Now we know we at least have a plendvb with the mask val. See if
13945 // we can form a psignb/w/d.
13946 // psign = x.type == y.type == mask.type && y = sub(0, x);
13947 X = X.getOperand(0);
13948 Y = Y.getOperand(0);
13949 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13950 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013951 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13952 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13953 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013954 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013955 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013956 }
13957 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013958 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013959 return SDValue();
13960
13961 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13962
13963 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13964 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13965 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013966 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013967 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013968 }
13969 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013970
Craig Topper1666cb62011-11-19 07:07:26 +000013971 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13972 return SDValue();
13973
Nate Begemanb65c1752010-12-17 22:55:37 +000013974 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013975 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13976 std::swap(N0, N1);
13977 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13978 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013979 if (!N0.hasOneUse() || !N1.hasOneUse())
13980 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013981
13982 SDValue ShAmt0 = N0.getOperand(1);
13983 if (ShAmt0.getValueType() != MVT::i8)
13984 return SDValue();
13985 SDValue ShAmt1 = N1.getOperand(1);
13986 if (ShAmt1.getValueType() != MVT::i8)
13987 return SDValue();
13988 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13989 ShAmt0 = ShAmt0.getOperand(0);
13990 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13991 ShAmt1 = ShAmt1.getOperand(0);
13992
13993 DebugLoc DL = N->getDebugLoc();
13994 unsigned Opc = X86ISD::SHLD;
13995 SDValue Op0 = N0.getOperand(0);
13996 SDValue Op1 = N1.getOperand(0);
13997 if (ShAmt0.getOpcode() == ISD::SUB) {
13998 Opc = X86ISD::SHRD;
13999 std::swap(Op0, Op1);
14000 std::swap(ShAmt0, ShAmt1);
14001 }
14002
Evan Cheng8b1190a2010-04-28 01:18:01 +000014003 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014004 if (ShAmt1.getOpcode() == ISD::SUB) {
14005 SDValue Sum = ShAmt1.getOperand(0);
14006 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014007 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14008 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14009 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14010 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014011 return DAG.getNode(Opc, DL, VT,
14012 Op0, Op1,
14013 DAG.getNode(ISD::TRUNCATE, DL,
14014 MVT::i8, ShAmt0));
14015 }
14016 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14017 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14018 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014019 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014020 return DAG.getNode(Opc, DL, VT,
14021 N0.getOperand(0), N1.getOperand(0),
14022 DAG.getNode(ISD::TRUNCATE, DL,
14023 MVT::i8, ShAmt0));
14024 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014025
Evan Cheng760d1942010-01-04 21:22:48 +000014026 return SDValue();
14027}
14028
Craig Topper3738ccd2011-12-27 06:27:23 +000014029// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014030static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14031 TargetLowering::DAGCombinerInfo &DCI,
14032 const X86Subtarget *Subtarget) {
14033 if (DCI.isBeforeLegalizeOps())
14034 return SDValue();
14035
14036 EVT VT = N->getValueType(0);
14037
14038 if (VT != MVT::i32 && VT != MVT::i64)
14039 return SDValue();
14040
Craig Topper3738ccd2011-12-27 06:27:23 +000014041 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14042
Craig Topperb4c94572011-10-21 06:55:01 +000014043 // Create BLSMSK instructions by finding X ^ (X-1)
14044 SDValue N0 = N->getOperand(0);
14045 SDValue N1 = N->getOperand(1);
14046 DebugLoc DL = N->getDebugLoc();
14047
14048 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14049 isAllOnes(N0.getOperand(1)))
14050 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14051
14052 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14053 isAllOnes(N1.getOperand(1)))
14054 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14055
14056 return SDValue();
14057}
14058
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014059/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14060static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14061 const X86Subtarget *Subtarget) {
14062 LoadSDNode *Ld = cast<LoadSDNode>(N);
14063 EVT RegVT = Ld->getValueType(0);
14064 EVT MemVT = Ld->getMemoryVT();
14065 DebugLoc dl = Ld->getDebugLoc();
14066 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14067
14068 ISD::LoadExtType Ext = Ld->getExtensionType();
14069
Nadav Rotemca6f2962011-09-18 19:00:23 +000014070 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014071 // shuffle. We need SSE4 for the shuffles.
14072 // TODO: It is possible to support ZExt by zeroing the undef values
14073 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014074 if (RegVT.isVector() && RegVT.isInteger() &&
14075 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014076 assert(MemVT != RegVT && "Cannot extend to the same type");
14077 assert(MemVT.isVector() && "Must load a vector from memory");
14078
14079 unsigned NumElems = RegVT.getVectorNumElements();
14080 unsigned RegSz = RegVT.getSizeInBits();
14081 unsigned MemSz = MemVT.getSizeInBits();
14082 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014083 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014084 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14085
14086 // Attempt to load the original value using a single load op.
14087 // Find a scalar type which is equal to the loaded word size.
14088 MVT SclrLoadTy = MVT::i8;
14089 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14090 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14091 MVT Tp = (MVT::SimpleValueType)tp;
14092 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14093 SclrLoadTy = Tp;
14094 break;
14095 }
14096 }
14097
14098 // Proceed if a load word is found.
14099 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14100
14101 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14102 RegSz/SclrLoadTy.getSizeInBits());
14103
14104 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14105 RegSz/MemVT.getScalarType().getSizeInBits());
14106 // Can't shuffle using an illegal type.
14107 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14108
14109 // Perform a single load.
14110 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14111 Ld->getBasePtr(),
14112 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014113 Ld->isNonTemporal(), Ld->isInvariant(),
14114 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014115
14116 // Insert the word loaded into a vector.
14117 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14118 LoadUnitVecVT, ScalarLoad);
14119
14120 // Bitcast the loaded value to a vector of the original element type, in
14121 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014122 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14123 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014124 unsigned SizeRatio = RegSz/MemSz;
14125
14126 // Redistribute the loaded elements into the different locations.
14127 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14128 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14129
14130 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14131 DAG.getUNDEF(SlicedVec.getValueType()),
14132 ShuffleVec.data());
14133
14134 // Bitcast to the requested type.
14135 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14136 // Replace the original load with the new sequence
14137 // and return the new chain.
14138 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14139 return SDValue(ScalarLoad.getNode(), 1);
14140 }
14141
14142 return SDValue();
14143}
14144
Chris Lattner149a4e52008-02-22 02:09:43 +000014145/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014146static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014147 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014148 StoreSDNode *St = cast<StoreSDNode>(N);
14149 EVT VT = St->getValue().getValueType();
14150 EVT StVT = St->getMemoryVT();
14151 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014152 SDValue StoredVal = St->getOperand(1);
14153 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14154
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014155 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014156 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14157 // 128-bit ones. If in the future the cost becomes only one memory access the
14158 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014159 if (VT.getSizeInBits() == 256 &&
14160 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14161 StoredVal.getNumOperands() == 2) {
14162
14163 SDValue Value0 = StoredVal.getOperand(0);
14164 SDValue Value1 = StoredVal.getOperand(1);
14165
14166 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14167 SDValue Ptr0 = St->getBasePtr();
14168 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14169
14170 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14171 St->getPointerInfo(), St->isVolatile(),
14172 St->isNonTemporal(), St->getAlignment());
14173 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14174 St->getPointerInfo(), St->isVolatile(),
14175 St->isNonTemporal(), St->getAlignment());
14176 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14177 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014178
14179 // Optimize trunc store (of multiple scalars) to shuffle and store.
14180 // First, pack all of the elements in one place. Next, store to memory
14181 // in fewer chunks.
14182 if (St->isTruncatingStore() && VT.isVector()) {
14183 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14184 unsigned NumElems = VT.getVectorNumElements();
14185 assert(StVT != VT && "Cannot truncate to the same type");
14186 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14187 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14188
14189 // From, To sizes and ElemCount must be pow of two
14190 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014191 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014192 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014193 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014194
Nadav Rotem614061b2011-08-10 19:30:14 +000014195 unsigned SizeRatio = FromSz / ToSz;
14196
14197 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14198
14199 // Create a type on which we perform the shuffle
14200 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14201 StVT.getScalarType(), NumElems*SizeRatio);
14202
14203 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14204
14205 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14206 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14207 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14208
14209 // Can't shuffle using an illegal type
14210 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14211
14212 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14213 DAG.getUNDEF(WideVec.getValueType()),
14214 ShuffleVec.data());
14215 // At this point all of the data is stored at the bottom of the
14216 // register. We now need to save it to mem.
14217
14218 // Find the largest store unit
14219 MVT StoreType = MVT::i8;
14220 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14221 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14222 MVT Tp = (MVT::SimpleValueType)tp;
14223 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14224 StoreType = Tp;
14225 }
14226
14227 // Bitcast the original vector into a vector of store-size units
14228 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14229 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14230 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14231 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14232 SmallVector<SDValue, 8> Chains;
14233 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14234 TLI.getPointerTy());
14235 SDValue Ptr = St->getBasePtr();
14236
14237 // Perform one or more big stores into memory.
14238 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14239 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14240 StoreType, ShuffWide,
14241 DAG.getIntPtrConstant(i));
14242 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14243 St->getPointerInfo(), St->isVolatile(),
14244 St->isNonTemporal(), St->getAlignment());
14245 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14246 Chains.push_back(Ch);
14247 }
14248
14249 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14250 Chains.size());
14251 }
14252
14253
Chris Lattner149a4e52008-02-22 02:09:43 +000014254 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14255 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014256 // A preferable solution to the general problem is to figure out the right
14257 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014258
14259 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014260 if (VT.getSizeInBits() != 64)
14261 return SDValue();
14262
Devang Patel578efa92009-06-05 21:57:13 +000014263 const Function *F = DAG.getMachineFunction().getFunction();
14264 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014265 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014266 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014267 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014268 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014269 isa<LoadSDNode>(St->getValue()) &&
14270 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14271 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014272 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014273 LoadSDNode *Ld = 0;
14274 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014275 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014276 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014277 // Must be a store of a load. We currently handle two cases: the load
14278 // is a direct child, and it's under an intervening TokenFactor. It is
14279 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014280 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014281 Ld = cast<LoadSDNode>(St->getChain());
14282 else if (St->getValue().hasOneUse() &&
14283 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014284 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014285 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014286 TokenFactorIndex = i;
14287 Ld = cast<LoadSDNode>(St->getValue());
14288 } else
14289 Ops.push_back(ChainVal->getOperand(i));
14290 }
14291 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014292
Evan Cheng536e6672009-03-12 05:59:15 +000014293 if (!Ld || !ISD::isNormalLoad(Ld))
14294 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014295
Evan Cheng536e6672009-03-12 05:59:15 +000014296 // If this is not the MMX case, i.e. we are just turning i64 load/store
14297 // into f64 load/store, avoid the transformation if there are multiple
14298 // uses of the loaded value.
14299 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14300 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014301
Evan Cheng536e6672009-03-12 05:59:15 +000014302 DebugLoc LdDL = Ld->getDebugLoc();
14303 DebugLoc StDL = N->getDebugLoc();
14304 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14305 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14306 // pair instead.
14307 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014308 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014309 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14310 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014311 Ld->isNonTemporal(), Ld->isInvariant(),
14312 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014313 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014314 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014315 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014316 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014317 Ops.size());
14318 }
Evan Cheng536e6672009-03-12 05:59:15 +000014319 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014320 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014321 St->isVolatile(), St->isNonTemporal(),
14322 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014323 }
Evan Cheng536e6672009-03-12 05:59:15 +000014324
14325 // Otherwise, lower to two pairs of 32-bit loads / stores.
14326 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014327 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14328 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014329
Owen Anderson825b72b2009-08-11 20:47:22 +000014330 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014331 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014332 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014333 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014334 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014335 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014336 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014337 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014338 MinAlign(Ld->getAlignment(), 4));
14339
14340 SDValue NewChain = LoLd.getValue(1);
14341 if (TokenFactorIndex != -1) {
14342 Ops.push_back(LoLd);
14343 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014344 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014345 Ops.size());
14346 }
14347
14348 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014349 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14350 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014351
14352 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014353 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014354 St->isVolatile(), St->isNonTemporal(),
14355 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014356 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014357 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014358 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014359 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014360 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014361 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014362 }
Dan Gohman475871a2008-07-27 21:46:04 +000014363 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014364}
14365
Duncan Sands17470be2011-09-22 20:15:48 +000014366/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14367/// and return the operands for the horizontal operation in LHS and RHS. A
14368/// horizontal operation performs the binary operation on successive elements
14369/// of its first operand, then on successive elements of its second operand,
14370/// returning the resulting values in a vector. For example, if
14371/// A = < float a0, float a1, float a2, float a3 >
14372/// and
14373/// B = < float b0, float b1, float b2, float b3 >
14374/// then the result of doing a horizontal operation on A and B is
14375/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14376/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14377/// A horizontal-op B, for some already available A and B, and if so then LHS is
14378/// set to A, RHS to B, and the routine returns 'true'.
14379/// Note that the binary operation should have the property that if one of the
14380/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014381static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014382 // Look for the following pattern: if
14383 // A = < float a0, float a1, float a2, float a3 >
14384 // B = < float b0, float b1, float b2, float b3 >
14385 // and
14386 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14387 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14388 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14389 // which is A horizontal-op B.
14390
14391 // At least one of the operands should be a vector shuffle.
14392 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14393 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14394 return false;
14395
14396 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014397
14398 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14399 "Unsupported vector type for horizontal add/sub");
14400
14401 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14402 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014403 unsigned NumElts = VT.getVectorNumElements();
14404 unsigned NumLanes = VT.getSizeInBits()/128;
14405 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014406 assert((NumLaneElts % 2 == 0) &&
14407 "Vector type should have an even number of elements in each lane");
14408 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014409
14410 // View LHS in the form
14411 // LHS = VECTOR_SHUFFLE A, B, LMask
14412 // If LHS is not a shuffle then pretend it is the shuffle
14413 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14414 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14415 // type VT.
14416 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014417 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014418 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14419 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14420 A = LHS.getOperand(0);
14421 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14422 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014423 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14424 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014425 } else {
14426 if (LHS.getOpcode() != ISD::UNDEF)
14427 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014428 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014429 LMask[i] = i;
14430 }
14431
14432 // Likewise, view RHS in the form
14433 // RHS = VECTOR_SHUFFLE C, D, RMask
14434 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014435 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014436 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14437 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14438 C = RHS.getOperand(0);
14439 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14440 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014441 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14442 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014443 } else {
14444 if (RHS.getOpcode() != ISD::UNDEF)
14445 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014446 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014447 RMask[i] = i;
14448 }
14449
14450 // Check that the shuffles are both shuffling the same vectors.
14451 if (!(A == C && B == D) && !(A == D && B == C))
14452 return false;
14453
14454 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14455 if (!A.getNode() && !B.getNode())
14456 return false;
14457
14458 // If A and B occur in reverse order in RHS, then "swap" them (which means
14459 // rewriting the mask).
14460 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014461 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014462
14463 // At this point LHS and RHS are equivalent to
14464 // LHS = VECTOR_SHUFFLE A, B, LMask
14465 // RHS = VECTOR_SHUFFLE A, B, RMask
14466 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014467 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014468 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014469
Craig Topperf8363302011-12-02 08:18:41 +000014470 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014471 if (LIdx < 0 || RIdx < 0 ||
14472 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14473 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014474 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014475
Craig Topperf8363302011-12-02 08:18:41 +000014476 // Check that successive elements are being operated on. If not, this is
14477 // not a horizontal operation.
14478 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14479 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014480 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014481 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014482 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014483 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014484 }
14485
14486 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14487 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14488 return true;
14489}
14490
14491/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14492static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14493 const X86Subtarget *Subtarget) {
14494 EVT VT = N->getValueType(0);
14495 SDValue LHS = N->getOperand(0);
14496 SDValue RHS = N->getOperand(1);
14497
14498 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014499 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014500 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014501 isHorizontalBinOp(LHS, RHS, true))
14502 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14503 return SDValue();
14504}
14505
14506/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14507static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14508 const X86Subtarget *Subtarget) {
14509 EVT VT = N->getValueType(0);
14510 SDValue LHS = N->getOperand(0);
14511 SDValue RHS = N->getOperand(1);
14512
14513 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014514 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014515 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014516 isHorizontalBinOp(LHS, RHS, false))
14517 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14518 return SDValue();
14519}
14520
Chris Lattner6cf73262008-01-25 06:14:17 +000014521/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14522/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014523static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014524 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14525 // F[X]OR(0.0, x) -> x
14526 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014527 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14528 if (C->getValueAPF().isPosZero())
14529 return N->getOperand(1);
14530 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14531 if (C->getValueAPF().isPosZero())
14532 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014533 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014534}
14535
14536/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014537static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014538 // FAND(0.0, x) -> 0.0
14539 // FAND(x, 0.0) -> 0.0
14540 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14541 if (C->getValueAPF().isPosZero())
14542 return N->getOperand(0);
14543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14544 if (C->getValueAPF().isPosZero())
14545 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014546 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014547}
14548
Dan Gohmane5af2d32009-01-29 01:59:02 +000014549static SDValue PerformBTCombine(SDNode *N,
14550 SelectionDAG &DAG,
14551 TargetLowering::DAGCombinerInfo &DCI) {
14552 // BT ignores high bits in the bit index operand.
14553 SDValue Op1 = N->getOperand(1);
14554 if (Op1.hasOneUse()) {
14555 unsigned BitWidth = Op1.getValueSizeInBits();
14556 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14557 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014558 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14559 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014560 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014561 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14562 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14563 DCI.CommitTargetLoweringOpt(TLO);
14564 }
14565 return SDValue();
14566}
Chris Lattner83e6c992006-10-04 06:57:07 +000014567
Eli Friedman7a5e5552009-06-07 06:52:44 +000014568static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14569 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014570 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014571 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014572 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014573 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014574 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014575 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014576 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014577 }
14578 return SDValue();
14579}
14580
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014581static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14582 TargetLowering::DAGCombinerInfo &DCI,
14583 const X86Subtarget *Subtarget) {
14584 if (!DCI.isBeforeLegalizeOps())
14585 return SDValue();
14586
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014587 if (!Subtarget->hasAVX())
14588 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014589
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014590 // Optimize vectors in AVX mode
14591 // Sign extend v8i16 to v8i32 and
14592 // v4i32 to v4i64
14593 //
14594 // Divide input vector into two parts
14595 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14596 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14597 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014598
14599 EVT VT = N->getValueType(0);
14600 SDValue Op = N->getOperand(0);
14601 EVT OpVT = Op.getValueType();
14602 DebugLoc dl = N->getDebugLoc();
14603
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014604 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14605 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014606
14607 unsigned NumElems = OpVT.getVectorNumElements();
14608 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014609 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014610
14611 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014612 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014613
14614 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014615 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014616
14617 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014618 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014619
14620 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014621 VT.getVectorNumElements()/2);
14622
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014623 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14624 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14625
14626 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14627 }
14628 return SDValue();
14629}
14630
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014631static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14632 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014633 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14634 // (and (i32 x86isd::setcc_carry), 1)
14635 // This eliminates the zext. This transformation is necessary because
14636 // ISD::SETCC is always legalized to i8.
14637 DebugLoc dl = N->getDebugLoc();
14638 SDValue N0 = N->getOperand(0);
14639 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014640 EVT OpVT = N0.getValueType();
14641
Evan Cheng2e489c42009-12-16 00:53:11 +000014642 if (N0.getOpcode() == ISD::AND &&
14643 N0.hasOneUse() &&
14644 N0.getOperand(0).hasOneUse()) {
14645 SDValue N00 = N0.getOperand(0);
14646 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14647 return SDValue();
14648 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14649 if (!C || C->getZExtValue() != 1)
14650 return SDValue();
14651 return DAG.getNode(ISD::AND, dl, VT,
14652 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14653 N00.getOperand(0), N00.getOperand(1)),
14654 DAG.getConstant(1, VT));
14655 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014656 // Optimize vectors in AVX mode:
14657 //
14658 // v8i16 -> v8i32
14659 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14660 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14661 // Concat upper and lower parts.
14662 //
14663 // v4i32 -> v4i64
14664 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14665 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14666 // Concat upper and lower parts.
14667 //
14668 if (Subtarget->hasAVX()) {
14669
14670 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14671 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14672
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014673 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014674 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14675 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14676
14677 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14678 VT.getVectorNumElements()/2);
14679
14680 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14681 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14682
14683 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14684 }
14685 }
14686
Evan Cheng2e489c42009-12-16 00:53:11 +000014687
14688 return SDValue();
14689}
14690
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014691// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14692static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14693 unsigned X86CC = N->getConstantOperandVal(0);
14694 SDValue EFLAG = N->getOperand(1);
14695 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014696
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014697 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14698 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14699 // cases.
14700 if (X86CC == X86::COND_B)
14701 return DAG.getNode(ISD::AND, DL, MVT::i8,
14702 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14703 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14704 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014705
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014706 return SDValue();
14707}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014708
Benjamin Kramer1396c402011-06-18 11:09:41 +000014709static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14710 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014711 SDValue Op0 = N->getOperand(0);
14712 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14713 // a 32-bit target where SSE doesn't support i64->FP operations.
14714 if (Op0.getOpcode() == ISD::LOAD) {
14715 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14716 EVT VT = Ld->getValueType(0);
14717 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14718 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14719 !XTLI->getSubtarget()->is64Bit() &&
14720 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014721 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14722 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014723 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14724 return FILDChain;
14725 }
14726 }
14727 return SDValue();
14728}
14729
Chris Lattner23a01992010-12-20 01:37:09 +000014730// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14731static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14732 X86TargetLowering::DAGCombinerInfo &DCI) {
14733 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14734 // the result is either zero or one (depending on the input carry bit).
14735 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14736 if (X86::isZeroNode(N->getOperand(0)) &&
14737 X86::isZeroNode(N->getOperand(1)) &&
14738 // We don't have a good way to replace an EFLAGS use, so only do this when
14739 // dead right now.
14740 SDValue(N, 1).use_empty()) {
14741 DebugLoc DL = N->getDebugLoc();
14742 EVT VT = N->getValueType(0);
14743 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14744 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14745 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14746 DAG.getConstant(X86::COND_B,MVT::i8),
14747 N->getOperand(2)),
14748 DAG.getConstant(1, VT));
14749 return DCI.CombineTo(N, Res1, CarryOut);
14750 }
14751
14752 return SDValue();
14753}
14754
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014755// fold (add Y, (sete X, 0)) -> adc 0, Y
14756// (add Y, (setne X, 0)) -> sbb -1, Y
14757// (sub (sete X, 0), Y) -> sbb 0, Y
14758// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014759static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014760 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014761
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014762 // Look through ZExts.
14763 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14764 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14765 return SDValue();
14766
14767 SDValue SetCC = Ext.getOperand(0);
14768 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14769 return SDValue();
14770
14771 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14772 if (CC != X86::COND_E && CC != X86::COND_NE)
14773 return SDValue();
14774
14775 SDValue Cmp = SetCC.getOperand(1);
14776 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014777 !X86::isZeroNode(Cmp.getOperand(1)) ||
14778 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014779 return SDValue();
14780
14781 SDValue CmpOp0 = Cmp.getOperand(0);
14782 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14783 DAG.getConstant(1, CmpOp0.getValueType()));
14784
14785 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14786 if (CC == X86::COND_NE)
14787 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14788 DL, OtherVal.getValueType(), OtherVal,
14789 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14790 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14791 DL, OtherVal.getValueType(), OtherVal,
14792 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14793}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014794
Craig Topper54f952a2011-11-19 09:02:40 +000014795/// PerformADDCombine - Do target-specific dag combines on integer adds.
14796static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14797 const X86Subtarget *Subtarget) {
14798 EVT VT = N->getValueType(0);
14799 SDValue Op0 = N->getOperand(0);
14800 SDValue Op1 = N->getOperand(1);
14801
14802 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014803 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014804 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014805 isHorizontalBinOp(Op0, Op1, true))
14806 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14807
14808 return OptimizeConditionalInDecrement(N, DAG);
14809}
14810
14811static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14812 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014813 SDValue Op0 = N->getOperand(0);
14814 SDValue Op1 = N->getOperand(1);
14815
14816 // X86 can't encode an immediate LHS of a sub. See if we can push the
14817 // negation into a preceding instruction.
14818 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014819 // If the RHS of the sub is a XOR with one use and a constant, invert the
14820 // immediate. Then add one to the LHS of the sub so we can turn
14821 // X-Y -> X+~Y+1, saving one register.
14822 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14823 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014824 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014825 EVT VT = Op0.getValueType();
14826 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14827 Op1.getOperand(0),
14828 DAG.getConstant(~XorC, VT));
14829 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014830 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014831 }
14832 }
14833
Craig Topper54f952a2011-11-19 09:02:40 +000014834 // Try to synthesize horizontal adds from adds of shuffles.
14835 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014836 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014837 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14838 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014839 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14840
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014841 return OptimizeConditionalInDecrement(N, DAG);
14842}
14843
Dan Gohman475871a2008-07-27 21:46:04 +000014844SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014845 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014846 SelectionDAG &DAG = DCI.DAG;
14847 switch (N->getOpcode()) {
14848 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014849 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014850 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014851 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014852 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014853 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014854 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14855 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014856 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014857 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014858 case ISD::SHL:
14859 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014860 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014861 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014862 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014863 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014864 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014865 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014866 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014867 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14868 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014869 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014870 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14871 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014872 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014873 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014874 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014875 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014876 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014877 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014878 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014879 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014880 case X86ISD::UNPCKH:
14881 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014882 case X86ISD::MOVHLPS:
14883 case X86ISD::MOVLHPS:
14884 case X86ISD::PSHUFD:
14885 case X86ISD::PSHUFHW:
14886 case X86ISD::PSHUFLW:
14887 case X86ISD::MOVSS:
14888 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014889 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014890 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014891 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014892 }
14893
Dan Gohman475871a2008-07-27 21:46:04 +000014894 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014895}
14896
Evan Chenge5b51ac2010-04-17 06:13:15 +000014897/// isTypeDesirableForOp - Return true if the target has native support for
14898/// the specified value type and it is 'desirable' to use the type for the
14899/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14900/// instruction encodings are longer and some i16 instructions are slow.
14901bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14902 if (!isTypeLegal(VT))
14903 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014904 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014905 return true;
14906
14907 switch (Opc) {
14908 default:
14909 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014910 case ISD::LOAD:
14911 case ISD::SIGN_EXTEND:
14912 case ISD::ZERO_EXTEND:
14913 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014914 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014915 case ISD::SRL:
14916 case ISD::SUB:
14917 case ISD::ADD:
14918 case ISD::MUL:
14919 case ISD::AND:
14920 case ISD::OR:
14921 case ISD::XOR:
14922 return false;
14923 }
14924}
14925
14926/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014927/// beneficial for dag combiner to promote the specified node. If true, it
14928/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014929bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014930 EVT VT = Op.getValueType();
14931 if (VT != MVT::i16)
14932 return false;
14933
Evan Cheng4c26e932010-04-19 19:29:22 +000014934 bool Promote = false;
14935 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014936 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014937 default: break;
14938 case ISD::LOAD: {
14939 LoadSDNode *LD = cast<LoadSDNode>(Op);
14940 // If the non-extending load has a single use and it's not live out, then it
14941 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014942 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14943 Op.hasOneUse()*/) {
14944 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14945 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14946 // The only case where we'd want to promote LOAD (rather then it being
14947 // promoted as an operand is when it's only use is liveout.
14948 if (UI->getOpcode() != ISD::CopyToReg)
14949 return false;
14950 }
14951 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014952 Promote = true;
14953 break;
14954 }
14955 case ISD::SIGN_EXTEND:
14956 case ISD::ZERO_EXTEND:
14957 case ISD::ANY_EXTEND:
14958 Promote = true;
14959 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014960 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014961 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014962 SDValue N0 = Op.getOperand(0);
14963 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014964 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014965 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014966 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014967 break;
14968 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014969 case ISD::ADD:
14970 case ISD::MUL:
14971 case ISD::AND:
14972 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014973 case ISD::XOR:
14974 Commute = true;
14975 // fallthrough
14976 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014977 SDValue N0 = Op.getOperand(0);
14978 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014979 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014980 return false;
14981 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014982 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014983 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014984 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014985 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014986 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014987 }
14988 }
14989
14990 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014991 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014992}
14993
Evan Cheng60c07e12006-07-05 22:17:51 +000014994//===----------------------------------------------------------------------===//
14995// X86 Inline Assembly Support
14996//===----------------------------------------------------------------------===//
14997
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014998namespace {
14999 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015000 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015001 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015002
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015003 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015004 StringRef piece(*args[i]);
15005 if (!s.startswith(piece)) // Check if the piece matches.
15006 return false;
15007
15008 s = s.substr(piece.size());
15009 StringRef::size_type pos = s.find_first_not_of(" \t");
15010 if (pos == 0) // We matched a prefix.
15011 return false;
15012
15013 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015014 }
15015
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015016 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015017 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015018 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015019}
15020
Chris Lattnerb8105652009-07-20 17:51:36 +000015021bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15022 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015023
15024 std::string AsmStr = IA->getAsmString();
15025
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015026 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15027 if (!Ty || Ty->getBitWidth() % 16 != 0)
15028 return false;
15029
Chris Lattnerb8105652009-07-20 17:51:36 +000015030 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015031 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015032 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015033
15034 switch (AsmPieces.size()) {
15035 default: return false;
15036 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015037 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015038 // we will turn this bswap into something that will be lowered to logical
15039 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15040 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015041 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015042 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15043 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15044 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15045 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15046 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15047 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015048 // No need to check constraints, nothing other than the equivalent of
15049 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015050 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015051 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015052
Chris Lattnerb8105652009-07-20 17:51:36 +000015053 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015054 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015055 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015056 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15057 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015058 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015059 const std::string &ConstraintsStr = IA->getConstraintString();
15060 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015061 std::sort(AsmPieces.begin(), AsmPieces.end());
15062 if (AsmPieces.size() == 4 &&
15063 AsmPieces[0] == "~{cc}" &&
15064 AsmPieces[1] == "~{dirflag}" &&
15065 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015066 AsmPieces[3] == "~{fpsr}")
15067 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015068 }
15069 break;
15070 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015071 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015072 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015073 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15074 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15075 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015076 AsmPieces.clear();
15077 const std::string &ConstraintsStr = IA->getConstraintString();
15078 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15079 std::sort(AsmPieces.begin(), AsmPieces.end());
15080 if (AsmPieces.size() == 4 &&
15081 AsmPieces[0] == "~{cc}" &&
15082 AsmPieces[1] == "~{dirflag}" &&
15083 AsmPieces[2] == "~{flags}" &&
15084 AsmPieces[3] == "~{fpsr}")
15085 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015086 }
Evan Cheng55d42002011-01-08 01:24:27 +000015087
15088 if (CI->getType()->isIntegerTy(64)) {
15089 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15090 if (Constraints.size() >= 2 &&
15091 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15092 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15093 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015094 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15095 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15096 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015097 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015098 }
15099 }
15100 break;
15101 }
15102 return false;
15103}
15104
15105
15106
Chris Lattnerf4dff842006-07-11 02:54:03 +000015107/// getConstraintType - Given a constraint letter, return the type of
15108/// constraint it is for this target.
15109X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015110X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15111 if (Constraint.size() == 1) {
15112 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015113 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015114 case 'q':
15115 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015116 case 'f':
15117 case 't':
15118 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015119 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015120 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015121 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015122 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015123 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015124 case 'a':
15125 case 'b':
15126 case 'c':
15127 case 'd':
15128 case 'S':
15129 case 'D':
15130 case 'A':
15131 return C_Register;
15132 case 'I':
15133 case 'J':
15134 case 'K':
15135 case 'L':
15136 case 'M':
15137 case 'N':
15138 case 'G':
15139 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015140 case 'e':
15141 case 'Z':
15142 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015143 default:
15144 break;
15145 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015146 }
Chris Lattner4234f572007-03-25 02:14:49 +000015147 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015148}
15149
John Thompson44ab89e2010-10-29 17:29:13 +000015150/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015151/// This object must already have been set up with the operand type
15152/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015153TargetLowering::ConstraintWeight
15154 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015155 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015156 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015157 Value *CallOperandVal = info.CallOperandVal;
15158 // If we don't have a value, we can't do a match,
15159 // but allow it at the lowest weight.
15160 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015161 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015162 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015163 // Look at the constraint type.
15164 switch (*constraint) {
15165 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015166 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15167 case 'R':
15168 case 'q':
15169 case 'Q':
15170 case 'a':
15171 case 'b':
15172 case 'c':
15173 case 'd':
15174 case 'S':
15175 case 'D':
15176 case 'A':
15177 if (CallOperandVal->getType()->isIntegerTy())
15178 weight = CW_SpecificReg;
15179 break;
15180 case 'f':
15181 case 't':
15182 case 'u':
15183 if (type->isFloatingPointTy())
15184 weight = CW_SpecificReg;
15185 break;
15186 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015187 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015188 weight = CW_SpecificReg;
15189 break;
15190 case 'x':
15191 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015192 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015193 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015194 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015195 break;
15196 case 'I':
15197 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15198 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015199 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015200 }
15201 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015202 case 'J':
15203 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15204 if (C->getZExtValue() <= 63)
15205 weight = CW_Constant;
15206 }
15207 break;
15208 case 'K':
15209 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15210 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15211 weight = CW_Constant;
15212 }
15213 break;
15214 case 'L':
15215 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15216 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15217 weight = CW_Constant;
15218 }
15219 break;
15220 case 'M':
15221 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15222 if (C->getZExtValue() <= 3)
15223 weight = CW_Constant;
15224 }
15225 break;
15226 case 'N':
15227 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15228 if (C->getZExtValue() <= 0xff)
15229 weight = CW_Constant;
15230 }
15231 break;
15232 case 'G':
15233 case 'C':
15234 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15235 weight = CW_Constant;
15236 }
15237 break;
15238 case 'e':
15239 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15240 if ((C->getSExtValue() >= -0x80000000LL) &&
15241 (C->getSExtValue() <= 0x7fffffffLL))
15242 weight = CW_Constant;
15243 }
15244 break;
15245 case 'Z':
15246 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15247 if (C->getZExtValue() <= 0xffffffff)
15248 weight = CW_Constant;
15249 }
15250 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015251 }
15252 return weight;
15253}
15254
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015255/// LowerXConstraint - try to replace an X constraint, which matches anything,
15256/// with another that has more specific requirements based on the type of the
15257/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015258const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015259LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015260 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15261 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015262 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015263 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015264 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015265 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015266 return "x";
15267 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015268
Chris Lattner5e764232008-04-26 23:02:14 +000015269 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015270}
15271
Chris Lattner48884cd2007-08-25 00:47:38 +000015272/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15273/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015274void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015275 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015276 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015277 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015278 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015279
Eric Christopher100c8332011-06-02 23:16:42 +000015280 // Only support length 1 constraints for now.
15281 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015282
Eric Christopher100c8332011-06-02 23:16:42 +000015283 char ConstraintLetter = Constraint[0];
15284 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015285 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015286 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015287 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015288 if (C->getZExtValue() <= 31) {
15289 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015290 break;
15291 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015292 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015293 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015294 case 'J':
15295 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015296 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015297 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15298 break;
15299 }
15300 }
15301 return;
15302 case 'K':
15303 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015304 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015305 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15306 break;
15307 }
15308 }
15309 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015310 case 'N':
15311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015312 if (C->getZExtValue() <= 255) {
15313 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015314 break;
15315 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015316 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015317 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015318 case 'e': {
15319 // 32-bit signed value
15320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015321 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15322 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015323 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015324 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015325 break;
15326 }
15327 // FIXME gcc accepts some relocatable values here too, but only in certain
15328 // memory models; it's complicated.
15329 }
15330 return;
15331 }
15332 case 'Z': {
15333 // 32-bit unsigned value
15334 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015335 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15336 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015337 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15338 break;
15339 }
15340 }
15341 // FIXME gcc accepts some relocatable values here too, but only in certain
15342 // memory models; it's complicated.
15343 return;
15344 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015345 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015346 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015347 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015348 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015349 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015350 break;
15351 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015352
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015353 // In any sort of PIC mode addresses need to be computed at runtime by
15354 // adding in a register or some sort of table lookup. These can't
15355 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015356 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015357 return;
15358
Chris Lattnerdc43a882007-05-03 16:52:29 +000015359 // If we are in non-pic codegen mode, we allow the address of a global (with
15360 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015361 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015362 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015363
Chris Lattner49921962009-05-08 18:23:14 +000015364 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15365 while (1) {
15366 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15367 Offset += GA->getOffset();
15368 break;
15369 } else if (Op.getOpcode() == ISD::ADD) {
15370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15371 Offset += C->getZExtValue();
15372 Op = Op.getOperand(0);
15373 continue;
15374 }
15375 } else if (Op.getOpcode() == ISD::SUB) {
15376 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15377 Offset += -C->getZExtValue();
15378 Op = Op.getOperand(0);
15379 continue;
15380 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015381 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015382
Chris Lattner49921962009-05-08 18:23:14 +000015383 // Otherwise, this isn't something we can handle, reject it.
15384 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015385 }
Eric Christopherfd179292009-08-27 18:07:15 +000015386
Dan Gohman46510a72010-04-15 01:51:59 +000015387 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015388 // If we require an extra load to get this address, as in PIC mode, we
15389 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015390 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15391 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015392 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015393
Devang Patel0d881da2010-07-06 22:08:15 +000015394 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15395 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015396 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015397 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015398 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015399
Gabor Greifba36cb52008-08-28 21:40:38 +000015400 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015401 Ops.push_back(Result);
15402 return;
15403 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015404 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015405}
15406
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015407std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015408X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015409 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015410 // First, see if this is a constraint that directly corresponds to an LLVM
15411 // register class.
15412 if (Constraint.size() == 1) {
15413 // GCC Constraint Letters
15414 switch (Constraint[0]) {
15415 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015416 // TODO: Slight differences here in allocation order and leaving
15417 // RIP in the class. Do they matter any more here than they do
15418 // in the normal allocation?
15419 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15420 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015421 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015422 return std::make_pair(0U, X86::GR32RegisterClass);
15423 else if (VT == MVT::i16)
15424 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015425 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015426 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015427 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015428 return std::make_pair(0U, X86::GR64RegisterClass);
15429 break;
15430 }
15431 // 32-bit fallthrough
15432 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015433 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015434 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15435 else if (VT == MVT::i16)
15436 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015437 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015438 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15439 else if (VT == MVT::i64)
15440 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15441 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015442 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015443 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015444 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015445 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015446 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015447 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015448 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015449 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015450 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015451 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015452 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015453 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15454 if (VT == MVT::i16)
15455 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15456 if (VT == MVT::i32 || !Subtarget->is64Bit())
15457 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15458 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015459 case 'f': // FP Stack registers.
15460 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15461 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015462 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015463 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015464 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015465 return std::make_pair(0U, X86::RFP64RegisterClass);
15466 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015467 case 'y': // MMX_REGS if MMX allowed.
15468 if (!Subtarget->hasMMX()) break;
15469 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015470 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015471 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015472 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015473 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015474 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015475
Owen Anderson825b72b2009-08-11 20:47:22 +000015476 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015477 default: break;
15478 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015479 case MVT::f32:
15480 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015481 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015482 case MVT::f64:
15483 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015484 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015485 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015486 case MVT::v16i8:
15487 case MVT::v8i16:
15488 case MVT::v4i32:
15489 case MVT::v2i64:
15490 case MVT::v4f32:
15491 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015492 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015493 // AVX types.
15494 case MVT::v32i8:
15495 case MVT::v16i16:
15496 case MVT::v8i32:
15497 case MVT::v4i64:
15498 case MVT::v8f32:
15499 case MVT::v4f64:
15500 return std::make_pair(0U, X86::VR256RegisterClass);
15501
Chris Lattner0f65cad2007-04-09 05:49:22 +000015502 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015503 break;
15504 }
15505 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015506
Chris Lattnerf76d1802006-07-31 23:26:50 +000015507 // Use the default implementation in TargetLowering to convert the register
15508 // constraint into a member of a register class.
15509 std::pair<unsigned, const TargetRegisterClass*> Res;
15510 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015511
15512 // Not found as a standard register?
15513 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015514 // Map st(0) -> st(7) -> ST0
15515 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15516 tolower(Constraint[1]) == 's' &&
15517 tolower(Constraint[2]) == 't' &&
15518 Constraint[3] == '(' &&
15519 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15520 Constraint[5] == ')' &&
15521 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015522
Chris Lattner56d77c72009-09-13 22:41:48 +000015523 Res.first = X86::ST0+Constraint[4]-'0';
15524 Res.second = X86::RFP80RegisterClass;
15525 return Res;
15526 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015527
Chris Lattner56d77c72009-09-13 22:41:48 +000015528 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015529 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015530 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015531 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015532 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015533 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015534
15535 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015536 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015537 Res.first = X86::EFLAGS;
15538 Res.second = X86::CCRRegisterClass;
15539 return Res;
15540 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015541
Dale Johannesen330169f2008-11-13 21:52:36 +000015542 // 'A' means EAX + EDX.
15543 if (Constraint == "A") {
15544 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015545 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015546 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015547 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015548 return Res;
15549 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015550
Chris Lattnerf76d1802006-07-31 23:26:50 +000015551 // Otherwise, check to see if this is a register class of the wrong value
15552 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15553 // turn into {ax},{dx}.
15554 if (Res.second->hasType(VT))
15555 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015556
Chris Lattnerf76d1802006-07-31 23:26:50 +000015557 // All of the single-register GCC register classes map their values onto
15558 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15559 // really want an 8-bit or 32-bit register, map to the appropriate register
15560 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015561 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015562 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015563 unsigned DestReg = 0;
15564 switch (Res.first) {
15565 default: break;
15566 case X86::AX: DestReg = X86::AL; break;
15567 case X86::DX: DestReg = X86::DL; break;
15568 case X86::CX: DestReg = X86::CL; break;
15569 case X86::BX: DestReg = X86::BL; break;
15570 }
15571 if (DestReg) {
15572 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015573 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015574 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015575 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015576 unsigned DestReg = 0;
15577 switch (Res.first) {
15578 default: break;
15579 case X86::AX: DestReg = X86::EAX; break;
15580 case X86::DX: DestReg = X86::EDX; break;
15581 case X86::CX: DestReg = X86::ECX; break;
15582 case X86::BX: DestReg = X86::EBX; break;
15583 case X86::SI: DestReg = X86::ESI; break;
15584 case X86::DI: DestReg = X86::EDI; break;
15585 case X86::BP: DestReg = X86::EBP; break;
15586 case X86::SP: DestReg = X86::ESP; break;
15587 }
15588 if (DestReg) {
15589 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015590 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015591 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015592 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015593 unsigned DestReg = 0;
15594 switch (Res.first) {
15595 default: break;
15596 case X86::AX: DestReg = X86::RAX; break;
15597 case X86::DX: DestReg = X86::RDX; break;
15598 case X86::CX: DestReg = X86::RCX; break;
15599 case X86::BX: DestReg = X86::RBX; break;
15600 case X86::SI: DestReg = X86::RSI; break;
15601 case X86::DI: DestReg = X86::RDI; break;
15602 case X86::BP: DestReg = X86::RBP; break;
15603 case X86::SP: DestReg = X86::RSP; break;
15604 }
15605 if (DestReg) {
15606 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015607 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015608 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015609 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015610 } else if (Res.second == X86::FR32RegisterClass ||
15611 Res.second == X86::FR64RegisterClass ||
15612 Res.second == X86::VR128RegisterClass) {
15613 // Handle references to XMM physical registers that got mapped into the
15614 // wrong class. This can happen with constraints like {xmm0} where the
15615 // target independent register mapper will just pick the first match it can
15616 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015617 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015618 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015619 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015620 Res.second = X86::FR64RegisterClass;
15621 else if (X86::VR128RegisterClass->hasType(VT))
15622 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015623 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015624
Chris Lattnerf76d1802006-07-31 23:26:50 +000015625 return Res;
15626}