blob: 99a53d2814e3aa56394f448ddee7cf822a5f1a8c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000052#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000053#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
64/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000065/// simple subregister reference. Idx is an index in the 128 bits we
66/// want. It need not be aligned to a 128-bit bounday. That makes
67/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000068static SDValue Extract128BitVector(SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl) {
72 EVT VT = Vec.getValueType();
73 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000074 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000075 int Factor = VT.getSizeInBits()/128;
76 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
77 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000078
79 // Extract from UNDEF is UNDEF.
80 if (Vec.getOpcode() == ISD::UNDEF)
81 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
82
83 if (isa<ConstantSDNode>(Idx)) {
84 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
85
86 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
87 // we can match to VEXTRACTF128.
88 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
89
90 // This is the index of the first element of the 128-bit chunk
91 // we want.
92 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
93 * ElemsPerChunk);
94
95 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000096 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
97 VecIdx);
98
99 return Result;
100 }
101
102 return SDValue();
103}
104
105/// Generate a DAG to put 128-bits into a vector > 128 bits. This
106/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000107/// simple superregister reference. Idx is an index in the 128 bits
108/// we want. It need not be aligned to a 128-bit bounday. That makes
109/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000110static SDValue Insert128BitVector(SDValue Result,
111 SDValue Vec,
112 SDValue Idx,
113 SelectionDAG &DAG,
114 DebugLoc dl) {
115 if (isa<ConstantSDNode>(Idx)) {
116 EVT VT = Vec.getValueType();
117 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
118
119 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000120 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000121 EVT ResultVT = Result.getValueType();
122
123 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000124 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000125
126 // This is the index of the first element of the 128-bit chunk
127 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000128 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000129 * ElemsPerChunk);
130
131 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000132 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
133 VecIdx);
134 return Result;
135 }
136
137 return SDValue();
138}
139
Chris Lattnerf0144122009-07-28 03:13:23 +0000140static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
142 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000143
Evan Cheng2bffee22011-02-01 01:14:13 +0000144 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000145 if (is64Bit)
146 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000147 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000148 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000149
Evan Cheng203576a2011-07-20 19:50:42 +0000150 if (Subtarget->isTargetELF())
151 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000153 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000154 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000155}
156
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000157X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000158 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000159 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000160 X86ScalarSSEf64 = Subtarget->hasSSE2();
161 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000162 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000165 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000166
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000168 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000169
170 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000171 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000172 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
173 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000174
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 // For 64-bit since we have so many registers use the ILP scheduler, for
176 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000177 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000178 if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000180 else if (Subtarget->isAtom())
181 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000182 else
183 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000184 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000185
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000186 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000187 // Setup Windows compiler runtime calls.
188 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000189 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000190 setLibcallName(RTLIB::SREM_I64, "_allrem");
191 setLibcallName(RTLIB::UREM_I64, "_aullrem");
192 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000194 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000196 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000197 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
198 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
199 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000200 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
201 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Chris Lattner399610a2006-12-05 18:22:22 +0000321 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000322 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000323 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
324 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000325 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000326 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000327 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000329 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000330 }
Chris Lattner21f66852005-12-23 05:15:23 +0000331
Dan Gohmanb00ee212008-02-18 19:34:53 +0000332 // Scalar integer divide and remainder are lowered to use operations that
333 // produce two results, to match the available instructions. This exposes
334 // the two-result form to trivial CSE, which is able to combine x/y and x%y
335 // into a single instruction.
336 //
337 // Scalar integer multiply-high is also lowered to use two-result
338 // operations, to match the available instructions. However, plain multiply
339 // (low) operations are left as Legal, as there are single-result
340 // instructions for this in x86. Using the two-result multiply instructions
341 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000342 for (unsigned i = 0, e = 4; i != e; ++i) {
343 MVT VT = IntVTs[i];
344 setOperationAction(ISD::MULHS, VT, Expand);
345 setOperationAction(ISD::MULHU, VT, Expand);
346 setOperationAction(ISD::SDIV, VT, Expand);
347 setOperationAction(ISD::UDIV, VT, Expand);
348 setOperationAction(ISD::SREM, VT, Expand);
349 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000350
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000351 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000352 setOperationAction(ISD::ADDC, VT, Custom);
353 setOperationAction(ISD::ADDE, VT, Custom);
354 setOperationAction(ISD::SUBC, VT, Custom);
355 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000356 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000357
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
359 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
360 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
361 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000362 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
367 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
368 setOperationAction(ISD::FREM , MVT::f32 , Expand);
369 setOperationAction(ISD::FREM , MVT::f64 , Expand);
370 setOperationAction(ISD::FREM , MVT::f80 , Expand);
371 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Chandler Carruth77821022011-12-24 12:12:34 +0000373 // Promote the i8 variants and force them on up to i32 which has a shorter
374 // encoding.
375 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
376 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
377 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000379 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000380 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
381 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
382 if (Subtarget->is64Bit())
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000384 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000392 // When promoting the i8 variants, force them to i32 for a shorter
393 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000394 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000395 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
396 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
397 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
399 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
400 if (Subtarget->is64Bit())
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000402 } else {
403 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
404 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
405 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
409 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000410 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
412 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000413 }
414
Benjamin Kramer1292c222010-12-04 20:32:23 +0000415 if (Subtarget->hasPOPCNT()) {
416 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
417 } else {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
419 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
420 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
421 if (Subtarget->is64Bit())
422 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
423 }
424
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
426 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000427
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000429 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000430 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000432 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
434 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
435 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
437 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000438 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
440 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
441 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000445 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000446 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000448
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000449 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
451 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
452 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
453 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000454 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
456 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000457 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
462 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000465 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
467 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
468 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000469 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
471 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
472 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000473 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000474
Craig Topper1accb7e2012-01-10 06:54:16 +0000475 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000477
Eric Christopher9a9d2752010-07-22 02:48:34 +0000478 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000479 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000480
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000481 // On X86 and X86-64, atomic operations are lowered to locked instructions.
482 // Locked instructions, in turn, have implicit fence semantics (all memory
483 // operations are flushed before issuing the locked instruction, and they
484 // are not buffered), so we can fold away the common pattern of
485 // fence-atomic-fence.
486 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000487
Mon P Wang63307c32008-05-05 19:05:59 +0000488 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000489 for (unsigned i = 0, e = 4; i != e; ++i) {
490 MVT VT = IntVTs[i];
491 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
492 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000493 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000494 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000495
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000496 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000497 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 }
506
Eli Friedman43f51ae2011-08-26 21:21:21 +0000507 if (Subtarget->hasCmpxchg16b()) {
508 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
509 }
510
Evan Cheng3c992d22006-03-07 02:02:57 +0000511 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000512 if (!Subtarget->isTargetDarwin() &&
513 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000514 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000516 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000517
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
519 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000522 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000523 setExceptionPointerRegister(X86::RAX);
524 setExceptionSelectorRegister(X86::RDX);
525 } else {
526 setExceptionPointerRegister(X86::EAX);
527 setExceptionSelectorRegister(X86::EDX);
528 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
530 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000531
Duncan Sands4a544a72011-09-06 13:37:06 +0000532 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
533 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000536
Nate Begemanacc398c2006-01-25 18:21:52 +0000537 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::VASTART , MVT::Other, Custom);
539 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000540 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::VAARG , MVT::Other, Custom);
542 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000543 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VAARG , MVT::Other, Expand);
545 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 }
Evan Chengae642192007-03-02 23:16:35 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
549 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000550
551 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
552 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
553 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000554 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000555 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
556 MVT::i64 : MVT::i32, Custom);
557 else
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000560
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000562 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000563 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
565 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000566
Evan Cheng223547a2006-01-31 22:28:30 +0000567 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::FABS , MVT::f64, Custom);
569 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000570
571 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::FNEG , MVT::f64, Custom);
573 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000574
Evan Cheng68c47cb2007-01-05 07:55:56 +0000575 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
577 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000578
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000579 // Lower this to FGETSIGNx86 plus an AND.
580 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
581 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
582
Evan Chengd25e9e82006-02-02 00:28:23 +0000583 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FSIN , MVT::f64, Expand);
585 setOperationAction(ISD::FCOS , MVT::f64, Expand);
586 setOperationAction(ISD::FSIN , MVT::f32, Expand);
587 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000588
Chris Lattnera54aa942006-01-29 06:26:08 +0000589 // Expand FP immediates into loads from the stack, except for the special
590 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000591 addLegalFPImmediate(APFloat(+0.0)); // xorpd
592 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000593 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000594 // Use SSE for f32, x87 for f64.
595 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
597 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
599 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601
602 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
609 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FSIN , MVT::f32, Expand);
613 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
Nate Begemane1795842008-02-14 08:57:00 +0000615 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616 addLegalFPImmediate(APFloat(+0.0f)); // xorps
617 addLegalFPImmediate(APFloat(+0.0)); // FLD0
618 addLegalFPImmediate(APFloat(+1.0)); // FLD1
619 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
620 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
621
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000622 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
624 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000626 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000628 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
630 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
633 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
634 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
635 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000636
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000637 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000640 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000641 addLegalFPImmediate(APFloat(+0.0)); // FLD0
642 addLegalFPImmediate(APFloat(+1.0)); // FLD1
643 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
644 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000645 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
646 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
647 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
648 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000650
Cameron Zwarich33390842011-07-08 21:39:21 +0000651 // We don't support FMA.
652 setOperationAction(ISD::FMA, MVT::f64, Expand);
653 setOperationAction(ISD::FMA, MVT::f32, Expand);
654
Dale Johannesen59a58732007-08-05 18:49:15 +0000655 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000656 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
658 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
659 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000660 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000661 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 addLegalFPImmediate(TmpFlt); // FLD0
663 TmpFlt.changeSign();
664 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000665
666 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 APFloat TmpFlt2(+1.0);
668 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
669 &ignored);
670 addLegalFPImmediate(TmpFlt2); // FLD1
671 TmpFlt2.changeSign();
672 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
673 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000675 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
677 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000678 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000679
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000680 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
681 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
682 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
683 setOperationAction(ISD::FRINT, MVT::f80, Expand);
684 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000685 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000686 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000687
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000688 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
690 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
691 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FLOG, MVT::f80, Expand);
694 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
695 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
696 setOperationAction(ISD::FEXP, MVT::f80, Expand);
697 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000698
Mon P Wangf007a8b2008-11-06 05:31:54 +0000699 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000700 // (for widening) or expand (for scalarization). Then we will selectively
701 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
703 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
704 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000720 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
721 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000736 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000745 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000755 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000756 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000760 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000761 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
762 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
763 setTruncStoreAction((MVT::SimpleValueType)VT,
764 (MVT::SimpleValueType)InnerVT, Expand);
765 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
766 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
767 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000768 }
769
Evan Chengc7ce29b2009-02-13 22:36:38 +0000770 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
771 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000772 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000773 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000774 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000775 }
776
Dale Johannesen0488fb62010-09-30 23:57:10 +0000777 // MMX-sized vectors (other than x86mmx) are expected to be expanded
778 // into smaller operations.
779 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
780 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
781 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
782 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
783 setOperationAction(ISD::AND, MVT::v8i8, Expand);
784 setOperationAction(ISD::AND, MVT::v4i16, Expand);
785 setOperationAction(ISD::AND, MVT::v2i32, Expand);
786 setOperationAction(ISD::AND, MVT::v1i64, Expand);
787 setOperationAction(ISD::OR, MVT::v8i8, Expand);
788 setOperationAction(ISD::OR, MVT::v4i16, Expand);
789 setOperationAction(ISD::OR, MVT::v2i32, Expand);
790 setOperationAction(ISD::OR, MVT::v1i64, Expand);
791 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
792 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
793 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
794 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
795 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
796 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
799 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
800 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
801 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
802 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
803 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000804 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
805 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
806 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000808
Craig Topper1accb7e2012-01-10 06:54:16 +0000809 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
813 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
814 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
815 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
816 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
817 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
818 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
819 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
820 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
822 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000823 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
825
Craig Topper1accb7e2012-01-10 06:54:16 +0000826 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000828
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000829 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
830 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
832 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
833 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
834 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
837 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
838 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
839 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
840 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
841 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
842 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
843 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
844 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
845 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
846 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
847 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
848 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
849 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
850 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
851 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Nadav Rotem354efd82011-09-18 14:57:03 +0000853 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000854 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
855 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
856 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000857
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
859 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
861 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000863
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000864 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
865 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
869
Evan Cheng2c3ae372006-04-12 21:21:57 +0000870 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
872 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000873 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000874 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000876 // Do not attempt to custom lower non-128-bit vectors
877 if (!VT.is128BitVector())
878 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 setOperationAction(ISD::BUILD_VECTOR,
880 VT.getSimpleVT().SimpleTy, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
884 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000885 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000886
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
888 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
890 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
891 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
892 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Nate Begemancdd1eec2008-02-12 22:51:28 +0000894 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
896 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000899 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
901 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000902 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000903
904 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000905 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000906 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000907
Owen Andersond6662ad2009-08-10 20:46:15 +0000908 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000918 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000919
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000921
Evan Cheng2c3ae372006-04-12 21:21:57 +0000922 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
924 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
925 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
926 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
929 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000930 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000931
Craig Topperd0a31172012-01-10 06:37:29 +0000932 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000933 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
934 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
935 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
936 setOperationAction(ISD::FRINT, MVT::f32, Legal);
937 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
938 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
939 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
941 setOperationAction(ISD::FRINT, MVT::f64, Legal);
942 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
943
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000947 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
948 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
949 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000952
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953 // i8 and i16 vectors are custom , because the source register and source
954 // source memory operand types are not the same width. f32 vectors are
955 // custom since the immediate controlling the insert encodes additional
956 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
958 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
963 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966
Pete Coopera77214a2011-11-14 19:38:42 +0000967 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000968 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000970 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972 }
973 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000974
Craig Topper1accb7e2012-01-10 06:54:16 +0000975 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000976 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000977 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000978
Nadav Rotem43012222011-05-11 08:12:09 +0000979 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000980 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000981
Nadav Rotem43012222011-05-11 08:12:09 +0000982 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000983 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984
985 if (Subtarget->hasAVX2()) {
986 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
987 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
988
989 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
990 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
991
992 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
993 } else {
994 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
995 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
996
997 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
998 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
999
1000 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1001 }
Nadav Rotem43012222011-05-11 08:12:09 +00001002 }
1003
Craig Topperd0a31172012-01-10 06:37:29 +00001004 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001005 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001006
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001007 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001008 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1009 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1010 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1011 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1012 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1013 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001014
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1017 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1020 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1021 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001033 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1034 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001035 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001036
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001037 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1038 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1043
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001044 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1045 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1046
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001047 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1048 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001051 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052
Duncan Sands28b77e92011-09-06 19:07:46 +00001053 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1054 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001057
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001058 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1059 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1060 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1061
Craig Topperaaa643c2011-11-09 07:28:55 +00001062 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1063 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1064 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001066
Craig Topperaaa643c2011-11-09 07:28:55 +00001067 if (Subtarget->hasAVX2()) {
1068 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1069 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1070 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1071 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1074 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1075 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1076 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001077
Craig Topperaaa643c2011-11-09 07:28:55 +00001078 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1079 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1080 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001081 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001082
1083 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001084
1085 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1087
1088 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1089 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1090
1091 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001092 } else {
1093 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1094 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1095 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1096 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1097
1098 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1099 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1100 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1101 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1102
1103 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1104 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1105 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1106 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001107
1108 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1109 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1110
1111 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1112 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1113
1114 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001115 }
Craig Topper13894fa2011-08-24 06:14:18 +00001116
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001117 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001118 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1120 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1121 EVT VT = SVT;
1122
1123 // Extract subvector is special because the value type
1124 // (result) is 128-bit but the source is 256-bit wide.
1125 if (VT.is128BitVector())
1126 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1127
1128 // Do not attempt to custom lower other non-256-bit vectors
1129 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001130 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001131
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001132 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1133 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1134 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1135 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001136 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001137 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001138 }
1139
David Greene54d8eba2011-01-27 22:38:56 +00001140 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1142 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1143 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001144
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145 // Do not attempt to promote non-256-bit vectors
1146 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001147 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001148
1149 setOperationAction(ISD::AND, SVT, Promote);
1150 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1151 setOperationAction(ISD::OR, SVT, Promote);
1152 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1153 setOperationAction(ISD::XOR, SVT, Promote);
1154 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::LOAD, SVT, Promote);
1156 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1157 setOperationAction(ISD::SELECT, SVT, Promote);
1158 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001159 }
David Greene9b9838d2009-06-29 16:47:10 +00001160 }
1161
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001162 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1163 // of this type with custom code.
1164 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1165 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001166 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1167 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 }
1169
Evan Cheng6be2c582006-04-05 23:38:46 +00001170 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001172
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001173
Eli Friedman962f5492010-06-02 19:35:46 +00001174 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1175 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001176 //
Eli Friedman962f5492010-06-02 19:35:46 +00001177 // FIXME: We really should do custom legalization for addition and
1178 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1179 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001180 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1181 // Add/Sub/Mul with overflow operations are custom lowered.
1182 MVT VT = IntVTs[i];
1183 setOperationAction(ISD::SADDO, VT, Custom);
1184 setOperationAction(ISD::UADDO, VT, Custom);
1185 setOperationAction(ISD::SSUBO, VT, Custom);
1186 setOperationAction(ISD::USUBO, VT, Custom);
1187 setOperationAction(ISD::SMULO, VT, Custom);
1188 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001189 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001190
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001191 // There are no 8-bit 3-address imul/mul instructions
1192 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1193 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001194
Evan Chengd54f2d52009-03-31 19:38:51 +00001195 if (!Subtarget->is64Bit()) {
1196 // These libcalls are not available in 32-bit.
1197 setLibcallName(RTLIB::SHL_I128, 0);
1198 setLibcallName(RTLIB::SRL_I128, 0);
1199 setLibcallName(RTLIB::SRA_I128, 0);
1200 }
1201
Evan Cheng206ee9d2006-07-07 08:33:52 +00001202 // We have target-specific dag combine patterns for the following nodes:
1203 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001204 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001205 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001206 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001207 setTargetDAGCombine(ISD::SHL);
1208 setTargetDAGCombine(ISD::SRA);
1209 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001210 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001211 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001212 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001213 setTargetDAGCombine(ISD::FADD);
1214 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001215 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001216 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001217 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001218 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001219 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001220 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001221 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001222 if (Subtarget->is64Bit())
1223 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001224 if (Subtarget->hasBMI())
1225 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001226
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001227 computeRegisterProperties();
1228
Evan Cheng05219282011-01-06 06:52:41 +00001229 // On Darwin, -Os means optimize for size without hurting performance,
1230 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001231 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001232 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001233 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001234 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1235 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1236 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001237 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001238 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001239
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001240 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001241}
1242
Scott Michel5b8f82e2008-03-10 15:42:14 +00001243
Duncan Sands28b77e92011-09-06 19:07:46 +00001244EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1245 if (!VT.isVector()) return MVT::i8;
1246 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001247}
1248
1249
Evan Cheng29286502008-01-23 23:17:41 +00001250/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1251/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001252static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001253 if (MaxAlign == 16)
1254 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001255 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001256 if (VTy->getBitWidth() == 128)
1257 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 unsigned EltAlign = 0;
1260 getMaxByValAlign(ATy->getElementType(), EltAlign);
1261 if (EltAlign > MaxAlign)
1262 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001263 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001264 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1265 unsigned EltAlign = 0;
1266 getMaxByValAlign(STy->getElementType(i), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
1269 if (MaxAlign == 16)
1270 break;
1271 }
1272 }
1273 return;
1274}
1275
1276/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1277/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001278/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1279/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001280unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001281 if (Subtarget->is64Bit()) {
1282 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001283 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001284 if (TyAlign > 8)
1285 return TyAlign;
1286 return 8;
1287 }
1288
Evan Cheng29286502008-01-23 23:17:41 +00001289 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001290 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001291 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001292 return Align;
1293}
Chris Lattner2b02a442007-02-25 08:29:00 +00001294
Evan Chengf0df0312008-05-15 08:39:06 +00001295/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001296/// and store operations as a result of memset, memcpy, and memmove
1297/// lowering. If DstAlign is zero that means it's safe to destination
1298/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1299/// means there isn't a need to check it against alignment requirement,
1300/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001301/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1303/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1304/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001305/// It returns EVT::Other if the type should be determined using generic
1306/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001307EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001308X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1309 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001310 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001311 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001313 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1314 // linux. This is because the stack realignment code can't handle certain
1315 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001316 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001317 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001318 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001319 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001320 (Subtarget->isUnalignedMemAccessFast() ||
1321 ((DstAlign == 0 || DstAlign >= 16) &&
1322 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001323 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001324 if (Subtarget->getStackAlignment() >= 32) {
1325 if (Subtarget->hasAVX2())
1326 return MVT::v8i32;
1327 if (Subtarget->hasAVX())
1328 return MVT::v8f32;
1329 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001330 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001332 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001334 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001335 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 // Do not use f64 to lower memcpy if source is string constant. It's
1339 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001342 }
Evan Chengf0df0312008-05-15 08:39:06 +00001343 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 return MVT::i64;
1345 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001346}
1347
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001348/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1349/// current function. The returned value is a member of the
1350/// MachineJumpTableInfo::JTEntryKind enum.
1351unsigned X86TargetLowering::getJumpTableEncoding() const {
1352 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1353 // symbol.
1354 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1355 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001356 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001357
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001358 // Otherwise, use the normal jump table encoding heuristics.
1359 return TargetLowering::getJumpTableEncoding();
1360}
1361
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362const MCExpr *
1363X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1364 const MachineBasicBlock *MBB,
1365 unsigned uid,MCContext &Ctx) const{
1366 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1367 Subtarget->isPICStyleGOT());
1368 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1369 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001370 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1371 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001372}
1373
Evan Chengcc415862007-11-09 01:32:10 +00001374/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1375/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001376SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001377 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001378 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001379 // This doesn't have DebugLoc associated with it, but is not really the
1380 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001381 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001382 return Table;
1383}
1384
Chris Lattner589c6f62010-01-26 06:28:43 +00001385/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1386/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1387/// MCExpr.
1388const MCExpr *X86TargetLowering::
1389getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1390 MCContext &Ctx) const {
1391 // X86-64 uses RIP relative addressing based on the jump table label.
1392 if (Subtarget->isPICStyleRIPRel())
1393 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1394
1395 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001396 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001397}
1398
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001399// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001400std::pair<const TargetRegisterClass*, uint8_t>
1401X86TargetLowering::findRepresentativeClass(EVT VT) const{
1402 const TargetRegisterClass *RRC = 0;
1403 uint8_t Cost = 1;
1404 switch (VT.getSimpleVT().SimpleTy) {
1405 default:
1406 return TargetLowering::findRepresentativeClass(VT);
1407 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1408 RRC = (Subtarget->is64Bit()
1409 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1410 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001411 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001412 RRC = X86::VR64RegisterClass;
1413 break;
1414 case MVT::f32: case MVT::f64:
1415 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1416 case MVT::v4f32: case MVT::v2f64:
1417 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1418 case MVT::v4f64:
1419 RRC = X86::VR128RegisterClass;
1420 break;
1421 }
1422 return std::make_pair(RRC, Cost);
1423}
1424
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001425bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1426 unsigned &Offset) const {
1427 if (!Subtarget->isTargetLinux())
1428 return false;
1429
1430 if (Subtarget->is64Bit()) {
1431 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1432 Offset = 0x28;
1433 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1434 AddressSpace = 256;
1435 else
1436 AddressSpace = 257;
1437 } else {
1438 // %gs:0x14 on i386
1439 Offset = 0x14;
1440 AddressSpace = 256;
1441 }
1442 return true;
1443}
1444
1445
Chris Lattner2b02a442007-02-25 08:29:00 +00001446//===----------------------------------------------------------------------===//
1447// Return Value Calling Convention Implementation
1448//===----------------------------------------------------------------------===//
1449
Chris Lattner59ed56b2007-02-28 04:55:35 +00001450#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001451
Michael J. Spencerec38de22010-10-10 22:04:20 +00001452bool
Eric Christopher471e4222011-06-08 23:55:35 +00001453X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1454 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001455 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001456 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001457 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001458 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001459 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001460 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461}
1462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463SDValue
1464X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001465 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001467 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001468 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001469 MachineFunction &MF = DAG.getMachineFunction();
1470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Chris Lattner9774c912007-02-27 05:28:59 +00001472 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001473 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 RVLocs, *DAG.getContext());
1475 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Evan Chengdcea1632010-02-04 02:40:39 +00001477 // Add the regs to the liveout set for the function.
1478 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1479 for (unsigned i = 0; i != RVLocs.size(); ++i)
1480 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1481 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Dan Gohman475871a2008-07-27 21:46:04 +00001483 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001484
Dan Gohman475871a2008-07-27 21:46:04 +00001485 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001486 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1487 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001488 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1489 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001491 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001492 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1493 CCValAssign &VA = RVLocs[i];
1494 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001495 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001496 EVT ValVT = ValToCopy.getValueType();
1497
Dale Johannesenc4510512010-09-24 19:05:48 +00001498 // If this is x86-64, and we disabled SSE, we can't return FP values,
1499 // or SSE or MMX vectors.
1500 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1501 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001502 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001503 report_fatal_error("SSE register return with SSE disabled");
1504 }
1505 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1506 // llvm-gcc has never done it right and no one has noticed, so this
1507 // should be OK for now.
1508 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001509 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001511
Chris Lattner447ff682008-03-11 03:23:40 +00001512 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1513 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001514 if (VA.getLocReg() == X86::ST0 ||
1515 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1517 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001520 RetOps.push_back(ValToCopy);
1521 // Don't emit a copytoreg.
1522 continue;
1523 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001524
Evan Cheng242b38b2009-02-23 09:03:22 +00001525 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1526 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001527 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001528 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001529 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001530 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001531 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1532 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 // If we don't have SSE2 available, convert to v4f32 so the generated
1534 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001535 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001538 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001539 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001540
Dale Johannesendd64c412009-02-04 00:33:20 +00001541 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001542 Flag = Chain.getValue(1);
1543 }
Dan Gohman61a92132008-04-21 23:59:07 +00001544
1545 // The x86-64 ABI for returning structs by value requires that we copy
1546 // the sret argument into %rax for the return. We saved the argument into
1547 // a virtual register in the entry block, so now we copy the value out
1548 // and into %rax.
1549 if (Subtarget->is64Bit() &&
1550 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1551 MachineFunction &MF = DAG.getMachineFunction();
1552 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1553 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001554 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001555 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001556 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001557
Dale Johannesendd64c412009-02-04 00:33:20 +00001558 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001559 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001560
1561 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001562 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Chris Lattner447ff682008-03-11 03:23:40 +00001565 RetOps[0] = Chain; // Update chain.
1566
1567 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001568 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
1571 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001573}
1574
Evan Cheng3d2125c2010-11-30 23:55:39 +00001575bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1576 if (N->getNumValues() != 1)
1577 return false;
1578 if (!N->hasNUsesOfValue(1, 0))
1579 return false;
1580
1581 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001582 if (Copy->getOpcode() != ISD::CopyToReg &&
1583 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001584 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001585
1586 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001587 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001589 if (UI->getOpcode() != X86ISD::RET_FLAG)
1590 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591 HasRet = true;
1592 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593
Evan Cheng1bf891a2010-12-01 22:59:46 +00001594 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001595}
1596
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001597EVT
1598X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001599 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001600 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001601 // TODO: Is this also valid on 32-bit?
1602 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001603 ReturnMVT = MVT::i8;
1604 else
1605 ReturnMVT = MVT::i32;
1606
1607 EVT MinVT = getRegisterType(Context, ReturnMVT);
1608 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001609}
1610
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611/// LowerCallResult - Lower the result values of a call into the
1612/// appropriate copies out of appropriate physical registers.
1613///
1614SDValue
1615X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001616 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 const SmallVectorImpl<ISD::InputArg> &Ins,
1618 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001619 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001620
Chris Lattnere32bbf62007-02-28 07:09:55 +00001621 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001622 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001623 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001624 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1625 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001627
Chris Lattner3085e152007-02-25 08:59:22 +00001628 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001629 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001630 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001631 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001632
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001635 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001636 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 }
1638
Evan Cheng79fb3b42009-02-20 20:43:02 +00001639 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001640
1641 // If this is a call to a function that returns an fp value on the floating
1642 // point stack, we must guarantee the the value is popped from the stack, so
1643 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001644 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001645 // instead.
1646 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1647 // If we prefer to use the value in xmm registers, copy it out as f80 and
1648 // use a truncate to move it from fp stack reg to xmm reg.
1649 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001651 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1652 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001653 Val = Chain.getValue(0);
1654
1655 // Round the f80 to the right size, which also moves it to the appropriate
1656 // xmm register.
1657 if (CopyVT != VA.getValVT())
1658 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1659 // This truncation won't change the value.
1660 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001661 } else {
1662 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1663 CopyVT, InFlag).getValue(1);
1664 Val = Chain.getValue(0);
1665 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001666 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001667 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001668 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001669
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001671}
1672
1673
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001674//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001675// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001676//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001677// StdCall calling convention seems to be standard for many Windows' API
1678// routines and around. It differs from C calling convention just a little:
1679// callee should clean up the stack, not caller. Symbols should be also
1680// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681// For info on fast calling convention see Fast Calling Convention (tail call)
1682// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001685/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1687 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001688 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001689
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001691}
1692
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001693/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001694/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695static bool
1696ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1697 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001703/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1704/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001705/// the specific parameter attribute. The copy will be passed as a byval
1706/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001707static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001708CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001709 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1710 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001711 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001712
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001714 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001715 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001716}
1717
Chris Lattner29689432010-03-11 00:22:57 +00001718/// IsTailCallConvention - Return true if the calling convention is one that
1719/// supports tail call optimization.
1720static bool IsTailCallConvention(CallingConv::ID CC) {
1721 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1722}
1723
Evan Cheng485fafc2011-03-21 01:19:09 +00001724bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001725 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001726 return false;
1727
1728 CallSite CS(CI);
1729 CallingConv::ID CalleeCC = CS.getCallingConv();
1730 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1731 return false;
1732
1733 return true;
1734}
1735
Evan Cheng0c439eb2010-01-27 00:07:07 +00001736/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1737/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001738static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1739 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001740 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001741}
1742
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743SDValue
1744X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001745 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001746 const SmallVectorImpl<ISD::InputArg> &Ins,
1747 DebugLoc dl, SelectionDAG &DAG,
1748 const CCValAssign &VA,
1749 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001750 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001751 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001753 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1754 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001755 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001756 EVT ValVT;
1757
1758 // If value is passed by pointer we have address passed instead of the value
1759 // itself.
1760 if (VA.getLocInfo() == CCValAssign::Indirect)
1761 ValVT = VA.getLocVT();
1762 else
1763 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001764
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001765 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001766 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001767 // In case of tail call optimization mark all arguments mutable. Since they
1768 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001769 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001770 unsigned Bytes = Flags.getByValSize();
1771 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1772 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001773 return DAG.getFrameIndex(FI, getPointerTy());
1774 } else {
1775 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001776 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1778 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001779 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001780 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001782}
1783
Dan Gohman475871a2008-07-27 21:46:04 +00001784SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001786 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 bool isVarArg,
1788 const SmallVectorImpl<ISD::InputArg> &Ins,
1789 DebugLoc dl,
1790 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001791 SmallVectorImpl<SDValue> &InVals)
1792 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001793 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001794 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001795
Gordon Henriksen86737662008-01-05 16:56:59 +00001796 const Function* Fn = MF.getFunction();
1797 if (Fn->hasExternalLinkage() &&
1798 Subtarget->isTargetCygMing() &&
1799 Fn->getName() == "main")
1800 FuncInfo->setForceFramePointer(true);
1801
Evan Cheng1bc78042006-04-26 01:20:17 +00001802 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001803 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001804 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001805 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001806
Chris Lattner29689432010-03-11 00:22:57 +00001807 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1808 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001809
Chris Lattner638402b2007-02-28 07:00:42 +00001810 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001812 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001814
1815 // Allocate shadow area for Win64
1816 if (IsWin64) {
1817 CCInfo.AllocateStack(32, 8);
1818 }
1819
Duncan Sands45907662010-10-31 13:21:44 +00001820 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001821
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001823 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001824 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1825 CCValAssign &VA = ArgLocs[i];
1826 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1827 // places.
1828 assert(VA.getValNo() != LastVal &&
1829 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001830 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001831 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001832
Chris Lattnerf39f7712007-02-28 05:46:49 +00001833 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001834 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001835 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001844 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1845 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001846 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001847 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001848 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001849 RC = X86::VR64RegisterClass;
1850 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001851 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001852
Devang Patel68e6bee2011-02-21 23:21:26 +00001853 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Chris Lattnerf39f7712007-02-28 05:46:49 +00001856 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1857 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1858 // right size.
1859 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001860 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 DAG.getValueType(VA.getValVT()));
1862 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001863 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 // Handle MMX values passed in XMM regs.
1870 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001871 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1872 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 } else
1874 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001875 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001876 } else {
1877 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880
1881 // If value is passed via pointer - do a load.
1882 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001883 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001884 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001887 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001888
Dan Gohman61a92132008-04-21 23:59:07 +00001889 // The x86-64 ABI for returning structs by value requires that we copy
1890 // the sret argument into %rax for the return. Save the argument into
1891 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001892 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001893 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1894 unsigned Reg = FuncInfo->getSRetReturnReg();
1895 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001897 FuncInfo->setSRetReturnReg(Reg);
1898 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001901 }
1902
Chris Lattnerf39f7712007-02-28 05:46:49 +00001903 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001904 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001905 if (FuncIsMadeTailCallSafe(CallConv,
1906 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001907 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001908
Evan Cheng1bc78042006-04-26 01:20:17 +00001909 // If the function takes variable number of arguments, make a frame index for
1910 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001911 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001912 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1913 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001914 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 }
1916 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1918
1919 // FIXME: We should really autogenerate these arrays
1920 static const unsigned GPR64ArgRegsWin64[] = {
1921 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001922 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001923 static const unsigned GPR64ArgRegs64Bit[] = {
1924 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1925 };
1926 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1928 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1929 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001930 const unsigned *GPR64ArgRegs;
1931 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001932
1933 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001934 // The XMM registers which might contain var arg parameters are shadowed
1935 // in their paired GPR. So we only need to save the GPR to their home
1936 // slots.
1937 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001938 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001939 } else {
1940 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1941 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001942
Chad Rosier30450e82011-12-22 22:35:21 +00001943 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1944 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945 }
1946 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1947 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Devang Patel578efa92009-06-05 21:57:13 +00001949 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001950 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001951 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001952 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1953 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001954 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001956 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 // Kernel mode asks for SSE to be disabled, so don't push them
1958 // on the stack.
1959 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001960
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001962 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001963 // Get to the caller-allocated home save location. Add 8 to account
1964 // for the return address.
1965 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001966 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001967 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001968 // Fixup to set vararg frame on shadow area (4 x i64).
1969 if (NumIntRegs < 4)
1970 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 } else {
1972 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001973 // registers, then we must store them to their spots on the stack so
1974 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1976 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1977 FuncInfo->setRegSaveFrameIndex(
1978 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001979 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001984 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1985 getPointerTy());
1986 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001987 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001988 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1989 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001990 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001991 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001994 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001995 MachinePointerInfo::getFixedStack(
1996 FuncInfo->getRegSaveFrameIndex(), Offset),
1997 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001999 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002001
Dan Gohmanface41a2009-08-16 21:24:25 +00002002 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2003 // Now store the XMM (fp + vector) parameter registers.
2004 SmallVector<SDValue, 11> SaveXMMOps;
2005 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002006
Devang Patel68e6bee2011-02-21 23:21:26 +00002007 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002008 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2009 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002010
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2012 FuncInfo->getRegSaveFrameIndex()));
2013 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2014 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Dan Gohmanface41a2009-08-16 21:24:25 +00002016 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002017 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002018 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2020 SaveXMMOps.push_back(Val);
2021 }
2022 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2023 MVT::Other,
2024 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002026
2027 if (!MemOps.empty())
2028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2029 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002034 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2035 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002036 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002037 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002038 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002039 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002040 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2041 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002043 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002044
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 // RegSaveFrameIndex is X86-64 only.
2047 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002048 if (CallConv == CallingConv::X86_FastCall ||
2049 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 // fastcc functions can't have varargs.
2051 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 }
Evan Cheng25caf632006-05-23 21:06:34 +00002053
Rafael Espindola76927d752011-08-30 19:39:58 +00002054 FuncInfo->setArgumentStackSize(StackSize);
2055
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002057}
2058
Dan Gohman475871a2008-07-27 21:46:04 +00002059SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2061 SDValue StackPtr, SDValue Arg,
2062 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002063 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002064 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002065 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002066 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002067 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002068 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002069 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002070
2071 return DAG.getStore(Chain, dl, Arg, PtrOff,
2072 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002073 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002074}
2075
Bill Wendling64e87322009-01-16 19:25:27 +00002076/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002077/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002078SDValue
2079X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002080 SDValue &OutRetAddr, SDValue Chain,
2081 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002082 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002083 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002084 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002086
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002088 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002089 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002090 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091}
2092
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002093/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002094/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002095static SDValue
2096EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002098 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 // Store the return address to the appropriate stack slot.
2100 if (!FPDiff) return Chain;
2101 // Calculate the new stack slot for the return address.
2102 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002103 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002104 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002106 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002108 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002109 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 return Chain;
2111}
2112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002114X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002115 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002116 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002118 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 const SmallVectorImpl<ISD::InputArg> &Ins,
2120 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002121 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 MachineFunction &MF = DAG.getMachineFunction();
2123 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002124 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002125 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002127 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128
Nick Lewycky22de16d2012-01-19 00:34:10 +00002129 if (MF.getTarget().Options.DisableTailCalls)
2130 isTailCall = false;
2131
Evan Cheng5f941932010-02-05 02:21:12 +00002132 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002133 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002134 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2135 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002136 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002137
2138 // Sibcalls are automatically detected tailcalls which do not require
2139 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002140 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002141 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002142
2143 if (isTailCall)
2144 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002145 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002146
Chris Lattner29689432010-03-11 00:22:57 +00002147 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2148 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002149
Chris Lattner638402b2007-02-28 07:00:42 +00002150 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002151 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002152 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002154
2155 // Allocate shadow area for Win64
2156 if (IsWin64) {
2157 CCInfo.AllocateStack(32, 8);
2158 }
2159
Duncan Sands45907662010-10-31 13:21:44 +00002160 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattner423c5f42007-02-28 05:31:48 +00002162 // Get a count of how many bytes are to be pushed on the stack.
2163 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002164 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002165 // This is a sibcall. The memory operands are available in caller's
2166 // own caller's stack.
2167 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002168 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2169 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002171
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002173 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002175 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2177 FPDiff = NumBytesCallerPushed - NumBytes;
2178
2179 // Set the delta of movement of the returnaddr stackslot.
2180 // But only set if delta is greater than previous delta.
2181 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2182 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2183 }
2184
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 if (!IsSibcall)
2186 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002189 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (isTailCall && FPDiff)
2191 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2192 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002193
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2195 SmallVector<SDValue, 8> MemOpChains;
2196 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002197
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198 // Walk the register/memloc assignments, inserting copies/loads. In the case
2199 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2201 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002203 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002205 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 // Promote the value if needed.
2208 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002209 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 case CCValAssign::Full: break;
2211 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002212 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 break;
2214 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 break;
2217 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002218 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2219 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002220 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2222 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 } else
2224 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2225 break;
2226 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002227 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002229 case CCValAssign::Indirect: {
2230 // Store the argument.
2231 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002232 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002234 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002235 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236 Arg = SpillSlot;
2237 break;
2238 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002242 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2243 if (isVarArg && IsWin64) {
2244 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2245 // shadow reg if callee is a varargs function.
2246 unsigned ShadowReg = 0;
2247 switch (VA.getLocReg()) {
2248 case X86::XMM0: ShadowReg = X86::RCX; break;
2249 case X86::XMM1: ShadowReg = X86::RDX; break;
2250 case X86::XMM2: ShadowReg = X86::R8; break;
2251 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002252 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002253 if (ShadowReg)
2254 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002255 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002256 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002257 assert(VA.isMemLoc());
2258 if (StackPtr.getNode() == 0)
2259 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2260 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2261 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002264
Evan Cheng32fe1032006-05-25 00:59:30 +00002265 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002267 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002268
Evan Cheng347d5f72006-04-28 21:29:37 +00002269 // Build a sequence of copy-to-reg nodes chained together with token chain
2270 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 // Tail call byval lowering might overwrite argument registers so in case of
2273 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002277 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 InFlag = Chain.getValue(1);
2279 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002280
Chris Lattner88e1fd52009-07-09 04:24:46 +00002281 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002282 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2283 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002285 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2286 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002287 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002288 InFlag);
2289 InFlag = Chain.getValue(1);
2290 } else {
2291 // If we are tail calling and generating PIC/GOT style code load the
2292 // address of the callee into ECX. The value in ecx is used as target of
2293 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2294 // for tail calls on PIC/GOT architectures. Normally we would just put the
2295 // address of GOT into ebx and then call target@PLT. But for tail calls
2296 // ebx would be restored (since ebx is callee saved) before jumping to the
2297 // target@PLT.
2298
2299 // Note: The actual moving to ECX is done further down.
2300 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2301 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2302 !G->getGlobal()->hasProtectedVisibility())
2303 Callee = LowerGlobalAddress(Callee, DAG);
2304 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002305 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002306 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002307 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002308
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002309 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002310 // From AMD64 ABI document:
2311 // For calls that may call functions that use varargs or stdargs
2312 // (prototype-less calls or calls to functions containing ellipsis (...) in
2313 // the declaration) %al is used as hidden argument to specify the number
2314 // of SSE registers used. The contents of %al do not need to match exactly
2315 // the number of registers, but must be an ubound on the number of SSE
2316 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002317
Gordon Henriksen86737662008-01-05 16:56:59 +00002318 // Count the number of XMM registers allocated.
2319 static const unsigned XMMArgRegs[] = {
2320 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2321 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2322 };
2323 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002324 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002325 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 InFlag = Chain.getValue(1);
2330 }
2331
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002332
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002333 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 if (isTailCall) {
2335 // Force all the incoming stack arguments to be loaded from the stack
2336 // before any new outgoing arguments are stored to the stack, because the
2337 // outgoing stack slots may alias the incoming argument stack slots, and
2338 // the alias isn't otherwise explicit. This is slightly more conservative
2339 // than necessary, because it means that each store effectively depends
2340 // on every argument instead of just those arguments it would clobber.
2341 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SmallVector<SDValue, 8> MemOpChains2;
2344 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002346 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002347 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002348 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002349 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2350 CCValAssign &VA = ArgLocs[i];
2351 if (VA.isRegLoc())
2352 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002353 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002354 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 // Create frame index.
2357 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002358 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002359 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002360 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002361
Duncan Sands276dcbd2008-03-21 09:14:45 +00002362 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002363 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002365 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002366 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002367 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002368 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002369
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2371 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002373 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002374 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002375 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002377 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002378 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381 }
2382
2383 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002385 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002386
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 // Copy arguments to their registers.
2388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002390 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 InFlag = Chain.getValue(1);
2392 }
Dan Gohman475871a2008-07-27 21:46:04 +00002393 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002396 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002397 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 }
2399
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002400 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2401 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2402 // In the 64-bit large code model, we have to make all calls
2403 // through a register, since the call instruction's 32-bit
2404 // pc-relative offset may not be large enough to hold the whole
2405 // address.
2406 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002407 // If the callee is a GlobalAddress node (quite common, every direct call
2408 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2409 // it.
2410
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002411 // We should use extra load for direct calls to dllimported functions in
2412 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002413 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002414 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002415 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002416 bool ExtraLoad = false;
2417 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002418
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2420 // external symbols most go through the PLT in PIC mode. If the symbol
2421 // has hidden or protected visibility, or if it is static or local, then
2422 // we don't need to use the PLT - we can directly call it.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002425 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002427 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002428 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002429 (!Subtarget->getTargetTriple().isMacOSX() ||
2430 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002431 // PC-relative references to external symbols should go through $stub,
2432 // unless we're building with the leopard linker or later, which
2433 // automatically synthesizes these stubs.
2434 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002435 } else if (Subtarget->isPICStyleRIPRel() &&
2436 isa<Function>(GV) &&
2437 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2438 // If the function is marked as non-lazy, generate an indirect call
2439 // which loads from the GOT directly. This avoids runtime overhead
2440 // at the cost of eager binding (and one extra byte of encoding).
2441 OpFlags = X86II::MO_GOTPCREL;
2442 WrapperKind = X86ISD::WrapperRIP;
2443 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002445
Devang Patel0d881da2010-07-06 22:08:15 +00002446 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002448
2449 // Add a wrapper if needed.
2450 if (WrapperKind != ISD::DELETED_NODE)
2451 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2452 // Add extra indirection if needed.
2453 if (ExtraLoad)
2454 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2455 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002456 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 }
Bill Wendling056292f2008-09-16 21:48:12 +00002458 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002459 unsigned char OpFlags = 0;
2460
Evan Cheng1bf891a2010-12-01 22:59:46 +00002461 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2462 // external symbols should go through the PLT.
2463 if (Subtarget->isTargetELF() &&
2464 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2465 OpFlags = X86II::MO_PLT;
2466 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002473 }
Eric Christopherfd179292009-08-27 18:07:15 +00002474
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2476 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002477 }
2478
Chris Lattnerd96d0722007-02-25 06:40:16 +00002479 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002480 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002482
Evan Chengf22f9b32010-02-06 03:28:46 +00002483 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002484 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2485 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002486 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002488
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002489 Ops.push_back(Chain);
2490 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002491
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002494
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 // Add argument registers to the end of the list so that they are known live
2496 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002497 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2498 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2499 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002500
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002503 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2504
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002505 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002506 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002508
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002509 // Add a register mask operand representing the call-preserved registers.
2510 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2511 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2512 assert(Mask && "Missing call preserved mask for calling convention");
2513 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002514
Gabor Greifba36cb52008-08-28 21:40:38 +00002515 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002516 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002517
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002519 // We used to do:
2520 //// If this is the first return lowered for this function, add the regs
2521 //// to the liveout set for the function.
2522 // This isn't right, although it's probably harmless on x86; liveouts
2523 // should be computed from returns not tail calls. Consider a void
2524 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 return DAG.getNode(X86ISD::TC_RETURN, dl,
2526 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002527 }
2528
Dale Johannesenace16102009-02-03 19:33:06 +00002529 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002530 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002531
Chris Lattner2d297092006-05-23 18:50:38 +00002532 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002534 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2535 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002536 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002537 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2538 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002539 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002540 // pops the hidden struct pointer, so we have to push it back.
2541 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002542 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002543 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002545 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002546
Gordon Henriksenae636f82008-01-03 16:47:34 +00002547 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002548 if (!IsSibcall) {
2549 Chain = DAG.getCALLSEQ_END(Chain,
2550 DAG.getIntPtrConstant(NumBytes, true),
2551 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2552 true),
2553 InFlag);
2554 InFlag = Chain.getValue(1);
2555 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002556
Chris Lattner3085e152007-02-25 08:59:22 +00002557 // Handle result values, copying them out of physregs into vregs that we
2558 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2560 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002561}
2562
Evan Cheng25ab6902006-09-08 06:48:29 +00002563
2564//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565// Fast Calling Convention (tail call) implementation
2566//===----------------------------------------------------------------------===//
2567
2568// Like std call, callee cleans arguments, convention except that ECX is
2569// reserved for storing the tail called function address. Only 2 registers are
2570// free for argument passing (inreg). Tail call optimization is performed
2571// provided:
2572// * tailcallopt is enabled
2573// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002574// On X86_64 architecture with GOT-style position independent code only local
2575// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002576// To keep the stack aligned according to platform abi the function
2577// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2578// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// If a tail called function callee has more arguments than the caller the
2580// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002581// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002582// original REtADDR, but before the saved framepointer or the spilled registers
2583// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2584// stack layout:
2585// arg1
2586// arg2
2587// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002588// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// move area ]
2590// (possible EBP)
2591// ESI
2592// EDI
2593// local1 ..
2594
2595/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2596/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002597unsigned
2598X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2599 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002600 MachineFunction &MF = DAG.getMachineFunction();
2601 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002602 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002603 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002604 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002606 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2608 // Number smaller than 12 so just add the difference.
2609 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2610 } else {
2611 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002612 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002614 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002616}
2617
Evan Cheng5f941932010-02-05 02:21:12 +00002618/// MatchingStackOffset - Return true if the given stack call argument is
2619/// already available in the same position (relatively) of the caller's
2620/// incoming argument stack.
2621static
2622bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2623 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2624 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002625 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2626 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002627 if (Arg.getOpcode() == ISD::CopyFromReg) {
2628 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002629 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002630 return false;
2631 MachineInstr *Def = MRI->getVRegDef(VR);
2632 if (!Def)
2633 return false;
2634 if (!Flags.isByVal()) {
2635 if (!TII->isLoadFromStackSlot(Def, FI))
2636 return false;
2637 } else {
2638 unsigned Opcode = Def->getOpcode();
2639 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2640 Def->getOperand(1).isFI()) {
2641 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002642 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002643 } else
2644 return false;
2645 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002646 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2647 if (Flags.isByVal())
2648 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002649 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002650 // define @foo(%struct.X* %A) {
2651 // tail call @bar(%struct.X* byval %A)
2652 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002653 return false;
2654 SDValue Ptr = Ld->getBasePtr();
2655 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2656 if (!FINode)
2657 return false;
2658 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002659 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002660 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002661 FI = FINode->getIndex();
2662 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 } else
2664 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002665
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002667 if (!MFI->isFixedObjectIndex(FI))
2668 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002670}
2671
Dan Gohman98ca4f22009-08-05 01:29:28 +00002672/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2673/// for tail call optimization. Targets which want to do tail call
2674/// optimization should implement this function.
2675bool
2676X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002677 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002679 bool isCalleeStructRet,
2680 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002681 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002682 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002683 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002685 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002686 CalleeCC != CallingConv::C)
2687 return false;
2688
Evan Cheng7096ae42010-01-29 06:45:59 +00002689 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002690 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002691 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002692 CallingConv::ID CallerCC = CallerF->getCallingConv();
2693 bool CCMatch = CallerCC == CalleeCC;
2694
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002695 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002696 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002697 return true;
2698 return false;
2699 }
2700
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002701 // Look for obvious safe cases to perform tail call optimization that do not
2702 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002703
Evan Cheng2c12cb42010-03-26 16:26:03 +00002704 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2705 // emit a special epilogue.
2706 if (RegInfo->needsStackRealignment(MF))
2707 return false;
2708
Evan Chenga375d472010-03-15 18:54:48 +00002709 // Also avoid sibcall optimization if either caller or callee uses struct
2710 // return semantics.
2711 if (isCalleeStructRet || isCallerStructRet)
2712 return false;
2713
Chad Rosier2416da32011-06-24 21:15:36 +00002714 // An stdcall caller is expected to clean up its arguments; the callee
2715 // isn't going to do that.
2716 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2717 return false;
2718
Chad Rosier871f6642011-05-18 19:59:50 +00002719 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002720 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002721 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002722
2723 // Optimizing for varargs on Win64 is unlikely to be safe without
2724 // additional testing.
2725 if (Subtarget->isTargetWin64())
2726 return false;
2727
Chad Rosier871f6642011-05-18 19:59:50 +00002728 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002729 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2730 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002731
Chad Rosier871f6642011-05-18 19:59:50 +00002732 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2733 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2734 if (!ArgLocs[i].isRegLoc())
2735 return false;
2736 }
2737
Chad Rosier30450e82011-12-22 22:35:21 +00002738 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2739 // stack. Therefore, if it's not used by the call it is not safe to optimize
2740 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002741 bool Unused = false;
2742 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2743 if (!Ins[i].Used) {
2744 Unused = true;
2745 break;
2746 }
2747 }
2748 if (Unused) {
2749 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002750 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2751 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002752 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002753 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002754 CCValAssign &VA = RVLocs[i];
2755 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2756 return false;
2757 }
2758 }
2759
Evan Cheng13617962010-04-30 01:12:32 +00002760 // If the calling conventions do not match, then we'd better make sure the
2761 // results are returned in the same way as what the caller expects.
2762 if (!CCMatch) {
2763 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002764 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2765 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002766 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2767
2768 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2770 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002771 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2772
2773 if (RVLocs1.size() != RVLocs2.size())
2774 return false;
2775 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2776 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2777 return false;
2778 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2779 return false;
2780 if (RVLocs1[i].isRegLoc()) {
2781 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2782 return false;
2783 } else {
2784 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2785 return false;
2786 }
2787 }
2788 }
2789
Evan Chenga6bff982010-01-30 01:22:00 +00002790 // If the callee takes no arguments then go on to check the results of the
2791 // call.
2792 if (!Outs.empty()) {
2793 // Check if stack adjustment is needed. For now, do not do this if any
2794 // argument is passed on the stack.
2795 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002796 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2797 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002798
2799 // Allocate shadow area for Win64
2800 if (Subtarget->isTargetWin64()) {
2801 CCInfo.AllocateStack(32, 8);
2802 }
2803
Duncan Sands45907662010-10-31 13:21:44 +00002804 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002805 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002806 MachineFunction &MF = DAG.getMachineFunction();
2807 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2808 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002809
2810 // Check if the arguments are already laid out in the right way as
2811 // the caller's fixed stack objects.
2812 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002813 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2814 const X86InstrInfo *TII =
2815 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002816 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2817 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002818 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002819 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002820 if (VA.getLocInfo() == CCValAssign::Indirect)
2821 return false;
2822 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002823 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2824 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002825 return false;
2826 }
2827 }
2828 }
Evan Cheng9c044672010-05-29 01:35:22 +00002829
2830 // If the tailcall address may be in a register, then make sure it's
2831 // possible to register allocate for it. In 32-bit, the call address can
2832 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002833 // callee-saved registers are restored. These happen to be the same
2834 // registers used to pass 'inreg' arguments so watch out for those.
2835 if (!Subtarget->is64Bit() &&
2836 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002837 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002838 unsigned NumInRegs = 0;
2839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2840 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002841 if (!VA.isRegLoc())
2842 continue;
2843 unsigned Reg = VA.getLocReg();
2844 switch (Reg) {
2845 default: break;
2846 case X86::EAX: case X86::EDX: case X86::ECX:
2847 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002848 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002849 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002850 }
2851 }
2852 }
Evan Chenga6bff982010-01-30 01:22:00 +00002853 }
Evan Chengb1712452010-01-27 06:25:16 +00002854
Evan Cheng86809cc2010-02-03 03:28:02 +00002855 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002856}
2857
Dan Gohman3df24e62008-09-03 23:12:08 +00002858FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002859X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2860 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002861}
2862
2863
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002864//===----------------------------------------------------------------------===//
2865// Other Lowering Hooks
2866//===----------------------------------------------------------------------===//
2867
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002868static bool MayFoldLoad(SDValue Op) {
2869 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2870}
2871
2872static bool MayFoldIntoStore(SDValue Op) {
2873 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2874}
2875
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002876static bool isTargetShuffle(unsigned Opcode) {
2877 switch(Opcode) {
2878 default: return false;
2879 case X86ISD::PSHUFD:
2880 case X86ISD::PSHUFHW:
2881 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002882 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002883 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002884 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002885 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002886 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002887 case X86ISD::MOVLPS:
2888 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002889 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002890 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002891 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002892 case X86ISD::MOVSS:
2893 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002894 case X86ISD::UNPCKL:
2895 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002896 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002897 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002898 return true;
2899 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900}
2901
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002902static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002903 SDValue V1, SelectionDAG &DAG) {
2904 switch(Opc) {
2905 default: llvm_unreachable("Unknown x86 shuffle node");
2906 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002907 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002908 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002909 return DAG.getNode(Opc, dl, VT, V1);
2910 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002911}
2912
2913static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002914 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915 switch(Opc) {
2916 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002917 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918 case X86ISD::PSHUFHW:
2919 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002920 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002921 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2922 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002923}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002924
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002925static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2926 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2927 switch(Opc) {
2928 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002929 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002930 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002931 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 return DAG.getNode(Opc, dl, VT, V1, V2,
2933 DAG.getConstant(TargetMask, MVT::i8));
2934 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002935}
2936
2937static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2938 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2939 switch(Opc) {
2940 default: llvm_unreachable("Unknown x86 shuffle node");
2941 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002942 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002943 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002944 case X86ISD::MOVLPS:
2945 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002946 case X86ISD::MOVSS:
2947 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002948 case X86ISD::UNPCKL:
2949 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 return DAG.getNode(Opc, dl, VT, V1, V2);
2951 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952}
2953
Dan Gohmand858e902010-04-17 15:26:15 +00002954SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002955 MachineFunction &MF = DAG.getMachineFunction();
2956 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2957 int ReturnAddrIndex = FuncInfo->getRAIndex();
2958
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002959 if (ReturnAddrIndex == 0) {
2960 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002961 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002962 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002963 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002964 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965 }
2966
Evan Cheng25ab6902006-09-08 06:48:29 +00002967 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002968}
2969
2970
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002971bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2972 bool hasSymbolicDisplacement) {
2973 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002974 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002975 return false;
2976
2977 // If we don't have a symbolic displacement - we don't have any extra
2978 // restrictions.
2979 if (!hasSymbolicDisplacement)
2980 return true;
2981
2982 // FIXME: Some tweaks might be needed for medium code model.
2983 if (M != CodeModel::Small && M != CodeModel::Kernel)
2984 return false;
2985
2986 // For small code model we assume that latest object is 16MB before end of 31
2987 // bits boundary. We may also accept pretty large negative constants knowing
2988 // that all objects are in the positive half of address space.
2989 if (M == CodeModel::Small && Offset < 16*1024*1024)
2990 return true;
2991
2992 // For kernel code model we know that all object resist in the negative half
2993 // of 32bits address space. We may not accept negative offsets, since they may
2994 // be just off and we may accept pretty large positive ones.
2995 if (M == CodeModel::Kernel && Offset > 0)
2996 return true;
2997
2998 return false;
2999}
3000
Evan Chengef41ff62011-06-23 17:54:54 +00003001/// isCalleePop - Determines whether the callee is required to pop its
3002/// own arguments. Callee pop is necessary to support tail calls.
3003bool X86::isCalleePop(CallingConv::ID CallingConv,
3004 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3005 if (IsVarArg)
3006 return false;
3007
3008 switch (CallingConv) {
3009 default:
3010 return false;
3011 case CallingConv::X86_StdCall:
3012 return !is64Bit;
3013 case CallingConv::X86_FastCall:
3014 return !is64Bit;
3015 case CallingConv::X86_ThisCall:
3016 return !is64Bit;
3017 case CallingConv::Fast:
3018 return TailCallOpt;
3019 case CallingConv::GHC:
3020 return TailCallOpt;
3021 }
3022}
3023
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003024/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3025/// specific condition code, returning the condition code and the LHS/RHS of the
3026/// comparison to make.
3027static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3028 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003029 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003030 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3031 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3032 // X > -1 -> X == 0, jump !sign.
3033 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003034 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003035 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3036 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003037 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003038 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003039 // X < 1 -> X <= 0
3040 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003042 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003043 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003044
Evan Chengd9558e02006-01-06 00:43:03 +00003045 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003046 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047 case ISD::SETEQ: return X86::COND_E;
3048 case ISD::SETGT: return X86::COND_G;
3049 case ISD::SETGE: return X86::COND_GE;
3050 case ISD::SETLT: return X86::COND_L;
3051 case ISD::SETLE: return X86::COND_LE;
3052 case ISD::SETNE: return X86::COND_NE;
3053 case ISD::SETULT: return X86::COND_B;
3054 case ISD::SETUGT: return X86::COND_A;
3055 case ISD::SETULE: return X86::COND_BE;
3056 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003057 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003059
Chris Lattner4c78e022008-12-23 23:42:27 +00003060 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003061
Chris Lattner4c78e022008-12-23 23:42:27 +00003062 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003063 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3064 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003065 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3066 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003067 }
3068
Chris Lattner4c78e022008-12-23 23:42:27 +00003069 switch (SetCCOpcode) {
3070 default: break;
3071 case ISD::SETOLT:
3072 case ISD::SETOLE:
3073 case ISD::SETUGT:
3074 case ISD::SETUGE:
3075 std::swap(LHS, RHS);
3076 break;
3077 }
3078
3079 // On a floating point condition, the flags are set as follows:
3080 // ZF PF CF op
3081 // 0 | 0 | 0 | X > Y
3082 // 0 | 0 | 1 | X < Y
3083 // 1 | 0 | 0 | X == Y
3084 // 1 | 1 | 1 | unordered
3085 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003086 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETOLT: // flipped
3090 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETOLE: // flipped
3093 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETUGT: // flipped
3096 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETUGE: // flipped
3099 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003102 case ISD::SETNE: return X86::COND_NE;
3103 case ISD::SETUO: return X86::COND_P;
3104 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003105 case ISD::SETOEQ:
3106 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 }
Evan Chengd9558e02006-01-06 00:43:03 +00003108}
3109
Evan Cheng4a460802006-01-11 00:33:36 +00003110/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3111/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003112/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003113static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003114 switch (X86CC) {
3115 default:
3116 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003117 case X86::COND_B:
3118 case X86::COND_BE:
3119 case X86::COND_E:
3120 case X86::COND_P:
3121 case X86::COND_A:
3122 case X86::COND_AE:
3123 case X86::COND_NE:
3124 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003125 return true;
3126 }
3127}
3128
Evan Chengeb2f9692009-10-27 19:56:55 +00003129/// isFPImmLegal - Returns true if the target can instruction select the
3130/// specified FP immediate natively. If false, the legalizer will
3131/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003132bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003133 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3134 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3135 return true;
3136 }
3137 return false;
3138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3141/// the specified range (L, H].
3142static bool isUndefOrInRange(int Val, int Low, int Hi) {
3143 return (Val < 0) || (Val >= Low && Val < Hi);
3144}
3145
3146/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3147/// specified value.
3148static bool isUndefOrEqual(int Val, int CmpVal) {
3149 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003150 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003152}
3153
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003154/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3155/// from position Pos and ending in Pos+Size, falls within the specified
3156/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003157static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003158 int Pos, int Size, int Low) {
3159 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3160 if (!isUndefOrEqual(Mask[i], Low))
3161 return false;
3162 return true;
3163}
3164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3166/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3167/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003168static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003169 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 return (Mask[0] < 2 && Mask[1] < 2);
3173 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174}
3175
Nate Begeman9008ca62009-04-27 18:41:29 +00003176/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3177/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003178static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003180 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003183 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3184 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003185
Evan Cheng506d3df2006-03-29 23:07:14 +00003186 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003187 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003189 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003190
Evan Cheng506d3df2006-03-29 23:07:14 +00003191 return true;
3192}
3193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3195/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003196static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003201 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Rafael Espindola15684b22009-04-24 12:40:33 +00003204 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003205 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Rafael Espindola15684b22009-04-24 12:40:33 +00003209 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003210}
3211
Nate Begemana09008b2009-10-19 02:17:23 +00003212/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003214static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3215 const X86Subtarget *Subtarget) {
3216 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3217 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003218 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003219
Craig Topper0e2037b2012-01-20 05:53:00 +00003220 unsigned NumElts = VT.getVectorNumElements();
3221 unsigned NumLanes = VT.getSizeInBits()/128;
3222 unsigned NumLaneElts = NumElts/NumLanes;
3223
3224 // Do not handle 64-bit element shuffles with palignr.
3225 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003226 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003227
Craig Topper0e2037b2012-01-20 05:53:00 +00003228 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3229 unsigned i;
3230 for (i = 0; i != NumLaneElts; ++i) {
3231 if (Mask[i+l] >= 0)
3232 break;
3233 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003234
Craig Topper0e2037b2012-01-20 05:53:00 +00003235 // Lane is all undef, go to next lane
3236 if (i == NumLaneElts)
3237 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003238
Craig Topper0e2037b2012-01-20 05:53:00 +00003239 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003240
Craig Topper0e2037b2012-01-20 05:53:00 +00003241 // Make sure its in this lane in one of the sources
3242 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3243 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003244 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003245
3246 // If not lane 0, then we must match lane 0
3247 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3248 return false;
3249
3250 // Correct second source to be contiguous with first source
3251 if (Start >= (int)NumElts)
3252 Start -= NumElts - NumLaneElts;
3253
3254 // Make sure we're shifting in the right direction.
3255 if (Start <= (int)(i+l))
3256 return false;
3257
3258 Start -= i;
3259
3260 // Check the rest of the elements to see if they are consecutive.
3261 for (++i; i != NumLaneElts; ++i) {
3262 int Idx = Mask[i+l];
3263
3264 // Make sure its in this lane
3265 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3266 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3267 return false;
3268
3269 // If not lane 0, then we must match lane 0
3270 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3271 return false;
3272
3273 if (Idx >= (int)NumElts)
3274 Idx -= NumElts - NumLaneElts;
3275
3276 if (!isUndefOrEqual(Idx, Start+i))
3277 return false;
3278
3279 }
Nate Begemana09008b2009-10-19 02:17:23 +00003280 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003281
Nate Begemana09008b2009-10-19 02:17:23 +00003282 return true;
3283}
3284
Craig Topper1a7700a2012-01-19 08:19:12 +00003285/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3286/// the two vector operands have swapped position.
3287static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3288 unsigned NumElems) {
3289 for (unsigned i = 0; i != NumElems; ++i) {
3290 int idx = Mask[i];
3291 if (idx < 0)
3292 continue;
3293 else if (idx < (int)NumElems)
3294 Mask[i] = idx + NumElems;
3295 else
3296 Mask[i] = idx - NumElems;
3297 }
3298}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003299
Craig Topper1a7700a2012-01-19 08:19:12 +00003300/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3301/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3302/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3303/// reverse of what x86 shuffles want.
3304static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3305 bool Commuted = false) {
3306 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003307 return false;
3308
Craig Topper1a7700a2012-01-19 08:19:12 +00003309 unsigned NumElems = VT.getVectorNumElements();
3310 unsigned NumLanes = VT.getSizeInBits()/128;
3311 unsigned NumLaneElems = NumElems/NumLanes;
3312
3313 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003314 return false;
3315
3316 // VSHUFPSY divides the resulting vector into 4 chunks.
3317 // The sources are also splitted into 4 chunks, and each destination
3318 // chunk must come from a different source chunk.
3319 //
3320 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3321 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3322 //
3323 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3324 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3325 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003326 // VSHUFPDY divides the resulting vector into 4 chunks.
3327 // The sources are also splitted into 4 chunks, and each destination
3328 // chunk must come from a different source chunk.
3329 //
3330 // SRC1 => X3 X2 X1 X0
3331 // SRC2 => Y3 Y2 Y1 Y0
3332 //
3333 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3334 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003335 unsigned HalfLaneElems = NumLaneElems/2;
3336 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3337 for (unsigned i = 0; i != NumLaneElems; ++i) {
3338 int Idx = Mask[i+l];
3339 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3340 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3341 return false;
3342 // For VSHUFPSY, the mask of the second half must be the same as the
3343 // first but with the appropriate offsets. This works in the same way as
3344 // VPERMILPS works with masks.
3345 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3346 continue;
3347 if (!isUndefOrEqual(Idx, Mask[i]+l))
3348 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003349 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003350 }
3351
3352 return true;
3353}
3354
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003355/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3356/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topper5aaffa82012-02-19 02:53:47 +00003357static bool isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003358 EVT VT = N->getValueType(0);
3359 unsigned NumElems = VT.getVectorNumElements();
3360
3361 if (VT.getSizeInBits() != 128)
3362 return false;
3363
3364 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003365 return false;
3366
Evan Cheng2064a2b2006-03-28 06:50:32 +00003367 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3369 isUndefOrEqual(N->getMaskElt(1), 7) &&
3370 isUndefOrEqual(N->getMaskElt(2), 2) &&
3371 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003372}
3373
Nate Begeman0b10b912009-11-07 23:17:15 +00003374/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3375/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3376/// <2, 3, 2, 3>
Craig Topper5aaffa82012-02-19 02:53:47 +00003377static bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003378 EVT VT = N->getValueType(0);
3379 unsigned NumElems = VT.getVectorNumElements();
3380
3381 if (VT.getSizeInBits() != 128)
3382 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003383
Nate Begeman0b10b912009-11-07 23:17:15 +00003384 if (NumElems != 4)
3385 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003386
Nate Begeman0b10b912009-11-07 23:17:15 +00003387 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003388 isUndefOrEqual(N->getMaskElt(1), 3) &&
3389 isUndefOrEqual(N->getMaskElt(2), 2) &&
3390 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003391}
3392
Evan Cheng5ced1d82006-04-06 23:23:56 +00003393/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3394/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topper5aaffa82012-02-19 02:53:47 +00003395static bool isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003396 EVT VT = N->getValueType(0);
3397
3398 if (VT.getSizeInBits() != 128)
3399 return false;
3400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003402
Evan Cheng5ced1d82006-04-06 23:23:56 +00003403 if (NumElems != 2 && NumElems != 4)
3404 return false;
3405
Evan Chengc5cdff22006-04-07 21:53:05 +00003406 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003408 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409
Evan Chengc5cdff22006-04-07 21:53:05 +00003410 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003412 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003413
3414 return true;
3415}
3416
Nate Begeman0b10b912009-11-07 23:17:15 +00003417/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3418/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topper5aaffa82012-02-19 02:53:47 +00003419static bool isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421
David Greenea20244d2011-03-02 17:23:43 +00003422 if ((NumElems != 2 && NumElems != 4)
3423 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424 return false;
3425
Evan Chengc5cdff22006-04-07 21:53:05 +00003426 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 for (unsigned i = 0; i < NumElems/2; ++i)
3431 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003432 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003433
3434 return true;
3435}
3436
Evan Cheng0038e592006-03-28 00:39:58 +00003437/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3438/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003439static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003440 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003441 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003442
3443 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3444 "Unsupported vector type for unpckh");
3445
Craig Topper6347e862011-11-21 06:57:39 +00003446 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003447 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003448 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003449
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003450 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3451 // independently on 128-bit lanes.
3452 unsigned NumLanes = VT.getSizeInBits()/128;
3453 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003454
Craig Topper94438ba2011-12-16 08:06:31 +00003455 for (unsigned l = 0; l != NumLanes; ++l) {
3456 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3457 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003458 i += 2, ++j) {
3459 int BitI = Mask[i];
3460 int BitI1 = Mask[i+1];
3461 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003462 return false;
David Greenea20244d2011-03-02 17:23:43 +00003463 if (V2IsSplat) {
3464 if (!isUndefOrEqual(BitI1, NumElts))
3465 return false;
3466 } else {
3467 if (!isUndefOrEqual(BitI1, j + NumElts))
3468 return false;
3469 }
Evan Cheng39623da2006-04-20 08:58:49 +00003470 }
Evan Cheng0038e592006-03-28 00:39:58 +00003471 }
David Greenea20244d2011-03-02 17:23:43 +00003472
Evan Cheng0038e592006-03-28 00:39:58 +00003473 return true;
3474}
3475
Evan Cheng4fcb9222006-03-28 02:43:26 +00003476/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3477/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003478static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003479 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003480 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003481
3482 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3483 "Unsupported vector type for unpckh");
3484
Craig Topper6347e862011-11-21 06:57:39 +00003485 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003486 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003487 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003488
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003489 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3490 // independently on 128-bit lanes.
3491 unsigned NumLanes = VT.getSizeInBits()/128;
3492 unsigned NumLaneElts = NumElts/NumLanes;
3493
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003494 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003495 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3496 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497 int BitI = Mask[i];
3498 int BitI1 = Mask[i+1];
3499 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003500 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003501 if (V2IsSplat) {
3502 if (isUndefOrEqual(BitI1, NumElts))
3503 return false;
3504 } else {
3505 if (!isUndefOrEqual(BitI1, j+NumElts))
3506 return false;
3507 }
Evan Cheng39623da2006-04-20 08:58:49 +00003508 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003509 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003510 return true;
3511}
3512
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003513/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3514/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3515/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003516static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003517 bool HasAVX2) {
3518 unsigned NumElts = VT.getVectorNumElements();
3519
3520 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3521 "Unsupported vector type for unpckh");
3522
3523 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3524 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003525 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003526
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003527 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3528 // FIXME: Need a better way to get rid of this, there's no latency difference
3529 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3530 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003531 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003532 return false;
3533
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003534 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3535 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003536 unsigned NumLanes = VT.getSizeInBits()/128;
3537 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003538
Craig Topper94438ba2011-12-16 08:06:31 +00003539 for (unsigned l = 0; l != NumLanes; ++l) {
3540 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3541 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003542 i += 2, ++j) {
3543 int BitI = Mask[i];
3544 int BitI1 = Mask[i+1];
3545
3546 if (!isUndefOrEqual(BitI, j))
3547 return false;
3548 if (!isUndefOrEqual(BitI1, j))
3549 return false;
3550 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003551 }
David Greenea20244d2011-03-02 17:23:43 +00003552
Rafael Espindola15684b22009-04-24 12:40:33 +00003553 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003554}
3555
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003556/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3557/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3558/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003559static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003560 unsigned NumElts = VT.getVectorNumElements();
3561
3562 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3563 "Unsupported vector type for unpckh");
3564
3565 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3566 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003567 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003568
Craig Topper94438ba2011-12-16 08:06:31 +00003569 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3570 // independently on 128-bit lanes.
3571 unsigned NumLanes = VT.getSizeInBits()/128;
3572 unsigned NumLaneElts = NumElts/NumLanes;
3573
3574 for (unsigned l = 0; l != NumLanes; ++l) {
3575 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3576 i != (l+1)*NumLaneElts; i += 2, ++j) {
3577 int BitI = Mask[i];
3578 int BitI1 = Mask[i+1];
3579 if (!isUndefOrEqual(BitI, j))
3580 return false;
3581 if (!isUndefOrEqual(BitI1, j))
3582 return false;
3583 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003584 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003585 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003586}
3587
Evan Cheng017dcc62006-04-21 01:05:10 +00003588/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3589/// specifies a shuffle of elements that is suitable for input to MOVSS,
3590/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003591static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003592 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003593 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003594 if (VT.getSizeInBits() == 256)
3595 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003596
Craig Topperc612d792012-01-02 09:17:37 +00003597 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003600 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003601
Craig Topperc612d792012-01-02 09:17:37 +00003602 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003604 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003605
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003606 return true;
3607}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003608
Craig Topper70b883b2011-11-28 10:14:51 +00003609/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003610/// as permutations between 128-bit chunks or halves. As an example: this
3611/// shuffle bellow:
3612/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3613/// The first half comes from the second half of V1 and the second half from the
3614/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003615static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003616 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003617 return false;
3618
3619 // The shuffle result is divided into half A and half B. In total the two
3620 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3621 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003622 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003623 bool MatchA = false, MatchB = false;
3624
3625 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003626 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003627 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3628 MatchA = true;
3629 break;
3630 }
3631 }
3632
3633 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003634 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003635 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3636 MatchB = true;
3637 break;
3638 }
3639 }
3640
3641 return MatchA && MatchB;
3642}
3643
Craig Topper70b883b2011-11-28 10:14:51 +00003644/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3645/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003646static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003647 EVT VT = SVOp->getValueType(0);
3648
Craig Topperc612d792012-01-02 09:17:37 +00003649 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003650
Craig Topperc612d792012-01-02 09:17:37 +00003651 unsigned FstHalf = 0, SndHalf = 0;
3652 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653 if (SVOp->getMaskElt(i) > 0) {
3654 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3655 break;
3656 }
3657 }
Craig Topperc612d792012-01-02 09:17:37 +00003658 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003659 if (SVOp->getMaskElt(i) > 0) {
3660 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3661 break;
3662 }
3663 }
3664
3665 return (FstHalf | (SndHalf << 4));
3666}
3667
Craig Topper70b883b2011-11-28 10:14:51 +00003668/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003669/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3670/// Note that VPERMIL mask matching is different depending whether theunderlying
3671/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3672/// to the same elements of the low, but to the higher half of the source.
3673/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003674/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003675static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003676 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003677 return false;
3678
Craig Topperc612d792012-01-02 09:17:37 +00003679 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003680 // Only match 256-bit with 32/64-bit types
3681 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003682 return false;
3683
Craig Topperc612d792012-01-02 09:17:37 +00003684 unsigned NumLanes = VT.getSizeInBits()/128;
3685 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003686 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003687 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003688 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003689 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003690 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003691 continue;
3692 // VPERMILPS handling
3693 if (Mask[i] < 0)
3694 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003695 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003696 return false;
3697 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003698 }
3699
3700 return true;
3701}
3702
Craig Topper5aaffa82012-02-19 02:53:47 +00003703/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003704/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003705/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003706static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003707 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003708 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003709 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003710 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003711
Nate Begeman9008ca62009-04-27 18:41:29 +00003712 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003713 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003714
Craig Topperc612d792012-01-02 09:17:37 +00003715 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3717 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3718 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003720
Evan Cheng39623da2006-04-20 08:58:49 +00003721 return true;
3722}
3723
Evan Chengd9539472006-04-14 21:59:03 +00003724/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3725/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003726/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topper5aaffa82012-02-19 02:53:47 +00003727static bool isMOVSHDUPMask(ShuffleVectorSDNode *N,
3728 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003729 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003730 return false;
3731
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003732 // The second vector must be undef
3733 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3734 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003735
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003736 EVT VT = N->getValueType(0);
3737 unsigned NumElems = VT.getVectorNumElements();
3738
3739 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3740 (VT.getSizeInBits() == 256 && NumElems != 8))
3741 return false;
3742
3743 // "i+1" is the value the indexed mask element must have
3744 for (unsigned i = 0; i < NumElems; i += 2)
3745 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3746 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003747 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003748
3749 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003750}
3751
3752/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3753/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003754/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topper5aaffa82012-02-19 02:53:47 +00003755static bool isMOVSLDUPMask(ShuffleVectorSDNode *N,
3756 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003757 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003758 return false;
3759
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003760 // The second vector must be undef
3761 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3762 return false;
3763
3764 EVT VT = N->getValueType(0);
3765 unsigned NumElems = VT.getVectorNumElements();
3766
3767 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3768 (VT.getSizeInBits() == 256 && NumElems != 8))
3769 return false;
3770
3771 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003772 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003773 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3774 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003775 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003776
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003777 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003778}
3779
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003780/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3781/// specifies a shuffle of elements that is suitable for input to 256-bit
3782/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003783static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003784 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003785
Craig Topperbeabc6c2011-12-05 06:56:46 +00003786 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003787 return false;
3788
Craig Topperc612d792012-01-02 09:17:37 +00003789 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003790 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003791 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003792 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003793 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003794 return false;
3795 return true;
3796}
3797
Evan Cheng0b457f02008-09-25 20:50:48 +00003798/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003799/// specifies a shuffle of elements that is suitable for input to 128-bit
3800/// version of MOVDDUP.
Craig Topper5aaffa82012-02-19 02:53:47 +00003801static bool isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003802 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003803
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003804 if (VT.getSizeInBits() != 128)
3805 return false;
3806
Craig Topperc612d792012-01-02 09:17:37 +00003807 unsigned e = VT.getVectorNumElements() / 2;
3808 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003810 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003811 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003813 return false;
3814 return true;
3815}
3816
David Greenec38a03e2011-02-03 15:50:00 +00003817/// isVEXTRACTF128Index - Return true if the specified
3818/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3819/// suitable for input to VEXTRACTF128.
3820bool X86::isVEXTRACTF128Index(SDNode *N) {
3821 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3822 return false;
3823
3824 // The index should be aligned on a 128-bit boundary.
3825 uint64_t Index =
3826 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3827
3828 unsigned VL = N->getValueType(0).getVectorNumElements();
3829 unsigned VBits = N->getValueType(0).getSizeInBits();
3830 unsigned ElSize = VBits / VL;
3831 bool Result = (Index * ElSize) % 128 == 0;
3832
3833 return Result;
3834}
3835
David Greeneccacdc12011-02-04 16:08:29 +00003836/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3837/// operand specifies a subvector insert that is suitable for input to
3838/// VINSERTF128.
3839bool X86::isVINSERTF128Index(SDNode *N) {
3840 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3841 return false;
3842
3843 // The index should be aligned on a 128-bit boundary.
3844 uint64_t Index =
3845 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3846
3847 unsigned VL = N->getValueType(0).getVectorNumElements();
3848 unsigned VBits = N->getValueType(0).getSizeInBits();
3849 unsigned ElSize = VBits / VL;
3850 bool Result = (Index * ElSize) % 128 == 0;
3851
3852 return Result;
3853}
3854
Evan Cheng63d33002006-03-22 08:01:21 +00003855/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003856/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003857/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003858static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003859 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003860
Craig Topper1a7700a2012-01-19 08:19:12 +00003861 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3862 "Unsupported vector type for PSHUF/SHUFP");
3863
3864 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3865 // independently on 128-bit lanes.
3866 unsigned NumElts = VT.getVectorNumElements();
3867 unsigned NumLanes = VT.getSizeInBits()/128;
3868 unsigned NumLaneElts = NumElts/NumLanes;
3869
3870 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3871 "Only supports 2 or 4 elements per lane");
3872
3873 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003874 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003875 for (unsigned i = 0; i != NumElts; ++i) {
3876 int Elt = N->getMaskElt(i);
3877 if (Elt < 0) continue;
3878 Elt %= NumLaneElts;
3879 unsigned ShAmt = i << Shift;
3880 if (ShAmt >= 8) ShAmt -= 8;
3881 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003882 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003883
Evan Cheng63d33002006-03-22 08:01:21 +00003884 return Mask;
3885}
3886
Evan Cheng506d3df2006-03-29 23:07:14 +00003887/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003888/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topper5aaffa82012-02-19 02:53:47 +00003889static unsigned getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003891 unsigned Mask = 0;
3892 // 8 nodes, but we only care about the last 4.
3893 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 int Val = SVOp->getMaskElt(i);
3895 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003896 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003897 if (i != 4)
3898 Mask <<= 2;
3899 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003900 return Mask;
3901}
3902
3903/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003904/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topper5aaffa82012-02-19 02:53:47 +00003905static unsigned getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003906 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003907 unsigned Mask = 0;
3908 // 8 nodes, but we only care about the first 4.
3909 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 int Val = SVOp->getMaskElt(i);
3911 if (Val >= 0)
3912 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003913 if (i != 0)
3914 Mask <<= 2;
3915 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003916 return Mask;
3917}
3918
Nate Begemana09008b2009-10-19 02:17:23 +00003919/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3920/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003921static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3922 EVT VT = SVOp->getValueType(0);
3923 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003924
Craig Topper0e2037b2012-01-20 05:53:00 +00003925 unsigned NumElts = VT.getVectorNumElements();
3926 unsigned NumLanes = VT.getSizeInBits()/128;
3927 unsigned NumLaneElts = NumElts/NumLanes;
3928
3929 int Val = 0;
3930 unsigned i;
3931 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003932 Val = SVOp->getMaskElt(i);
3933 if (Val >= 0)
3934 break;
3935 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003936 if (Val >= (int)NumElts)
3937 Val -= NumElts - NumLaneElts;
3938
Eli Friedman63f8dde2011-07-25 21:36:45 +00003939 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003940 return (Val - i) * EltSize;
3941}
3942
David Greenec38a03e2011-02-03 15:50:00 +00003943/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3944/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3945/// instructions.
3946unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3947 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3948 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3949
3950 uint64_t Index =
3951 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3952
3953 EVT VecVT = N->getOperand(0).getValueType();
3954 EVT ElVT = VecVT.getVectorElementType();
3955
3956 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003957 return Index / NumElemsPerChunk;
3958}
3959
David Greeneccacdc12011-02-04 16:08:29 +00003960/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3961/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3962/// instructions.
3963unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3964 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3965 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3966
3967 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003968 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003969
3970 EVT VecVT = N->getValueType(0);
3971 EVT ElVT = VecVT.getVectorElementType();
3972
3973 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003974 return Index / NumElemsPerChunk;
3975}
3976
Evan Cheng37b73872009-07-30 08:33:02 +00003977/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3978/// constant +0.0.
3979bool X86::isZeroNode(SDValue Elt) {
3980 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003981 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003982 (isa<ConstantFPSDNode>(Elt) &&
3983 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3984}
3985
Nate Begeman9008ca62009-04-27 18:41:29 +00003986/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3987/// their permute mask.
3988static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3989 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003990 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003991 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003993
Nate Begeman5a5ca152009-04-29 05:20:52 +00003994 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 int idx = SVOp->getMaskElt(i);
3996 if (idx < 0)
3997 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003998 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004000 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004002 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4004 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004005}
4006
Evan Cheng533a0aa2006-04-19 20:35:22 +00004007/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4008/// match movhlps. The lower half elements should come from upper half of
4009/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004010/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004011static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004012 EVT VT = Op->getValueType(0);
4013 if (VT.getSizeInBits() != 128)
4014 return false;
4015 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004016 return false;
4017 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004019 return false;
4020 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004022 return false;
4023 return true;
4024}
4025
Evan Cheng5ced1d82006-04-06 23:23:56 +00004026/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004027/// is promoted to a vector. It also returns the LoadSDNode by reference if
4028/// required.
4029static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004030 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4031 return false;
4032 N = N->getOperand(0).getNode();
4033 if (!ISD::isNON_EXTLoad(N))
4034 return false;
4035 if (LD)
4036 *LD = cast<LoadSDNode>(N);
4037 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004038}
4039
Dan Gohman65fd6562011-11-03 21:49:52 +00004040// Test whether the given value is a vector value which will be legalized
4041// into a load.
4042static bool WillBeConstantPoolLoad(SDNode *N) {
4043 if (N->getOpcode() != ISD::BUILD_VECTOR)
4044 return false;
4045
4046 // Check for any non-constant elements.
4047 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4048 switch (N->getOperand(i).getNode()->getOpcode()) {
4049 case ISD::UNDEF:
4050 case ISD::ConstantFP:
4051 case ISD::Constant:
4052 break;
4053 default:
4054 return false;
4055 }
4056
4057 // Vectors of all-zeros and all-ones are materialized with special
4058 // instructions rather than being loaded.
4059 return !ISD::isBuildVectorAllZeros(N) &&
4060 !ISD::isBuildVectorAllOnes(N);
4061}
4062
Evan Cheng533a0aa2006-04-19 20:35:22 +00004063/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4064/// match movlp{s|d}. The lower half elements should come from lower half of
4065/// V1 (and in order), and the upper half elements should come from the upper
4066/// half of V2 (and in order). And since V1 will become the source of the
4067/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004068static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4069 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004070 EVT VT = Op->getValueType(0);
4071 if (VT.getSizeInBits() != 128)
4072 return false;
4073
Evan Cheng466685d2006-10-09 20:57:25 +00004074 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004075 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004076 // Is V2 is a vector load, don't do this transformation. We will try to use
4077 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004078 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004079 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004080
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004081 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004082
Evan Cheng533a0aa2006-04-19 20:35:22 +00004083 if (NumElems != 2 && NumElems != 4)
4084 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004085 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004087 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004088 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090 return false;
4091 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004092}
4093
Evan Cheng39623da2006-04-20 08:58:49 +00004094/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4095/// all the same.
4096static bool isSplatVector(SDNode *N) {
4097 if (N->getOpcode() != ISD::BUILD_VECTOR)
4098 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004099
Dan Gohman475871a2008-07-27 21:46:04 +00004100 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004101 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4102 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103 return false;
4104 return true;
4105}
4106
Evan Cheng213d2cf2007-05-17 18:45:50 +00004107/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004108/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004109/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004110static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004111 SDValue V1 = N->getOperand(0);
4112 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004113 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4114 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004115 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004116 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004118 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4119 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004120 if (Opc != ISD::BUILD_VECTOR ||
4121 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 return false;
4123 } else if (Idx >= 0) {
4124 unsigned Opc = V1.getOpcode();
4125 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4126 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004127 if (Opc != ISD::BUILD_VECTOR ||
4128 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004129 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004130 }
4131 }
4132 return true;
4133}
4134
4135/// getZeroVector - Returns a vector of specified type with all zero elements.
4136///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004137static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004138 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004139 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004140
Dale Johannesen0488fb62010-09-30 23:57:10 +00004141 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004142 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004143 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004144 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004145 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004146 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4147 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4148 } else { // SSE1
4149 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4150 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4151 }
4152 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004153 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004154 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4155 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4156 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4157 } else {
4158 // 256-bit logic and arithmetic instructions in AVX are all
4159 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4160 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4161 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4162 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4163 }
Evan Chengf0df0312008-05-15 08:39:06 +00004164 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004165 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004166}
4167
Chris Lattner8a594482007-11-25 00:24:49 +00004168/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004169/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4170/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4171/// Then bitcast to their original type, ensuring they get CSE'd.
4172static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4173 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004174 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004175 assert((VT.is128BitVector() || VT.is256BitVector())
4176 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004179 SDValue Vec;
4180 if (VT.getSizeInBits() == 256) {
4181 if (HasAVX2) { // AVX2
4182 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4183 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4184 } else { // AVX
4185 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4186 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4187 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4188 Vec = Insert128BitVector(InsV, Vec,
4189 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4190 }
4191 } else {
4192 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004193 }
4194
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004195 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004196}
4197
Evan Cheng39623da2006-04-20 08:58:49 +00004198/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4199/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004200static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004201 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004202 if (Mask[i] > (int)NumElems) {
4203 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004204 }
Evan Cheng39623da2006-04-20 08:58:49 +00004205 }
Evan Cheng39623da2006-04-20 08:58:49 +00004206}
4207
Evan Cheng017dcc62006-04-21 01:05:10 +00004208/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4209/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004210static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 SDValue V2) {
4212 unsigned NumElems = VT.getVectorNumElements();
4213 SmallVector<int, 8> Mask;
4214 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004215 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 Mask.push_back(i);
4217 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004218}
4219
Nate Begeman9008ca62009-04-27 18:41:29 +00004220/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004221static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 SDValue V2) {
4223 unsigned NumElems = VT.getVectorNumElements();
4224 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004225 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 Mask.push_back(i);
4227 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004228 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004230}
4231
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004232/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004233static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SDValue V2) {
4235 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004236 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004238 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 Mask.push_back(i + Half);
4240 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004241 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004243}
4244
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004245// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004246// a generic shuffle instruction because the target has no such instructions.
4247// Generate shuffles which repeat i16 and i8 several times until they can be
4248// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004249static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004250 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004252 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004253
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 while (NumElems > 4) {
4255 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004256 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004258 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 EltNo -= NumElems/2;
4260 }
4261 NumElems >>= 1;
4262 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004263 return V;
4264}
Eric Christopherfd179292009-08-27 18:07:15 +00004265
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004266/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4267static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4268 EVT VT = V.getValueType();
4269 DebugLoc dl = V.getDebugLoc();
4270 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4271 && "Vector size not supported");
4272
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004273 if (VT.getSizeInBits() == 128) {
4274 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004275 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004276 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4277 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004278 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004279 // To use VPERMILPS to splat scalars, the second half of indicies must
4280 // refer to the higher part, which is a duplication of the lower one,
4281 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004282 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4283 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004284
4285 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4286 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4287 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004288 }
4289
4290 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4291}
4292
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004293/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004294static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4295 EVT SrcVT = SV->getValueType(0);
4296 SDValue V1 = SV->getOperand(0);
4297 DebugLoc dl = SV->getDebugLoc();
4298
4299 int EltNo = SV->getSplatIndex();
4300 int NumElems = SrcVT.getVectorNumElements();
4301 unsigned Size = SrcVT.getSizeInBits();
4302
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004303 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4304 "Unknown how to promote splat for type");
4305
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004306 // Extract the 128-bit part containing the splat element and update
4307 // the splat element index when it refers to the higher register.
4308 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004309 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004310 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4311 if (Idx > 0)
4312 EltNo -= NumElems/2;
4313 }
4314
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004315 // All i16 and i8 vector types can't be used directly by a generic shuffle
4316 // instruction because the target has no such instruction. Generate shuffles
4317 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004318 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004319 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004320 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004321 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004322
4323 // Recreate the 256-bit vector and place the same 128-bit vector
4324 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004325 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004326 if (Size == 256) {
4327 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4328 DAG.getConstant(0, MVT::i32), DAG, dl);
4329 V1 = Insert128BitVector(InsV, V1,
4330 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4331 }
4332
4333 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004334}
4335
Evan Chengba05f722006-04-21 23:03:30 +00004336/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004337/// vector of zero or undef vector. This produces a shuffle where the low
4338/// element of V2 is swizzled into the zero/undef vector, landing at element
4339/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004340static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004341 bool IsZero,
4342 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004343 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004344 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004345 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004346 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 unsigned NumElems = VT.getVectorNumElements();
4348 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004349 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 // If this is the insertion idx, put the low elt of V2 here.
4351 MaskVec.push_back(i == Idx ? NumElems : i);
4352 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004353}
4354
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004355/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4356/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004357static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4358 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004359 if (Depth == 6)
4360 return SDValue(); // Limit search depth.
4361
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004362 SDValue V = SDValue(N, 0);
4363 EVT VT = V.getValueType();
4364 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004365
4366 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4367 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4368 Index = SV->getMaskElt(Index);
4369
4370 if (Index < 0)
4371 return DAG.getUNDEF(VT.getVectorElementType());
4372
Craig Topperd156dc12012-02-06 07:17:51 +00004373 unsigned NumElems = VT.getVectorNumElements();
4374 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4375 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004376 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004377 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004378
4379 // Recurse into target specific vector shuffles to find scalars.
4380 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004381 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004382 SmallVector<unsigned, 16> ShuffleMask;
4383 SDValue ImmN;
4384
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004385 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004386 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004387 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004388 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4389 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004390 break;
Craig Topper34671b82011-12-06 08:21:25 +00004391 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004392 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004393 break;
Craig Topper34671b82011-12-06 08:21:25 +00004394 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004395 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004396 break;
4397 case X86ISD::MOVHLPS:
4398 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4399 break;
4400 case X86ISD::MOVLHPS:
4401 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4402 break;
4403 case X86ISD::PSHUFD:
Craig Topperd156dc12012-02-06 07:17:51 +00004404 case X86ISD::VPERMILP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004405 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004406 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004407 ShuffleMask);
4408 break;
4409 case X86ISD::PSHUFHW:
4410 ImmN = N->getOperand(N->getNumOperands()-1);
4411 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4412 ShuffleMask);
4413 break;
4414 case X86ISD::PSHUFLW:
4415 ImmN = N->getOperand(N->getNumOperands()-1);
4416 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4417 ShuffleMask);
4418 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004419 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004420 case X86ISD::MOVSD: {
4421 // The index 0 always comes from the first element of the second source,
4422 // this is why MOVSS and MOVSD are used in the first place. The other
4423 // elements come from the other positions of the first source vector.
4424 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004425 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4426 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004427 }
Craig Topperec24e612011-11-30 07:47:51 +00004428 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004429 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004430 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004431 ShuffleMask);
4432 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004433 case X86ISD::MOVDDUP:
4434 case X86ISD::MOVLHPD:
4435 case X86ISD::MOVLPD:
4436 case X86ISD::MOVLPS:
4437 case X86ISD::MOVSHDUP:
4438 case X86ISD::MOVSLDUP:
4439 case X86ISD::PALIGN:
4440 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004441 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004442 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004443
4444 Index = ShuffleMask[Index];
4445 if (Index < 0)
4446 return DAG.getUNDEF(VT.getVectorElementType());
4447
Craig Topperd156dc12012-02-06 07:17:51 +00004448 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4449 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004450 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4451 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004452 }
4453
4454 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004455 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004456 V = V.getOperand(0);
4457 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004458 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004460 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004461 return SDValue();
4462 }
4463
4464 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4465 return (Index == 0) ? V.getOperand(0)
4466 : DAG.getUNDEF(VT.getVectorElementType());
4467
4468 if (V.getOpcode() == ISD::BUILD_VECTOR)
4469 return V.getOperand(Index);
4470
4471 return SDValue();
4472}
4473
4474/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4475/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004476/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004477static
4478unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4479 bool ZerosFromLeft, SelectionDAG &DAG) {
4480 int i = 0;
4481
4482 while (i < NumElems) {
4483 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004484 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004485 if (!(Elt.getNode() &&
4486 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4487 break;
4488 ++i;
4489 }
4490
4491 return i;
4492}
4493
4494/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4495/// MaskE correspond consecutively to elements from one of the vector operands,
4496/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4497static
4498bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4499 int OpIdx, int NumElems, unsigned &OpNum) {
4500 bool SeenV1 = false;
4501 bool SeenV2 = false;
4502
4503 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4504 int Idx = SVOp->getMaskElt(i);
4505 // Ignore undef indicies
4506 if (Idx < 0)
4507 continue;
4508
4509 if (Idx < NumElems)
4510 SeenV1 = true;
4511 else
4512 SeenV2 = true;
4513
4514 // Only accept consecutive elements from the same vector
4515 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4516 return false;
4517 }
4518
4519 OpNum = SeenV1 ? 0 : 1;
4520 return true;
4521}
4522
4523/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4524/// logical left shift of a vector.
4525static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4526 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4527 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4528 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4529 false /* check zeros from right */, DAG);
4530 unsigned OpSrc;
4531
4532 if (!NumZeros)
4533 return false;
4534
4535 // Considering the elements in the mask that are not consecutive zeros,
4536 // check if they consecutively come from only one of the source vectors.
4537 //
4538 // V1 = {X, A, B, C} 0
4539 // \ \ \ /
4540 // vector_shuffle V1, V2 <1, 2, 3, X>
4541 //
4542 if (!isShuffleMaskConsecutive(SVOp,
4543 0, // Mask Start Index
4544 NumElems-NumZeros-1, // Mask End Index
4545 NumZeros, // Where to start looking in the src vector
4546 NumElems, // Number of elements in vector
4547 OpSrc)) // Which source operand ?
4548 return false;
4549
4550 isLeft = false;
4551 ShAmt = NumZeros;
4552 ShVal = SVOp->getOperand(OpSrc);
4553 return true;
4554}
4555
4556/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4557/// logical left shift of a vector.
4558static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4559 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4560 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4561 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4562 true /* check zeros from left */, DAG);
4563 unsigned OpSrc;
4564
4565 if (!NumZeros)
4566 return false;
4567
4568 // Considering the elements in the mask that are not consecutive zeros,
4569 // check if they consecutively come from only one of the source vectors.
4570 //
4571 // 0 { A, B, X, X } = V2
4572 // / \ / /
4573 // vector_shuffle V1, V2 <X, X, 4, 5>
4574 //
4575 if (!isShuffleMaskConsecutive(SVOp,
4576 NumZeros, // Mask Start Index
4577 NumElems-1, // Mask End Index
4578 0, // Where to start looking in the src vector
4579 NumElems, // Number of elements in vector
4580 OpSrc)) // Which source operand ?
4581 return false;
4582
4583 isLeft = true;
4584 ShAmt = NumZeros;
4585 ShVal = SVOp->getOperand(OpSrc);
4586 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004587}
4588
4589/// isVectorShift - Returns true if the shuffle can be implemented as a
4590/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004591static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004592 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004593 // Although the logic below support any bitwidth size, there are no
4594 // shift instructions which handle more than 128-bit vectors.
4595 if (SVOp->getValueType(0).getSizeInBits() > 128)
4596 return false;
4597
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004598 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4599 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4600 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004601
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004602 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004603}
4604
Evan Chengc78d3b42006-04-24 18:01:45 +00004605/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4606///
Dan Gohman475871a2008-07-27 21:46:04 +00004607static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004608 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004609 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004610 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004611 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004612 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004613 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004614
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004615 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004616 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004617 bool First = true;
4618 for (unsigned i = 0; i < 16; ++i) {
4619 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4620 if (ThisIsNonZero && First) {
4621 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004622 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004623 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004625 First = false;
4626 }
4627
4628 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004629 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004630 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4631 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004632 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004634 }
4635 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4637 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4638 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004639 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004641 } else
4642 ThisElt = LastElt;
4643
Gabor Greifba36cb52008-08-28 21:40:38 +00004644 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004646 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004647 }
4648 }
4649
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004650 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004651}
4652
Bill Wendlinga348c562007-03-22 18:42:45 +00004653/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004654///
Dan Gohman475871a2008-07-27 21:46:04 +00004655static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004656 unsigned NumNonZero, unsigned NumZero,
4657 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004658 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004659 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004660 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004661 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004662
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004663 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004664 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004665 bool First = true;
4666 for (unsigned i = 0; i < 8; ++i) {
4667 bool isNonZero = (NonZeros & (1 << i)) != 0;
4668 if (isNonZero) {
4669 if (First) {
4670 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004671 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004672 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004674 First = false;
4675 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004676 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004678 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004679 }
4680 }
4681
4682 return V;
4683}
4684
Evan Chengf26ffe92008-05-29 08:22:04 +00004685/// getVShift - Return a vector logical shift node.
4686///
Owen Andersone50ed302009-08-10 22:56:29 +00004687static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 unsigned NumBits, SelectionDAG &DAG,
4689 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004690 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004691 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004692 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004693 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4694 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004695 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004696 DAG.getConstant(NumBits,
4697 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004698}
4699
Dan Gohman475871a2008-07-27 21:46:04 +00004700SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004701X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004702 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004703
Evan Chengc3630942009-12-09 21:00:30 +00004704 // Check if the scalar load can be widened into a vector load. And if
4705 // the address is "base + cst" see if the cst can be "absorbed" into
4706 // the shuffle mask.
4707 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4708 SDValue Ptr = LD->getBasePtr();
4709 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4710 return SDValue();
4711 EVT PVT = LD->getValueType(0);
4712 if (PVT != MVT::i32 && PVT != MVT::f32)
4713 return SDValue();
4714
4715 int FI = -1;
4716 int64_t Offset = 0;
4717 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4718 FI = FINode->getIndex();
4719 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004720 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004721 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4722 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4723 Offset = Ptr.getConstantOperandVal(1);
4724 Ptr = Ptr.getOperand(0);
4725 } else {
4726 return SDValue();
4727 }
4728
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004729 // FIXME: 256-bit vector instructions don't require a strict alignment,
4730 // improve this code to support it better.
4731 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004732 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004733 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004734 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004735 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004736 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004737 // Can't change the alignment. FIXME: It's possible to compute
4738 // the exact stack offset and reference FI + adjust offset instead.
4739 // If someone *really* cares about this. That's the way to implement it.
4740 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004741 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004742 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004743 }
4744 }
4745
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004746 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004747 // Ptr + (Offset & ~15).
4748 if (Offset < 0)
4749 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004750 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004751 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004752 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004753 if (StartOffset)
4754 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4755 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4756
4757 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004758 int NumElems = VT.getVectorNumElements();
4759
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004760 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4761 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004762 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004763 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004764
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004765 SmallVector<int, 8> Mask;
4766 for (int i = 0; i < NumElems; ++i)
4767 Mask.push_back(EltNo);
4768
Craig Toppercc3000632012-01-30 07:50:31 +00004769 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004770 }
4771
4772 return SDValue();
4773}
4774
Michael J. Spencerec38de22010-10-10 22:04:20 +00004775/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4776/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004777/// load which has the same value as a build_vector whose operands are 'elts'.
4778///
4779/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004780///
Nate Begeman1449f292010-03-24 22:19:06 +00004781/// FIXME: we'd also like to handle the case where the last elements are zero
4782/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4783/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004784static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004785 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004786 EVT EltVT = VT.getVectorElementType();
4787 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004788
Nate Begemanfdea31a2010-03-24 20:49:50 +00004789 LoadSDNode *LDBase = NULL;
4790 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004791
Nate Begeman1449f292010-03-24 22:19:06 +00004792 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004793 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004794 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004795 for (unsigned i = 0; i < NumElems; ++i) {
4796 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004797
Nate Begemanfdea31a2010-03-24 20:49:50 +00004798 if (!Elt.getNode() ||
4799 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4800 return SDValue();
4801 if (!LDBase) {
4802 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4803 return SDValue();
4804 LDBase = cast<LoadSDNode>(Elt.getNode());
4805 LastLoadedElt = i;
4806 continue;
4807 }
4808 if (Elt.getOpcode() == ISD::UNDEF)
4809 continue;
4810
4811 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4812 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4813 return SDValue();
4814 LastLoadedElt = i;
4815 }
Nate Begeman1449f292010-03-24 22:19:06 +00004816
4817 // If we have found an entire vector of loads and undefs, then return a large
4818 // load of the entire vector width starting at the base pointer. If we found
4819 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004820 if (LastLoadedElt == NumElems - 1) {
4821 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004822 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004823 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004824 LDBase->isVolatile(), LDBase->isNonTemporal(),
4825 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004826 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004827 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004828 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004829 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004830 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4831 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004832 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4833 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004834 SDValue ResNode =
4835 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4836 LDBase->getPointerInfo(),
4837 LDBase->getAlignment(),
4838 false/*isVolatile*/, true/*ReadMem*/,
4839 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004840 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004841 }
4842 return SDValue();
4843}
4844
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004845/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4846/// a vbroadcast node. We support two patterns:
4847/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4848/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4849/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004850/// The scalar load node is returned when a pattern is found,
4851/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004852static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4853 if (!Subtarget->hasAVX())
4854 return SDValue();
4855
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004856 EVT VT = Op.getValueType();
4857 SDValue V = Op;
4858
4859 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4860 V = V.getOperand(0);
4861
4862 //A suspected load to be broadcasted.
4863 SDValue Ld;
4864
4865 switch (V.getOpcode()) {
4866 default:
4867 // Unknown pattern found.
4868 return SDValue();
4869
4870 case ISD::BUILD_VECTOR: {
4871 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004872 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004873 return SDValue();
4874
4875 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004876
4877 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004878 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004879 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004880 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004881 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004882 }
4883
4884 case ISD::VECTOR_SHUFFLE: {
4885 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4886
4887 // Shuffles must have a splat mask where the first element is
4888 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004889 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004890 return SDValue();
4891
4892 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004893 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004894 return SDValue();
4895
4896 Ld = Sc.getOperand(0);
4897
4898 // The scalar_to_vector node and the suspected
4899 // load node must have exactly one user.
4900 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4901 return SDValue();
4902 break;
4903 }
4904 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004905
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004906 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004907 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004908 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004909
Craig Toppera1902a12012-02-01 06:51:58 +00004910 // Reject loads that have uses of the chain result
4911 if (Ld->hasAnyUseOfValue(1))
4912 return SDValue();
4913
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004914 bool Is256 = VT.getSizeInBits() == 256;
4915 bool Is128 = VT.getSizeInBits() == 128;
4916 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4917
4918 // VBroadcast to YMM
4919 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4920 return Ld;
4921
4922 // VBroadcast to XMM
4923 if (Is128 && (ScalarSize == 32))
4924 return Ld;
4925
Craig Toppera9376332012-01-10 08:23:59 +00004926 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4927 // double since there is vbroadcastsd xmm
4928 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4929 // VBroadcast to YMM
4930 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4931 return Ld;
4932
4933 // VBroadcast to XMM
4934 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4935 return Ld;
4936 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004937
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004938 // Unsupported broadcast.
4939 return SDValue();
4940}
4941
Evan Chengc3630942009-12-09 21:00:30 +00004942SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004943X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004944 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004945
David Greenef125a292011-02-08 19:04:41 +00004946 EVT VT = Op.getValueType();
4947 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004948 unsigned NumElems = Op.getNumOperands();
4949
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004950 // Vectors containing all zeros can be matched by pxor and xorps later
4951 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4952 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4953 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004954 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004955 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004956
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004957 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004958 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004959
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004960 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004961 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4962 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004963 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004964 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004965 return Op;
4966
Craig Topper07a27622012-01-22 03:07:48 +00004967 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004968 }
4969
Craig Toppera9376332012-01-10 08:23:59 +00004970 SDValue LD = isVectorBroadcast(Op, Subtarget);
4971 if (LD.getNode())
4972 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973
Owen Andersone50ed302009-08-10 22:56:29 +00004974 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004975
Evan Cheng0db9fe62006-04-25 20:13:52 +00004976 unsigned NumZero = 0;
4977 unsigned NumNonZero = 0;
4978 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004979 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004981 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004982 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004983 if (Elt.getOpcode() == ISD::UNDEF)
4984 continue;
4985 Values.insert(Elt);
4986 if (Elt.getOpcode() != ISD::Constant &&
4987 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004988 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004989 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004990 NumZero++;
4991 else {
4992 NonZeros |= (1 << i);
4993 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004994 }
4995 }
4996
Chris Lattner97a2a562010-08-26 05:24:29 +00004997 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4998 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004999 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005000
Chris Lattner67f453a2008-03-09 05:42:06 +00005001 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005002 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005004 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005005
Chris Lattner62098042008-03-09 01:05:04 +00005006 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5007 // the value are obviously zero, truncate the value to i32 and do the
5008 // insertion that way. Only do this if the value is non-constant or if the
5009 // value is a constant being inserted into element 0. It is cheaper to do
5010 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005011 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005012 (!IsAllConstants || Idx == 0)) {
5013 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005014 // Handle SSE only.
5015 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5016 EVT VecVT = MVT::v4i32;
5017 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005018
Chris Lattner62098042008-03-09 01:05:04 +00005019 // Truncate the value (which may itself be a constant) to i32, and
5020 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005022 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005023 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005024
Chris Lattner62098042008-03-09 01:05:04 +00005025 // Now we have our 32-bit value zero extended in the low element of
5026 // a vector. If Idx != 0, swizzle it into place.
5027 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005028 SmallVector<int, 4> Mask;
5029 Mask.push_back(Idx);
5030 for (unsigned i = 1; i != VecElts; ++i)
5031 Mask.push_back(i);
5032 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005033 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005035 }
Craig Topper07a27622012-01-22 03:07:48 +00005036 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005037 }
5038 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005039
Chris Lattner19f79692008-03-08 22:59:52 +00005040 // If we have a constant or non-constant insertion into the low element of
5041 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5042 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005043 // depending on what the source datatype is.
5044 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005045 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005046 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005047
5048 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005050 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005051 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005052 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5053 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005054 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005055 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005056 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5057 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005058 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005059 }
5060
5061 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005063 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005064 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005065 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005066 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5067 DAG, dl);
5068 } else {
5069 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005070 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005071 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005072 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005073 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005074 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005075
5076 // Is it a vector logical left shift?
5077 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005078 X86::isZeroNode(Op.getOperand(0)) &&
5079 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005080 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005081 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005082 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005083 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005084 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005086
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005087 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005088 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089
Chris Lattner19f79692008-03-08 22:59:52 +00005090 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5091 // is a non-constant being inserted into an element other than the low one,
5092 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5093 // movd/movss) to move this into the low element, then shuffle it into
5094 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005096 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Evan Cheng0db9fe62006-04-25 20:13:52 +00005098 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005099 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005102 MaskVec.push_back(i == Idx ? 0 : 1);
5103 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104 }
5105 }
5106
Chris Lattner67f453a2008-03-09 05:42:06 +00005107 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005108 if (Values.size() == 1) {
5109 if (EVTBits == 32) {
5110 // Instead of a shuffle like this:
5111 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5112 // Check if it's possible to issue this instead.
5113 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5114 unsigned Idx = CountTrailingZeros_32(NonZeros);
5115 SDValue Item = Op.getOperand(Idx);
5116 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5117 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5118 }
Dan Gohman475871a2008-07-27 21:46:04 +00005119 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005121
Dan Gohmana3941172007-07-24 22:55:08 +00005122 // A vector full of immediates; various special cases are already
5123 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005124 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005125 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005126
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005127 // For AVX-length vectors, build the individual 128-bit pieces and use
5128 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005129 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005130 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005131 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005132 V.push_back(Op.getOperand(i));
5133
5134 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5135
5136 // Build both the lower and upper subvector.
5137 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5138 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5139 NumElems/2);
5140
5141 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005142 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5143 DAG.getConstant(0, MVT::i32), DAG, dl);
5144 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005145 DAG, dl);
5146 }
5147
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005148 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005149 if (EVTBits == 64) {
5150 if (NumNonZero == 1) {
5151 // One half is zero or undef.
5152 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005153 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005154 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005155 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005156 }
Dan Gohman475871a2008-07-27 21:46:04 +00005157 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005158 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005159
5160 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005161 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005162 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005163 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005164 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 }
5166
Bill Wendling826f36f2007-03-28 00:57:11 +00005167 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005168 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005169 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005170 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171 }
5172
5173 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005174 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 if (NumElems == 4 && NumZero > 0) {
5176 for (unsigned i = 0; i < 4; ++i) {
5177 bool isZero = !(NonZeros & (1 << i));
5178 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005179 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180 else
Dale Johannesenace16102009-02-03 19:33:06 +00005181 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005182 }
5183
5184 for (unsigned i = 0; i < 2; ++i) {
5185 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5186 default: break;
5187 case 0:
5188 V[i] = V[i*2]; // Must be a zero vector.
5189 break;
5190 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005191 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 break;
5193 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005194 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195 break;
5196 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005197 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005198 break;
5199 }
5200 }
5201
Benjamin Kramer9c683542012-01-30 15:16:21 +00005202 bool Reverse1 = (NonZeros & 0x3) == 2;
5203 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5204 int MaskVec[] = {
5205 Reverse1 ? 1 : 0,
5206 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005207 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5208 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005209 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005210 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 }
5212
Nate Begemanfdea31a2010-03-24 20:49:50 +00005213 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5214 // Check for a build vector of consecutive loads.
5215 for (unsigned i = 0; i < NumElems; ++i)
5216 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005217
Nate Begemanfdea31a2010-03-24 20:49:50 +00005218 // Check for elements which are consecutive loads.
5219 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5220 if (LD.getNode())
5221 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005222
5223 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005224 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005225 SDValue Result;
5226 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5227 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5228 else
5229 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005230
Chris Lattner24faf612010-08-28 17:59:08 +00005231 for (unsigned i = 1; i < NumElems; ++i) {
5232 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5233 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005234 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005235 }
5236 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005237 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005238
Chris Lattner6e80e442010-08-28 17:15:43 +00005239 // Otherwise, expand into a number of unpckl*, start by extending each of
5240 // our (non-undef) elements to the full vector width with the element in the
5241 // bottom slot of the vector (which generates no code for SSE).
5242 for (unsigned i = 0; i < NumElems; ++i) {
5243 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5244 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5245 else
5246 V[i] = DAG.getUNDEF(VT);
5247 }
5248
5249 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5251 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5252 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005253 unsigned EltStride = NumElems >> 1;
5254 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005255 for (unsigned i = 0; i < EltStride; ++i) {
5256 // If V[i+EltStride] is undef and this is the first round of mixing,
5257 // then it is safe to just drop this shuffle: V[i] is already in the
5258 // right place, the one element (since it's the first round) being
5259 // inserted as undef can be dropped. This isn't safe for successive
5260 // rounds because they will permute elements within both vectors.
5261 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5262 EltStride == NumElems/2)
5263 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005264
Chris Lattner6e80e442010-08-28 17:15:43 +00005265 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005266 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005267 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268 }
5269 return V[0];
5270 }
Dan Gohman475871a2008-07-27 21:46:04 +00005271 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272}
5273
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005274// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5275// them in a MMX register. This is better than doing a stack convert.
5276static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005277 DebugLoc dl = Op.getDebugLoc();
5278 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005279
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005280 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5281 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5282 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005283 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005284 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5285 InVec = Op.getOperand(1);
5286 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5287 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005288 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005289 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5290 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5291 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005292 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005293 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5294 Mask[0] = 0; Mask[1] = 2;
5295 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5296 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005297 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005298}
5299
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005300// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5301// to create 256-bit vectors from two other 128-bit ones.
5302static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5303 DebugLoc dl = Op.getDebugLoc();
5304 EVT ResVT = Op.getValueType();
5305
5306 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5307
5308 SDValue V1 = Op.getOperand(0);
5309 SDValue V2 = Op.getOperand(1);
5310 unsigned NumElems = ResVT.getVectorNumElements();
5311
5312 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5313 DAG.getConstant(0, MVT::i32), DAG, dl);
5314 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5315 DAG, dl);
5316}
5317
5318SDValue
5319X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005320 EVT ResVT = Op.getValueType();
5321
5322 assert(Op.getNumOperands() == 2);
5323 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5324 "Unsupported CONCAT_VECTORS for value type");
5325
5326 // We support concatenate two MMX registers and place them in a MMX register.
5327 // This is better than doing a stack convert.
5328 if (ResVT.is128BitVector())
5329 return LowerMMXCONCAT_VECTORS(Op, DAG);
5330
5331 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5332 // from two other 128-bit ones.
5333 return LowerAVXCONCAT_VECTORS(Op, DAG);
5334}
5335
Nate Begemanb9a47b82009-02-23 08:49:38 +00005336// v8i16 shuffles - Prefer shuffles in the following order:
5337// 1. [all] pshuflw, pshufhw, optional move
5338// 2. [ssse3] 1 x pshufb
5339// 3. [ssse3] 2 x pshufb + 1 x por
5340// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005341SDValue
5342X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5343 SelectionDAG &DAG) const {
5344 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005345 SDValue V1 = SVOp->getOperand(0);
5346 SDValue V2 = SVOp->getOperand(1);
5347 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005348 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005349
Nate Begemanb9a47b82009-02-23 08:49:38 +00005350 // Determine if more than 1 of the words in each of the low and high quadwords
5351 // of the result come from the same quadword of one of the two inputs. Undef
5352 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005353 unsigned LoQuad[] = { 0, 0, 0, 0 };
5354 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005355 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005356 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005357 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005358 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005359 MaskVals.push_back(EltIdx);
5360 if (EltIdx < 0) {
5361 ++Quad[0];
5362 ++Quad[1];
5363 ++Quad[2];
5364 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005365 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005366 }
5367 ++Quad[EltIdx / 4];
5368 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005369 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005370
Nate Begemanb9a47b82009-02-23 08:49:38 +00005371 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005372 unsigned MaxQuad = 1;
5373 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005374 if (LoQuad[i] > MaxQuad) {
5375 BestLoQuad = i;
5376 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005377 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005378 }
5379
Nate Begemanb9a47b82009-02-23 08:49:38 +00005380 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005381 MaxQuad = 1;
5382 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005383 if (HiQuad[i] > MaxQuad) {
5384 BestHiQuad = i;
5385 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005386 }
5387 }
5388
Nate Begemanb9a47b82009-02-23 08:49:38 +00005389 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005390 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005391 // single pshufb instruction is necessary. If There are more than 2 input
5392 // quads, disable the next transformation since it does not help SSSE3.
5393 bool V1Used = InputQuads[0] || InputQuads[1];
5394 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005395 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005396 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005397 BestLoQuad = InputQuads[0] ? 0 : 1;
5398 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005399 }
5400 if (InputQuads.count() > 2) {
5401 BestLoQuad = -1;
5402 BestHiQuad = -1;
5403 }
5404 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005405
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5407 // the shuffle mask. If a quad is scored as -1, that means that it contains
5408 // words from all 4 input quadwords.
5409 SDValue NewV;
5410 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005411 int MaskV[] = {
5412 BestLoQuad < 0 ? 0 : BestLoQuad,
5413 BestHiQuad < 0 ? 1 : BestHiQuad
5414 };
Eric Christopherfd179292009-08-27 18:07:15 +00005415 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005416 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5417 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5418 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005419
Nate Begemanb9a47b82009-02-23 08:49:38 +00005420 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5421 // source words for the shuffle, to aid later transformations.
5422 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005423 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005424 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005425 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005426 if (idx != (int)i)
5427 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005428 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005429 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005430 AllWordsInNewV = false;
5431 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005432 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005433
Nate Begemanb9a47b82009-02-23 08:49:38 +00005434 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5435 if (AllWordsInNewV) {
5436 for (int i = 0; i != 8; ++i) {
5437 int idx = MaskVals[i];
5438 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005439 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005440 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005441 if ((idx != i) && idx < 4)
5442 pshufhw = false;
5443 if ((idx != i) && idx > 3)
5444 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005445 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005446 V1 = NewV;
5447 V2Used = false;
5448 BestLoQuad = 0;
5449 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005450 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005451
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5453 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005454 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005455 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5456 unsigned TargetMask = 0;
5457 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topper5aaffa82012-02-19 02:53:47 +00005459 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(NewV.getNode()):
5460 getShufflePSHUFLWImmediate(NewV.getNode());
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005461 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005462 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005463 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005464 }
Eric Christopherfd179292009-08-27 18:07:15 +00005465
Nate Begemanb9a47b82009-02-23 08:49:38 +00005466 // If we have SSSE3, and all words of the result are from 1 input vector,
5467 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5468 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005469 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005471
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005473 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005474 // mask, and elements that come from V1 in the V2 mask, so that the two
5475 // results can be OR'd together.
5476 bool TwoInputs = V1Used && V2Used;
5477 for (unsigned i = 0; i != 8; ++i) {
5478 int EltIdx = MaskVals[i] * 2;
5479 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5481 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005482 continue;
5483 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5485 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005487 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005488 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005489 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005490 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005492 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005493
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 // Calculate the shuffle mask for the second input, shuffle it, and
5495 // OR it with the first shuffled input.
5496 pshufbMask.clear();
5497 for (unsigned i = 0; i != 8; ++i) {
5498 int EltIdx = MaskVals[i] * 2;
5499 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5501 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 continue;
5503 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5505 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005506 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005507 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005508 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005509 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 MVT::v16i8, &pshufbMask[0], 16));
5511 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005512 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 }
5514
5515 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5516 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005517 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005519 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 for (int i = 0; i != 4; ++i) {
5521 int idx = MaskVals[i];
5522 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 InOrder.set(i);
5524 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005525 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 }
5528 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005530 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005531
Craig Topperd0a31172012-01-10 06:37:29 +00005532 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005533 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5534 NewV.getOperand(0),
Craig Topper5aaffa82012-02-19 02:53:47 +00005535 getShufflePSHUFLWImmediate(NewV.getNode()),
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005536 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 }
Eric Christopherfd179292009-08-27 18:07:15 +00005538
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5540 // and update MaskVals with the new element order.
5541 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005542 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 for (unsigned i = 4; i != 8; ++i) {
5544 int idx = MaskVals[i];
5545 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 InOrder.set(i);
5547 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005548 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 }
5551 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005553 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005554
Craig Topperd0a31172012-01-10 06:37:29 +00005555 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005556 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5557 NewV.getOperand(0),
Craig Topper5aaffa82012-02-19 02:53:47 +00005558 getShufflePSHUFHWImmediate(NewV.getNode()),
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005559 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005560 }
Eric Christopherfd179292009-08-27 18:07:15 +00005561
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 // In case BestHi & BestLo were both -1, which means each quadword has a word
5563 // from each of the four input quadwords, calculate the InOrder bitvector now
5564 // before falling through to the insert/extract cleanup.
5565 if (BestLoQuad == -1 && BestHiQuad == -1) {
5566 NewV = V1;
5567 for (int i = 0; i != 8; ++i)
5568 if (MaskVals[i] < 0 || MaskVals[i] == i)
5569 InOrder.set(i);
5570 }
Eric Christopherfd179292009-08-27 18:07:15 +00005571
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 // The other elements are put in the right place using pextrw and pinsrw.
5573 for (unsigned i = 0; i != 8; ++i) {
5574 if (InOrder[i])
5575 continue;
5576 int EltIdx = MaskVals[i];
5577 if (EltIdx < 0)
5578 continue;
5579 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 DAG.getIntPtrConstant(i));
5586 }
5587 return NewV;
5588}
5589
5590// v16i8 shuffles - Prefer shuffles in the following order:
5591// 1. [ssse3] 1 x pshufb
5592// 2. [ssse3] 2 x pshufb + 1 x por
5593// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5594static
Nate Begeman9008ca62009-04-27 18:41:29 +00005595SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005596 SelectionDAG &DAG,
5597 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 SDValue V1 = SVOp->getOperand(0);
5599 SDValue V2 = SVOp->getOperand(1);
5600 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005601 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005602
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005604 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 // present, fall back to case 3.
5606 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5607 bool V1Only = true;
5608 bool V2Only = true;
5609 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005610 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 if (EltIdx < 0)
5612 continue;
5613 if (EltIdx < 16)
5614 V2Only = false;
5615 else
5616 V1Only = false;
5617 }
Eric Christopherfd179292009-08-27 18:07:15 +00005618
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005620 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005622
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005624 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 //
5626 // Otherwise, we have elements from both input vectors, and must zero out
5627 // elements that come from V2 in the first mask, and V1 in the second mask
5628 // so that we can OR them together.
5629 bool TwoInputs = !(V1Only || V2Only);
5630 for (unsigned i = 0; i != 16; ++i) {
5631 int EltIdx = MaskVals[i];
5632 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 continue;
5635 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 }
5638 // If all the elements are from V2, assign it to V1 and return after
5639 // building the first pshufb.
5640 if (V2Only)
5641 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005643 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 if (!TwoInputs)
5646 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005647
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 // Calculate the shuffle mask for the second input, shuffle it, and
5649 // OR it with the first shuffled input.
5650 pshufbMask.clear();
5651 for (unsigned i = 0; i != 16; ++i) {
5652 int EltIdx = MaskVals[i];
5653 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 continue;
5656 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005660 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 MVT::v16i8, &pshufbMask[0], 16));
5662 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 }
Eric Christopherfd179292009-08-27 18:07:15 +00005664
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 // No SSSE3 - Calculate in place words and then fix all out of place words
5666 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5667 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005668 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5669 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 SDValue NewV = V2Only ? V2 : V1;
5671 for (int i = 0; i != 8; ++i) {
5672 int Elt0 = MaskVals[i*2];
5673 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005674
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 // This word of the result is all undef, skip it.
5676 if (Elt0 < 0 && Elt1 < 0)
5677 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005678
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 // This word of the result is already in the correct place, skip it.
5680 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5681 continue;
5682 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5683 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005684
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5686 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5687 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005688
5689 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5690 // using a single extract together, load it and store it.
5691 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005693 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005695 DAG.getIntPtrConstant(i));
5696 continue;
5697 }
5698
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005700 // source byte is not also odd, shift the extracted word left 8 bits
5701 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 DAG.getIntPtrConstant(Elt1 / 2));
5705 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005707 DAG.getConstant(8,
5708 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005709 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5711 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 }
5713 // If Elt0 is defined, extract it from the appropriate source. If the
5714 // source byte is not also even, shift the extracted word right 8 bits. If
5715 // Elt1 was also defined, OR the extracted values together before
5716 // inserting them in the result.
5717 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5720 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005722 DAG.getConstant(8,
5723 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005724 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5726 DAG.getConstant(0x00FF, MVT::i16));
5727 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 : InsElt0;
5729 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 DAG.getIntPtrConstant(i));
5732 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005733 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005734}
5735
Evan Cheng7a831ce2007-12-15 03:00:47 +00005736/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005737/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005738/// done when every pair / quad of shuffle mask elements point to elements in
5739/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005740/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005741static
Nate Begeman9008ca62009-04-27 18:41:29 +00005742SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005743 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005744 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005745 SDValue V1 = SVOp->getOperand(0);
5746 SDValue V2 = SVOp->getOperand(1);
5747 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005748 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005749 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005750 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005751 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 case MVT::v4f32: NewVT = MVT::v2f64; break;
5753 case MVT::v4i32: NewVT = MVT::v2i64; break;
5754 case MVT::v8i16: NewVT = MVT::v4i32; break;
5755 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005756 }
5757
Nate Begeman9008ca62009-04-27 18:41:29 +00005758 int Scale = NumElems / NewWidth;
5759 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005760 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005761 int StartIdx = -1;
5762 for (int j = 0; j < Scale; ++j) {
5763 int EltIdx = SVOp->getMaskElt(i+j);
5764 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005765 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005766 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005767 StartIdx = EltIdx - (EltIdx % Scale);
5768 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005769 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005770 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005771 if (StartIdx == -1)
5772 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005773 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005774 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005775 }
5776
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005777 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5778 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005779 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005780}
5781
Evan Chengd880b972008-05-09 21:53:03 +00005782/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005783///
Owen Andersone50ed302009-08-10 22:56:29 +00005784static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005785 SDValue SrcOp, SelectionDAG &DAG,
5786 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005788 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005789 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005790 LD = dyn_cast<LoadSDNode>(SrcOp);
5791 if (!LD) {
5792 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5793 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005794 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005795 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005796 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005797 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005798 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005799 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005801 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005802 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5803 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5804 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005805 SrcOp.getOperand(0)
5806 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005807 }
5808 }
5809 }
5810
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005811 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005812 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005813 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005814 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005815}
5816
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005817/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5818/// which could not be matched by any known target speficic shuffle
5819static SDValue
5820LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005821 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005822
Craig Topper8f35c132012-01-20 09:29:03 +00005823 unsigned NumElems = VT.getVectorNumElements();
5824 unsigned NumLaneElems = NumElems / 2;
5825
5826 int MinRange[2][2] = { { static_cast<int>(NumElems),
5827 static_cast<int>(NumElems) },
5828 { static_cast<int>(NumElems),
5829 static_cast<int>(NumElems) } };
5830 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5831
5832 // Collect used ranges for each source in each lane
5833 for (unsigned l = 0; l < 2; ++l) {
5834 unsigned LaneStart = l*NumLaneElems;
5835 for (unsigned i = 0; i != NumLaneElems; ++i) {
5836 int Idx = SVOp->getMaskElt(i+LaneStart);
5837 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005838 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005839
Craig Topper8f35c132012-01-20 09:29:03 +00005840 int Input = 0;
5841 if (Idx >= (int)NumElems) {
5842 Idx -= NumElems;
5843 Input = 1;
5844 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005845
Craig Topper8f35c132012-01-20 09:29:03 +00005846 if (Idx > MaxRange[l][Input])
5847 MaxRange[l][Input] = Idx;
5848 if (Idx < MinRange[l][Input])
5849 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005850 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005851 }
5852
Craig Topper8f35c132012-01-20 09:29:03 +00005853 // Make sure each range is 128-bits
5854 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5855 for (unsigned l = 0; l < 2; ++l) {
5856 for (unsigned Input = 0; Input < 2; ++Input) {
5857 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5858 continue;
5859
Craig Topperd9ec7252012-01-21 08:49:33 +00005860 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005861 ExtractIdx[l][Input] = 0;
5862 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005863 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005864 ExtractIdx[l][Input] = NumLaneElems;
5865 else
5866 return SDValue();
5867 }
5868 }
5869
5870 DebugLoc dl = SVOp->getDebugLoc();
5871 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5872 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5873
5874 SDValue Ops[2][2];
5875 for (unsigned l = 0; l < 2; ++l) {
5876 for (unsigned Input = 0; Input < 2; ++Input) {
5877 if (ExtractIdx[l][Input] >= 0)
5878 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5879 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5880 DAG, dl);
5881 else
5882 Ops[l][Input] = DAG.getUNDEF(NVT);
5883 }
5884 }
5885
5886 // Generate 128-bit shuffles
5887 SmallVector<int, 16> Mask1, Mask2;
5888 for (unsigned i = 0; i != NumLaneElems; ++i) {
5889 int Elt = SVOp->getMaskElt(i);
5890 if (Elt >= (int)NumElems) {
5891 Elt %= NumLaneElems;
5892 Elt += NumLaneElems;
5893 } else if (Elt >= 0) {
5894 Elt %= NumLaneElems;
5895 }
5896 Mask1.push_back(Elt);
5897 }
5898 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5899 int Elt = SVOp->getMaskElt(i);
5900 if (Elt >= (int)NumElems) {
5901 Elt %= NumLaneElems;
5902 Elt += NumLaneElems;
5903 } else if (Elt >= 0) {
5904 Elt %= NumLaneElems;
5905 }
5906 Mask2.push_back(Elt);
5907 }
5908
5909 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5910 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5911
5912 // Concatenate the result back
5913 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5914 DAG.getConstant(0, MVT::i32), DAG, dl);
5915 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5916 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005917}
5918
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005919/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5920/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005921static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005922LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005923 SDValue V1 = SVOp->getOperand(0);
5924 SDValue V2 = SVOp->getOperand(1);
5925 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005926 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005927
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005928 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5929
Benjamin Kramer9c683542012-01-30 15:16:21 +00005930 std::pair<int, int> Locs[4];
5931 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005932 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005933
Evan Chengace3c172008-07-22 21:13:36 +00005934 unsigned NumHi = 0;
5935 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005936 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005937 int Idx = PermMask[i];
5938 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005939 Locs[i] = std::make_pair(-1, -1);
5940 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005941 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5942 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005943 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005944 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005945 NumLo++;
5946 } else {
5947 Locs[i] = std::make_pair(1, NumHi);
5948 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005949 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005950 NumHi++;
5951 }
5952 }
5953 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005954
Evan Chengace3c172008-07-22 21:13:36 +00005955 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005956 // If no more than two elements come from either vector. This can be
5957 // implemented with two shuffles. First shuffle gather the elements.
5958 // The second shuffle, which takes the first shuffle as both of its
5959 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005960 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005961
Benjamin Kramer9c683542012-01-30 15:16:21 +00005962 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005963
Benjamin Kramer9c683542012-01-30 15:16:21 +00005964 for (unsigned i = 0; i != 4; ++i)
5965 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005966 unsigned Idx = (i < 2) ? 0 : 4;
5967 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005968 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005969 }
Evan Chengace3c172008-07-22 21:13:36 +00005970
Nate Begeman9008ca62009-04-27 18:41:29 +00005971 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005972 } else if (NumLo == 3 || NumHi == 3) {
5973 // Otherwise, we must have three elements from one vector, call it X, and
5974 // one element from the other, call it Y. First, use a shufps to build an
5975 // intermediate vector with the one element from Y and the element from X
5976 // that will be in the same half in the final destination (the indexes don't
5977 // matter). Then, use a shufps to build the final vector, taking the half
5978 // containing the element from Y from the intermediate, and the other half
5979 // from X.
5980 if (NumHi == 3) {
5981 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005982 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005983 std::swap(V1, V2);
5984 }
5985
5986 // Find the element from V2.
5987 unsigned HiIndex;
5988 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005989 int Val = PermMask[HiIndex];
5990 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005991 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005992 if (Val >= 4)
5993 break;
5994 }
5995
Nate Begeman9008ca62009-04-27 18:41:29 +00005996 Mask1[0] = PermMask[HiIndex];
5997 Mask1[1] = -1;
5998 Mask1[2] = PermMask[HiIndex^1];
5999 Mask1[3] = -1;
6000 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006001
6002 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006003 Mask1[0] = PermMask[0];
6004 Mask1[1] = PermMask[1];
6005 Mask1[2] = HiIndex & 1 ? 6 : 4;
6006 Mask1[3] = HiIndex & 1 ? 4 : 6;
6007 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006008 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006009 Mask1[0] = HiIndex & 1 ? 2 : 0;
6010 Mask1[1] = HiIndex & 1 ? 0 : 2;
6011 Mask1[2] = PermMask[2];
6012 Mask1[3] = PermMask[3];
6013 if (Mask1[2] >= 0)
6014 Mask1[2] += 4;
6015 if (Mask1[3] >= 0)
6016 Mask1[3] += 4;
6017 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006018 }
Evan Chengace3c172008-07-22 21:13:36 +00006019 }
6020
6021 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006022 int LoMask[] = { -1, -1, -1, -1 };
6023 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006024
Benjamin Kramer9c683542012-01-30 15:16:21 +00006025 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006026 unsigned MaskIdx = 0;
6027 unsigned LoIdx = 0;
6028 unsigned HiIdx = 2;
6029 for (unsigned i = 0; i != 4; ++i) {
6030 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006031 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006032 MaskIdx = 1;
6033 LoIdx = 0;
6034 HiIdx = 2;
6035 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 int Idx = PermMask[i];
6037 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006038 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006040 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006041 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006042 LoIdx++;
6043 } else {
6044 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006045 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006046 HiIdx++;
6047 }
6048 }
6049
Nate Begeman9008ca62009-04-27 18:41:29 +00006050 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6051 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006052 int MaskOps[] = { -1, -1, -1, -1 };
6053 for (unsigned i = 0; i != 4; ++i)
6054 if (Locs[i].first != -1)
6055 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006056 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006057}
6058
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006059static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006060 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006061 V = V.getOperand(0);
6062 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6063 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006064 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6065 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6066 // BUILD_VECTOR (load), undef
6067 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006068 if (MayFoldLoad(V))
6069 return true;
6070 return false;
6071}
6072
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006073// FIXME: the version above should always be used. Since there's
6074// a bug where several vector shuffles can't be folded because the
6075// DAG is not updated during lowering and a node claims to have two
6076// uses while it only has one, use this version, and let isel match
6077// another instruction if the load really happens to have more than
6078// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006079// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006080static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006081 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006082 V = V.getOperand(0);
6083 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6084 V = V.getOperand(0);
6085 if (ISD::isNormalLoad(V.getNode()))
6086 return true;
6087 return false;
6088}
6089
6090/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6091/// a vector extract, and if both can be later optimized into a single load.
6092/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6093/// here because otherwise a target specific shuffle node is going to be
6094/// emitted for this shuffle, and the optimization not done.
6095/// FIXME: This is probably not the best approach, but fix the problem
6096/// until the right path is decided.
6097static
6098bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6099 const TargetLowering &TLI) {
6100 EVT VT = V.getValueType();
6101 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6102
6103 // Be sure that the vector shuffle is present in a pattern like this:
6104 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6105 if (!V.hasOneUse())
6106 return false;
6107
6108 SDNode *N = *V.getNode()->use_begin();
6109 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6110 return false;
6111
6112 SDValue EltNo = N->getOperand(1);
6113 if (!isa<ConstantSDNode>(EltNo))
6114 return false;
6115
6116 // If the bit convert changed the number of elements, it is unsafe
6117 // to examine the mask.
6118 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006119 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006120 EVT SrcVT = V.getOperand(0).getValueType();
6121 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6122 return false;
6123 V = V.getOperand(0);
6124 HasShuffleIntoBitcast = true;
6125 }
6126
6127 // Select the input vector, guarding against out of range extract vector.
6128 unsigned NumElems = VT.getVectorNumElements();
6129 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6130 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6131 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6132
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006133 // If we are accessing the upper part of a YMM register
6134 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6135 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6136 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006137 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006138 return false;
6139
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006140 // Skip one more bit_convert if necessary
Craig Topper2dcd7182012-02-13 04:30:38 +00006141 if (V.getOpcode() == ISD::BITCAST) {
6142 if (!V.hasOneUse())
6143 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006144 V = V.getOperand(0);
Craig Topper2dcd7182012-02-13 04:30:38 +00006145 }
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006146
Craig Toppera51bb3a2012-01-02 08:46:48 +00006147 if (!ISD::isNormalLoad(V.getNode()))
6148 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006149
Craig Toppera51bb3a2012-01-02 08:46:48 +00006150 // Is the original load suitable?
6151 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006152
Craig Toppera51bb3a2012-01-02 08:46:48 +00006153 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6154 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006155
Craig Toppera51bb3a2012-01-02 08:46:48 +00006156 if (!HasShuffleIntoBitcast)
6157 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006158
Craig Toppera51bb3a2012-01-02 08:46:48 +00006159 // If there's a bitcast before the shuffle, check if the load type and
6160 // alignment is valid.
6161 unsigned Align = LN0->getAlignment();
6162 unsigned NewAlign =
6163 TLI.getTargetData()->getABITypeAlignment(
6164 VT.getTypeForEVT(*DAG.getContext()));
6165
6166 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6167 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006168
6169 return true;
6170}
6171
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006172static
Evan Cheng835580f2010-10-07 20:50:20 +00006173SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6174 EVT VT = Op.getValueType();
6175
6176 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006177 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6178 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006179 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6180 V1, DAG));
6181}
6182
6183static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006184SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006185 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006186 SDValue V1 = Op.getOperand(0);
6187 SDValue V2 = Op.getOperand(1);
6188 EVT VT = Op.getValueType();
6189
6190 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6191
Craig Topper1accb7e2012-01-10 06:54:16 +00006192 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006193 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6194
Evan Cheng0899f5c2011-08-31 02:05:24 +00006195 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6196 return DAG.getNode(ISD::BITCAST, dl, VT,
6197 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6198 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6199 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006200}
6201
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006202static
6203SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6204 SDValue V1 = Op.getOperand(0);
6205 SDValue V2 = Op.getOperand(1);
6206 EVT VT = Op.getValueType();
6207
6208 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6209 "unsupported shuffle type");
6210
6211 if (V2.getOpcode() == ISD::UNDEF)
6212 V2 = V1;
6213
6214 // v4i32 or v4f32
6215 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6216}
6217
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006218static
Craig Topper1accb7e2012-01-10 06:54:16 +00006219SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006220 SDValue V1 = Op.getOperand(0);
6221 SDValue V2 = Op.getOperand(1);
6222 EVT VT = Op.getValueType();
6223 unsigned NumElems = VT.getVectorNumElements();
6224
6225 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6226 // operand of these instructions is only memory, so check if there's a
6227 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6228 // same masks.
6229 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006230
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006231 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006232 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006233 CanFoldLoad = true;
6234
6235 // When V1 is a load, it can be folded later into a store in isel, example:
6236 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6237 // turns into:
6238 // (MOVLPSmr addr:$src1, VR128:$src2)
6239 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006240 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006241 CanFoldLoad = true;
6242
Dan Gohman65fd6562011-11-03 21:49:52 +00006243 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006244 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006245 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006246 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6247
6248 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006249 // If we don't care about the second element, procede to use movss.
6250 if (SVOp->getMaskElt(1) != -1)
6251 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006252 }
6253
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006254 // movl and movlp will both match v2i64, but v2i64 is never matched by
6255 // movl earlier because we make it strict to avoid messing with the movlp load
6256 // folding logic (see the code above getMOVLP call). Match it here then,
6257 // this is horrible, but will stay like this until we move all shuffle
6258 // matching to x86 specific nodes. Note that for the 1st condition all
6259 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006260 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006261 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6262 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006263 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006264 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006265 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006266 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006267
6268 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6269
6270 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006271 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006272 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006273}
6274
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006275static
6276SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006277 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006278 const X86Subtarget *Subtarget) {
6279 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6280 EVT VT = Op.getValueType();
6281 DebugLoc dl = Op.getDebugLoc();
6282 SDValue V1 = Op.getOperand(0);
6283 SDValue V2 = Op.getOperand(1);
6284
6285 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006286 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006287
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006288 // Handle splat operations
6289 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006290 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006291 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006292 // Special case, this is the only place now where it's allowed to return
6293 // a vector_shuffle operation without using a target specific node, because
6294 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6295 // this be moved to DAGCombine instead?
6296 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006297 return Op;
6298
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006299 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006300 SDValue LD = isVectorBroadcast(Op, Subtarget);
6301 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006302 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006303
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006304 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006305 if ((Size == 128 && NumElem <= 4) ||
6306 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006307 return SDValue();
6308
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006309 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006310 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006311 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006312
6313 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6314 // do it!
6315 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6316 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6317 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006318 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006319 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006320 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006321 // FIXME: Figure out a cleaner way to do this.
6322 // Try to make use of movq to zero out the top part.
6323 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6324 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6325 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006326 EVT NewVT = NewOp.getValueType();
6327 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6328 NewVT, true, false))
6329 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006330 DAG, Subtarget, dl);
6331 }
6332 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6333 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006334 if (NewOp.getNode()) {
6335 EVT NewVT = NewOp.getValueType();
6336 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6337 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6338 DAG, Subtarget, dl);
6339 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006340 }
6341 }
6342 return SDValue();
6343}
6344
Dan Gohman475871a2008-07-27 21:46:04 +00006345SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006346X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006347 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006348 SDValue V1 = Op.getOperand(0);
6349 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006350 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006351 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006352 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006353 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006354 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006355 bool V1IsSplat = false;
6356 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006357 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006358 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006359 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006360 MachineFunction &MF = DAG.getMachineFunction();
6361 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006362
Craig Topper3426a3e2011-11-14 06:46:21 +00006363 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006364
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006365 if (V1IsUndef && V2IsUndef)
6366 return DAG.getUNDEF(VT);
6367
6368 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006369
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006370 // Vector shuffle lowering takes 3 steps:
6371 //
6372 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6373 // narrowing and commutation of operands should be handled.
6374 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6375 // shuffle nodes.
6376 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6377 // so the shuffle can be broken into other shuffles and the legalizer can
6378 // try the lowering again.
6379 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006380 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006381 // be matched during isel, all of them must be converted to a target specific
6382 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006383
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006384 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6385 // narrowing and commutation of operands should be handled. The actual code
6386 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006387 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006388 if (NewOp.getNode())
6389 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006390
Craig Topper5aaffa82012-02-19 02:53:47 +00006391 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6392
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006393 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6394 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006395 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006396 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006397 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006398 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006399
Craig Topper5aaffa82012-02-19 02:53:47 +00006400 if (isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006401 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006402 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006403
Craig Topper5aaffa82012-02-19 02:53:47 +00006404 if (isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006405 return getMOVHighToLow(Op, dl, DAG);
6406
6407 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006408 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006409 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006410 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006411
Craig Topper5aaffa82012-02-19 02:53:47 +00006412 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006413 // The actual implementation will match the mask in the if above and then
6414 // during isel it can match several different instructions, not only pshufd
6415 // as its name says, sad but true, emulate the behavior for now...
Craig Topper5aaffa82012-02-19 02:53:47 +00006416 if (isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006417 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6418
Craig Topper5aaffa82012-02-19 02:53:47 +00006419 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006420
Craig Topperdbd98a42012-02-07 06:28:42 +00006421 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6422 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6423
Craig Topper1accb7e2012-01-10 06:54:16 +00006424 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006425 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6426
Craig Topperb3982da2011-12-31 23:50:21 +00006427 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006428 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006429 }
Eric Christopherfd179292009-08-27 18:07:15 +00006430
Evan Chengf26ffe92008-05-29 08:22:04 +00006431 // Check if this can be converted into a logical shift.
6432 bool isLeft = false;
6433 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006435 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006436 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006437 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006438 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006439 EVT EltVT = VT.getVectorElementType();
6440 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006441 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006442 }
Eric Christopherfd179292009-08-27 18:07:15 +00006443
Craig Topper5aaffa82012-02-19 02:53:47 +00006444 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006445 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006446 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006447 if (!isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006448 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006449 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6450
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006451 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006452 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6453 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006454 }
Eric Christopherfd179292009-08-27 18:07:15 +00006455
Nate Begeman9008ca62009-04-27 18:41:29 +00006456 // FIXME: fold these into legal mask.
Craig Topper5aaffa82012-02-19 02:53:47 +00006457 if (isMOVLHPSMask(SVOp) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006458 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006459
Craig Topper5aaffa82012-02-19 02:53:47 +00006460 if (isMOVHLPSMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006461 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006462
Craig Topper5aaffa82012-02-19 02:53:47 +00006463 if (isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006464 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006465
Craig Topper5aaffa82012-02-19 02:53:47 +00006466 if (isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006467 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006468
Craig Topper5aaffa82012-02-19 02:53:47 +00006469 if (isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006470 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006471
Nate Begeman9008ca62009-04-27 18:41:29 +00006472 if (ShouldXformToMOVHLPS(SVOp) ||
6473 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6474 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006475
Evan Chengf26ffe92008-05-29 08:22:04 +00006476 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006477 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006478 EVT EltVT = VT.getVectorElementType();
6479 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006480 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006481 }
Eric Christopherfd179292009-08-27 18:07:15 +00006482
Evan Cheng9eca5e82006-10-25 21:49:50 +00006483 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006484 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6485 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006486 V1IsSplat = isSplatVector(V1.getNode());
6487 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006488
Chris Lattner8a594482007-11-25 00:24:49 +00006489 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006490 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6491 CommuteVectorShuffleMask(M, NumElems);
6492 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006493 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006494 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006495 }
6496
Craig Topperbeabc6c2011-12-05 06:56:46 +00006497 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006498 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006499 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006500 return V1;
6501 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6502 // the instruction selector will not match, so get a canonical MOVL with
6503 // swapped operands to undo the commute.
6504 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006505 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006506
Craig Topperbeabc6c2011-12-05 06:56:46 +00006507 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006508 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006509
Craig Topperbeabc6c2011-12-05 06:56:46 +00006510 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006511 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006512
Evan Cheng9bbbb982006-10-25 20:48:19 +00006513 if (V2IsSplat) {
6514 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006515 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006516 // new vector_shuffle with the corrected mask.p
6517 SmallVector<int, 8> NewMask(M.begin(), M.end());
6518 NormalizeMask(NewMask, NumElems);
6519 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6520 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6521 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6522 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006523 }
6524 }
6525
Evan Cheng9eca5e82006-10-25 21:49:50 +00006526 if (Commuted) {
6527 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006528 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006529 CommuteVectorShuffleMask(M, NumElems);
6530 std::swap(V1, V2);
6531 std::swap(V1IsSplat, V2IsSplat);
6532 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006533
Craig Topper39a9e482012-02-11 06:24:48 +00006534 if (isUNPCKLMask(M, VT, HasAVX2))
6535 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006536
Craig Topper39a9e482012-02-11 06:24:48 +00006537 if (isUNPCKHMask(M, VT, HasAVX2))
6538 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006539 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006540
Nate Begeman9008ca62009-04-27 18:41:29 +00006541 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006542 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006543 return CommuteVectorShuffle(SVOp, DAG);
6544
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006545 // The checks below are all present in isShuffleMaskLegal, but they are
6546 // inlined here right now to enable us to directly emit target specific
6547 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006548
Craig Topper0e2037b2012-01-20 05:53:00 +00006549 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006550 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006551 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006552 DAG);
6553
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006554 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6555 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006556 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006557 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006558 }
6559
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006560 if (isPSHUFHWMask(M, VT))
6561 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006562 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006563 DAG);
6564
6565 if (isPSHUFLWMask(M, VT))
6566 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006567 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006568 DAG);
6569
Craig Topper1a7700a2012-01-19 08:19:12 +00006570 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006571 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006572 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006573
Craig Topper94438ba2011-12-16 08:06:31 +00006574 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006575 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006576 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006577 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006578
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006579 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006580 // Generate target specific nodes for 128 or 256-bit shuffles only
6581 // supported in the AVX instruction set.
6582 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006583
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006584 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006585 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006586 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6587
Craig Topper70b883b2011-11-28 10:14:51 +00006588 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006589 if (isVPERMILPMask(M, VT, HasAVX)) {
6590 if (HasAVX2 && VT == MVT::v8i32)
6591 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006592 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006593 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006594 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006595 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006596
Craig Topper70b883b2011-11-28 10:14:51 +00006597 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006598 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006599 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006600 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006601
6602 //===--------------------------------------------------------------------===//
6603 // Since no target specific shuffle was selected for this generic one,
6604 // lower it into other known shuffles. FIXME: this isn't true yet, but
6605 // this is the plan.
6606 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006607
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006608 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6609 if (VT == MVT::v8i16) {
6610 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6611 if (NewOp.getNode())
6612 return NewOp;
6613 }
6614
6615 if (VT == MVT::v16i8) {
6616 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6617 if (NewOp.getNode())
6618 return NewOp;
6619 }
6620
6621 // Handle all 128-bit wide vectors with 4 elements, and match them with
6622 // several different shuffle types.
6623 if (NumElems == 4 && VT.getSizeInBits() == 128)
6624 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6625
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006626 // Handle general 256-bit shuffles
6627 if (VT.is256BitVector())
6628 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6629
Dan Gohman475871a2008-07-27 21:46:04 +00006630 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006631}
6632
Dan Gohman475871a2008-07-27 21:46:04 +00006633SDValue
6634X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006635 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006636 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006637 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006638
6639 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6640 return SDValue();
6641
Duncan Sands83ec4b62008-06-06 12:08:01 +00006642 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006643 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006644 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006646 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006647 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006648 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006649 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6650 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6651 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6653 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006654 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006656 Op.getOperand(0)),
6657 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006659 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006660 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006661 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006662 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006664 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6665 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006666 // result has a single use which is a store or a bitcast to i32. And in
6667 // the case of a store, it's not worth it if the index is a constant 0,
6668 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006669 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006670 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006671 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006672 if ((User->getOpcode() != ISD::STORE ||
6673 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6674 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006675 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006676 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006677 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006678 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006679 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006680 Op.getOperand(0)),
6681 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006682 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006683 } else if (VT == MVT::i32 || VT == MVT::i64) {
6684 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006685 if (isa<ConstantSDNode>(Op.getOperand(1)))
6686 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006687 }
Dan Gohman475871a2008-07-27 21:46:04 +00006688 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006689}
6690
6691
Dan Gohman475871a2008-07-27 21:46:04 +00006692SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006693X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6694 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006695 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006696 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697
David Greene74a579d2011-02-10 16:57:36 +00006698 SDValue Vec = Op.getOperand(0);
6699 EVT VecVT = Vec.getValueType();
6700
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006701 // If this is a 256-bit vector result, first extract the 128-bit vector and
6702 // then extract the element from the 128-bit vector.
6703 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006704 DebugLoc dl = Op.getNode()->getDebugLoc();
6705 unsigned NumElems = VecVT.getVectorNumElements();
6706 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006707 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6708
6709 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006710 bool Upper = IdxVal >= NumElems/2;
6711 Vec = Extract128BitVector(Vec,
6712 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006713
David Greene74a579d2011-02-10 16:57:36 +00006714 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006715 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006716 }
6717
6718 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6719
Craig Topperd0a31172012-01-10 06:37:29 +00006720 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006721 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006722 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006723 return Res;
6724 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006725
Owen Andersone50ed302009-08-10 22:56:29 +00006726 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006727 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006729 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006730 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006731 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006732 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006733 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6734 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006735 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006737 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006738 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006739 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006740 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006742 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006744 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006745 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006746 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747 if (Idx == 0)
6748 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006749
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006751 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006752 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006753 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006754 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006755 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006756 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006757 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006758 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6759 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6760 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006761 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006762 if (Idx == 0)
6763 return Op;
6764
6765 // UNPCKHPD the element to the lowest double word, then movsd.
6766 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6767 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006768 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006769 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006770 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006771 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006772 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006773 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 }
6775
Dan Gohman475871a2008-07-27 21:46:04 +00006776 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777}
6778
Dan Gohman475871a2008-07-27 21:46:04 +00006779SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006780X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6781 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006782 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006783 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006784 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006785
Dan Gohman475871a2008-07-27 21:46:04 +00006786 SDValue N0 = Op.getOperand(0);
6787 SDValue N1 = Op.getOperand(1);
6788 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006789
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006790 if (VT.getSizeInBits() == 256)
6791 return SDValue();
6792
Dan Gohman8a55ce42009-09-23 21:02:20 +00006793 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006794 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006795 unsigned Opc;
6796 if (VT == MVT::v8i16)
6797 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006798 else if (VT == MVT::v16i8)
6799 Opc = X86ISD::PINSRB;
6800 else
6801 Opc = X86ISD::PINSRB;
6802
Nate Begeman14d12ca2008-02-11 04:19:36 +00006803 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6804 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 if (N1.getValueType() != MVT::i32)
6806 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6807 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006808 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006809 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006810 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811 // Bits [7:6] of the constant are the source select. This will always be
6812 // zero here. The DAG Combiner may combine an extract_elt index into these
6813 // bits. For example (insert (extract, 3), 2) could be matched by putting
6814 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006815 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006816 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006817 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006818 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006819 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006820 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006821 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006822 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006823 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6824 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006825 // PINSR* works with constant index.
6826 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006827 }
Dan Gohman475871a2008-07-27 21:46:04 +00006828 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006829}
6830
Dan Gohman475871a2008-07-27 21:46:04 +00006831SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006832X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006833 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006834 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006835
David Greene6b381262011-02-09 15:32:06 +00006836 DebugLoc dl = Op.getDebugLoc();
6837 SDValue N0 = Op.getOperand(0);
6838 SDValue N1 = Op.getOperand(1);
6839 SDValue N2 = Op.getOperand(2);
6840
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006841 // If this is a 256-bit vector result, first extract the 128-bit vector,
6842 // insert the element into the extracted half and then place it back.
6843 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006844 if (!isa<ConstantSDNode>(N2))
6845 return SDValue();
6846
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006847 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006848 unsigned NumElems = VT.getVectorNumElements();
6849 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006850 bool Upper = IdxVal >= NumElems/2;
6851 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6852 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006853
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006854 // Insert the element into the desired half.
6855 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6856 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006857
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006858 // Insert the changed part back to the 256-bit vector
6859 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006860 }
6861
Craig Topperd0a31172012-01-10 06:37:29 +00006862 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006863 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6864
Dan Gohman8a55ce42009-09-23 21:02:20 +00006865 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006866 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006867
Dan Gohman8a55ce42009-09-23 21:02:20 +00006868 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006869 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6870 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006871 if (N1.getValueType() != MVT::i32)
6872 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6873 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006874 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006875 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006876 }
Dan Gohman475871a2008-07-27 21:46:04 +00006877 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006878}
6879
Dan Gohman475871a2008-07-27 21:46:04 +00006880SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006881X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006882 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006883 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006884 EVT OpVT = Op.getValueType();
6885
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006886 // If this is a 256-bit vector result, first insert into a 128-bit
6887 // vector and then insert into the 256-bit vector.
6888 if (OpVT.getSizeInBits() > 128) {
6889 // Insert into a 128-bit vector.
6890 EVT VT128 = EVT::getVectorVT(*Context,
6891 OpVT.getVectorElementType(),
6892 OpVT.getVectorNumElements() / 2);
6893
6894 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6895
6896 // Insert the 128-bit vector.
6897 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6898 DAG.getConstant(0, MVT::i32),
6899 DAG, dl);
6900 }
6901
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006902 if (Op.getValueType() == MVT::v1i64 &&
6903 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006904 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006905
Owen Anderson825b72b2009-08-11 20:47:22 +00006906 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006907 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6908 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006909 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006910 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006911}
6912
David Greene91585092011-01-26 15:38:49 +00006913// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6914// a simple subregister reference or explicit instructions to grab
6915// upper bits of a vector.
6916SDValue
6917X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6918 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006919 DebugLoc dl = Op.getNode()->getDebugLoc();
6920 SDValue Vec = Op.getNode()->getOperand(0);
6921 SDValue Idx = Op.getNode()->getOperand(1);
6922
6923 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6924 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6925 return Extract128BitVector(Vec, Idx, DAG, dl);
6926 }
David Greene91585092011-01-26 15:38:49 +00006927 }
6928 return SDValue();
6929}
6930
David Greenecfe33c42011-01-26 19:13:22 +00006931// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6932// simple superregister reference or explicit instructions to insert
6933// the upper bits of a vector.
6934SDValue
6935X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6936 if (Subtarget->hasAVX()) {
6937 DebugLoc dl = Op.getNode()->getDebugLoc();
6938 SDValue Vec = Op.getNode()->getOperand(0);
6939 SDValue SubVec = Op.getNode()->getOperand(1);
6940 SDValue Idx = Op.getNode()->getOperand(2);
6941
6942 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6943 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006944 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006945 }
6946 }
6947 return SDValue();
6948}
6949
Bill Wendling056292f2008-09-16 21:48:12 +00006950// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6951// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6952// one of the above mentioned nodes. It has to be wrapped because otherwise
6953// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6954// be used to form addressing mode. These wrapped nodes will be selected
6955// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006956SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006957X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006958 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006959
Chris Lattner41621a22009-06-26 19:22:52 +00006960 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6961 // global base reg.
6962 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006963 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006964 CodeModel::Model M = getTargetMachine().getCodeModel();
6965
Chris Lattner4f066492009-07-11 20:29:19 +00006966 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006967 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006968 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006969 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006970 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006971 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006972 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006973
Evan Cheng1606e8e2009-03-13 07:51:59 +00006974 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006975 CP->getAlignment(),
6976 CP->getOffset(), OpFlag);
6977 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006978 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006979 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006980 if (OpFlag) {
6981 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006982 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006983 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006984 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006985 }
6986
6987 return Result;
6988}
6989
Dan Gohmand858e902010-04-17 15:26:15 +00006990SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006991 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006992
Chris Lattner18c59872009-06-27 04:16:01 +00006993 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6994 // global base reg.
6995 unsigned char OpFlag = 0;
6996 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006997 CodeModel::Model M = getTargetMachine().getCodeModel();
6998
Chris Lattner4f066492009-07-11 20:29:19 +00006999 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007000 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007001 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007002 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007003 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007004 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007005 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007006
Chris Lattner18c59872009-06-27 04:16:01 +00007007 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7008 OpFlag);
7009 DebugLoc DL = JT->getDebugLoc();
7010 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007011
Chris Lattner18c59872009-06-27 04:16:01 +00007012 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007013 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007014 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7015 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007016 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007017 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007018
Chris Lattner18c59872009-06-27 04:16:01 +00007019 return Result;
7020}
7021
7022SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007023X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007024 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007025
Chris Lattner18c59872009-06-27 04:16:01 +00007026 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7027 // global base reg.
7028 unsigned char OpFlag = 0;
7029 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007030 CodeModel::Model M = getTargetMachine().getCodeModel();
7031
Chris Lattner4f066492009-07-11 20:29:19 +00007032 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007033 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7034 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7035 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007036 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007037 } else if (Subtarget->isPICStyleGOT()) {
7038 OpFlag = X86II::MO_GOT;
7039 } else if (Subtarget->isPICStyleStubPIC()) {
7040 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7041 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7042 OpFlag = X86II::MO_DARWIN_NONLAZY;
7043 }
Eric Christopherfd179292009-08-27 18:07:15 +00007044
Chris Lattner18c59872009-06-27 04:16:01 +00007045 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007046
Chris Lattner18c59872009-06-27 04:16:01 +00007047 DebugLoc DL = Op.getDebugLoc();
7048 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007049
7050
Chris Lattner18c59872009-06-27 04:16:01 +00007051 // With PIC, the address is actually $g + Offset.
7052 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007053 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007054 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7055 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007056 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007057 Result);
7058 }
Eric Christopherfd179292009-08-27 18:07:15 +00007059
Eli Friedman586272d2011-08-11 01:48:05 +00007060 // For symbols that require a load from a stub to get the address, emit the
7061 // load.
7062 if (isGlobalStubReference(OpFlag))
7063 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007064 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007065
Chris Lattner18c59872009-06-27 04:16:01 +00007066 return Result;
7067}
7068
Dan Gohman475871a2008-07-27 21:46:04 +00007069SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007070X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007071 // Create the TargetBlockAddressAddress node.
7072 unsigned char OpFlags =
7073 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007074 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007075 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007076 DebugLoc dl = Op.getDebugLoc();
7077 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7078 /*isTarget=*/true, OpFlags);
7079
Dan Gohmanf705adb2009-10-30 01:28:02 +00007080 if (Subtarget->isPICStyleRIPRel() &&
7081 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007082 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7083 else
7084 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007085
Dan Gohman29cbade2009-11-20 23:18:13 +00007086 // With PIC, the address is actually $g + Offset.
7087 if (isGlobalRelativeToPICBase(OpFlags)) {
7088 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7089 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7090 Result);
7091 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007092
7093 return Result;
7094}
7095
7096SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007097X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007098 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007099 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007100 // Create the TargetGlobalAddress node, folding in the constant
7101 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007102 unsigned char OpFlags =
7103 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007104 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007105 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007106 if (OpFlags == X86II::MO_NO_FLAG &&
7107 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007108 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007109 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007110 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007111 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007112 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007113 }
Eric Christopherfd179292009-08-27 18:07:15 +00007114
Chris Lattner4f066492009-07-11 20:29:19 +00007115 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007116 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007117 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7118 else
7119 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007120
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007121 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007122 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007123 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7124 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007125 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007127
Chris Lattner36c25012009-07-10 07:34:39 +00007128 // For globals that require a load from a stub to get the address, emit the
7129 // load.
7130 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007131 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007132 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007133
Dan Gohman6520e202008-10-18 02:06:02 +00007134 // If there was a non-zero offset that we didn't fold, create an explicit
7135 // addition for it.
7136 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007137 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007138 DAG.getConstant(Offset, getPointerTy()));
7139
Evan Cheng0db9fe62006-04-25 20:13:52 +00007140 return Result;
7141}
7142
Evan Chengda43bcf2008-09-24 00:05:32 +00007143SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007144X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007145 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007146 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007147 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007148}
7149
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007150static SDValue
7151GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007152 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007153 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007154 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007155 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007156 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007157 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007158 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007159 GA->getOffset(),
7160 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007161 if (InFlag) {
7162 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007163 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007164 } else {
7165 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007166 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007167 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007168
7169 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007170 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007171
Rafael Espindola15f1b662009-04-24 12:59:40 +00007172 SDValue Flag = Chain.getValue(1);
7173 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007174}
7175
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007176// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007177static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007178LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007179 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007180 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007181 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7182 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007183 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007184 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007185 InFlag = Chain.getValue(1);
7186
Chris Lattnerb903bed2009-06-26 21:20:29 +00007187 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007188}
7189
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007190// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007191static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007192LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007193 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007194 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7195 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007196}
7197
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007198// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7199// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007200static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007201 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007202 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007203 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007204
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007205 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7206 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7207 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007208
Michael J. Spencerec38de22010-10-10 22:04:20 +00007209 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007210 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007211 MachinePointerInfo(Ptr),
7212 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007213
Chris Lattnerb903bed2009-06-26 21:20:29 +00007214 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007215 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7216 // initialexec.
7217 unsigned WrapperKind = X86ISD::Wrapper;
7218 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007219 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007220 } else if (is64Bit) {
7221 assert(model == TLSModel::InitialExec);
7222 OperandFlags = X86II::MO_GOTTPOFF;
7223 WrapperKind = X86ISD::WrapperRIP;
7224 } else {
7225 assert(model == TLSModel::InitialExec);
7226 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007227 }
Eric Christopherfd179292009-08-27 18:07:15 +00007228
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007229 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7230 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007231 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007232 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007233 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007234 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007235
Rafael Espindola9a580232009-02-27 13:37:18 +00007236 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007237 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007238 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007239
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007240 // The address of the thread local variable is the add of the thread
7241 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007242 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007243}
7244
Dan Gohman475871a2008-07-27 21:46:04 +00007245SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007246X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007247
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007248 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007249 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007250
Eric Christopher30ef0e52010-06-03 04:07:48 +00007251 if (Subtarget->isTargetELF()) {
7252 // TODO: implement the "local dynamic" model
7253 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007254
Eric Christopher30ef0e52010-06-03 04:07:48 +00007255 // If GV is an alias then use the aliasee for determining
7256 // thread-localness.
7257 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7258 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007259
7260 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007261 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007262
Eric Christopher30ef0e52010-06-03 04:07:48 +00007263 switch (model) {
7264 case TLSModel::GeneralDynamic:
7265 case TLSModel::LocalDynamic: // not implemented
7266 if (Subtarget->is64Bit())
7267 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7268 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007269
Eric Christopher30ef0e52010-06-03 04:07:48 +00007270 case TLSModel::InitialExec:
7271 case TLSModel::LocalExec:
7272 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7273 Subtarget->is64Bit());
7274 }
7275 } else if (Subtarget->isTargetDarwin()) {
7276 // Darwin only has one model of TLS. Lower to that.
7277 unsigned char OpFlag = 0;
7278 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7279 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007280
Eric Christopher30ef0e52010-06-03 04:07:48 +00007281 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7282 // global base reg.
7283 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7284 !Subtarget->is64Bit();
7285 if (PIC32)
7286 OpFlag = X86II::MO_TLVP_PIC_BASE;
7287 else
7288 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007289 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007290 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007291 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007292 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007293 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007294
Eric Christopher30ef0e52010-06-03 04:07:48 +00007295 // With PIC32, the address is actually $g + Offset.
7296 if (PIC32)
7297 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7298 DAG.getNode(X86ISD::GlobalBaseReg,
7299 DebugLoc(), getPointerTy()),
7300 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007301
Eric Christopher30ef0e52010-06-03 04:07:48 +00007302 // Lowering the machine isd will make sure everything is in the right
7303 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007304 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007305 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007306 SDValue Args[] = { Chain, Offset };
7307 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007308
Eric Christopher30ef0e52010-06-03 04:07:48 +00007309 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7310 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7311 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007312
Eric Christopher30ef0e52010-06-03 04:07:48 +00007313 // And our return value (tls address) is in the standard call return value
7314 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007315 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007316 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7317 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007318 } else if (Subtarget->isTargetWindows()) {
7319 // Just use the implicit TLS architecture
7320 // Need to generate someting similar to:
7321 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7322 // ; from TEB
7323 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7324 // mov rcx, qword [rdx+rcx*8]
7325 // mov eax, .tls$:tlsvar
7326 // [rax+rcx] contains the address
7327 // Windows 64bit: gs:0x58
7328 // Windows 32bit: fs:__tls_array
7329
7330 // If GV is an alias then use the aliasee for determining
7331 // thread-localness.
7332 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7333 GV = GA->resolveAliasedGlobal(false);
7334 DebugLoc dl = GA->getDebugLoc();
7335 SDValue Chain = DAG.getEntryNode();
7336
7337 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7338 // %gs:0x58 (64-bit).
7339 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7340 ? Type::getInt8PtrTy(*DAG.getContext(),
7341 256)
7342 : Type::getInt32PtrTy(*DAG.getContext(),
7343 257));
7344
7345 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7346 Subtarget->is64Bit()
7347 ? DAG.getIntPtrConstant(0x58)
7348 : DAG.getExternalSymbol("_tls_array",
7349 getPointerTy()),
7350 MachinePointerInfo(Ptr),
7351 false, false, false, 0);
7352
7353 // Load the _tls_index variable
7354 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7355 if (Subtarget->is64Bit())
7356 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7357 IDX, MachinePointerInfo(), MVT::i32,
7358 false, false, 0);
7359 else
7360 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7361 false, false, false, 0);
7362
7363 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7364 getPointerTy());
7365 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7366
7367 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7368 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7369 false, false, false, 0);
7370
7371 // Get the offset of start of .tls section
7372 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7373 GA->getValueType(0),
7374 GA->getOffset(), X86II::MO_SECREL);
7375 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7376
7377 // The address of the thread local variable is the add of the thread
7378 // pointer with the offset of the variable.
7379 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007380 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007381
David Blaikie4d6ccb52012-01-20 21:51:11 +00007382 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007383}
7384
Evan Cheng0db9fe62006-04-25 20:13:52 +00007385
Chad Rosierb90d2a92012-01-03 23:19:12 +00007386/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7387/// and take a 2 x i32 value to shift plus a shift amount.
7388SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007389 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007390 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007391 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007392 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007393 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007394 SDValue ShOpLo = Op.getOperand(0);
7395 SDValue ShOpHi = Op.getOperand(1);
7396 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007397 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007398 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007399 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007400
Dan Gohman475871a2008-07-27 21:46:04 +00007401 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007402 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007403 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7404 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007405 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007406 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7407 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007408 }
Evan Chenge3413162006-01-09 18:33:28 +00007409
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7411 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007412 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007413 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007414
Dan Gohman475871a2008-07-27 21:46:04 +00007415 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007417 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7418 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007419
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007420 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007421 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7422 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007423 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007424 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7425 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007426 }
7427
Dan Gohman475871a2008-07-27 21:46:04 +00007428 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007429 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007430}
Evan Chenga3195e82006-01-12 22:54:21 +00007431
Dan Gohmand858e902010-04-17 15:26:15 +00007432SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7433 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007434 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007435
Dale Johannesen0488fb62010-09-30 23:57:10 +00007436 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007437 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007438
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007440 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007441
Eli Friedman36df4992009-05-27 00:47:34 +00007442 // These are really Legal; return the operand so the caller accepts it as
7443 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007444 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007445 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007447 Subtarget->is64Bit()) {
7448 return Op;
7449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007450
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007451 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007452 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007453 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007454 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007455 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007456 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007457 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007458 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007459 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007460 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7461}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007462
Owen Andersone50ed302009-08-10 22:56:29 +00007463SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007464 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007465 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007466 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007467 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007468 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007469 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007470 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007471 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007472 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007473 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007474
Chris Lattner492a43e2010-09-22 01:28:21 +00007475 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007476
Stuart Hastings84be9582011-06-02 15:57:11 +00007477 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7478 MachineMemOperand *MMO;
7479 if (FI) {
7480 int SSFI = FI->getIndex();
7481 MMO =
7482 DAG.getMachineFunction()
7483 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7484 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7485 } else {
7486 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7487 StackSlot = StackSlot.getOperand(1);
7488 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007489 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007490 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7491 X86ISD::FILD, DL,
7492 Tys, Ops, array_lengthof(Ops),
7493 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007495 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007496 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007497 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007498
7499 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7500 // shouldn't be necessary except that RFP cannot be live across
7501 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007502 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007503 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7504 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007505 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007506 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007507 SDValue Ops[] = {
7508 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7509 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007510 MachineMemOperand *MMO =
7511 DAG.getMachineFunction()
7512 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007513 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007514
Chris Lattner492a43e2010-09-22 01:28:21 +00007515 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7516 Ops, array_lengthof(Ops),
7517 Op.getValueType(), MMO);
7518 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007519 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007520 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007521 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007522
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523 return Result;
7524}
7525
Bill Wendling8b8a6362009-01-17 03:56:04 +00007526// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007527SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7528 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007529 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007530 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007531 movq %rax, %xmm0
7532 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7533 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7534 #ifdef __SSE3__
7535 haddpd %xmm0, %xmm0
7536 #else
7537 pshufd $0x4e, %xmm0, %xmm1
7538 addpd %xmm1, %xmm0
7539 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007540 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007541
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007542 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007543 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007544
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007545 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007546 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7547 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007548 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007549
Chris Lattner97484792012-01-25 09:56:22 +00007550 SmallVector<Constant*,2> CV1;
7551 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007552 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007553 CV1.push_back(
7554 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7555 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007556 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007557
Bill Wendling397ae212012-01-05 02:13:20 +00007558 // Load the 64-bit value into an XMM register.
7559 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7560 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007562 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007563 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007564 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7565 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7566 CLod0);
7567
Owen Anderson825b72b2009-08-11 20:47:22 +00007568 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007569 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007570 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007571 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007572 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007573 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007574
Craig Topperd0a31172012-01-10 06:37:29 +00007575 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007576 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7577 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7578 } else {
7579 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7580 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7581 S2F, 0x4E, DAG);
7582 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7583 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7584 Sub);
7585 }
7586
7587 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007588 DAG.getIntPtrConstant(0));
7589}
7590
Bill Wendling8b8a6362009-01-17 03:56:04 +00007591// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007592SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7593 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007594 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007595 // FP constant to bias correct the final result.
7596 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007598
7599 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007601 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602
Eli Friedmanf3704762011-08-29 21:15:46 +00007603 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007604 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007605
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007607 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007608 DAG.getIntPtrConstant(0));
7609
7610 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007612 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007613 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007615 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007616 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 MVT::v2f64, Bias)));
7618 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007619 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007620 DAG.getIntPtrConstant(0));
7621
7622 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007624
7625 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007626 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007627
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007629 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007630 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007631 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007632 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007633 }
7634
7635 // Handle final rounding.
7636 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007637}
7638
Dan Gohmand858e902010-04-17 15:26:15 +00007639SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7640 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007641 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007642 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007643
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007644 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007645 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7646 // the optimization here.
7647 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007648 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007649
Owen Andersone50ed302009-08-10 22:56:29 +00007650 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007651 EVT DstVT = Op.getValueType();
7652 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007653 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007654 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007655 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007656 else if (Subtarget->is64Bit() &&
7657 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007658 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007659
7660 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007661 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007662 if (SrcVT == MVT::i32) {
7663 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7664 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7665 getPointerTy(), StackSlot, WordOff);
7666 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007667 StackSlot, MachinePointerInfo(),
7668 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007669 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007670 OffsetSlot, MachinePointerInfo(),
7671 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007672 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7673 return Fild;
7674 }
7675
7676 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7677 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007678 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007679 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007680 // For i64 source, we need to add the appropriate power of 2 if the input
7681 // was negative. This is the same as the optimization in
7682 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7683 // we must be careful to do the computation in x87 extended precision, not
7684 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007685 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7686 MachineMemOperand *MMO =
7687 DAG.getMachineFunction()
7688 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7689 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007690
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007691 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7692 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007693 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7694 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007695
7696 APInt FF(32, 0x5F800000ULL);
7697
7698 // Check whether the sign bit is set.
7699 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7700 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7701 ISD::SETLT);
7702
7703 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7704 SDValue FudgePtr = DAG.getConstantPool(
7705 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7706 getPointerTy());
7707
7708 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7709 SDValue Zero = DAG.getIntPtrConstant(0);
7710 SDValue Four = DAG.getIntPtrConstant(4);
7711 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7712 Zero, Four);
7713 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7714
7715 // Load the value out, extending it from f32 to f80.
7716 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007717 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007718 FudgePtr, MachinePointerInfo::getConstantPool(),
7719 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 // Extend everything to 80 bits to force it to be done on x87.
7721 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7722 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007723}
7724
Dan Gohman475871a2008-07-27 21:46:04 +00007725std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007726FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007727 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007728
Owen Andersone50ed302009-08-10 22:56:29 +00007729 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007730
7731 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7733 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007734 }
7735
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7737 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007738 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007739
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007740 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007742 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007743 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007744 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007745 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007746 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007747 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007748
Evan Cheng87c89352007-10-15 20:11:21 +00007749 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7750 // stack slot.
7751 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007752 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007753 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007754 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007755
Michael J. Spencerec38de22010-10-10 22:04:20 +00007756
7757
Evan Cheng0db9fe62006-04-25 20:13:52 +00007758 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007759 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007760 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7762 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7763 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007764 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007765
Dan Gohman475871a2008-07-27 21:46:04 +00007766 SDValue Chain = DAG.getEntryNode();
7767 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007768 EVT TheVT = Op.getOperand(0).getValueType();
7769 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007771 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007772 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007773 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007775 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007776 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007777 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007778
Chris Lattner492a43e2010-09-22 01:28:21 +00007779 MachineMemOperand *MMO =
7780 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7781 MachineMemOperand::MOLoad, MemSize, MemSize);
7782 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7783 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007784 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007785 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007786 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7787 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007788
Chris Lattner07290932010-09-22 01:05:16 +00007789 MachineMemOperand *MMO =
7790 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7791 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007792
Evan Cheng0db9fe62006-04-25 20:13:52 +00007793 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007794 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007795 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7796 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007797
Chris Lattner27a6c732007-11-24 07:07:01 +00007798 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007799}
7800
Dan Gohmand858e902010-04-17 15:26:15 +00007801SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7802 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007803 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007804 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007805
Eli Friedman948e95a2009-05-23 09:59:16 +00007806 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007807 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007808 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7809 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007810
Chris Lattner27a6c732007-11-24 07:07:01 +00007811 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007812 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007813 FIST, StackSlot, MachinePointerInfo(),
7814 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007815}
7816
Dan Gohmand858e902010-04-17 15:26:15 +00007817SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7818 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007819 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7820 SDValue FIST = Vals.first, StackSlot = Vals.second;
7821 assert(FIST.getNode() && "Unexpected failure");
7822
7823 // Load the result.
7824 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007825 FIST, StackSlot, MachinePointerInfo(),
7826 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007827}
7828
Dan Gohmand858e902010-04-17 15:26:15 +00007829SDValue X86TargetLowering::LowerFABS(SDValue Op,
7830 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007831 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007832 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007833 EVT VT = Op.getValueType();
7834 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007835 if (VT.isVector())
7836 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007837 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007838 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007839 C = ConstantVector::getSplat(2,
7840 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007841 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007842 C = ConstantVector::getSplat(4,
7843 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007844 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007845 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007846 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007847 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007848 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007849 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850}
7851
Dan Gohmand858e902010-04-17 15:26:15 +00007852SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007853 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007854 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007855 EVT VT = Op.getValueType();
7856 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007857 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7858 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007859 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007860 NumElts = VT.getVectorNumElements();
7861 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007862 Constant *C;
7863 if (EltVT == MVT::f64)
7864 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7865 else
7866 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7867 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007868 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007869 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007870 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007871 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007872 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007873 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007874 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007875 DAG.getNode(ISD::XOR, dl, XORVT,
7876 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007877 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007878 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007879 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007880 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007881 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007882}
7883
Dan Gohmand858e902010-04-17 15:26:15 +00007884SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007885 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007886 SDValue Op0 = Op.getOperand(0);
7887 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007888 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007889 EVT VT = Op.getValueType();
7890 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007891
7892 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007893 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007894 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007895 SrcVT = VT;
7896 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007897 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007898 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007899 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007900 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007901 }
7902
7903 // At this point the operands and the result should have the same
7904 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007905
Evan Cheng68c47cb2007-01-05 07:55:56 +00007906 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007907 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007909 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7910 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007911 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007912 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7913 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7914 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7915 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007916 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007917 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007918 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007919 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007920 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007921 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007922 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007923
7924 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007925 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007926 // Op0 is MVT::f32, Op1 is MVT::f64.
7927 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7928 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7929 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007930 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007931 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007932 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007933 }
7934
Evan Cheng73d6cf12007-01-05 21:37:56 +00007935 // Clear first operand sign bit.
7936 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007938 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7939 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007940 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007941 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7942 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7943 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7944 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007945 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007946 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007947 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007948 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007949 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007950 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007951 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007952
7953 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007954 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007955}
7956
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007957SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7958 SDValue N0 = Op.getOperand(0);
7959 DebugLoc dl = Op.getDebugLoc();
7960 EVT VT = Op.getValueType();
7961
7962 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7963 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7964 DAG.getConstant(1, VT));
7965 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7966}
7967
Dan Gohman076aee32009-03-04 19:44:21 +00007968/// Emit nodes that will be selected as "test Op0,Op0", or something
7969/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007970SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007971 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007972 DebugLoc dl = Op.getDebugLoc();
7973
Dan Gohman31125812009-03-07 01:58:32 +00007974 // CF and OF aren't always set the way we want. Determine which
7975 // of these we need.
7976 bool NeedCF = false;
7977 bool NeedOF = false;
7978 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007979 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007980 case X86::COND_A: case X86::COND_AE:
7981 case X86::COND_B: case X86::COND_BE:
7982 NeedCF = true;
7983 break;
7984 case X86::COND_G: case X86::COND_GE:
7985 case X86::COND_L: case X86::COND_LE:
7986 case X86::COND_O: case X86::COND_NO:
7987 NeedOF = true;
7988 break;
Dan Gohman31125812009-03-07 01:58:32 +00007989 }
7990
Dan Gohman076aee32009-03-04 19:44:21 +00007991 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007992 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7993 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007994 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7995 // Emit a CMP with 0, which is the TEST pattern.
7996 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7997 DAG.getConstant(0, Op.getValueType()));
7998
7999 unsigned Opcode = 0;
8000 unsigned NumOperands = 0;
8001 switch (Op.getNode()->getOpcode()) {
8002 case ISD::ADD:
8003 // Due to an isel shortcoming, be conservative if this add is likely to be
8004 // selected as part of a load-modify-store instruction. When the root node
8005 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8006 // uses of other nodes in the match, such as the ADD in this case. This
8007 // leads to the ADD being left around and reselected, with the result being
8008 // two adds in the output. Alas, even if none our users are stores, that
8009 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8010 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8011 // climbing the DAG back to the root, and it doesn't seem to be worth the
8012 // effort.
8013 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008014 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8015 if (UI->getOpcode() != ISD::CopyToReg &&
8016 UI->getOpcode() != ISD::SETCC &&
8017 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008018 goto default_case;
8019
8020 if (ConstantSDNode *C =
8021 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8022 // An add of one will be selected as an INC.
8023 if (C->getAPIntValue() == 1) {
8024 Opcode = X86ISD::INC;
8025 NumOperands = 1;
8026 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008027 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008028
8029 // An add of negative one (subtract of one) will be selected as a DEC.
8030 if (C->getAPIntValue().isAllOnesValue()) {
8031 Opcode = X86ISD::DEC;
8032 NumOperands = 1;
8033 break;
8034 }
Dan Gohman076aee32009-03-04 19:44:21 +00008035 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008036
8037 // Otherwise use a regular EFLAGS-setting add.
8038 Opcode = X86ISD::ADD;
8039 NumOperands = 2;
8040 break;
8041 case ISD::AND: {
8042 // If the primary and result isn't used, don't bother using X86ISD::AND,
8043 // because a TEST instruction will be better.
8044 bool NonFlagUse = false;
8045 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8046 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8047 SDNode *User = *UI;
8048 unsigned UOpNo = UI.getOperandNo();
8049 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8050 // Look pass truncate.
8051 UOpNo = User->use_begin().getOperandNo();
8052 User = *User->use_begin();
8053 }
8054
8055 if (User->getOpcode() != ISD::BRCOND &&
8056 User->getOpcode() != ISD::SETCC &&
8057 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8058 NonFlagUse = true;
8059 break;
8060 }
Dan Gohman076aee32009-03-04 19:44:21 +00008061 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008062
8063 if (!NonFlagUse)
8064 break;
8065 }
8066 // FALL THROUGH
8067 case ISD::SUB:
8068 case ISD::OR:
8069 case ISD::XOR:
8070 // Due to the ISEL shortcoming noted above, be conservative if this op is
8071 // likely to be selected as part of a load-modify-store instruction.
8072 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8073 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8074 if (UI->getOpcode() == ISD::STORE)
8075 goto default_case;
8076
8077 // Otherwise use a regular EFLAGS-setting instruction.
8078 switch (Op.getNode()->getOpcode()) {
8079 default: llvm_unreachable("unexpected operator!");
8080 case ISD::SUB: Opcode = X86ISD::SUB; break;
8081 case ISD::OR: Opcode = X86ISD::OR; break;
8082 case ISD::XOR: Opcode = X86ISD::XOR; break;
8083 case ISD::AND: Opcode = X86ISD::AND; break;
8084 }
8085
8086 NumOperands = 2;
8087 break;
8088 case X86ISD::ADD:
8089 case X86ISD::SUB:
8090 case X86ISD::INC:
8091 case X86ISD::DEC:
8092 case X86ISD::OR:
8093 case X86ISD::XOR:
8094 case X86ISD::AND:
8095 return SDValue(Op.getNode(), 1);
8096 default:
8097 default_case:
8098 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008099 }
8100
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008101 if (Opcode == 0)
8102 // Emit a CMP with 0, which is the TEST pattern.
8103 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8104 DAG.getConstant(0, Op.getValueType()));
8105
8106 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8107 SmallVector<SDValue, 4> Ops;
8108 for (unsigned i = 0; i != NumOperands; ++i)
8109 Ops.push_back(Op.getOperand(i));
8110
8111 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8112 DAG.ReplaceAllUsesWith(Op, New);
8113 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008114}
8115
8116/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8117/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008118SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008119 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008120 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8121 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008122 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008123
8124 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008125 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008126}
8127
Evan Chengd40d03e2010-01-06 19:38:29 +00008128/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8129/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008130SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8131 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008132 SDValue Op0 = And.getOperand(0);
8133 SDValue Op1 = And.getOperand(1);
8134 if (Op0.getOpcode() == ISD::TRUNCATE)
8135 Op0 = Op0.getOperand(0);
8136 if (Op1.getOpcode() == ISD::TRUNCATE)
8137 Op1 = Op1.getOperand(0);
8138
Evan Chengd40d03e2010-01-06 19:38:29 +00008139 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008140 if (Op1.getOpcode() == ISD::SHL)
8141 std::swap(Op0, Op1);
8142 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008143 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8144 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008145 // If we looked past a truncate, check that it's only truncating away
8146 // known zeros.
8147 unsigned BitWidth = Op0.getValueSizeInBits();
8148 unsigned AndBitWidth = And.getValueSizeInBits();
8149 if (BitWidth > AndBitWidth) {
8150 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8151 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8152 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8153 return SDValue();
8154 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008155 LHS = Op1;
8156 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008157 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008158 } else if (Op1.getOpcode() == ISD::Constant) {
8159 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008160 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008161 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008162
8163 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008164 LHS = AndLHS.getOperand(0);
8165 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008166 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008167
8168 // Use BT if the immediate can't be encoded in a TEST instruction.
8169 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8170 LHS = AndLHS;
8171 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8172 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008173 }
Evan Cheng0488db92007-09-25 01:57:46 +00008174
Evan Chengd40d03e2010-01-06 19:38:29 +00008175 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008176 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008177 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008178 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008179 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008180 // Also promote i16 to i32 for performance / code size reason.
8181 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008182 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008183 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008184
Evan Chengd40d03e2010-01-06 19:38:29 +00008185 // If the operand types disagree, extend the shift amount to match. Since
8186 // BT ignores high bits (like shifts) we can use anyextend.
8187 if (LHS.getValueType() != RHS.getValueType())
8188 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008189
Evan Chengd40d03e2010-01-06 19:38:29 +00008190 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8191 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8192 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8193 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008194 }
8195
Evan Cheng54de3ea2010-01-05 06:52:31 +00008196 return SDValue();
8197}
8198
Dan Gohmand858e902010-04-17 15:26:15 +00008199SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008200
8201 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8202
Evan Cheng54de3ea2010-01-05 06:52:31 +00008203 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8204 SDValue Op0 = Op.getOperand(0);
8205 SDValue Op1 = Op.getOperand(1);
8206 DebugLoc dl = Op.getDebugLoc();
8207 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8208
8209 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008210 // Lower (X & (1 << N)) == 0 to BT(X, N).
8211 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8212 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008213 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008214 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008215 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008216 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8217 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8218 if (NewSetCC.getNode())
8219 return NewSetCC;
8220 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008221
Chris Lattner481eebc2010-12-19 21:23:48 +00008222 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8223 // these.
8224 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008225 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008226 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8227 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008228
Chris Lattner481eebc2010-12-19 21:23:48 +00008229 // If the input is a setcc, then reuse the input setcc or use a new one with
8230 // the inverted condition.
8231 if (Op0.getOpcode() == X86ISD::SETCC) {
8232 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8233 bool Invert = (CC == ISD::SETNE) ^
8234 cast<ConstantSDNode>(Op1)->isNullValue();
8235 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008236
Evan Cheng2c755ba2010-02-27 07:36:59 +00008237 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008238 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8239 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8240 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008241 }
8242
Evan Chenge5b51ac2010-04-17 06:13:15 +00008243 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008244 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008245 if (X86CC == X86::COND_INVALID)
8246 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008247
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008248 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008249 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008250 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008251}
8252
Craig Topper89af15e2011-09-18 08:03:58 +00008253// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008254// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008255static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008256 EVT VT = Op.getValueType();
8257
Duncan Sands28b77e92011-09-06 19:07:46 +00008258 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008259 "Unsupported value type for operation");
8260
8261 int NumElems = VT.getVectorNumElements();
8262 DebugLoc dl = Op.getDebugLoc();
8263 SDValue CC = Op.getOperand(2);
8264 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8265 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8266
8267 // Extract the LHS vectors
8268 SDValue LHS = Op.getOperand(0);
8269 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8270 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8271
8272 // Extract the RHS vectors
8273 SDValue RHS = Op.getOperand(1);
8274 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8275 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8276
8277 // Issue the operation on the smaller types and concatenate the result back
8278 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8279 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8280 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8281 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8282 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8283}
8284
8285
Dan Gohmand858e902010-04-17 15:26:15 +00008286SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008287 SDValue Cond;
8288 SDValue Op0 = Op.getOperand(0);
8289 SDValue Op1 = Op.getOperand(1);
8290 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008291 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008292 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8293 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008294 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008295
8296 if (isFP) {
8297 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008298 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008299 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008300
Nate Begeman30a0de92008-07-17 16:51:19 +00008301 bool Swap = false;
8302
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008303 // SSE Condition code mapping:
8304 // 0 - EQ
8305 // 1 - LT
8306 // 2 - LE
8307 // 3 - UNORD
8308 // 4 - NEQ
8309 // 5 - NLT
8310 // 6 - NLE
8311 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008312 switch (SetCCOpcode) {
8313 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008314 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008315 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008316 case ISD::SETOGT:
8317 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008318 case ISD::SETLT:
8319 case ISD::SETOLT: SSECC = 1; break;
8320 case ISD::SETOGE:
8321 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008322 case ISD::SETLE:
8323 case ISD::SETOLE: SSECC = 2; break;
8324 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008325 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008326 case ISD::SETNE: SSECC = 4; break;
8327 case ISD::SETULE: Swap = true;
8328 case ISD::SETUGE: SSECC = 5; break;
8329 case ISD::SETULT: Swap = true;
8330 case ISD::SETUGT: SSECC = 6; break;
8331 case ISD::SETO: SSECC = 7; break;
8332 }
8333 if (Swap)
8334 std::swap(Op0, Op1);
8335
Nate Begemanfb8ead02008-07-25 19:05:58 +00008336 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008337 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008338 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008339 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008340 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8341 DAG.getConstant(3, MVT::i8));
8342 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8343 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008344 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008345 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008346 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008347 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8348 DAG.getConstant(7, MVT::i8));
8349 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8350 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008351 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008352 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008353 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008354 }
8355 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008356 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8357 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008359
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008360 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008361 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008362 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008363
Nate Begeman30a0de92008-07-17 16:51:19 +00008364 // We are handling one of the integer comparisons here. Since SSE only has
8365 // GT and EQ comparisons for integer, swapping operands and multiple
8366 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008367 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008368 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008369
Nate Begeman30a0de92008-07-17 16:51:19 +00008370 switch (SetCCOpcode) {
8371 default: break;
8372 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008373 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008375 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008376 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008377 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008378 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008379 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008380 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008381 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008382 }
8383 if (Swap)
8384 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008385
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008386 // Check that the operation in question is available (most are plain SSE2,
8387 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008388 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008389 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008390 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008391 return SDValue();
8392
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8394 // bits of the inputs before performing those operations.
8395 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008396 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008397 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8398 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008399 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008400 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8401 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008402 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8403 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008405
Dale Johannesenace16102009-02-03 19:33:06 +00008406 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008407
8408 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008409 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008410 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008411
Nate Begeman30a0de92008-07-17 16:51:19 +00008412 return Result;
8413}
Evan Cheng0488db92007-09-25 01:57:46 +00008414
Evan Cheng370e5342008-12-03 08:38:43 +00008415// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008416static bool isX86LogicalCmp(SDValue Op) {
8417 unsigned Opc = Op.getNode()->getOpcode();
8418 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8419 return true;
8420 if (Op.getResNo() == 1 &&
8421 (Opc == X86ISD::ADD ||
8422 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008423 Opc == X86ISD::ADC ||
8424 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008425 Opc == X86ISD::SMUL ||
8426 Opc == X86ISD::UMUL ||
8427 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008428 Opc == X86ISD::DEC ||
8429 Opc == X86ISD::OR ||
8430 Opc == X86ISD::XOR ||
8431 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008432 return true;
8433
Chris Lattner9637d5b2010-12-05 07:49:54 +00008434 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8435 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008436
Dan Gohman076aee32009-03-04 19:44:21 +00008437 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008438}
8439
Chris Lattnera2b56002010-12-05 01:23:24 +00008440static bool isZero(SDValue V) {
8441 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8442 return C && C->isNullValue();
8443}
8444
Chris Lattner96908b12010-12-05 02:00:51 +00008445static bool isAllOnes(SDValue V) {
8446 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8447 return C && C->isAllOnesValue();
8448}
8449
Dan Gohmand858e902010-04-17 15:26:15 +00008450SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008451 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008452 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008453 SDValue Op1 = Op.getOperand(1);
8454 SDValue Op2 = Op.getOperand(2);
8455 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008456 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008457
Dan Gohman1a492952009-10-20 16:22:37 +00008458 if (Cond.getOpcode() == ISD::SETCC) {
8459 SDValue NewCond = LowerSETCC(Cond, DAG);
8460 if (NewCond.getNode())
8461 Cond = NewCond;
8462 }
Evan Cheng734503b2006-09-11 02:19:56 +00008463
Chris Lattnera2b56002010-12-05 01:23:24 +00008464 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008465 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008466 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008467 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008468 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008469 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8470 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008471 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008472
Chris Lattnera2b56002010-12-05 01:23:24 +00008473 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008474
8475 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008476 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8477 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008478
8479 SDValue CmpOp0 = Cmp.getOperand(0);
8480 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8481 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008482
Chris Lattner96908b12010-12-05 02:00:51 +00008483 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008484 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8485 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008486
Chris Lattner96908b12010-12-05 02:00:51 +00008487 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8488 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008489
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008490 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008491 if (N2C == 0 || !N2C->isNullValue())
8492 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8493 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008494 }
8495 }
8496
Chris Lattnera2b56002010-12-05 01:23:24 +00008497 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008498 if (Cond.getOpcode() == ISD::AND &&
8499 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8500 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008501 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008502 Cond = Cond.getOperand(0);
8503 }
8504
Evan Cheng3f41d662007-10-08 22:16:29 +00008505 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8506 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008507 unsigned CondOpcode = Cond.getOpcode();
8508 if (CondOpcode == X86ISD::SETCC ||
8509 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008510 CC = Cond.getOperand(0);
8511
Dan Gohman475871a2008-07-27 21:46:04 +00008512 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008513 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008514 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008515
Evan Cheng3f41d662007-10-08 22:16:29 +00008516 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008517 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008518 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008519 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008520
Chris Lattnerd1980a52009-03-12 06:52:53 +00008521 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8522 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008523 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008524 addTest = false;
8525 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008526 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8527 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8528 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8529 Cond.getOperand(0).getValueType() != MVT::i8)) {
8530 SDValue LHS = Cond.getOperand(0);
8531 SDValue RHS = Cond.getOperand(1);
8532 unsigned X86Opcode;
8533 unsigned X86Cond;
8534 SDVTList VTs;
8535 switch (CondOpcode) {
8536 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8537 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8538 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8539 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8540 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8541 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8542 default: llvm_unreachable("unexpected overflowing operator");
8543 }
8544 if (CondOpcode == ISD::UMULO)
8545 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8546 MVT::i32);
8547 else
8548 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8549
8550 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8551
8552 if (CondOpcode == ISD::UMULO)
8553 Cond = X86Op.getValue(2);
8554 else
8555 Cond = X86Op.getValue(1);
8556
8557 CC = DAG.getConstant(X86Cond, MVT::i8);
8558 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008559 }
8560
8561 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008562 // Look pass the truncate.
8563 if (Cond.getOpcode() == ISD::TRUNCATE)
8564 Cond = Cond.getOperand(0);
8565
8566 // We know the result of AND is compared against zero. Try to match
8567 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008568 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008569 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008570 if (NewSetCC.getNode()) {
8571 CC = NewSetCC.getOperand(0);
8572 Cond = NewSetCC.getOperand(1);
8573 addTest = false;
8574 }
8575 }
8576 }
8577
8578 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008579 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008580 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008581 }
8582
Benjamin Kramere915ff32010-12-22 23:09:28 +00008583 // a < b ? -1 : 0 -> RES = ~setcc_carry
8584 // a < b ? 0 : -1 -> RES = setcc_carry
8585 // a >= b ? -1 : 0 -> RES = setcc_carry
8586 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8587 if (Cond.getOpcode() == X86ISD::CMP) {
8588 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8589
8590 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8591 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8592 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8593 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8594 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8595 return DAG.getNOT(DL, Res, Res.getValueType());
8596 return Res;
8597 }
8598 }
8599
Evan Cheng0488db92007-09-25 01:57:46 +00008600 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8601 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008602 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008603 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008604 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008605}
8606
Evan Cheng370e5342008-12-03 08:38:43 +00008607// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8608// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8609// from the AND / OR.
8610static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8611 Opc = Op.getOpcode();
8612 if (Opc != ISD::OR && Opc != ISD::AND)
8613 return false;
8614 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8615 Op.getOperand(0).hasOneUse() &&
8616 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8617 Op.getOperand(1).hasOneUse());
8618}
8619
Evan Cheng961d6d42009-02-02 08:19:07 +00008620// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8621// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008622static bool isXor1OfSetCC(SDValue Op) {
8623 if (Op.getOpcode() != ISD::XOR)
8624 return false;
8625 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8626 if (N1C && N1C->getAPIntValue() == 1) {
8627 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8628 Op.getOperand(0).hasOneUse();
8629 }
8630 return false;
8631}
8632
Dan Gohmand858e902010-04-17 15:26:15 +00008633SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008634 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008635 SDValue Chain = Op.getOperand(0);
8636 SDValue Cond = Op.getOperand(1);
8637 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008638 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008639 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008640 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008641
Dan Gohman1a492952009-10-20 16:22:37 +00008642 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008643 // Check for setcc([su]{add,sub,mul}o == 0).
8644 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8645 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8646 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8647 Cond.getOperand(0).getResNo() == 1 &&
8648 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8649 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8650 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8651 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8652 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8653 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8654 Inverted = true;
8655 Cond = Cond.getOperand(0);
8656 } else {
8657 SDValue NewCond = LowerSETCC(Cond, DAG);
8658 if (NewCond.getNode())
8659 Cond = NewCond;
8660 }
Dan Gohman1a492952009-10-20 16:22:37 +00008661 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008662#if 0
8663 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008664 else if (Cond.getOpcode() == X86ISD::ADD ||
8665 Cond.getOpcode() == X86ISD::SUB ||
8666 Cond.getOpcode() == X86ISD::SMUL ||
8667 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008668 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008669#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008670
Evan Chengad9c0a32009-12-15 00:53:42 +00008671 // Look pass (and (setcc_carry (cmp ...)), 1).
8672 if (Cond.getOpcode() == ISD::AND &&
8673 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8674 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008675 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008676 Cond = Cond.getOperand(0);
8677 }
8678
Evan Cheng3f41d662007-10-08 22:16:29 +00008679 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8680 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008681 unsigned CondOpcode = Cond.getOpcode();
8682 if (CondOpcode == X86ISD::SETCC ||
8683 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008684 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008685
Dan Gohman475871a2008-07-27 21:46:04 +00008686 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008687 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008688 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008689 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008690 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008691 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008692 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008693 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008694 default: break;
8695 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008696 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008697 // These can only come from an arithmetic instruction with overflow,
8698 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008699 Cond = Cond.getNode()->getOperand(1);
8700 addTest = false;
8701 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008702 }
Evan Cheng0488db92007-09-25 01:57:46 +00008703 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008704 }
8705 CondOpcode = Cond.getOpcode();
8706 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8707 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8708 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8709 Cond.getOperand(0).getValueType() != MVT::i8)) {
8710 SDValue LHS = Cond.getOperand(0);
8711 SDValue RHS = Cond.getOperand(1);
8712 unsigned X86Opcode;
8713 unsigned X86Cond;
8714 SDVTList VTs;
8715 switch (CondOpcode) {
8716 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8717 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8718 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8719 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8720 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8721 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8722 default: llvm_unreachable("unexpected overflowing operator");
8723 }
8724 if (Inverted)
8725 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8726 if (CondOpcode == ISD::UMULO)
8727 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8728 MVT::i32);
8729 else
8730 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8731
8732 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8733
8734 if (CondOpcode == ISD::UMULO)
8735 Cond = X86Op.getValue(2);
8736 else
8737 Cond = X86Op.getValue(1);
8738
8739 CC = DAG.getConstant(X86Cond, MVT::i8);
8740 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008741 } else {
8742 unsigned CondOpc;
8743 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8744 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008745 if (CondOpc == ISD::OR) {
8746 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8747 // two branches instead of an explicit OR instruction with a
8748 // separate test.
8749 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008750 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008751 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008752 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008753 Chain, Dest, CC, Cmp);
8754 CC = Cond.getOperand(1).getOperand(0);
8755 Cond = Cmp;
8756 addTest = false;
8757 }
8758 } else { // ISD::AND
8759 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8760 // two branches instead of an explicit AND instruction with a
8761 // separate test. However, we only do this if this block doesn't
8762 // have a fall-through edge, because this requires an explicit
8763 // jmp when the condition is false.
8764 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008765 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008766 Op.getNode()->hasOneUse()) {
8767 X86::CondCode CCode =
8768 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8769 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008770 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008771 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008772 // Look for an unconditional branch following this conditional branch.
8773 // We need this because we need to reverse the successors in order
8774 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008775 if (User->getOpcode() == ISD::BR) {
8776 SDValue FalseBB = User->getOperand(1);
8777 SDNode *NewBR =
8778 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008779 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008780 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008781 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008782
Dale Johannesene4d209d2009-02-03 20:21:25 +00008783 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008784 Chain, Dest, CC, Cmp);
8785 X86::CondCode CCode =
8786 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8787 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008788 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008789 Cond = Cmp;
8790 addTest = false;
8791 }
8792 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008793 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008794 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8795 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8796 // It should be transformed during dag combiner except when the condition
8797 // is set by a arithmetics with overflow node.
8798 X86::CondCode CCode =
8799 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8800 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008801 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008802 Cond = Cond.getOperand(0).getOperand(1);
8803 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008804 } else if (Cond.getOpcode() == ISD::SETCC &&
8805 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8806 // For FCMP_OEQ, we can emit
8807 // two branches instead of an explicit AND instruction with a
8808 // separate test. However, we only do this if this block doesn't
8809 // have a fall-through edge, because this requires an explicit
8810 // jmp when the condition is false.
8811 if (Op.getNode()->hasOneUse()) {
8812 SDNode *User = *Op.getNode()->use_begin();
8813 // Look for an unconditional branch following this conditional branch.
8814 // We need this because we need to reverse the successors in order
8815 // to implement FCMP_OEQ.
8816 if (User->getOpcode() == ISD::BR) {
8817 SDValue FalseBB = User->getOperand(1);
8818 SDNode *NewBR =
8819 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8820 assert(NewBR == User);
8821 (void)NewBR;
8822 Dest = FalseBB;
8823
8824 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8825 Cond.getOperand(0), Cond.getOperand(1));
8826 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8827 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8828 Chain, Dest, CC, Cmp);
8829 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8830 Cond = Cmp;
8831 addTest = false;
8832 }
8833 }
8834 } else if (Cond.getOpcode() == ISD::SETCC &&
8835 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8836 // For FCMP_UNE, we can emit
8837 // two branches instead of an explicit AND instruction with a
8838 // separate test. However, we only do this if this block doesn't
8839 // have a fall-through edge, because this requires an explicit
8840 // jmp when the condition is false.
8841 if (Op.getNode()->hasOneUse()) {
8842 SDNode *User = *Op.getNode()->use_begin();
8843 // Look for an unconditional branch following this conditional branch.
8844 // We need this because we need to reverse the successors in order
8845 // to implement FCMP_UNE.
8846 if (User->getOpcode() == ISD::BR) {
8847 SDValue FalseBB = User->getOperand(1);
8848 SDNode *NewBR =
8849 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8850 assert(NewBR == User);
8851 (void)NewBR;
8852
8853 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8854 Cond.getOperand(0), Cond.getOperand(1));
8855 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8856 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8857 Chain, Dest, CC, Cmp);
8858 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8859 Cond = Cmp;
8860 addTest = false;
8861 Dest = FalseBB;
8862 }
8863 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008864 }
Evan Cheng0488db92007-09-25 01:57:46 +00008865 }
8866
8867 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008868 // Look pass the truncate.
8869 if (Cond.getOpcode() == ISD::TRUNCATE)
8870 Cond = Cond.getOperand(0);
8871
8872 // We know the result of AND is compared against zero. Try to match
8873 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008874 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008875 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8876 if (NewSetCC.getNode()) {
8877 CC = NewSetCC.getOperand(0);
8878 Cond = NewSetCC.getOperand(1);
8879 addTest = false;
8880 }
8881 }
8882 }
8883
8884 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008885 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008886 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008887 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008888 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008889 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008890}
8891
Anton Korobeynikove060b532007-04-17 19:34:00 +00008892
8893// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8894// Calls to _alloca is needed to probe the stack when allocating more than 4k
8895// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8896// that the guard pages used by the OS virtual memory manager are allocated in
8897// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008898SDValue
8899X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008900 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008901 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008902 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008903 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008904 "are being used");
8905 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008906 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008907
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008908 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008909 SDValue Chain = Op.getOperand(0);
8910 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008911 // FIXME: Ensure alignment here
8912
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008913 bool Is64Bit = Subtarget->is64Bit();
8914 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008915
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008916 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008917 MachineFunction &MF = DAG.getMachineFunction();
8918 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008919
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008920 if (Is64Bit) {
8921 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008922 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008923 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008924
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008925 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8926 I != E; I++)
8927 if (I->hasNestAttr())
8928 report_fatal_error("Cannot use segmented stacks with functions that "
8929 "have nested arguments.");
8930 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008931
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008932 const TargetRegisterClass *AddrRegClass =
8933 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8934 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8935 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8936 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8937 DAG.getRegister(Vreg, SPTy));
8938 SDValue Ops1[2] = { Value, Chain };
8939 return DAG.getMergeValues(Ops1, 2, dl);
8940 } else {
8941 SDValue Flag;
8942 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008943
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008944 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8945 Flag = Chain.getValue(1);
8946 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008947
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008948 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8949 Flag = Chain.getValue(1);
8950
8951 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8952
8953 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8954 return DAG.getMergeValues(Ops1, 2, dl);
8955 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008956}
8957
Dan Gohmand858e902010-04-17 15:26:15 +00008958SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008959 MachineFunction &MF = DAG.getMachineFunction();
8960 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8961
Dan Gohman69de1932008-02-06 22:27:42 +00008962 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008963 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008964
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008965 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008966 // vastart just stores the address of the VarArgsFrameIndex slot into the
8967 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008968 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8969 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008970 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8971 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008972 }
8973
8974 // __va_list_tag:
8975 // gp_offset (0 - 6 * 8)
8976 // fp_offset (48 - 48 + 8 * 16)
8977 // overflow_arg_area (point to parameters coming in memory).
8978 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008979 SmallVector<SDValue, 8> MemOps;
8980 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008981 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008982 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008983 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8984 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008985 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008986 MemOps.push_back(Store);
8987
8988 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008989 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008990 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008991 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008992 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8993 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008994 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008995 MemOps.push_back(Store);
8996
8997 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008998 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008999 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009000 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9001 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009002 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9003 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009004 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009005 MemOps.push_back(Store);
9006
9007 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009008 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009009 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009010 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9011 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009012 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9013 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009014 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009015 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009016 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009017}
9018
Dan Gohmand858e902010-04-17 15:26:15 +00009019SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009020 assert(Subtarget->is64Bit() &&
9021 "LowerVAARG only handles 64-bit va_arg!");
9022 assert((Subtarget->isTargetLinux() ||
9023 Subtarget->isTargetDarwin()) &&
9024 "Unhandled target in LowerVAARG");
9025 assert(Op.getNode()->getNumOperands() == 4);
9026 SDValue Chain = Op.getOperand(0);
9027 SDValue SrcPtr = Op.getOperand(1);
9028 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9029 unsigned Align = Op.getConstantOperandVal(3);
9030 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009031
Dan Gohman320afb82010-10-12 18:00:49 +00009032 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009033 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009034 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9035 uint8_t ArgMode;
9036
9037 // Decide which area this value should be read from.
9038 // TODO: Implement the AMD64 ABI in its entirety. This simple
9039 // selection mechanism works only for the basic types.
9040 if (ArgVT == MVT::f80) {
9041 llvm_unreachable("va_arg for f80 not yet implemented");
9042 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9043 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9044 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9045 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9046 } else {
9047 llvm_unreachable("Unhandled argument type in LowerVAARG");
9048 }
9049
9050 if (ArgMode == 2) {
9051 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009052 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009053 !(DAG.getMachineFunction()
9054 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009055 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009056 }
9057
9058 // Insert VAARG_64 node into the DAG
9059 // VAARG_64 returns two values: Variable Argument Address, Chain
9060 SmallVector<SDValue, 11> InstOps;
9061 InstOps.push_back(Chain);
9062 InstOps.push_back(SrcPtr);
9063 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9064 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9065 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9066 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9067 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9068 VTs, &InstOps[0], InstOps.size(),
9069 MVT::i64,
9070 MachinePointerInfo(SV),
9071 /*Align=*/0,
9072 /*Volatile=*/false,
9073 /*ReadMem=*/true,
9074 /*WriteMem=*/true);
9075 Chain = VAARG.getValue(1);
9076
9077 // Load the next argument and return it
9078 return DAG.getLoad(ArgVT, dl,
9079 Chain,
9080 VAARG,
9081 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009082 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009083}
9084
Dan Gohmand858e902010-04-17 15:26:15 +00009085SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009086 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009087 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009088 SDValue Chain = Op.getOperand(0);
9089 SDValue DstPtr = Op.getOperand(1);
9090 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009091 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9092 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009093 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009094
Chris Lattnere72f2022010-09-21 05:40:29 +00009095 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009096 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009097 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009098 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009099}
9100
Craig Topper80e46362012-01-23 06:16:53 +00009101// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9102// may or may not be a constant. Takes immediate version of shift as input.
9103static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9104 SDValue SrcOp, SDValue ShAmt,
9105 SelectionDAG &DAG) {
9106 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9107
9108 if (isa<ConstantSDNode>(ShAmt)) {
9109 switch (Opc) {
9110 default: llvm_unreachable("Unknown target vector shift node");
9111 case X86ISD::VSHLI:
9112 case X86ISD::VSRLI:
9113 case X86ISD::VSRAI:
9114 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9115 }
9116 }
9117
9118 // Change opcode to non-immediate version
9119 switch (Opc) {
9120 default: llvm_unreachable("Unknown target vector shift node");
9121 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9122 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9123 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9124 }
9125
9126 // Need to build a vector containing shift amount
9127 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9128 SDValue ShOps[4];
9129 ShOps[0] = ShAmt;
9130 ShOps[1] = DAG.getConstant(0, MVT::i32);
9131 ShOps[2] = DAG.getUNDEF(MVT::i32);
9132 ShOps[3] = DAG.getUNDEF(MVT::i32);
9133 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9134 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9135 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9136}
9137
Dan Gohman475871a2008-07-27 21:46:04 +00009138SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009139X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009140 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009141 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009142 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009143 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009144 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009145 case Intrinsic::x86_sse_comieq_ss:
9146 case Intrinsic::x86_sse_comilt_ss:
9147 case Intrinsic::x86_sse_comile_ss:
9148 case Intrinsic::x86_sse_comigt_ss:
9149 case Intrinsic::x86_sse_comige_ss:
9150 case Intrinsic::x86_sse_comineq_ss:
9151 case Intrinsic::x86_sse_ucomieq_ss:
9152 case Intrinsic::x86_sse_ucomilt_ss:
9153 case Intrinsic::x86_sse_ucomile_ss:
9154 case Intrinsic::x86_sse_ucomigt_ss:
9155 case Intrinsic::x86_sse_ucomige_ss:
9156 case Intrinsic::x86_sse_ucomineq_ss:
9157 case Intrinsic::x86_sse2_comieq_sd:
9158 case Intrinsic::x86_sse2_comilt_sd:
9159 case Intrinsic::x86_sse2_comile_sd:
9160 case Intrinsic::x86_sse2_comigt_sd:
9161 case Intrinsic::x86_sse2_comige_sd:
9162 case Intrinsic::x86_sse2_comineq_sd:
9163 case Intrinsic::x86_sse2_ucomieq_sd:
9164 case Intrinsic::x86_sse2_ucomilt_sd:
9165 case Intrinsic::x86_sse2_ucomile_sd:
9166 case Intrinsic::x86_sse2_ucomigt_sd:
9167 case Intrinsic::x86_sse2_ucomige_sd:
9168 case Intrinsic::x86_sse2_ucomineq_sd: {
9169 unsigned Opc = 0;
9170 ISD::CondCode CC = ISD::SETCC_INVALID;
9171 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009172 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009173 case Intrinsic::x86_sse_comieq_ss:
9174 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009175 Opc = X86ISD::COMI;
9176 CC = ISD::SETEQ;
9177 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009178 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009179 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009180 Opc = X86ISD::COMI;
9181 CC = ISD::SETLT;
9182 break;
9183 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009184 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009185 Opc = X86ISD::COMI;
9186 CC = ISD::SETLE;
9187 break;
9188 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009189 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009190 Opc = X86ISD::COMI;
9191 CC = ISD::SETGT;
9192 break;
9193 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009194 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009195 Opc = X86ISD::COMI;
9196 CC = ISD::SETGE;
9197 break;
9198 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009199 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009200 Opc = X86ISD::COMI;
9201 CC = ISD::SETNE;
9202 break;
9203 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009204 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009205 Opc = X86ISD::UCOMI;
9206 CC = ISD::SETEQ;
9207 break;
9208 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009209 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009210 Opc = X86ISD::UCOMI;
9211 CC = ISD::SETLT;
9212 break;
9213 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009214 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009215 Opc = X86ISD::UCOMI;
9216 CC = ISD::SETLE;
9217 break;
9218 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009219 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009220 Opc = X86ISD::UCOMI;
9221 CC = ISD::SETGT;
9222 break;
9223 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009224 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009225 Opc = X86ISD::UCOMI;
9226 CC = ISD::SETGE;
9227 break;
9228 case Intrinsic::x86_sse_ucomineq_ss:
9229 case Intrinsic::x86_sse2_ucomineq_sd:
9230 Opc = X86ISD::UCOMI;
9231 CC = ISD::SETNE;
9232 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009233 }
Evan Cheng734503b2006-09-11 02:19:56 +00009234
Dan Gohman475871a2008-07-27 21:46:04 +00009235 SDValue LHS = Op.getOperand(1);
9236 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009237 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009238 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009239 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9240 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9241 DAG.getConstant(X86CC, MVT::i8), Cond);
9242 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009243 }
Craig Topper86c7c582012-01-30 01:10:15 +00009244 // XOP comparison intrinsics
9245 case Intrinsic::x86_xop_vpcomltb:
9246 case Intrinsic::x86_xop_vpcomltw:
9247 case Intrinsic::x86_xop_vpcomltd:
9248 case Intrinsic::x86_xop_vpcomltq:
9249 case Intrinsic::x86_xop_vpcomltub:
9250 case Intrinsic::x86_xop_vpcomltuw:
9251 case Intrinsic::x86_xop_vpcomltud:
9252 case Intrinsic::x86_xop_vpcomltuq:
9253 case Intrinsic::x86_xop_vpcomleb:
9254 case Intrinsic::x86_xop_vpcomlew:
9255 case Intrinsic::x86_xop_vpcomled:
9256 case Intrinsic::x86_xop_vpcomleq:
9257 case Intrinsic::x86_xop_vpcomleub:
9258 case Intrinsic::x86_xop_vpcomleuw:
9259 case Intrinsic::x86_xop_vpcomleud:
9260 case Intrinsic::x86_xop_vpcomleuq:
9261 case Intrinsic::x86_xop_vpcomgtb:
9262 case Intrinsic::x86_xop_vpcomgtw:
9263 case Intrinsic::x86_xop_vpcomgtd:
9264 case Intrinsic::x86_xop_vpcomgtq:
9265 case Intrinsic::x86_xop_vpcomgtub:
9266 case Intrinsic::x86_xop_vpcomgtuw:
9267 case Intrinsic::x86_xop_vpcomgtud:
9268 case Intrinsic::x86_xop_vpcomgtuq:
9269 case Intrinsic::x86_xop_vpcomgeb:
9270 case Intrinsic::x86_xop_vpcomgew:
9271 case Intrinsic::x86_xop_vpcomged:
9272 case Intrinsic::x86_xop_vpcomgeq:
9273 case Intrinsic::x86_xop_vpcomgeub:
9274 case Intrinsic::x86_xop_vpcomgeuw:
9275 case Intrinsic::x86_xop_vpcomgeud:
9276 case Intrinsic::x86_xop_vpcomgeuq:
9277 case Intrinsic::x86_xop_vpcomeqb:
9278 case Intrinsic::x86_xop_vpcomeqw:
9279 case Intrinsic::x86_xop_vpcomeqd:
9280 case Intrinsic::x86_xop_vpcomeqq:
9281 case Intrinsic::x86_xop_vpcomequb:
9282 case Intrinsic::x86_xop_vpcomequw:
9283 case Intrinsic::x86_xop_vpcomequd:
9284 case Intrinsic::x86_xop_vpcomequq:
9285 case Intrinsic::x86_xop_vpcomneb:
9286 case Intrinsic::x86_xop_vpcomnew:
9287 case Intrinsic::x86_xop_vpcomned:
9288 case Intrinsic::x86_xop_vpcomneq:
9289 case Intrinsic::x86_xop_vpcomneub:
9290 case Intrinsic::x86_xop_vpcomneuw:
9291 case Intrinsic::x86_xop_vpcomneud:
9292 case Intrinsic::x86_xop_vpcomneuq:
9293 case Intrinsic::x86_xop_vpcomfalseb:
9294 case Intrinsic::x86_xop_vpcomfalsew:
9295 case Intrinsic::x86_xop_vpcomfalsed:
9296 case Intrinsic::x86_xop_vpcomfalseq:
9297 case Intrinsic::x86_xop_vpcomfalseub:
9298 case Intrinsic::x86_xop_vpcomfalseuw:
9299 case Intrinsic::x86_xop_vpcomfalseud:
9300 case Intrinsic::x86_xop_vpcomfalseuq:
9301 case Intrinsic::x86_xop_vpcomtrueb:
9302 case Intrinsic::x86_xop_vpcomtruew:
9303 case Intrinsic::x86_xop_vpcomtrued:
9304 case Intrinsic::x86_xop_vpcomtrueq:
9305 case Intrinsic::x86_xop_vpcomtrueub:
9306 case Intrinsic::x86_xop_vpcomtrueuw:
9307 case Intrinsic::x86_xop_vpcomtrueud:
9308 case Intrinsic::x86_xop_vpcomtrueuq: {
9309 unsigned CC = 0;
9310 unsigned Opc = 0;
9311
9312 switch (IntNo) {
9313 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9314 case Intrinsic::x86_xop_vpcomltb:
9315 case Intrinsic::x86_xop_vpcomltw:
9316 case Intrinsic::x86_xop_vpcomltd:
9317 case Intrinsic::x86_xop_vpcomltq:
9318 CC = 0;
9319 Opc = X86ISD::VPCOM;
9320 break;
9321 case Intrinsic::x86_xop_vpcomltub:
9322 case Intrinsic::x86_xop_vpcomltuw:
9323 case Intrinsic::x86_xop_vpcomltud:
9324 case Intrinsic::x86_xop_vpcomltuq:
9325 CC = 0;
9326 Opc = X86ISD::VPCOMU;
9327 break;
9328 case Intrinsic::x86_xop_vpcomleb:
9329 case Intrinsic::x86_xop_vpcomlew:
9330 case Intrinsic::x86_xop_vpcomled:
9331 case Intrinsic::x86_xop_vpcomleq:
9332 CC = 1;
9333 Opc = X86ISD::VPCOM;
9334 break;
9335 case Intrinsic::x86_xop_vpcomleub:
9336 case Intrinsic::x86_xop_vpcomleuw:
9337 case Intrinsic::x86_xop_vpcomleud:
9338 case Intrinsic::x86_xop_vpcomleuq:
9339 CC = 1;
9340 Opc = X86ISD::VPCOMU;
9341 break;
9342 case Intrinsic::x86_xop_vpcomgtb:
9343 case Intrinsic::x86_xop_vpcomgtw:
9344 case Intrinsic::x86_xop_vpcomgtd:
9345 case Intrinsic::x86_xop_vpcomgtq:
9346 CC = 2;
9347 Opc = X86ISD::VPCOM;
9348 break;
9349 case Intrinsic::x86_xop_vpcomgtub:
9350 case Intrinsic::x86_xop_vpcomgtuw:
9351 case Intrinsic::x86_xop_vpcomgtud:
9352 case Intrinsic::x86_xop_vpcomgtuq:
9353 CC = 2;
9354 Opc = X86ISD::VPCOMU;
9355 break;
9356 case Intrinsic::x86_xop_vpcomgeb:
9357 case Intrinsic::x86_xop_vpcomgew:
9358 case Intrinsic::x86_xop_vpcomged:
9359 case Intrinsic::x86_xop_vpcomgeq:
9360 CC = 3;
9361 Opc = X86ISD::VPCOM;
9362 break;
9363 case Intrinsic::x86_xop_vpcomgeub:
9364 case Intrinsic::x86_xop_vpcomgeuw:
9365 case Intrinsic::x86_xop_vpcomgeud:
9366 case Intrinsic::x86_xop_vpcomgeuq:
9367 CC = 3;
9368 Opc = X86ISD::VPCOMU;
9369 break;
9370 case Intrinsic::x86_xop_vpcomeqb:
9371 case Intrinsic::x86_xop_vpcomeqw:
9372 case Intrinsic::x86_xop_vpcomeqd:
9373 case Intrinsic::x86_xop_vpcomeqq:
9374 CC = 4;
9375 Opc = X86ISD::VPCOM;
9376 break;
9377 case Intrinsic::x86_xop_vpcomequb:
9378 case Intrinsic::x86_xop_vpcomequw:
9379 case Intrinsic::x86_xop_vpcomequd:
9380 case Intrinsic::x86_xop_vpcomequq:
9381 CC = 4;
9382 Opc = X86ISD::VPCOMU;
9383 break;
9384 case Intrinsic::x86_xop_vpcomneb:
9385 case Intrinsic::x86_xop_vpcomnew:
9386 case Intrinsic::x86_xop_vpcomned:
9387 case Intrinsic::x86_xop_vpcomneq:
9388 CC = 5;
9389 Opc = X86ISD::VPCOM;
9390 break;
9391 case Intrinsic::x86_xop_vpcomneub:
9392 case Intrinsic::x86_xop_vpcomneuw:
9393 case Intrinsic::x86_xop_vpcomneud:
9394 case Intrinsic::x86_xop_vpcomneuq:
9395 CC = 5;
9396 Opc = X86ISD::VPCOMU;
9397 break;
9398 case Intrinsic::x86_xop_vpcomfalseb:
9399 case Intrinsic::x86_xop_vpcomfalsew:
9400 case Intrinsic::x86_xop_vpcomfalsed:
9401 case Intrinsic::x86_xop_vpcomfalseq:
9402 CC = 6;
9403 Opc = X86ISD::VPCOM;
9404 break;
9405 case Intrinsic::x86_xop_vpcomfalseub:
9406 case Intrinsic::x86_xop_vpcomfalseuw:
9407 case Intrinsic::x86_xop_vpcomfalseud:
9408 case Intrinsic::x86_xop_vpcomfalseuq:
9409 CC = 6;
9410 Opc = X86ISD::VPCOMU;
9411 break;
9412 case Intrinsic::x86_xop_vpcomtrueb:
9413 case Intrinsic::x86_xop_vpcomtruew:
9414 case Intrinsic::x86_xop_vpcomtrued:
9415 case Intrinsic::x86_xop_vpcomtrueq:
9416 CC = 7;
9417 Opc = X86ISD::VPCOM;
9418 break;
9419 case Intrinsic::x86_xop_vpcomtrueub:
9420 case Intrinsic::x86_xop_vpcomtrueuw:
9421 case Intrinsic::x86_xop_vpcomtrueud:
9422 case Intrinsic::x86_xop_vpcomtrueuq:
9423 CC = 7;
9424 Opc = X86ISD::VPCOMU;
9425 break;
9426 }
9427
9428 SDValue LHS = Op.getOperand(1);
9429 SDValue RHS = Op.getOperand(2);
9430 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9431 DAG.getConstant(CC, MVT::i8));
9432 }
9433
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009434 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009435 case Intrinsic::x86_sse2_pmulu_dq:
9436 case Intrinsic::x86_avx2_pmulu_dq:
9437 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9438 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009439 case Intrinsic::x86_sse3_hadd_ps:
9440 case Intrinsic::x86_sse3_hadd_pd:
9441 case Intrinsic::x86_avx_hadd_ps_256:
9442 case Intrinsic::x86_avx_hadd_pd_256:
9443 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9444 Op.getOperand(1), Op.getOperand(2));
9445 case Intrinsic::x86_sse3_hsub_ps:
9446 case Intrinsic::x86_sse3_hsub_pd:
9447 case Intrinsic::x86_avx_hsub_ps_256:
9448 case Intrinsic::x86_avx_hsub_pd_256:
9449 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9450 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009451 case Intrinsic::x86_ssse3_phadd_w_128:
9452 case Intrinsic::x86_ssse3_phadd_d_128:
9453 case Intrinsic::x86_avx2_phadd_w:
9454 case Intrinsic::x86_avx2_phadd_d:
9455 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9456 Op.getOperand(1), Op.getOperand(2));
9457 case Intrinsic::x86_ssse3_phsub_w_128:
9458 case Intrinsic::x86_ssse3_phsub_d_128:
9459 case Intrinsic::x86_avx2_phsub_w:
9460 case Intrinsic::x86_avx2_phsub_d:
9461 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9462 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009463 case Intrinsic::x86_avx2_psllv_d:
9464 case Intrinsic::x86_avx2_psllv_q:
9465 case Intrinsic::x86_avx2_psllv_d_256:
9466 case Intrinsic::x86_avx2_psllv_q_256:
9467 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9468 Op.getOperand(1), Op.getOperand(2));
9469 case Intrinsic::x86_avx2_psrlv_d:
9470 case Intrinsic::x86_avx2_psrlv_q:
9471 case Intrinsic::x86_avx2_psrlv_d_256:
9472 case Intrinsic::x86_avx2_psrlv_q_256:
9473 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9474 Op.getOperand(1), Op.getOperand(2));
9475 case Intrinsic::x86_avx2_psrav_d:
9476 case Intrinsic::x86_avx2_psrav_d_256:
9477 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9478 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009479 case Intrinsic::x86_ssse3_pshuf_b_128:
9480 case Intrinsic::x86_avx2_pshuf_b:
9481 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9482 Op.getOperand(1), Op.getOperand(2));
9483 case Intrinsic::x86_ssse3_psign_b_128:
9484 case Intrinsic::x86_ssse3_psign_w_128:
9485 case Intrinsic::x86_ssse3_psign_d_128:
9486 case Intrinsic::x86_avx2_psign_b:
9487 case Intrinsic::x86_avx2_psign_w:
9488 case Intrinsic::x86_avx2_psign_d:
9489 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9490 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009491 case Intrinsic::x86_sse41_insertps:
9492 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9493 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9494 case Intrinsic::x86_avx_vperm2f128_ps_256:
9495 case Intrinsic::x86_avx_vperm2f128_pd_256:
9496 case Intrinsic::x86_avx_vperm2f128_si_256:
9497 case Intrinsic::x86_avx2_vperm2i128:
9498 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9499 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009500 case Intrinsic::x86_avx_vpermil_ps:
9501 case Intrinsic::x86_avx_vpermil_pd:
9502 case Intrinsic::x86_avx_vpermil_ps_256:
9503 case Intrinsic::x86_avx_vpermil_pd_256:
9504 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9505 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009506
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009507 // ptest and testp intrinsics. The intrinsic these come from are designed to
9508 // return an integer value, not just an instruction so lower it to the ptest
9509 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009510 case Intrinsic::x86_sse41_ptestz:
9511 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009512 case Intrinsic::x86_sse41_ptestnzc:
9513 case Intrinsic::x86_avx_ptestz_256:
9514 case Intrinsic::x86_avx_ptestc_256:
9515 case Intrinsic::x86_avx_ptestnzc_256:
9516 case Intrinsic::x86_avx_vtestz_ps:
9517 case Intrinsic::x86_avx_vtestc_ps:
9518 case Intrinsic::x86_avx_vtestnzc_ps:
9519 case Intrinsic::x86_avx_vtestz_pd:
9520 case Intrinsic::x86_avx_vtestc_pd:
9521 case Intrinsic::x86_avx_vtestnzc_pd:
9522 case Intrinsic::x86_avx_vtestz_ps_256:
9523 case Intrinsic::x86_avx_vtestc_ps_256:
9524 case Intrinsic::x86_avx_vtestnzc_ps_256:
9525 case Intrinsic::x86_avx_vtestz_pd_256:
9526 case Intrinsic::x86_avx_vtestc_pd_256:
9527 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9528 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009529 unsigned X86CC = 0;
9530 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009531 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009532 case Intrinsic::x86_avx_vtestz_ps:
9533 case Intrinsic::x86_avx_vtestz_pd:
9534 case Intrinsic::x86_avx_vtestz_ps_256:
9535 case Intrinsic::x86_avx_vtestz_pd_256:
9536 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009537 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009538 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009539 // ZF = 1
9540 X86CC = X86::COND_E;
9541 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009542 case Intrinsic::x86_avx_vtestc_ps:
9543 case Intrinsic::x86_avx_vtestc_pd:
9544 case Intrinsic::x86_avx_vtestc_ps_256:
9545 case Intrinsic::x86_avx_vtestc_pd_256:
9546 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009547 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009548 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009549 // CF = 1
9550 X86CC = X86::COND_B;
9551 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009552 case Intrinsic::x86_avx_vtestnzc_ps:
9553 case Intrinsic::x86_avx_vtestnzc_pd:
9554 case Intrinsic::x86_avx_vtestnzc_ps_256:
9555 case Intrinsic::x86_avx_vtestnzc_pd_256:
9556 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009557 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009558 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009559 // ZF and CF = 0
9560 X86CC = X86::COND_A;
9561 break;
9562 }
Eric Christopherfd179292009-08-27 18:07:15 +00009563
Eric Christopher71c67532009-07-29 00:28:05 +00009564 SDValue LHS = Op.getOperand(1);
9565 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009566 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9567 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009568 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9569 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9570 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009571 }
Evan Cheng5759f972008-05-04 09:15:50 +00009572
Craig Topper80e46362012-01-23 06:16:53 +00009573 // SSE/AVX shift intrinsics
9574 case Intrinsic::x86_sse2_psll_w:
9575 case Intrinsic::x86_sse2_psll_d:
9576 case Intrinsic::x86_sse2_psll_q:
9577 case Intrinsic::x86_avx2_psll_w:
9578 case Intrinsic::x86_avx2_psll_d:
9579 case Intrinsic::x86_avx2_psll_q:
9580 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9581 Op.getOperand(1), Op.getOperand(2));
9582 case Intrinsic::x86_sse2_psrl_w:
9583 case Intrinsic::x86_sse2_psrl_d:
9584 case Intrinsic::x86_sse2_psrl_q:
9585 case Intrinsic::x86_avx2_psrl_w:
9586 case Intrinsic::x86_avx2_psrl_d:
9587 case Intrinsic::x86_avx2_psrl_q:
9588 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9589 Op.getOperand(1), Op.getOperand(2));
9590 case Intrinsic::x86_sse2_psra_w:
9591 case Intrinsic::x86_sse2_psra_d:
9592 case Intrinsic::x86_avx2_psra_w:
9593 case Intrinsic::x86_avx2_psra_d:
9594 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9595 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009596 case Intrinsic::x86_sse2_pslli_w:
9597 case Intrinsic::x86_sse2_pslli_d:
9598 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009599 case Intrinsic::x86_avx2_pslli_w:
9600 case Intrinsic::x86_avx2_pslli_d:
9601 case Intrinsic::x86_avx2_pslli_q:
9602 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9603 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009604 case Intrinsic::x86_sse2_psrli_w:
9605 case Intrinsic::x86_sse2_psrli_d:
9606 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009607 case Intrinsic::x86_avx2_psrli_w:
9608 case Intrinsic::x86_avx2_psrli_d:
9609 case Intrinsic::x86_avx2_psrli_q:
9610 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9611 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009612 case Intrinsic::x86_sse2_psrai_w:
9613 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009614 case Intrinsic::x86_avx2_psrai_w:
9615 case Intrinsic::x86_avx2_psrai_d:
9616 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9617 Op.getOperand(1), Op.getOperand(2), DAG);
9618 // Fix vector shift instructions where the last operand is a non-immediate
9619 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009620 case Intrinsic::x86_mmx_pslli_w:
9621 case Intrinsic::x86_mmx_pslli_d:
9622 case Intrinsic::x86_mmx_pslli_q:
9623 case Intrinsic::x86_mmx_psrli_w:
9624 case Intrinsic::x86_mmx_psrli_d:
9625 case Intrinsic::x86_mmx_psrli_q:
9626 case Intrinsic::x86_mmx_psrai_w:
9627 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009628 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009629 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009630 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009631
9632 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009633 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009634 case Intrinsic::x86_mmx_pslli_w:
9635 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009636 break;
Craig Topper80e46362012-01-23 06:16:53 +00009637 case Intrinsic::x86_mmx_pslli_d:
9638 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009639 break;
Craig Topper80e46362012-01-23 06:16:53 +00009640 case Intrinsic::x86_mmx_pslli_q:
9641 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009642 break;
Craig Topper80e46362012-01-23 06:16:53 +00009643 case Intrinsic::x86_mmx_psrli_w:
9644 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009645 break;
Craig Topper80e46362012-01-23 06:16:53 +00009646 case Intrinsic::x86_mmx_psrli_d:
9647 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009648 break;
Craig Topper80e46362012-01-23 06:16:53 +00009649 case Intrinsic::x86_mmx_psrli_q:
9650 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009651 break;
Craig Topper80e46362012-01-23 06:16:53 +00009652 case Intrinsic::x86_mmx_psrai_w:
9653 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009654 break;
Craig Topper80e46362012-01-23 06:16:53 +00009655 case Intrinsic::x86_mmx_psrai_d:
9656 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009657 break;
Craig Topper80e46362012-01-23 06:16:53 +00009658 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009659 }
Mon P Wangefa42202009-09-03 19:56:25 +00009660
9661 // The vector shift intrinsics with scalars uses 32b shift amounts but
9662 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9663 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009664 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9665 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009666// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009667
Owen Andersone50ed302009-08-10 22:56:29 +00009668 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009669 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009670 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009671 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009672 Op.getOperand(1), ShAmt);
9673 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009674 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009675}
Evan Cheng72261582005-12-20 06:22:03 +00009676
Dan Gohmand858e902010-04-17 15:26:15 +00009677SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9678 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009679 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9680 MFI->setReturnAddressIsTaken(true);
9681
Bill Wendling64e87322009-01-16 19:25:27 +00009682 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009683 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009684
9685 if (Depth > 0) {
9686 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9687 SDValue Offset =
9688 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009690 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009691 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009692 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009693 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009694 }
9695
9696 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009697 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009698 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009699 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009700}
9701
Dan Gohmand858e902010-04-17 15:26:15 +00009702SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009703 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9704 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009705
Owen Andersone50ed302009-08-10 22:56:29 +00009706 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009707 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009708 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9709 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009710 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009711 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009712 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9713 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009714 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009715 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009716}
9717
Dan Gohman475871a2008-07-27 21:46:04 +00009718SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009719 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009720 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009721}
9722
Dan Gohmand858e902010-04-17 15:26:15 +00009723SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009724 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009725 SDValue Chain = Op.getOperand(0);
9726 SDValue Offset = Op.getOperand(1);
9727 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009728 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009729
Dan Gohmand8816272010-08-11 18:14:00 +00009730 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9731 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9732 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009733 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009734
Dan Gohmand8816272010-08-11 18:14:00 +00009735 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9736 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009737 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009738 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9739 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009740 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009741 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009742
Dale Johannesene4d209d2009-02-03 20:21:25 +00009743 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009744 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009745 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009746}
9747
Duncan Sands4a544a72011-09-06 13:37:06 +00009748SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9749 SelectionDAG &DAG) const {
9750 return Op.getOperand(0);
9751}
9752
9753SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9754 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009755 SDValue Root = Op.getOperand(0);
9756 SDValue Trmp = Op.getOperand(1); // trampoline
9757 SDValue FPtr = Op.getOperand(2); // nested function
9758 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009759 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009760
Dan Gohman69de1932008-02-06 22:27:42 +00009761 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009762
9763 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009764 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009765
9766 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009767 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9768 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009769
Evan Cheng0e6a0522011-07-18 20:57:22 +00009770 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9771 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009772
9773 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9774
9775 // Load the pointer to the nested function into R11.
9776 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009777 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009778 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009779 Addr, MachinePointerInfo(TrmpAddr),
9780 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009781
Owen Anderson825b72b2009-08-11 20:47:22 +00009782 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9783 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009784 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9785 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009786 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009787
9788 // Load the 'nest' parameter value into R10.
9789 // R10 is specified in X86CallingConv.td
9790 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009791 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9792 DAG.getConstant(10, MVT::i64));
9793 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009794 Addr, MachinePointerInfo(TrmpAddr, 10),
9795 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009796
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9798 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009799 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9800 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009801 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009802
9803 // Jump to the nested function.
9804 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009805 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9806 DAG.getConstant(20, MVT::i64));
9807 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009808 Addr, MachinePointerInfo(TrmpAddr, 20),
9809 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009810
9811 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9813 DAG.getConstant(22, MVT::i64));
9814 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009815 MachinePointerInfo(TrmpAddr, 22),
9816 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009817
Duncan Sands4a544a72011-09-06 13:37:06 +00009818 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009819 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009820 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009821 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009822 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009823 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009824
9825 switch (CC) {
9826 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009827 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009828 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009829 case CallingConv::X86_StdCall: {
9830 // Pass 'nest' parameter in ECX.
9831 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009832 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009833
9834 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009835 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009836 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009837
Chris Lattner58d74912008-03-12 17:45:29 +00009838 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009839 unsigned InRegCount = 0;
9840 unsigned Idx = 1;
9841
9842 for (FunctionType::param_iterator I = FTy->param_begin(),
9843 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009844 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009845 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009846 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009847
9848 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009849 report_fatal_error("Nest register in use - reduce number of inreg"
9850 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009851 }
9852 }
9853 break;
9854 }
9855 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009856 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009857 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858 // Pass 'nest' parameter in EAX.
9859 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009860 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009861 break;
9862 }
9863
Dan Gohman475871a2008-07-27 21:46:04 +00009864 SDValue OutChains[4];
9865 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009866
Owen Anderson825b72b2009-08-11 20:47:22 +00009867 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9868 DAG.getConstant(10, MVT::i32));
9869 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009870
Chris Lattnera62fe662010-02-05 19:20:30 +00009871 // This is storing the opcode for MOV32ri.
9872 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009873 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009874 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009875 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009876 Trmp, MachinePointerInfo(TrmpAddr),
9877 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009878
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9880 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009881 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9882 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009883 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009884
Chris Lattnera62fe662010-02-05 19:20:30 +00009885 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009886 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9887 DAG.getConstant(5, MVT::i32));
9888 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009889 MachinePointerInfo(TrmpAddr, 5),
9890 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009891
Owen Anderson825b72b2009-08-11 20:47:22 +00009892 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9893 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009894 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9895 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009896 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009897
Duncan Sands4a544a72011-09-06 13:37:06 +00009898 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009899 }
9900}
9901
Dan Gohmand858e902010-04-17 15:26:15 +00009902SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9903 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009904 /*
9905 The rounding mode is in bits 11:10 of FPSR, and has the following
9906 settings:
9907 00 Round to nearest
9908 01 Round to -inf
9909 10 Round to +inf
9910 11 Round to 0
9911
9912 FLT_ROUNDS, on the other hand, expects the following:
9913 -1 Undefined
9914 0 Round to 0
9915 1 Round to nearest
9916 2 Round to +inf
9917 3 Round to -inf
9918
9919 To perform the conversion, we do:
9920 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9921 */
9922
9923 MachineFunction &MF = DAG.getMachineFunction();
9924 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009925 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009926 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009927 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009928 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009929
9930 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009931 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009932 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009933
Michael J. Spencerec38de22010-10-10 22:04:20 +00009934
Chris Lattner2156b792010-09-22 01:11:26 +00009935 MachineMemOperand *MMO =
9936 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9937 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009938
Chris Lattner2156b792010-09-22 01:11:26 +00009939 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9940 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9941 DAG.getVTList(MVT::Other),
9942 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009943
9944 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009945 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009946 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009947
9948 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009949 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009950 DAG.getNode(ISD::SRL, DL, MVT::i16,
9951 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009952 CWD, DAG.getConstant(0x800, MVT::i16)),
9953 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009954 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009955 DAG.getNode(ISD::SRL, DL, MVT::i16,
9956 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009957 CWD, DAG.getConstant(0x400, MVT::i16)),
9958 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009959
Dan Gohman475871a2008-07-27 21:46:04 +00009960 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009961 DAG.getNode(ISD::AND, DL, MVT::i16,
9962 DAG.getNode(ISD::ADD, DL, MVT::i16,
9963 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 DAG.getConstant(1, MVT::i16)),
9965 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009966
9967
Duncan Sands83ec4b62008-06-06 12:08:01 +00009968 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009969 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009970}
9971
Dan Gohmand858e902010-04-17 15:26:15 +00009972SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009973 EVT VT = Op.getValueType();
9974 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009975 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009976 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009977
9978 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009980 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009982 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009983 }
Evan Cheng18efe262007-12-14 02:13:44 +00009984
Evan Cheng152804e2007-12-14 08:30:15 +00009985 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009987 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009988
9989 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009990 SDValue Ops[] = {
9991 Op,
9992 DAG.getConstant(NumBits+NumBits-1, OpVT),
9993 DAG.getConstant(X86::COND_E, MVT::i8),
9994 Op.getValue(1)
9995 };
9996 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009997
9998 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009999 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010000
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 if (VT == MVT::i8)
10002 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010003 return Op;
10004}
10005
Chandler Carruthacc068e2011-12-24 10:55:54 +000010006SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10007 SelectionDAG &DAG) const {
10008 EVT VT = Op.getValueType();
10009 EVT OpVT = VT;
10010 unsigned NumBits = VT.getSizeInBits();
10011 DebugLoc dl = Op.getDebugLoc();
10012
10013 Op = Op.getOperand(0);
10014 if (VT == MVT::i8) {
10015 // Zero extend to i32 since there is not an i8 bsr.
10016 OpVT = MVT::i32;
10017 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10018 }
10019
10020 // Issue a bsr (scan bits in reverse).
10021 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10022 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10023
10024 // And xor with NumBits-1.
10025 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10026
10027 if (VT == MVT::i8)
10028 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10029 return Op;
10030}
10031
Dan Gohmand858e902010-04-17 15:26:15 +000010032SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010033 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010034 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010035 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010036 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010037
10038 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010039 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010040 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010041
10042 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010043 SDValue Ops[] = {
10044 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010045 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010046 DAG.getConstant(X86::COND_E, MVT::i8),
10047 Op.getValue(1)
10048 };
Chandler Carruth77821022011-12-24 12:12:34 +000010049 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010050}
10051
Craig Topper13894fa2011-08-24 06:14:18 +000010052// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10053// ones, and then concatenate the result back.
10054static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010055 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010056
10057 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10058 "Unsupported value type for operation");
10059
10060 int NumElems = VT.getVectorNumElements();
10061 DebugLoc dl = Op.getDebugLoc();
10062 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10063 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10064
10065 // Extract the LHS vectors
10066 SDValue LHS = Op.getOperand(0);
10067 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10068 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10069
10070 // Extract the RHS vectors
10071 SDValue RHS = Op.getOperand(1);
10072 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10073 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10074
10075 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10076 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10077
10078 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10079 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10080 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10081}
10082
10083SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10084 assert(Op.getValueType().getSizeInBits() == 256 &&
10085 Op.getValueType().isInteger() &&
10086 "Only handle AVX 256-bit vector integer operation");
10087 return Lower256IntArith(Op, DAG);
10088}
10089
10090SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10091 assert(Op.getValueType().getSizeInBits() == 256 &&
10092 Op.getValueType().isInteger() &&
10093 "Only handle AVX 256-bit vector integer operation");
10094 return Lower256IntArith(Op, DAG);
10095}
10096
10097SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10098 EVT VT = Op.getValueType();
10099
10100 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010101 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010102 return Lower256IntArith(Op, DAG);
10103
Craig Topper5b209e82012-02-05 03:14:49 +000010104 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10105 "Only know how to lower V2I64/V4I64 multiply");
10106
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010107 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010108
Craig Topper5b209e82012-02-05 03:14:49 +000010109 // Ahi = psrlqi(a, 32);
10110 // Bhi = psrlqi(b, 32);
10111 //
10112 // AloBlo = pmuludq(a, b);
10113 // AloBhi = pmuludq(a, Bhi);
10114 // AhiBlo = pmuludq(Ahi, b);
10115
10116 // AloBhi = psllqi(AloBhi, 32);
10117 // AhiBlo = psllqi(AhiBlo, 32);
10118 // return AloBlo + AloBhi + AhiBlo;
10119
Craig Topperaaa643c2011-11-09 07:28:55 +000010120 SDValue A = Op.getOperand(0);
10121 SDValue B = Op.getOperand(1);
10122
Craig Topper5b209e82012-02-05 03:14:49 +000010123 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010124
Craig Topper5b209e82012-02-05 03:14:49 +000010125 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10126 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010127
Craig Topper5b209e82012-02-05 03:14:49 +000010128 // Bit cast to 32-bit vectors for MULUDQ
10129 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10130 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10131 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10132 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10133 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010134
Craig Topper5b209e82012-02-05 03:14:49 +000010135 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10136 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10137 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010138
Craig Topper5b209e82012-02-05 03:14:49 +000010139 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10140 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010141
Dale Johannesene4d209d2009-02-03 20:21:25 +000010142 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010143 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010144}
10145
Nadav Rotem43012222011-05-11 08:12:09 +000010146SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10147
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010148 EVT VT = Op.getValueType();
10149 DebugLoc dl = Op.getDebugLoc();
10150 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010151 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010152 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010153
Craig Topper1accb7e2012-01-10 06:54:16 +000010154 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010155 return SDValue();
10156
Nadav Rotem43012222011-05-11 08:12:09 +000010157 // Optimize shl/srl/sra with constant shift amount.
10158 if (isSplatVector(Amt.getNode())) {
10159 SDValue SclrAmt = Amt->getOperand(0);
10160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10161 uint64_t ShiftAmt = C->getZExtValue();
10162
Craig Toppered2e13d2012-01-22 19:15:14 +000010163 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10164 (Subtarget->hasAVX2() &&
10165 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10166 if (Op.getOpcode() == ISD::SHL)
10167 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10168 DAG.getConstant(ShiftAmt, MVT::i32));
10169 if (Op.getOpcode() == ISD::SRL)
10170 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10171 DAG.getConstant(ShiftAmt, MVT::i32));
10172 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10173 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10174 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010175 }
10176
Craig Toppered2e13d2012-01-22 19:15:14 +000010177 if (VT == MVT::v16i8) {
10178 if (Op.getOpcode() == ISD::SHL) {
10179 // Make a large shift.
10180 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10181 DAG.getConstant(ShiftAmt, MVT::i32));
10182 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10183 // Zero out the rightmost bits.
10184 SmallVector<SDValue, 16> V(16,
10185 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10186 MVT::i8));
10187 return DAG.getNode(ISD::AND, dl, VT, SHL,
10188 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010189 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010190 if (Op.getOpcode() == ISD::SRL) {
10191 // Make a large shift.
10192 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10193 DAG.getConstant(ShiftAmt, MVT::i32));
10194 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10195 // Zero out the leftmost bits.
10196 SmallVector<SDValue, 16> V(16,
10197 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10198 MVT::i8));
10199 return DAG.getNode(ISD::AND, dl, VT, SRL,
10200 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10201 }
10202 if (Op.getOpcode() == ISD::SRA) {
10203 if (ShiftAmt == 7) {
10204 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010205 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010206 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010207 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010208
Craig Toppered2e13d2012-01-22 19:15:14 +000010209 // R s>> a === ((R u>> a) ^ m) - m
10210 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10211 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10212 MVT::i8));
10213 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10214 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10215 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10216 return Res;
10217 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010218 }
Craig Topper46154eb2011-11-11 07:39:23 +000010219
Craig Topper0d86d462011-11-20 00:12:05 +000010220 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10221 if (Op.getOpcode() == ISD::SHL) {
10222 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010223 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10224 DAG.getConstant(ShiftAmt, MVT::i32));
10225 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010226 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010227 SmallVector<SDValue, 32> V(32,
10228 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10229 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010230 return DAG.getNode(ISD::AND, dl, VT, SHL,
10231 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010232 }
Craig Topper0d86d462011-11-20 00:12:05 +000010233 if (Op.getOpcode() == ISD::SRL) {
10234 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010235 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10236 DAG.getConstant(ShiftAmt, MVT::i32));
10237 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010238 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010239 SmallVector<SDValue, 32> V(32,
10240 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10241 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010242 return DAG.getNode(ISD::AND, dl, VT, SRL,
10243 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10244 }
10245 if (Op.getOpcode() == ISD::SRA) {
10246 if (ShiftAmt == 7) {
10247 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010248 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010249 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010250 }
10251
10252 // R s>> a === ((R u>> a) ^ m) - m
10253 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10254 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10255 MVT::i8));
10256 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10257 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10258 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10259 return Res;
10260 }
10261 }
Nadav Rotem43012222011-05-11 08:12:09 +000010262 }
10263 }
10264
10265 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010266 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010267 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10268 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010269
Chris Lattner7302d802012-02-06 21:56:39 +000010270 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10271 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010272 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10273 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010274 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010275 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010276
10277 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010278 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010279 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10280 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10281 }
Nadav Rotem43012222011-05-11 08:12:09 +000010282 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010283 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010284
Nate Begeman51409212010-07-28 00:21:48 +000010285 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010286 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10287 DAG.getConstant(5, MVT::i32));
10288 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010289
Lang Hames8b99c1e2011-12-17 01:08:46 +000010290 // Turn 'a' into a mask suitable for VSELECT
10291 SDValue VSelM = DAG.getConstant(0x80, VT);
10292 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010293 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010294
Lang Hames8b99c1e2011-12-17 01:08:46 +000010295 SDValue CM1 = DAG.getConstant(0x0f, VT);
10296 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010297
Lang Hames8b99c1e2011-12-17 01:08:46 +000010298 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10299 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010300 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10301 DAG.getConstant(4, MVT::i32), DAG);
10302 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010303 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10304
Nate Begeman51409212010-07-28 00:21:48 +000010305 // a += a
10306 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010307 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010308 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010309
Lang Hames8b99c1e2011-12-17 01:08:46 +000010310 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10311 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010312 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10313 DAG.getConstant(2, MVT::i32), DAG);
10314 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010315 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10316
Nate Begeman51409212010-07-28 00:21:48 +000010317 // a += a
10318 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010319 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010320 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010321
Lang Hames8b99c1e2011-12-17 01:08:46 +000010322 // return VSELECT(r, r+r, a);
10323 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010324 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010325 return R;
10326 }
Craig Topper46154eb2011-11-11 07:39:23 +000010327
10328 // Decompose 256-bit shifts into smaller 128-bit shifts.
10329 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010330 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010331 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10332 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10333
10334 // Extract the two vectors
10335 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10336 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10337 DAG, dl);
10338
10339 // Recreate the shift amount vectors
10340 SDValue Amt1, Amt2;
10341 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10342 // Constant shift amount
10343 SmallVector<SDValue, 4> Amt1Csts;
10344 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010345 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010346 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010347 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010348 Amt2Csts.push_back(Amt->getOperand(i));
10349
10350 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10351 &Amt1Csts[0], NumElems/2);
10352 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10353 &Amt2Csts[0], NumElems/2);
10354 } else {
10355 // Variable shift amount
10356 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10357 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10358 DAG, dl);
10359 }
10360
10361 // Issue new vector shifts for the smaller types
10362 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10363 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10364
10365 // Concatenate the result back
10366 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10367 }
10368
Nate Begeman51409212010-07-28 00:21:48 +000010369 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010370}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010371
Dan Gohmand858e902010-04-17 15:26:15 +000010372SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010373 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10374 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010375 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10376 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010377 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010378 SDValue LHS = N->getOperand(0);
10379 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010380 unsigned BaseOp = 0;
10381 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010382 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010383 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010384 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010385 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010386 // A subtract of one will be selected as a INC. Note that INC doesn't
10387 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010388 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10389 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010390 BaseOp = X86ISD::INC;
10391 Cond = X86::COND_O;
10392 break;
10393 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010394 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010395 Cond = X86::COND_O;
10396 break;
10397 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010398 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010399 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010400 break;
10401 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010402 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10403 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010404 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10405 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010406 BaseOp = X86ISD::DEC;
10407 Cond = X86::COND_O;
10408 break;
10409 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010410 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010411 Cond = X86::COND_O;
10412 break;
10413 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010414 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010415 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010416 break;
10417 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010418 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010419 Cond = X86::COND_O;
10420 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010421 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10422 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10423 MVT::i32);
10424 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010425
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010426 SDValue SetCC =
10427 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10428 DAG.getConstant(X86::COND_O, MVT::i32),
10429 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010430
Dan Gohman6e5fda22011-07-22 18:45:15 +000010431 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010432 }
Bill Wendling74c37652008-12-09 22:08:41 +000010433 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010434
Bill Wendling61edeb52008-12-02 01:06:39 +000010435 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010436 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010437 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010438
Bill Wendling61edeb52008-12-02 01:06:39 +000010439 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010440 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10441 DAG.getConstant(Cond, MVT::i32),
10442 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010443
Dan Gohman6e5fda22011-07-22 18:45:15 +000010444 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010445}
10446
Chad Rosier30450e82011-12-22 22:35:21 +000010447SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10448 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010449 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010450 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10451 EVT VT = Op.getValueType();
10452
Craig Toppered2e13d2012-01-22 19:15:14 +000010453 if (!Subtarget->hasSSE2() || !VT.isVector())
10454 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010455
Craig Toppered2e13d2012-01-22 19:15:14 +000010456 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10457 ExtraVT.getScalarType().getSizeInBits();
10458 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10459
10460 switch (VT.getSimpleVT().SimpleTy) {
10461 default: return SDValue();
10462 case MVT::v8i32:
10463 case MVT::v16i16:
10464 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010465 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010466 if (!Subtarget->hasAVX2()) {
10467 // needs to be split
10468 int NumElems = VT.getVectorNumElements();
10469 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10470 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010471
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 // Extract the LHS vectors
10473 SDValue LHS = Op.getOperand(0);
10474 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10475 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010476
Craig Toppered2e13d2012-01-22 19:15:14 +000010477 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10478 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010479
Craig Toppered2e13d2012-01-22 19:15:14 +000010480 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10481 int ExtraNumElems = ExtraVT.getVectorNumElements();
10482 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10483 ExtraNumElems/2);
10484 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010485
Craig Toppered2e13d2012-01-22 19:15:14 +000010486 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10487 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010488
Craig Toppered2e13d2012-01-22 19:15:14 +000010489 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10490 }
10491 // fall through
10492 case MVT::v4i32:
10493 case MVT::v8i16: {
10494 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10495 Op.getOperand(0), ShAmt, DAG);
10496 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010497 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010498 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010499}
10500
10501
Eric Christopher9a9d2752010-07-22 02:48:34 +000010502SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10503 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010504
Eric Christopher77ed1352011-07-08 00:04:56 +000010505 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10506 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010507 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010508 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010509 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010510 SDValue Ops[] = {
10511 DAG.getRegister(X86::ESP, MVT::i32), // Base
10512 DAG.getTargetConstant(1, MVT::i8), // Scale
10513 DAG.getRegister(0, MVT::i32), // Index
10514 DAG.getTargetConstant(0, MVT::i32), // Disp
10515 DAG.getRegister(0, MVT::i32), // Segment.
10516 Zero,
10517 Chain
10518 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010519 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010520 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10521 array_lengthof(Ops));
10522 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010523 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010524
Eric Christopher9a9d2752010-07-22 02:48:34 +000010525 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010526 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010527 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010528
Chris Lattner132929a2010-08-14 17:26:09 +000010529 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10530 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10531 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10532 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010533
Chris Lattner132929a2010-08-14 17:26:09 +000010534 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10535 if (!Op1 && !Op2 && !Op3 && Op4)
10536 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010537
Chris Lattner132929a2010-08-14 17:26:09 +000010538 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10539 if (Op1 && !Op2 && !Op3 && !Op4)
10540 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010541
10542 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010543 // (MFENCE)>;
10544 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010545}
10546
Eli Friedman14648462011-07-27 22:21:52 +000010547SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10548 SelectionDAG &DAG) const {
10549 DebugLoc dl = Op.getDebugLoc();
10550 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10551 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10552 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10553 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10554
10555 // The only fence that needs an instruction is a sequentially-consistent
10556 // cross-thread fence.
10557 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10558 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10559 // no-sse2). There isn't any reason to disable it if the target processor
10560 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010561 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010562 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10563
10564 SDValue Chain = Op.getOperand(0);
10565 SDValue Zero = DAG.getConstant(0, MVT::i32);
10566 SDValue Ops[] = {
10567 DAG.getRegister(X86::ESP, MVT::i32), // Base
10568 DAG.getTargetConstant(1, MVT::i8), // Scale
10569 DAG.getRegister(0, MVT::i32), // Index
10570 DAG.getTargetConstant(0, MVT::i32), // Disp
10571 DAG.getRegister(0, MVT::i32), // Segment.
10572 Zero,
10573 Chain
10574 };
10575 SDNode *Res =
10576 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10577 array_lengthof(Ops));
10578 return SDValue(Res, 0);
10579 }
10580
10581 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10582 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10583}
10584
10585
Dan Gohmand858e902010-04-17 15:26:15 +000010586SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010587 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010588 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010589 unsigned Reg = 0;
10590 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010591 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010592 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010593 case MVT::i8: Reg = X86::AL; size = 1; break;
10594 case MVT::i16: Reg = X86::AX; size = 2; break;
10595 case MVT::i32: Reg = X86::EAX; size = 4; break;
10596 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010597 assert(Subtarget->is64Bit() && "Node not type legal!");
10598 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010599 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010600 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010601 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010602 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010603 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010604 Op.getOperand(1),
10605 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010606 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010607 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010608 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010609 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10610 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10611 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010612 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010613 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010614 return cpOut;
10615}
10616
Duncan Sands1607f052008-12-01 11:39:25 +000010617SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010618 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010619 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010620 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010621 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010622 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010623 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010624 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10625 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010626 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010627 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10628 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010629 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010630 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010631 rdx.getValue(1)
10632 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010633 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010634}
10635
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010636SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010637 SelectionDAG &DAG) const {
10638 EVT SrcVT = Op.getOperand(0).getValueType();
10639 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010640 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010641 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010642 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010643 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010644 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010645 // i64 <=> MMX conversions are Legal.
10646 if (SrcVT==MVT::i64 && DstVT.isVector())
10647 return Op;
10648 if (DstVT==MVT::i64 && SrcVT.isVector())
10649 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010650 // MMX <=> MMX conversions are Legal.
10651 if (SrcVT.isVector() && DstVT.isVector())
10652 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010653 // All other conversions need to be expanded.
10654 return SDValue();
10655}
Chris Lattner5b856542010-12-20 00:59:46 +000010656
Dan Gohmand858e902010-04-17 15:26:15 +000010657SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010658 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010659 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010660 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010661 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010662 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010663 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010664 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010665 Node->getOperand(0),
10666 Node->getOperand(1), negOp,
10667 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010668 cast<AtomicSDNode>(Node)->getAlignment(),
10669 cast<AtomicSDNode>(Node)->getOrdering(),
10670 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010671}
10672
Eli Friedman327236c2011-08-24 20:50:09 +000010673static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10674 SDNode *Node = Op.getNode();
10675 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010676 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010677
10678 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010679 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10680 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10681 // (The only way to get a 16-byte store is cmpxchg16b)
10682 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10683 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10684 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010685 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10686 cast<AtomicSDNode>(Node)->getMemoryVT(),
10687 Node->getOperand(0),
10688 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010689 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010690 cast<AtomicSDNode>(Node)->getOrdering(),
10691 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010692 return Swap.getValue(1);
10693 }
10694 // Other atomic stores have a simple pattern.
10695 return Op;
10696}
10697
Chris Lattner5b856542010-12-20 00:59:46 +000010698static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10699 EVT VT = Op.getNode()->getValueType(0);
10700
10701 // Let legalize expand this if it isn't a legal type yet.
10702 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10703 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010704
Chris Lattner5b856542010-12-20 00:59:46 +000010705 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010706
Chris Lattner5b856542010-12-20 00:59:46 +000010707 unsigned Opc;
10708 bool ExtraOp = false;
10709 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010710 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010711 case ISD::ADDC: Opc = X86ISD::ADD; break;
10712 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10713 case ISD::SUBC: Opc = X86ISD::SUB; break;
10714 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10715 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010716
Chris Lattner5b856542010-12-20 00:59:46 +000010717 if (!ExtraOp)
10718 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10719 Op.getOperand(1));
10720 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10721 Op.getOperand(1), Op.getOperand(2));
10722}
10723
Evan Cheng0db9fe62006-04-25 20:13:52 +000010724/// LowerOperation - Provide custom lowering hooks for some operations.
10725///
Dan Gohmand858e902010-04-17 15:26:15 +000010726SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010727 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010728 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010729 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010730 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010731 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010732 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10733 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010734 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010735 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010736 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010737 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10738 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10739 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010740 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010741 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010742 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10743 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10744 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010745 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010746 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010747 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010748 case ISD::SHL_PARTS:
10749 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010750 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010751 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010752 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010753 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010754 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010755 case ISD::FABS: return LowerFABS(Op, DAG);
10756 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010757 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010758 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010759 case ISD::SETCC: return LowerSETCC(Op, DAG);
10760 case ISD::SELECT: return LowerSELECT(Op, DAG);
10761 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010762 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010763 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010764 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010765 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010766 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010767 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10768 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010769 case ISD::FRAME_TO_ARGS_OFFSET:
10770 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010771 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010772 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010773 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10774 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010775 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010776 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010777 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010778 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010779 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010780 case ISD::SRA:
10781 case ISD::SRL:
10782 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010783 case ISD::SADDO:
10784 case ISD::UADDO:
10785 case ISD::SSUBO:
10786 case ISD::USUBO:
10787 case ISD::SMULO:
10788 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010789 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010790 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010791 case ISD::ADDC:
10792 case ISD::ADDE:
10793 case ISD::SUBC:
10794 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010795 case ISD::ADD: return LowerADD(Op, DAG);
10796 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010797 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010798}
10799
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010800static void ReplaceATOMIC_LOAD(SDNode *Node,
10801 SmallVectorImpl<SDValue> &Results,
10802 SelectionDAG &DAG) {
10803 DebugLoc dl = Node->getDebugLoc();
10804 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10805
10806 // Convert wide load -> cmpxchg8b/cmpxchg16b
10807 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10808 // (The only way to get a 16-byte load is cmpxchg16b)
10809 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010810 SDValue Zero = DAG.getConstant(0, VT);
10811 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010812 Node->getOperand(0),
10813 Node->getOperand(1), Zero, Zero,
10814 cast<AtomicSDNode>(Node)->getMemOperand(),
10815 cast<AtomicSDNode>(Node)->getOrdering(),
10816 cast<AtomicSDNode>(Node)->getSynchScope());
10817 Results.push_back(Swap.getValue(0));
10818 Results.push_back(Swap.getValue(1));
10819}
10820
Duncan Sands1607f052008-12-01 11:39:25 +000010821void X86TargetLowering::
10822ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010823 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010824 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010825 assert (Node->getValueType(0) == MVT::i64 &&
10826 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010827
10828 SDValue Chain = Node->getOperand(0);
10829 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010830 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010831 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010832 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010833 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010834 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010835 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010836 SDValue Result =
10837 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10838 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010839 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010840 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010841 Results.push_back(Result.getValue(2));
10842}
10843
Duncan Sands126d9072008-07-04 11:47:58 +000010844/// ReplaceNodeResults - Replace a node with an illegal result type
10845/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010846void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10847 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010848 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010849 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010850 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010851 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010852 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010853 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010854 case ISD::ADDC:
10855 case ISD::ADDE:
10856 case ISD::SUBC:
10857 case ISD::SUBE:
10858 // We don't want to expand or promote these.
10859 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010860 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010861 std::pair<SDValue,SDValue> Vals =
10862 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010863 SDValue FIST = Vals.first, StackSlot = Vals.second;
10864 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010865 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010866 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010867 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010868 MachinePointerInfo(),
10869 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010870 }
10871 return;
10872 }
10873 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010874 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010875 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010876 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010877 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010878 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010879 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010880 eax.getValue(2));
10881 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10882 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010883 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010884 Results.push_back(edx.getValue(1));
10885 return;
10886 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010887 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010888 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010889 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010890 bool Regs64bit = T == MVT::i128;
10891 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010892 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010893 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10894 DAG.getConstant(0, HalfT));
10895 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10896 DAG.getConstant(1, HalfT));
10897 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10898 Regs64bit ? X86::RAX : X86::EAX,
10899 cpInL, SDValue());
10900 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10901 Regs64bit ? X86::RDX : X86::EDX,
10902 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010903 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010904 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10905 DAG.getConstant(0, HalfT));
10906 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10907 DAG.getConstant(1, HalfT));
10908 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10909 Regs64bit ? X86::RBX : X86::EBX,
10910 swapInL, cpInH.getValue(1));
10911 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10912 Regs64bit ? X86::RCX : X86::ECX,
10913 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010914 SDValue Ops[] = { swapInH.getValue(0),
10915 N->getOperand(1),
10916 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010917 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010918 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010919 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10920 X86ISD::LCMPXCHG8_DAG;
10921 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010922 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010923 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10924 Regs64bit ? X86::RAX : X86::EAX,
10925 HalfT, Result.getValue(1));
10926 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10927 Regs64bit ? X86::RDX : X86::EDX,
10928 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010929 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010930 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010931 Results.push_back(cpOutH.getValue(1));
10932 return;
10933 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010934 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010935 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10936 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010937 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010938 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10939 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010940 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010941 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10942 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010943 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010944 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10945 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010946 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010947 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10948 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010949 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010950 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10951 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010952 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010953 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10954 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010955 case ISD::ATOMIC_LOAD:
10956 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010957 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010958}
10959
Evan Cheng72261582005-12-20 06:22:03 +000010960const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10961 switch (Opcode) {
10962 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010963 case X86ISD::BSF: return "X86ISD::BSF";
10964 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010965 case X86ISD::SHLD: return "X86ISD::SHLD";
10966 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010967 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010968 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010969 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010970 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010971 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010972 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010973 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10974 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10975 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010976 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010977 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010978 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010979 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010980 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010981 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010982 case X86ISD::COMI: return "X86ISD::COMI";
10983 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010984 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010985 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010986 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10987 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010988 case X86ISD::CMOV: return "X86ISD::CMOV";
10989 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010990 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010991 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10992 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010993 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010994 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010995 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010996 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010997 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010998 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10999 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011000 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011001 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011002 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011003 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011004 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011005 case X86ISD::HADD: return "X86ISD::HADD";
11006 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011007 case X86ISD::FHADD: return "X86ISD::FHADD";
11008 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011009 case X86ISD::FMAX: return "X86ISD::FMAX";
11010 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011011 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11012 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011013 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011014 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011015 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011016 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011017 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011018 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11019 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011020 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11021 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11022 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11023 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11024 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11025 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011026 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11027 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011028 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11029 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011030 case X86ISD::VSHL: return "X86ISD::VSHL";
11031 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011032 case X86ISD::VSRA: return "X86ISD::VSRA";
11033 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11034 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11035 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011036 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011037 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11038 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011039 case X86ISD::ADD: return "X86ISD::ADD";
11040 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011041 case X86ISD::ADC: return "X86ISD::ADC";
11042 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011043 case X86ISD::SMUL: return "X86ISD::SMUL";
11044 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011045 case X86ISD::INC: return "X86ISD::INC";
11046 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011047 case X86ISD::OR: return "X86ISD::OR";
11048 case X86ISD::XOR: return "X86ISD::XOR";
11049 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011050 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011051 case X86ISD::BLSI: return "X86ISD::BLSI";
11052 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11053 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011054 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011055 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011056 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011057 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11058 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11059 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011060 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011061 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011062 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011063 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011064 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011065 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11066 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011067 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11068 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11069 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011070 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11071 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011072 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11073 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011074 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011075 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011076 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011077 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011078 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011079 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011080 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011081 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011082 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011083 }
11084}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011085
Chris Lattnerc9addb72007-03-30 23:15:24 +000011086// isLegalAddressingMode - Return true if the addressing mode represented
11087// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011088bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011089 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011090 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011091 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011092 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011093
Chris Lattnerc9addb72007-03-30 23:15:24 +000011094 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011095 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011096 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011097
Chris Lattnerc9addb72007-03-30 23:15:24 +000011098 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011099 unsigned GVFlags =
11100 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011101
Chris Lattnerdfed4132009-07-10 07:38:24 +000011102 // If a reference to this global requires an extra load, we can't fold it.
11103 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011104 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011105
Chris Lattnerdfed4132009-07-10 07:38:24 +000011106 // If BaseGV requires a register for the PIC base, we cannot also have a
11107 // BaseReg specified.
11108 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011109 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011110
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011111 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011112 if ((M != CodeModel::Small || R != Reloc::Static) &&
11113 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011114 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011115 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011116
Chris Lattnerc9addb72007-03-30 23:15:24 +000011117 switch (AM.Scale) {
11118 case 0:
11119 case 1:
11120 case 2:
11121 case 4:
11122 case 8:
11123 // These scales always work.
11124 break;
11125 case 3:
11126 case 5:
11127 case 9:
11128 // These scales are formed with basereg+scalereg. Only accept if there is
11129 // no basereg yet.
11130 if (AM.HasBaseReg)
11131 return false;
11132 break;
11133 default: // Other stuff never works.
11134 return false;
11135 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011136
Chris Lattnerc9addb72007-03-30 23:15:24 +000011137 return true;
11138}
11139
11140
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011141bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011142 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011143 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011144 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11145 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011146 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011147 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011148 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011149}
11150
Owen Andersone50ed302009-08-10 22:56:29 +000011151bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011152 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011153 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011154 unsigned NumBits1 = VT1.getSizeInBits();
11155 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011156 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011157 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011158 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011159}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011160
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011161bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011162 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011163 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011164}
11165
Owen Andersone50ed302009-08-10 22:56:29 +000011166bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011167 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011168 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011169}
11170
Owen Andersone50ed302009-08-10 22:56:29 +000011171bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011172 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011173 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011174}
11175
Evan Cheng60c07e12006-07-05 22:17:51 +000011176/// isShuffleMaskLegal - Targets can use this to indicate that they only
11177/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11178/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11179/// are assumed to be legal.
11180bool
Eric Christopherfd179292009-08-27 18:07:15 +000011181X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011182 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011183 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011184 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011185 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011186
Nate Begemana09008b2009-10-19 02:17:23 +000011187 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011188 return (VT.getVectorNumElements() == 2 ||
11189 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11190 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011191 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011192 isPSHUFDMask(M, VT) ||
11193 isPSHUFHWMask(M, VT) ||
11194 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011195 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011196 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11197 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011198 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11199 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011200}
11201
Dan Gohman7d8143f2008-04-09 20:09:42 +000011202bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011203X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011204 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011205 unsigned NumElts = VT.getVectorNumElements();
11206 // FIXME: This collection of masks seems suspect.
11207 if (NumElts == 2)
11208 return true;
11209 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11210 return (isMOVLMask(Mask, VT) ||
11211 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011212 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11213 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011214 }
11215 return false;
11216}
11217
11218//===----------------------------------------------------------------------===//
11219// X86 Scheduler Hooks
11220//===----------------------------------------------------------------------===//
11221
Mon P Wang63307c32008-05-05 19:05:59 +000011222// private utility function
11223MachineBasicBlock *
11224X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11225 MachineBasicBlock *MBB,
11226 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011227 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011228 unsigned LoadOpc,
11229 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011230 unsigned notOpc,
11231 unsigned EAXreg,
11232 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011233 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011234 // For the atomic bitwise operator, we generate
11235 // thisMBB:
11236 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011237 // ld t1 = [bitinstr.addr]
11238 // op t2 = t1, [bitinstr.val]
11239 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011240 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11241 // bz newMBB
11242 // fallthrough -->nextMBB
11243 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11244 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011245 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011246 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011247
Mon P Wang63307c32008-05-05 19:05:59 +000011248 /// First build the CFG
11249 MachineFunction *F = MBB->getParent();
11250 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011251 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11252 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11253 F->insert(MBBIter, newMBB);
11254 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011255
Dan Gohman14152b42010-07-06 20:24:04 +000011256 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11257 nextMBB->splice(nextMBB->begin(), thisMBB,
11258 llvm::next(MachineBasicBlock::iterator(bInstr)),
11259 thisMBB->end());
11260 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011261
Mon P Wang63307c32008-05-05 19:05:59 +000011262 // Update thisMBB to fall through to newMBB
11263 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011264
Mon P Wang63307c32008-05-05 19:05:59 +000011265 // newMBB jumps to itself and fall through to nextMBB
11266 newMBB->addSuccessor(nextMBB);
11267 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011268
Mon P Wang63307c32008-05-05 19:05:59 +000011269 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011270 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011271 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011272 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011273 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011274 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011275 int numArgs = bInstr->getNumOperands() - 1;
11276 for (int i=0; i < numArgs; ++i)
11277 argOpers[i] = &bInstr->getOperand(i+1);
11278
11279 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011280 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011281 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011282
Dale Johannesen140be2d2008-08-19 18:47:28 +000011283 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011284 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011285 for (int i=0; i <= lastAddrIndx; ++i)
11286 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011287
Dale Johannesen140be2d2008-08-19 18:47:28 +000011288 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011289 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011290 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011291 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011292 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011293 tt = t1;
11294
Dale Johannesen140be2d2008-08-19 18:47:28 +000011295 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011296 assert((argOpers[valArgIndx]->isReg() ||
11297 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011298 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011299 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011300 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011301 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011302 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011303 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011304 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011305
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011306 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011307 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011308
Dale Johannesene4d209d2009-02-03 20:21:25 +000011309 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011310 for (int i=0; i <= lastAddrIndx; ++i)
11311 (*MIB).addOperand(*argOpers[i]);
11312 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011313 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011314 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11315 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011316
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011317 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011318 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011319
Mon P Wang63307c32008-05-05 19:05:59 +000011320 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011321 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011322
Dan Gohman14152b42010-07-06 20:24:04 +000011323 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011324 return nextMBB;
11325}
11326
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011327// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011328MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011329X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11330 MachineBasicBlock *MBB,
11331 unsigned regOpcL,
11332 unsigned regOpcH,
11333 unsigned immOpcL,
11334 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011335 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011336 // For the atomic bitwise operator, we generate
11337 // thisMBB (instructions are in pairs, except cmpxchg8b)
11338 // ld t1,t2 = [bitinstr.addr]
11339 // newMBB:
11340 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11341 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011342 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011343 // mov ECX, EBX <- t5, t6
11344 // mov EAX, EDX <- t1, t2
11345 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11346 // mov t3, t4 <- EAX, EDX
11347 // bz newMBB
11348 // result in out1, out2
11349 // fallthrough -->nextMBB
11350
11351 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11352 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011353 const unsigned NotOpc = X86::NOT32r;
11354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11355 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11356 MachineFunction::iterator MBBIter = MBB;
11357 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011358
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359 /// First build the CFG
11360 MachineFunction *F = MBB->getParent();
11361 MachineBasicBlock *thisMBB = MBB;
11362 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11363 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11364 F->insert(MBBIter, newMBB);
11365 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011366
Dan Gohman14152b42010-07-06 20:24:04 +000011367 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11368 nextMBB->splice(nextMBB->begin(), thisMBB,
11369 llvm::next(MachineBasicBlock::iterator(bInstr)),
11370 thisMBB->end());
11371 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011372
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011373 // Update thisMBB to fall through to newMBB
11374 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011375
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011376 // newMBB jumps to itself and fall through to nextMBB
11377 newMBB->addSuccessor(nextMBB);
11378 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011379
Dale Johannesene4d209d2009-02-03 20:21:25 +000011380 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011381 // Insert instructions into newMBB based on incoming instruction
11382 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011383 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011384 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011385 MachineOperand& dest1Oper = bInstr->getOperand(0);
11386 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011387 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11388 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011389 argOpers[i] = &bInstr->getOperand(i+2);
11390
Dan Gohman71ea4e52010-05-14 21:01:44 +000011391 // We use some of the operands multiple times, so conservatively just
11392 // clear any kill flags that might be present.
11393 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11394 argOpers[i]->setIsKill(false);
11395 }
11396
Evan Chengad5b52f2010-01-08 19:14:57 +000011397 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011398 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011399
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011400 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011401 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402 for (int i=0; i <= lastAddrIndx; ++i)
11403 (*MIB).addOperand(*argOpers[i]);
11404 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011405 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011406 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011407 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011408 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011409 MachineOperand newOp3 = *(argOpers[3]);
11410 if (newOp3.isImm())
11411 newOp3.setImm(newOp3.getImm()+4);
11412 else
11413 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011414 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011415 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011416
11417 // t3/4 are defined later, at the bottom of the loop
11418 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11419 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011420 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011421 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011422 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11424
Evan Cheng306b4ca2010-01-08 23:41:50 +000011425 // The subsequent operations should be using the destination registers of
11426 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011427 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011428 t1 = F->getRegInfo().createVirtualRegister(RC);
11429 t2 = F->getRegInfo().createVirtualRegister(RC);
11430 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11431 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011432 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011433 t1 = dest1Oper.getReg();
11434 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435 }
11436
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011437 int valArgIndx = lastAddrIndx + 1;
11438 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011439 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440 "invalid operand");
11441 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11442 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011443 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011444 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011446 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011447 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011448 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011449 (*MIB).addOperand(*argOpers[valArgIndx]);
11450 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011451 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011452 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011453 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011454 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011455 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011456 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011457 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011458 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011459 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011460 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011462 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011463 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011464 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 MIB.addReg(t2);
11466
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011467 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011468 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011469 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011471
Dale Johannesene4d209d2009-02-03 20:21:25 +000011472 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473 for (int i=0; i <= lastAddrIndx; ++i)
11474 (*MIB).addOperand(*argOpers[i]);
11475
11476 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011477 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11478 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011479
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011480 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011481 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011482 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011483 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011486 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487
Dan Gohman14152b42010-07-06 20:24:04 +000011488 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011489 return nextMBB;
11490}
11491
11492// private utility function
11493MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011494X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11495 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011496 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011497 // For the atomic min/max operator, we generate
11498 // thisMBB:
11499 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011500 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011501 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011502 // cmp t1, t2
11503 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011504 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011505 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11506 // bz newMBB
11507 // fallthrough -->nextMBB
11508 //
11509 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11510 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011511 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011512 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011513
Mon P Wang63307c32008-05-05 19:05:59 +000011514 /// First build the CFG
11515 MachineFunction *F = MBB->getParent();
11516 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011517 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11518 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11519 F->insert(MBBIter, newMBB);
11520 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011521
Dan Gohman14152b42010-07-06 20:24:04 +000011522 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11523 nextMBB->splice(nextMBB->begin(), thisMBB,
11524 llvm::next(MachineBasicBlock::iterator(mInstr)),
11525 thisMBB->end());
11526 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Mon P Wang63307c32008-05-05 19:05:59 +000011528 // Update thisMBB to fall through to newMBB
11529 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011530
Mon P Wang63307c32008-05-05 19:05:59 +000011531 // newMBB jumps to newMBB and fall through to nextMBB
11532 newMBB->addSuccessor(nextMBB);
11533 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011534
Dale Johannesene4d209d2009-02-03 20:21:25 +000011535 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011536 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011537 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011538 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011539 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011540 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011541 int numArgs = mInstr->getNumOperands() - 1;
11542 for (int i=0; i < numArgs; ++i)
11543 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011544
Mon P Wang63307c32008-05-05 19:05:59 +000011545 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011546 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011547 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011548
Mon P Wangab3e7472008-05-05 22:56:23 +000011549 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011550 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011551 for (int i=0; i <= lastAddrIndx; ++i)
11552 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011553
Mon P Wang63307c32008-05-05 19:05:59 +000011554 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011555 assert((argOpers[valArgIndx]->isReg() ||
11556 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011557 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011558
11559 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011560 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011561 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011562 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011563 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011564 (*MIB).addOperand(*argOpers[valArgIndx]);
11565
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011566 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011567 MIB.addReg(t1);
11568
Dale Johannesene4d209d2009-02-03 20:21:25 +000011569 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011570 MIB.addReg(t1);
11571 MIB.addReg(t2);
11572
11573 // Generate movc
11574 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011575 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011576 MIB.addReg(t2);
11577 MIB.addReg(t1);
11578
11579 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011580 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011581 for (int i=0; i <= lastAddrIndx; ++i)
11582 (*MIB).addOperand(*argOpers[i]);
11583 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011584 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011585 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11586 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011587
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011588 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011589 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011590
Mon P Wang63307c32008-05-05 19:05:59 +000011591 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011592 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011593
Dan Gohman14152b42010-07-06 20:24:04 +000011594 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011595 return nextMBB;
11596}
11597
Eric Christopherf83a5de2009-08-27 18:08:16 +000011598// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011599// or XMM0_V32I8 in AVX all of this code can be replaced with that
11600// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011601MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011602X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011603 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011604 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011605 "Target must have SSE4.2 or AVX features enabled");
11606
Eric Christopherb120ab42009-08-18 22:50:32 +000011607 DebugLoc dl = MI->getDebugLoc();
11608 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011609 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011610 if (!Subtarget->hasAVX()) {
11611 if (memArg)
11612 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11613 else
11614 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11615 } else {
11616 if (memArg)
11617 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11618 else
11619 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11620 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011621
Eric Christopher41c902f2010-11-30 08:20:21 +000011622 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011623 for (unsigned i = 0; i < numArgs; ++i) {
11624 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011625 if (!(Op.isReg() && Op.isImplicit()))
11626 MIB.addOperand(Op);
11627 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011628 BuildMI(*BB, MI, dl,
11629 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11630 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011631 .addReg(X86::XMM0);
11632
Dan Gohman14152b42010-07-06 20:24:04 +000011633 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011634 return BB;
11635}
11636
11637MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011638X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011639 DebugLoc dl = MI->getDebugLoc();
11640 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011641
Eric Christopher228232b2010-11-30 07:20:12 +000011642 // Address into RAX/EAX, other two args into ECX, EDX.
11643 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11644 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11645 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11646 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011647 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011648
Eric Christopher228232b2010-11-30 07:20:12 +000011649 unsigned ValOps = X86::AddrNumOperands;
11650 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11651 .addReg(MI->getOperand(ValOps).getReg());
11652 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11653 .addReg(MI->getOperand(ValOps+1).getReg());
11654
11655 // The instruction doesn't actually take any operands though.
11656 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011657
Eric Christopher228232b2010-11-30 07:20:12 +000011658 MI->eraseFromParent(); // The pseudo is gone now.
11659 return BB;
11660}
11661
11662MachineBasicBlock *
11663X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011664 DebugLoc dl = MI->getDebugLoc();
11665 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011666
Eric Christopher228232b2010-11-30 07:20:12 +000011667 // First arg in ECX, the second in EAX.
11668 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11669 .addReg(MI->getOperand(0).getReg());
11670 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11671 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011672
Eric Christopher228232b2010-11-30 07:20:12 +000011673 // The instruction doesn't actually take any operands though.
11674 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011675
Eric Christopher228232b2010-11-30 07:20:12 +000011676 MI->eraseFromParent(); // The pseudo is gone now.
11677 return BB;
11678}
11679
11680MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011681X86TargetLowering::EmitVAARG64WithCustomInserter(
11682 MachineInstr *MI,
11683 MachineBasicBlock *MBB) const {
11684 // Emit va_arg instruction on X86-64.
11685
11686 // Operands to this pseudo-instruction:
11687 // 0 ) Output : destination address (reg)
11688 // 1-5) Input : va_list address (addr, i64mem)
11689 // 6 ) ArgSize : Size (in bytes) of vararg type
11690 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11691 // 8 ) Align : Alignment of type
11692 // 9 ) EFLAGS (implicit-def)
11693
11694 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11695 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11696
11697 unsigned DestReg = MI->getOperand(0).getReg();
11698 MachineOperand &Base = MI->getOperand(1);
11699 MachineOperand &Scale = MI->getOperand(2);
11700 MachineOperand &Index = MI->getOperand(3);
11701 MachineOperand &Disp = MI->getOperand(4);
11702 MachineOperand &Segment = MI->getOperand(5);
11703 unsigned ArgSize = MI->getOperand(6).getImm();
11704 unsigned ArgMode = MI->getOperand(7).getImm();
11705 unsigned Align = MI->getOperand(8).getImm();
11706
11707 // Memory Reference
11708 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11709 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11710 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11711
11712 // Machine Information
11713 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11714 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11715 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11716 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11717 DebugLoc DL = MI->getDebugLoc();
11718
11719 // struct va_list {
11720 // i32 gp_offset
11721 // i32 fp_offset
11722 // i64 overflow_area (address)
11723 // i64 reg_save_area (address)
11724 // }
11725 // sizeof(va_list) = 24
11726 // alignment(va_list) = 8
11727
11728 unsigned TotalNumIntRegs = 6;
11729 unsigned TotalNumXMMRegs = 8;
11730 bool UseGPOffset = (ArgMode == 1);
11731 bool UseFPOffset = (ArgMode == 2);
11732 unsigned MaxOffset = TotalNumIntRegs * 8 +
11733 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11734
11735 /* Align ArgSize to a multiple of 8 */
11736 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11737 bool NeedsAlign = (Align > 8);
11738
11739 MachineBasicBlock *thisMBB = MBB;
11740 MachineBasicBlock *overflowMBB;
11741 MachineBasicBlock *offsetMBB;
11742 MachineBasicBlock *endMBB;
11743
11744 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11745 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11746 unsigned OffsetReg = 0;
11747
11748 if (!UseGPOffset && !UseFPOffset) {
11749 // If we only pull from the overflow region, we don't create a branch.
11750 // We don't need to alter control flow.
11751 OffsetDestReg = 0; // unused
11752 OverflowDestReg = DestReg;
11753
11754 offsetMBB = NULL;
11755 overflowMBB = thisMBB;
11756 endMBB = thisMBB;
11757 } else {
11758 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11759 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11760 // If not, pull from overflow_area. (branch to overflowMBB)
11761 //
11762 // thisMBB
11763 // | .
11764 // | .
11765 // offsetMBB overflowMBB
11766 // | .
11767 // | .
11768 // endMBB
11769
11770 // Registers for the PHI in endMBB
11771 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11772 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11773
11774 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11775 MachineFunction *MF = MBB->getParent();
11776 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11777 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11778 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11779
11780 MachineFunction::iterator MBBIter = MBB;
11781 ++MBBIter;
11782
11783 // Insert the new basic blocks
11784 MF->insert(MBBIter, offsetMBB);
11785 MF->insert(MBBIter, overflowMBB);
11786 MF->insert(MBBIter, endMBB);
11787
11788 // Transfer the remainder of MBB and its successor edges to endMBB.
11789 endMBB->splice(endMBB->begin(), thisMBB,
11790 llvm::next(MachineBasicBlock::iterator(MI)),
11791 thisMBB->end());
11792 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11793
11794 // Make offsetMBB and overflowMBB successors of thisMBB
11795 thisMBB->addSuccessor(offsetMBB);
11796 thisMBB->addSuccessor(overflowMBB);
11797
11798 // endMBB is a successor of both offsetMBB and overflowMBB
11799 offsetMBB->addSuccessor(endMBB);
11800 overflowMBB->addSuccessor(endMBB);
11801
11802 // Load the offset value into a register
11803 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11804 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11805 .addOperand(Base)
11806 .addOperand(Scale)
11807 .addOperand(Index)
11808 .addDisp(Disp, UseFPOffset ? 4 : 0)
11809 .addOperand(Segment)
11810 .setMemRefs(MMOBegin, MMOEnd);
11811
11812 // Check if there is enough room left to pull this argument.
11813 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11814 .addReg(OffsetReg)
11815 .addImm(MaxOffset + 8 - ArgSizeA8);
11816
11817 // Branch to "overflowMBB" if offset >= max
11818 // Fall through to "offsetMBB" otherwise
11819 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11820 .addMBB(overflowMBB);
11821 }
11822
11823 // In offsetMBB, emit code to use the reg_save_area.
11824 if (offsetMBB) {
11825 assert(OffsetReg != 0);
11826
11827 // Read the reg_save_area address.
11828 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11829 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11830 .addOperand(Base)
11831 .addOperand(Scale)
11832 .addOperand(Index)
11833 .addDisp(Disp, 16)
11834 .addOperand(Segment)
11835 .setMemRefs(MMOBegin, MMOEnd);
11836
11837 // Zero-extend the offset
11838 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11839 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11840 .addImm(0)
11841 .addReg(OffsetReg)
11842 .addImm(X86::sub_32bit);
11843
11844 // Add the offset to the reg_save_area to get the final address.
11845 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11846 .addReg(OffsetReg64)
11847 .addReg(RegSaveReg);
11848
11849 // Compute the offset for the next argument
11850 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11851 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11852 .addReg(OffsetReg)
11853 .addImm(UseFPOffset ? 16 : 8);
11854
11855 // Store it back into the va_list.
11856 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11857 .addOperand(Base)
11858 .addOperand(Scale)
11859 .addOperand(Index)
11860 .addDisp(Disp, UseFPOffset ? 4 : 0)
11861 .addOperand(Segment)
11862 .addReg(NextOffsetReg)
11863 .setMemRefs(MMOBegin, MMOEnd);
11864
11865 // Jump to endMBB
11866 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11867 .addMBB(endMBB);
11868 }
11869
11870 //
11871 // Emit code to use overflow area
11872 //
11873
11874 // Load the overflow_area address into a register.
11875 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11876 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11877 .addOperand(Base)
11878 .addOperand(Scale)
11879 .addOperand(Index)
11880 .addDisp(Disp, 8)
11881 .addOperand(Segment)
11882 .setMemRefs(MMOBegin, MMOEnd);
11883
11884 // If we need to align it, do so. Otherwise, just copy the address
11885 // to OverflowDestReg.
11886 if (NeedsAlign) {
11887 // Align the overflow address
11888 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11889 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11890
11891 // aligned_addr = (addr + (align-1)) & ~(align-1)
11892 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11893 .addReg(OverflowAddrReg)
11894 .addImm(Align-1);
11895
11896 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11897 .addReg(TmpReg)
11898 .addImm(~(uint64_t)(Align-1));
11899 } else {
11900 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11901 .addReg(OverflowAddrReg);
11902 }
11903
11904 // Compute the next overflow address after this argument.
11905 // (the overflow address should be kept 8-byte aligned)
11906 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11907 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11908 .addReg(OverflowDestReg)
11909 .addImm(ArgSizeA8);
11910
11911 // Store the new overflow address.
11912 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11913 .addOperand(Base)
11914 .addOperand(Scale)
11915 .addOperand(Index)
11916 .addDisp(Disp, 8)
11917 .addOperand(Segment)
11918 .addReg(NextAddrReg)
11919 .setMemRefs(MMOBegin, MMOEnd);
11920
11921 // If we branched, emit the PHI to the front of endMBB.
11922 if (offsetMBB) {
11923 BuildMI(*endMBB, endMBB->begin(), DL,
11924 TII->get(X86::PHI), DestReg)
11925 .addReg(OffsetDestReg).addMBB(offsetMBB)
11926 .addReg(OverflowDestReg).addMBB(overflowMBB);
11927 }
11928
11929 // Erase the pseudo instruction
11930 MI->eraseFromParent();
11931
11932 return endMBB;
11933}
11934
11935MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011936X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11937 MachineInstr *MI,
11938 MachineBasicBlock *MBB) const {
11939 // Emit code to save XMM registers to the stack. The ABI says that the
11940 // number of registers to save is given in %al, so it's theoretically
11941 // possible to do an indirect jump trick to avoid saving all of them,
11942 // however this code takes a simpler approach and just executes all
11943 // of the stores if %al is non-zero. It's less code, and it's probably
11944 // easier on the hardware branch predictor, and stores aren't all that
11945 // expensive anyway.
11946
11947 // Create the new basic blocks. One block contains all the XMM stores,
11948 // and one block is the final destination regardless of whether any
11949 // stores were performed.
11950 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11951 MachineFunction *F = MBB->getParent();
11952 MachineFunction::iterator MBBIter = MBB;
11953 ++MBBIter;
11954 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11955 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11956 F->insert(MBBIter, XMMSaveMBB);
11957 F->insert(MBBIter, EndMBB);
11958
Dan Gohman14152b42010-07-06 20:24:04 +000011959 // Transfer the remainder of MBB and its successor edges to EndMBB.
11960 EndMBB->splice(EndMBB->begin(), MBB,
11961 llvm::next(MachineBasicBlock::iterator(MI)),
11962 MBB->end());
11963 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11964
Dan Gohmand6708ea2009-08-15 01:38:56 +000011965 // The original block will now fall through to the XMM save block.
11966 MBB->addSuccessor(XMMSaveMBB);
11967 // The XMMSaveMBB will fall through to the end block.
11968 XMMSaveMBB->addSuccessor(EndMBB);
11969
11970 // Now add the instructions.
11971 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11972 DebugLoc DL = MI->getDebugLoc();
11973
11974 unsigned CountReg = MI->getOperand(0).getReg();
11975 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11976 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11977
11978 if (!Subtarget->isTargetWin64()) {
11979 // If %al is 0, branch around the XMM save block.
11980 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011981 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011982 MBB->addSuccessor(EndMBB);
11983 }
11984
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011985 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011986 // In the XMM save block, save all the XMM argument registers.
11987 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11988 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011989 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011990 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011991 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011992 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011993 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011994 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011995 .addFrameIndex(RegSaveFrameIndex)
11996 .addImm(/*Scale=*/1)
11997 .addReg(/*IndexReg=*/0)
11998 .addImm(/*Disp=*/Offset)
11999 .addReg(/*Segment=*/0)
12000 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012001 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012002 }
12003
Dan Gohman14152b42010-07-06 20:24:04 +000012004 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012005
12006 return EndMBB;
12007}
Mon P Wang63307c32008-05-05 19:05:59 +000012008
Lang Hames6e3f7e42012-02-03 01:13:49 +000012009// The EFLAGS operand of SelectItr might be missing a kill marker
12010// because there were multiple uses of EFLAGS, and ISel didn't know
12011// which to mark. Figure out whether SelectItr should have had a
12012// kill marker, and set it if it should. Returns the correct kill
12013// marker value.
12014static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12015 MachineBasicBlock* BB,
12016 const TargetRegisterInfo* TRI) {
12017 // Scan forward through BB for a use/def of EFLAGS.
12018 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12019 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012020 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012021 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012022 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012023 if (mi.definesRegister(X86::EFLAGS))
12024 break; // Should have kill-flag - update below.
12025 }
12026
12027 // If we hit the end of the block, check whether EFLAGS is live into a
12028 // successor.
12029 if (miI == BB->end()) {
12030 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12031 sEnd = BB->succ_end();
12032 sItr != sEnd; ++sItr) {
12033 MachineBasicBlock* succ = *sItr;
12034 if (succ->isLiveIn(X86::EFLAGS))
12035 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012036 }
12037 }
12038
Lang Hames6e3f7e42012-02-03 01:13:49 +000012039 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12040 // out. SelectMI should have a kill flag on EFLAGS.
12041 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012042 return true;
12043}
12044
Evan Cheng60c07e12006-07-05 22:17:51 +000012045MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012046X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012047 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012048 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12049 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012050
Chris Lattner52600972009-09-02 05:57:00 +000012051 // To "insert" a SELECT_CC instruction, we actually have to insert the
12052 // diamond control-flow pattern. The incoming instruction knows the
12053 // destination vreg to set, the condition code register to branch on, the
12054 // true/false values to select between, and a branch opcode to use.
12055 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12056 MachineFunction::iterator It = BB;
12057 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012058
Chris Lattner52600972009-09-02 05:57:00 +000012059 // thisMBB:
12060 // ...
12061 // TrueVal = ...
12062 // cmpTY ccX, r1, r2
12063 // bCC copy1MBB
12064 // fallthrough --> copy0MBB
12065 MachineBasicBlock *thisMBB = BB;
12066 MachineFunction *F = BB->getParent();
12067 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12068 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012069 F->insert(It, copy0MBB);
12070 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012071
Bill Wendling730c07e2010-06-25 20:48:10 +000012072 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12073 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012074 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12075 if (!MI->killsRegister(X86::EFLAGS) &&
12076 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12077 copy0MBB->addLiveIn(X86::EFLAGS);
12078 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012079 }
12080
Dan Gohman14152b42010-07-06 20:24:04 +000012081 // Transfer the remainder of BB and its successor edges to sinkMBB.
12082 sinkMBB->splice(sinkMBB->begin(), BB,
12083 llvm::next(MachineBasicBlock::iterator(MI)),
12084 BB->end());
12085 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12086
12087 // Add the true and fallthrough blocks as its successors.
12088 BB->addSuccessor(copy0MBB);
12089 BB->addSuccessor(sinkMBB);
12090
12091 // Create the conditional branch instruction.
12092 unsigned Opc =
12093 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12094 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12095
Chris Lattner52600972009-09-02 05:57:00 +000012096 // copy0MBB:
12097 // %FalseValue = ...
12098 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012099 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012100
Chris Lattner52600972009-09-02 05:57:00 +000012101 // sinkMBB:
12102 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12103 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012104 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12105 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012106 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12107 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12108
Dan Gohman14152b42010-07-06 20:24:04 +000012109 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012110 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012111}
12112
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012113MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012114X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12115 bool Is64Bit) const {
12116 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12117 DebugLoc DL = MI->getDebugLoc();
12118 MachineFunction *MF = BB->getParent();
12119 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12120
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012121 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012122
12123 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12124 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12125
12126 // BB:
12127 // ... [Till the alloca]
12128 // If stacklet is not large enough, jump to mallocMBB
12129 //
12130 // bumpMBB:
12131 // Allocate by subtracting from RSP
12132 // Jump to continueMBB
12133 //
12134 // mallocMBB:
12135 // Allocate by call to runtime
12136 //
12137 // continueMBB:
12138 // ...
12139 // [rest of original BB]
12140 //
12141
12142 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12143 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12144 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12145
12146 MachineRegisterInfo &MRI = MF->getRegInfo();
12147 const TargetRegisterClass *AddrRegClass =
12148 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12149
12150 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12151 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12152 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012153 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012154 sizeVReg = MI->getOperand(1).getReg(),
12155 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12156
12157 MachineFunction::iterator MBBIter = BB;
12158 ++MBBIter;
12159
12160 MF->insert(MBBIter, bumpMBB);
12161 MF->insert(MBBIter, mallocMBB);
12162 MF->insert(MBBIter, continueMBB);
12163
12164 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12165 (MachineBasicBlock::iterator(MI)), BB->end());
12166 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12167
12168 // Add code to the main basic block to check if the stack limit has been hit,
12169 // and if so, jump to mallocMBB otherwise to bumpMBB.
12170 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012171 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012172 .addReg(tmpSPVReg).addReg(sizeVReg);
12173 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012174 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012175 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012176 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12177
12178 // bumpMBB simply decreases the stack pointer, since we know the current
12179 // stacklet has enough space.
12180 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012181 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012182 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012183 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012184 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12185
12186 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012187 const uint32_t *RegMask =
12188 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012189 if (Is64Bit) {
12190 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12191 .addReg(sizeVReg);
12192 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012193 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12194 .addRegMask(RegMask)
12195 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012196 } else {
12197 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12198 .addImm(12);
12199 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12200 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012201 .addExternalSymbol("__morestack_allocate_stack_space")
12202 .addRegMask(RegMask)
12203 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012204 }
12205
12206 if (!Is64Bit)
12207 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12208 .addImm(16);
12209
12210 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12211 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12212 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12213
12214 // Set up the CFG correctly.
12215 BB->addSuccessor(bumpMBB);
12216 BB->addSuccessor(mallocMBB);
12217 mallocMBB->addSuccessor(continueMBB);
12218 bumpMBB->addSuccessor(continueMBB);
12219
12220 // Take care of the PHI nodes.
12221 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12222 MI->getOperand(0).getReg())
12223 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12224 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12225
12226 // Delete the original pseudo instruction.
12227 MI->eraseFromParent();
12228
12229 // And we're done.
12230 return continueMBB;
12231}
12232
12233MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012234X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012235 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012236 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12237 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012238
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012239 assert(!Subtarget->isTargetEnvMacho());
12240
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012241 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12242 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012243
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012244 if (Subtarget->isTargetWin64()) {
12245 if (Subtarget->isTargetCygMing()) {
12246 // ___chkstk(Mingw64):
12247 // Clobbers R10, R11, RAX and EFLAGS.
12248 // Updates RSP.
12249 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12250 .addExternalSymbol("___chkstk")
12251 .addReg(X86::RAX, RegState::Implicit)
12252 .addReg(X86::RSP, RegState::Implicit)
12253 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12254 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12255 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12256 } else {
12257 // __chkstk(MSVCRT): does not update stack pointer.
12258 // Clobbers R10, R11 and EFLAGS.
12259 // FIXME: RAX(allocated size) might be reused and not killed.
12260 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12261 .addExternalSymbol("__chkstk")
12262 .addReg(X86::RAX, RegState::Implicit)
12263 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12264 // RAX has the offset to subtracted from RSP.
12265 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12266 .addReg(X86::RSP)
12267 .addReg(X86::RAX);
12268 }
12269 } else {
12270 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012271 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12272
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012273 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12274 .addExternalSymbol(StackProbeSymbol)
12275 .addReg(X86::EAX, RegState::Implicit)
12276 .addReg(X86::ESP, RegState::Implicit)
12277 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12278 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12279 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12280 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012281
Dan Gohman14152b42010-07-06 20:24:04 +000012282 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012283 return BB;
12284}
Chris Lattner52600972009-09-02 05:57:00 +000012285
12286MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012287X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12288 MachineBasicBlock *BB) const {
12289 // This is pretty easy. We're taking the value that we received from
12290 // our load from the relocation, sticking it in either RDI (x86-64)
12291 // or EAX and doing an indirect call. The return value will then
12292 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012293 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012294 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012295 DebugLoc DL = MI->getDebugLoc();
12296 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012297
12298 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012299 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012300
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012301 // Get a register mask for the lowered call.
12302 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12303 // proper register mask.
12304 const uint32_t *RegMask =
12305 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012306 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012307 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12308 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012309 .addReg(X86::RIP)
12310 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012311 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012312 MI->getOperand(3).getTargetFlags())
12313 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012314 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012315 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012316 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012317 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012318 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12319 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012320 .addReg(0)
12321 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012322 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012323 MI->getOperand(3).getTargetFlags())
12324 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012325 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012326 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012327 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012328 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012329 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12330 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012331 .addReg(TII->getGlobalBaseReg(F))
12332 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012333 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012334 MI->getOperand(3).getTargetFlags())
12335 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012336 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012337 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012338 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012339 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012340
Dan Gohman14152b42010-07-06 20:24:04 +000012341 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012342 return BB;
12343}
12344
12345MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012346X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012347 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012348 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012349 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012350 case X86::TAILJMPd64:
12351 case X86::TAILJMPr64:
12352 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012353 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012354 case X86::TCRETURNdi64:
12355 case X86::TCRETURNri64:
12356 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012357 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012358 case X86::WIN_ALLOCA:
12359 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012360 case X86::SEG_ALLOCA_32:
12361 return EmitLoweredSegAlloca(MI, BB, false);
12362 case X86::SEG_ALLOCA_64:
12363 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012364 case X86::TLSCall_32:
12365 case X86::TLSCall_64:
12366 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012367 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012368 case X86::CMOV_FR32:
12369 case X86::CMOV_FR64:
12370 case X86::CMOV_V4F32:
12371 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012372 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012373 case X86::CMOV_V8F32:
12374 case X86::CMOV_V4F64:
12375 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012376 case X86::CMOV_GR16:
12377 case X86::CMOV_GR32:
12378 case X86::CMOV_RFP32:
12379 case X86::CMOV_RFP64:
12380 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012381 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012382
Dale Johannesen849f2142007-07-03 00:53:03 +000012383 case X86::FP32_TO_INT16_IN_MEM:
12384 case X86::FP32_TO_INT32_IN_MEM:
12385 case X86::FP32_TO_INT64_IN_MEM:
12386 case X86::FP64_TO_INT16_IN_MEM:
12387 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012388 case X86::FP64_TO_INT64_IN_MEM:
12389 case X86::FP80_TO_INT16_IN_MEM:
12390 case X86::FP80_TO_INT32_IN_MEM:
12391 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012392 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12393 DebugLoc DL = MI->getDebugLoc();
12394
Evan Cheng60c07e12006-07-05 22:17:51 +000012395 // Change the floating point control register to use "round towards zero"
12396 // mode when truncating to an integer value.
12397 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012398 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012399 addFrameReference(BuildMI(*BB, MI, DL,
12400 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012401
12402 // Load the old value of the high byte of the control word...
12403 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012404 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012405 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012406 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012407
12408 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012409 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012410 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012411
12412 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012413 addFrameReference(BuildMI(*BB, MI, DL,
12414 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012415
12416 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012417 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012418 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012419
12420 // Get the X86 opcode to use.
12421 unsigned Opc;
12422 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012423 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012424 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12425 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12426 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12427 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12428 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12429 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012430 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12431 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12432 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012433 }
12434
12435 X86AddressMode AM;
12436 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012437 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012438 AM.BaseType = X86AddressMode::RegBase;
12439 AM.Base.Reg = Op.getReg();
12440 } else {
12441 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012442 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012443 }
12444 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012445 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012446 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012447 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012448 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012449 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012450 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012451 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012452 AM.GV = Op.getGlobal();
12453 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012454 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012455 }
Dan Gohman14152b42010-07-06 20:24:04 +000012456 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012457 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012458
12459 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012460 addFrameReference(BuildMI(*BB, MI, DL,
12461 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012462
Dan Gohman14152b42010-07-06 20:24:04 +000012463 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012464 return BB;
12465 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012466 // String/text processing lowering.
12467 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012468 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012469 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12470 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012471 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012472 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12473 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012474 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012475 return EmitPCMP(MI, BB, 5, false /* in mem */);
12476 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012477 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012478 return EmitPCMP(MI, BB, 5, true /* in mem */);
12479
Eric Christopher228232b2010-11-30 07:20:12 +000012480 // Thread synchronization.
12481 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012482 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012483 case X86::MWAIT:
12484 return EmitMwait(MI, BB);
12485
Eric Christopherb120ab42009-08-18 22:50:32 +000012486 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012487 case X86::ATOMAND32:
12488 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012489 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012490 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012491 X86::NOT32r, X86::EAX,
12492 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012493 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012494 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12495 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012496 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012497 X86::NOT32r, X86::EAX,
12498 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012499 case X86::ATOMXOR32:
12500 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012501 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012502 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012503 X86::NOT32r, X86::EAX,
12504 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012505 case X86::ATOMNAND32:
12506 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012507 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012508 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012509 X86::NOT32r, X86::EAX,
12510 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012511 case X86::ATOMMIN32:
12512 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12513 case X86::ATOMMAX32:
12514 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12515 case X86::ATOMUMIN32:
12516 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12517 case X86::ATOMUMAX32:
12518 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012519
12520 case X86::ATOMAND16:
12521 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12522 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012523 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012524 X86::NOT16r, X86::AX,
12525 X86::GR16RegisterClass);
12526 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012527 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012528 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012529 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012530 X86::NOT16r, X86::AX,
12531 X86::GR16RegisterClass);
12532 case X86::ATOMXOR16:
12533 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12534 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012535 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012536 X86::NOT16r, X86::AX,
12537 X86::GR16RegisterClass);
12538 case X86::ATOMNAND16:
12539 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12540 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012541 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012542 X86::NOT16r, X86::AX,
12543 X86::GR16RegisterClass, true);
12544 case X86::ATOMMIN16:
12545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12546 case X86::ATOMMAX16:
12547 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12548 case X86::ATOMUMIN16:
12549 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12550 case X86::ATOMUMAX16:
12551 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12552
12553 case X86::ATOMAND8:
12554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12555 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012556 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012557 X86::NOT8r, X86::AL,
12558 X86::GR8RegisterClass);
12559 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012561 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012562 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012563 X86::NOT8r, X86::AL,
12564 X86::GR8RegisterClass);
12565 case X86::ATOMXOR8:
12566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12567 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012568 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012569 X86::NOT8r, X86::AL,
12570 X86::GR8RegisterClass);
12571 case X86::ATOMNAND8:
12572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12573 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012574 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012575 X86::NOT8r, X86::AL,
12576 X86::GR8RegisterClass, true);
12577 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012578 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012579 case X86::ATOMAND64:
12580 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012581 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012582 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012583 X86::NOT64r, X86::RAX,
12584 X86::GR64RegisterClass);
12585 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012586 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12587 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012588 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012589 X86::NOT64r, X86::RAX,
12590 X86::GR64RegisterClass);
12591 case X86::ATOMXOR64:
12592 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012593 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012594 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012595 X86::NOT64r, X86::RAX,
12596 X86::GR64RegisterClass);
12597 case X86::ATOMNAND64:
12598 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12599 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012600 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012601 X86::NOT64r, X86::RAX,
12602 X86::GR64RegisterClass, true);
12603 case X86::ATOMMIN64:
12604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12605 case X86::ATOMMAX64:
12606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12607 case X86::ATOMUMIN64:
12608 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12609 case X86::ATOMUMAX64:
12610 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012611
12612 // This group does 64-bit operations on a 32-bit host.
12613 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012614 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012615 X86::AND32rr, X86::AND32rr,
12616 X86::AND32ri, X86::AND32ri,
12617 false);
12618 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012619 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012620 X86::OR32rr, X86::OR32rr,
12621 X86::OR32ri, X86::OR32ri,
12622 false);
12623 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012624 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012625 X86::XOR32rr, X86::XOR32rr,
12626 X86::XOR32ri, X86::XOR32ri,
12627 false);
12628 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012629 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012630 X86::AND32rr, X86::AND32rr,
12631 X86::AND32ri, X86::AND32ri,
12632 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012633 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012634 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012635 X86::ADD32rr, X86::ADC32rr,
12636 X86::ADD32ri, X86::ADC32ri,
12637 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012638 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012639 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012640 X86::SUB32rr, X86::SBB32rr,
12641 X86::SUB32ri, X86::SBB32ri,
12642 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012643 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012644 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012645 X86::MOV32rr, X86::MOV32rr,
12646 X86::MOV32ri, X86::MOV32ri,
12647 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012648 case X86::VASTART_SAVE_XMM_REGS:
12649 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012650
12651 case X86::VAARG_64:
12652 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012653 }
12654}
12655
12656//===----------------------------------------------------------------------===//
12657// X86 Optimization Hooks
12658//===----------------------------------------------------------------------===//
12659
Dan Gohman475871a2008-07-27 21:46:04 +000012660void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012661 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012662 APInt &KnownZero,
12663 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012664 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012665 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012666 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012667 assert((Opc >= ISD::BUILTIN_OP_END ||
12668 Opc == ISD::INTRINSIC_WO_CHAIN ||
12669 Opc == ISD::INTRINSIC_W_CHAIN ||
12670 Opc == ISD::INTRINSIC_VOID) &&
12671 "Should use MaskedValueIsZero if you don't know whether Op"
12672 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012673
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012674 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012675 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012676 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012677 case X86ISD::ADD:
12678 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012679 case X86ISD::ADC:
12680 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012681 case X86ISD::SMUL:
12682 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012683 case X86ISD::INC:
12684 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012685 case X86ISD::OR:
12686 case X86ISD::XOR:
12687 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012688 // These nodes' second result is a boolean.
12689 if (Op.getResNo() == 0)
12690 break;
12691 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012692 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012693 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12694 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012695 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012696 case ISD::INTRINSIC_WO_CHAIN: {
12697 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12698 unsigned NumLoBits = 0;
12699 switch (IntId) {
12700 default: break;
12701 case Intrinsic::x86_sse_movmsk_ps:
12702 case Intrinsic::x86_avx_movmsk_ps_256:
12703 case Intrinsic::x86_sse2_movmsk_pd:
12704 case Intrinsic::x86_avx_movmsk_pd_256:
12705 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012706 case Intrinsic::x86_sse2_pmovmskb_128:
12707 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012708 // High bits of movmskp{s|d}, pmovmskb are known zero.
12709 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012710 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012711 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12712 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12713 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12714 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12715 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12716 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012717 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012718 }
12719 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12720 Mask.getBitWidth() - NumLoBits);
12721 break;
12722 }
12723 }
12724 break;
12725 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012726 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012727}
Chris Lattner259e97c2006-01-31 19:43:35 +000012728
Owen Andersonbc146b02010-09-21 20:42:50 +000012729unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12730 unsigned Depth) const {
12731 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12732 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12733 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012734
Owen Andersonbc146b02010-09-21 20:42:50 +000012735 // Fallback case.
12736 return 1;
12737}
12738
Evan Cheng206ee9d2006-07-07 08:33:52 +000012739/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012740/// node is a GlobalAddress + offset.
12741bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012742 const GlobalValue* &GA,
12743 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012744 if (N->getOpcode() == X86ISD::Wrapper) {
12745 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012746 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012747 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012748 return true;
12749 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012750 }
Evan Chengad4196b2008-05-12 19:56:52 +000012751 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012752}
12753
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012754/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12755/// same as extracting the high 128-bit part of 256-bit vector and then
12756/// inserting the result into the low part of a new 256-bit vector
12757static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12758 EVT VT = SVOp->getValueType(0);
12759 int NumElems = VT.getVectorNumElements();
12760
12761 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12762 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12763 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12764 SVOp->getMaskElt(j) >= 0)
12765 return false;
12766
12767 return true;
12768}
12769
12770/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12771/// same as extracting the low 128-bit part of 256-bit vector and then
12772/// inserting the result into the high part of a new 256-bit vector
12773static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12774 EVT VT = SVOp->getValueType(0);
12775 int NumElems = VT.getVectorNumElements();
12776
12777 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12778 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12779 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12780 SVOp->getMaskElt(j) >= 0)
12781 return false;
12782
12783 return true;
12784}
12785
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012786/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12787static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012788 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012789 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012790 DebugLoc dl = N->getDebugLoc();
12791 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12792 SDValue V1 = SVOp->getOperand(0);
12793 SDValue V2 = SVOp->getOperand(1);
12794 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012795 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012796
12797 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12798 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12799 //
12800 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012801 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012802 // V UNDEF BUILD_VECTOR UNDEF
12803 // \ / \ /
12804 // CONCAT_VECTOR CONCAT_VECTOR
12805 // \ /
12806 // \ /
12807 // RESULT: V + zero extended
12808 //
12809 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12810 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12811 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12812 return SDValue();
12813
12814 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12815 return SDValue();
12816
12817 // To match the shuffle mask, the first half of the mask should
12818 // be exactly the first vector, and all the rest a splat with the
12819 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012820 for (int i = 0; i < NumElems/2; ++i)
12821 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12822 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12823 return SDValue();
12824
Chad Rosier3d1161e2012-01-03 21:05:52 +000012825 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12826 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12827 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12828 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12829 SDValue ResNode =
12830 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12831 Ld->getMemoryVT(),
12832 Ld->getPointerInfo(),
12833 Ld->getAlignment(),
12834 false/*isVolatile*/, true/*ReadMem*/,
12835 false/*WriteMem*/);
12836 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12837 }
12838
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012839 // Emit a zeroed vector and insert the desired subvector on its
12840 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012841 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012842 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12843 DAG.getConstant(0, MVT::i32), DAG, dl);
12844 return DCI.CombineTo(N, InsV);
12845 }
12846
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012847 //===--------------------------------------------------------------------===//
12848 // Combine some shuffles into subvector extracts and inserts:
12849 //
12850
12851 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12852 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12853 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12854 DAG, dl);
12855 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12856 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12857 return DCI.CombineTo(N, InsV);
12858 }
12859
12860 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12861 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12862 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12863 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12864 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12865 return DCI.CombineTo(N, InsV);
12866 }
12867
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012868 return SDValue();
12869}
12870
12871/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012872static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012873 TargetLowering::DAGCombinerInfo &DCI,
12874 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012875 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012876 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012877
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012878 // Don't create instructions with illegal types after legalize types has run.
12879 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12880 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12881 return SDValue();
12882
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012883 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12884 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12885 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012886 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012887
12888 // Only handle 128 wide vector from here on.
12889 if (VT.getSizeInBits() != 128)
12890 return SDValue();
12891
12892 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12893 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12894 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012895 SmallVector<SDValue, 16> Elts;
12896 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012897 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012898
Nate Begemanfdea31a2010-03-24 20:49:50 +000012899 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012900}
Evan Chengd880b972008-05-09 21:53:03 +000012901
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012902
12903/// PerformTruncateCombine - Converts truncate operation to
12904/// a sequence of vector shuffle operations.
12905/// It is possible when we truncate 256-bit vector to 128-bit vector
12906
12907SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12908 DAGCombinerInfo &DCI) const {
12909 if (!DCI.isBeforeLegalizeOps())
12910 return SDValue();
12911
12912 if (!Subtarget->hasAVX()) return SDValue();
12913
12914 EVT VT = N->getValueType(0);
12915 SDValue Op = N->getOperand(0);
12916 EVT OpVT = Op.getValueType();
12917 DebugLoc dl = N->getDebugLoc();
12918
12919 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12920
12921 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12922 DAG.getIntPtrConstant(0));
12923
12924 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12925 DAG.getIntPtrConstant(2));
12926
12927 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12928 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12929
12930 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012931 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012932
12933 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012934 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012935 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012936 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012937
12938 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012939 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012940
Elena Demikhovsky73252572012-02-01 10:33:05 +000012941 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012942 }
12943 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12944
12945 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12946 DAG.getIntPtrConstant(0));
12947
12948 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12949 DAG.getIntPtrConstant(4));
12950
12951 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12952 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12953
12954 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012955 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12956 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012957
12958 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12959 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012960 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012961 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12962 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012963 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012964
12965 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12966 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12967
12968 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012969 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012970
Elena Demikhovsky73252572012-02-01 10:33:05 +000012971 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012972 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012973 }
12974
12975 return SDValue();
12976}
12977
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012978/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12979/// generation and convert it from being a bunch of shuffles and extracts
12980/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012981static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12982 const TargetLowering &TLI) {
12983 SDValue InputVector = N->getOperand(0);
12984
12985 // Only operate on vectors of 4 elements, where the alternative shuffling
12986 // gets to be more expensive.
12987 if (InputVector.getValueType() != MVT::v4i32)
12988 return SDValue();
12989
12990 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12991 // single use which is a sign-extend or zero-extend, and all elements are
12992 // used.
12993 SmallVector<SDNode *, 4> Uses;
12994 unsigned ExtractedElements = 0;
12995 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12996 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12997 if (UI.getUse().getResNo() != InputVector.getResNo())
12998 return SDValue();
12999
13000 SDNode *Extract = *UI;
13001 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13002 return SDValue();
13003
13004 if (Extract->getValueType(0) != MVT::i32)
13005 return SDValue();
13006 if (!Extract->hasOneUse())
13007 return SDValue();
13008 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13009 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13010 return SDValue();
13011 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13012 return SDValue();
13013
13014 // Record which element was extracted.
13015 ExtractedElements |=
13016 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13017
13018 Uses.push_back(Extract);
13019 }
13020
13021 // If not all the elements were used, this may not be worthwhile.
13022 if (ExtractedElements != 15)
13023 return SDValue();
13024
13025 // Ok, we've now decided to do the transformation.
13026 DebugLoc dl = InputVector.getDebugLoc();
13027
13028 // Store the value to a temporary stack slot.
13029 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013030 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13031 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013032
13033 // Replace each use (extract) with a load of the appropriate element.
13034 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13035 UE = Uses.end(); UI != UE; ++UI) {
13036 SDNode *Extract = *UI;
13037
Nadav Rotem86694292011-05-17 08:31:57 +000013038 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013039 SDValue Idx = Extract->getOperand(1);
13040 unsigned EltSize =
13041 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13042 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13043 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13044
Nadav Rotem86694292011-05-17 08:31:57 +000013045 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013046 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013047
13048 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013049 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013050 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013051 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013052
13053 // Replace the exact with the load.
13054 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13055 }
13056
13057 // The replacement was made in place; don't return anything.
13058 return SDValue();
13059}
13060
Duncan Sands6bcd2192011-09-17 16:49:39 +000013061/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13062/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013063static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013064 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013065 const X86Subtarget *Subtarget) {
13066 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013067 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013068 // Get the LHS/RHS of the select.
13069 SDValue LHS = N->getOperand(1);
13070 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013071 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013072
Dan Gohman670e5392009-09-21 18:03:22 +000013073 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013074 // instructions match the semantics of the common C idiom x<y?x:y but not
13075 // x<=y?x:y, because of how they handle negative zero (which can be
13076 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013077 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13078 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013079 (Subtarget->hasSSE2() ||
13080 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013081 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013082
Chris Lattner47b4ce82009-03-11 05:48:52 +000013083 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013084 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013085 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13086 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013087 switch (CC) {
13088 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013089 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013090 // Converting this to a min would handle NaNs incorrectly, and swapping
13091 // the operands would cause it to handle comparisons between positive
13092 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013093 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013094 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013095 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13096 break;
13097 std::swap(LHS, RHS);
13098 }
Dan Gohman670e5392009-09-21 18:03:22 +000013099 Opcode = X86ISD::FMIN;
13100 break;
13101 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013102 // Converting this to a min would handle comparisons between positive
13103 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013104 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013105 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13106 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013107 Opcode = X86ISD::FMIN;
13108 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013109 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013110 // Converting this to a min would handle both negative zeros and NaNs
13111 // incorrectly, but we can swap the operands to fix both.
13112 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013113 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013114 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013115 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013116 Opcode = X86ISD::FMIN;
13117 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013118
Dan Gohman670e5392009-09-21 18:03:22 +000013119 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013120 // Converting this to a max would handle comparisons between positive
13121 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013122 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013123 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013124 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013125 Opcode = X86ISD::FMAX;
13126 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013127 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013128 // Converting this to a max would handle NaNs incorrectly, and swapping
13129 // the operands would cause it to handle comparisons between positive
13130 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013131 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013132 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013133 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13134 break;
13135 std::swap(LHS, RHS);
13136 }
Dan Gohman670e5392009-09-21 18:03:22 +000013137 Opcode = X86ISD::FMAX;
13138 break;
13139 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013140 // Converting this to a max would handle both negative zeros and NaNs
13141 // incorrectly, but we can swap the operands to fix both.
13142 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013143 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013144 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013145 case ISD::SETGE:
13146 Opcode = X86ISD::FMAX;
13147 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013148 }
Dan Gohman670e5392009-09-21 18:03:22 +000013149 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013150 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13151 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013152 switch (CC) {
13153 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013154 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013155 // Converting this to a min would handle comparisons between positive
13156 // and negative zero incorrectly, and swapping the operands would
13157 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013158 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013159 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013160 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013161 break;
13162 std::swap(LHS, RHS);
13163 }
Dan Gohman670e5392009-09-21 18:03:22 +000013164 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013165 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013166 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013167 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013168 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013169 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13170 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013171 Opcode = X86ISD::FMIN;
13172 break;
13173 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013174 // Converting this to a min would handle both negative zeros and NaNs
13175 // incorrectly, but we can swap the operands to fix both.
13176 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013177 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013178 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013179 case ISD::SETGE:
13180 Opcode = X86ISD::FMIN;
13181 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013182
Dan Gohman670e5392009-09-21 18:03:22 +000013183 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013184 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013185 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013186 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013187 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013188 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013189 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013190 // Converting this to a max would handle comparisons between positive
13191 // and negative zero incorrectly, and swapping the operands would
13192 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013193 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013194 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013195 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013196 break;
13197 std::swap(LHS, RHS);
13198 }
Dan Gohman670e5392009-09-21 18:03:22 +000013199 Opcode = X86ISD::FMAX;
13200 break;
13201 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013202 // Converting this to a max would handle both negative zeros and NaNs
13203 // incorrectly, but we can swap the operands to fix both.
13204 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013205 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013206 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013207 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013208 Opcode = X86ISD::FMAX;
13209 break;
13210 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013211 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013212
Chris Lattner47b4ce82009-03-11 05:48:52 +000013213 if (Opcode)
13214 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013215 }
Eric Christopherfd179292009-08-27 18:07:15 +000013216
Chris Lattnerd1980a52009-03-12 06:52:53 +000013217 // If this is a select between two integer constants, try to do some
13218 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013219 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13220 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013221 // Don't do this for crazy integer types.
13222 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13223 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013224 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013225 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013226
Chris Lattnercee56e72009-03-13 05:53:31 +000013227 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013228 // Efficiently invertible.
13229 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13230 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13231 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13232 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013233 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013234 }
Eric Christopherfd179292009-08-27 18:07:15 +000013235
Chris Lattnerd1980a52009-03-12 06:52:53 +000013236 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013237 if (FalseC->getAPIntValue() == 0 &&
13238 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013239 if (NeedsCondInvert) // Invert the condition if needed.
13240 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13241 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Chris Lattnerd1980a52009-03-12 06:52:53 +000013243 // Zero extend the condition if needed.
13244 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013245
Chris Lattnercee56e72009-03-13 05:53:31 +000013246 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013247 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013248 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013249 }
Eric Christopherfd179292009-08-27 18:07:15 +000013250
Chris Lattner97a29a52009-03-13 05:22:11 +000013251 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013252 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013253 if (NeedsCondInvert) // Invert the condition if needed.
13254 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13255 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013256
Chris Lattner97a29a52009-03-13 05:22:11 +000013257 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013258 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13259 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013260 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013261 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013262 }
Eric Christopherfd179292009-08-27 18:07:15 +000013263
Chris Lattnercee56e72009-03-13 05:53:31 +000013264 // Optimize cases that will turn into an LEA instruction. This requires
13265 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013266 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013267 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013268 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013269
Chris Lattnercee56e72009-03-13 05:53:31 +000013270 bool isFastMultiplier = false;
13271 if (Diff < 10) {
13272 switch ((unsigned char)Diff) {
13273 default: break;
13274 case 1: // result = add base, cond
13275 case 2: // result = lea base( , cond*2)
13276 case 3: // result = lea base(cond, cond*2)
13277 case 4: // result = lea base( , cond*4)
13278 case 5: // result = lea base(cond, cond*4)
13279 case 8: // result = lea base( , cond*8)
13280 case 9: // result = lea base(cond, cond*8)
13281 isFastMultiplier = true;
13282 break;
13283 }
13284 }
Eric Christopherfd179292009-08-27 18:07:15 +000013285
Chris Lattnercee56e72009-03-13 05:53:31 +000013286 if (isFastMultiplier) {
13287 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13288 if (NeedsCondInvert) // Invert the condition if needed.
13289 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13290 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013291
Chris Lattnercee56e72009-03-13 05:53:31 +000013292 // Zero extend the condition if needed.
13293 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13294 Cond);
13295 // Scale the condition by the difference.
13296 if (Diff != 1)
13297 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13298 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Chris Lattnercee56e72009-03-13 05:53:31 +000013300 // Add the base if non-zero.
13301 if (FalseC->getAPIntValue() != 0)
13302 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13303 SDValue(FalseC, 0));
13304 return Cond;
13305 }
Eric Christopherfd179292009-08-27 18:07:15 +000013306 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013307 }
13308 }
Eric Christopherfd179292009-08-27 18:07:15 +000013309
Evan Cheng56f582d2012-01-04 01:41:39 +000013310 // Canonicalize max and min:
13311 // (x > y) ? x : y -> (x >= y) ? x : y
13312 // (x < y) ? x : y -> (x <= y) ? x : y
13313 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13314 // the need for an extra compare
13315 // against zero. e.g.
13316 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13317 // subl %esi, %edi
13318 // testl %edi, %edi
13319 // movl $0, %eax
13320 // cmovgl %edi, %eax
13321 // =>
13322 // xorl %eax, %eax
13323 // subl %esi, $edi
13324 // cmovsl %eax, %edi
13325 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13326 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13327 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13328 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13329 switch (CC) {
13330 default: break;
13331 case ISD::SETLT:
13332 case ISD::SETGT: {
13333 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13334 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13335 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13336 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13337 }
13338 }
13339 }
13340
Nadav Rotemcc616562012-01-15 19:27:55 +000013341 // If we know that this node is legal then we know that it is going to be
13342 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13343 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13344 // to simplify previous instructions.
13345 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13346 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13347 !DCI.isBeforeLegalize() &&
13348 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13349 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13350 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13351 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13352
13353 APInt KnownZero, KnownOne;
13354 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13355 DCI.isBeforeLegalizeOps());
13356 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13357 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13358 DCI.CommitTargetLoweringOpt(TLO);
13359 }
13360
Dan Gohman475871a2008-07-27 21:46:04 +000013361 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013362}
13363
Chris Lattnerd1980a52009-03-12 06:52:53 +000013364/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13365static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13366 TargetLowering::DAGCombinerInfo &DCI) {
13367 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013368
Chris Lattnerd1980a52009-03-12 06:52:53 +000013369 // If the flag operand isn't dead, don't touch this CMOV.
13370 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13371 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013372
Evan Chengb5a55d92011-05-24 01:48:22 +000013373 SDValue FalseOp = N->getOperand(0);
13374 SDValue TrueOp = N->getOperand(1);
13375 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13376 SDValue Cond = N->getOperand(3);
13377 if (CC == X86::COND_E || CC == X86::COND_NE) {
13378 switch (Cond.getOpcode()) {
13379 default: break;
13380 case X86ISD::BSR:
13381 case X86ISD::BSF:
13382 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13383 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13384 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13385 }
13386 }
13387
Chris Lattnerd1980a52009-03-12 06:52:53 +000013388 // If this is a select between two integer constants, try to do some
13389 // optimizations. Note that the operands are ordered the opposite of SELECT
13390 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013391 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13392 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013393 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13394 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013395 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13396 CC = X86::GetOppositeBranchCondition(CC);
13397 std::swap(TrueC, FalseC);
13398 }
Eric Christopherfd179292009-08-27 18:07:15 +000013399
Chris Lattnerd1980a52009-03-12 06:52:53 +000013400 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013401 // This is efficient for any integer data type (including i8/i16) and
13402 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013403 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013404 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13405 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013406
Chris Lattnerd1980a52009-03-12 06:52:53 +000013407 // Zero extend the condition if needed.
13408 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013409
Chris Lattnerd1980a52009-03-12 06:52:53 +000013410 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13411 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013412 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013413 if (N->getNumValues() == 2) // Dead flag value?
13414 return DCI.CombineTo(N, Cond, SDValue());
13415 return Cond;
13416 }
Eric Christopherfd179292009-08-27 18:07:15 +000013417
Chris Lattnercee56e72009-03-13 05:53:31 +000013418 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13419 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013420 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013421 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13422 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013423
Chris Lattner97a29a52009-03-13 05:22:11 +000013424 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013425 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13426 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013427 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13428 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013429
Chris Lattner97a29a52009-03-13 05:22:11 +000013430 if (N->getNumValues() == 2) // Dead flag value?
13431 return DCI.CombineTo(N, Cond, SDValue());
13432 return Cond;
13433 }
Eric Christopherfd179292009-08-27 18:07:15 +000013434
Chris Lattnercee56e72009-03-13 05:53:31 +000013435 // Optimize cases that will turn into an LEA instruction. This requires
13436 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013437 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013438 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013439 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013440
Chris Lattnercee56e72009-03-13 05:53:31 +000013441 bool isFastMultiplier = false;
13442 if (Diff < 10) {
13443 switch ((unsigned char)Diff) {
13444 default: break;
13445 case 1: // result = add base, cond
13446 case 2: // result = lea base( , cond*2)
13447 case 3: // result = lea base(cond, cond*2)
13448 case 4: // result = lea base( , cond*4)
13449 case 5: // result = lea base(cond, cond*4)
13450 case 8: // result = lea base( , cond*8)
13451 case 9: // result = lea base(cond, cond*8)
13452 isFastMultiplier = true;
13453 break;
13454 }
13455 }
Eric Christopherfd179292009-08-27 18:07:15 +000013456
Chris Lattnercee56e72009-03-13 05:53:31 +000013457 if (isFastMultiplier) {
13458 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013459 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13460 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013461 // Zero extend the condition if needed.
13462 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13463 Cond);
13464 // Scale the condition by the difference.
13465 if (Diff != 1)
13466 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13467 DAG.getConstant(Diff, Cond.getValueType()));
13468
13469 // Add the base if non-zero.
13470 if (FalseC->getAPIntValue() != 0)
13471 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13472 SDValue(FalseC, 0));
13473 if (N->getNumValues() == 2) // Dead flag value?
13474 return DCI.CombineTo(N, Cond, SDValue());
13475 return Cond;
13476 }
Eric Christopherfd179292009-08-27 18:07:15 +000013477 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013478 }
13479 }
13480 return SDValue();
13481}
13482
13483
Evan Cheng0b0cd912009-03-28 05:57:29 +000013484/// PerformMulCombine - Optimize a single multiply with constant into two
13485/// in order to implement it with two cheaper instructions, e.g.
13486/// LEA + SHL, LEA + LEA.
13487static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13488 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013489 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13490 return SDValue();
13491
Owen Andersone50ed302009-08-10 22:56:29 +000013492 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013493 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013494 return SDValue();
13495
13496 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13497 if (!C)
13498 return SDValue();
13499 uint64_t MulAmt = C->getZExtValue();
13500 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13501 return SDValue();
13502
13503 uint64_t MulAmt1 = 0;
13504 uint64_t MulAmt2 = 0;
13505 if ((MulAmt % 9) == 0) {
13506 MulAmt1 = 9;
13507 MulAmt2 = MulAmt / 9;
13508 } else if ((MulAmt % 5) == 0) {
13509 MulAmt1 = 5;
13510 MulAmt2 = MulAmt / 5;
13511 } else if ((MulAmt % 3) == 0) {
13512 MulAmt1 = 3;
13513 MulAmt2 = MulAmt / 3;
13514 }
13515 if (MulAmt2 &&
13516 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13517 DebugLoc DL = N->getDebugLoc();
13518
13519 if (isPowerOf2_64(MulAmt2) &&
13520 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13521 // If second multiplifer is pow2, issue it first. We want the multiply by
13522 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13523 // is an add.
13524 std::swap(MulAmt1, MulAmt2);
13525
13526 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013527 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013528 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013529 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013530 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013531 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013532 DAG.getConstant(MulAmt1, VT));
13533
Eric Christopherfd179292009-08-27 18:07:15 +000013534 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013535 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013536 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013537 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013538 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013539 DAG.getConstant(MulAmt2, VT));
13540
13541 // Do not add new nodes to DAG combiner worklist.
13542 DCI.CombineTo(N, NewMul, false);
13543 }
13544 return SDValue();
13545}
13546
Evan Chengad9c0a32009-12-15 00:53:42 +000013547static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13548 SDValue N0 = N->getOperand(0);
13549 SDValue N1 = N->getOperand(1);
13550 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13551 EVT VT = N0.getValueType();
13552
13553 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13554 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013555 if (VT.isInteger() && !VT.isVector() &&
13556 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013557 N0.getOperand(1).getOpcode() == ISD::Constant) {
13558 SDValue N00 = N0.getOperand(0);
13559 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13560 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13561 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13562 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13563 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13564 APInt ShAmt = N1C->getAPIntValue();
13565 Mask = Mask.shl(ShAmt);
13566 if (Mask != 0)
13567 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13568 N00, DAG.getConstant(Mask, VT));
13569 }
13570 }
13571
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013572
13573 // Hardware support for vector shifts is sparse which makes us scalarize the
13574 // vector operations in many cases. Also, on sandybridge ADD is faster than
13575 // shl.
13576 // (shl V, 1) -> add V,V
13577 if (isSplatVector(N1.getNode())) {
13578 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13579 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13580 // We shift all of the values by one. In many cases we do not have
13581 // hardware support for this operation. This is better expressed as an ADD
13582 // of two values.
13583 if (N1C && (1 == N1C->getZExtValue())) {
13584 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13585 }
13586 }
13587
Evan Chengad9c0a32009-12-15 00:53:42 +000013588 return SDValue();
13589}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013590
Nate Begeman740ab032009-01-26 00:52:55 +000013591/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13592/// when possible.
13593static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013594 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013595 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013596 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013597 if (N->getOpcode() == ISD::SHL) {
13598 SDValue V = PerformSHLCombine(N, DAG);
13599 if (V.getNode()) return V;
13600 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013601
Nate Begeman740ab032009-01-26 00:52:55 +000013602 // On X86 with SSE2 support, we can transform this to a vector shift if
13603 // all elements are shifted by the same amount. We can't do this in legalize
13604 // because the a constant vector is typically transformed to a constant pool
13605 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013606 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013607 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013608
Craig Topper7be5dfd2011-11-12 09:58:49 +000013609 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13610 (!Subtarget->hasAVX2() ||
13611 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013612 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013613
Mon P Wang3becd092009-01-28 08:12:05 +000013614 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013615 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013616 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013617 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013618 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13619 unsigned NumElts = VT.getVectorNumElements();
13620 unsigned i = 0;
13621 for (; i != NumElts; ++i) {
13622 SDValue Arg = ShAmtOp.getOperand(i);
13623 if (Arg.getOpcode() == ISD::UNDEF) continue;
13624 BaseShAmt = Arg;
13625 break;
13626 }
Craig Topper37c26772012-01-17 04:44:50 +000013627 // Handle the case where the build_vector is all undef
13628 // FIXME: Should DAG allow this?
13629 if (i == NumElts)
13630 return SDValue();
13631
Mon P Wang3becd092009-01-28 08:12:05 +000013632 for (; i != NumElts; ++i) {
13633 SDValue Arg = ShAmtOp.getOperand(i);
13634 if (Arg.getOpcode() == ISD::UNDEF) continue;
13635 if (Arg != BaseShAmt) {
13636 return SDValue();
13637 }
13638 }
13639 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013640 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013641 SDValue InVec = ShAmtOp.getOperand(0);
13642 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13643 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13644 unsigned i = 0;
13645 for (; i != NumElts; ++i) {
13646 SDValue Arg = InVec.getOperand(i);
13647 if (Arg.getOpcode() == ISD::UNDEF) continue;
13648 BaseShAmt = Arg;
13649 break;
13650 }
13651 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13652 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013653 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013654 if (C->getZExtValue() == SplatIdx)
13655 BaseShAmt = InVec.getOperand(1);
13656 }
13657 }
Mon P Wang845b1892012-02-01 22:15:20 +000013658 if (BaseShAmt.getNode() == 0) {
13659 // Don't create instructions with illegal types after legalize
13660 // types has run.
13661 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13662 !DCI.isBeforeLegalize())
13663 return SDValue();
13664
Mon P Wangefa42202009-09-03 19:56:25 +000013665 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13666 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013667 }
Mon P Wang3becd092009-01-28 08:12:05 +000013668 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013669 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013670
Mon P Wangefa42202009-09-03 19:56:25 +000013671 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013672 if (EltVT.bitsGT(MVT::i32))
13673 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13674 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013675 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013676
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013677 // The shift amount is identical so we can do a vector shift.
13678 SDValue ValOp = N->getOperand(0);
13679 switch (N->getOpcode()) {
13680 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013681 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013682 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013683 switch (VT.getSimpleVT().SimpleTy) {
13684 default: return SDValue();
13685 case MVT::v2i64:
13686 case MVT::v4i32:
13687 case MVT::v8i16:
13688 case MVT::v4i64:
13689 case MVT::v8i32:
13690 case MVT::v16i16:
13691 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13692 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013693 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013694 switch (VT.getSimpleVT().SimpleTy) {
13695 default: return SDValue();
13696 case MVT::v4i32:
13697 case MVT::v8i16:
13698 case MVT::v8i32:
13699 case MVT::v16i16:
13700 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13701 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013702 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013703 switch (VT.getSimpleVT().SimpleTy) {
13704 default: return SDValue();
13705 case MVT::v2i64:
13706 case MVT::v4i32:
13707 case MVT::v8i16:
13708 case MVT::v4i64:
13709 case MVT::v8i32:
13710 case MVT::v16i16:
13711 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13712 }
Nate Begeman740ab032009-01-26 00:52:55 +000013713 }
Nate Begeman740ab032009-01-26 00:52:55 +000013714}
13715
Nate Begemanb65c1752010-12-17 22:55:37 +000013716
Stuart Hastings865f0932011-06-03 23:53:54 +000013717// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13718// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13719// and friends. Likewise for OR -> CMPNEQSS.
13720static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13721 TargetLowering::DAGCombinerInfo &DCI,
13722 const X86Subtarget *Subtarget) {
13723 unsigned opcode;
13724
13725 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13726 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013727 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013728 SDValue N0 = N->getOperand(0);
13729 SDValue N1 = N->getOperand(1);
13730 SDValue CMP0 = N0->getOperand(1);
13731 SDValue CMP1 = N1->getOperand(1);
13732 DebugLoc DL = N->getDebugLoc();
13733
13734 // The SETCCs should both refer to the same CMP.
13735 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13736 return SDValue();
13737
13738 SDValue CMP00 = CMP0->getOperand(0);
13739 SDValue CMP01 = CMP0->getOperand(1);
13740 EVT VT = CMP00.getValueType();
13741
13742 if (VT == MVT::f32 || VT == MVT::f64) {
13743 bool ExpectingFlags = false;
13744 // Check for any users that want flags:
13745 for (SDNode::use_iterator UI = N->use_begin(),
13746 UE = N->use_end();
13747 !ExpectingFlags && UI != UE; ++UI)
13748 switch (UI->getOpcode()) {
13749 default:
13750 case ISD::BR_CC:
13751 case ISD::BRCOND:
13752 case ISD::SELECT:
13753 ExpectingFlags = true;
13754 break;
13755 case ISD::CopyToReg:
13756 case ISD::SIGN_EXTEND:
13757 case ISD::ZERO_EXTEND:
13758 case ISD::ANY_EXTEND:
13759 break;
13760 }
13761
13762 if (!ExpectingFlags) {
13763 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13764 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13765
13766 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13767 X86::CondCode tmp = cc0;
13768 cc0 = cc1;
13769 cc1 = tmp;
13770 }
13771
13772 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13773 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13774 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13775 X86ISD::NodeType NTOperator = is64BitFP ?
13776 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13777 // FIXME: need symbolic constants for these magic numbers.
13778 // See X86ATTInstPrinter.cpp:printSSECC().
13779 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13780 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13781 DAG.getConstant(x86cc, MVT::i8));
13782 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13783 OnesOrZeroesF);
13784 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13785 DAG.getConstant(1, MVT::i32));
13786 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13787 return OneBitOfTruth;
13788 }
13789 }
13790 }
13791 }
13792 return SDValue();
13793}
13794
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013795/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13796/// so it can be folded inside ANDNP.
13797static bool CanFoldXORWithAllOnes(const SDNode *N) {
13798 EVT VT = N->getValueType(0);
13799
13800 // Match direct AllOnes for 128 and 256-bit vectors
13801 if (ISD::isBuildVectorAllOnes(N))
13802 return true;
13803
13804 // Look through a bit convert.
13805 if (N->getOpcode() == ISD::BITCAST)
13806 N = N->getOperand(0).getNode();
13807
13808 // Sometimes the operand may come from a insert_subvector building a 256-bit
13809 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013810 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013811 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13812 SDValue V1 = N->getOperand(0);
13813 SDValue V2 = N->getOperand(1);
13814
13815 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13816 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13817 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13818 ISD::isBuildVectorAllOnes(V2.getNode()))
13819 return true;
13820 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013821
13822 return false;
13823}
13824
Nate Begemanb65c1752010-12-17 22:55:37 +000013825static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13826 TargetLowering::DAGCombinerInfo &DCI,
13827 const X86Subtarget *Subtarget) {
13828 if (DCI.isBeforeLegalizeOps())
13829 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013830
Stuart Hastings865f0932011-06-03 23:53:54 +000013831 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13832 if (R.getNode())
13833 return R;
13834
Craig Topper54a11172011-10-14 07:06:56 +000013835 EVT VT = N->getValueType(0);
13836
Craig Topperb4c94572011-10-21 06:55:01 +000013837 // Create ANDN, BLSI, and BLSR instructions
13838 // BLSI is X & (-X)
13839 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013840 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13841 SDValue N0 = N->getOperand(0);
13842 SDValue N1 = N->getOperand(1);
13843 DebugLoc DL = N->getDebugLoc();
13844
13845 // Check LHS for not
13846 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13847 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13848 // Check RHS for not
13849 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13850 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13851
Craig Topperb4c94572011-10-21 06:55:01 +000013852 // Check LHS for neg
13853 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13854 isZero(N0.getOperand(0)))
13855 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13856
13857 // Check RHS for neg
13858 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13859 isZero(N1.getOperand(0)))
13860 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13861
13862 // Check LHS for X-1
13863 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13864 isAllOnes(N0.getOperand(1)))
13865 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13866
13867 // Check RHS for X-1
13868 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13869 isAllOnes(N1.getOperand(1)))
13870 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13871
Craig Topper54a11172011-10-14 07:06:56 +000013872 return SDValue();
13873 }
13874
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013875 // Want to form ANDNP nodes:
13876 // 1) In the hopes of then easily combining them with OR and AND nodes
13877 // to form PBLEND/PSIGN.
13878 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013879 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013880 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013881
Nate Begemanb65c1752010-12-17 22:55:37 +000013882 SDValue N0 = N->getOperand(0);
13883 SDValue N1 = N->getOperand(1);
13884 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013885
Nate Begemanb65c1752010-12-17 22:55:37 +000013886 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013887 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013888 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13889 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013890 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013891
13892 // Check RHS for vnot
13893 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013894 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13895 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013896 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013897
Nate Begemanb65c1752010-12-17 22:55:37 +000013898 return SDValue();
13899}
13900
Evan Cheng760d1942010-01-04 21:22:48 +000013901static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013902 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013903 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013904 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013905 return SDValue();
13906
Stuart Hastings865f0932011-06-03 23:53:54 +000013907 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13908 if (R.getNode())
13909 return R;
13910
Evan Cheng760d1942010-01-04 21:22:48 +000013911 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013912
Evan Cheng760d1942010-01-04 21:22:48 +000013913 SDValue N0 = N->getOperand(0);
13914 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013915
Nate Begemanb65c1752010-12-17 22:55:37 +000013916 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013917 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013918 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013919 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13920 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013921
Craig Topper1666cb62011-11-19 07:07:26 +000013922 // Canonicalize pandn to RHS
13923 if (N0.getOpcode() == X86ISD::ANDNP)
13924 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013925 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013926 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13927 SDValue Mask = N1.getOperand(0);
13928 SDValue X = N1.getOperand(1);
13929 SDValue Y;
13930 if (N0.getOperand(0) == Mask)
13931 Y = N0.getOperand(1);
13932 if (N0.getOperand(1) == Mask)
13933 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013934
Craig Topper1666cb62011-11-19 07:07:26 +000013935 // Check to see if the mask appeared in both the AND and ANDNP and
13936 if (!Y.getNode())
13937 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013938
Craig Topper1666cb62011-11-19 07:07:26 +000013939 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13940 if (Mask.getOpcode() != ISD::BITCAST ||
13941 X.getOpcode() != ISD::BITCAST ||
13942 Y.getOpcode() != ISD::BITCAST)
13943 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013944
Craig Topper1666cb62011-11-19 07:07:26 +000013945 // Look through mask bitcast.
13946 Mask = Mask.getOperand(0);
13947 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013948
Craig Toppered2e13d2012-01-22 19:15:14 +000013949 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013950 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13951 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013952 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013953 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013954
13955 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013956 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013957 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13958 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13959 if ((SraAmt + 1) != EltBits)
13960 return SDValue();
13961
13962 DebugLoc DL = N->getDebugLoc();
13963
13964 // Now we know we at least have a plendvb with the mask val. See if
13965 // we can form a psignb/w/d.
13966 // psign = x.type == y.type == mask.type && y = sub(0, x);
13967 X = X.getOperand(0);
13968 Y = Y.getOperand(0);
13969 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13970 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013971 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13972 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13973 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013974 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013975 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013976 }
13977 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013978 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013979 return SDValue();
13980
13981 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13982
13983 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13984 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13985 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013986 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013987 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013988 }
13989 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013990
Craig Topper1666cb62011-11-19 07:07:26 +000013991 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13992 return SDValue();
13993
Nate Begemanb65c1752010-12-17 22:55:37 +000013994 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013995 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13996 std::swap(N0, N1);
13997 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13998 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013999 if (!N0.hasOneUse() || !N1.hasOneUse())
14000 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014001
14002 SDValue ShAmt0 = N0.getOperand(1);
14003 if (ShAmt0.getValueType() != MVT::i8)
14004 return SDValue();
14005 SDValue ShAmt1 = N1.getOperand(1);
14006 if (ShAmt1.getValueType() != MVT::i8)
14007 return SDValue();
14008 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14009 ShAmt0 = ShAmt0.getOperand(0);
14010 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14011 ShAmt1 = ShAmt1.getOperand(0);
14012
14013 DebugLoc DL = N->getDebugLoc();
14014 unsigned Opc = X86ISD::SHLD;
14015 SDValue Op0 = N0.getOperand(0);
14016 SDValue Op1 = N1.getOperand(0);
14017 if (ShAmt0.getOpcode() == ISD::SUB) {
14018 Opc = X86ISD::SHRD;
14019 std::swap(Op0, Op1);
14020 std::swap(ShAmt0, ShAmt1);
14021 }
14022
Evan Cheng8b1190a2010-04-28 01:18:01 +000014023 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014024 if (ShAmt1.getOpcode() == ISD::SUB) {
14025 SDValue Sum = ShAmt1.getOperand(0);
14026 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014027 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14028 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14029 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14030 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014031 return DAG.getNode(Opc, DL, VT,
14032 Op0, Op1,
14033 DAG.getNode(ISD::TRUNCATE, DL,
14034 MVT::i8, ShAmt0));
14035 }
14036 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14037 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14038 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014039 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014040 return DAG.getNode(Opc, DL, VT,
14041 N0.getOperand(0), N1.getOperand(0),
14042 DAG.getNode(ISD::TRUNCATE, DL,
14043 MVT::i8, ShAmt0));
14044 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014045
Evan Cheng760d1942010-01-04 21:22:48 +000014046 return SDValue();
14047}
14048
Craig Topper3738ccd2011-12-27 06:27:23 +000014049// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014050static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14051 TargetLowering::DAGCombinerInfo &DCI,
14052 const X86Subtarget *Subtarget) {
14053 if (DCI.isBeforeLegalizeOps())
14054 return SDValue();
14055
14056 EVT VT = N->getValueType(0);
14057
14058 if (VT != MVT::i32 && VT != MVT::i64)
14059 return SDValue();
14060
Craig Topper3738ccd2011-12-27 06:27:23 +000014061 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14062
Craig Topperb4c94572011-10-21 06:55:01 +000014063 // Create BLSMSK instructions by finding X ^ (X-1)
14064 SDValue N0 = N->getOperand(0);
14065 SDValue N1 = N->getOperand(1);
14066 DebugLoc DL = N->getDebugLoc();
14067
14068 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14069 isAllOnes(N0.getOperand(1)))
14070 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14071
14072 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14073 isAllOnes(N1.getOperand(1)))
14074 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14075
14076 return SDValue();
14077}
14078
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014079/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14080static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14081 const X86Subtarget *Subtarget) {
14082 LoadSDNode *Ld = cast<LoadSDNode>(N);
14083 EVT RegVT = Ld->getValueType(0);
14084 EVT MemVT = Ld->getMemoryVT();
14085 DebugLoc dl = Ld->getDebugLoc();
14086 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14087
14088 ISD::LoadExtType Ext = Ld->getExtensionType();
14089
Nadav Rotemca6f2962011-09-18 19:00:23 +000014090 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014091 // shuffle. We need SSE4 for the shuffles.
14092 // TODO: It is possible to support ZExt by zeroing the undef values
14093 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014094 if (RegVT.isVector() && RegVT.isInteger() &&
14095 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014096 assert(MemVT != RegVT && "Cannot extend to the same type");
14097 assert(MemVT.isVector() && "Must load a vector from memory");
14098
14099 unsigned NumElems = RegVT.getVectorNumElements();
14100 unsigned RegSz = RegVT.getSizeInBits();
14101 unsigned MemSz = MemVT.getSizeInBits();
14102 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014103 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014104 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14105
14106 // Attempt to load the original value using a single load op.
14107 // Find a scalar type which is equal to the loaded word size.
14108 MVT SclrLoadTy = MVT::i8;
14109 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14110 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14111 MVT Tp = (MVT::SimpleValueType)tp;
14112 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14113 SclrLoadTy = Tp;
14114 break;
14115 }
14116 }
14117
14118 // Proceed if a load word is found.
14119 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14120
14121 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14122 RegSz/SclrLoadTy.getSizeInBits());
14123
14124 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14125 RegSz/MemVT.getScalarType().getSizeInBits());
14126 // Can't shuffle using an illegal type.
14127 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14128
14129 // Perform a single load.
14130 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14131 Ld->getBasePtr(),
14132 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014133 Ld->isNonTemporal(), Ld->isInvariant(),
14134 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014135
14136 // Insert the word loaded into a vector.
14137 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14138 LoadUnitVecVT, ScalarLoad);
14139
14140 // Bitcast the loaded value to a vector of the original element type, in
14141 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014142 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14143 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014144 unsigned SizeRatio = RegSz/MemSz;
14145
14146 // Redistribute the loaded elements into the different locations.
14147 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14148 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14149
14150 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14151 DAG.getUNDEF(SlicedVec.getValueType()),
14152 ShuffleVec.data());
14153
14154 // Bitcast to the requested type.
14155 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14156 // Replace the original load with the new sequence
14157 // and return the new chain.
14158 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14159 return SDValue(ScalarLoad.getNode(), 1);
14160 }
14161
14162 return SDValue();
14163}
14164
Chris Lattner149a4e52008-02-22 02:09:43 +000014165/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014166static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014167 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014168 StoreSDNode *St = cast<StoreSDNode>(N);
14169 EVT VT = St->getValue().getValueType();
14170 EVT StVT = St->getMemoryVT();
14171 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014172 SDValue StoredVal = St->getOperand(1);
14173 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14174
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014175 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014176 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14177 // 128-bit ones. If in the future the cost becomes only one memory access the
14178 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014179 if (VT.getSizeInBits() == 256 &&
14180 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14181 StoredVal.getNumOperands() == 2) {
14182
14183 SDValue Value0 = StoredVal.getOperand(0);
14184 SDValue Value1 = StoredVal.getOperand(1);
14185
14186 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14187 SDValue Ptr0 = St->getBasePtr();
14188 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14189
14190 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14191 St->getPointerInfo(), St->isVolatile(),
14192 St->isNonTemporal(), St->getAlignment());
14193 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14194 St->getPointerInfo(), St->isVolatile(),
14195 St->isNonTemporal(), St->getAlignment());
14196 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14197 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014198
14199 // Optimize trunc store (of multiple scalars) to shuffle and store.
14200 // First, pack all of the elements in one place. Next, store to memory
14201 // in fewer chunks.
14202 if (St->isTruncatingStore() && VT.isVector()) {
14203 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14204 unsigned NumElems = VT.getVectorNumElements();
14205 assert(StVT != VT && "Cannot truncate to the same type");
14206 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14207 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14208
14209 // From, To sizes and ElemCount must be pow of two
14210 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014211 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014212 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014213 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014214
Nadav Rotem614061b2011-08-10 19:30:14 +000014215 unsigned SizeRatio = FromSz / ToSz;
14216
14217 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14218
14219 // Create a type on which we perform the shuffle
14220 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14221 StVT.getScalarType(), NumElems*SizeRatio);
14222
14223 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14224
14225 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14226 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14227 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14228
14229 // Can't shuffle using an illegal type
14230 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14231
14232 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14233 DAG.getUNDEF(WideVec.getValueType()),
14234 ShuffleVec.data());
14235 // At this point all of the data is stored at the bottom of the
14236 // register. We now need to save it to mem.
14237
14238 // Find the largest store unit
14239 MVT StoreType = MVT::i8;
14240 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14241 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14242 MVT Tp = (MVT::SimpleValueType)tp;
14243 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14244 StoreType = Tp;
14245 }
14246
14247 // Bitcast the original vector into a vector of store-size units
14248 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14249 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14250 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14251 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14252 SmallVector<SDValue, 8> Chains;
14253 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14254 TLI.getPointerTy());
14255 SDValue Ptr = St->getBasePtr();
14256
14257 // Perform one or more big stores into memory.
14258 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14259 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14260 StoreType, ShuffWide,
14261 DAG.getIntPtrConstant(i));
14262 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14263 St->getPointerInfo(), St->isVolatile(),
14264 St->isNonTemporal(), St->getAlignment());
14265 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14266 Chains.push_back(Ch);
14267 }
14268
14269 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14270 Chains.size());
14271 }
14272
14273
Chris Lattner149a4e52008-02-22 02:09:43 +000014274 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14275 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014276 // A preferable solution to the general problem is to figure out the right
14277 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014278
14279 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014280 if (VT.getSizeInBits() != 64)
14281 return SDValue();
14282
Devang Patel578efa92009-06-05 21:57:13 +000014283 const Function *F = DAG.getMachineFunction().getFunction();
14284 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014285 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014286 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014287 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014288 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014289 isa<LoadSDNode>(St->getValue()) &&
14290 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14291 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014292 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014293 LoadSDNode *Ld = 0;
14294 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014295 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014296 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014297 // Must be a store of a load. We currently handle two cases: the load
14298 // is a direct child, and it's under an intervening TokenFactor. It is
14299 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014300 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014301 Ld = cast<LoadSDNode>(St->getChain());
14302 else if (St->getValue().hasOneUse() &&
14303 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014304 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014305 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014306 TokenFactorIndex = i;
14307 Ld = cast<LoadSDNode>(St->getValue());
14308 } else
14309 Ops.push_back(ChainVal->getOperand(i));
14310 }
14311 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014312
Evan Cheng536e6672009-03-12 05:59:15 +000014313 if (!Ld || !ISD::isNormalLoad(Ld))
14314 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014315
Evan Cheng536e6672009-03-12 05:59:15 +000014316 // If this is not the MMX case, i.e. we are just turning i64 load/store
14317 // into f64 load/store, avoid the transformation if there are multiple
14318 // uses of the loaded value.
14319 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14320 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014321
Evan Cheng536e6672009-03-12 05:59:15 +000014322 DebugLoc LdDL = Ld->getDebugLoc();
14323 DebugLoc StDL = N->getDebugLoc();
14324 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14325 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14326 // pair instead.
14327 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014328 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014329 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14330 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014331 Ld->isNonTemporal(), Ld->isInvariant(),
14332 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014333 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014334 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014335 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014336 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014337 Ops.size());
14338 }
Evan Cheng536e6672009-03-12 05:59:15 +000014339 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014340 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014341 St->isVolatile(), St->isNonTemporal(),
14342 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014343 }
Evan Cheng536e6672009-03-12 05:59:15 +000014344
14345 // Otherwise, lower to two pairs of 32-bit loads / stores.
14346 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014347 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14348 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014349
Owen Anderson825b72b2009-08-11 20:47:22 +000014350 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014351 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014352 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014353 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014354 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014355 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014356 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014357 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014358 MinAlign(Ld->getAlignment(), 4));
14359
14360 SDValue NewChain = LoLd.getValue(1);
14361 if (TokenFactorIndex != -1) {
14362 Ops.push_back(LoLd);
14363 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014364 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014365 Ops.size());
14366 }
14367
14368 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014369 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14370 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014371
14372 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014373 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014374 St->isVolatile(), St->isNonTemporal(),
14375 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014376 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014377 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014378 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014379 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014380 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014381 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014382 }
Dan Gohman475871a2008-07-27 21:46:04 +000014383 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014384}
14385
Duncan Sands17470be2011-09-22 20:15:48 +000014386/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14387/// and return the operands for the horizontal operation in LHS and RHS. A
14388/// horizontal operation performs the binary operation on successive elements
14389/// of its first operand, then on successive elements of its second operand,
14390/// returning the resulting values in a vector. For example, if
14391/// A = < float a0, float a1, float a2, float a3 >
14392/// and
14393/// B = < float b0, float b1, float b2, float b3 >
14394/// then the result of doing a horizontal operation on A and B is
14395/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14396/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14397/// A horizontal-op B, for some already available A and B, and if so then LHS is
14398/// set to A, RHS to B, and the routine returns 'true'.
14399/// Note that the binary operation should have the property that if one of the
14400/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014401static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014402 // Look for the following pattern: if
14403 // A = < float a0, float a1, float a2, float a3 >
14404 // B = < float b0, float b1, float b2, float b3 >
14405 // and
14406 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14407 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14408 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14409 // which is A horizontal-op B.
14410
14411 // At least one of the operands should be a vector shuffle.
14412 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14413 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14414 return false;
14415
14416 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014417
14418 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14419 "Unsupported vector type for horizontal add/sub");
14420
14421 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14422 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014423 unsigned NumElts = VT.getVectorNumElements();
14424 unsigned NumLanes = VT.getSizeInBits()/128;
14425 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014426 assert((NumLaneElts % 2 == 0) &&
14427 "Vector type should have an even number of elements in each lane");
14428 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014429
14430 // View LHS in the form
14431 // LHS = VECTOR_SHUFFLE A, B, LMask
14432 // If LHS is not a shuffle then pretend it is the shuffle
14433 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14434 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14435 // type VT.
14436 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014437 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014438 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14439 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14440 A = LHS.getOperand(0);
14441 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14442 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014443 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14444 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014445 } else {
14446 if (LHS.getOpcode() != ISD::UNDEF)
14447 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014448 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014449 LMask[i] = i;
14450 }
14451
14452 // Likewise, view RHS in the form
14453 // RHS = VECTOR_SHUFFLE C, D, RMask
14454 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014455 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014456 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14457 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14458 C = RHS.getOperand(0);
14459 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14460 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014461 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14462 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014463 } else {
14464 if (RHS.getOpcode() != ISD::UNDEF)
14465 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014466 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014467 RMask[i] = i;
14468 }
14469
14470 // Check that the shuffles are both shuffling the same vectors.
14471 if (!(A == C && B == D) && !(A == D && B == C))
14472 return false;
14473
14474 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14475 if (!A.getNode() && !B.getNode())
14476 return false;
14477
14478 // If A and B occur in reverse order in RHS, then "swap" them (which means
14479 // rewriting the mask).
14480 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014481 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014482
14483 // At this point LHS and RHS are equivalent to
14484 // LHS = VECTOR_SHUFFLE A, B, LMask
14485 // RHS = VECTOR_SHUFFLE A, B, RMask
14486 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014487 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014488 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014489
Craig Topperf8363302011-12-02 08:18:41 +000014490 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014491 if (LIdx < 0 || RIdx < 0 ||
14492 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14493 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014494 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014495
Craig Topperf8363302011-12-02 08:18:41 +000014496 // Check that successive elements are being operated on. If not, this is
14497 // not a horizontal operation.
14498 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14499 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014500 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014501 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014502 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014503 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014504 }
14505
14506 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14507 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14508 return true;
14509}
14510
14511/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14512static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14513 const X86Subtarget *Subtarget) {
14514 EVT VT = N->getValueType(0);
14515 SDValue LHS = N->getOperand(0);
14516 SDValue RHS = N->getOperand(1);
14517
14518 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014519 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014520 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014521 isHorizontalBinOp(LHS, RHS, true))
14522 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14523 return SDValue();
14524}
14525
14526/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14527static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14528 const X86Subtarget *Subtarget) {
14529 EVT VT = N->getValueType(0);
14530 SDValue LHS = N->getOperand(0);
14531 SDValue RHS = N->getOperand(1);
14532
14533 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014534 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014535 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014536 isHorizontalBinOp(LHS, RHS, false))
14537 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14538 return SDValue();
14539}
14540
Chris Lattner6cf73262008-01-25 06:14:17 +000014541/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14542/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014543static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014544 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14545 // F[X]OR(0.0, x) -> x
14546 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014547 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14548 if (C->getValueAPF().isPosZero())
14549 return N->getOperand(1);
14550 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14551 if (C->getValueAPF().isPosZero())
14552 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014553 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014554}
14555
14556/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014557static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014558 // FAND(0.0, x) -> 0.0
14559 // FAND(x, 0.0) -> 0.0
14560 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14561 if (C->getValueAPF().isPosZero())
14562 return N->getOperand(0);
14563 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14564 if (C->getValueAPF().isPosZero())
14565 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014566 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014567}
14568
Dan Gohmane5af2d32009-01-29 01:59:02 +000014569static SDValue PerformBTCombine(SDNode *N,
14570 SelectionDAG &DAG,
14571 TargetLowering::DAGCombinerInfo &DCI) {
14572 // BT ignores high bits in the bit index operand.
14573 SDValue Op1 = N->getOperand(1);
14574 if (Op1.hasOneUse()) {
14575 unsigned BitWidth = Op1.getValueSizeInBits();
14576 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14577 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014578 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14579 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014580 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014581 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14582 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14583 DCI.CommitTargetLoweringOpt(TLO);
14584 }
14585 return SDValue();
14586}
Chris Lattner83e6c992006-10-04 06:57:07 +000014587
Eli Friedman7a5e5552009-06-07 06:52:44 +000014588static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14589 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014590 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014591 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014592 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014593 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014594 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014595 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014596 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014597 }
14598 return SDValue();
14599}
14600
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014601static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14602 TargetLowering::DAGCombinerInfo &DCI,
14603 const X86Subtarget *Subtarget) {
14604 if (!DCI.isBeforeLegalizeOps())
14605 return SDValue();
14606
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014607 if (!Subtarget->hasAVX())
14608 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014609
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014610 // Optimize vectors in AVX mode
14611 // Sign extend v8i16 to v8i32 and
14612 // v4i32 to v4i64
14613 //
14614 // Divide input vector into two parts
14615 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14616 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14617 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014618
14619 EVT VT = N->getValueType(0);
14620 SDValue Op = N->getOperand(0);
14621 EVT OpVT = Op.getValueType();
14622 DebugLoc dl = N->getDebugLoc();
14623
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014624 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14625 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014626
14627 unsigned NumElems = OpVT.getVectorNumElements();
14628 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014629 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014630
14631 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014632 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014633
14634 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014635 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014636
14637 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014638 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014639
14640 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014641 VT.getVectorNumElements()/2);
14642
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014643 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14644 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14645
14646 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14647 }
14648 return SDValue();
14649}
14650
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014651static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14652 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014653 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14654 // (and (i32 x86isd::setcc_carry), 1)
14655 // This eliminates the zext. This transformation is necessary because
14656 // ISD::SETCC is always legalized to i8.
14657 DebugLoc dl = N->getDebugLoc();
14658 SDValue N0 = N->getOperand(0);
14659 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014660 EVT OpVT = N0.getValueType();
14661
Evan Cheng2e489c42009-12-16 00:53:11 +000014662 if (N0.getOpcode() == ISD::AND &&
14663 N0.hasOneUse() &&
14664 N0.getOperand(0).hasOneUse()) {
14665 SDValue N00 = N0.getOperand(0);
14666 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14667 return SDValue();
14668 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14669 if (!C || C->getZExtValue() != 1)
14670 return SDValue();
14671 return DAG.getNode(ISD::AND, dl, VT,
14672 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14673 N00.getOperand(0), N00.getOperand(1)),
14674 DAG.getConstant(1, VT));
14675 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014676 // Optimize vectors in AVX mode:
14677 //
14678 // v8i16 -> v8i32
14679 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14680 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14681 // Concat upper and lower parts.
14682 //
14683 // v4i32 -> v4i64
14684 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14685 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14686 // Concat upper and lower parts.
14687 //
14688 if (Subtarget->hasAVX()) {
14689
14690 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14691 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14692
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014693 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014694 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14695 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14696
14697 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14698 VT.getVectorNumElements()/2);
14699
14700 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14701 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14702
14703 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14704 }
14705 }
14706
Evan Cheng2e489c42009-12-16 00:53:11 +000014707
14708 return SDValue();
14709}
14710
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014711// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14712static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14713 unsigned X86CC = N->getConstantOperandVal(0);
14714 SDValue EFLAG = N->getOperand(1);
14715 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014716
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014717 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14718 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14719 // cases.
14720 if (X86CC == X86::COND_B)
14721 return DAG.getNode(ISD::AND, DL, MVT::i8,
14722 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14723 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14724 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014725
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014726 return SDValue();
14727}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014728
Benjamin Kramer1396c402011-06-18 11:09:41 +000014729static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14730 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014731 SDValue Op0 = N->getOperand(0);
14732 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14733 // a 32-bit target where SSE doesn't support i64->FP operations.
14734 if (Op0.getOpcode() == ISD::LOAD) {
14735 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14736 EVT VT = Ld->getValueType(0);
14737 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14738 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14739 !XTLI->getSubtarget()->is64Bit() &&
14740 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014741 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14742 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014743 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14744 return FILDChain;
14745 }
14746 }
14747 return SDValue();
14748}
14749
Chris Lattner23a01992010-12-20 01:37:09 +000014750// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14751static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14752 X86TargetLowering::DAGCombinerInfo &DCI) {
14753 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14754 // the result is either zero or one (depending on the input carry bit).
14755 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14756 if (X86::isZeroNode(N->getOperand(0)) &&
14757 X86::isZeroNode(N->getOperand(1)) &&
14758 // We don't have a good way to replace an EFLAGS use, so only do this when
14759 // dead right now.
14760 SDValue(N, 1).use_empty()) {
14761 DebugLoc DL = N->getDebugLoc();
14762 EVT VT = N->getValueType(0);
14763 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14764 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14765 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14766 DAG.getConstant(X86::COND_B,MVT::i8),
14767 N->getOperand(2)),
14768 DAG.getConstant(1, VT));
14769 return DCI.CombineTo(N, Res1, CarryOut);
14770 }
14771
14772 return SDValue();
14773}
14774
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014775// fold (add Y, (sete X, 0)) -> adc 0, Y
14776// (add Y, (setne X, 0)) -> sbb -1, Y
14777// (sub (sete X, 0), Y) -> sbb 0, Y
14778// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014779static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014780 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014781
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014782 // Look through ZExts.
14783 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14784 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14785 return SDValue();
14786
14787 SDValue SetCC = Ext.getOperand(0);
14788 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14789 return SDValue();
14790
14791 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14792 if (CC != X86::COND_E && CC != X86::COND_NE)
14793 return SDValue();
14794
14795 SDValue Cmp = SetCC.getOperand(1);
14796 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014797 !X86::isZeroNode(Cmp.getOperand(1)) ||
14798 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014799 return SDValue();
14800
14801 SDValue CmpOp0 = Cmp.getOperand(0);
14802 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14803 DAG.getConstant(1, CmpOp0.getValueType()));
14804
14805 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14806 if (CC == X86::COND_NE)
14807 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14808 DL, OtherVal.getValueType(), OtherVal,
14809 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14810 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14811 DL, OtherVal.getValueType(), OtherVal,
14812 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14813}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014814
Craig Topper54f952a2011-11-19 09:02:40 +000014815/// PerformADDCombine - Do target-specific dag combines on integer adds.
14816static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14817 const X86Subtarget *Subtarget) {
14818 EVT VT = N->getValueType(0);
14819 SDValue Op0 = N->getOperand(0);
14820 SDValue Op1 = N->getOperand(1);
14821
14822 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014823 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014824 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014825 isHorizontalBinOp(Op0, Op1, true))
14826 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14827
14828 return OptimizeConditionalInDecrement(N, DAG);
14829}
14830
14831static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14832 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014833 SDValue Op0 = N->getOperand(0);
14834 SDValue Op1 = N->getOperand(1);
14835
14836 // X86 can't encode an immediate LHS of a sub. See if we can push the
14837 // negation into a preceding instruction.
14838 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014839 // If the RHS of the sub is a XOR with one use and a constant, invert the
14840 // immediate. Then add one to the LHS of the sub so we can turn
14841 // X-Y -> X+~Y+1, saving one register.
14842 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14843 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014844 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014845 EVT VT = Op0.getValueType();
14846 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14847 Op1.getOperand(0),
14848 DAG.getConstant(~XorC, VT));
14849 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014850 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014851 }
14852 }
14853
Craig Topper54f952a2011-11-19 09:02:40 +000014854 // Try to synthesize horizontal adds from adds of shuffles.
14855 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014856 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014857 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14858 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014859 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14860
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014861 return OptimizeConditionalInDecrement(N, DAG);
14862}
14863
Dan Gohman475871a2008-07-27 21:46:04 +000014864SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014865 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014866 SelectionDAG &DAG = DCI.DAG;
14867 switch (N->getOpcode()) {
14868 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014869 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014870 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014871 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014872 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014873 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014874 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14875 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014876 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014877 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014878 case ISD::SHL:
14879 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014880 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014881 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014882 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014883 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014884 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014885 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014886 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014887 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14888 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014889 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014890 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14891 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014892 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014893 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014894 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014895 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014896 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014897 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014898 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014899 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014900 case X86ISD::UNPCKH:
14901 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014902 case X86ISD::MOVHLPS:
14903 case X86ISD::MOVLHPS:
14904 case X86ISD::PSHUFD:
14905 case X86ISD::PSHUFHW:
14906 case X86ISD::PSHUFLW:
14907 case X86ISD::MOVSS:
14908 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014909 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014910 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014911 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014912 }
14913
Dan Gohman475871a2008-07-27 21:46:04 +000014914 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014915}
14916
Evan Chenge5b51ac2010-04-17 06:13:15 +000014917/// isTypeDesirableForOp - Return true if the target has native support for
14918/// the specified value type and it is 'desirable' to use the type for the
14919/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14920/// instruction encodings are longer and some i16 instructions are slow.
14921bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14922 if (!isTypeLegal(VT))
14923 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014924 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014925 return true;
14926
14927 switch (Opc) {
14928 default:
14929 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014930 case ISD::LOAD:
14931 case ISD::SIGN_EXTEND:
14932 case ISD::ZERO_EXTEND:
14933 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014934 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014935 case ISD::SRL:
14936 case ISD::SUB:
14937 case ISD::ADD:
14938 case ISD::MUL:
14939 case ISD::AND:
14940 case ISD::OR:
14941 case ISD::XOR:
14942 return false;
14943 }
14944}
14945
14946/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014947/// beneficial for dag combiner to promote the specified node. If true, it
14948/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014949bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014950 EVT VT = Op.getValueType();
14951 if (VT != MVT::i16)
14952 return false;
14953
Evan Cheng4c26e932010-04-19 19:29:22 +000014954 bool Promote = false;
14955 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014956 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014957 default: break;
14958 case ISD::LOAD: {
14959 LoadSDNode *LD = cast<LoadSDNode>(Op);
14960 // If the non-extending load has a single use and it's not live out, then it
14961 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014962 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14963 Op.hasOneUse()*/) {
14964 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14965 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14966 // The only case where we'd want to promote LOAD (rather then it being
14967 // promoted as an operand is when it's only use is liveout.
14968 if (UI->getOpcode() != ISD::CopyToReg)
14969 return false;
14970 }
14971 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014972 Promote = true;
14973 break;
14974 }
14975 case ISD::SIGN_EXTEND:
14976 case ISD::ZERO_EXTEND:
14977 case ISD::ANY_EXTEND:
14978 Promote = true;
14979 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014980 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014981 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014982 SDValue N0 = Op.getOperand(0);
14983 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014984 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014985 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014986 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014987 break;
14988 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014989 case ISD::ADD:
14990 case ISD::MUL:
14991 case ISD::AND:
14992 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014993 case ISD::XOR:
14994 Commute = true;
14995 // fallthrough
14996 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014997 SDValue N0 = Op.getOperand(0);
14998 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014999 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015000 return false;
15001 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015002 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015003 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015004 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015005 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015006 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015007 }
15008 }
15009
15010 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015011 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015012}
15013
Evan Cheng60c07e12006-07-05 22:17:51 +000015014//===----------------------------------------------------------------------===//
15015// X86 Inline Assembly Support
15016//===----------------------------------------------------------------------===//
15017
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015018namespace {
15019 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015020 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015021 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015022
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015023 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015024 StringRef piece(*args[i]);
15025 if (!s.startswith(piece)) // Check if the piece matches.
15026 return false;
15027
15028 s = s.substr(piece.size());
15029 StringRef::size_type pos = s.find_first_not_of(" \t");
15030 if (pos == 0) // We matched a prefix.
15031 return false;
15032
15033 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015034 }
15035
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015036 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015037 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015038 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015039}
15040
Chris Lattnerb8105652009-07-20 17:51:36 +000015041bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15042 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015043
15044 std::string AsmStr = IA->getAsmString();
15045
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015046 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15047 if (!Ty || Ty->getBitWidth() % 16 != 0)
15048 return false;
15049
Chris Lattnerb8105652009-07-20 17:51:36 +000015050 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015051 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015052 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015053
15054 switch (AsmPieces.size()) {
15055 default: return false;
15056 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015057 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015058 // we will turn this bswap into something that will be lowered to logical
15059 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15060 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015061 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015062 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15063 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15064 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15065 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15066 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15067 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015068 // No need to check constraints, nothing other than the equivalent of
15069 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015070 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015071 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015072
Chris Lattnerb8105652009-07-20 17:51:36 +000015073 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015074 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015075 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015076 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15077 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015078 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015079 const std::string &ConstraintsStr = IA->getConstraintString();
15080 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015081 std::sort(AsmPieces.begin(), AsmPieces.end());
15082 if (AsmPieces.size() == 4 &&
15083 AsmPieces[0] == "~{cc}" &&
15084 AsmPieces[1] == "~{dirflag}" &&
15085 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015086 AsmPieces[3] == "~{fpsr}")
15087 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015088 }
15089 break;
15090 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015091 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015092 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015093 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15094 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15095 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015096 AsmPieces.clear();
15097 const std::string &ConstraintsStr = IA->getConstraintString();
15098 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15099 std::sort(AsmPieces.begin(), AsmPieces.end());
15100 if (AsmPieces.size() == 4 &&
15101 AsmPieces[0] == "~{cc}" &&
15102 AsmPieces[1] == "~{dirflag}" &&
15103 AsmPieces[2] == "~{flags}" &&
15104 AsmPieces[3] == "~{fpsr}")
15105 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015106 }
Evan Cheng55d42002011-01-08 01:24:27 +000015107
15108 if (CI->getType()->isIntegerTy(64)) {
15109 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15110 if (Constraints.size() >= 2 &&
15111 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15112 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15113 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015114 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15115 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15116 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015117 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015118 }
15119 }
15120 break;
15121 }
15122 return false;
15123}
15124
15125
15126
Chris Lattnerf4dff842006-07-11 02:54:03 +000015127/// getConstraintType - Given a constraint letter, return the type of
15128/// constraint it is for this target.
15129X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015130X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15131 if (Constraint.size() == 1) {
15132 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015133 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015134 case 'q':
15135 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015136 case 'f':
15137 case 't':
15138 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015139 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015140 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015141 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015142 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015143 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015144 case 'a':
15145 case 'b':
15146 case 'c':
15147 case 'd':
15148 case 'S':
15149 case 'D':
15150 case 'A':
15151 return C_Register;
15152 case 'I':
15153 case 'J':
15154 case 'K':
15155 case 'L':
15156 case 'M':
15157 case 'N':
15158 case 'G':
15159 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015160 case 'e':
15161 case 'Z':
15162 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015163 default:
15164 break;
15165 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015166 }
Chris Lattner4234f572007-03-25 02:14:49 +000015167 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015168}
15169
John Thompson44ab89e2010-10-29 17:29:13 +000015170/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015171/// This object must already have been set up with the operand type
15172/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015173TargetLowering::ConstraintWeight
15174 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015175 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015176 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015177 Value *CallOperandVal = info.CallOperandVal;
15178 // If we don't have a value, we can't do a match,
15179 // but allow it at the lowest weight.
15180 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015181 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015182 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015183 // Look at the constraint type.
15184 switch (*constraint) {
15185 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015186 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15187 case 'R':
15188 case 'q':
15189 case 'Q':
15190 case 'a':
15191 case 'b':
15192 case 'c':
15193 case 'd':
15194 case 'S':
15195 case 'D':
15196 case 'A':
15197 if (CallOperandVal->getType()->isIntegerTy())
15198 weight = CW_SpecificReg;
15199 break;
15200 case 'f':
15201 case 't':
15202 case 'u':
15203 if (type->isFloatingPointTy())
15204 weight = CW_SpecificReg;
15205 break;
15206 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015207 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015208 weight = CW_SpecificReg;
15209 break;
15210 case 'x':
15211 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015212 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015213 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015214 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015215 break;
15216 case 'I':
15217 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15218 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015219 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015220 }
15221 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015222 case 'J':
15223 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15224 if (C->getZExtValue() <= 63)
15225 weight = CW_Constant;
15226 }
15227 break;
15228 case 'K':
15229 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15230 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15231 weight = CW_Constant;
15232 }
15233 break;
15234 case 'L':
15235 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15236 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15237 weight = CW_Constant;
15238 }
15239 break;
15240 case 'M':
15241 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15242 if (C->getZExtValue() <= 3)
15243 weight = CW_Constant;
15244 }
15245 break;
15246 case 'N':
15247 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15248 if (C->getZExtValue() <= 0xff)
15249 weight = CW_Constant;
15250 }
15251 break;
15252 case 'G':
15253 case 'C':
15254 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15255 weight = CW_Constant;
15256 }
15257 break;
15258 case 'e':
15259 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15260 if ((C->getSExtValue() >= -0x80000000LL) &&
15261 (C->getSExtValue() <= 0x7fffffffLL))
15262 weight = CW_Constant;
15263 }
15264 break;
15265 case 'Z':
15266 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15267 if (C->getZExtValue() <= 0xffffffff)
15268 weight = CW_Constant;
15269 }
15270 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015271 }
15272 return weight;
15273}
15274
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015275/// LowerXConstraint - try to replace an X constraint, which matches anything,
15276/// with another that has more specific requirements based on the type of the
15277/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015278const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015279LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015280 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15281 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015282 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015283 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015284 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015285 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015286 return "x";
15287 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015288
Chris Lattner5e764232008-04-26 23:02:14 +000015289 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015290}
15291
Chris Lattner48884cd2007-08-25 00:47:38 +000015292/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15293/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015294void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015295 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015296 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015297 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015298 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015299
Eric Christopher100c8332011-06-02 23:16:42 +000015300 // Only support length 1 constraints for now.
15301 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015302
Eric Christopher100c8332011-06-02 23:16:42 +000015303 char ConstraintLetter = Constraint[0];
15304 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015305 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015306 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015307 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015308 if (C->getZExtValue() <= 31) {
15309 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015310 break;
15311 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015312 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015313 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015314 case 'J':
15315 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015316 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015317 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15318 break;
15319 }
15320 }
15321 return;
15322 case 'K':
15323 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015324 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015325 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15326 break;
15327 }
15328 }
15329 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015330 case 'N':
15331 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015332 if (C->getZExtValue() <= 255) {
15333 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015334 break;
15335 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015336 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015337 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015338 case 'e': {
15339 // 32-bit signed value
15340 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015341 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15342 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015343 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015344 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015345 break;
15346 }
15347 // FIXME gcc accepts some relocatable values here too, but only in certain
15348 // memory models; it's complicated.
15349 }
15350 return;
15351 }
15352 case 'Z': {
15353 // 32-bit unsigned value
15354 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015355 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15356 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015357 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15358 break;
15359 }
15360 }
15361 // FIXME gcc accepts some relocatable values here too, but only in certain
15362 // memory models; it's complicated.
15363 return;
15364 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015365 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015366 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015367 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015368 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015369 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015370 break;
15371 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015372
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015373 // In any sort of PIC mode addresses need to be computed at runtime by
15374 // adding in a register or some sort of table lookup. These can't
15375 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015376 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015377 return;
15378
Chris Lattnerdc43a882007-05-03 16:52:29 +000015379 // If we are in non-pic codegen mode, we allow the address of a global (with
15380 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015381 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015382 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015383
Chris Lattner49921962009-05-08 18:23:14 +000015384 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15385 while (1) {
15386 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15387 Offset += GA->getOffset();
15388 break;
15389 } else if (Op.getOpcode() == ISD::ADD) {
15390 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15391 Offset += C->getZExtValue();
15392 Op = Op.getOperand(0);
15393 continue;
15394 }
15395 } else if (Op.getOpcode() == ISD::SUB) {
15396 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15397 Offset += -C->getZExtValue();
15398 Op = Op.getOperand(0);
15399 continue;
15400 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015401 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015402
Chris Lattner49921962009-05-08 18:23:14 +000015403 // Otherwise, this isn't something we can handle, reject it.
15404 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015405 }
Eric Christopherfd179292009-08-27 18:07:15 +000015406
Dan Gohman46510a72010-04-15 01:51:59 +000015407 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015408 // If we require an extra load to get this address, as in PIC mode, we
15409 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015410 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15411 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015412 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015413
Devang Patel0d881da2010-07-06 22:08:15 +000015414 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15415 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015416 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015417 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015418 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015419
Gabor Greifba36cb52008-08-28 21:40:38 +000015420 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015421 Ops.push_back(Result);
15422 return;
15423 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015424 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015425}
15426
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015427std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015428X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015429 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015430 // First, see if this is a constraint that directly corresponds to an LLVM
15431 // register class.
15432 if (Constraint.size() == 1) {
15433 // GCC Constraint Letters
15434 switch (Constraint[0]) {
15435 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015436 // TODO: Slight differences here in allocation order and leaving
15437 // RIP in the class. Do they matter any more here than they do
15438 // in the normal allocation?
15439 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15440 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015441 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015442 return std::make_pair(0U, X86::GR32RegisterClass);
15443 else if (VT == MVT::i16)
15444 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015445 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015446 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015447 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015448 return std::make_pair(0U, X86::GR64RegisterClass);
15449 break;
15450 }
15451 // 32-bit fallthrough
15452 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015453 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015454 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15455 else if (VT == MVT::i16)
15456 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015457 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015458 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15459 else if (VT == MVT::i64)
15460 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15461 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015462 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015463 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015464 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015465 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015466 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015467 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015468 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015469 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015470 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015471 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015472 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015473 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15474 if (VT == MVT::i16)
15475 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15476 if (VT == MVT::i32 || !Subtarget->is64Bit())
15477 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15478 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015479 case 'f': // FP Stack registers.
15480 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15481 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015482 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015483 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015484 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015485 return std::make_pair(0U, X86::RFP64RegisterClass);
15486 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015487 case 'y': // MMX_REGS if MMX allowed.
15488 if (!Subtarget->hasMMX()) break;
15489 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015490 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015491 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015492 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015493 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015494 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015495
Owen Anderson825b72b2009-08-11 20:47:22 +000015496 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015497 default: break;
15498 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015499 case MVT::f32:
15500 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015501 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015502 case MVT::f64:
15503 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015504 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015505 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015506 case MVT::v16i8:
15507 case MVT::v8i16:
15508 case MVT::v4i32:
15509 case MVT::v2i64:
15510 case MVT::v4f32:
15511 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015512 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015513 // AVX types.
15514 case MVT::v32i8:
15515 case MVT::v16i16:
15516 case MVT::v8i32:
15517 case MVT::v4i64:
15518 case MVT::v8f32:
15519 case MVT::v4f64:
15520 return std::make_pair(0U, X86::VR256RegisterClass);
15521
Chris Lattner0f65cad2007-04-09 05:49:22 +000015522 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015523 break;
15524 }
15525 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015526
Chris Lattnerf76d1802006-07-31 23:26:50 +000015527 // Use the default implementation in TargetLowering to convert the register
15528 // constraint into a member of a register class.
15529 std::pair<unsigned, const TargetRegisterClass*> Res;
15530 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015531
15532 // Not found as a standard register?
15533 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015534 // Map st(0) -> st(7) -> ST0
15535 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15536 tolower(Constraint[1]) == 's' &&
15537 tolower(Constraint[2]) == 't' &&
15538 Constraint[3] == '(' &&
15539 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15540 Constraint[5] == ')' &&
15541 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015542
Chris Lattner56d77c72009-09-13 22:41:48 +000015543 Res.first = X86::ST0+Constraint[4]-'0';
15544 Res.second = X86::RFP80RegisterClass;
15545 return Res;
15546 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015547
Chris Lattner56d77c72009-09-13 22:41:48 +000015548 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015549 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015550 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015551 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015552 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015553 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015554
15555 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015556 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015557 Res.first = X86::EFLAGS;
15558 Res.second = X86::CCRRegisterClass;
15559 return Res;
15560 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015561
Dale Johannesen330169f2008-11-13 21:52:36 +000015562 // 'A' means EAX + EDX.
15563 if (Constraint == "A") {
15564 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015565 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015566 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015567 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015568 return Res;
15569 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015570
Chris Lattnerf76d1802006-07-31 23:26:50 +000015571 // Otherwise, check to see if this is a register class of the wrong value
15572 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15573 // turn into {ax},{dx}.
15574 if (Res.second->hasType(VT))
15575 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015576
Chris Lattnerf76d1802006-07-31 23:26:50 +000015577 // All of the single-register GCC register classes map their values onto
15578 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15579 // really want an 8-bit or 32-bit register, map to the appropriate register
15580 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015581 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015582 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015583 unsigned DestReg = 0;
15584 switch (Res.first) {
15585 default: break;
15586 case X86::AX: DestReg = X86::AL; break;
15587 case X86::DX: DestReg = X86::DL; break;
15588 case X86::CX: DestReg = X86::CL; break;
15589 case X86::BX: DestReg = X86::BL; break;
15590 }
15591 if (DestReg) {
15592 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015593 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015594 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015595 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015596 unsigned DestReg = 0;
15597 switch (Res.first) {
15598 default: break;
15599 case X86::AX: DestReg = X86::EAX; break;
15600 case X86::DX: DestReg = X86::EDX; break;
15601 case X86::CX: DestReg = X86::ECX; break;
15602 case X86::BX: DestReg = X86::EBX; break;
15603 case X86::SI: DestReg = X86::ESI; break;
15604 case X86::DI: DestReg = X86::EDI; break;
15605 case X86::BP: DestReg = X86::EBP; break;
15606 case X86::SP: DestReg = X86::ESP; break;
15607 }
15608 if (DestReg) {
15609 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015610 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015611 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015612 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015613 unsigned DestReg = 0;
15614 switch (Res.first) {
15615 default: break;
15616 case X86::AX: DestReg = X86::RAX; break;
15617 case X86::DX: DestReg = X86::RDX; break;
15618 case X86::CX: DestReg = X86::RCX; break;
15619 case X86::BX: DestReg = X86::RBX; break;
15620 case X86::SI: DestReg = X86::RSI; break;
15621 case X86::DI: DestReg = X86::RDI; break;
15622 case X86::BP: DestReg = X86::RBP; break;
15623 case X86::SP: DestReg = X86::RSP; break;
15624 }
15625 if (DestReg) {
15626 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015627 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015628 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015629 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015630 } else if (Res.second == X86::FR32RegisterClass ||
15631 Res.second == X86::FR64RegisterClass ||
15632 Res.second == X86::VR128RegisterClass) {
15633 // Handle references to XMM physical registers that got mapped into the
15634 // wrong class. This can happen with constraints like {xmm0} where the
15635 // target independent register mapper will just pick the first match it can
15636 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015637 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015638 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015639 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015640 Res.second = X86::FR64RegisterClass;
15641 else if (X86::VR128RegisterClass->hasType(VT))
15642 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015643 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015644
Chris Lattnerf76d1802006-07-31 23:26:50 +000015645 return Res;
15646}