blob: 167e0bd79f98b9772b59ae645bd98c4e77a52d3f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetter3e1ab4b2015-04-10 09:31:40 +020059#define DRIVER_DATE "20150410"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
Damien Lespiau8232edb2015-03-17 11:39:35 +0200133#define I915_MAX_PLANES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700139};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800141
Damien Lespiaud615a162014-03-03 17:31:48 +0000142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300143
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300154#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
Paulo Zanonib97186f2013-05-03 12:15:36 -0300166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300176 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300195 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300196
197 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Chris Wilson2a2d5482012-12-03 11:49:06 +0000220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700226
Damien Lespiau055e3932014-08-18 13:49:10 +0100227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237
Damien Lespiaud79b8142014-05-13 23:32:23 +0100238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
Damien Lespiaud063ae42014-05-13 23:32:21 +0100241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
Damien Lespiaub2784e12014-08-05 11:29:37 +0100244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
Damien Lespiaub4037452014-08-04 22:01:33 +0100254#define for_each_digital_port(dev, digital_port) \
255 list_for_each_entry(digital_port, \
256 &dev->mode_config.encoder_list, \
257 base.base.head)
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200258
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200259#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
260 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
261 if ((intel_encoder)->base.crtc == (__crtc))
262
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800263#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
264 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
265 if ((intel_connector)->base.encoder == (__encoder))
266
Borun Fub04c5bd2014-07-12 10:02:27 +0530267#define for_each_power_domain(domain, mask) \
268 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
269 if ((1 << (domain)) & (mask))
270
Daniel Vettere7b903d2013-06-05 13:34:14 +0200271struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100272struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100273struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200274
Daniel Vettere2b78262013-06-07 23:10:03 +0200275enum intel_dpll_id {
276 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
277 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300278 DPLL_ID_PCH_PLL_A = 0,
279 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000280 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300281 DPLL_ID_WRPLL1 = 0,
282 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000283 /* skl */
284 DPLL_ID_SKL_DPLL1 = 0,
285 DPLL_ID_SKL_DPLL2 = 1,
286 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200287};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000288#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100289
Daniel Vetter53589012013-06-05 13:34:16 +0200290struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100291 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200292 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200293 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200294 uint32_t fp0;
295 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100296
297 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300298 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000299
300 /* skl */
301 /*
302 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
303 * lower part of crtl1 and they get shifted into position when writing
304 * the register. This allows us to easily compare the state to share
305 * the DPLL.
306 */
307 uint32_t ctrl1;
308 /* HDMI only, 0 when used for DP */
309 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530310
311 /* bxt */
312 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200313};
314
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200315struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200316 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200317 struct intel_dpll_hw_state hw_state;
318};
319
320struct intel_shared_dpll {
321 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200322 struct intel_shared_dpll_config *new_config;
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 int active; /* count of number of active CRTCs (i.e. DPMS on) */
325 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200326 const char *name;
327 /* should match the index in the dev_priv->shared_dplls array */
328 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300329 /* The mode_set hook is optional and should be used together with the
330 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200331 void (*mode_set)(struct drm_i915_private *dev_priv,
332 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200333 void (*enable)(struct drm_i915_private *dev_priv,
334 struct intel_shared_dpll *pll);
335 void (*disable)(struct drm_i915_private *dev_priv,
336 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200337 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
338 struct intel_shared_dpll *pll,
339 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000342#define SKL_DPLL0 0
343#define SKL_DPLL1 1
344#define SKL_DPLL2 2
345#define SKL_DPLL3 3
346
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100347/* Used by dp and fdi links */
348struct intel_link_m_n {
349 uint32_t tu;
350 uint32_t gmch_m;
351 uint32_t gmch_n;
352 uint32_t link_m;
353 uint32_t link_n;
354};
355
356void intel_link_compute_m_n(int bpp, int nlanes,
357 int pixel_clock, int link_clock,
358 struct intel_link_m_n *m_n);
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360/* Interface history:
361 *
362 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100363 * 1.2: Add Power Management
364 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100365 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000366 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000367 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
368 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 */
370#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000371#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#define DRIVER_PATCHLEVEL 0
373
Chris Wilson23bc5982010-09-29 16:10:57 +0100374#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700375
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700376struct opregion_header;
377struct opregion_acpi;
378struct opregion_swsci;
379struct opregion_asle;
380
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100381struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700382 struct opregion_header __iomem *header;
383 struct opregion_acpi __iomem *acpi;
384 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300385 u32 swsci_gbda_sub_functions;
386 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700387 struct opregion_asle __iomem *asle;
388 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000389 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200390 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100391};
Chris Wilson44834a62010-08-19 16:09:23 +0100392#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100393
Chris Wilson6ef3d422010-08-04 20:26:07 +0100394struct intel_overlay;
395struct intel_overlay_error_state;
396
Jesse Barnesde151cf2008-11-12 10:03:55 -0800397#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300398#define I915_MAX_NUM_FENCES 32
399/* 32 fences + sign bit for FENCE_REG_NONE */
400#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800401
402struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200403 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000404 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100405 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800406};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000407
yakui_zhao9b9d1722009-05-31 17:17:17 +0800408struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100409 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800410 u8 dvo_port;
411 u8 slave_addr;
412 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100413 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400414 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800415};
416
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000417struct intel_display_error_state;
418
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700419struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200420 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800421 struct timeval time;
422
Mika Kuoppalacb383002014-02-25 17:11:25 +0200423 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200424 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200425 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200426
Ben Widawsky585b0282014-01-30 00:19:37 -0800427 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700428 u32 eir;
429 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700430 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700431 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700432 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000433 u32 derrmr;
434 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800435 u32 error; /* gen6+ */
436 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200437 u32 fault_data0; /* gen8, gen9 */
438 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800439 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800440 u32 gac_eco;
441 u32 gam_ecochk;
442 u32 gab_ctl;
443 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800444 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800445 u64 fence[I915_MAX_NUM_FENCES];
446 struct intel_overlay_error_state *overlay;
447 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700448 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800449
Chris Wilson52d39a22012-02-15 11:25:37 +0000450 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000451 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800452 /* Software tracked state */
453 bool waiting;
454 int hangcheck_score;
455 enum intel_ring_hangcheck_action hangcheck_action;
456 int num_requests;
457
458 /* our own tracking of ring head and tail */
459 u32 cpu_ring_head;
460 u32 cpu_ring_tail;
461
462 u32 semaphore_seqno[I915_NUM_RINGS - 1];
463
464 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100465 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800466 u32 tail;
467 u32 head;
468 u32 ctl;
469 u32 hws;
470 u32 ipeir;
471 u32 ipehr;
472 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800473 u32 bbstate;
474 u32 instpm;
475 u32 instps;
476 u32 seqno;
477 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800479 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700480 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800481 u32 rc_psmi; /* sleep state */
482 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
483
Chris Wilson52d39a22012-02-15 11:25:37 +0000484 struct drm_i915_error_object {
485 int page_count;
486 u32 gtt_offset;
487 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200488 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800489
Chris Wilson52d39a22012-02-15 11:25:37 +0000490 struct drm_i915_error_request {
491 long jiffies;
492 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000493 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000494 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800495
496 struct {
497 u32 gfx_mode;
498 union {
499 u64 pdp[4];
500 u32 pp_dir_base;
501 };
502 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200503
504 pid_t pid;
505 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000506 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100507
Chris Wilson9df30792010-02-18 10:24:56 +0000508 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000509 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000510 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100511 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000512 u32 gtt_offset;
513 u32 read_domains;
514 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200515 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000516 s32 pinned:2;
517 u32 tiling:2;
518 u32 dirty:1;
519 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100520 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100521 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100522 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700523 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800524
Ben Widawsky95f53012013-07-31 17:00:15 -0700525 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100526 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700527};
528
Jani Nikula7bd688c2013-11-08 16:48:56 +0200529struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200530struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200531struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000532struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100533struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200534struct intel_limit;
535struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100536
Jesse Barnese70236a2009-09-21 10:42:27 -0700537struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400538 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200539 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700540 void (*disable_fbc)(struct drm_device *dev);
541 int (*get_display_clock_speed)(struct drm_device *dev);
542 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200543 /**
544 * find_dpll() - Find the best values for the PLL
545 * @limit: limits for the PLL
546 * @crtc: current CRTC
547 * @target: target frequency in kHz
548 * @refclk: reference clock frequency in kHz
549 * @match_clock: if provided, @best_clock P divider must
550 * match the P divider from @match_clock
551 * used for LVDS downclocking
552 * @best_clock: best PLL values found
553 *
554 * Returns true on success, false on failure.
555 */
556 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200558 int target, int refclk,
559 struct dpll *match_clock,
560 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300561 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300562 void (*update_sprite_wm)(struct drm_plane *plane,
563 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200564 uint32_t sprite_width, uint32_t sprite_height,
565 int pixel_size, bool enable, bool scaled);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +0200566 void (*modeset_global_resources)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100567 /* Returns the active state of the crtc, and if the crtc is active,
568 * fills out the pipe-config with the hw state. */
569 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200570 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000571 void (*get_initial_plane_config)(struct intel_crtc *,
572 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200573 int (*crtc_compute_clock)(struct intel_crtc *crtc,
574 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200575 void (*crtc_enable)(struct drm_crtc *crtc);
576 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100577 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200578 void (*audio_codec_enable)(struct drm_connector *connector,
579 struct intel_encoder *encoder,
580 struct drm_display_mode *mode);
581 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700582 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700583 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700584 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
585 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700586 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100587 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700588 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200589 void (*update_primary_plane)(struct drm_crtc *crtc,
590 struct drm_framebuffer *fb,
591 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100592 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700593 /* clock updates for mode set */
594 /* cursor updates */
595 /* render clock increase/decrease */
596 /* display clock increase/decrease */
597 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200598
Ville Syrjälä6517d272014-11-07 11:16:02 +0200599 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200600 uint32_t (*get_backlight)(struct intel_connector *connector);
601 void (*set_backlight)(struct intel_connector *connector,
602 uint32_t level);
603 void (*disable_backlight)(struct intel_connector *connector);
604 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700605};
606
Mika Kuoppala48c10262015-01-16 11:34:41 +0200607enum forcewake_domain_id {
608 FW_DOMAIN_ID_RENDER = 0,
609 FW_DOMAIN_ID_BLITTER,
610 FW_DOMAIN_ID_MEDIA,
611
612 FW_DOMAIN_ID_COUNT
613};
614
615enum forcewake_domains {
616 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
617 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
618 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
619 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
620 FORCEWAKE_BLITTER |
621 FORCEWAKE_MEDIA)
622};
623
Chris Wilson907b28c2013-07-19 20:36:52 +0100624struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530625 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200626 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530627 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200628 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700629
630 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
631 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
632 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
633 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
634
635 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
636 uint8_t val, bool trace);
637 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
638 uint16_t val, bool trace);
639 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
640 uint32_t val, bool trace);
641 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
642 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300643};
644
Chris Wilson907b28c2013-07-19 20:36:52 +0100645struct intel_uncore {
646 spinlock_t lock; /** lock is also taken in irq contexts. */
647
648 struct intel_uncore_funcs funcs;
649
650 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200651 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100652
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200653 struct intel_uncore_forcewake_domain {
654 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200655 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200656 unsigned wake_count;
657 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200658 u32 reg_set;
659 u32 val_set;
660 u32 val_clear;
661 u32 reg_ack;
662 u32 reg_post;
663 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200664 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100665};
666
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200667/* Iterate over initialised fw domains */
668#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
669 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
670 (i__) < FW_DOMAIN_ID_COUNT; \
671 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
672 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
673
674#define for_each_fw_domain(domain__, dev_priv__, i__) \
675 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
676
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100677#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
678 func(is_mobile) sep \
679 func(is_i85x) sep \
680 func(is_i915g) sep \
681 func(is_i945gm) sep \
682 func(is_g33) sep \
683 func(need_gfx_hws) sep \
684 func(is_g4x) sep \
685 func(is_pineview) sep \
686 func(is_broadwater) sep \
687 func(is_crestline) sep \
688 func(is_ivybridge) sep \
689 func(is_valleyview) sep \
690 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530691 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700692 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100693 func(has_fbc) sep \
694 func(has_pipe_cxsr) sep \
695 func(has_hotplug) sep \
696 func(cursor_needs_physical) sep \
697 func(has_overlay) sep \
698 func(overlay_needs_physical) sep \
699 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100700 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100701 func(has_ddi) sep \
702 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200703
Damien Lespiaua587f772013-04-22 18:40:38 +0100704#define DEFINE_FLAG(name) u8 name:1
705#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200706
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500707struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200708 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100709 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700710 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000711 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000712 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700713 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100714 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200715 /* Register offsets for the various display pipes and transcoders */
716 int pipe_offsets[I915_MAX_TRANSCODERS];
717 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200718 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300719 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600720
721 /* Slice/subslice/EU info */
722 u8 slice_total;
723 u8 subslice_total;
724 u8 subslice_per_slice;
725 u8 eu_total;
726 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000727 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
728 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600729 u8 has_slice_pg:1;
730 u8 has_subslice_pg:1;
731 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500732};
733
Damien Lespiaua587f772013-04-22 18:40:38 +0100734#undef DEFINE_FLAG
735#undef SEP_SEMICOLON
736
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800737enum i915_cache_level {
738 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100739 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
740 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
741 caches, eg sampler/render caches, and the
742 large Last-Level-Cache. LLC is coherent with
743 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100744 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800745};
746
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300747struct i915_ctx_hang_stats {
748 /* This context had batch pending when hang was declared */
749 unsigned batch_pending;
750
751 /* This context had batch active when hang was declared */
752 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300753
754 /* Time when this context was last blamed for a GPU reset */
755 unsigned long guilty_ts;
756
Chris Wilson676fa572014-12-24 08:13:39 -0800757 /* If the contexts causes a second GPU hang within this time,
758 * it is permanently banned from submitting any more work.
759 */
760 unsigned long ban_period_seconds;
761
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300762 /* This context is banned to submit more work */
763 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300764};
Ben Widawsky40521052012-06-04 14:42:43 -0700765
766/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100767#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100768/**
769 * struct intel_context - as the name implies, represents a context.
770 * @ref: reference count.
771 * @user_handle: userspace tracking identity for this context.
772 * @remap_slice: l3 row remapping information.
773 * @file_priv: filp associated with this context (NULL for global default
774 * context).
775 * @hang_stats: information about the role of this context in possible GPU
776 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100777 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100778 * @legacy_hw_ctx: render context backing object and whether it is correctly
779 * initialized (legacy ring submission mechanism only).
780 * @link: link in the global list of contexts.
781 *
782 * Contexts are memory images used by the hardware to store copies of their
783 * internal state.
784 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100785struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300786 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100787 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700788 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700789 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300790 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200791 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700792
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100793 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100794 struct {
795 struct drm_i915_gem_object *rcs_state;
796 bool initialized;
797 } legacy_hw_ctx;
798
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100799 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100800 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100801 struct {
802 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100803 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200804 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100805 } engine[I915_NUM_RINGS];
806
Ben Widawskya33afea2013-09-17 21:12:45 -0700807 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700808};
809
Paulo Zanonia4001f12015-02-13 17:23:44 -0200810enum fb_op_origin {
811 ORIGIN_GTT,
812 ORIGIN_CPU,
813 ORIGIN_CS,
814 ORIGIN_FLIP,
815};
816
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700817struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200818 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700819 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700820 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200821 unsigned int possible_framebuffer_bits;
822 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200823 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700824 int y;
825
Ben Widawskyc4213882014-06-19 12:06:10 -0700826 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700827 struct drm_mm_node *compressed_llb;
828
Rodrigo Vivida46f932014-08-01 02:04:45 -0700829 bool false_color;
830
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300831 /* Tracks whether the HW is actually enabled, not whether the feature is
832 * possible. */
833 bool enabled;
834
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700835 struct intel_fbc_work {
836 struct delayed_work work;
837 struct drm_crtc *crtc;
838 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700839 } *fbc_work;
840
Chris Wilson29ebf902013-07-27 17:23:55 +0100841 enum no_fbc_reason {
842 FBC_OK, /* FBC is enabled */
843 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700844 FBC_NO_OUTPUT, /* no outputs enabled to compress */
845 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
846 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
847 FBC_MODE_TOO_LARGE, /* mode too large for compression */
848 FBC_BAD_PLANE, /* fbc not supported on plane */
849 FBC_NOT_TILED, /* buffer not tiled */
850 FBC_MULTIPLE_PIPES, /* more than one pipe active */
851 FBC_MODULE_PARAM,
852 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
853 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800854};
855
Vandana Kannan96178ee2015-01-10 02:25:56 +0530856/**
857 * HIGH_RR is the highest eDP panel refresh rate read from EDID
858 * LOW_RR is the lowest eDP panel refresh rate found from EDID
859 * parsing for same resolution.
860 */
861enum drrs_refresh_rate_type {
862 DRRS_HIGH_RR,
863 DRRS_LOW_RR,
864 DRRS_MAX_RR, /* RR count */
865};
866
867enum drrs_support_type {
868 DRRS_NOT_SUPPORTED = 0,
869 STATIC_DRRS_SUPPORT = 1,
870 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530871};
872
Daniel Vetter2807cf62014-07-11 10:30:11 -0700873struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530874struct i915_drrs {
875 struct mutex mutex;
876 struct delayed_work work;
877 struct intel_dp *dp;
878 unsigned busy_frontbuffer_bits;
879 enum drrs_refresh_rate_type refresh_rate_type;
880 enum drrs_support_type type;
881};
882
Rodrigo Vivia031d702013-10-03 16:15:06 -0300883struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700884 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300885 bool sink_support;
886 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700887 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700888 bool active;
889 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700890 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530891 bool psr2_support;
892 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300893};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700894
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800895enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300896 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800897 PCH_IBX, /* Ibexpeak PCH */
898 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300899 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530900 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700901 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800902};
903
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200904enum intel_sbi_destination {
905 SBI_ICLK,
906 SBI_MPHY,
907};
908
Jesse Barnesb690e962010-07-19 13:53:12 -0700909#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700910#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100911#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000912#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300913#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100914#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700915
Dave Airlie8be48d92010-03-30 05:34:14 +0000916struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100917struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000918
Daniel Vetterc2b91522012-02-14 22:37:19 +0100919struct intel_gmbus {
920 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000921 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100922 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100923 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100924 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100925 struct drm_i915_private *dev_priv;
926};
927
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100928struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000929 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000930 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700931 u32 savePP_ON_DELAYS;
932 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000933 u32 savePP_ON;
934 u32 savePP_OFF;
935 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700936 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000937 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800938 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800939 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000940 u32 saveSWF0[16];
941 u32 saveSWF1[16];
942 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200943 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400944 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800945 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100946};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100947
Imre Deakddeea5b2014-05-05 15:19:56 +0300948struct vlv_s0ix_state {
949 /* GAM */
950 u32 wr_watermark;
951 u32 gfx_prio_ctrl;
952 u32 arb_mode;
953 u32 gfx_pend_tlb0;
954 u32 gfx_pend_tlb1;
955 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
956 u32 media_max_req_count;
957 u32 gfx_max_req_count;
958 u32 render_hwsp;
959 u32 ecochk;
960 u32 bsd_hwsp;
961 u32 blt_hwsp;
962 u32 tlb_rd_addr;
963
964 /* MBC */
965 u32 g3dctl;
966 u32 gsckgctl;
967 u32 mbctl;
968
969 /* GCP */
970 u32 ucgctl1;
971 u32 ucgctl3;
972 u32 rcgctl1;
973 u32 rcgctl2;
974 u32 rstctl;
975 u32 misccpctl;
976
977 /* GPM */
978 u32 gfxpause;
979 u32 rpdeuhwtc;
980 u32 rpdeuc;
981 u32 ecobus;
982 u32 pwrdwnupctl;
983 u32 rp_down_timeout;
984 u32 rp_deucsw;
985 u32 rcubmabdtmr;
986 u32 rcedata;
987 u32 spare2gh;
988
989 /* Display 1 CZ domain */
990 u32 gt_imr;
991 u32 gt_ier;
992 u32 pm_imr;
993 u32 pm_ier;
994 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
995
996 /* GT SA CZ domain */
997 u32 tilectl;
998 u32 gt_fifoctl;
999 u32 gtlc_wake_ctrl;
1000 u32 gtlc_survive;
1001 u32 pmwgicz;
1002
1003 /* Display 2 CZ domain */
1004 u32 gu_ctl0;
1005 u32 gu_ctl1;
1006 u32 clock_gate_dis2;
1007};
1008
Chris Wilsonbf225f22014-07-10 20:31:18 +01001009struct intel_rps_ei {
1010 u32 cz_clock;
1011 u32 render_c0;
1012 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001013};
1014
Daniel Vetterc85aa882012-11-02 19:55:03 +01001015struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001016 /*
1017 * work, interrupts_enabled and pm_iir are protected by
1018 * dev_priv->irq_lock
1019 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001020 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001021 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001022 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001023
Ben Widawskyb39fb292014-03-19 18:31:11 -07001024 /* Frequencies are stored in potentially platform dependent multiples.
1025 * In other words, *_freq needs to be multiplied by X to be interesting.
1026 * Soft limits are those which are used for the dynamic reclocking done
1027 * by the driver (raise frequencies under heavy loads, and lower for
1028 * lighter loads). Hard limits are those imposed by the hardware.
1029 *
1030 * A distinction is made for overclocking, which is never enabled by
1031 * default, and is considered to be above the hard limit if it's
1032 * possible at all.
1033 */
1034 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1035 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1036 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1037 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1038 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001039 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001040 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1041 u8 rp1_freq; /* "less than" RP0 power/freqency */
1042 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301043 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001044
Chris Wilson8fb55192015-04-07 16:20:28 +01001045 u8 up_threshold; /* Current %busy required to uplock */
1046 u8 down_threshold; /* Current %busy required to downclock */
1047
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001048 int last_adj;
1049 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1050
Chris Wilsonc0951f02013-10-10 21:58:50 +01001051 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001052 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001053 struct list_head clients;
1054 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001055
Chris Wilsonbf225f22014-07-10 20:31:18 +01001056 /* manual wa residency calculations */
1057 struct intel_rps_ei up_ei, down_ei;
1058
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001059 /*
1060 * Protects RPS/RC6 register access and PCU communication.
1061 * Must be taken after struct_mutex if nested.
1062 */
1063 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001064};
1065
Daniel Vetter1a240d42012-11-29 22:18:51 +01001066/* defined intel_pm.c */
1067extern spinlock_t mchdev_lock;
1068
Daniel Vetterc85aa882012-11-02 19:55:03 +01001069struct intel_ilk_power_mgmt {
1070 u8 cur_delay;
1071 u8 min_delay;
1072 u8 max_delay;
1073 u8 fmax;
1074 u8 fstart;
1075
1076 u64 last_count1;
1077 unsigned long last_time1;
1078 unsigned long chipset_power;
1079 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001080 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001081 unsigned long gfx_power;
1082 u8 corr;
1083
1084 int c_m;
1085 int r_t;
1086};
1087
Imre Deakc6cb5822014-03-04 19:22:55 +02001088struct drm_i915_private;
1089struct i915_power_well;
1090
1091struct i915_power_well_ops {
1092 /*
1093 * Synchronize the well's hw state to match the current sw state, for
1094 * example enable/disable it based on the current refcount. Called
1095 * during driver init and resume time, possibly after first calling
1096 * the enable/disable handlers.
1097 */
1098 void (*sync_hw)(struct drm_i915_private *dev_priv,
1099 struct i915_power_well *power_well);
1100 /*
1101 * Enable the well and resources that depend on it (for example
1102 * interrupts located on the well). Called after the 0->1 refcount
1103 * transition.
1104 */
1105 void (*enable)(struct drm_i915_private *dev_priv,
1106 struct i915_power_well *power_well);
1107 /*
1108 * Disable the well and resources that depend on it. Called after
1109 * the 1->0 refcount transition.
1110 */
1111 void (*disable)(struct drm_i915_private *dev_priv,
1112 struct i915_power_well *power_well);
1113 /* Returns the hw enabled state. */
1114 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1115 struct i915_power_well *power_well);
1116};
1117
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001118/* Power well structure for haswell */
1119struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001120 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001121 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001122 /* power well enable/disable usage count */
1123 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001124 /* cached hw enabled state */
1125 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001126 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001127 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001128 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001129};
1130
Imre Deak83c00f552013-10-25 17:36:47 +03001131struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001132 /*
1133 * Power wells needed for initialization at driver init and suspend
1134 * time are on. They are kept on until after the first modeset.
1135 */
1136 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001137 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001138 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001139
Imre Deak83c00f552013-10-25 17:36:47 +03001140 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001141 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001142 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001143};
1144
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001145#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001146struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001147 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001148 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001149 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001150};
1151
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001152struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001153 /** Memory allocator for GTT stolen memory */
1154 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001155 /** List of all objects in gtt_space. Used to restore gtt
1156 * mappings on resume */
1157 struct list_head bound_list;
1158 /**
1159 * List of objects which are not bound to the GTT (thus
1160 * are idle and not used by the GPU) but still have
1161 * (presumably uncached) pages still attached.
1162 */
1163 struct list_head unbound_list;
1164
1165 /** Usable portion of the GTT for GEM */
1166 unsigned long stolen_base; /* limited to low memory (32-bit) */
1167
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001168 /** PPGTT used for aliasing the PPGTT with the GTT */
1169 struct i915_hw_ppgtt *aliasing_ppgtt;
1170
Chris Wilson2cfcd322014-05-20 08:28:43 +01001171 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001172 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001173 bool shrinker_no_lock_stealing;
1174
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001175 /** LRU list of objects with fence regs on them. */
1176 struct list_head fence_list;
1177
1178 /**
1179 * We leave the user IRQ off as much as possible,
1180 * but this means that requests will finish and never
1181 * be retired once the system goes idle. Set a timer to
1182 * fire periodically while the ring is running. When it
1183 * fires, go retire requests.
1184 */
1185 struct delayed_work retire_work;
1186
1187 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001188 * When we detect an idle GPU, we want to turn on
1189 * powersaving features. So once we see that there
1190 * are no more requests outstanding and no more
1191 * arrive within a small period of time, we fire
1192 * off the idle_work.
1193 */
1194 struct delayed_work idle_work;
1195
1196 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001197 * Are we in a non-interruptible section of code like
1198 * modesetting?
1199 */
1200 bool interruptible;
1201
Chris Wilsonf62a0072014-02-21 17:55:39 +00001202 /**
1203 * Is the GPU currently considered idle, or busy executing userspace
1204 * requests? Whilst idle, we attempt to power down the hardware and
1205 * display clocks. In order to reduce the effect on performance, there
1206 * is a slight delay before we do so.
1207 */
1208 bool busy;
1209
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001210 /* the indicator for dispatch video commands on two BSD rings */
1211 int bsd_ring_dispatch_index;
1212
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001213 /** Bit 6 swizzling required for X tiling */
1214 uint32_t bit_6_swizzle_x;
1215 /** Bit 6 swizzling required for Y tiling */
1216 uint32_t bit_6_swizzle_y;
1217
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001218 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001219 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001220 size_t object_memory;
1221 u32 object_count;
1222};
1223
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001224struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001225 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001226 unsigned bytes;
1227 unsigned size;
1228 int err;
1229 u8 *buf;
1230 loff_t start;
1231 loff_t pos;
1232};
1233
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001234struct i915_error_state_file_priv {
1235 struct drm_device *dev;
1236 struct drm_i915_error_state *error;
1237};
1238
Daniel Vetter99584db2012-11-14 17:14:04 +01001239struct i915_gpu_error {
1240 /* For hangcheck timer */
1241#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1242#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001243 /* Hang gpu twice in this window and your context gets banned */
1244#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1245
Chris Wilson737b1502015-01-26 18:03:03 +02001246 struct workqueue_struct *hangcheck_wq;
1247 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001248
1249 /* For reset and error_state handling. */
1250 spinlock_t lock;
1251 /* Protected by the above dev->gpu_error.lock. */
1252 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001253
1254 unsigned long missed_irq_rings;
1255
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001256 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001257 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001258 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001259 * This is a counter which gets incremented when reset is triggered,
1260 * and again when reset has been handled. So odd values (lowest bit set)
1261 * means that reset is in progress and even values that
1262 * (reset_counter >> 1):th reset was successfully completed.
1263 *
1264 * If reset is not completed succesfully, the I915_WEDGE bit is
1265 * set meaning that hardware is terminally sour and there is no
1266 * recovery. All waiters on the reset_queue will be woken when
1267 * that happens.
1268 *
1269 * This counter is used by the wait_seqno code to notice that reset
1270 * event happened and it needs to restart the entire ioctl (since most
1271 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001272 *
1273 * This is important for lock-free wait paths, where no contended lock
1274 * naturally enforces the correct ordering between the bail-out of the
1275 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001276 */
1277 atomic_t reset_counter;
1278
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001279#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001280#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001281
1282 /**
1283 * Waitqueue to signal when the reset has completed. Used by clients
1284 * that wait for dev_priv->mm.wedged to settle.
1285 */
1286 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001287
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001288 /* Userspace knobs for gpu hang simulation;
1289 * combines both a ring mask, and extra flags
1290 */
1291 u32 stop_rings;
1292#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1293#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001294
1295 /* For missed irq/seqno simulation. */
1296 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001297
1298 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1299 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001300};
1301
Zhang Ruib8efb172013-02-05 15:41:53 +08001302enum modeset_restore {
1303 MODESET_ON_LID_OPEN,
1304 MODESET_DONE,
1305 MODESET_SUSPENDED,
1306};
1307
Paulo Zanoni6acab152013-09-12 17:06:24 -03001308struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001309 /*
1310 * This is an index in the HDMI/DVI DDI buffer translation table.
1311 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1312 * populate this field.
1313 */
1314#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001315 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001316
1317 uint8_t supports_dvi:1;
1318 uint8_t supports_hdmi:1;
1319 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001320};
1321
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001322enum psr_lines_to_wait {
1323 PSR_0_LINES_TO_WAIT = 0,
1324 PSR_1_LINE_TO_WAIT,
1325 PSR_4_LINES_TO_WAIT,
1326 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301327};
1328
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001329struct intel_vbt_data {
1330 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1331 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1332
1333 /* Feature bits */
1334 unsigned int int_tv_support:1;
1335 unsigned int lvds_dither:1;
1336 unsigned int lvds_vbt:1;
1337 unsigned int int_crt_support:1;
1338 unsigned int lvds_use_ssc:1;
1339 unsigned int display_clock_mode:1;
1340 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301341 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001342 int lvds_ssc_freq;
1343 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1344
Pradeep Bhat83a72802014-03-28 10:14:57 +05301345 enum drrs_support_type drrs_type;
1346
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001347 /* eDP */
1348 int edp_rate;
1349 int edp_lanes;
1350 int edp_preemphasis;
1351 int edp_vswing;
1352 bool edp_initialized;
1353 bool edp_support;
1354 int edp_bpp;
Sonika Jindal9a57f5b2015-02-25 10:29:11 +05301355 bool edp_low_vswing;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001356 struct edp_power_seq edp_pps;
1357
Jani Nikulaf00076d2013-12-14 20:38:29 -02001358 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001359 bool full_link;
1360 bool require_aux_wakeup;
1361 int idle_frames;
1362 enum psr_lines_to_wait lines_to_wait;
1363 int tp1_wakeup_time;
1364 int tp2_tp3_wakeup_time;
1365 } psr;
1366
1367 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001368 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001369 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001370 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001371 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001372 } backlight;
1373
Shobhit Kumard17c5442013-08-27 15:12:25 +03001374 /* MIPI DSI */
1375 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301376 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001377 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301378 struct mipi_config *config;
1379 struct mipi_pps_data *pps;
1380 u8 seq_version;
1381 u32 size;
1382 u8 *data;
1383 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001384 } dsi;
1385
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001386 int crt_ddc_pin;
1387
1388 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001389 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001390
1391 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001392};
1393
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001394enum intel_ddb_partitioning {
1395 INTEL_DDB_PART_1_2,
1396 INTEL_DDB_PART_5_6, /* IVB+ */
1397};
1398
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001399struct intel_wm_level {
1400 bool enable;
1401 uint32_t pri_val;
1402 uint32_t spr_val;
1403 uint32_t cur_val;
1404 uint32_t fbc_val;
1405};
1406
Imre Deak820c1982013-12-17 14:46:36 +02001407struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001408 uint32_t wm_pipe[3];
1409 uint32_t wm_lp[3];
1410 uint32_t wm_lp_spr[3];
1411 uint32_t wm_linetime[3];
1412 bool enable_fbc_wm;
1413 enum intel_ddb_partitioning partitioning;
1414};
1415
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001416struct vlv_wm_values {
1417 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001418 uint16_t primary;
1419 uint16_t sprite[2];
1420 uint8_t cursor;
1421 } pipe[3];
1422
1423 struct {
1424 uint16_t plane;
1425 uint8_t cursor;
1426 } sr;
1427
1428 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001429 uint8_t cursor;
1430 uint8_t sprite[2];
1431 uint8_t primary;
1432 } ddl[3];
1433};
1434
Damien Lespiauc1939242014-11-04 17:06:41 +00001435struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001436 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001437};
1438
1439static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1440{
Damien Lespiau16160e32014-11-04 17:06:53 +00001441 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001442}
1443
Damien Lespiau08db6652014-11-04 17:06:52 +00001444static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1445 const struct skl_ddb_entry *e2)
1446{
1447 if (e1->start == e2->start && e1->end == e2->end)
1448 return true;
1449
1450 return false;
1451}
1452
Damien Lespiauc1939242014-11-04 17:06:41 +00001453struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001454 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001455 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1456 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1457};
1458
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001459struct skl_wm_values {
1460 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001461 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001462 uint32_t wm_linetime[I915_MAX_PIPES];
1463 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1464 uint32_t cursor[I915_MAX_PIPES][8];
1465 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1466 uint32_t cursor_trans[I915_MAX_PIPES];
1467};
1468
1469struct skl_wm_level {
1470 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001471 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001472 uint16_t plane_res_b[I915_MAX_PLANES];
1473 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001474 uint16_t cursor_res_b;
1475 uint8_t cursor_res_l;
1476};
1477
Paulo Zanonic67a4702013-08-19 13:18:09 -03001478/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001479 * This struct helps tracking the state needed for runtime PM, which puts the
1480 * device in PCI D3 state. Notice that when this happens, nothing on the
1481 * graphics device works, even register access, so we don't get interrupts nor
1482 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001483 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001484 * Every piece of our code that needs to actually touch the hardware needs to
1485 * either call intel_runtime_pm_get or call intel_display_power_get with the
1486 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001487 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001488 * Our driver uses the autosuspend delay feature, which means we'll only really
1489 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001490 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001491 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001492 *
1493 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1494 * goes back to false exactly before we reenable the IRQs. We use this variable
1495 * to check if someone is trying to enable/disable IRQs while they're supposed
1496 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001497 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001498 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001499 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001500 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001501struct i915_runtime_pm {
1502 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001503 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001504};
1505
Daniel Vetter926321d2013-10-16 13:30:34 +02001506enum intel_pipe_crc_source {
1507 INTEL_PIPE_CRC_SOURCE_NONE,
1508 INTEL_PIPE_CRC_SOURCE_PLANE1,
1509 INTEL_PIPE_CRC_SOURCE_PLANE2,
1510 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001511 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001512 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1513 INTEL_PIPE_CRC_SOURCE_TV,
1514 INTEL_PIPE_CRC_SOURCE_DP_B,
1515 INTEL_PIPE_CRC_SOURCE_DP_C,
1516 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001517 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001518 INTEL_PIPE_CRC_SOURCE_MAX,
1519};
1520
Shuang He8bf1e9f2013-10-15 18:55:27 +01001521struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001522 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001523 uint32_t crc[5];
1524};
1525
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001526#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001527struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001528 spinlock_t lock;
1529 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001530 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001531 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001532 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001533 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001534};
1535
Daniel Vetterf99d7062014-06-19 16:01:59 +02001536struct i915_frontbuffer_tracking {
1537 struct mutex lock;
1538
1539 /*
1540 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1541 * scheduled flips.
1542 */
1543 unsigned busy_bits;
1544 unsigned flip_bits;
1545};
1546
Mika Kuoppala72253422014-10-07 17:21:26 +03001547struct i915_wa_reg {
1548 u32 addr;
1549 u32 value;
1550 /* bitmask representing WA bits */
1551 u32 mask;
1552};
1553
1554#define I915_MAX_WA_REGS 16
1555
1556struct i915_workarounds {
1557 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1558 u32 count;
1559};
1560
Yu Zhangcf9d2892015-02-10 19:05:47 +08001561struct i915_virtual_gpu {
1562 bool active;
1563};
1564
Jani Nikula77fec552014-03-31 14:27:22 +03001565struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001566 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001567 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001568 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001569 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001570
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001571 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001572
1573 int relative_constants_mode;
1574
1575 void __iomem *regs;
1576
Chris Wilson907b28c2013-07-19 20:36:52 +01001577 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001578
Yu Zhangcf9d2892015-02-10 19:05:47 +08001579 struct i915_virtual_gpu vgpu;
1580
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001581 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001582
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001583 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1584 * controller on different i2c buses. */
1585 struct mutex gmbus_mutex;
1586
1587 /**
1588 * Base address of the gmbus and gpio block.
1589 */
1590 uint32_t gpio_mmio_base;
1591
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301592 /* MMIO base address for MIPI regs */
1593 uint32_t mipi_mmio_base;
1594
Daniel Vetter28c70f12012-12-01 13:53:45 +01001595 wait_queue_head_t gmbus_wait_queue;
1596
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001597 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001598 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001599 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001600 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601
Daniel Vetterba8286f2014-09-11 07:43:25 +02001602 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001603 struct resource mch_res;
1604
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001605 /* protects the irq masks */
1606 spinlock_t irq_lock;
1607
Sourab Gupta84c33a62014-06-02 16:47:17 +05301608 /* protects the mmio flip data */
1609 spinlock_t mmio_flip_lock;
1610
Imre Deakf8b79e52014-03-04 19:23:07 +02001611 bool display_irqs_enabled;
1612
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001613 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1614 struct pm_qos_request pm_qos;
1615
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001616 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001617 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001618
1619 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001620 union {
1621 u32 irq_mask;
1622 u32 de_irq_mask[I915_MAX_PIPES];
1623 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001624 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001625 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301626 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001627 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001628
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001629 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001630 struct {
1631 unsigned long hpd_last_jiffies;
1632 int hpd_cnt;
1633 enum {
1634 HPD_ENABLED = 0,
1635 HPD_DISABLED = 1,
1636 HPD_MARK_DISABLED = 2
1637 } hpd_mark;
1638 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001639 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001640 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001641
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001642 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301643 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001644 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001645 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001646
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001647 bool preserve_bios_swizzle;
1648
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001649 /* overlay */
1650 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001651
Jani Nikula58c68772013-11-08 16:48:54 +02001652 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001653 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001654
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001655 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001656 bool no_aux_handshake;
1657
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001658 /* protects panel power sequencer state */
1659 struct mutex pps_mutex;
1660
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001661 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1662 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1663 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1664
1665 unsigned int fsb_freq, mem_freq, is_ddr3;
Vandana Kannan164dfd22014-11-24 13:37:41 +05301666 unsigned int cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001667 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001668
Daniel Vetter645416f2013-09-02 16:22:25 +02001669 /**
1670 * wq - Driver workqueue for GEM.
1671 *
1672 * NOTE: Work items scheduled here are not allowed to grab any modeset
1673 * locks, for otherwise the flushing done in the pageflip code will
1674 * result in deadlocks.
1675 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001676 struct workqueue_struct *wq;
1677
1678 /* Display functions */
1679 struct drm_i915_display_funcs display;
1680
1681 /* PCH chipset type */
1682 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001683 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001684
1685 unsigned long quirks;
1686
Zhang Ruib8efb172013-02-05 15:41:53 +08001687 enum modeset_restore modeset_restore;
1688 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001689
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001690 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001691 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001692
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001693 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001694 DECLARE_HASHTABLE(mm_structs, 7);
1695 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001696
Daniel Vetter87813422012-05-02 11:49:32 +02001697 /* Kernel Modesetting */
1698
yakui_zhao9b9d1722009-05-31 17:17:17 +08001699 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001700
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001701 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1702 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001703 wait_queue_head_t pending_flip_queue;
1704
Daniel Vetterc4597872013-10-21 21:04:07 +02001705#ifdef CONFIG_DEBUG_FS
1706 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1707#endif
1708
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001709 int num_shared_dpll;
1710 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001711 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001712
Mika Kuoppala72253422014-10-07 17:21:26 +03001713 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001714
Jesse Barnes652c3932009-08-17 13:31:43 -07001715 /* Reclocking support */
1716 bool render_reclock_avail;
1717 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001718 /* indicates the reduced downclock for LVDS*/
1719 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001720
1721 struct i915_frontbuffer_tracking fb_tracking;
1722
Jesse Barnes652c3932009-08-17 13:31:43 -07001723 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001724
Zhenyu Wangc48044112009-12-17 14:48:43 +08001725 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001726
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001727 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001728
Ben Widawsky59124502013-07-04 11:02:05 -07001729 /* Cannot be determined by PCIID. You must always read a register. */
1730 size_t ellc_size;
1731
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001732 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001733 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001734
Daniel Vetter20e4d402012-08-08 23:35:39 +02001735 /* ilk-only ips/rps state. Everything in here is protected by the global
1736 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001737 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001738
Imre Deak83c00f552013-10-25 17:36:47 +03001739 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001740
Rodrigo Vivia031d702013-10-03 16:15:06 -03001741 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001742
Daniel Vetter99584db2012-11-14 17:14:04 +01001743 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001744
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001745 struct drm_i915_gem_object *vlv_pctx;
1746
Daniel Vetter4520f532013-10-09 09:18:51 +02001747#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001748 /* list of fbdev register on this device */
1749 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001750 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001751#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001752
1753 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001754 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001755
Imre Deak58fddc22015-01-08 17:54:14 +02001756 /* hda/i915 audio component */
1757 bool audio_component_registered;
1758
Ben Widawsky254f9652012-06-04 14:42:42 -07001759 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001760 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001761
Damien Lespiau3e683202012-12-11 18:48:29 +00001762 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001763
Daniel Vetter842f1c82014-03-10 10:01:44 +01001764 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001765 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001766 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001767
Ville Syrjälä53615a52013-08-01 16:18:50 +03001768 struct {
1769 /*
1770 * Raw watermark latency values:
1771 * in 0.1us units for WM0,
1772 * in 0.5us units for WM1+.
1773 */
1774 /* primary */
1775 uint16_t pri_latency[5];
1776 /* sprite */
1777 uint16_t spr_latency[5];
1778 /* cursor */
1779 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001780 /*
1781 * Raw watermark memory latency values
1782 * for SKL for all 8 levels
1783 * in 1us units.
1784 */
1785 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001786
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001787 /*
1788 * The skl_wm_values structure is a bit too big for stack
1789 * allocation, so we keep the staging struct where we store
1790 * intermediate results here instead.
1791 */
1792 struct skl_wm_values skl_results;
1793
Ville Syrjälä609cede2013-10-09 19:18:03 +03001794 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001795 union {
1796 struct ilk_wm_values hw;
1797 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001798 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001799 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001800 } wm;
1801
Paulo Zanoni8a187452013-12-06 20:32:13 -02001802 struct i915_runtime_pm pm;
1803
Dave Airlie13cf5502014-06-18 11:29:35 +10001804 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1805 u32 long_hpd_port_mask;
1806 u32 short_hpd_port_mask;
1807 struct work_struct dig_port_work;
1808
Dave Airlie0e32b392014-05-02 14:02:48 +10001809 /*
1810 * if we get a HPD irq from DP and a HPD irq from non-DP
1811 * the non-DP HPD could block the workqueue on a mode config
1812 * mutex getting, that userspace may have taken. However
1813 * userspace is waiting on the DP workqueue to run which is
1814 * blocked behind the non-DP one.
1815 */
1816 struct workqueue_struct *dp_wq;
1817
Oscar Mateoa83014d2014-07-24 17:04:21 +01001818 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1819 struct {
John Harrisonf3dc74c2015-03-19 12:30:06 +00001820 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1821 struct intel_engine_cs *ring,
1822 struct intel_context *ctx,
1823 struct drm_i915_gem_execbuffer2 *args,
1824 struct list_head *vmas,
1825 struct drm_i915_gem_object *batch_obj,
1826 u64 exec_start, u32 flags);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001827 int (*init_rings)(struct drm_device *dev);
1828 void (*cleanup_ring)(struct intel_engine_cs *ring);
1829 void (*stop_ring)(struct intel_engine_cs *ring);
1830 } gt;
1831
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001832 /*
1833 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1834 * will be rejected. Instead look for a better place.
1835 */
Jani Nikula77fec552014-03-31 14:27:22 +03001836};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Chris Wilson2c1792a2013-08-01 18:39:55 +01001838static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1839{
1840 return dev->dev_private;
1841}
1842
Imre Deak888d0d42015-01-08 17:54:13 +02001843static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1844{
1845 return to_i915(dev_get_drvdata(dev));
1846}
1847
Chris Wilsonb4519512012-05-11 14:29:30 +01001848/* Iterate over initialised rings */
1849#define for_each_ring(ring__, dev_priv__, i__) \
1850 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1851 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1852
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001853enum hdmi_force_audio {
1854 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1855 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1856 HDMI_AUDIO_AUTO, /* trust EDID */
1857 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1858};
1859
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001860#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001861
Chris Wilson37e680a2012-06-07 15:38:42 +01001862struct drm_i915_gem_object_ops {
1863 /* Interface between the GEM object and its backing storage.
1864 * get_pages() is called once prior to the use of the associated set
1865 * of pages before to binding them into the GTT, and put_pages() is
1866 * called after we no longer need them. As we expect there to be
1867 * associated cost with migrating pages between the backing storage
1868 * and making them available for the GPU (e.g. clflush), we may hold
1869 * onto the pages after they are no longer referenced by the GPU
1870 * in case they may be used again shortly (for example migrating the
1871 * pages to a different memory domain within the GTT). put_pages()
1872 * will therefore most likely be called when the object itself is
1873 * being released or under memory pressure (where we attempt to
1874 * reap pages for the shrinker).
1875 */
1876 int (*get_pages)(struct drm_i915_gem_object *);
1877 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001878 int (*dmabuf_export)(struct drm_i915_gem_object *);
1879 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001880};
1881
Daniel Vettera071fa02014-06-18 23:28:09 +02001882/*
1883 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1884 * considered to be the frontbuffer for the given plane interface-vise. This
1885 * doesn't mean that the hw necessarily already scans it out, but that any
1886 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1887 *
1888 * We have one bit per pipe and per scanout plane type.
1889 */
1890#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1891#define INTEL_FRONTBUFFER_BITS \
1892 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1893#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1894 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1895#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1896 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1897#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1898 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1899#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1900 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001901#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1902 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001903
Eric Anholt673a3942008-07-30 12:06:12 -07001904struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001905 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001906
Chris Wilson37e680a2012-06-07 15:38:42 +01001907 const struct drm_i915_gem_object_ops *ops;
1908
Ben Widawsky2f633152013-07-17 12:19:03 -07001909 /** List of VMAs backed by this object */
1910 struct list_head vma_list;
1911
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001912 /** Stolen memory for this object, instead of being backed by shmem. */
1913 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001914 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001915
Chris Wilson69dc4982010-10-19 10:36:51 +01001916 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001917 /** Used in execbuf to temporarily hold a ref */
1918 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001919
Chris Wilson8d9d5742015-04-07 16:20:38 +01001920 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08001921
Eric Anholt673a3942008-07-30 12:06:12 -07001922 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001923 * This is set if the object is on the active lists (has pending
1924 * rendering and so a non-zero seqno), and is not set if it i s on
1925 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001926 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001927 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001928
1929 /**
1930 * This is set if the object has been written to since last bound
1931 * to the GTT
1932 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001933 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001934
1935 /**
1936 * Fence register bits (if any) for this object. Will be set
1937 * as needed when mapped into the GTT.
1938 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001939 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001940 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001941
1942 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001943 * Advice: are the backing pages purgeable?
1944 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001945 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001946
1947 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001948 * Current tiling mode for the object.
1949 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001950 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001951 /**
1952 * Whether the tiling parameters for the currently associated fence
1953 * register have changed. Note that for the purposes of tracking
1954 * tiling changes we also treat the unfenced register, the register
1955 * slot that the object occupies whilst it executes a fenced
1956 * command (such as BLT on gen2/3), as a "fence".
1957 */
1958 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001959
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001960 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001961 * Is the object at the current location in the gtt mappable and
1962 * fenceable? Used to avoid costly recalculations.
1963 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001964 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001965
1966 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001967 * Whether the current gtt mapping needs to be mappable (and isn't just
1968 * mappable by accident). Track pin and fault separate for a more
1969 * accurate mappable working set.
1970 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001971 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001972
Chris Wilsoncaea7472010-11-12 13:53:37 +00001973 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301974 * Is the object to be mapped as read-only to the GPU
1975 * Only honoured if hardware has relevant pte bit
1976 */
1977 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001978 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00001979 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07001980
Chris Wilson9da3da62012-06-01 15:20:22 +01001981 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001982
Daniel Vettera071fa02014-06-18 23:28:09 +02001983 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1984
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01001985 unsigned int pin_display;
1986
Chris Wilson9da3da62012-06-01 15:20:22 +01001987 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001988 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01001989 struct get_page {
1990 struct scatterlist *sg;
1991 int last;
1992 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07001993
Daniel Vetter1286ff72012-05-10 15:25:09 +02001994 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001995 void *dma_buf_vmapping;
1996 int vmapping_count;
1997
Chris Wilson1c293ea2012-04-17 15:31:27 +01001998 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001999 struct drm_i915_gem_request *last_read_req;
2000 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002001 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002002 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002003
Daniel Vetter778c3542010-05-13 11:49:44 +02002004 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002006
Daniel Vetter80075d42013-10-09 21:23:52 +02002007 /** References from framebuffers, locks out tiling changes. */
2008 unsigned long framebuffer_references;
2009
Eric Anholt280b7132009-03-12 16:56:27 -07002010 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002011 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002012
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002013 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002014 /** for phy allocated objects */
2015 struct drm_dma_handle *phys_handle;
2016
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002017 struct i915_gem_userptr {
2018 uintptr_t ptr;
2019 unsigned read_only :1;
2020 unsigned workers :4;
2021#define I915_GEM_USERPTR_MAX_WORKERS 15
2022
Chris Wilsonad46cb52014-08-07 14:20:40 +01002023 struct i915_mm_struct *mm;
2024 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002025 struct work_struct *work;
2026 } userptr;
2027 };
2028};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002029#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002030
Daniel Vettera071fa02014-06-18 23:28:09 +02002031void i915_gem_track_fb(struct drm_i915_gem_object *old,
2032 struct drm_i915_gem_object *new,
2033 unsigned frontbuffer_bits);
2034
Eric Anholt673a3942008-07-30 12:06:12 -07002035/**
2036 * Request queue structure.
2037 *
2038 * The request queue allows us to note sequence numbers that have been emitted
2039 * and may be associated with active buffers to be retired.
2040 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002041 * By keeping this list, we can avoid having to do questionable sequence
2042 * number comparisons on buffer last_read|write_seqno. It also allows an
2043 * emission time to be associated with the request for tracking how far ahead
2044 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002045 *
2046 * The requests are reference counted, so upon creation they should have an
2047 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002048 */
2049struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002050 struct kref ref;
2051
Zou Nan hai852835f2010-05-21 09:08:56 +08002052 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002053 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002054 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002055
Eric Anholt673a3942008-07-30 12:06:12 -07002056 /** GEM sequence number associated with this request. */
2057 uint32_t seqno;
2058
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002059 /** Position in the ringbuffer of the start of the request */
2060 u32 head;
2061
Nick Hoath72f95af2015-01-15 13:10:37 +00002062 /**
2063 * Position in the ringbuffer of the start of the postfix.
2064 * This is required to calculate the maximum available ringbuffer
2065 * space without overwriting the postfix.
2066 */
2067 u32 postfix;
2068
2069 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002070 u32 tail;
2071
Nick Hoathb3a38992015-02-19 16:30:47 +00002072 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002073 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002074 * Contexts are refcounted, so when this request is associated with a
2075 * context, we must increment the context's refcount, to guarantee that
2076 * it persists while any request is linked to it. Requests themselves
2077 * are also refcounted, so the request will only be freed when the last
2078 * reference to it is dismissed, and the code in
2079 * i915_gem_request_free() will then decrement the refcount on the
2080 * context.
2081 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002082 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002083 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002084
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002085 /** Batch buffer related to this request if any */
2086 struct drm_i915_gem_object *batch_obj;
2087
Eric Anholt673a3942008-07-30 12:06:12 -07002088 /** Time at which this request was emitted, in jiffies. */
2089 unsigned long emitted_jiffies;
2090
Eric Anholtb9624422009-06-03 07:27:35 +00002091 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002092 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002093
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002094 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002095 /** file_priv list entry for this request */
2096 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002097
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002098 /** process identifier submitting this request */
2099 struct pid *pid;
2100
Nick Hoath6d3d8272015-01-15 13:10:39 +00002101 /**
2102 * The ELSP only accepts two elements at a time, so we queue
2103 * context/tail pairs on a given queue (ring->execlist_queue) until the
2104 * hardware is available. The queue serves a double purpose: we also use
2105 * it to keep track of the up to 2 contexts currently in the hardware
2106 * (usually one in execution and the other queued up by the GPU): We
2107 * only remove elements from the head of the queue when the hardware
2108 * informs us that an element has been completed.
2109 *
2110 * All accesses to the queue are mediated by a spinlock
2111 * (ring->execlist_lock).
2112 */
2113
2114 /** Execlist link in the submission queue.*/
2115 struct list_head execlist_link;
2116
2117 /** Execlists no. of times this request has been sent to the ELSP */
2118 int elsp_submitted;
2119
Eric Anholt673a3942008-07-30 12:06:12 -07002120};
2121
John Harrison6689cb22015-03-19 12:30:08 +00002122int i915_gem_request_alloc(struct intel_engine_cs *ring,
2123 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002124void i915_gem_request_free(struct kref *req_ref);
2125
John Harrisonb793a002014-11-24 18:49:25 +00002126static inline uint32_t
2127i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2128{
2129 return req ? req->seqno : 0;
2130}
2131
2132static inline struct intel_engine_cs *
2133i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2134{
2135 return req ? req->ring : NULL;
2136}
2137
John Harrisonabfe2622014-11-24 18:49:24 +00002138static inline void
2139i915_gem_request_reference(struct drm_i915_gem_request *req)
2140{
2141 kref_get(&req->ref);
2142}
2143
2144static inline void
2145i915_gem_request_unreference(struct drm_i915_gem_request *req)
2146{
Daniel Vetterf2458602014-11-26 10:26:05 +01002147 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002148 kref_put(&req->ref, i915_gem_request_free);
2149}
2150
Chris Wilson41037f92015-03-27 11:01:36 +00002151static inline void
2152i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2153{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002154 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002155
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002156 if (!req)
2157 return;
2158
2159 dev = req->ring->dev;
2160 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002161 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002162}
2163
John Harrisonabfe2622014-11-24 18:49:24 +00002164static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2165 struct drm_i915_gem_request *src)
2166{
2167 if (src)
2168 i915_gem_request_reference(src);
2169
2170 if (*pdst)
2171 i915_gem_request_unreference(*pdst);
2172
2173 *pdst = src;
2174}
2175
John Harrison1b5a4332014-11-24 18:49:42 +00002176/*
2177 * XXX: i915_gem_request_completed should be here but currently needs the
2178 * definition of i915_seqno_passed() which is below. It will be moved in
2179 * a later patch when the call to i915_seqno_passed() is obsoleted...
2180 */
2181
Eric Anholt673a3942008-07-30 12:06:12 -07002182struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002183 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002184 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002185
Eric Anholt673a3942008-07-30 12:06:12 -07002186 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002187 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002188 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002189 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002190 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002191
Chris Wilson1854d5c2015-04-07 16:20:32 +01002192 struct list_head rps_boost;
2193 struct intel_engine_cs *bsd_ring;
2194
2195 unsigned rps_boosts;
Eric Anholt673a3942008-07-30 12:06:12 -07002196};
2197
Brad Volkin351e3db2014-02-18 10:15:46 -08002198/*
2199 * A command that requires special handling by the command parser.
2200 */
2201struct drm_i915_cmd_descriptor {
2202 /*
2203 * Flags describing how the command parser processes the command.
2204 *
2205 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2206 * a length mask if not set
2207 * CMD_DESC_SKIP: The command is allowed but does not follow the
2208 * standard length encoding for the opcode range in
2209 * which it falls
2210 * CMD_DESC_REJECT: The command is never allowed
2211 * CMD_DESC_REGISTER: The command should be checked against the
2212 * register whitelist for the appropriate ring
2213 * CMD_DESC_MASTER: The command is allowed if the submitting process
2214 * is the DRM master
2215 */
2216 u32 flags;
2217#define CMD_DESC_FIXED (1<<0)
2218#define CMD_DESC_SKIP (1<<1)
2219#define CMD_DESC_REJECT (1<<2)
2220#define CMD_DESC_REGISTER (1<<3)
2221#define CMD_DESC_BITMASK (1<<4)
2222#define CMD_DESC_MASTER (1<<5)
2223
2224 /*
2225 * The command's unique identification bits and the bitmask to get them.
2226 * This isn't strictly the opcode field as defined in the spec and may
2227 * also include type, subtype, and/or subop fields.
2228 */
2229 struct {
2230 u32 value;
2231 u32 mask;
2232 } cmd;
2233
2234 /*
2235 * The command's length. The command is either fixed length (i.e. does
2236 * not include a length field) or has a length field mask. The flag
2237 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2238 * a length mask. All command entries in a command table must include
2239 * length information.
2240 */
2241 union {
2242 u32 fixed;
2243 u32 mask;
2244 } length;
2245
2246 /*
2247 * Describes where to find a register address in the command to check
2248 * against the ring's register whitelist. Only valid if flags has the
2249 * CMD_DESC_REGISTER bit set.
2250 */
2251 struct {
2252 u32 offset;
2253 u32 mask;
2254 } reg;
2255
2256#define MAX_CMD_DESC_BITMASKS 3
2257 /*
2258 * Describes command checks where a particular dword is masked and
2259 * compared against an expected value. If the command does not match
2260 * the expected value, the parser rejects it. Only valid if flags has
2261 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2262 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002263 *
2264 * If the check specifies a non-zero condition_mask then the parser
2265 * only performs the check when the bits specified by condition_mask
2266 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002267 */
2268 struct {
2269 u32 offset;
2270 u32 mask;
2271 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002272 u32 condition_offset;
2273 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002274 } bits[MAX_CMD_DESC_BITMASKS];
2275};
2276
2277/*
2278 * A table of commands requiring special handling by the command parser.
2279 *
2280 * Each ring has an array of tables. Each table consists of an array of command
2281 * descriptors, which must be sorted with command opcodes in ascending order.
2282 */
2283struct drm_i915_cmd_table {
2284 const struct drm_i915_cmd_descriptor *table;
2285 int count;
2286};
2287
Chris Wilsondbbe9122014-08-09 19:18:43 +01002288/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002289#define __I915__(p) ({ \
2290 struct drm_i915_private *__p; \
2291 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2292 __p = (struct drm_i915_private *)p; \
2293 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2294 __p = to_i915((struct drm_device *)p); \
2295 else \
2296 BUILD_BUG(); \
2297 __p; \
2298})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002299#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002300#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002301#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002302
Chris Wilson87f1f462014-08-09 19:18:42 +01002303#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2304#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002305#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002306#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002307#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002308#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2309#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002310#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2311#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2312#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002313#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002314#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002315#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2316#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002317#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2318#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002319#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002320#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002321#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2322 INTEL_DEVID(dev) == 0x0152 || \
2323 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002324#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002325#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002326#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002327#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302328#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Satheeshakrishna M1feed882015-03-17 11:39:29 +02002329#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002330#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002331#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002332 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002333#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002334 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002335 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002336 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002337#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2338 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002339#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002340 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002341#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002342 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002343/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002344#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2345 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002346#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002347
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002348#define SKL_REVID_A0 (0x0)
2349#define SKL_REVID_B0 (0x1)
2350#define SKL_REVID_C0 (0x2)
2351#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002352#define SKL_REVID_E0 (0x4)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002353
Nick Hoath6c74c872015-03-20 09:03:52 +00002354#define BXT_REVID_A0 (0x0)
2355#define BXT_REVID_B0 (0x3)
2356#define BXT_REVID_C0 (0x6)
2357
Jesse Barnes85436692011-04-06 12:11:14 -07002358/*
2359 * The genX designation typically refers to the render engine, so render
2360 * capability related checks should use IS_GEN, while display and other checks
2361 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2362 * chips, etc.).
2363 */
Zou Nan haicae58522010-11-09 17:17:32 +08002364#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2365#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2366#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2367#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2368#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002369#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002370#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002371#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002372
Ben Widawsky73ae4782013-10-15 10:02:57 -07002373#define RENDER_RING (1<<RCS)
2374#define BSD_RING (1<<VCS)
2375#define BLT_RING (1<<BCS)
2376#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002377#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002378#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002379#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002380#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2381#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2382#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2383#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002384 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002385#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2386
Ben Widawsky254f9652012-06-04 14:42:42 -07002387#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002388#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002389#define USES_PPGTT(dev) (i915.enable_ppgtt)
2390#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002391
Chris Wilson05394f32010-11-08 19:18:58 +00002392#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002393#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2394
Daniel Vetterb45305f2012-12-17 16:21:27 +01002395/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2396#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002397/*
2398 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2399 * even when in MSI mode. This results in spurious interrupt warnings if the
2400 * legacy irq no. is shared with another device. The kernel then disables that
2401 * interrupt source and so prevents the other device from working properly.
2402 */
2403#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2404#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002405
Zou Nan haicae58522010-11-09 17:17:32 +08002406/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2407 * rows, which changed the alignment requirements and fence programming.
2408 */
2409#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2410 IS_I915GM(dev)))
2411#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2412#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2413#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002414#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2415#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002416
2417#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2418#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002419#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002420
Damien Lespiaudbf77862014-10-01 20:04:14 +01002421#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002422
Damien Lespiaudd93be52013-04-22 18:40:39 +01002423#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002424#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002425#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302426 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2427 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002428#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002429 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002430#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2431#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002432
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002433#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2434#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2435#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2436#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2437#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2438#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302439#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2440#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002441
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002442#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302443#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002444#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002445#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2446#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002447#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002448#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002449
Sonika Jindal5fafe292014-07-21 15:23:38 +05302450#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2451
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002452/* DPF == dynamic parity feature */
2453#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2454#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002455
Ben Widawskyc8735b02012-09-07 19:43:39 -07002456#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302457#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002458
Chris Wilson05394f32010-11-08 19:18:58 +00002459#include "i915_trace.h"
2460
Rob Clarkbaa70942013-08-02 13:27:49 -04002461extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002462extern int i915_max_ioctl;
2463
Imre Deakfc49b3d2014-10-23 19:23:27 +03002464extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2465extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002466
Jani Nikulad330a952014-01-21 11:24:25 +02002467/* i915_params.c */
2468struct i915_params {
2469 int modeset;
2470 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002471 int semaphores;
2472 unsigned int lvds_downclock;
2473 int lvds_channel_mode;
2474 int panel_use_ssc;
2475 int vbt_sdvo_panel_type;
2476 int enable_rc6;
2477 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002478 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002479 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002480 int enable_psr;
2481 unsigned int preliminary_hw_support;
2482 int disable_power_well;
2483 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002484 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002485 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002486 /* leave bools at the end to not create holes */
2487 bool enable_hangcheck;
2488 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002489 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002490 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002491 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002492 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002493 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302494 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002495 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002496 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002497 bool nuclear_pageflip;
Jani Nikulad330a952014-01-21 11:24:25 +02002498};
2499extern struct i915_params i915 __read_mostly;
2500
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002502extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002503extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002504extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002505extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002506extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002507 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002508extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002509 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002510extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002511#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002512extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2513 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002514#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002515extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002516extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002517extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2518extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2519extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2520extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002521int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002522void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002525void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002526__printf(3, 4)
2527void i915_handle_error(struct drm_device *dev, bool wedged,
2528 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529
Daniel Vetterb9632912014-09-30 10:56:44 +02002530extern void intel_irq_init(struct drm_i915_private *dev_priv);
2531extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002532int intel_irq_install(struct drm_i915_private *dev_priv);
2533void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002534
2535extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002536extern void intel_uncore_early_sanitize(struct drm_device *dev,
2537 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002538extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002539extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002540extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002541extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002542const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002543void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002544 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002545void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002546 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002547/* Like above but the caller must manage the uncore.lock itself.
2548 * Must be used with I915_READ_FW and friends.
2549 */
2550void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2551 enum forcewake_domains domains);
2552void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2553 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002554void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002555static inline bool intel_vgpu_active(struct drm_device *dev)
2556{
2557 return to_i915(dev)->vgpu.active;
2558}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002559
Keith Packard7c463582008-11-04 02:03:27 -08002560void
Jani Nikula50227e12014-03-31 14:27:21 +03002561i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002562 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002563
2564void
Jani Nikula50227e12014-03-31 14:27:21 +03002565i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002566 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002567
Imre Deakf8b79e52014-03-04 19:23:07 +02002568void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2569void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002570void
2571ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2572void
2573ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2574void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2575 uint32_t interrupt_mask,
2576 uint32_t enabled_irq_mask);
2577#define ibx_enable_display_interrupt(dev_priv, bits) \
2578 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2579#define ibx_disable_display_interrupt(dev_priv, bits) \
2580 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002581
Eric Anholt673a3942008-07-30 12:06:12 -07002582/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002583int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2584 struct drm_file *file_priv);
2585int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2586 struct drm_file *file_priv);
2587int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2588 struct drm_file *file_priv);
2589int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2590 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002593int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2594 struct drm_file *file_priv);
2595int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2596 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002597void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2598 struct intel_engine_cs *ring);
2599void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2600 struct drm_file *file,
2601 struct intel_engine_cs *ring,
2602 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002603int i915_gem_ringbuffer_submission(struct drm_device *dev,
2604 struct drm_file *file,
2605 struct intel_engine_cs *ring,
2606 struct intel_context *ctx,
2607 struct drm_i915_gem_execbuffer2 *args,
2608 struct list_head *vmas,
2609 struct drm_i915_gem_object *batch_obj,
2610 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002611int i915_gem_execbuffer(struct drm_device *dev, void *data,
2612 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002613int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2614 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002615int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2616 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002617int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2618 struct drm_file *file);
2619int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2620 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002621int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2622 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002623int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002625int i915_gem_set_tiling(struct drm_device *dev, void *data,
2626 struct drm_file *file_priv);
2627int i915_gem_get_tiling(struct drm_device *dev, void *data,
2628 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002629int i915_gem_init_userptr(struct drm_device *dev);
2630int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2631 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002632int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2633 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002634int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2635 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002636void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002637void *i915_gem_object_alloc(struct drm_device *dev);
2638void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002639void i915_gem_object_init(struct drm_i915_gem_object *obj,
2640 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002641struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2642 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002643void i915_init_vm(struct drm_i915_private *dev_priv,
2644 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002645void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002646void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002647
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002648#define PIN_MAPPABLE 0x1
2649#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002650#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002651#define PIN_OFFSET_BIAS 0x8
2652#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002653int __must_check
2654i915_gem_object_pin(struct drm_i915_gem_object *obj,
2655 struct i915_address_space *vm,
2656 uint32_t alignment,
2657 uint64_t flags);
2658int __must_check
2659i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2660 const struct i915_ggtt_view *view,
2661 uint32_t alignment,
2662 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002663
2664int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2665 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002666int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002667int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002668void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002669void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002670
Brad Volkin4c914c02014-02-18 10:15:45 -08002671int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2672 int *needs_clflush);
2673
Chris Wilson37e680a2012-06-07 15:38:42 +01002674int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002675
2676static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002677{
Chris Wilsonee286372015-04-07 16:20:25 +01002678 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002679}
Chris Wilsonee286372015-04-07 16:20:25 +01002680
2681static inline struct page *
2682i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2683{
2684 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2685 return NULL;
2686
2687 if (n < obj->get_page.last) {
2688 obj->get_page.sg = obj->pages->sgl;
2689 obj->get_page.last = 0;
2690 }
2691
2692 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2693 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2694 if (unlikely(sg_is_chain(obj->get_page.sg)))
2695 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2696 }
2697
2698 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2699}
2700
Chris Wilsona5570172012-09-04 21:02:54 +01002701static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2702{
2703 BUG_ON(obj->pages == NULL);
2704 obj->pages_pin_count++;
2705}
2706static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2707{
2708 BUG_ON(obj->pages_pin_count == 0);
2709 obj->pages_pin_count--;
2710}
2711
Chris Wilson54cf91d2010-11-25 18:00:26 +00002712int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002713int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002714 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002715void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002716 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002717int i915_gem_dumb_create(struct drm_file *file_priv,
2718 struct drm_device *dev,
2719 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002720int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2721 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002722/**
2723 * Returns true if seq1 is later than seq2.
2724 */
2725static inline bool
2726i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2727{
2728 return (int32_t)(seq1 - seq2) >= 0;
2729}
2730
John Harrison1b5a4332014-11-24 18:49:42 +00002731static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2732 bool lazy_coherency)
2733{
2734 u32 seqno;
2735
2736 BUG_ON(req == NULL);
2737
2738 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2739
2740 return i915_seqno_passed(seqno, req->seqno);
2741}
2742
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002743int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2744int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002745int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002746int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002747
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002748bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2749void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002750
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002751struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002752i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002753
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002754bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002755void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002756int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002757 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002758int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302759
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002760static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2761{
2762 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002763 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002764}
2765
2766static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2767{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002768 return atomic_read(&error->reset_counter) & I915_WEDGED;
2769}
2770
2771static inline u32 i915_reset_count(struct i915_gpu_error *error)
2772{
2773 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002774}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002775
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002776static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2777{
2778 return dev_priv->gpu_error.stop_rings == 0 ||
2779 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2780}
2781
2782static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2783{
2784 return dev_priv->gpu_error.stop_rings == 0 ||
2785 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2786}
2787
Chris Wilson069efc12010-09-30 16:53:18 +01002788void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002789bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002790int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002791int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002792int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002793int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002794int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002795void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002796void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002797int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002798int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002799int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002800 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002801 struct drm_i915_gem_object *batch_obj);
2802#define i915_add_request(ring) \
2803 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002804int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002805 unsigned reset_counter,
2806 bool interruptible,
2807 s64 *timeout,
2808 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002809int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002810int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002811int __must_check
2812i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2813 bool write);
2814int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002815i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2816int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002817i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2818 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002819 struct intel_engine_cs *pipelined,
2820 const struct i915_ggtt_view *view);
2821void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2822 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002823int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002824 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002825int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002826void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002827
Chris Wilson467cffb2011-03-07 10:42:03 +00002828uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002829i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2830uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002831i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2832 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002833
Chris Wilsone4ffd172011-04-04 09:44:39 +01002834int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2835 enum i915_cache_level cache_level);
2836
Daniel Vetter1286ff72012-05-10 15:25:09 +02002837struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2838 struct dma_buf *dma_buf);
2839
2840struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2841 struct drm_gem_object *gem_obj, int flags);
2842
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002843void i915_gem_restore_fences(struct drm_device *dev);
2844
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002845unsigned long
2846i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002847 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002848unsigned long
2849i915_gem_obj_offset(struct drm_i915_gem_object *o,
2850 struct i915_address_space *vm);
2851static inline unsigned long
2852i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002853{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002854 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002855}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002856
Ben Widawskya70a3142013-07-31 16:59:56 -07002857bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002858bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002859 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002860bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002861 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002862
Ben Widawskya70a3142013-07-31 16:59:56 -07002863unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2864 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002865struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002866i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2867 struct i915_address_space *vm);
2868struct i915_vma *
2869i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2870 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002871
Ben Widawskyaccfef22013-08-14 11:38:35 +02002872struct i915_vma *
2873i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002874 struct i915_address_space *vm);
2875struct i915_vma *
2876i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2877 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002878
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002879static inline struct i915_vma *
2880i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2881{
2882 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002883}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002884bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002885
Ben Widawskya70a3142013-07-31 16:59:56 -07002886/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002887#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002888 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2889static inline bool i915_is_ggtt(struct i915_address_space *vm)
2890{
2891 struct i915_address_space *ggtt =
2892 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2893 return vm == ggtt;
2894}
2895
Daniel Vetter841cd772014-08-06 15:04:48 +02002896static inline struct i915_hw_ppgtt *
2897i915_vm_to_ppgtt(struct i915_address_space *vm)
2898{
2899 WARN_ON(i915_is_ggtt(vm));
2900
2901 return container_of(vm, struct i915_hw_ppgtt, base);
2902}
2903
2904
Ben Widawskya70a3142013-07-31 16:59:56 -07002905static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2906{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002907 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07002908}
2909
2910static inline unsigned long
2911i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2912{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002913 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002914}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002915
2916static inline int __must_check
2917i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2918 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002919 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002920{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002921 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2922 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002923}
Ben Widawskya70a3142013-07-31 16:59:56 -07002924
Daniel Vetterb2871102014-02-14 14:01:19 +01002925static inline int
2926i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2927{
2928 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2929}
2930
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002931void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2932 const struct i915_ggtt_view *view);
2933static inline void
2934i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2935{
2936 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2937}
Daniel Vetterb2871102014-02-14 14:01:19 +01002938
Ben Widawsky254f9652012-06-04 14:42:42 -07002939/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002940int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002941void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002942void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002943int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002944int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002945void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002946int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002947 struct intel_context *to);
2948struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002949i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002950void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002951struct drm_i915_gem_object *
2952i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002953static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002954{
Chris Wilson691e6412014-04-09 09:07:36 +01002955 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002956}
2957
Oscar Mateo273497e2014-05-22 14:13:37 +01002958static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002959{
Chris Wilson691e6412014-04-09 09:07:36 +01002960 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002961}
2962
Oscar Mateo273497e2014-05-22 14:13:37 +01002963static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002964{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002965 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002966}
2967
Ben Widawsky84624812012-06-04 14:42:54 -07002968int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2969 struct drm_file *file);
2970int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2971 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002972int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2973 struct drm_file *file_priv);
2974int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2975 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002976
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002977/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002978int __must_check i915_gem_evict_something(struct drm_device *dev,
2979 struct i915_address_space *vm,
2980 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002981 unsigned alignment,
2982 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002983 unsigned long start,
2984 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002985 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002986int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002987int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002988
Ben Widawsky0260c422014-03-22 22:47:21 -07002989/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002990static inline void i915_gem_chipset_flush(struct drm_device *dev)
2991{
Chris Wilson05394f32010-11-08 19:18:58 +00002992 if (INTEL_INFO(dev)->gen < 6)
2993 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002994}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002995
Chris Wilson9797fbf2012-04-24 15:47:39 +01002996/* i915_gem_stolen.c */
2997int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002998int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002999void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003000void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003001struct drm_i915_gem_object *
3002i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003003struct drm_i915_gem_object *
3004i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3005 u32 stolen_offset,
3006 u32 gtt_offset,
3007 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003008
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003009/* i915_gem_shrinker.c */
3010unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3011 long target,
3012 unsigned flags);
3013#define I915_SHRINK_PURGEABLE 0x1
3014#define I915_SHRINK_UNBOUND 0x2
3015#define I915_SHRINK_BOUND 0x4
3016unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3017void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3018
3019
Eric Anholt673a3942008-07-30 12:06:12 -07003020/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003021static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003022{
Jani Nikula50227e12014-03-31 14:27:21 +03003023 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003024
3025 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3026 obj->tiling_mode != I915_TILING_NONE;
3027}
3028
Eric Anholt673a3942008-07-30 12:06:12 -07003029void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003030void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3031void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003032
3033/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003034#if WATCH_LISTS
3035int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003036#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003037#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003038#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039
Ben Gamari20172632009-02-17 20:08:50 -05003040/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003041int i915_debugfs_init(struct drm_minor *minor);
3042void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003043#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003044int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003045void intel_display_crc_init(struct drm_device *dev);
3046#else
Jani Nikula249e87d2015-04-10 16:59:32 +03003047static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003048static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003049#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003050
3051/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003052__printf(2, 3)
3053void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003054int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3055 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003056int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003057 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003058 size_t count, loff_t pos);
3059static inline void i915_error_state_buf_release(
3060 struct drm_i915_error_state_buf *eb)
3061{
3062 kfree(eb->buf);
3063}
Mika Kuoppala58174462014-02-25 17:11:26 +02003064void i915_capture_error_state(struct drm_device *dev, bool wedge,
3065 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003066void i915_error_state_get(struct drm_device *dev,
3067 struct i915_error_state_file_priv *error_priv);
3068void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3069void i915_destroy_error_state(struct drm_device *dev);
3070
3071void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003072const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003073
Brad Volkin351e3db2014-02-18 10:15:46 -08003074/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003075int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003076int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3077void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3078bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3079int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003080 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003081 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003082 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003083 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003084 bool is_master);
3085
Jesse Barnes317c35d2008-08-25 15:11:06 -07003086/* i915_suspend.c */
3087extern int i915_save_state(struct drm_device *dev);
3088extern int i915_restore_state(struct drm_device *dev);
3089
Ben Widawsky0136db582012-04-10 21:17:01 -07003090/* i915_sysfs.c */
3091void i915_setup_sysfs(struct drm_device *dev_priv);
3092void i915_teardown_sysfs(struct drm_device *dev_priv);
3093
Chris Wilsonf899fc62010-07-20 15:44:45 -07003094/* intel_i2c.c */
3095extern int intel_setup_gmbus(struct drm_device *dev);
3096extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003097extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3098 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003099
Jani Nikula0184df42015-03-27 00:20:20 +02003100extern struct i2c_adapter *
3101intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003102extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3103extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003104static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003105{
3106 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3107}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003108extern void intel_i2c_reset(struct drm_device *dev);
3109
Chris Wilson3b617962010-08-24 09:02:58 +01003110/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003111#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003112extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003113extern void intel_opregion_init(struct drm_device *dev);
3114extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003115extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003116extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3117 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003118extern int intel_opregion_notify_adapter(struct drm_device *dev,
3119 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003120#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003121static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003122static inline void intel_opregion_init(struct drm_device *dev) { return; }
3123static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003124static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003125static inline int
3126intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3127{
3128 return 0;
3129}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003130static inline int
3131intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3132{
3133 return 0;
3134}
Len Brown65e082c2008-10-24 17:18:10 -04003135#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003136
Jesse Barnes723bfd72010-10-07 16:01:13 -07003137/* intel_acpi.c */
3138#ifdef CONFIG_ACPI
3139extern void intel_register_dsm_handler(void);
3140extern void intel_unregister_dsm_handler(void);
3141#else
3142static inline void intel_register_dsm_handler(void) { return; }
3143static inline void intel_unregister_dsm_handler(void) { return; }
3144#endif /* CONFIG_ACPI */
3145
Jesse Barnes79e53942008-11-07 14:24:08 -08003146/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003147extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003148extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003149extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003150extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003151extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003152extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003153extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3154 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003155extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003156extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003157extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003158extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003159extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003160extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3161 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003162extern void intel_detect_pch(struct drm_device *dev);
3163extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003164extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003165
Ben Widawsky2911a352012-04-05 14:47:36 -07003166extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003167int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3168 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003169int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3170 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003171
Chris Wilson6ef3d422010-08-04 20:26:07 +01003172/* overlay */
3173extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003174extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3175 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003176
3177extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003178extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003179 struct drm_device *dev,
3180 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003181
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003182int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3183int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003184
3185/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303186u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3187void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003188u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003189u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3190void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3191u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3192void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3193u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3194void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003195u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3196void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003197u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3198void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003199u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3200void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003201u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3202 enum intel_sbi_destination destination);
3203void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3204 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303205u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3206void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003207
Ville Syrjälä616bc822015-01-23 21:04:25 +02003208int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3209int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303210
Ben Widawsky0b274482013-10-04 21:22:51 -07003211#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3212#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003213
Ben Widawsky0b274482013-10-04 21:22:51 -07003214#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3215#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3216#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3217#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003218
Ben Widawsky0b274482013-10-04 21:22:51 -07003219#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3220#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3221#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3222#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003223
Chris Wilson698b3132014-03-21 13:16:43 +00003224/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3225 * will be implemented using 2 32-bit writes in an arbitrary order with
3226 * an arbitrary delay between them. This can cause the hardware to
3227 * act upon the intermediate value, possibly leading to corruption and
3228 * machine death. You have been warned.
3229 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003230#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3231#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003232
Chris Wilson50877442014-03-21 12:41:53 +00003233#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3234 u32 upper = I915_READ(upper_reg); \
3235 u32 lower = I915_READ(lower_reg); \
3236 u32 tmp = I915_READ(upper_reg); \
3237 if (upper != tmp) { \
3238 upper = tmp; \
3239 lower = I915_READ(lower_reg); \
3240 WARN_ON(I915_READ(upper_reg) != upper); \
3241 } \
3242 (u64)upper << 32 | lower; })
3243
Zou Nan haicae58522010-11-09 17:17:32 +08003244#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3245#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3246
Chris Wilsona6111f72015-04-07 16:21:02 +01003247/* These are untraced mmio-accessors that are only valid to be used inside
3248 * criticial sections inside IRQ handlers where forcewake is explicitly
3249 * controlled.
3250 * Think twice, and think again, before using these.
3251 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3252 * intel_uncore_forcewake_irqunlock().
3253 */
3254#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3255#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3256#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3257
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003258/* "Broadcast RGB" property */
3259#define INTEL_BROADCAST_RGB_AUTO 0
3260#define INTEL_BROADCAST_RGB_FULL 1
3261#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003262
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003263static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3264{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303265 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003266 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303267 else if (INTEL_INFO(dev)->gen >= 5)
3268 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003269 else
3270 return VGACNTRL;
3271}
3272
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003273static inline void __user *to_user_ptr(u64 address)
3274{
3275 return (void __user *)(uintptr_t)address;
3276}
3277
Imre Deakdf977292013-05-21 20:03:17 +03003278static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3279{
3280 unsigned long j = msecs_to_jiffies(m);
3281
3282 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3283}
3284
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003285static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3286{
3287 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3288}
3289
Imre Deakdf977292013-05-21 20:03:17 +03003290static inline unsigned long
3291timespec_to_jiffies_timeout(const struct timespec *value)
3292{
3293 unsigned long j = timespec_to_jiffies(value);
3294
3295 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3296}
3297
Paulo Zanonidce56b32013-12-19 14:29:40 -02003298/*
3299 * If you need to wait X milliseconds between events A and B, but event B
3300 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3301 * when event A happened, then just before event B you call this function and
3302 * pass the timestamp as the first argument, and X as the second argument.
3303 */
3304static inline void
3305wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3306{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003307 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003308
3309 /*
3310 * Don't re-read the value of "jiffies" every time since it may change
3311 * behind our back and break the math.
3312 */
3313 tmp_jiffies = jiffies;
3314 target_jiffies = timestamp_jiffies +
3315 msecs_to_jiffies_timeout(to_wait_ms);
3316
3317 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003318 remaining_jiffies = target_jiffies - tmp_jiffies;
3319 while (remaining_jiffies)
3320 remaining_jiffies =
3321 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003322 }
3323}
3324
John Harrison581c26e82014-11-24 18:49:39 +00003325static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3326 struct drm_i915_gem_request *req)
3327{
3328 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3329 i915_gem_request_assign(&ring->trace_irq_req, req);
3330}
3331
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332#endif