blob: 4c16e140c2b314fc08b110ff39f14f26f00f970b [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
433// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
434// swizzled by ExecutionDepsFix to pxor.
435// We set canFoldAsLoad because this can be converted to a constant-pool
436// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000438 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000440 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000441def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
442 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper6393afc2017-01-09 02:44:34 +0000445// Alias instructions that allow VPTERNLOG to be used with a mask to create
446// a mix of all ones and all zeros elements. This is done this way to force
447// the same register to be used as input for all three sources.
448let isPseudo = 1, Predicates = [HasAVX512] in {
449def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
450 (ins VK16WM:$mask), "",
451 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
452 (v16i32 immAllOnesV),
453 (v16i32 immAllZerosV)))]>;
454def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
455 (ins VK8WM:$mask), "",
456 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
457 (bc_v8i64 (v16i32 immAllOnesV)),
458 (bc_v8i64 (v16i32 immAllZerosV))))]>;
459}
460
Craig Toppere5ce84a2016-05-08 21:33:53 +0000461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000462 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000463def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
464 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
465def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
466 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
467}
468
Craig Topperadd9cc62016-12-18 06:23:14 +0000469// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
470// This is expanded by ExpandPostRAPseudos.
471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000473 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
474 [(set FR32X:$dst, fp32imm0)]>;
475 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
476 [(set FR64X:$dst, fpimm0)]>;
477}
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479//===----------------------------------------------------------------------===//
480// AVX-512 - VECTOR INSERT
481//
Craig Topper3a622a12017-08-17 15:40:25 +0000482
483// Supports two different pattern operators for mask and unmasked ops. Allows
484// null_frag to be passed for one.
485multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
486 X86VectorVTInfo To,
487 SDPatternOperator vinsert_insert,
488 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000489 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000490 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000491 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 "vinsert" # From.EltTypeName # "x" # From.NumElts,
493 "$src3, $src2, $src1", "$src1, $src2, $src3",
494 (vinsert_insert:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000496 (iPTR imm)),
497 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Craig Topperc228d792017-09-05 05:49:44 +0000501 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000502 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000503 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000508 (iPTR imm)),
509 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
510 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
512 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000514}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000515
Craig Topper3a622a12017-08-17 15:40:25 +0000516// Passes the same pattern operator for masked and unmasked ops.
517multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
518 X86VectorVTInfo To,
519 SDPatternOperator vinsert_insert> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
534 (From.VT (bitconvert (From.LdFrag addr:$src2))),
535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
543 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
549 vinsert128_insert>, EVEX_V256;
550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert128_insert>, EVEX_V512;
555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 vinsert256_insert>, VEX_W, EVEX_V512;
560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000566 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000578 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000586// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000618// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000619let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000620def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000621 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000622 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000623 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000625def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000626 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000627 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000628 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
630 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000631}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632
633//===----------------------------------------------------------------------===//
634// AVX-512 VECTOR EXTRACT
635//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636
Craig Topper3a622a12017-08-17 15:40:25 +0000637// Supports two different pattern operators for mask and unmasked ops. Allows
638// null_frag to be passed for one.
639multiclass vextract_for_size_split<int Opcode,
640 X86VectorVTInfo From, X86VectorVTInfo To,
641 SDPatternOperator vextract_extract,
642 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000643
644 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000645 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000646 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000647 "vextract" # To.EltTypeName # "x" # To.NumElts,
648 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000649 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
650 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000651 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000652 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000653 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000654 "vextract" # To.EltTypeName # "x" # To.NumElts #
655 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
656 [(store (To.VT (vextract_extract:$idx
657 (From.VT From.RC:$src1), (iPTR imm))),
658 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000659
Craig Toppere1cac152016-06-07 07:27:54 +0000660 let mayStore = 1, hasSideEffects = 0 in
661 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
662 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000663 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000664 "vextract" # To.EltTypeName # "x" # To.NumElts #
665 "\t{$idx, $src1, $dst {${mask}}|"
666 "$dst {${mask}}, $src1, $idx}",
667 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000668 }
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Craig Topper3a622a12017-08-17 15:40:25 +0000671// Passes the same pattern operator for masked and unmasked ops.
672multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
673 X86VectorVTInfo To,
674 SDPatternOperator vextract_extract> :
675 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
676
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677// Codegen pattern for the alternative types
678multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
679 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000680 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000682 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
683 (To.VT (!cast<Instruction>(InstrStr#"rr")
684 From.RC:$src1,
685 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000686 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
687 (iPTR imm))), addr:$dst),
688 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
689 (EXTRACT_get_vextract_imm To.RC:$ext))>;
690 }
Igor Breger7f69a992015-09-10 12:54:54 +0000691}
692
693multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000694 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000695 let Predicates = [HasAVX512] in {
696 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
697 X86VectorVTInfo<16, EltVT32, VR512>,
698 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000699 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000700 EVEX_V512, EVEX_CD8<32, CD8VT4>;
701 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
702 X86VectorVTInfo< 8, EltVT64, VR512>,
703 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000704 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000705 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
706 }
Igor Breger7f69a992015-09-10 12:54:54 +0000707 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000709 X86VectorVTInfo< 8, EltVT32, VR256X>,
710 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000711 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000712 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000713
714 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000715 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000716 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 X86VectorVTInfo< 4, EltVT64, VR256X>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000719 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000721
722 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000723 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000724 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT64, VR512>,
726 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000727 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000729 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 X86VectorVTInfo<16, EltVT32, VR512>,
731 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000732 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 EVEX_V512, EVEX_CD8<32, CD8VT8>;
734 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000735}
736
Adam Nemet55536c62014-09-25 23:48:45 +0000737defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
738defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000739
Igor Bregerdefab3c2015-10-08 12:55:01 +0000740// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000741// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000742defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000746
747defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000748 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000749defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000750 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000751
752defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000756
Craig Topper08a68572016-05-21 22:50:04 +0000757// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
762
763// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000764defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
768// Codegen pattern with the alternative types extract VEC256 from VEC512
769defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
770 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
771defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
772 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
773
Craig Topper5f3fef82016-05-22 07:40:58 +0000774
Craig Topper48a79172017-08-30 07:26:12 +0000775// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
776// smaller extract to enable EVEX->VEX.
777let Predicates = [NoVLX] in {
778def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
779 (v2i64 (VEXTRACTI128rr
780 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
781 (iPTR 1)))>;
782def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
783 (v2f64 (VEXTRACTF128rr
784 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
785 (iPTR 1)))>;
786def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
787 (v4i32 (VEXTRACTI128rr
788 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
789 (iPTR 1)))>;
790def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
791 (v4f32 (VEXTRACTF128rr
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
793 (iPTR 1)))>;
794def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
795 (v8i16 (VEXTRACTI128rr
796 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
797 (iPTR 1)))>;
798def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
799 (v16i8 (VEXTRACTI128rr
800 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
801 (iPTR 1)))>;
802}
803
804// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
805// smaller extract to enable EVEX->VEX.
806let Predicates = [HasVLX] in {
807def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
808 (v2i64 (VEXTRACTI32x4Z256rr
809 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
810 (iPTR 1)))>;
811def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
812 (v2f64 (VEXTRACTF32x4Z256rr
813 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
814 (iPTR 1)))>;
815def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
816 (v4i32 (VEXTRACTI32x4Z256rr
817 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
818 (iPTR 1)))>;
819def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
820 (v4f32 (VEXTRACTF32x4Z256rr
821 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
822 (iPTR 1)))>;
823def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
824 (v8i16 (VEXTRACTI32x4Z256rr
825 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
826 (iPTR 1)))>;
827def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
828 (v16i8 (VEXTRACTI32x4Z256rr
829 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
830 (iPTR 1)))>;
831}
832
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833
Craig Toppera0883622017-08-26 22:24:57 +0000834// Additional patterns for handling a bitcast between the vselect and the
835// extract_subvector.
836multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
837 X86VectorVTInfo To, X86VectorVTInfo Cast,
838 PatFrag vextract_extract,
839 SDNodeXForm EXTRACT_get_vextract_imm,
840 list<Predicate> p> {
841let Predicates = p in {
842 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
843 (bitconvert
844 (To.VT (vextract_extract:$ext
845 (From.VT From.RC:$src), (iPTR imm)))),
846 To.RC:$src0)),
847 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
848 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
849 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
850
851 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
852 (bitconvert
853 (To.VT (vextract_extract:$ext
854 (From.VT From.RC:$src), (iPTR imm)))),
855 Cast.ImmAllZerosV)),
856 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
857 Cast.KRCWM:$mask, From.RC:$src,
858 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
859}
860}
861
862defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
863 v4f32x_info, vextract128_extract,
864 EXTRACT_get_vextract128_imm, [HasVLX]>;
865defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
866 v2f64x_info, vextract128_extract,
867 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
868
869defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
870 v4i32x_info, vextract128_extract,
871 EXTRACT_get_vextract128_imm, [HasVLX]>;
872defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
873 v4i32x_info, vextract128_extract,
874 EXTRACT_get_vextract128_imm, [HasVLX]>;
875defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
876 v4i32x_info, vextract128_extract,
877 EXTRACT_get_vextract128_imm, [HasVLX]>;
878defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
879 v2i64x_info, vextract128_extract,
880 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
881defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
882 v2i64x_info, vextract128_extract,
883 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
884defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
885 v2i64x_info, vextract128_extract,
886 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
887
888defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
889 v4f32x_info, vextract128_extract,
890 EXTRACT_get_vextract128_imm, [HasAVX512]>;
891defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
892 v2f64x_info, vextract128_extract,
893 EXTRACT_get_vextract128_imm, [HasDQI]>;
894
895defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
896 v4i32x_info, vextract128_extract,
897 EXTRACT_get_vextract128_imm, [HasAVX512]>;
898defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
899 v4i32x_info, vextract128_extract,
900 EXTRACT_get_vextract128_imm, [HasAVX512]>;
901defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
902 v4i32x_info, vextract128_extract,
903 EXTRACT_get_vextract128_imm, [HasAVX512]>;
904defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
905 v2i64x_info, vextract128_extract,
906 EXTRACT_get_vextract128_imm, [HasDQI]>;
907defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
908 v2i64x_info, vextract128_extract,
909 EXTRACT_get_vextract128_imm, [HasDQI]>;
910defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
911 v2i64x_info, vextract128_extract,
912 EXTRACT_get_vextract128_imm, [HasDQI]>;
913
914defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
915 v8f32x_info, vextract256_extract,
916 EXTRACT_get_vextract256_imm, [HasDQI]>;
917defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
918 v4f64x_info, vextract256_extract,
919 EXTRACT_get_vextract256_imm, [HasAVX512]>;
920
921defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
922 v8i32x_info, vextract256_extract,
923 EXTRACT_get_vextract256_imm, [HasDQI]>;
924defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
925 v8i32x_info, vextract256_extract,
926 EXTRACT_get_vextract256_imm, [HasDQI]>;
927defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
928 v8i32x_info, vextract256_extract,
929 EXTRACT_get_vextract256_imm, [HasDQI]>;
930defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
931 v4i64x_info, vextract256_extract,
932 EXTRACT_get_vextract256_imm, [HasAVX512]>;
933defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
934 v4i64x_info, vextract256_extract,
935 EXTRACT_get_vextract256_imm, [HasAVX512]>;
936defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
937 v4i64x_info, vextract256_extract,
938 EXTRACT_get_vextract256_imm, [HasAVX512]>;
939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000941def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000942 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000943 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
945 EVEX;
946
Craig Topper03b849e2016-05-21 22:50:11 +0000947def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000948 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000949 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000951 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
953//===---------------------------------------------------------------------===//
954// AVX-512 BROADCAST
955//---
Igor Breger131008f2016-05-01 08:40:00 +0000956// broadcast with a scalar argument.
957multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
958 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000959 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
960 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
961 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
962 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
963 (X86VBroadcast SrcInfo.FRC:$src),
964 DestInfo.RC:$src0)),
965 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
966 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
967 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
968 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
969 (X86VBroadcast SrcInfo.FRC:$src),
970 DestInfo.ImmAllZerosV)),
971 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
972 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000973}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000974
Craig Topper17854ec2017-08-30 07:48:39 +0000975// Split version to allow mask and broadcast node to be different types. This
976// helps support the 32x2 broadcasts.
977multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
978 X86VectorVTInfo MaskInfo,
979 X86VectorVTInfo DestInfo,
980 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000981 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +0000982 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +0000983 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +0000984 (MaskInfo.VT
985 (bitconvert
986 (DestInfo.VT
987 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +0000988 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +0000989 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000990 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +0000991 (MaskInfo.VT
992 (bitconvert
993 (DestInfo.VT (X86VBroadcast
994 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000995 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000996 }
Craig Toppere1cac152016-06-07 07:27:54 +0000997
Craig Topper17854ec2017-08-30 07:48:39 +0000998 def : Pat<(MaskInfo.VT
999 (bitconvert
1000 (DestInfo.VT (X86VBroadcast
1001 (SrcInfo.VT (scalar_to_vector
1002 (SrcInfo.ScalarLdFrag addr:$src))))))),
1003 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1004 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1005 (bitconvert
1006 (DestInfo.VT
1007 (X86VBroadcast
1008 (SrcInfo.VT (scalar_to_vector
1009 (SrcInfo.ScalarLdFrag addr:$src)))))),
1010 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001011 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001012 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1013 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1014 (bitconvert
1015 (DestInfo.VT
1016 (X86VBroadcast
1017 (SrcInfo.VT (scalar_to_vector
1018 (SrcInfo.ScalarLdFrag addr:$src)))))),
1019 MaskInfo.ImmAllZerosV)),
1020 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1021 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001022}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001023
Craig Topper17854ec2017-08-30 07:48:39 +00001024// Helper class to force mask and broadcast result to same type.
1025multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1026 X86VectorVTInfo DestInfo,
1027 X86VectorVTInfo SrcInfo> :
1028 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1029
Craig Topper80934372016-07-16 03:42:59 +00001030multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001031 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001032 let Predicates = [HasAVX512] in
1033 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1034 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1035 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001036
1037 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001038 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001039 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001040 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001041 }
1042}
1043
Craig Topper80934372016-07-16 03:42:59 +00001044multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1045 AVX512VLVectorVTInfo _> {
1046 let Predicates = [HasAVX512] in
1047 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1048 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1049 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001050
Craig Topper80934372016-07-16 03:42:59 +00001051 let Predicates = [HasVLX] in {
1052 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1053 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1054 EVEX_V256;
1055 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1056 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1057 EVEX_V128;
1058 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001059}
Craig Topper80934372016-07-16 03:42:59 +00001060defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1061 avx512vl_f32_info>;
1062defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1063 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001064
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001065def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001066 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001067def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001068 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001069
Robert Khasanovcbc57032014-12-09 16:38:41 +00001070multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001071 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001072 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001073 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001074 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001075 (ins SrcRC:$src),
1076 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001077 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001078}
1079
Guy Blank7f60c992017-08-09 17:21:01 +00001080multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1081 X86VectorVTInfo _, SDPatternOperator OpNode,
1082 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001083 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001084 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1085 (outs _.RC:$dst), (ins GR32:$src),
1086 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1087 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1088 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1089 "$src0 = $dst">, T8PD, EVEX;
1090
1091 def : Pat <(_.VT (OpNode SrcRC:$src)),
1092 (!cast<Instruction>(Name#r)
1093 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1094
1095 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1096 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1097 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1098
1099 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1100 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1101 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1102}
1103
1104multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1105 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1106 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1107 let Predicates = [prd] in
1108 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1109 Subreg>, EVEX_V512;
1110 let Predicates = [prd, HasVLX] in {
1111 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1112 SrcRC, Subreg>, EVEX_V256;
1113 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1114 SrcRC, Subreg>, EVEX_V128;
1115 }
1116}
1117
Robert Khasanovcbc57032014-12-09 16:38:41 +00001118multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001119 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001120 RegisterClass SrcRC, Predicate prd> {
1121 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001122 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001123 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001124 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1125 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001126 }
1127}
1128
Guy Blank7f60c992017-08-09 17:21:01 +00001129defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1130 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1131defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1132 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1133 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001134defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1135 X86VBroadcast, GR32, HasAVX512>;
1136defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1137 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001139def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001140 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001142 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143
Igor Breger21296d22015-10-20 11:56:42 +00001144// Provide aliases for broadcast from the same register class that
1145// automatically does the extract.
1146multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1147 X86VectorVTInfo SrcInfo> {
1148 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1149 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1150 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1151}
1152
1153multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1154 AVX512VLVectorVTInfo _, Predicate prd> {
1155 let Predicates = [prd] in {
1156 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1157 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1158 EVEX_V512;
1159 // Defined separately to avoid redefinition.
1160 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1161 }
1162 let Predicates = [prd, HasVLX] in {
1163 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1164 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1165 EVEX_V256;
1166 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1167 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001168 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001169}
1170
Igor Breger21296d22015-10-20 11:56:42 +00001171defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1172 avx512vl_i8_info, HasBWI>;
1173defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1174 avx512vl_i16_info, HasBWI>;
1175defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1176 avx512vl_i32_info, HasAVX512>;
1177defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1178 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001179
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001180multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1181 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001182 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001183 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1184 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001185 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001186 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001187}
1188
Craig Topperd6f4be92017-08-21 05:29:02 +00001189// This should be used for the AVX512DQ broadcast instructions. It disables
1190// the unmasked patterns so that we only use the DQ instructions when masking
1191// is requested.
1192multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1193 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001194 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001195 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1196 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1197 (null_frag),
1198 (_Dst.VT (X86SubVBroadcast
1199 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1200 AVX5128IBase, EVEX;
1201}
1202
Simon Pilgrim79195582017-02-21 16:41:44 +00001203let Predicates = [HasAVX512] in {
1204 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1205 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1206 (VPBROADCASTQZm addr:$src)>;
1207}
1208
Craig Topperbe351ee2016-10-01 06:01:23 +00001209let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001210 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1211 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1212 (VPBROADCASTQZ128m addr:$src)>;
1213 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1214 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001215 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1216 // This means we'll encounter truncated i32 loads; match that here.
1217 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1218 (VPBROADCASTWZ128m addr:$src)>;
1219 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1220 (VPBROADCASTWZ256m addr:$src)>;
1221 def : Pat<(v8i16 (X86VBroadcast
1222 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1223 (VPBROADCASTWZ128m addr:$src)>;
1224 def : Pat<(v16i16 (X86VBroadcast
1225 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1226 (VPBROADCASTWZ256m addr:$src)>;
1227}
1228
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001229//===----------------------------------------------------------------------===//
1230// AVX-512 BROADCAST SUBVECTORS
1231//
1232
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001233defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1234 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001235 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001236defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1237 v16f32_info, v4f32x_info>,
1238 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1239defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1240 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001241 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001242defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1243 v8f64_info, v4f64x_info>, VEX_W,
1244 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1245
Craig Topper715ad7f2016-10-16 23:29:51 +00001246let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001247def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1248 (VBROADCASTF64X4rm addr:$src)>;
1249def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1250 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001251def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1252 (VBROADCASTI64X4rm addr:$src)>;
1253def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1254 (VBROADCASTI64X4rm addr:$src)>;
1255
1256// Provide fallback in case the load node that is used in the patterns above
1257// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001258def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1259 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001260 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001261def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1262 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1263 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001264def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1265 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001266 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001267def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1268 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1269 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001270def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1271 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1272 (v16i16 VR256X:$src), 1)>;
1273def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1274 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1275 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001276
Craig Topperd6f4be92017-08-21 05:29:02 +00001277def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1278 (VBROADCASTF32X4rm addr:$src)>;
1279def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1280 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001281def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1282 (VBROADCASTI32X4rm addr:$src)>;
1283def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1284 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001285}
1286
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001287let Predicates = [HasVLX] in {
1288defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1289 v8i32x_info, v4i32x_info>,
1290 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1291defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1292 v8f32x_info, v4f32x_info>,
1293 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001294
Craig Topperd6f4be92017-08-21 05:29:02 +00001295def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1296 (VBROADCASTF32X4Z256rm addr:$src)>;
1297def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1298 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001299def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1300 (VBROADCASTI32X4Z256rm addr:$src)>;
1301def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1302 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001303
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001304// Provide fallback in case the load node that is used in the patterns above
1305// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001306def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1307 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1308 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001309def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001310 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001311 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001312def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1313 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1314 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001315def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001316 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001317 (v4i32 VR128X:$src), 1)>;
1318def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001319 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001320 (v8i16 VR128X:$src), 1)>;
1321def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001322 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001323 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001324}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001325
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001326let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001327defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001328 v4i64x_info, v2i64x_info>, VEX_W,
1329 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001330defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001331 v4f64x_info, v2f64x_info>, VEX_W,
1332 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001333}
1334
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001335let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001336defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001337 v8i64_info, v2i64x_info>, VEX_W,
1338 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001339defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001340 v16i32_info, v8i32x_info>,
1341 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001342defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001343 v8f64_info, v2f64x_info>, VEX_W,
1344 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001345defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001346 v16f32_info, v8f32x_info>,
1347 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1348}
Adam Nemet73f72e12014-06-27 00:43:38 +00001349
Igor Bregerfa798a92015-11-02 07:39:36 +00001350multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001351 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001352 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001353 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1354 _Src.info512, _Src.info128>,
1355 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001356 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001357 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1358 _Src.info256, _Src.info128>,
1359 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001360}
1361
1362multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001363 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1364 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001365
1366 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001367 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1368 _Src.info128, _Src.info128>,
1369 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001370}
1371
Craig Topper51e052f2016-10-15 16:26:02 +00001372defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1373 avx512vl_i32_info, avx512vl_i64_info>;
1374defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1375 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001376
Craig Topper52317e82017-01-15 05:47:45 +00001377let Predicates = [HasVLX] in {
1378def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1379 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1380def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1381 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1382}
1383
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001384def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001385 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001386def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1387 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1388
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001389def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001390 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001391def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1392 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394//===----------------------------------------------------------------------===//
1395// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1396//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001397multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1398 X86VectorVTInfo _, RegisterClass KRC> {
1399 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001400 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001401 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001402}
1403
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001404multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001405 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1406 let Predicates = [HasCDI] in
1407 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1408 let Predicates = [HasCDI, HasVLX] in {
1409 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1410 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1411 }
1412}
1413
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001414defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001415 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001416defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001417 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001418
1419//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001420// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001421multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001422let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001423 // The index operand in the pattern should really be an integer type. However,
1424 // if we do that and it happens to come from a bitcast, then it becomes
1425 // difficult to find the bitcast needed to convert the index to the
1426 // destination type for the passthru since it will be folded with the bitcast
1427 // of the index operand.
1428 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001429 (ins _.RC:$src2, _.RC:$src3),
1430 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001431 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001432 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433
Craig Topper4fa3b502016-09-06 06:56:59 +00001434 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001435 (ins _.RC:$src2, _.MemOp:$src3),
1436 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001437 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001438 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001439 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 }
1441}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001443 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001444 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001445 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001446 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1447 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1448 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001449 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001450 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1451 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001452}
1453
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001454multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001455 AVX512VLVectorVTInfo VTInfo> {
1456 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1457 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001458 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001459 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1460 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1461 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1462 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001463 }
1464}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001465
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001466multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001467 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001468 Predicate Prd> {
1469 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001470 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001471 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001472 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1473 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001474 }
1475}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001476
Craig Topperaad5f112015-11-30 00:13:24 +00001477defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001478 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001479defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001480 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001481defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001482 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001483 VEX_W, EVEX_CD8<16, CD8VF>;
1484defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001485 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001486 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001487defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001488 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001489defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001490 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001491
Craig Topperaad5f112015-11-30 00:13:24 +00001492// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001494 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001495let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001496 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1497 (ins IdxVT.RC:$src2, _.RC:$src3),
1498 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001499 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1500 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001501
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001502 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1503 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1504 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001505 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001506 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001507 EVEX_4V, AVX5128IBase;
1508 }
1509}
1510multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001511 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001512 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001513 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1514 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1515 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1516 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001517 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001518 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1519 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001520}
1521
1522multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001523 AVX512VLVectorVTInfo VTInfo,
1524 AVX512VLVectorVTInfo ShuffleMask> {
1525 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001526 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001527 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001528 ShuffleMask.info512>, EVEX_V512;
1529 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001530 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001531 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001532 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001533 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001534 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001535 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001536 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1537 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001538 }
1539}
1540
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001541multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001542 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001543 AVX512VLVectorVTInfo Idx,
1544 Predicate Prd> {
1545 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001546 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1547 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001548 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001549 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1550 Idx.info128>, EVEX_V128;
1551 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1552 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001553 }
1554}
1555
Craig Toppera47576f2015-11-26 20:21:29 +00001556defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001557 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001558defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001559 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001560defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1561 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1562 VEX_W, EVEX_CD8<16, CD8VF>;
1563defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1564 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1565 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001566defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001567 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001568defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001569 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001570
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001571//===----------------------------------------------------------------------===//
1572// AVX-512 - BLEND using mask
1573//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001574multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001575 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1577 (ins _.RC:$src1, _.RC:$src2),
1578 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001579 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001580 []>, EVEX_4V;
1581 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1582 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001583 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001584 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001585 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001586 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1587 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1588 !strconcat(OpcodeStr,
1589 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1590 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001591 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001592 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1593 (ins _.RC:$src1, _.MemOp:$src2),
1594 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001595 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001596 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1597 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1598 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001599 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001600 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001601 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001602 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1603 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1604 !strconcat(OpcodeStr,
1605 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1606 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1607 }
Craig Toppera74e3082017-01-07 22:20:34 +00001608 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001609}
1610multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1611
Craig Topper81f20aa2017-01-07 22:20:26 +00001612 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001613 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1614 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1615 !strconcat(OpcodeStr,
1616 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1617 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001618 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001619
1620 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1621 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1622 !strconcat(OpcodeStr,
1623 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1624 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001625 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627}
1628
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001629multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1630 AVX512VLVectorVTInfo VTInfo> {
1631 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1632 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001634 let Predicates = [HasVLX] in {
1635 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1636 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1637 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1638 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1639 }
1640}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001641
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001642multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1643 AVX512VLVectorVTInfo VTInfo> {
1644 let Predicates = [HasBWI] in
1645 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001646
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001647 let Predicates = [HasBWI, HasVLX] in {
1648 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1649 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1650 }
1651}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001654defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1655defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1656defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1657defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1658defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1659defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001660
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001661
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001662//===----------------------------------------------------------------------===//
1663// Compare Instructions
1664//===----------------------------------------------------------------------===//
1665
1666// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001667
1668multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1669
1670 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1671 (outs _.KRC:$dst),
1672 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1673 "vcmp${cc}"#_.Suffix,
1674 "$src2, $src1", "$src1, $src2",
1675 (OpNode (_.VT _.RC:$src1),
1676 (_.VT _.RC:$src2),
1677 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001678 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001679 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1680 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001681 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001682 "vcmp${cc}"#_.Suffix,
1683 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001684 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001685 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001686
1687 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1688 (outs _.KRC:$dst),
1689 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1690 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001691 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001692 (OpNodeRnd (_.VT _.RC:$src1),
1693 (_.VT _.RC:$src2),
1694 imm:$cc,
1695 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1696 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001697 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001698 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1699 (outs VK1:$dst),
1700 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1701 "vcmp"#_.Suffix,
1702 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001703 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001704 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1705 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001706 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001707 "vcmp"#_.Suffix,
1708 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1709 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1710
1711 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1712 (outs _.KRC:$dst),
1713 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1714 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001715 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001716 EVEX_4V, EVEX_B;
1717 }// let isAsmParserOnly = 1, hasSideEffects = 0
1718
1719 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001720 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001721 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1722 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1723 !strconcat("vcmp${cc}", _.Suffix,
1724 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1725 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1726 _.FRC:$src2,
1727 imm:$cc))],
1728 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001729 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1730 (outs _.KRC:$dst),
1731 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1732 !strconcat("vcmp${cc}", _.Suffix,
1733 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1734 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1735 (_.ScalarLdFrag addr:$src2),
1736 imm:$cc))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001738 }
1739}
1740
1741let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001742 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001743 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1744 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001745 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001746 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1747 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001750multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001751 X86VectorVTInfo _, bit IsCommutable> {
1752 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001754 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1755 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1756 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1758 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001759 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1760 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1761 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1762 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001764 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001765 def rrk : AVX512BI<opc, MRMSrcReg,
1766 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1767 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1768 "$dst {${mask}}, $src1, $src2}"),
1769 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1770 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1771 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772 def rmk : AVX512BI<opc, MRMSrcMem,
1773 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1774 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1775 "$dst {${mask}}, $src1, $src2}"),
1776 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1777 (OpNode (_.VT _.RC:$src1),
1778 (_.VT (bitconvert
1779 (_.LdFrag addr:$src2))))))],
1780 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781}
1782
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001783multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001784 X86VectorVTInfo _, bit IsCommutable> :
1785 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001786 def rmb : AVX512BI<opc, MRMSrcMem,
1787 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1788 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1789 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1790 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1791 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1792 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1793 def rmbk : AVX512BI<opc, MRMSrcMem,
1794 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1795 _.ScalarMemOp:$src2),
1796 !strconcat(OpcodeStr,
1797 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1798 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1799 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1800 (OpNode (_.VT _.RC:$src1),
1801 (X86VBroadcast
1802 (_.ScalarLdFrag addr:$src2)))))],
1803 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001804}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001806multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001807 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1808 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001809 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001810 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1811 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001812
1813 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001814 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1815 IsCommutable>, EVEX_V256;
1816 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1817 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001818 }
1819}
1820
1821multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1822 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001823 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001824 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001825 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1826 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001827
1828 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001829 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1830 IsCommutable>, EVEX_V256;
1831 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1832 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001833 }
1834}
1835
1836defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001837 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001838 EVEX_CD8<8, CD8VF>;
1839
1840defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001841 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001842 EVEX_CD8<16, CD8VF>;
1843
Robert Khasanovf70f7982014-09-18 14:06:55 +00001844defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001845 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001846 EVEX_CD8<32, CD8VF>;
1847
Robert Khasanovf70f7982014-09-18 14:06:55 +00001848defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001849 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001850 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1851
1852defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1853 avx512vl_i8_info, HasBWI>,
1854 EVEX_CD8<8, CD8VF>;
1855
1856defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1857 avx512vl_i16_info, HasBWI>,
1858 EVEX_CD8<16, CD8VF>;
1859
Robert Khasanovf70f7982014-09-18 14:06:55 +00001860defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001861 avx512vl_i32_info, HasAVX512>,
1862 EVEX_CD8<32, CD8VF>;
1863
Robert Khasanovf70f7982014-09-18 14:06:55 +00001864defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001865 avx512vl_i64_info, HasAVX512>,
1866 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001868
Ayman Musa721d97f2017-06-27 12:08:37 +00001869multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1870 SDNode OpNode, string InstrStr,
1871 list<Predicate> Preds> {
1872let Predicates = Preds in {
1873 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1874 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1875 (i64 0)),
1876 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1877 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001878
Ayman Musa721d97f2017-06-27 12:08:37 +00001879 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001880 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001881 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1882 (i64 0)),
1883 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1884 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001885
Ayman Musa721d97f2017-06-27 12:08:37 +00001886 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001887 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001888 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1889 (i64 0)),
1890 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1891 _.RC:$src1, _.RC:$src2),
1892 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001893
Ayman Musa721d97f2017-06-27 12:08:37 +00001894 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001895 (_.KVT (and (_.KVT _.KRCWM:$mask),
1896 (_.KVT (OpNode (_.VT _.RC:$src1),
1897 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001898 (_.LdFrag addr:$src2))))))),
1899 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001900 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001901 _.RC:$src1, addr:$src2),
1902 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001903}
Ayman Musa721d97f2017-06-27 12:08:37 +00001904}
1905
1906multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1907 SDNode OpNode, string InstrStr,
1908 list<Predicate> Preds>
1909 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
1910let Predicates = Preds in {
1911 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1912 (_.KVT (OpNode (_.VT _.RC:$src1),
1913 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
1914 (i64 0)),
1915 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
1916 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001917
Ayman Musa721d97f2017-06-27 12:08:37 +00001918 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1919 (_.KVT (and (_.KVT _.KRCWM:$mask),
1920 (_.KVT (OpNode (_.VT _.RC:$src1),
1921 (X86VBroadcast
1922 (_.ScalarLdFrag addr:$src2)))))),
1923 (i64 0)),
1924 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
1925 _.RC:$src1, addr:$src2),
1926 NewInf.KRC)>;
1927}
1928}
1929
1930// VPCMPEQB - i8
1931defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
1932 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1933defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
1934 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1935
1936defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
1937 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
1938
1939// VPCMPEQW - i16
1940defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
1941 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1942defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
1943 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1944defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
1945 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1946
1947defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
1948 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1949defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
1950 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1951
1952defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
1953 "VPCMPEQWZ", [HasBWI]>;
1954
1955// VPCMPEQD - i32
1956defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
1957 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1958defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
1959 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1960defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
1961 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1962defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
1963 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1964
1965defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
1966 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1967defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
1968 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1969defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
1970 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1971
1972defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
1973 "VPCMPEQDZ", [HasAVX512]>;
1974defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
1975 "VPCMPEQDZ", [HasAVX512]>;
1976
1977// VPCMPEQQ - i64
1978defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
1979 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1980defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
1981 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1982defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
1983 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1984defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
1985 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1986defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
1987 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1988
1989defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
1990 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1991defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
1992 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1993defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
1994 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1995defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
1996 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1997
Simon Pilgrim64fff142017-07-16 18:37:23 +00001998defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00001999 "VPCMPEQQZ", [HasAVX512]>;
2000defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
2001 "VPCMPEQQZ", [HasAVX512]>;
2002defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
2003 "VPCMPEQQZ", [HasAVX512]>;
2004
2005// VPCMPGTB - i8
2006defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
2007 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2008defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
2009 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2010
2011defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
2012 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
2013
2014// VPCMPGTW - i16
2015defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
2016 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2017defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
2018 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2019defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
2020 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2021
2022defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
2023 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2024defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
2025 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2026
2027defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
2028 "VPCMPGTWZ", [HasBWI]>;
2029
2030// VPCMPGTD - i32
2031defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
2032 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2033defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
2034 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2035defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
2036 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2037defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
2038 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2039
2040defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
2041 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2042defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
2043 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2044defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
2045 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2046
2047defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
2048 "VPCMPGTDZ", [HasAVX512]>;
2049defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
2050 "VPCMPGTDZ", [HasAVX512]>;
2051
2052// VPCMPGTQ - i64
2053defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
2054 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2055defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
2056 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2057defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
2058 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2059defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
2060 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2061defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
2062 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2063
2064defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
2065 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2066defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
2067 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2068defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
2069 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2070defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
2071 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2072
2073defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
2074 "VPCMPGTQZ", [HasAVX512]>;
2075defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
2076 "VPCMPGTQZ", [HasAVX512]>;
2077defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
2078 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079
Robert Khasanov29e3b962014-08-27 09:34:37 +00002080multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2081 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002082 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002083 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002084 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002085 !strconcat("vpcmp${cc}", Suffix,
2086 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002087 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2088 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2090 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002091 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002092 !strconcat("vpcmp${cc}", Suffix,
2093 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002094 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2095 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002096 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002097 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002098 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002099 def rrik : AVX512AIi8<opc, MRMSrcReg,
2100 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002101 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002102 !strconcat("vpcmp${cc}", Suffix,
2103 "\t{$src2, $src1, $dst {${mask}}|",
2104 "$dst {${mask}}, $src1, $src2}"),
2105 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2106 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002107 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002108 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002109 def rmik : AVX512AIi8<opc, MRMSrcMem,
2110 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002111 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002112 !strconcat("vpcmp${cc}", Suffix,
2113 "\t{$src2, $src1, $dst {${mask}}|",
2114 "$dst {${mask}}, $src1, $src2}"),
2115 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2116 (OpNode (_.VT _.RC:$src1),
2117 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002118 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002119 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002122 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002124 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002125 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2126 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002127 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002128 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002130 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002131 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2132 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002133 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002134 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2135 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002136 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002137 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002138 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2139 "$dst {${mask}}, $src1, $src2, $cc}"),
2140 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002141 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002142 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2143 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002144 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002145 !strconcat("vpcmp", Suffix,
2146 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2147 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002148 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149 }
2150}
2151
Robert Khasanov29e3b962014-08-27 09:34:37 +00002152multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002153 X86VectorVTInfo _> :
2154 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002155 def rmib : AVX512AIi8<opc, MRMSrcMem,
2156 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002157 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002158 !strconcat("vpcmp${cc}", Suffix,
2159 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2160 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2161 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2162 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002163 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002164 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2165 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2166 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002167 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002168 !strconcat("vpcmp${cc}", Suffix,
2169 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2170 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2171 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2172 (OpNode (_.VT _.RC:$src1),
2173 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002174 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002175 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176
Robert Khasanov29e3b962014-08-27 09:34:37 +00002177 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002178 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002179 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2180 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002181 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002182 !strconcat("vpcmp", Suffix,
2183 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2184 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2185 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2186 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2187 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002188 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002189 !strconcat("vpcmp", Suffix,
2190 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2191 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2192 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2193 }
2194}
2195
2196multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2197 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2198 let Predicates = [prd] in
2199 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2200
2201 let Predicates = [prd, HasVLX] in {
2202 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2203 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2204 }
2205}
2206
2207multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2208 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2209 let Predicates = [prd] in
2210 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2211 EVEX_V512;
2212
2213 let Predicates = [prd, HasVLX] in {
2214 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2215 EVEX_V256;
2216 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2217 EVEX_V128;
2218 }
2219}
2220
2221defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2222 HasBWI>, EVEX_CD8<8, CD8VF>;
2223defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2224 HasBWI>, EVEX_CD8<8, CD8VF>;
2225
2226defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2227 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2228defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2229 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2230
Robert Khasanovf70f7982014-09-18 14:06:55 +00002231defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002232 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002233defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002234 HasAVX512>, EVEX_CD8<32, CD8VF>;
2235
Robert Khasanovf70f7982014-09-18 14:06:55 +00002236defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002237 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002238defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002239 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240
Ayman Musa721d97f2017-06-27 12:08:37 +00002241multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2242 SDNode OpNode, string InstrStr,
2243 list<Predicate> Preds> {
2244let Predicates = Preds in {
2245 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002246 (_.KVT (OpNode (_.VT _.RC:$src1),
2247 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002248 imm:$cc)),
2249 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002250 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002251 _.RC:$src2,
2252 imm:$cc),
2253 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002254
Ayman Musa721d97f2017-06-27 12:08:37 +00002255 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002256 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002257 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2258 imm:$cc)),
2259 (i64 0)),
2260 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2261 addr:$src2,
2262 imm:$cc),
2263 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002264
Ayman Musa721d97f2017-06-27 12:08:37 +00002265 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002266 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002267 (OpNode (_.VT _.RC:$src1),
2268 (_.VT _.RC:$src2),
2269 imm:$cc))),
2270 (i64 0)),
2271 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002272 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002273 _.RC:$src2,
2274 imm:$cc),
2275 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002276
Ayman Musa721d97f2017-06-27 12:08:37 +00002277 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002278 (_.KVT (and (_.KVT _.KRCWM:$mask),
2279 (_.KVT (OpNode (_.VT _.RC:$src1),
2280 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002281 (_.LdFrag addr:$src2))),
2282 imm:$cc)))),
2283 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002284 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002285 _.RC:$src1,
2286 addr:$src2,
2287 imm:$cc),
2288 NewInf.KRC)>;
2289}
2290}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002291
Ayman Musa721d97f2017-06-27 12:08:37 +00002292multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2293 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002294 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002295 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2296let Predicates = Preds in {
2297 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2298 (_.KVT (OpNode (_.VT _.RC:$src1),
2299 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2300 imm:$cc)),
2301 (i64 0)),
2302 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2303 addr:$src2,
2304 imm:$cc),
2305 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002306
Ayman Musa721d97f2017-06-27 12:08:37 +00002307 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2308 (_.KVT (and (_.KVT _.KRCWM:$mask),
2309 (_.KVT (OpNode (_.VT _.RC:$src1),
2310 (X86VBroadcast
2311 (_.ScalarLdFrag addr:$src2)),
2312 imm:$cc)))),
2313 (i64 0)),
2314 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2315 _.RC:$src1,
2316 addr:$src2,
2317 imm:$cc),
2318 NewInf.KRC)>;
2319}
2320}
2321
2322// VPCMPB - i8
2323defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2324 "VPCMPBZ128", [HasBWI, HasVLX]>;
2325defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2326 "VPCMPBZ128", [HasBWI, HasVLX]>;
2327
2328defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2329 "VPCMPBZ256", [HasBWI, HasVLX]>;
2330
2331// VPCMPW - i16
2332defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2333 "VPCMPWZ128", [HasBWI, HasVLX]>;
2334defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2335 "VPCMPWZ128", [HasBWI, HasVLX]>;
2336defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2337 "VPCMPWZ128", [HasBWI, HasVLX]>;
2338
2339defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2340 "VPCMPWZ256", [HasBWI, HasVLX]>;
2341defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2342 "VPCMPWZ256", [HasBWI, HasVLX]>;
2343
2344defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2345 "VPCMPWZ", [HasBWI]>;
2346
2347// VPCMPD - i32
2348defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2349 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2350defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2351 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2352defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2353 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2354defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2355 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2356
2357defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2358 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2359defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2360 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2361defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2362 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2363
2364defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2365 "VPCMPDZ", [HasAVX512]>;
2366defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2367 "VPCMPDZ", [HasAVX512]>;
2368
2369// VPCMPQ - i64
2370defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2371 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2372defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2373 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2374defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2375 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2376defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2377 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2378defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2379 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2380
2381defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2382 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2383defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2384 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2385defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2386 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2387defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2388 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2389
2390defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2391 "VPCMPQZ", [HasAVX512]>;
2392defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2393 "VPCMPQZ", [HasAVX512]>;
2394defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2395 "VPCMPQZ", [HasAVX512]>;
2396
2397// VPCMPUB - i8
2398defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2399 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2400defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2401 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2402
2403defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2404 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2405
2406// VPCMPUW - i16
2407defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2408 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2409defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2410 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2411defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2412 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2413
2414defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2415 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2416defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2417 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2418
2419defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2420 "VPCMPUWZ", [HasBWI]>;
2421
2422// VPCMPUD - i32
2423defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2424 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2425defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2426 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2427defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2428 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2429defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2430 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2431
2432defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2433 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2434defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2435 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2436defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2437 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2438
2439defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2440 "VPCMPUDZ", [HasAVX512]>;
2441defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2442 "VPCMPUDZ", [HasAVX512]>;
2443
2444// VPCMPUQ - i64
2445defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2446 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2447defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2448 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2449defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2450 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2451defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2452 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2453defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2454 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2455
2456defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2457 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2458defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2459 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2460defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2461 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2462defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2463 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2464
2465defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2466 "VPCMPUQZ", [HasAVX512]>;
2467defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2468 "VPCMPUQZ", [HasAVX512]>;
2469defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2470 "VPCMPUQZ", [HasAVX512]>;
2471
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002472multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002474 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2475 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2476 "vcmp${cc}"#_.Suffix,
2477 "$src2, $src1", "$src1, $src2",
2478 (X86cmpm (_.VT _.RC:$src1),
2479 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002480 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002481
Craig Toppere1cac152016-06-07 07:27:54 +00002482 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2483 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2484 "vcmp${cc}"#_.Suffix,
2485 "$src2, $src1", "$src1, $src2",
2486 (X86cmpm (_.VT _.RC:$src1),
2487 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2488 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002489
Craig Toppere1cac152016-06-07 07:27:54 +00002490 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2491 (outs _.KRC:$dst),
2492 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2493 "vcmp${cc}"#_.Suffix,
2494 "${src2}"##_.BroadcastStr##", $src1",
2495 "$src1, ${src2}"##_.BroadcastStr,
2496 (X86cmpm (_.VT _.RC:$src1),
2497 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2498 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002500 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002501 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2502 (outs _.KRC:$dst),
2503 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2504 "vcmp"#_.Suffix,
2505 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2506
2507 let mayLoad = 1 in {
2508 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2509 (outs _.KRC:$dst),
2510 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2511 "vcmp"#_.Suffix,
2512 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2513
2514 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2515 (outs _.KRC:$dst),
2516 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2517 "vcmp"#_.Suffix,
2518 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2519 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2520 }
2521 }
2522}
2523
2524multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2525 // comparison code form (VCMP[EQ/LT/LE/...]
2526 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2527 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2528 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002529 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002530 (X86cmpmRnd (_.VT _.RC:$src1),
2531 (_.VT _.RC:$src2),
2532 imm:$cc,
2533 (i32 FROUND_NO_EXC))>, EVEX_B;
2534
2535 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2536 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2537 (outs _.KRC:$dst),
2538 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2539 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002540 "$cc, {sae}, $src2, $src1",
2541 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002542 }
2543}
2544
2545multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2546 let Predicates = [HasAVX512] in {
2547 defm Z : avx512_vcmp_common<_.info512>,
2548 avx512_vcmp_sae<_.info512>, EVEX_V512;
2549
2550 }
2551 let Predicates = [HasAVX512,HasVLX] in {
2552 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2553 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554 }
2555}
2556
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002557defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2558 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2559defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2560 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561
Ayman Musa721d97f2017-06-27 12:08:37 +00002562multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2563 string InstrStr, list<Predicate> Preds> {
2564let Predicates = Preds in {
2565 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002566 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2567 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002568 imm:$cc)),
2569 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002570 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002571 _.RC:$src2,
2572 imm:$cc),
2573 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002574
Ayman Musa721d97f2017-06-27 12:08:37 +00002575 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002576 (_.KVT (and _.KRCWM:$mask,
2577 (X86cmpm (_.VT _.RC:$src1),
2578 (_.VT _.RC:$src2),
2579 imm:$cc))),
2580 (i64 0)),
2581 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2582 _.RC:$src1,
2583 _.RC:$src2,
2584 imm:$cc),
2585 NewInf.KRC)>;
2586
2587 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2588 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002589 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2590 imm:$cc)),
2591 (i64 0)),
2592 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2593 addr:$src2,
2594 imm:$cc),
2595 NewInf.KRC)>;
2596
2597 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002598 (_.KVT (and _.KRCWM:$mask,
2599 (X86cmpm (_.VT _.RC:$src1),
2600 (_.VT (bitconvert
2601 (_.LdFrag addr:$src2))),
2602 imm:$cc))),
2603 (i64 0)),
2604 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2605 _.RC:$src1,
2606 addr:$src2,
2607 imm:$cc),
2608 NewInf.KRC)>;
2609
2610 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002611 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2612 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2613 imm:$cc)),
2614 (i64 0)),
2615 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2616 addr:$src2,
2617 imm:$cc),
2618 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002619
2620 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2621 (_.KVT (and _.KRCWM:$mask,
2622 (X86cmpm (_.VT _.RC:$src1),
2623 (X86VBroadcast
2624 (_.ScalarLdFrag addr:$src2)),
2625 imm:$cc))),
2626 (i64 0)),
2627 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2628 _.RC:$src1,
2629 addr:$src2,
2630 imm:$cc),
2631 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002632}
2633}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002634
Ayman Musa721d97f2017-06-27 12:08:37 +00002635multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002636 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002637 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2638
2639let Predicates = Preds in
2640 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002641 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2642 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002643 imm:$cc,
2644 (i32 FROUND_NO_EXC))),
2645 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002646 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002647 _.RC:$src2,
2648 imm:$cc),
2649 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002650
2651 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2652 (_.KVT (and _.KRCWM:$mask,
2653 (X86cmpmRnd (_.VT _.RC:$src1),
2654 (_.VT _.RC:$src2),
2655 imm:$cc,
2656 (i32 FROUND_NO_EXC)))),
2657 (i64 0)),
2658 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2659 _.RC:$src1,
2660 _.RC:$src2,
2661 imm:$cc),
2662 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002663}
2664
2665
2666// VCMPPS - f32
2667defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2668 [HasAVX512, HasVLX]>;
2669defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2670 [HasAVX512, HasVLX]>;
2671defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2672 [HasAVX512, HasVLX]>;
2673defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2674 [HasAVX512, HasVLX]>;
2675
2676defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2677 [HasAVX512, HasVLX]>;
2678defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2679 [HasAVX512, HasVLX]>;
2680defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2681 [HasAVX512, HasVLX]>;
2682
2683defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2684 [HasAVX512]>;
2685defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2686 [HasAVX512]>;
2687
2688// VCMPPD - f64
2689defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2690 [HasAVX512, HasVLX]>;
2691defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2692 [HasAVX512, HasVLX]>;
2693defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2694 [HasAVX512, HasVLX]>;
2695defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2696 [HasAVX512, HasVLX]>;
2697defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2698 [HasAVX512, HasVLX]>;
2699
2700defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2701 [HasAVX512, HasVLX]>;
2702defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2703 [HasAVX512, HasVLX]>;
2704defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2705 [HasAVX512, HasVLX]>;
2706defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2707 [HasAVX512, HasVLX]>;
2708
2709defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2710 [HasAVX512]>;
2711defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2712 [HasAVX512]>;
2713defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2714 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002715
Asaf Badouh572bbce2015-09-20 08:46:07 +00002716// ----------------------------------------------------------------
2717// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002718//handle fpclass instruction mask = op(reg_scalar,imm)
2719// op(mem_scalar,imm)
2720multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2721 X86VectorVTInfo _, Predicate prd> {
2722 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002723 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002724 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002725 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002726 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2727 (i32 imm:$src2)))], NoItinerary>;
2728 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2729 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2730 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002731 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002732 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002733 (OpNode (_.VT _.RC:$src1),
2734 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002735 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002736 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002737 OpcodeStr##_.Suffix##
2738 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2739 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002740 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002741 (i32 imm:$src2)))], NoItinerary>;
2742 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002743 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002744 OpcodeStr##_.Suffix##
2745 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2746 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002747 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002748 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002749 }
2750}
2751
Asaf Badouh572bbce2015-09-20 08:46:07 +00002752//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2753// fpclass(reg_vec, mem_vec, imm)
2754// fpclass(reg_vec, broadcast(eltVt), imm)
2755multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2756 X86VectorVTInfo _, string mem, string broadcast>{
2757 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2758 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002759 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002760 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2761 (i32 imm:$src2)))], NoItinerary>;
2762 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2763 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2764 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002765 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002766 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002767 (OpNode (_.VT _.RC:$src1),
2768 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002769 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2770 (ins _.MemOp:$src1, i32u8imm:$src2),
2771 OpcodeStr##_.Suffix##mem#
2772 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002773 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002774 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2775 (i32 imm:$src2)))], NoItinerary>;
2776 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2777 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2778 OpcodeStr##_.Suffix##mem#
2779 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002780 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002781 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2782 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2783 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2784 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2785 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2786 _.BroadcastStr##", $dst|$dst, ${src1}"
2787 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002788 [(set _.KRC:$dst,(OpNode
2789 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002790 (_.ScalarLdFrag addr:$src1))),
2791 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2792 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2793 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2794 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2795 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2796 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002797 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2798 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002799 (_.ScalarLdFrag addr:$src1))),
2800 (i32 imm:$src2))))], NoItinerary>,
2801 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002802}
2803
Asaf Badouh572bbce2015-09-20 08:46:07 +00002804multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002805 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002806 string broadcast>{
2807 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002808 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002809 broadcast>, EVEX_V512;
2810 }
2811 let Predicates = [prd, HasVLX] in {
2812 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2813 broadcast>, EVEX_V128;
2814 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2815 broadcast>, EVEX_V256;
2816 }
2817}
2818
2819multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002820 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002821 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002822 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002823 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002824 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2825 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2826 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2827 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2828 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002829}
2830
Asaf Badouh696e8e02015-10-18 11:04:38 +00002831defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2832 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002833
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002834//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835// Mask register copy, including
2836// - copy between mask registers
2837// - load/store mask registers
2838// - copy from GPR to mask register and vice versa
2839//
2840multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2841 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002842 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002843 let hasSideEffects = 0 in
2844 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2845 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2846 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2848 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2849 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2850 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2851 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852}
2853
2854multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2855 string OpcodeStr,
2856 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002857 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002859 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002861 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 }
2863}
2864
Robert Khasanov74acbb72014-07-23 14:49:42 +00002865let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002866 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002867 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2868 VEX, PD;
2869
2870let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002871 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002872 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002873 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002874
2875let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002876 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2877 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002878 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2879 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002880 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2881 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002882 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2883 VEX, XD, VEX_W;
2884}
2885
2886// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002887def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002888 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002889def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002890 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002891
2892def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002893 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002894def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002895 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002896
2897def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002898 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002899def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002900 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002901
2902def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002903 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002904def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2905 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002906def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002907 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002908
2909def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2910 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2911def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2912 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2913def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2914 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2915def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2916 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917
Robert Khasanov74acbb72014-07-23 14:49:42 +00002918// Load/store kreg
2919let Predicates = [HasDQI] in {
2920 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2921 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002922 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2923 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002924
2925 def : Pat<(store VK4:$src, addr:$dst),
2926 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2927 def : Pat<(store VK2:$src, addr:$dst),
2928 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002929 def : Pat<(store VK1:$src, addr:$dst),
2930 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002931
2932 def : Pat<(v2i1 (load addr:$src)),
2933 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2934 def : Pat<(v4i1 (load addr:$src)),
2935 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002936}
2937let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002938 def : Pat<(store VK1:$src, addr:$dst),
2939 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002940 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2941 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002942 def : Pat<(store VK2:$src, addr:$dst),
2943 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002944 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2945 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002946 def : Pat<(store VK4:$src, addr:$dst),
2947 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002948 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2949 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002950 def : Pat<(store VK8:$src, addr:$dst),
2951 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002952 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2953 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002954
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002955 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002956 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002957 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002958 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002959 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002960 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002961}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002962
Robert Khasanov74acbb72014-07-23 14:49:42 +00002963let Predicates = [HasAVX512] in {
2964 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002966 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002967 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002968 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2969 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002970}
2971let Predicates = [HasBWI] in {
2972 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2973 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002974 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2975 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002976 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2977 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002978 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2979 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002980}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002981
Robert Khasanov74acbb72014-07-23 14:49:42 +00002982let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002983 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2984 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2985 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002986
Simon Pilgrim64fff142017-07-16 18:37:23 +00002987 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002988 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002989
Guy Blank548e22a2017-05-19 12:35:15 +00002990 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2991 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002992
Simon Pilgrim64fff142017-07-16 18:37:23 +00002993 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002994 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002995
Simon Pilgrim64fff142017-07-16 18:37:23 +00002996 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002997 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2998 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002999
Guy Blank548e22a2017-05-19 12:35:15 +00003000 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
3001 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
3002 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
3003 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
3004 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
3005 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
3006 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003007
Guy Blank548e22a2017-05-19 12:35:15 +00003008 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3009 (COPY_TO_REGCLASS
3010 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3011 GR8:$src, sub_8bit), (i32 1))), VK1)>;
3012 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3013 (COPY_TO_REGCLASS
3014 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3015 GR8:$src, sub_8bit), (i32 1))), VK16)>;
3016 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3017 (COPY_TO_REGCLASS
3018 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3019 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00003020
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022
3023// Mask unary operation
3024// - KNOT
3025multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00003026 RegisterClass KRC, SDPatternOperator OpNode,
3027 Predicate prd> {
3028 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003030 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 [(set KRC:$dst, (OpNode KRC:$src))]>;
3032}
3033
Robert Khasanov74acbb72014-07-23 14:49:42 +00003034multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
3035 SDPatternOperator OpNode> {
3036 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
3037 HasDQI>, VEX, PD;
3038 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
3039 HasAVX512>, VEX, PS;
3040 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
3041 HasBWI>, VEX, PD, VEX_W;
3042 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
3043 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044}
3045
Craig Topper7b9cc142016-11-03 06:04:28 +00003046defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003047
Robert Khasanov74acbb72014-07-23 14:49:42 +00003048// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00003049let Predicates = [HasAVX512, NoDQI] in
3050def : Pat<(vnot VK8:$src),
3051 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
3052
3053def : Pat<(vnot VK4:$src),
3054 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
3055def : Pat<(vnot VK2:$src),
3056 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057
3058// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00003059// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00003061 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003062 Predicate prd, bit IsCommutable> {
3063 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
3065 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003066 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003067 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
3068}
3069
Robert Khasanov595683d2014-07-28 13:46:45 +00003070multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00003071 SDPatternOperator OpNode, bit IsCommutable,
3072 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003073 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003074 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003075 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00003076 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003077 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003078 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003079 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003080 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081}
3082
3083def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3084def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003085// These nodes use 'vnot' instead of 'not' to support vectors.
3086def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3087def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088
Craig Topper7b9cc142016-11-03 06:04:28 +00003089defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
3090defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
3091defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
3092defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
3093defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
3094defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003095
Craig Topper7b9cc142016-11-03 06:04:28 +00003096multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3097 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003098 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3099 // for the DQI set, this type is legal and KxxxB instruction is used
3100 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003101 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003102 (COPY_TO_REGCLASS
3103 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3104 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3105
3106 // All types smaller than 8 bits require conversion anyway
3107 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3108 (COPY_TO_REGCLASS (Inst
3109 (COPY_TO_REGCLASS VK1:$src1, VK16),
3110 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003111 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003112 (COPY_TO_REGCLASS (Inst
3113 (COPY_TO_REGCLASS VK2:$src1, VK16),
3114 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003115 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003116 (COPY_TO_REGCLASS (Inst
3117 (COPY_TO_REGCLASS VK4:$src1, VK16),
3118 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119}
3120
Craig Topper7b9cc142016-11-03 06:04:28 +00003121defm : avx512_binop_pat<and, and, KANDWrr>;
3122defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3123defm : avx512_binop_pat<or, or, KORWrr>;
3124defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3125defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003126
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003128multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3129 RegisterClass KRCSrc, Predicate prd> {
3130 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003131 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003132 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3133 (ins KRC:$src1, KRC:$src2),
3134 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3135 VEX_4V, VEX_L;
3136
3137 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3138 (!cast<Instruction>(NAME##rr)
3139 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3140 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3141 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142}
3143
Igor Bregera54a1a82015-09-08 13:10:00 +00003144defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3145defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3146defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148// Mask bit testing
3149multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003150 SDNode OpNode, Predicate prd> {
3151 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003152 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003153 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003154 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3155}
3156
Igor Breger5ea0a6812015-08-31 13:30:19 +00003157multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3158 Predicate prdW = HasAVX512> {
3159 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3160 VEX, PD;
3161 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3162 VEX, PS;
3163 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3164 VEX, PS, VEX_W;
3165 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3166 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167}
3168
3169defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003170defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003171
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003172// Mask shift
3173multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3174 SDNode OpNode> {
3175 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003176 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003178 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3180}
3181
3182multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3183 SDNode OpNode> {
3184 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003185 VEX, TAPD, VEX_W;
3186 let Predicates = [HasDQI] in
3187 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3188 VEX, TAPD;
3189 let Predicates = [HasBWI] in {
3190 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3191 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003192 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3193 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003194 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195}
3196
Craig Topper3b7e8232017-01-30 00:06:01 +00003197defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3198defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199
Ayman Musa721d97f2017-06-27 12:08:37 +00003200multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3201def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3202 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3203 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3204 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3205
Simon Pilgrim64fff142017-07-16 18:37:23 +00003206def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003207 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3208 (i64 0)),
3209 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3210 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3211 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3212 (i8 8)), (i8 8))>;
3213
Simon Pilgrim64fff142017-07-16 18:37:23 +00003214def : Pat<(insert_subvector (v16i1 immAllZerosV),
3215 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003216 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3217 (i64 0)),
3218 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3219 (COPY_TO_REGCLASS VK8:$mask, VK16),
3220 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3221 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3222 (i8 8)), (i8 8))>;
3223}
3224
3225multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3226 AVX512VLVectorVTInfo _> {
3227def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3228 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3229 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3230 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3231 imm:$cc), VK8)>;
3232
Simon Pilgrim64fff142017-07-16 18:37:23 +00003233def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003234 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3235 (i64 0)),
3236 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3237 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3238 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3239 imm:$cc),
3240 (i8 8)), (i8 8))>;
3241
Simon Pilgrim64fff142017-07-16 18:37:23 +00003242def : Pat<(insert_subvector (v16i1 immAllZerosV),
3243 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003244 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3245 (i64 0)),
3246 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3247 (COPY_TO_REGCLASS VK8:$mask, VK16),
3248 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3249 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3250 imm:$cc),
3251 (i8 8)), (i8 8))>;
3252}
3253
3254let Predicates = [HasAVX512, NoVLX] in {
3255 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3256 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3257
3258 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3259 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3260 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3261}
3262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263// Mask setting all 0s or 1s
3264multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3265 let Predicates = [HasAVX512] in
3266 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3267 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3268 [(set KRC:$dst, (VT Val))]>;
3269}
3270
3271multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003273 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3274 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003275}
3276
3277defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3278defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3279
3280// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3281let Predicates = [HasAVX512] in {
3282 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003283 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3284 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003285 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003287 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3288 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003289 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003291
3292// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3293multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3294 RegisterClass RC, ValueType VT> {
3295 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3296 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003297
Igor Bregerf1bd7612016-03-06 07:46:03 +00003298 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003299 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003300}
Guy Blank548e22a2017-05-19 12:35:15 +00003301defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3302defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3303defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3304defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3305defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3306defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003307
3308defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3309defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3310defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3311defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3312defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3313
3314defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3315defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3316defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3317defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3318
3319defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3320defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3321defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3322
3323defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3324defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3325
3326defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327
Igor Breger999ac752016-03-08 15:21:25 +00003328def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003329 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003330 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3331 VK2))>;
3332def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003333 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003334 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3335 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003336def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3337 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003338def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3339 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003340def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3341 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3342
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003343
Igor Breger86724082016-08-14 05:25:07 +00003344// Patterns for kmask shift
3345multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003346 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003347 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003348 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003349 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003350 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003351 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003352 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003353 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003354 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003355 RC))>;
3356}
3357
3358defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3359defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3360defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003361//===----------------------------------------------------------------------===//
3362// AVX-512 - Aligned and unaligned load and store
3363//
3364
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003365
3366multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003367 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003368 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003369 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003370 let hasSideEffects = 0 in {
3371 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003372 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003373 _.ExeDomain>, EVEX;
3374 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3375 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003376 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003377 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003378 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003379 (_.VT _.RC:$src),
3380 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003381 EVEX, EVEX_KZ;
3382
Craig Toppercb0e7492017-07-31 17:35:44 +00003383 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003384 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003385 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003386 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003387 !if(NoRMPattern, [],
3388 [(set _.RC:$dst,
3389 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003390 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003391
Craig Topper63e2cd62017-01-14 07:50:52 +00003392 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003393 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3394 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3395 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3396 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003397 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003398 (_.VT _.RC:$src1),
3399 (_.VT _.RC:$src0))))], _.ExeDomain>,
3400 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003401 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003402 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3403 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003404 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3405 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003406 [(set _.RC:$dst, (_.VT
3407 (vselect _.KRCWM:$mask,
3408 (_.VT (bitconvert (ld_frag addr:$src1))),
3409 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003410 }
Craig Toppere1cac152016-06-07 07:27:54 +00003411 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003412 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3413 (ins _.KRCWM:$mask, _.MemOp:$src),
3414 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3415 "${dst} {${mask}} {z}, $src}",
3416 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3417 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3418 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003419 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003420 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3421 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3422
3423 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3424 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3425
3426 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3427 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3428 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429}
3430
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003431multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3432 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003433 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003434 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003435 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003436 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003437
3438 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003439 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003440 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003441 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003442 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003443 }
3444}
3445
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003446multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3447 AVX512VLVectorVTInfo _,
3448 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003449 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003450 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003451 let Predicates = [prd] in
3452 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003453 masked_load_unaligned, NoRMPattern,
3454 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003455
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003456 let Predicates = [prd, HasVLX] in {
3457 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003458 masked_load_unaligned, NoRMPattern,
3459 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003460 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003461 masked_load_unaligned, NoRMPattern,
3462 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003463 }
3464}
3465
3466multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003467 PatFrag st_frag, PatFrag mstore, string Name,
3468 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003469
Craig Topper99f6b622016-05-01 01:03:56 +00003470 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003471 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3472 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003473 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003474 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3475 (ins _.KRCWM:$mask, _.RC:$src),
3476 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3477 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003478 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003479 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003480 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003481 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003482 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003483 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003484 }
Igor Breger81b79de2015-11-19 07:43:43 +00003485
Craig Topper2462a712017-08-01 15:31:24 +00003486 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003487 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003488 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003489 !if(NoMRPattern, [],
3490 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3491 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003492 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003493 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3494 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3495 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003496
3497 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3498 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3499 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003500}
3501
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003502
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003503multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003504 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003505 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003506 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003507 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003508 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003509
3510 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003511 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003512 masked_store_unaligned, Name#Z256,
3513 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003514 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003515 masked_store_unaligned, Name#Z128,
3516 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003517 }
3518}
3519
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003520multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003521 AVX512VLVectorVTInfo _, Predicate prd,
3522 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003523 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003524 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003525 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003526
3527 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003528 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003529 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003530 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003531 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003532 }
3533}
3534
3535defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3536 HasAVX512>,
3537 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003538 HasAVX512, "VMOVAPS">,
3539 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003540
3541defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3542 HasAVX512>,
3543 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003544 HasAVX512, "VMOVAPD">,
3545 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003546
Craig Topperc9293492016-02-26 06:50:29 +00003547defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003548 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003549 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3550 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003551 PS, EVEX_CD8<32, CD8VF>;
3552
Craig Topper4e7b8882016-10-03 02:00:29 +00003553defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003554 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003555 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3556 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003557 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003558
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003559defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3560 HasAVX512>,
3561 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003562 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003563 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003564
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003565defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3566 HasAVX512>,
3567 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003568 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003569 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003570
Craig Toppercb0e7492017-07-31 17:35:44 +00003571defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003572 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003573 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003574 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003575
Craig Toppercb0e7492017-07-31 17:35:44 +00003576defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003577 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003578 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003579 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003580
Craig Topperc9293492016-02-26 06:50:29 +00003581defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003582 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003583 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003584 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003585 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003586
Craig Topperc9293492016-02-26 06:50:29 +00003587defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003588 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003589 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003590 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003591 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003592
Craig Topperd875d6b2016-09-29 06:07:09 +00003593// Special instructions to help with spilling when we don't have VLX. We need
3594// to load or store from a ZMM register instead. These are converted in
3595// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003596let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003597 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3598def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3599 "", []>;
3600def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3601 "", []>;
3602def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3603 "", []>;
3604def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3605 "", []>;
3606}
3607
3608let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003609def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003610 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003611def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003612 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003613def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003614 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003615def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003616 "", []>;
3617}
3618
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003619def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003620 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003621 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003622 VK8), VR512:$src)>;
3623
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003624def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003625 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003626 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003627
Craig Topper33c550c2016-05-22 00:39:30 +00003628// These patterns exist to prevent the above patterns from introducing a second
3629// mask inversion when one already exists.
3630def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3631 (bc_v8i64 (v16i32 immAllZerosV)),
3632 (v8i64 VR512:$src))),
3633 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3634def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3635 (v16i32 immAllZerosV),
3636 (v16i32 VR512:$src))),
3637 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3638
Craig Topper96ab6fd2017-01-09 04:19:34 +00003639// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3640// available. Use a 512-bit operation and extract.
3641let Predicates = [HasAVX512, NoVLX] in {
3642def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3643 (v8f32 VR256X:$src0))),
3644 (EXTRACT_SUBREG
3645 (v16f32
3646 (VMOVAPSZrrk
3647 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3648 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3649 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3650 sub_ymm)>;
3651
3652def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3653 (v8i32 VR256X:$src0))),
3654 (EXTRACT_SUBREG
3655 (v16i32
3656 (VMOVDQA32Zrrk
3657 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3658 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3659 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3660 sub_ymm)>;
3661}
3662
Craig Topper2462a712017-08-01 15:31:24 +00003663let Predicates = [HasAVX512] in {
3664 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003665 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003666 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003667 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003668 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3669 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3670 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3671 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3672 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3673}
3674
3675let Predicates = [HasVLX] in {
3676 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003677 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3678 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3679 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3680 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3681 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3682 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3683 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3684 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003685
Craig Topper2462a712017-08-01 15:31:24 +00003686 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003687 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003688 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003689 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003690 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3691 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3692 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3693 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3694 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003695}
3696
Craig Topper80075a52017-08-27 19:03:36 +00003697multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3698 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3699 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3700 (bitconvert
3701 (To.VT (extract_subvector
3702 (From.VT From.RC:$src), (iPTR 0)))),
3703 To.RC:$src0)),
3704 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3705 Cast.RC:$src0, Cast.KRCWM:$mask,
3706 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3707
3708 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3709 (bitconvert
3710 (To.VT (extract_subvector
3711 (From.VT From.RC:$src), (iPTR 0)))),
3712 Cast.ImmAllZerosV)),
3713 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3714 Cast.KRCWM:$mask,
3715 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3716}
3717
3718
Craig Topperd27386a2017-08-25 23:34:59 +00003719let Predicates = [HasVLX] in {
3720// A masked extract from the first 128-bits of a 256-bit vector can be
3721// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003722defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3723defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3724defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3725defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3726defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3727defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3728defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3729defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3730defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3731defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3732defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3733defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003734
3735// A masked extract from the first 128-bits of a 512-bit vector can be
3736// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003737defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3738defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3739defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3740defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3741defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3742defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3743defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3744defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3745defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3746defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3747defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3748defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003749
3750// A masked extract from the first 256-bits of a 512-bit vector can be
3751// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003752defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3753defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3754defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3755defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3756defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3757defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3758defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3759defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3760defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3761defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3762defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3763defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003764}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003765
3766// Move Int Doubleword to Packed Double Int
3767//
3768let ExeDomain = SSEPackedInt in {
3769def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3770 "vmovd\t{$src, $dst|$dst, $src}",
3771 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003772 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003773 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003774def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003775 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003776 [(set VR128X:$dst,
3777 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003778 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003779def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003780 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003781 [(set VR128X:$dst,
3782 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003783 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003784let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3785def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3786 (ins i64mem:$src),
3787 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003788 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003789let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003790def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003791 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003792 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003793 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003794def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3795 "vmovq\t{$src, $dst|$dst, $src}",
3796 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3797 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003798def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003799 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003800 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003801 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003802def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003803 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003804 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003805 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3806 EVEX_CD8<64, CD8VT1>;
3807}
3808} // ExeDomain = SSEPackedInt
3809
3810// Move Int Doubleword to Single Scalar
3811//
3812let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3813def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3814 "vmovd\t{$src, $dst|$dst, $src}",
3815 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003816 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003817
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003818def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003819 "vmovd\t{$src, $dst|$dst, $src}",
3820 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3821 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3822} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3823
3824// Move doubleword from xmm register to r/m32
3825//
3826let ExeDomain = SSEPackedInt in {
3827def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3828 "vmovd\t{$src, $dst|$dst, $src}",
3829 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003830 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003831 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003832def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003833 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003834 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003835 [(store (i32 (extractelt (v4i32 VR128X:$src),
3836 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3837 EVEX, EVEX_CD8<32, CD8VT1>;
3838} // ExeDomain = SSEPackedInt
3839
3840// Move quadword from xmm1 register to r/m64
3841//
3842let ExeDomain = SSEPackedInt in {
3843def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3844 "vmovq\t{$src, $dst|$dst, $src}",
3845 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003847 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848 Requires<[HasAVX512, In64BitMode]>;
3849
Craig Topperc648c9b2015-12-28 06:11:42 +00003850let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3851def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3852 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003853 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003854 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003855
Craig Topperc648c9b2015-12-28 06:11:42 +00003856def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3857 (ins i64mem:$dst, VR128X:$src),
3858 "vmovq\t{$src, $dst|$dst, $src}",
3859 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3860 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003861 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003862 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3863
3864let hasSideEffects = 0 in
3865def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003866 (ins VR128X:$src),
3867 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3868 EVEX, VEX_W;
3869} // ExeDomain = SSEPackedInt
3870
3871// Move Scalar Single to Double Int
3872//
3873let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3874def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3875 (ins FR32X:$src),
3876 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003878 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003879def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003881 "vmovd\t{$src, $dst|$dst, $src}",
3882 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3883 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3884} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3885
3886// Move Quadword Int to Packed Quadword Int
3887//
3888let ExeDomain = SSEPackedInt in {
3889def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3890 (ins i64mem:$src),
3891 "vmovq\t{$src, $dst|$dst, $src}",
3892 [(set VR128X:$dst,
3893 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3894 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3895} // ExeDomain = SSEPackedInt
3896
3897//===----------------------------------------------------------------------===//
3898// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003899//===----------------------------------------------------------------------===//
3900
Craig Topperc7de3a12016-07-29 02:49:08 +00003901multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003902 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003903 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3904 (ins _.RC:$src1, _.FRC:$src2),
3905 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3906 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3907 (scalar_to_vector _.FRC:$src2))))],
3908 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3909 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003910 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003911 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3912 "$dst {${mask}} {z}, $src1, $src2}"),
3913 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003914 (_.VT (OpNode _.RC:$src1,
3915 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003916 _.ImmAllZerosV)))],
3917 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3918 let Constraints = "$src0 = $dst" in
3919 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003920 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003921 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3922 "$dst {${mask}}, $src1, $src2}"),
3923 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003924 (_.VT (OpNode _.RC:$src1,
3925 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003926 (_.VT _.RC:$src0))))],
3927 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003928 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003929 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3930 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3931 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3932 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3933 let mayLoad = 1, hasSideEffects = 0 in {
3934 let Constraints = "$src0 = $dst" in
3935 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3936 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3937 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3938 "$dst {${mask}}, $src}"),
3939 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3940 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3941 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3942 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3943 "$dst {${mask}} {z}, $src}"),
3944 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003945 }
Craig Toppere1cac152016-06-07 07:27:54 +00003946 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3947 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3948 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3949 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003950 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003951 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3952 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3953 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3954 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003955}
3956
Asaf Badouh41ecf462015-12-06 13:26:56 +00003957defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3958 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003959
Asaf Badouh41ecf462015-12-06 13:26:56 +00003960defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3961 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962
Ayman Musa46af8f92016-11-13 14:29:32 +00003963
3964multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3965 PatLeaf ZeroFP, X86VectorVTInfo _> {
3966
3967def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003968 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003969 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003970 (_.EltVT _.FRC:$src1),
3971 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003972 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003973 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3974 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003975 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003976 _.RC)>;
3977
3978def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003979 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003980 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003981 (_.EltVT _.FRC:$src1),
3982 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003983 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003984 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003985 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003986 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003987}
3988
3989multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3990 dag Mask, RegisterClass MaskRC> {
3991
3992def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003993 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003994 (_.info256.VT (insert_subvector undef,
3995 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003996 (iPTR 0))),
3997 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003998 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003999 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004000 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004001
4002}
4003
Craig Topper058f2f62017-03-28 16:35:29 +00004004multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4005 AVX512VLVectorVTInfo _,
4006 dag Mask, RegisterClass MaskRC,
4007 SubRegIndex subreg> {
4008
4009def : Pat<(masked_store addr:$dst, Mask,
4010 (_.info512.VT (insert_subvector undef,
4011 (_.info256.VT (insert_subvector undef,
4012 (_.info128.VT _.info128.RC:$src),
4013 (iPTR 0))),
4014 (iPTR 0)))),
4015 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004016 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004017 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4018
4019}
4020
Ayman Musa46af8f92016-11-13 14:29:32 +00004021multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4022 dag Mask, RegisterClass MaskRC> {
4023
4024def : Pat<(_.info128.VT (extract_subvector
4025 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004026 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004027 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004028 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004029 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004030 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004031 addr:$srcAddr)>;
4032
4033def : Pat<(_.info128.VT (extract_subvector
4034 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4035 (_.info512.VT (insert_subvector undef,
4036 (_.info256.VT (insert_subvector undef,
4037 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004038 (iPTR 0))),
4039 (iPTR 0))))),
4040 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004041 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004042 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004043 addr:$srcAddr)>;
4044
4045}
4046
Craig Topper058f2f62017-03-28 16:35:29 +00004047multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4048 AVX512VLVectorVTInfo _,
4049 dag Mask, RegisterClass MaskRC,
4050 SubRegIndex subreg> {
4051
4052def : Pat<(_.info128.VT (extract_subvector
4053 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4054 (_.info512.VT (bitconvert
4055 (v16i32 immAllZerosV))))),
4056 (iPTR 0))),
4057 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004058 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004059 addr:$srcAddr)>;
4060
4061def : Pat<(_.info128.VT (extract_subvector
4062 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4063 (_.info512.VT (insert_subvector undef,
4064 (_.info256.VT (insert_subvector undef,
4065 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4066 (iPTR 0))),
4067 (iPTR 0))))),
4068 (iPTR 0))),
4069 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004070 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004071 addr:$srcAddr)>;
4072
4073}
4074
Ayman Musa46af8f92016-11-13 14:29:32 +00004075defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4076defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4077
4078defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4079 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004080defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4081 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4082defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4083 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004084
4085defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4086 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004087defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4088 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4089defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4090 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004091
Guy Blankb169d56d2017-07-31 08:26:14 +00004092def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4093 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4094 (COPY_TO_REGCLASS
4095 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4096 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4097 GR8:$mask, sub_8bit)), VK1WM),
4098 (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
4099
Craig Topper74ed0872016-05-18 06:55:59 +00004100def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004101 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004102 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004103
Guy Blankb169d56d2017-07-31 08:26:14 +00004104def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4105 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4106 (COPY_TO_REGCLASS
4107 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4108 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4109 GR8:$mask, sub_8bit)), VK1WM),
4110 (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
4111
Craig Topper74ed0872016-05-18 06:55:59 +00004112def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004113 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004114 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004115
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004116def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004117 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004118 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4119
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004120let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004121 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004122 (ins VR128X:$src1, FR32X:$src2),
4123 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4124 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4125 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004126
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004127let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004128 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4129 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004130 VR128X:$src1, FR32X:$src2),
4131 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4132 "$dst {${mask}}, $src1, $src2}",
4133 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4134 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004135
4136 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004137 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4138 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4139 "$dst {${mask}} {z}, $src1, $src2}",
4140 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4141 FoldGenData<"VMOVSSZrrkz">;
4142
Simon Pilgrim64fff142017-07-16 18:37:23 +00004143 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004144 (ins VR128X:$src1, FR64X:$src2),
4145 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4146 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4147 FoldGenData<"VMOVSDZrr">;
4148
4149let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004150 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4151 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004152 VR128X:$src1, FR64X:$src2),
4153 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4154 "$dst {${mask}}, $src1, $src2}",
4155 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004156 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004157
Simon Pilgrim64fff142017-07-16 18:37:23 +00004158 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4159 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004160 FR64X:$src2),
4161 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4162 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004163 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004164 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4165}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166
4167let Predicates = [HasAVX512] in {
4168 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004170 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004172 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004174 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004175 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004176
4177 // Move low f32 and clear high bits.
4178 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4179 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004180 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004181 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4182 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4183 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004184 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004185 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004186 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4187 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004188 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004189 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4190 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4191 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004192 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004193 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004194
4195 let AddedComplexity = 20 in {
4196 // MOVSSrm zeros the high parts of the register; represent this
4197 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4198 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4199 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4200 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4201 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4202 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4203 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004204 def : Pat<(v4f32 (X86vzload addr:$src)),
4205 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206
4207 // MOVSDrm zeros the high parts of the register; represent this
4208 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4209 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4210 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4211 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4212 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4213 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4214 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4215 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4216 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4217 def : Pat<(v2f64 (X86vzload addr:$src)),
4218 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4219
4220 // Represent the same patterns above but in the form they appear for
4221 // 256-bit types
4222 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4223 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004224 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4226 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4227 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004228 def : Pat<(v8f32 (X86vzload addr:$src)),
4229 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004230 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4231 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4232 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004233 def : Pat<(v4f64 (X86vzload addr:$src)),
4234 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004235
4236 // Represent the same patterns above but in the form they appear for
4237 // 512-bit types
4238 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4239 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4240 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4241 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4242 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4243 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004244 def : Pat<(v16f32 (X86vzload addr:$src)),
4245 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004246 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4247 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4248 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004249 def : Pat<(v8f64 (X86vzload addr:$src)),
4250 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004251 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4253 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004254 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004255
4256 // Move low f64 and clear high bits.
4257 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4258 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004259 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004260 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004261 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4262 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004263 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004264 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004265
4266 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004267 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004268 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004269 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004270 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004271 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004272
4273 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004274 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004275 addr:$dst),
4276 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004277
4278 // Shuffle with VMOVSS
4279 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4280 (VMOVSSZrr (v4i32 VR128X:$src1),
4281 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4282 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4283 (VMOVSSZrr (v4f32 VR128X:$src1),
4284 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286 // Shuffle with VMOVSD
4287 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4288 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4289 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4290 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4293 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004294 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4295 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296}
4297
4298let AddedComplexity = 15 in
4299def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4300 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004301 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004302 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004303 (v2i64 VR128X:$src))))],
4304 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4305
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004306let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004307 let AddedComplexity = 15 in {
4308 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4309 (VMOVDI2PDIZrr GR32:$src)>;
4310
4311 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4312 (VMOV64toPQIZrr GR64:$src)>;
4313
4314 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4315 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4316 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004317
4318 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4319 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4320 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004321 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4323 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004324 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4325 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004326 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4327 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4329 (VMOVDI2PDIZrm addr:$src)>;
4330 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4331 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004332 def : Pat<(v4i32 (X86vzload addr:$src)),
4333 (VMOVDI2PDIZrm addr:$src)>;
4334 def : Pat<(v8i32 (X86vzload addr:$src)),
4335 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004337 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004338 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004339 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004340 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004341 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004342 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004343 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004344 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004345
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4347 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4348 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4349 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004350 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4351 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4352 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4353
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004354 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004355 def : Pat<(v16i32 (X86vzload addr:$src)),
4356 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004357 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004358 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004360//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004361// AVX-512 - Non-temporals
4362//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004363let SchedRW = [WriteLoad] in {
4364 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4365 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004366 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004367 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004368
Craig Topper2f90c1f2016-06-07 07:27:57 +00004369 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004370 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004371 (ins i256mem:$src),
4372 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004373 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004374 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004375
Robert Khasanoved882972014-08-13 10:46:00 +00004376 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004377 (ins i128mem:$src),
4378 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004379 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004380 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004381 }
Adam Nemetefd07852014-06-18 16:51:10 +00004382}
4383
Igor Bregerd3341f52016-01-20 13:11:47 +00004384multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4385 PatFrag st_frag = alignednontemporalstore,
4386 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004387 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004388 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004389 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004390 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4391 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004392}
4393
Igor Bregerd3341f52016-01-20 13:11:47 +00004394multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4395 AVX512VLVectorVTInfo VTInfo> {
4396 let Predicates = [HasAVX512] in
4397 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004398
Igor Bregerd3341f52016-01-20 13:11:47 +00004399 let Predicates = [HasAVX512, HasVLX] in {
4400 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4401 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004402 }
4403}
4404
Igor Bregerd3341f52016-01-20 13:11:47 +00004405defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4406defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4407defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004408
Craig Topper707c89c2016-05-08 23:43:17 +00004409let Predicates = [HasAVX512], AddedComplexity = 400 in {
4410 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4411 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4412 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4413 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4414 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4415 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004416
4417 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4418 (VMOVNTDQAZrm addr:$src)>;
4419 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4420 (VMOVNTDQAZrm addr:$src)>;
4421 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4422 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004423 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004424 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004425 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004426 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004427 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004428 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004429}
4430
Craig Topperc41320d2016-05-08 23:08:45 +00004431let Predicates = [HasVLX], AddedComplexity = 400 in {
4432 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4433 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4434 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4435 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4436 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4437 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4438
Simon Pilgrim9a896232016-06-07 13:34:24 +00004439 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4440 (VMOVNTDQAZ256rm addr:$src)>;
4441 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4442 (VMOVNTDQAZ256rm addr:$src)>;
4443 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4444 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004445 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004446 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004447 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004448 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004449 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004450 (VMOVNTDQAZ256rm addr:$src)>;
4451
Craig Topperc41320d2016-05-08 23:08:45 +00004452 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4453 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4454 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4455 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4456 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4457 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004458
4459 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4460 (VMOVNTDQAZ128rm addr:$src)>;
4461 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4462 (VMOVNTDQAZ128rm addr:$src)>;
4463 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4464 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004465 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004466 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004467 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004468 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004469 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004470 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004471}
4472
Adam Nemet7f62b232014-06-10 16:39:53 +00004473//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004474// AVX-512 - Integer arithmetic
4475//
4476multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004477 X86VectorVTInfo _, OpndItins itins,
4478 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004479 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004480 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004481 "$src2, $src1", "$src1, $src2",
4482 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004483 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004484 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004485
Craig Toppere1cac152016-06-07 07:27:54 +00004486 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4487 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4488 "$src2, $src1", "$src1, $src2",
4489 (_.VT (OpNode _.RC:$src1,
4490 (bitconvert (_.LdFrag addr:$src2)))),
4491 itins.rm>,
4492 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004493}
4494
4495multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4496 X86VectorVTInfo _, OpndItins itins,
4497 bit IsCommutable = 0> :
4498 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004499 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4500 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4501 "${src2}"##_.BroadcastStr##", $src1",
4502 "$src1, ${src2}"##_.BroadcastStr,
4503 (_.VT (OpNode _.RC:$src1,
4504 (X86VBroadcast
4505 (_.ScalarLdFrag addr:$src2)))),
4506 itins.rm>,
4507 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004508}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004509
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004510multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4511 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4512 Predicate prd, bit IsCommutable = 0> {
4513 let Predicates = [prd] in
4514 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4515 IsCommutable>, EVEX_V512;
4516
4517 let Predicates = [prd, HasVLX] in {
4518 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4519 IsCommutable>, EVEX_V256;
4520 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4521 IsCommutable>, EVEX_V128;
4522 }
4523}
4524
Robert Khasanov545d1b72014-10-14 14:36:19 +00004525multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4526 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4527 Predicate prd, bit IsCommutable = 0> {
4528 let Predicates = [prd] in
4529 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4530 IsCommutable>, EVEX_V512;
4531
4532 let Predicates = [prd, HasVLX] in {
4533 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4534 IsCommutable>, EVEX_V256;
4535 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4536 IsCommutable>, EVEX_V128;
4537 }
4538}
4539
4540multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4541 OpndItins itins, Predicate prd,
4542 bit IsCommutable = 0> {
4543 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4544 itins, prd, IsCommutable>,
4545 VEX_W, EVEX_CD8<64, CD8VF>;
4546}
4547
4548multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4549 OpndItins itins, Predicate prd,
4550 bit IsCommutable = 0> {
4551 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4552 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4553}
4554
4555multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4556 OpndItins itins, Predicate prd,
4557 bit IsCommutable = 0> {
4558 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4559 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4560}
4561
4562multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4563 OpndItins itins, Predicate prd,
4564 bit IsCommutable = 0> {
4565 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4566 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4567}
4568
4569multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4570 SDNode OpNode, OpndItins itins, Predicate prd,
4571 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004572 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004573 IsCommutable>;
4574
Igor Bregerf2460112015-07-26 14:41:44 +00004575 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004576 IsCommutable>;
4577}
4578
4579multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4580 SDNode OpNode, OpndItins itins, Predicate prd,
4581 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004582 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004583 IsCommutable>;
4584
Igor Bregerf2460112015-07-26 14:41:44 +00004585 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004586 IsCommutable>;
4587}
4588
4589multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4590 bits<8> opc_d, bits<8> opc_q,
4591 string OpcodeStr, SDNode OpNode,
4592 OpndItins itins, bit IsCommutable = 0> {
4593 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4594 itins, HasAVX512, IsCommutable>,
4595 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4596 itins, HasBWI, IsCommutable>;
4597}
4598
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004599multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004600 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004601 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4602 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004603 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004604 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004605 "$src2, $src1","$src1, $src2",
4606 (_Dst.VT (OpNode
4607 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004608 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004609 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004610 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004611 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4612 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4613 "$src2, $src1", "$src1, $src2",
4614 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4615 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004616 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004617 AVX512BIBase, EVEX_4V;
4618
4619 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004620 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004621 OpcodeStr,
4622 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004623 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004624 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4625 (_Brdct.VT (X86VBroadcast
4626 (_Brdct.ScalarLdFrag addr:$src2)))))),
4627 itins.rm>,
4628 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629}
4630
Robert Khasanov545d1b72014-10-14 14:36:19 +00004631defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4632 SSE_INTALU_ITINS_P, 1>;
4633defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4634 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004635defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4636 SSE_INTALU_ITINS_P, HasBWI, 1>;
4637defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4638 SSE_INTALU_ITINS_P, HasBWI, 0>;
4639defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004640 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004641defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004642 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004643defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004644 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004645defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004646 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004647defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004648 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004649defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004650 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004651defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004652 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004653defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004654 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004655defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004656 SSE_INTALU_ITINS_P, HasBWI, 1>;
4657
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004658multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004659 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4660 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4661 let Predicates = [prd] in
4662 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4663 _SrcVTInfo.info512, _DstVTInfo.info512,
4664 v8i64_info, IsCommutable>,
4665 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4666 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004667 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004668 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004669 v4i64x_info, IsCommutable>,
4670 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004671 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004672 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004673 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004674 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4675 }
Michael Liao66233b72015-08-06 09:06:20 +00004676}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004677
4678defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004679 avx512vl_i32_info, avx512vl_i64_info,
4680 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004681defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004682 avx512vl_i32_info, avx512vl_i64_info,
4683 X86pmuludq, HasAVX512, 1>;
4684defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4685 avx512vl_i8_info, avx512vl_i8_info,
4686 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004687
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004688multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4689 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004690 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4691 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4692 OpcodeStr,
4693 "${src2}"##_Src.BroadcastStr##", $src1",
4694 "$src1, ${src2}"##_Src.BroadcastStr,
4695 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4696 (_Src.VT (X86VBroadcast
4697 (_Src.ScalarLdFrag addr:$src2))))))>,
4698 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004699}
4700
Michael Liao66233b72015-08-06 09:06:20 +00004701multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4702 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004703 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004704 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004705 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004706 "$src2, $src1","$src1, $src2",
4707 (_Dst.VT (OpNode
4708 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004709 (_Src.VT _Src.RC:$src2))),
4710 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004711 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004712 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4713 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4714 "$src2, $src1", "$src1, $src2",
4715 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4716 (bitconvert (_Src.LdFrag addr:$src2))))>,
4717 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004718}
4719
4720multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4721 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004722 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004723 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4724 v32i16_info>,
4725 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4726 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004727 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004728 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4729 v16i16x_info>,
4730 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4731 v16i16x_info>, EVEX_V256;
4732 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4733 v8i16x_info>,
4734 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4735 v8i16x_info>, EVEX_V128;
4736 }
4737}
4738multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4739 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004740 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004741 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4742 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004743 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004744 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4745 v32i8x_info>, EVEX_V256;
4746 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4747 v16i8x_info>, EVEX_V128;
4748 }
4749}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004750
4751multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4752 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004753 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004754 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004755 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004756 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004757 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004758 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004759 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004760 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004761 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004762 }
4763}
4764
Craig Topperb6da6542016-05-01 17:38:32 +00004765defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4766defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4767defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4768defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004769
Craig Topper5acb5a12016-05-01 06:24:57 +00004770defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4771 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4772defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004773 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004774
Igor Bregerf2460112015-07-26 14:41:44 +00004775defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004776 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004777defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004778 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004779defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004780 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004781
Igor Bregerf2460112015-07-26 14:41:44 +00004782defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004783 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004784defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004785 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004786defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004787 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004788
Igor Bregerf2460112015-07-26 14:41:44 +00004789defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004790 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004791defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004792 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004793defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004794 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004795
Igor Bregerf2460112015-07-26 14:41:44 +00004796defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004797 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004798defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004799 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004800defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004801 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004802
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004803// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4804let Predicates = [HasDQI, NoVLX] in {
4805 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4806 (EXTRACT_SUBREG
4807 (VPMULLQZrr
4808 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4809 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4810 sub_ymm)>;
4811
4812 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4813 (EXTRACT_SUBREG
4814 (VPMULLQZrr
4815 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4816 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4817 sub_xmm)>;
4818}
4819
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004821// AVX-512 Logical Instructions
4822//===----------------------------------------------------------------------===//
4823
Craig Topperafce0ba2017-08-30 16:38:33 +00004824// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4825// be set to null_frag for 32-bit elements.
4826multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4827 SDPatternOperator OpNode,
4828 SDNode OpNodeMsk, X86VectorVTInfo _,
4829 bit IsCommutable = 0> {
4830 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004831 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4832 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4833 "$src2, $src1", "$src1, $src2",
4834 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4835 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004836 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4837 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004838 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004839 AVX512BIBase, EVEX_4V;
4840
Craig Topperafce0ba2017-08-30 16:38:33 +00004841 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004842 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4843 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4844 "$src2, $src1", "$src1, $src2",
4845 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4846 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004847 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004848 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004849 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004850 AVX512BIBase, EVEX_4V;
4851}
4852
Craig Topperafce0ba2017-08-30 16:38:33 +00004853// OpNodeMsk is the OpNode to use where element size is important. So use
4854// for all of the broadcast patterns.
4855multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4856 SDPatternOperator OpNode,
4857 SDNode OpNodeMsk, X86VectorVTInfo _,
4858 bit IsCommutable = 0> :
4859 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004860 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4861 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4862 "${src2}"##_.BroadcastStr##", $src1",
4863 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004864 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004865 (bitconvert
4866 (_.VT (X86VBroadcast
4867 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004868 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004869 (bitconvert
4870 (_.VT (X86VBroadcast
4871 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004872 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004873 AVX512BIBase, EVEX_4V, EVEX_B;
4874}
4875
Craig Topperafce0ba2017-08-30 16:38:33 +00004876multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4877 SDPatternOperator OpNode,
4878 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004879 bit IsCommutable = 0> {
4880 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004881 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004882 IsCommutable>, EVEX_V512;
4883
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004884 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004885 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4886 VTInfo.info256, IsCommutable>, EVEX_V256;
4887 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4888 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004889 }
4890}
4891
Craig Topperabe80cc2016-08-28 06:06:28 +00004892multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004893 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004894 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4895 avx512vl_i64_info, IsCommutable>,
4896 VEX_W, EVEX_CD8<64, CD8VF>;
4897 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4898 avx512vl_i32_info, IsCommutable>,
4899 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004900}
4901
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004902defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4903defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4904defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4905defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004906
4907//===----------------------------------------------------------------------===//
4908// AVX-512 FP arithmetic
4909//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004910multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4911 SDNode OpNode, SDNode VecNode, OpndItins itins,
4912 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004913 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004914 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4915 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4916 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004917 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4918 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004919 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004920
4921 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004922 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004923 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004924 (_.VT (VecNode _.RC:$src1,
4925 _.ScalarIntMemCPat:$src2,
4926 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004927 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004928 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004929 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004930 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004931 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4932 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004933 itins.rr> {
4934 let isCommutable = IsCommutable;
4935 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004936 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004937 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004938 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4939 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004940 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004941 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004942 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004943}
4944
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004945multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004946 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004947 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004948 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4949 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4950 "$rc, $src2, $src1", "$src1, $src2, $rc",
4951 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004952 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004953 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004954}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004955multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004956 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4957 OpndItins itins, bit IsCommutable> {
4958 let ExeDomain = _.ExeDomain in {
4959 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4960 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4961 "$src2, $src1", "$src1, $src2",
4962 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4963 itins.rr>;
4964
4965 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4966 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4967 "$src2, $src1", "$src1, $src2",
4968 (_.VT (VecNode _.RC:$src1,
4969 _.ScalarIntMemCPat:$src2)),
4970 itins.rm>;
4971
4972 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4973 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4974 (ins _.FRC:$src1, _.FRC:$src2),
4975 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4976 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4977 itins.rr> {
4978 let isCommutable = IsCommutable;
4979 }
4980 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4981 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4982 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4983 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4984 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4985 }
4986
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004987 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4988 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004989 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004990 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004991 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004992 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004993}
4994
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004995multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4996 SDNode VecNode,
4997 SizeItins itins, bit IsCommutable> {
4998 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4999 itins.s, IsCommutable>,
5000 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
5001 itins.s, IsCommutable>,
5002 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5003 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
5004 itins.d, IsCommutable>,
5005 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
5006 itins.d, IsCommutable>,
5007 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5008}
5009
5010multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00005011 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005012 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005013 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
5014 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005015 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005016 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
5017 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005018 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5019}
Craig Topper8783bbb2017-02-24 07:21:10 +00005020defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
5021defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
5022defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
5023defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
5024defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005025 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00005026defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005027 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005028
5029// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5030// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5031multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
5032 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00005033 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005034 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5035 (ins _.FRC:$src1, _.FRC:$src2),
5036 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5037 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005038 itins.rr> {
5039 let isCommutable = 1;
5040 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005041 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5042 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5043 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5044 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5045 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5046 }
5047}
5048defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
5049 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5050 EVEX_CD8<32, CD8VT1>;
5051
5052defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
5053 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5054 EVEX_CD8<64, CD8VT1>;
5055
5056defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
5057 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5058 EVEX_CD8<32, CD8VT1>;
5059
5060defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
5061 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5062 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005063
Craig Topper375aa902016-12-19 00:42:28 +00005064multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005065 X86VectorVTInfo _, OpndItins itins,
5066 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005067 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005068 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5069 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5070 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005071 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5072 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005073 let mayLoad = 1 in {
5074 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5075 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5076 "$src2, $src1", "$src1, $src2",
5077 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5078 EVEX_4V;
5079 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5080 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5081 "${src2}"##_.BroadcastStr##", $src1",
5082 "$src1, ${src2}"##_.BroadcastStr,
5083 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5084 (_.ScalarLdFrag addr:$src2)))),
5085 itins.rm>, EVEX_4V, EVEX_B;
5086 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005087 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005088}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005089
Craig Topper375aa902016-12-19 00:42:28 +00005090multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005091 X86VectorVTInfo _> {
5092 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005093 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5094 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5095 "$rc, $src2, $src1", "$src1, $src2, $rc",
5096 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5097 EVEX_4V, EVEX_B, EVEX_RC;
5098}
5099
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005100
Craig Topper375aa902016-12-19 00:42:28 +00005101multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005102 X86VectorVTInfo _> {
5103 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005104 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5105 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5106 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5107 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5108 EVEX_4V, EVEX_B;
5109}
5110
Craig Topper375aa902016-12-19 00:42:28 +00005111multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005112 Predicate prd, SizeItins itins,
5113 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005114 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005115 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005116 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005117 EVEX_CD8<32, CD8VF>;
5118 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005119 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005120 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005121 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005122
Robert Khasanov595e5982014-10-29 15:43:02 +00005123 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005124 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005125 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005126 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005127 EVEX_CD8<32, CD8VF>;
5128 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005129 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005130 EVEX_CD8<32, CD8VF>;
5131 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005132 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005133 EVEX_CD8<64, CD8VF>;
5134 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005135 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005136 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005137 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005138}
5139
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005140multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005141 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005142 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005143 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005144 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5145}
5146
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005147multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005148 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005149 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005150 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005151 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5152}
5153
Craig Topper9433f972016-08-02 06:16:53 +00005154defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5155 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005156 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005157defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5158 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005159 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005160defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005161 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005162defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005163 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005164defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5165 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005166 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005167defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5168 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005169 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005170let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005171 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5172 SSE_ALU_ITINS_P, 1>;
5173 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5174 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005175}
Craig Topper375aa902016-12-19 00:42:28 +00005176defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005177 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005178defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005179 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005180defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005181 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005182defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005183 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005184
Craig Topper8f6827c2016-08-31 05:37:52 +00005185// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005186multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5187 X86VectorVTInfo _, Predicate prd> {
5188let Predicates = [prd] in {
5189 // Masked register-register logical operations.
5190 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5191 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5192 _.RC:$src0)),
5193 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5194 _.RC:$src1, _.RC:$src2)>;
5195 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5196 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5197 _.ImmAllZerosV)),
5198 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5199 _.RC:$src2)>;
5200 // Masked register-memory logical operations.
5201 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5202 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5203 (load addr:$src2)))),
5204 _.RC:$src0)),
5205 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5206 _.RC:$src1, addr:$src2)>;
5207 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5208 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5209 _.ImmAllZerosV)),
5210 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5211 addr:$src2)>;
5212 // Register-broadcast logical operations.
5213 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5214 (bitconvert (_.VT (X86VBroadcast
5215 (_.ScalarLdFrag addr:$src2)))))),
5216 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5217 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5218 (bitconvert
5219 (_.i64VT (OpNode _.RC:$src1,
5220 (bitconvert (_.VT
5221 (X86VBroadcast
5222 (_.ScalarLdFrag addr:$src2))))))),
5223 _.RC:$src0)),
5224 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5225 _.RC:$src1, addr:$src2)>;
5226 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5227 (bitconvert
5228 (_.i64VT (OpNode _.RC:$src1,
5229 (bitconvert (_.VT
5230 (X86VBroadcast
5231 (_.ScalarLdFrag addr:$src2))))))),
5232 _.ImmAllZerosV)),
5233 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5234 _.RC:$src1, addr:$src2)>;
5235}
Craig Topper8f6827c2016-08-31 05:37:52 +00005236}
5237
Craig Topper45d65032016-09-02 05:29:13 +00005238multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5239 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5240 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5241 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5242 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5243 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5244 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005245}
5246
Craig Topper45d65032016-09-02 05:29:13 +00005247defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5248defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5249defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5250defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5251
Craig Topper2baef8f2016-12-18 04:17:00 +00005252let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005253 // Use packed logical operations for scalar ops.
5254 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5255 (COPY_TO_REGCLASS (VANDPDZ128rr
5256 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5257 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5258 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5259 (COPY_TO_REGCLASS (VORPDZ128rr
5260 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5261 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5262 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5263 (COPY_TO_REGCLASS (VXORPDZ128rr
5264 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5265 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5266 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5267 (COPY_TO_REGCLASS (VANDNPDZ128rr
5268 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5269 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5270
5271 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5272 (COPY_TO_REGCLASS (VANDPSZ128rr
5273 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5274 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5275 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5276 (COPY_TO_REGCLASS (VORPSZ128rr
5277 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5278 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5279 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5280 (COPY_TO_REGCLASS (VXORPSZ128rr
5281 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5282 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5283 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5284 (COPY_TO_REGCLASS (VANDNPSZ128rr
5285 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5286 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5287}
5288
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005289multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5290 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005291 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005292 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5293 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5294 "$src2, $src1", "$src1, $src2",
5295 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005296 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5297 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5298 "$src2, $src1", "$src1, $src2",
5299 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5300 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5301 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5302 "${src2}"##_.BroadcastStr##", $src1",
5303 "$src1, ${src2}"##_.BroadcastStr,
5304 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5305 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5306 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005307 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005308}
5309
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005310multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5311 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005312 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005313 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5314 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5315 "$src2, $src1", "$src1, $src2",
5316 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005317 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5318 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5319 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005320 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005321 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5322 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005323 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005324}
5325
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005326multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005327 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005328 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5329 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005330 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005331 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5332 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005333 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5334 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005335 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005336 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5337 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005338 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5339
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005340 // Define only if AVX512VL feature is present.
5341 let Predicates = [HasVLX] in {
5342 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5343 EVEX_V128, EVEX_CD8<32, CD8VF>;
5344 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5345 EVEX_V256, EVEX_CD8<32, CD8VF>;
5346 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5347 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5348 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5349 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5350 }
5351}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005352defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005353
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005354//===----------------------------------------------------------------------===//
5355// AVX-512 VPTESTM instructions
5356//===----------------------------------------------------------------------===//
5357
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005358multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5359 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005360 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005361 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5362 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5363 "$src2, $src1", "$src1, $src2",
5364 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5365 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005366 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5367 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5368 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005369 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005370 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5371 EVEX_4V,
5372 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005373}
5374
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005375multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5376 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005377 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5378 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5379 "${src2}"##_.BroadcastStr##", $src1",
5380 "$src1, ${src2}"##_.BroadcastStr,
5381 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5382 (_.ScalarLdFrag addr:$src2))))>,
5383 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005384}
Igor Bregerfca0a342016-01-28 13:19:25 +00005385
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005386// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005387multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5388 X86VectorVTInfo _, string Suffix> {
5389 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5390 (_.KVT (COPY_TO_REGCLASS
5391 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005392 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005393 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005394 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005395 _.RC:$src2, _.SubRegIdx)),
5396 _.KRC))>;
5397}
5398
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005399multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005400 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005401 let Predicates = [HasAVX512] in
5402 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5403 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5404
5405 let Predicates = [HasAVX512, HasVLX] in {
5406 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5407 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5408 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5409 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5410 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005411 let Predicates = [HasAVX512, NoVLX] in {
5412 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5413 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005414 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005415}
5416
5417multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5418 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005419 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005420 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005421 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005422}
5423
5424multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5425 SDNode OpNode> {
5426 let Predicates = [HasBWI] in {
5427 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5428 EVEX_V512, VEX_W;
5429 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5430 EVEX_V512;
5431 }
5432 let Predicates = [HasVLX, HasBWI] in {
5433
5434 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5435 EVEX_V256, VEX_W;
5436 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5437 EVEX_V128, VEX_W;
5438 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5439 EVEX_V256;
5440 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5441 EVEX_V128;
5442 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005443
Igor Bregerfca0a342016-01-28 13:19:25 +00005444 let Predicates = [HasAVX512, NoVLX] in {
5445 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5446 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5447 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5448 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005449 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005450
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005451}
5452
5453multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5454 SDNode OpNode> :
5455 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5456 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5457
5458defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5459defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005460
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005461
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005462//===----------------------------------------------------------------------===//
5463// AVX-512 Shift instructions
5464//===----------------------------------------------------------------------===//
5465multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005466 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005467 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005468 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005469 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005470 "$src2, $src1", "$src1, $src2",
5471 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005472 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005473 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005474 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005475 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005476 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5477 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005478 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005479 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005480}
5481
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005482multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5483 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005484 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005485 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5486 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5487 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5488 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005489 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005490}
5491
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005492multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005493 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005494 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005495 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005496 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5497 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5498 "$src2, $src1", "$src1, $src2",
5499 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005500 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005501 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5502 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5503 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005504 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005505 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005506 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005507 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005508}
5509
Cameron McInally5fb084e2014-12-11 17:13:05 +00005510multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005511 ValueType SrcVT, PatFrag bc_frag,
5512 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5513 let Predicates = [prd] in
5514 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5515 VTInfo.info512>, EVEX_V512,
5516 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5517 let Predicates = [prd, HasVLX] in {
5518 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5519 VTInfo.info256>, EVEX_V256,
5520 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5521 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5522 VTInfo.info128>, EVEX_V128,
5523 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5524 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005525}
5526
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005527multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5528 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005529 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005530 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005531 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005532 avx512vl_i64_info, HasAVX512>, VEX_W;
5533 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5534 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005535}
5536
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005537multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5538 string OpcodeStr, SDNode OpNode,
5539 AVX512VLVectorVTInfo VTInfo> {
5540 let Predicates = [HasAVX512] in
5541 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5542 VTInfo.info512>,
5543 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5544 VTInfo.info512>, EVEX_V512;
5545 let Predicates = [HasAVX512, HasVLX] in {
5546 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5547 VTInfo.info256>,
5548 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5549 VTInfo.info256>, EVEX_V256;
5550 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5551 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005552 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005553 VTInfo.info128>, EVEX_V128;
5554 }
5555}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005556
Michael Liao66233b72015-08-06 09:06:20 +00005557multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005558 Format ImmFormR, Format ImmFormM,
5559 string OpcodeStr, SDNode OpNode> {
5560 let Predicates = [HasBWI] in
5561 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5562 v32i16_info>, EVEX_V512;
5563 let Predicates = [HasVLX, HasBWI] in {
5564 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5565 v16i16x_info>, EVEX_V256;
5566 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5567 v8i16x_info>, EVEX_V128;
5568 }
5569}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005570
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005571multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5572 Format ImmFormR, Format ImmFormM,
5573 string OpcodeStr, SDNode OpNode> {
5574 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5575 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5576 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5577 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5578}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005579
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005580defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005581 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005582
5583defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005584 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005585
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005586defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005587 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005588
Michael Zuckerman298a6802016-01-13 12:39:33 +00005589defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005590defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005591
5592defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5593defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5594defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005595
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005596// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5597let Predicates = [HasAVX512, NoVLX] in {
5598 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5599 (EXTRACT_SUBREG (v8i64
5600 (VPSRAQZrr
5601 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5602 VR128X:$src2)), sub_ymm)>;
5603
5604 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5605 (EXTRACT_SUBREG (v8i64
5606 (VPSRAQZrr
5607 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5608 VR128X:$src2)), sub_xmm)>;
5609
5610 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5611 (EXTRACT_SUBREG (v8i64
5612 (VPSRAQZri
5613 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5614 imm:$src2)), sub_ymm)>;
5615
5616 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5617 (EXTRACT_SUBREG (v8i64
5618 (VPSRAQZri
5619 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5620 imm:$src2)), sub_xmm)>;
5621}
5622
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005623//===-------------------------------------------------------------------===//
5624// Variable Bit Shifts
5625//===-------------------------------------------------------------------===//
5626multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005627 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005628 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005629 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5630 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5631 "$src2, $src1", "$src1, $src2",
5632 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005633 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005634 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5635 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5636 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005637 (_.VT (OpNode _.RC:$src1,
5638 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005639 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005640 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005641 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005642}
5643
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005644multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5645 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005646 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005647 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5648 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5649 "${src2}"##_.BroadcastStr##", $src1",
5650 "$src1, ${src2}"##_.BroadcastStr,
5651 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5652 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005653 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005654 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5655}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005656
Cameron McInally5fb084e2014-12-11 17:13:05 +00005657multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5658 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005659 let Predicates = [HasAVX512] in
5660 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5661 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5662
5663 let Predicates = [HasAVX512, HasVLX] in {
5664 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5665 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5666 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5667 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5668 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005669}
5670
5671multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5672 SDNode OpNode> {
5673 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005674 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005675 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005676 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005677}
5678
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005679// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005680multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5681 SDNode OpNode, list<Predicate> p> {
5682 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005683 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005684 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005685 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005686 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005687 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5688 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5689 sub_ymm)>;
5690
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005691 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005692 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005693 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005694 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005695 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5696 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5697 sub_xmm)>;
5698 }
5699}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005700multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5701 SDNode OpNode> {
5702 let Predicates = [HasBWI] in
5703 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5704 EVEX_V512, VEX_W;
5705 let Predicates = [HasVLX, HasBWI] in {
5706
5707 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5708 EVEX_V256, VEX_W;
5709 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5710 EVEX_V128, VEX_W;
5711 }
5712}
5713
5714defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005715 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005716
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005717defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005718 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005719
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005720defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005721 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5722
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005723defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5724defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005725
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005726defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5727defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5728defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5729defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5730
Craig Topper05629d02016-07-24 07:32:45 +00005731// Special handing for handling VPSRAV intrinsics.
5732multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5733 list<Predicate> p> {
5734 let Predicates = p in {
5735 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5736 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5737 _.RC:$src2)>;
5738 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5739 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5740 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005741 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5742 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5743 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5744 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5745 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5746 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5747 _.RC:$src0)),
5748 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5749 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005750 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5751 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5752 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5753 _.RC:$src1, _.RC:$src2)>;
5754 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5755 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5756 _.ImmAllZerosV)),
5757 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5758 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005759 }
5760}
5761
5762multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5763 list<Predicate> p> :
5764 avx512_var_shift_int_lowering<InstrStr, _, p> {
5765 let Predicates = p in {
5766 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5767 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5768 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5769 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005770 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5771 (X86vsrav _.RC:$src1,
5772 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5773 _.RC:$src0)),
5774 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5775 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005776 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5777 (X86vsrav _.RC:$src1,
5778 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5779 _.ImmAllZerosV)),
5780 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5781 _.RC:$src1, addr:$src2)>;
5782 }
5783}
5784
5785defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5786defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5787defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5788defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5789defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5790defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5791defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5792defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5793defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5794
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005795
5796// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5797let Predicates = [HasAVX512, NoVLX] in {
5798 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5799 (EXTRACT_SUBREG (v8i64
5800 (VPROLVQZrr
5801 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5802 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5803 sub_xmm)>;
5804 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5805 (EXTRACT_SUBREG (v8i64
5806 (VPROLVQZrr
5807 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5808 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5809 sub_ymm)>;
5810
5811 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5812 (EXTRACT_SUBREG (v16i32
5813 (VPROLVDZrr
5814 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5815 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5816 sub_xmm)>;
5817 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5818 (EXTRACT_SUBREG (v16i32
5819 (VPROLVDZrr
5820 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5821 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5822 sub_ymm)>;
5823
5824 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5825 (EXTRACT_SUBREG (v8i64
5826 (VPROLQZri
5827 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5828 imm:$src2)), sub_xmm)>;
5829 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5830 (EXTRACT_SUBREG (v8i64
5831 (VPROLQZri
5832 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5833 imm:$src2)), sub_ymm)>;
5834
5835 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5836 (EXTRACT_SUBREG (v16i32
5837 (VPROLDZri
5838 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5839 imm:$src2)), sub_xmm)>;
5840 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5841 (EXTRACT_SUBREG (v16i32
5842 (VPROLDZri
5843 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5844 imm:$src2)), sub_ymm)>;
5845}
5846
5847// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5848let Predicates = [HasAVX512, NoVLX] in {
5849 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5850 (EXTRACT_SUBREG (v8i64
5851 (VPRORVQZrr
5852 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5853 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5854 sub_xmm)>;
5855 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5856 (EXTRACT_SUBREG (v8i64
5857 (VPRORVQZrr
5858 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5859 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5860 sub_ymm)>;
5861
5862 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5863 (EXTRACT_SUBREG (v16i32
5864 (VPRORVDZrr
5865 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5866 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5867 sub_xmm)>;
5868 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5869 (EXTRACT_SUBREG (v16i32
5870 (VPRORVDZrr
5871 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5872 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5873 sub_ymm)>;
5874
5875 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5876 (EXTRACT_SUBREG (v8i64
5877 (VPRORQZri
5878 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5879 imm:$src2)), sub_xmm)>;
5880 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5881 (EXTRACT_SUBREG (v8i64
5882 (VPRORQZri
5883 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5884 imm:$src2)), sub_ymm)>;
5885
5886 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5887 (EXTRACT_SUBREG (v16i32
5888 (VPRORDZri
5889 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5890 imm:$src2)), sub_xmm)>;
5891 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5892 (EXTRACT_SUBREG (v16i32
5893 (VPRORDZri
5894 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5895 imm:$src2)), sub_ymm)>;
5896}
5897
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005898//===-------------------------------------------------------------------===//
5899// 1-src variable permutation VPERMW/D/Q
5900//===-------------------------------------------------------------------===//
5901multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5902 AVX512VLVectorVTInfo _> {
5903 let Predicates = [HasAVX512] in
5904 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5905 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5906
5907 let Predicates = [HasAVX512, HasVLX] in
5908 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5909 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5910}
5911
5912multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5913 string OpcodeStr, SDNode OpNode,
5914 AVX512VLVectorVTInfo VTInfo> {
5915 let Predicates = [HasAVX512] in
5916 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5917 VTInfo.info512>,
5918 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5919 VTInfo.info512>, EVEX_V512;
5920 let Predicates = [HasAVX512, HasVLX] in
5921 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5922 VTInfo.info256>,
5923 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5924 VTInfo.info256>, EVEX_V256;
5925}
5926
Michael Zuckermand9cac592016-01-19 17:07:43 +00005927multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5928 Predicate prd, SDNode OpNode,
5929 AVX512VLVectorVTInfo _> {
5930 let Predicates = [prd] in
5931 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5932 EVEX_V512 ;
5933 let Predicates = [HasVLX, prd] in {
5934 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5935 EVEX_V256 ;
5936 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5937 EVEX_V128 ;
5938 }
5939}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005940
Michael Zuckermand9cac592016-01-19 17:07:43 +00005941defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5942 avx512vl_i16_info>, VEX_W;
5943defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5944 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005945
5946defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5947 avx512vl_i32_info>;
5948defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5949 avx512vl_i64_info>, VEX_W;
5950defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5951 avx512vl_f32_info>;
5952defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5953 avx512vl_f64_info>, VEX_W;
5954
5955defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5956 X86VPermi, avx512vl_i64_info>,
5957 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5958defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5959 X86VPermi, avx512vl_f64_info>,
5960 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005961//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005962// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005963//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005964
Igor Breger78741a12015-10-04 07:20:41 +00005965multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5966 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5967 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5968 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5969 "$src2, $src1", "$src1, $src2",
5970 (_.VT (OpNode _.RC:$src1,
5971 (Ctrl.VT Ctrl.RC:$src2)))>,
5972 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005973 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5974 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5975 "$src2, $src1", "$src1, $src2",
5976 (_.VT (OpNode
5977 _.RC:$src1,
5978 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5979 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5980 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5981 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5982 "${src2}"##_.BroadcastStr##", $src1",
5983 "$src1, ${src2}"##_.BroadcastStr,
5984 (_.VT (OpNode
5985 _.RC:$src1,
5986 (Ctrl.VT (X86VBroadcast
5987 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5988 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005989}
5990
5991multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5992 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5993 let Predicates = [HasAVX512] in {
5994 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5995 Ctrl.info512>, EVEX_V512;
5996 }
5997 let Predicates = [HasAVX512, HasVLX] in {
5998 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5999 Ctrl.info128>, EVEX_V128;
6000 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
6001 Ctrl.info256>, EVEX_V256;
6002 }
6003}
6004
6005multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6006 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6007
6008 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
6009 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
6010 X86VPermilpi, _>,
6011 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006012}
6013
Craig Topper05948fb2016-08-02 05:11:15 +00006014let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006015defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6016 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006017let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006018defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6019 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006020//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006021// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6022//===----------------------------------------------------------------------===//
6023
6024defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00006025 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006026 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6027defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006028 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006029defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006030 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006031
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006032multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6033 let Predicates = [HasBWI] in
6034 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
6035
6036 let Predicates = [HasVLX, HasBWI] in {
6037 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
6038 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
6039 }
6040}
6041
6042defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
6043
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006044//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006045// Move Low to High and High to Low packed FP Instructions
6046//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006047def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6048 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006049 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006050 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
6051 IIC_SSE_MOV_LH>, EVEX_4V;
6052def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6053 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006054 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006055 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
6056 IIC_SSE_MOV_LH>, EVEX_4V;
6057
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006058//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006059// VMOVHPS/PD VMOVLPS Instructions
6060// All patterns was taken from SSS implementation.
6061//===----------------------------------------------------------------------===//
6062multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6063 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006064 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006065 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6066 (ins _.RC:$src1, f64mem:$src2),
6067 !strconcat(OpcodeStr,
6068 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6069 [(set _.RC:$dst,
6070 (OpNode _.RC:$src1,
6071 (_.VT (bitconvert
6072 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6073 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006074}
6075
6076defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6077 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6078defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
6079 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6080defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6081 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6082defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6083 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6084
6085let Predicates = [HasAVX512] in {
6086 // VMOVHPS patterns
6087 def : Pat<(X86Movlhps VR128X:$src1,
6088 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6089 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6090 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006091 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006092 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6093 // VMOVHPD patterns
6094 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6095 (scalar_to_vector (loadf64 addr:$src2)))),
6096 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6097 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6098 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6099 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6100 // VMOVLPS patterns
6101 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6102 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006103 // VMOVLPD patterns
6104 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6105 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006106 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6107 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6108 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6109}
6110
Igor Bregerb6b27af2015-11-10 07:09:07 +00006111def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6112 (ins f64mem:$dst, VR128X:$src),
6113 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006114 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006115 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6116 (bc_v2f64 (v4f32 VR128X:$src))),
6117 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6118 EVEX, EVEX_CD8<32, CD8VT2>;
6119def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6120 (ins f64mem:$dst, VR128X:$src),
6121 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006122 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006123 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6124 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6125 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6126def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6127 (ins f64mem:$dst, VR128X:$src),
6128 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006129 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006130 (iPTR 0))), addr:$dst)],
6131 IIC_SSE_MOV_LH>,
6132 EVEX, EVEX_CD8<32, CD8VT2>;
6133def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6134 (ins f64mem:$dst, VR128X:$src),
6135 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006136 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006137 (iPTR 0))), addr:$dst)],
6138 IIC_SSE_MOV_LH>,
6139 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006140
Igor Bregerb6b27af2015-11-10 07:09:07 +00006141let Predicates = [HasAVX512] in {
6142 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006143 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006144 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6145 (iPTR 0))), addr:$dst),
6146 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6147 // VMOVLPS patterns
6148 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6149 addr:$src1),
6150 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006151 // VMOVLPD patterns
6152 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6153 addr:$src1),
6154 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006155}
6156//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006157// FMA - Fused Multiply Operations
6158//
Adam Nemet26371ce2014-10-24 00:02:55 +00006159
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006160multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006161 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006162 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006163 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006164 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006165 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006166 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006167 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006168
Craig Toppere1cac152016-06-07 07:27:54 +00006169 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6170 (ins _.RC:$src2, _.MemOp:$src3),
6171 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006172 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006173 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006174
Craig Toppere1cac152016-06-07 07:27:54 +00006175 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6176 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6177 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6178 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006179 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006180 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006181 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006182 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006183}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006184
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006185multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006186 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006187 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006188 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006189 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6190 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006191 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006192 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006193}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006194
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006195multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006196 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6197 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006198 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006199 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6200 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6201 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006202 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006203 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006204 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006205 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006206 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006207 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006208 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006209}
6210
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006211multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006212 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006213 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006214 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006215 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006216 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006217}
6218
Craig Topperaf0b9922017-09-04 06:59:50 +00006219defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006220defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6221defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6222defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6223defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6224defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6225
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006226
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006227multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006228 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006229 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006230 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6231 (ins _.RC:$src2, _.RC:$src3),
6232 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006233 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006234 AVX512FMA3Base;
6235
Craig Toppere1cac152016-06-07 07:27:54 +00006236 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6237 (ins _.RC:$src2, _.MemOp:$src3),
6238 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006239 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006240 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006241
Craig Toppere1cac152016-06-07 07:27:54 +00006242 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6243 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6244 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6245 "$src2, ${src3}"##_.BroadcastStr,
6246 (_.VT (OpNode _.RC:$src2,
6247 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006248 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006249 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006250}
6251
6252multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006253 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006254 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006255 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6256 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6257 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006258 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
6259 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006260 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006261}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006262
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006263multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006264 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6265 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006266 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006267 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6268 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6269 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006270 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006271 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006272 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006273 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006274 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006275 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006276 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006277}
6278
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006279multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006280 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006281 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006282 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006283 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006284 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006285}
6286
Craig Topperaf0b9922017-09-04 06:59:50 +00006287defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006288defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6289defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6290defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6291defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6292defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6293
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006294multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006295 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006296 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006297 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006298 (ins _.RC:$src2, _.RC:$src3),
6299 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006300 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006301 AVX512FMA3Base;
6302
Craig Topper69e22782017-09-04 07:35:05 +00006303 // Pattern is 312 order so that the load is in a different place from the
6304 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006305 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006306 (ins _.RC:$src2, _.MemOp:$src3),
6307 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00006308 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006309 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006310
Craig Topper69e22782017-09-04 07:35:05 +00006311 // Pattern is 312 order so that the load is in a different place from the
6312 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006313 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006314 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6315 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6316 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006317 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
6318 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006319 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006320}
6321
6322multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006323 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006324 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006325 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006326 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6327 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006328 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
6329 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006330 AVX512FMA3Base, EVEX_B, EVEX_RC;
6331}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006332
6333multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006334 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6335 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006336 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006337 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6338 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6339 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006340 }
6341 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006342 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006343 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006344 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006345 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6346 }
6347}
6348
6349multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006350 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006351 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006352 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006353 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006354 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006355}
6356
Craig Topperaf0b9922017-09-04 06:59:50 +00006357defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006358defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6359defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6360defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6361defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6362defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006363
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006364// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006365multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6366 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006367 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006368let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006369 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6370 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00006371 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006372
Craig Toppere1cac152016-06-07 07:27:54 +00006373 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006374 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006375 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006376
6377 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6378 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00006379 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
6380 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00006381
Craig Toppereafdbec2016-08-13 06:48:41 +00006382 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006383 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6384 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6385 !strconcat(OpcodeStr,
6386 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00006387 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00006388 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6389 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6390 !strconcat(OpcodeStr,
6391 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6392 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006393 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006394}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006395}
Igor Breger15820b02015-07-01 13:24:28 +00006396
6397multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006398 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6399 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006400 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006401 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006402 // Operands for intrinsic are in 123 order to preserve passthu
6403 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006404 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6405 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006406 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006407 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006408 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006409 (i32 imm:$rc))),
6410 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6411 _.FRC:$src3))),
6412 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006413 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006414
Craig Topperb16598d2017-09-01 07:58:16 +00006415 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6416 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6417 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006418 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006419 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006420 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006421 (i32 imm:$rc))),
6422 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6423 _.FRC:$src1))),
6424 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006425 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006426
Craig Toppereec768b2017-09-06 03:35:58 +00006427 // One pattern is 312 order so that the load is in a different place from the
6428 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006429 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006430 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00006431 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006432 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00006433 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006434 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6435 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006436 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6437 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006438 }
Igor Breger15820b02015-07-01 13:24:28 +00006439}
6440
6441multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006442 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6443 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006444 let Predicates = [HasAVX512] in {
6445 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006446 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6447 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006448 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006449 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6450 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006451 }
6452}
6453
Craig Topperaf0b9922017-09-04 06:59:50 +00006454defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006455 X86FmaddRnds3>;
6456defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6457 X86FmsubRnds3>;
6458defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6459 X86FnmaddRnds1, X86FnmaddRnds3>;
6460defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6461 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006462
6463//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006464// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6465//===----------------------------------------------------------------------===//
6466let Constraints = "$src1 = $dst" in {
6467multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6468 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00006469 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006470 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6471 (ins _.RC:$src2, _.RC:$src3),
6472 OpcodeStr, "$src3, $src2", "$src2, $src3",
6473 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
6474 AVX512FMA3Base;
6475
Craig Toppere1cac152016-06-07 07:27:54 +00006476 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6477 (ins _.RC:$src2, _.MemOp:$src3),
6478 OpcodeStr, "$src3, $src2", "$src2, $src3",
6479 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
6480 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006481
Craig Toppere1cac152016-06-07 07:27:54 +00006482 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6483 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6484 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6485 !strconcat("$src2, ${src3}", _.BroadcastStr ),
6486 (OpNode _.RC:$src1,
6487 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
6488 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006489 }
Craig Topper32ddaff2017-09-01 07:58:13 +00006490
6491 // TODO: Should be able to match a memory op in operand 2.
6492 // TODO: These instructions should be marked Commutable on operand 2 and 3.
Asaf Badouh655822a2016-01-25 11:14:24 +00006493}
6494} // Constraints = "$src1 = $dst"
6495
6496multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6497 AVX512VLVectorVTInfo _> {
6498 let Predicates = [HasIFMA] in {
6499 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6500 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6501 }
6502 let Predicates = [HasVLX, HasIFMA] in {
6503 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6504 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6505 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6506 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6507 }
6508}
6509
6510defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6511 avx512vl_i64_info>, VEX_W;
6512defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6513 avx512vl_i64_info>, VEX_W;
6514
6515//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006516// AVX-512 Scalar convert from sign integer to float/double
6517//===----------------------------------------------------------------------===//
6518
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006519multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6520 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6521 PatFrag ld_frag, string asm> {
6522 let hasSideEffects = 0 in {
6523 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6524 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006525 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006526 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006527 let mayLoad = 1 in
6528 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6529 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006530 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006531 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006532 } // hasSideEffects = 0
6533 let isCodeGenOnly = 1 in {
6534 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6535 (ins DstVT.RC:$src1, SrcRC:$src2),
6536 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6537 [(set DstVT.RC:$dst,
6538 (OpNode (DstVT.VT DstVT.RC:$src1),
6539 SrcRC:$src2,
6540 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6541
6542 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6543 (ins DstVT.RC:$src1, x86memop:$src2),
6544 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6545 [(set DstVT.RC:$dst,
6546 (OpNode (DstVT.VT DstVT.RC:$src1),
6547 (ld_frag addr:$src2),
6548 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6549 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006550}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006551
Igor Bregerabe4a792015-06-14 12:44:55 +00006552multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006553 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006554 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6555 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006556 !strconcat(asm,
6557 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006558 [(set DstVT.RC:$dst,
6559 (OpNode (DstVT.VT DstVT.RC:$src1),
6560 SrcRC:$src2,
6561 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6562}
6563
6564multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006565 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6566 PatFrag ld_frag, string asm> {
6567 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6568 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6569 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006570}
6571
Andrew Trick15a47742013-10-09 05:11:10 +00006572let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006573defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006574 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6575 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006576defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006577 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6578 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006579defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006580 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6581 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006582defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006583 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6584 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006585
Craig Topper8f85ad12016-11-14 02:46:58 +00006586def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6587 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6588def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6589 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6590
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006591def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6592 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6593def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006594 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006595def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6596 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6597def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006598 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006599
6600def : Pat<(f32 (sint_to_fp GR32:$src)),
6601 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6602def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006603 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006604def : Pat<(f64 (sint_to_fp GR32:$src)),
6605 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6606def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006607 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6608
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006609defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006610 v4f32x_info, i32mem, loadi32,
6611 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006612defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006613 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6614 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006615defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006616 i32mem, loadi32, "cvtusi2sd{l}">,
6617 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006618defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006619 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6620 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006621
Craig Topper8f85ad12016-11-14 02:46:58 +00006622def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6623 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6624def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6625 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6626
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006627def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6628 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6629def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6630 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6631def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6632 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6633def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6634 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6635
6636def : Pat<(f32 (uint_to_fp GR32:$src)),
6637 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6638def : Pat<(f32 (uint_to_fp GR64:$src)),
6639 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6640def : Pat<(f64 (uint_to_fp GR32:$src)),
6641 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6642def : Pat<(f64 (uint_to_fp GR64:$src)),
6643 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006644}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006645
6646//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006647// AVX-512 Scalar convert from float/double to integer
6648//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006649multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6650 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006651 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006652 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006653 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006654 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6655 EVEX, VEX_LIG;
6656 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6657 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006658 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006659 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006660 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006661 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006662 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006663 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006664 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006665 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006666 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006667}
Asaf Badouh2744d212015-09-20 14:31:19 +00006668
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006669// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006670defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006671 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006672 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006673defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006674 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006675 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006676defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006677 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006678 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006679defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006680 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006681 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006682defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006683 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006684 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006685defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006686 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006687 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006688defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006689 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006690 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006691defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006692 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006693 EVEX_CD8<64, CD8VT1>;
6694
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006695// The SSE version of these instructions are disabled for AVX512.
6696// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6697let Predicates = [HasAVX512] in {
6698 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006699 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006700 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6701 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006702 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006703 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006704 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6705 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006706 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006707 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006708 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6709 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006710 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006711 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006712 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6713 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006714} // HasAVX512
6715
Craig Topperac941b92016-09-25 16:33:53 +00006716let Predicates = [HasAVX512] in {
6717 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6718 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6719 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6720 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6721 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6722 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6723 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6724 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6725 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6726 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6727 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6728 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6729 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6730 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6731 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6732 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6733 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6734 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6735 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6736 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6737} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006738
Elad Cohen0c260102017-01-11 09:11:48 +00006739// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6740// which produce unnecessary vmovs{s,d} instructions
6741let Predicates = [HasAVX512] in {
6742def : Pat<(v4f32 (X86Movss
6743 (v4f32 VR128X:$dst),
6744 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6745 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6746
6747def : Pat<(v4f32 (X86Movss
6748 (v4f32 VR128X:$dst),
6749 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6750 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6751
6752def : Pat<(v2f64 (X86Movsd
6753 (v2f64 VR128X:$dst),
6754 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6755 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6756
6757def : Pat<(v2f64 (X86Movsd
6758 (v2f64 VR128X:$dst),
6759 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6760 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6761} // Predicates = [HasAVX512]
6762
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006763// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006764multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6765 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006766 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006767let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006768 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006769 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6770 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006771 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006772 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006773 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6774 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006775 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006776 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006777 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006778 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006779
Igor Bregerc59b3a22016-08-03 10:58:05 +00006780 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6781 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6782 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6783 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6784 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006785 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6786 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006787
Craig Toppere1cac152016-06-07 07:27:54 +00006788 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006789 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6790 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6791 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6792 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6793 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6794 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6795 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6796 (i32 FROUND_NO_EXC)))]>,
6797 EVEX,VEX_LIG , EVEX_B;
6798 let mayLoad = 1, hasSideEffects = 0 in
6799 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006800 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006801 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6802 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006803
Craig Toppere1cac152016-06-07 07:27:54 +00006804 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006805} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006806}
6807
Asaf Badouh2744d212015-09-20 14:31:19 +00006808
Igor Bregerc59b3a22016-08-03 10:58:05 +00006809defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6810 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006811 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006812defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6813 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006814 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006815defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6816 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006817 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006818defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6819 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006820 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6821
Igor Bregerc59b3a22016-08-03 10:58:05 +00006822defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6823 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006824 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006825defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6826 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006827 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006828defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6829 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006830 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006831defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6832 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006833 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6834let Predicates = [HasAVX512] in {
6835 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006836 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006837 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6838 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006839 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006840 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006841 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6842 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006843 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006844 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006845 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6846 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006847 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006848 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006849 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6850 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006851} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006852//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006853// AVX-512 Convert form float to double and back
6854//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006855multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6856 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006857 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006858 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006859 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006860 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006861 (_Src.VT _Src.RC:$src2),
6862 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006863 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006864 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006865 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006866 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006867 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006868 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006869 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006870 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006871
Craig Topperd2011e32017-02-25 18:43:42 +00006872 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6873 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6874 (ins _.FRC:$src1, _Src.FRC:$src2),
6875 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6876 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6877 let mayLoad = 1 in
6878 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6879 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6880 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6881 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6882 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006883}
6884
Asaf Badouh2744d212015-09-20 14:31:19 +00006885// Scalar Coversion with SAE - suppress all exceptions
6886multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6887 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006888 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006889 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006890 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006891 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006892 (_Src.VT _Src.RC:$src2),
6893 (i32 FROUND_NO_EXC)))>,
6894 EVEX_4V, VEX_LIG, EVEX_B;
6895}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006896
Asaf Badouh2744d212015-09-20 14:31:19 +00006897// Scalar Conversion with rounding control (RC)
6898multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6899 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006900 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006901 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006902 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006903 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006904 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6905 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6906 EVEX_B, EVEX_RC;
6907}
Craig Toppera02e3942016-09-23 06:24:43 +00006908multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006909 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006910 X86VectorVTInfo _dst> {
6911 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006912 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006913 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006914 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006915 }
6916}
6917
Craig Toppera02e3942016-09-23 06:24:43 +00006918multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006919 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006920 X86VectorVTInfo _dst> {
6921 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006922 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006923 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006924 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006925 }
6926}
Craig Toppera02e3942016-09-23 06:24:43 +00006927defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006928 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006929defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006930 X86fpextRnd,f32x_info, f64x_info >;
6931
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006932def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006933 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006934 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006935def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006936 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006937 Requires<[HasAVX512]>;
6938
6939def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006940 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006941 Requires<[HasAVX512, OptForSize]>;
6942
Asaf Badouh2744d212015-09-20 14:31:19 +00006943def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006944 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006945 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006946
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006947def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006948 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006949 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006950
6951def : Pat<(v4f32 (X86Movss
6952 (v4f32 VR128X:$dst),
6953 (v4f32 (scalar_to_vector
6954 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006955 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006956 Requires<[HasAVX512]>;
6957
6958def : Pat<(v2f64 (X86Movsd
6959 (v2f64 VR128X:$dst),
6960 (v2f64 (scalar_to_vector
6961 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006962 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006963 Requires<[HasAVX512]>;
6964
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006965//===----------------------------------------------------------------------===//
6966// AVX-512 Vector convert from signed/unsigned integer to float/double
6967// and from float/double to signed/unsigned integer
6968//===----------------------------------------------------------------------===//
6969
6970multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6971 X86VectorVTInfo _Src, SDNode OpNode,
6972 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006973 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006974
6975 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6976 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6977 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6978
6979 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006980 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006981 (_.VT (OpNode (_Src.VT
6982 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6983
6984 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006985 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006986 "${src}"##Broadcast, "${src}"##Broadcast,
6987 (_.VT (OpNode (_Src.VT
6988 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6989 ))>, EVEX, EVEX_B;
6990}
6991// Coversion with SAE - suppress all exceptions
6992multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6993 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6994 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6995 (ins _Src.RC:$src), OpcodeStr,
6996 "{sae}, $src", "$src, {sae}",
6997 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6998 (i32 FROUND_NO_EXC)))>,
6999 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007000}
7001
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007002// Conversion with rounding control (RC)
7003multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7004 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7005 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7006 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7007 "$rc, $src", "$src, $rc",
7008 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
7009 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007010}
7011
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007012// Extend Float to Double
7013multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
7014 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007015 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007016 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
7017 X86vfpextRnd>, EVEX_V512;
7018 }
7019 let Predicates = [HasVLX] in {
7020 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007021 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007022 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007023 EVEX_V256;
7024 }
7025}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007026
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007027// Truncate Double to Float
7028multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7029 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007030 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007031 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7032 X86vfproundRnd>, EVEX_V512;
7033 }
7034 let Predicates = [HasVLX] in {
7035 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7036 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007037 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007038 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007039
7040 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7041 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7042 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7043 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7044 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7045 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7046 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7047 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007048 }
7049}
7050
7051defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7052 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7053defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7054 PS, EVEX_CD8<32, CD8VH>;
7055
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007056def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7057 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007058
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007059let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007060 let AddedComplexity = 15 in
7061 def : Pat<(X86vzmovl (v2f64 (bitconvert
7062 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7063 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007064 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7065 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007066 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7067 (VCVTPS2PDZ256rm addr:$src)>;
7068}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007069
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007070// Convert Signed/Unsigned Doubleword to Double
7071multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7072 SDNode OpNode128> {
7073 // No rounding in this op
7074 let Predicates = [HasAVX512] in
7075 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7076 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007077
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007078 let Predicates = [HasVLX] in {
7079 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007080 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007081 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7082 EVEX_V256;
7083 }
7084}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007085
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007086// Convert Signed/Unsigned Doubleword to Float
7087multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7088 SDNode OpNodeRnd> {
7089 let Predicates = [HasAVX512] in
7090 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7091 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7092 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007093
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007094 let Predicates = [HasVLX] in {
7095 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7096 EVEX_V128;
7097 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7098 EVEX_V256;
7099 }
7100}
7101
7102// Convert Float to Signed/Unsigned Doubleword with truncation
7103multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7104 SDNode OpNode, SDNode OpNodeRnd> {
7105 let Predicates = [HasAVX512] in {
7106 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7107 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7108 OpNodeRnd>, EVEX_V512;
7109 }
7110 let Predicates = [HasVLX] in {
7111 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7112 EVEX_V128;
7113 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7114 EVEX_V256;
7115 }
7116}
7117
7118// Convert Float to Signed/Unsigned Doubleword
7119multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7120 SDNode OpNode, SDNode OpNodeRnd> {
7121 let Predicates = [HasAVX512] in {
7122 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7123 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7124 OpNodeRnd>, EVEX_V512;
7125 }
7126 let Predicates = [HasVLX] in {
7127 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7128 EVEX_V128;
7129 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7130 EVEX_V256;
7131 }
7132}
7133
7134// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007135multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7136 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007137 let Predicates = [HasAVX512] in {
7138 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7139 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7140 OpNodeRnd>, EVEX_V512;
7141 }
7142 let Predicates = [HasVLX] in {
7143 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007144 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007145 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7146 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007147 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7148 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007149 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7150 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007151
7152 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7153 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7154 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7155 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7156 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7157 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7158 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7159 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007160 }
7161}
7162
7163// Convert Double to Signed/Unsigned Doubleword
7164multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7165 SDNode OpNode, SDNode OpNodeRnd> {
7166 let Predicates = [HasAVX512] in {
7167 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7168 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7169 OpNodeRnd>, EVEX_V512;
7170 }
7171 let Predicates = [HasVLX] in {
7172 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7173 // memory forms of these instructions in Asm Parcer. They have the same
7174 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7175 // due to the same reason.
7176 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7177 "{1to2}", "{x}">, EVEX_V128;
7178 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7179 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007180
7181 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7182 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7183 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7184 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7185 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7186 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7187 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7188 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007189 }
7190}
7191
7192// Convert Double to Signed/Unsigned Quardword
7193multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7194 SDNode OpNode, SDNode OpNodeRnd> {
7195 let Predicates = [HasDQI] in {
7196 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7197 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7198 OpNodeRnd>, EVEX_V512;
7199 }
7200 let Predicates = [HasDQI, HasVLX] in {
7201 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7202 EVEX_V128;
7203 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7204 EVEX_V256;
7205 }
7206}
7207
7208// Convert Double to Signed/Unsigned Quardword with truncation
7209multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7210 SDNode OpNode, SDNode OpNodeRnd> {
7211 let Predicates = [HasDQI] in {
7212 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7213 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7214 OpNodeRnd>, EVEX_V512;
7215 }
7216 let Predicates = [HasDQI, HasVLX] in {
7217 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7218 EVEX_V128;
7219 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7220 EVEX_V256;
7221 }
7222}
7223
7224// Convert Signed/Unsigned Quardword to Double
7225multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7226 SDNode OpNode, SDNode OpNodeRnd> {
7227 let Predicates = [HasDQI] in {
7228 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7229 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7230 OpNodeRnd>, EVEX_V512;
7231 }
7232 let Predicates = [HasDQI, HasVLX] in {
7233 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7234 EVEX_V128;
7235 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7236 EVEX_V256;
7237 }
7238}
7239
7240// Convert Float to Signed/Unsigned Quardword
7241multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7242 SDNode OpNode, SDNode OpNodeRnd> {
7243 let Predicates = [HasDQI] in {
7244 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7245 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7246 OpNodeRnd>, EVEX_V512;
7247 }
7248 let Predicates = [HasDQI, HasVLX] in {
7249 // Explicitly specified broadcast string, since we take only 2 elements
7250 // from v4f32x_info source
7251 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007252 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007253 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7254 EVEX_V256;
7255 }
7256}
7257
7258// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007259multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7260 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007261 let Predicates = [HasDQI] in {
7262 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7263 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7264 OpNodeRnd>, EVEX_V512;
7265 }
7266 let Predicates = [HasDQI, HasVLX] in {
7267 // Explicitly specified broadcast string, since we take only 2 elements
7268 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007269 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007270 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007271 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7272 EVEX_V256;
7273 }
7274}
7275
7276// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007277multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7278 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007279 let Predicates = [HasDQI] in {
7280 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7281 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7282 OpNodeRnd>, EVEX_V512;
7283 }
7284 let Predicates = [HasDQI, HasVLX] in {
7285 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7286 // memory forms of these instructions in Asm Parcer. They have the same
7287 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7288 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007289 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007290 "{1to2}", "{x}">, EVEX_V128;
7291 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7292 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007293
7294 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7295 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7296 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7297 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7298 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7299 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7300 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7301 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007302 }
7303}
7304
Simon Pilgrima3af7962016-11-24 12:13:46 +00007305defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007306 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007307
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007308defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7309 X86VSintToFpRnd>,
7310 PS, EVEX_CD8<32, CD8VF>;
7311
7312defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007313 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007314 XS, EVEX_CD8<32, CD8VF>;
7315
Simon Pilgrima3af7962016-11-24 12:13:46 +00007316defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007317 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007318 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7319
7320defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007321 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007322 EVEX_CD8<32, CD8VF>;
7323
Craig Topperf334ac192016-11-09 07:48:51 +00007324defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007325 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007326 EVEX_CD8<64, CD8VF>;
7327
Simon Pilgrima3af7962016-11-24 12:13:46 +00007328defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007329 XS, EVEX_CD8<32, CD8VH>;
7330
7331defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7332 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007333 EVEX_CD8<32, CD8VF>;
7334
Craig Topper19e04b62016-05-19 06:13:58 +00007335defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7336 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007337
Craig Topper19e04b62016-05-19 06:13:58 +00007338defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7339 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007340 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007341
Craig Topper19e04b62016-05-19 06:13:58 +00007342defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7343 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007344 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007345defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7346 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007347 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007348
Craig Topper19e04b62016-05-19 06:13:58 +00007349defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7350 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007351 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007352
Craig Topper19e04b62016-05-19 06:13:58 +00007353defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7354 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007355
Craig Topper19e04b62016-05-19 06:13:58 +00007356defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7357 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007358 PD, EVEX_CD8<64, CD8VF>;
7359
Craig Topper19e04b62016-05-19 06:13:58 +00007360defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7361 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007362
7363defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007364 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007365 PD, EVEX_CD8<64, CD8VF>;
7366
Craig Toppera39b6502016-12-10 06:02:48 +00007367defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007368 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007369
7370defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007371 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007372 PD, EVEX_CD8<64, CD8VF>;
7373
Craig Toppera39b6502016-12-10 06:02:48 +00007374defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007375 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007376
7377defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007378 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007379
7380defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007381 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007382
Simon Pilgrima3af7962016-11-24 12:13:46 +00007383defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007384 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007385
Simon Pilgrima3af7962016-11-24 12:13:46 +00007386defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007387 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007388
Craig Toppere38c57a2015-11-27 05:44:02 +00007389let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007390def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007391 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007392 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7393 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007394
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007395def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7396 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007397 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7398 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007399
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007400def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7401 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007402 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7403 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007404
Simon Pilgrima3af7962016-11-24 12:13:46 +00007405def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007406 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7407 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7408 VR128X:$src, sub_xmm)))), sub_xmm)>;
7409
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007410def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7411 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007412 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7413 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007414
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007415def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7416 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007417 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7418 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007419
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007420def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7421 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007422 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7423 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007424
Simon Pilgrima3af7962016-11-24 12:13:46 +00007425def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007426 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7427 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7428 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007429}
7430
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007431let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007432 let AddedComplexity = 15 in {
7433 def : Pat<(X86vzmovl (v2i64 (bitconvert
7434 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007435 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007436 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7437 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007438 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007439 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007440 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007441 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007442 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007443 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007444 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007445 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007446}
7447
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007448let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007449 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007450 (VCVTPD2PSZrm addr:$src)>;
7451 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7452 (VCVTPS2PDZrm addr:$src)>;
7453}
7454
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007455let Predicates = [HasDQI, HasVLX] in {
7456 let AddedComplexity = 15 in {
7457 def : Pat<(X86vzmovl (v2f64 (bitconvert
7458 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007459 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007460 def : Pat<(X86vzmovl (v2f64 (bitconvert
7461 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007462 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007463 }
7464}
7465
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007466let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007467def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7468 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7469 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7470 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7471
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007472def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7473 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7474 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7475 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7476
7477def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7478 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7479 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7480 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7481
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007482def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7483 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7484 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7485 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7486
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007487def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7488 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7489 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7490 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7491
7492def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7493 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7494 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7495 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7496
7497def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7498 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7499 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7500 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7501
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007502def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7503 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7504 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7505 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7506
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007507def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7508 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7509 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7510 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7511
7512def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7513 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7514 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7515 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7516
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007517def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7518 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7519 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7520 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7521
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007522def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7523 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7524 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7525 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7526}
7527
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007528//===----------------------------------------------------------------------===//
7529// Half precision conversion instructions
7530//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007531multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007532 X86MemOperand x86memop, PatFrag ld_frag> {
7533 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7534 "vcvtph2ps", "$src", "$src",
7535 (X86cvtph2ps (_src.VT _src.RC:$src),
7536 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007537 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7538 "vcvtph2ps", "$src", "$src",
7539 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7540 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007541}
7542
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007543multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007544 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7545 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7546 (X86cvtph2ps (_src.VT _src.RC:$src),
7547 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7548
7549}
7550
7551let Predicates = [HasAVX512] in {
7552 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007553 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007554 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7555 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007556 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007557 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7558 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7559 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7560 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007561}
7562
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007563multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007564 X86MemOperand x86memop> {
7565 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007566 (ins _src.RC:$src1, i32u8imm:$src2),
7567 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007568 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007569 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00007570 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007571 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7572 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7573 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7574 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007575 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007576 addr:$dst)]>;
7577 let hasSideEffects = 0, mayStore = 1 in
7578 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7579 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7580 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7581 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007582}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007583multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007584 let hasSideEffects = 0 in
7585 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7586 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007587 (ins _src.RC:$src1, i32u8imm:$src2),
7588 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007589 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007590}
7591let Predicates = [HasAVX512] in {
7592 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7593 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7594 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7595 let Predicates = [HasVLX] in {
7596 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7597 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007598 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007599 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7600 }
7601}
Asaf Badouh2489f352015-12-02 08:17:51 +00007602
Craig Topper9820e342016-09-20 05:44:47 +00007603// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007604let Predicates = [HasVLX] in {
7605 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7606 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7607 // configurations we support (the default). However, falling back to MXCSR is
7608 // more consistent with other instructions, which are always controlled by it.
7609 // It's encoded as 0b100.
7610 def : Pat<(fp_to_f16 FR32X:$src),
7611 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7612 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7613
7614 def : Pat<(f16_to_fp GR16:$src),
7615 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7616 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7617
7618 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7619 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7620 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7621}
7622
Craig Topper9820e342016-09-20 05:44:47 +00007623// Patterns for matching float to half-float conversion when AVX512 is supported
7624// but F16C isn't. In that case we have to use 512-bit vectors.
7625let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7626 def : Pat<(fp_to_f16 FR32X:$src),
7627 (i16 (EXTRACT_SUBREG
7628 (VMOVPDI2DIZrr
7629 (v8i16 (EXTRACT_SUBREG
7630 (VCVTPS2PHZrr
7631 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7632 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7633 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7634
7635 def : Pat<(f16_to_fp GR16:$src),
7636 (f32 (COPY_TO_REGCLASS
7637 (v4f32 (EXTRACT_SUBREG
7638 (VCVTPH2PSZrr
7639 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7640 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7641 sub_xmm)), sub_xmm)), FR32X))>;
7642
7643 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7644 (f32 (COPY_TO_REGCLASS
7645 (v4f32 (EXTRACT_SUBREG
7646 (VCVTPH2PSZrr
7647 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7648 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7649 sub_xmm), 4)), sub_xmm)), FR32X))>;
7650}
7651
Asaf Badouh2489f352015-12-02 08:17:51 +00007652// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007653multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007654 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007655 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007656 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7657 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007658 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007659 Sched<[WriteFAdd]>;
7660}
7661
7662let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007663 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007664 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007665 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007666 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007667 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007668 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007669 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007670 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7671}
7672
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007673let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7674 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007675 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007676 EVEX_CD8<32, CD8VT1>;
7677 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007678 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007679 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7680 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007681 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007682 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007683 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007684 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007685 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007686 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7687 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007688 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007689 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7690 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007691 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007692 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7693 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007694 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007695
Ayman Musa02f95332017-01-04 08:21:54 +00007696 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7697 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007698 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007699 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7700 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007701 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7702 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007703}
Michael Liao5bf95782014-12-04 05:20:33 +00007704
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007705/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007706multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7707 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007708 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007709 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7710 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7711 "$src2, $src1", "$src1, $src2",
7712 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007713 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007714 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007715 "$src2, $src1", "$src1, $src2",
7716 (OpNode (_.VT _.RC:$src1),
7717 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007718}
7719}
7720
Asaf Badouheaf2da12015-09-21 10:23:53 +00007721defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
7722 EVEX_CD8<32, CD8VT1>, T8PD;
7723defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
7724 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
7725defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
7726 EVEX_CD8<32, CD8VT1>, T8PD;
7727defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
7728 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007729
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007730/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7731multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007732 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007733 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007734 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7735 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7736 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007737 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7738 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7739 (OpNode (_.FloatVT
7740 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7741 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7742 (ins _.ScalarMemOp:$src), OpcodeStr,
7743 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7744 (OpNode (_.FloatVT
7745 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7746 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007747 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007748}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007749
7750multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7751 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7752 EVEX_V512, EVEX_CD8<32, CD8VF>;
7753 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7754 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7755
7756 // Define only if AVX512VL feature is present.
7757 let Predicates = [HasVLX] in {
7758 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7759 OpNode, v4f32x_info>,
7760 EVEX_V128, EVEX_CD8<32, CD8VF>;
7761 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7762 OpNode, v8f32x_info>,
7763 EVEX_V256, EVEX_CD8<32, CD8VF>;
7764 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7765 OpNode, v2f64x_info>,
7766 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7767 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7768 OpNode, v4f64x_info>,
7769 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7770 }
7771}
7772
7773defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7774defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007775
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007776/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007777multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7778 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007779 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007780 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7781 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7782 "$src2, $src1", "$src1, $src2",
7783 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7784 (i32 FROUND_CURRENT))>;
7785
7786 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7787 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007788 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007789 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007790 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007791
7792 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007793 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007794 "$src2, $src1", "$src1, $src2",
7795 (OpNode (_.VT _.RC:$src1),
7796 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7797 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007798 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007799}
7800
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007801multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7802 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7803 EVEX_CD8<32, CD8VT1>;
7804 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7805 EVEX_CD8<64, CD8VT1>, VEX_W;
7806}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007807
Craig Toppere1cac152016-06-07 07:27:54 +00007808let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007809 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7810 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7811}
Igor Breger8352a0d2015-07-28 06:53:28 +00007812
7813defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007814/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007815
7816multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7817 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007818 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007819 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7820 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7821 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7822
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007823 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7824 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7825 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007826 (bitconvert (_.LdFrag addr:$src))),
7827 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007828
7829 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007830 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007831 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007832 (OpNode (_.FloatVT
7833 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7834 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007835 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007836}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007837multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7838 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007839 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007840 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7841 (ins _.RC:$src), OpcodeStr,
7842 "{sae}, $src", "$src, {sae}",
7843 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7844}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007845
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007846multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7847 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007848 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7849 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007850 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007851 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7852 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007853}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007854
Asaf Badouh402ebb32015-06-03 13:41:48 +00007855multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7856 SDNode OpNode> {
7857 // Define only if AVX512VL feature is present.
7858 let Predicates = [HasVLX] in {
7859 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7860 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7861 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7862 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7863 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7864 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7865 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7866 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7867 }
7868}
Craig Toppere1cac152016-06-07 07:27:54 +00007869let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007870
Asaf Badouh402ebb32015-06-03 13:41:48 +00007871 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7872 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7873 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7874}
7875defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7876 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7877
7878multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7879 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007880 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007881 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7882 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7883 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7884 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007885}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007886
Robert Khasanoveb126392014-10-28 18:15:20 +00007887multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7888 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007889 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007890 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007891 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7892 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007893 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7894 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7895 (OpNode (_.FloatVT
7896 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007897
Craig Toppere1cac152016-06-07 07:27:54 +00007898 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7899 (ins _.ScalarMemOp:$src), OpcodeStr,
7900 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7901 (OpNode (_.FloatVT
7902 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7903 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007904 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007905}
7906
Robert Khasanoveb126392014-10-28 18:15:20 +00007907multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7908 SDNode OpNode> {
7909 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7910 v16f32_info>,
7911 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7912 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7913 v8f64_info>,
7914 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7915 // Define only if AVX512VL feature is present.
7916 let Predicates = [HasVLX] in {
7917 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7918 OpNode, v4f32x_info>,
7919 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7920 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7921 OpNode, v8f32x_info>,
7922 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7923 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7924 OpNode, v2f64x_info>,
7925 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7926 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7927 OpNode, v4f64x_info>,
7928 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7929 }
7930}
7931
Asaf Badouh402ebb32015-06-03 13:41:48 +00007932multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7933 SDNode OpNodeRnd> {
7934 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7935 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7936 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7937 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7938}
7939
Igor Breger4c4cd782015-09-20 09:13:41 +00007940multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7941 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007942 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007943 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7944 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7945 "$src2, $src1", "$src1, $src2",
7946 (OpNodeRnd (_.VT _.RC:$src1),
7947 (_.VT _.RC:$src2),
7948 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007949 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7950 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7951 "$src2, $src1", "$src1, $src2",
7952 (OpNodeRnd (_.VT _.RC:$src1),
7953 (_.VT (scalar_to_vector
7954 (_.ScalarLdFrag addr:$src2))),
7955 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007956
7957 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7958 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7959 "$rc, $src2, $src1", "$src1, $src2, $rc",
7960 (OpNodeRnd (_.VT _.RC:$src1),
7961 (_.VT _.RC:$src2),
7962 (i32 imm:$rc))>,
7963 EVEX_B, EVEX_RC;
7964
Craig Toppere1cac152016-06-07 07:27:54 +00007965 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007966 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007967 (ins _.FRC:$src1, _.FRC:$src2),
7968 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7969
7970 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007971 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007972 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7973 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7974 }
Craig Topper176f3312017-02-25 19:18:11 +00007975 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007976
7977 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7978 (!cast<Instruction>(NAME#SUFF#Zr)
7979 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7980
7981 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7982 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007983 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007984}
7985
7986multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7987 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7988 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7989 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7990 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7991}
7992
Asaf Badouh402ebb32015-06-03 13:41:48 +00007993defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7994 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007995
Igor Breger4c4cd782015-09-20 09:13:41 +00007996defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007997
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007998let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007999 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008000 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008001 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008002 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008003 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008004 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008005 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008006 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008007 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008008 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008009}
8010
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008011multiclass
8012avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008013
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008014 let ExeDomain = _.ExeDomain in {
8015 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8016 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8017 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008018 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008019 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8020
8021 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8022 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008023 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8024 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008025 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008026
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008027 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008028 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8029 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008030 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008031 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008032 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8033 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8034 }
8035 let Predicates = [HasAVX512] in {
8036 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8037 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008038 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008039 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8040 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008041 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008042 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8043 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008044 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008045 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8046 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8047 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8048 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8049 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8050 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8051
8052 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8053 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008054 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008055 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8056 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008057 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008058 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8059 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008060 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008061 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8062 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8063 addr:$src, (i32 0x4))), _.FRC)>;
8064 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8065 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8066 addr:$src, (i32 0xc))), _.FRC)>;
8067 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008068}
8069
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008070defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8071 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008072
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008073defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8074 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008075
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008076//-------------------------------------------------
8077// Integer truncate and extend operations
8078//-------------------------------------------------
8079
Igor Breger074a64e2015-07-24 17:24:15 +00008080multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8081 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8082 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008083 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008084 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8085 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8086 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8087 EVEX, T8XS;
8088
8089 // for intrinsic patter match
8090 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8091 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8092 undef)),
8093 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8094 SrcInfo.RC:$src1)>;
8095
8096 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8097 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8098 DestInfo.ImmAllZerosV)),
8099 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8100 SrcInfo.RC:$src1)>;
8101
8102 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8103 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8104 DestInfo.RC:$src0)),
8105 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
8106 DestInfo.KRCWM:$mask ,
8107 SrcInfo.RC:$src1)>;
8108
Craig Topper52e2e832016-07-22 05:46:44 +00008109 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8110 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008111 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8112 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008113 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008114 []>, EVEX;
8115
Igor Breger074a64e2015-07-24 17:24:15 +00008116 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8117 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008118 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008119 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008120 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008121}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008122
Igor Breger074a64e2015-07-24 17:24:15 +00008123multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8124 X86VectorVTInfo DestInfo,
8125 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008126
Igor Breger074a64e2015-07-24 17:24:15 +00008127 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8128 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8129 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008130
Igor Breger074a64e2015-07-24 17:24:15 +00008131 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8132 (SrcInfo.VT SrcInfo.RC:$src)),
8133 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8134 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8135}
8136
Igor Breger074a64e2015-07-24 17:24:15 +00008137multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8138 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8139 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8140 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8141 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8142 Predicate prd = HasAVX512>{
8143
8144 let Predicates = [HasVLX, prd] in {
8145 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8146 DestInfoZ128, x86memopZ128>,
8147 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8148 truncFrag, mtruncFrag>, EVEX_V128;
8149
8150 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8151 DestInfoZ256, x86memopZ256>,
8152 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8153 truncFrag, mtruncFrag>, EVEX_V256;
8154 }
8155 let Predicates = [prd] in
8156 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8157 DestInfoZ, x86memopZ>,
8158 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8159 truncFrag, mtruncFrag>, EVEX_V512;
8160}
8161
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008162multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8163 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008164 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8165 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008166 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008167}
8168
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008169multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8170 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008171 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8172 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008173 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008174}
8175
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008176multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8177 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008178 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8179 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008180 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008181}
8182
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008183multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8184 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008185 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8186 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008187 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008188}
8189
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008190multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8191 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008192 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8193 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008194 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008195}
8196
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008197multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8198 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008199 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8200 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008201 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008202}
8203
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008204defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8205 truncstorevi8, masked_truncstorevi8>;
8206defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8207 truncstore_s_vi8, masked_truncstore_s_vi8>;
8208defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8209 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008210
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008211defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8212 truncstorevi16, masked_truncstorevi16>;
8213defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8214 truncstore_s_vi16, masked_truncstore_s_vi16>;
8215defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8216 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008217
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008218defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8219 truncstorevi32, masked_truncstorevi32>;
8220defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8221 truncstore_s_vi32, masked_truncstore_s_vi32>;
8222defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8223 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008224
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008225defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8226 truncstorevi8, masked_truncstorevi8>;
8227defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8228 truncstore_s_vi8, masked_truncstore_s_vi8>;
8229defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8230 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008231
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008232defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8233 truncstorevi16, masked_truncstorevi16>;
8234defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8235 truncstore_s_vi16, masked_truncstore_s_vi16>;
8236defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8237 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008238
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008239defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8240 truncstorevi8, masked_truncstorevi8>;
8241defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8242 truncstore_s_vi8, masked_truncstore_s_vi8>;
8243defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8244 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008245
Zvi Rackover25799d92017-09-07 07:40:34 +00008246def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
8247 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
8248def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
8249 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
8250
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008251let Predicates = [HasAVX512, NoVLX] in {
8252def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8253 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008254 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008255 VR256X:$src, sub_ymm)))), sub_xmm))>;
8256def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8257 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008258 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008259 VR256X:$src, sub_ymm)))), sub_xmm))>;
8260}
8261
8262let Predicates = [HasBWI, NoVLX] in {
8263def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008264 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008265 VR256X:$src, sub_ymm))), sub_xmm))>;
8266}
8267
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008268multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008269 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008270 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008271 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008272 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8273 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8274 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8275 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008276
Craig Toppere1cac152016-06-07 07:27:54 +00008277 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8278 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8279 (DestInfo.VT (LdFrag addr:$src))>,
8280 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008281 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008282}
8283
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008284multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008285 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008286 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8287 let Predicates = [HasVLX, HasBWI] in {
8288 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008289 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008290 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008291
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008292 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008293 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008294 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8295 }
8296 let Predicates = [HasBWI] in {
8297 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008298 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008299 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8300 }
8301}
8302
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008303multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008304 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008305 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8306 let Predicates = [HasVLX, HasAVX512] in {
8307 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008308 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008309 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8310
8311 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008312 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008313 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8314 }
8315 let Predicates = [HasAVX512] in {
8316 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008317 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008318 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8319 }
8320}
8321
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008322multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008323 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008324 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8325 let Predicates = [HasVLX, HasAVX512] in {
8326 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008327 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008328 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8329
8330 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008331 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008332 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8333 }
8334 let Predicates = [HasAVX512] in {
8335 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008336 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008337 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8338 }
8339}
8340
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008341multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008342 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008343 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8344 let Predicates = [HasVLX, HasAVX512] in {
8345 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008346 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008347 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8348
8349 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008350 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008351 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8352 }
8353 let Predicates = [HasAVX512] in {
8354 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008355 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008356 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8357 }
8358}
8359
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008360multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008361 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008362 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8363 let Predicates = [HasVLX, HasAVX512] in {
8364 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008365 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008366 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8367
8368 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008369 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008370 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8371 }
8372 let Predicates = [HasAVX512] in {
8373 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008374 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008375 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8376 }
8377}
8378
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008379multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008380 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008381 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8382
8383 let Predicates = [HasVLX, HasAVX512] in {
8384 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008385 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008386 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8387
8388 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008389 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008390 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8391 }
8392 let Predicates = [HasAVX512] in {
8393 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008394 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008395 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8396 }
8397}
8398
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008399defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8400defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8401defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8402defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8403defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8404defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008405
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008406defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8407defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8408defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8409defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8410defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8411defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008412
Igor Breger2ba64ab2016-05-22 10:21:04 +00008413// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008414multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8415 X86VectorVTInfo From, PatFrag LdFrag> {
8416 def : Pat<(To.VT (LdFrag addr:$src)),
8417 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8418 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8419 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8420 To.KRC:$mask, addr:$src)>;
8421 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8422 To.ImmAllZerosV)),
8423 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8424 addr:$src)>;
8425}
8426
8427let Predicates = [HasVLX, HasBWI] in {
8428 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8429 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8430}
8431let Predicates = [HasBWI] in {
8432 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8433}
8434let Predicates = [HasVLX, HasAVX512] in {
8435 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8436 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8437 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8438 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8439 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8440 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8441 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8442 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8443 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8444 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8445}
8446let Predicates = [HasAVX512] in {
8447 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8448 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8449 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8450 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8451 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8452}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008453
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008454multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8455 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008456 // 128-bit patterns
8457 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008458 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008459 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008460 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008461 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008462 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008463 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008464 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008465 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008466 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008467 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8468 }
8469 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008470 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008471 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008472 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008473 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008474 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008475 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008476 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008477 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8478
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008479 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008480 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008481 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008482 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008483 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008484 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008485 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008486 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8487
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008488 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008489 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008490 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008491 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008492 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008493 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008494 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008495 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008496 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008497 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8498
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008499 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008500 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008501 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008502 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008503 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008504 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008505 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008506 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8507
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008508 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008509 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008510 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008511 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008512 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008513 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008514 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008515 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008516 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008517 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8518 }
8519 // 256-bit patterns
8520 let Predicates = [HasVLX, HasBWI] in {
8521 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8522 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8523 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8524 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8525 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8526 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8527 }
8528 let Predicates = [HasVLX] in {
8529 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8530 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8531 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8532 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8533 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8534 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8535 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8536 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8537
8538 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8539 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8540 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8541 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8542 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8543 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8544 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8545 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8546
8547 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8548 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8549 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8550 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8551 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8552 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8553
8554 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8555 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8556 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8557 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8558 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8559 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8560 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8561 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8562
8563 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8564 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8565 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8566 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8567 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8568 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8569 }
8570 // 512-bit patterns
8571 let Predicates = [HasBWI] in {
8572 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8573 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8574 }
8575 let Predicates = [HasAVX512] in {
8576 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8577 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8578
8579 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8580 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008581 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8582 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008583
8584 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8585 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8586
8587 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8588 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8589
8590 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8591 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8592 }
8593}
8594
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008595defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8596defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008597
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008598//===----------------------------------------------------------------------===//
8599// GATHER - SCATTER Operations
8600
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008601multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8602 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008603 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8604 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008605 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8606 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008607 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008608 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008609 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8610 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8611 vectoraddr:$src2))]>, EVEX, EVEX_K,
8612 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008613}
Cameron McInally45325962014-03-26 13:50:50 +00008614
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008615multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8616 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8617 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008618 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008619 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008620 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008621let Predicates = [HasVLX] in {
8622 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008623 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008624 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008625 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008626 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008627 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008628 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008629 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008630}
Cameron McInally45325962014-03-26 13:50:50 +00008631}
8632
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008633multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8634 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008635 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008636 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008637 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008638 mgatherv8i64>, EVEX_V512;
8639let Predicates = [HasVLX] in {
8640 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008641 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008642 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008643 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008644 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008645 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008646 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008647 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008648}
Cameron McInally45325962014-03-26 13:50:50 +00008649}
Michael Liao5bf95782014-12-04 05:20:33 +00008650
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008651
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008652defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8653 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8654
8655defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8656 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008657
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008658multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8659 X86MemOperand memop, PatFrag ScatterNode> {
8660
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008661let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008662
8663 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8664 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008665 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008666 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8667 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8668 _.KRCWM:$mask, vectoraddr:$dst))]>,
8669 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008670}
8671
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008672multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8673 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8674 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008675 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008676 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008677 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008678let Predicates = [HasVLX] in {
8679 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008680 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008681 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008682 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008683 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008684 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008685 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008686 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008687}
Cameron McInally45325962014-03-26 13:50:50 +00008688}
8689
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008690multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8691 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008692 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008693 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008694 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008695 mscatterv8i64>, EVEX_V512;
8696let Predicates = [HasVLX] in {
8697 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008698 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008699 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008700 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008701 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008702 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008703 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8704 vx64xmem, mscatterv2i64>, EVEX_V128;
8705}
Cameron McInally45325962014-03-26 13:50:50 +00008706}
8707
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008708defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8709 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008710
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008711defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8712 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008713
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008714// prefetch
8715multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8716 RegisterClass KRC, X86MemOperand memop> {
8717 let Predicates = [HasPFI], hasSideEffects = 1 in
8718 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008719 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008720 []>, EVEX, EVEX_K;
8721}
8722
8723defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008724 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008725
8726defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008727 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008728
8729defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008730 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008731
8732defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008733 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008734
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008735defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008736 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008737
8738defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008739 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008740
8741defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008742 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008743
8744defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008745 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008746
8747defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008748 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008749
8750defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008751 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008752
8753defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008754 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008755
8756defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008757 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008758
8759defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008760 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008761
8762defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008763 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008764
8765defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008766 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008767
8768defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008769 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008770
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008771// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008772def v64i1sextv64i8 : PatLeaf<(v64i8
8773 (X86vsext
8774 (v64i1 (X86pcmpgtm
8775 (bc_v64i8 (v16i32 immAllZerosV)),
8776 VR512:$src))))>;
8777def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8778def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8779def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008780
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008781multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008782def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008783 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008784 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8785}
Michael Liao5bf95782014-12-04 05:20:33 +00008786
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008787// Use 512bit version to implement 128/256 bit in case NoVLX.
8788multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8789 X86VectorVTInfo _> {
8790
8791 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8792 (X86Info.VT (EXTRACT_SUBREG
8793 (_.VT (!cast<Instruction>(NAME#"Zrr")
8794 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8795 X86Info.SubRegIdx))>;
8796}
8797
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008798multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8799 string OpcodeStr, Predicate prd> {
8800let Predicates = [prd] in
8801 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8802
8803 let Predicates = [prd, HasVLX] in {
8804 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8805 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8806 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008807let Predicates = [prd, NoVLX] in {
8808 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8809 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8810 }
8811
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008812}
8813
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008814defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8815defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8816defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8817defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008818
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008819multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008820 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8821 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8822 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8823}
8824
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008825// Use 512bit version to implement 128/256 bit in case NoVLX.
8826multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008827 X86VectorVTInfo _> {
8828
8829 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8830 (_.KVT (COPY_TO_REGCLASS
8831 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008832 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008833 _.RC:$src, _.SubRegIdx)),
8834 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008835}
8836
8837multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008838 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8839 let Predicates = [prd] in
8840 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8841 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008842
8843 let Predicates = [prd, HasVLX] in {
8844 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008845 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008846 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008847 EVEX_V128;
8848 }
8849 let Predicates = [prd, NoVLX] in {
8850 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8851 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008852 }
8853}
8854
8855defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8856 avx512vl_i8_info, HasBWI>;
8857defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8858 avx512vl_i16_info, HasBWI>, VEX_W;
8859defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8860 avx512vl_i32_info, HasDQI>;
8861defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8862 avx512vl_i64_info, HasDQI>, VEX_W;
8863
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008864//===----------------------------------------------------------------------===//
8865// AVX-512 - COMPRESS and EXPAND
8866//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008867
Ayman Musad7a5ed42016-09-26 06:22:08 +00008868multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008869 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008870 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008871 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008872 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008873
Craig Toppere1cac152016-06-07 07:27:54 +00008874 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008875 def mr : AVX5128I<opc, MRMDestMem, (outs),
8876 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008877 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008878 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8879
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008880 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8881 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008882 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008883 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008884 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008885}
8886
Ayman Musad7a5ed42016-09-26 06:22:08 +00008887multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8888
8889 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8890 (_.VT _.RC:$src)),
8891 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8892 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8893}
8894
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008895multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8896 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008897 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8898 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008899
8900 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008901 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8902 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8903 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8904 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008905 }
8906}
8907
8908defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8909 EVEX;
8910defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8911 EVEX, VEX_W;
8912defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8913 EVEX;
8914defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8915 EVEX, VEX_W;
8916
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008917// expand
8918multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8919 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008920 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008921 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008922 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008923
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008924 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8925 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8926 (_.VT (X86expand (_.VT (bitconvert
8927 (_.LdFrag addr:$src1)))))>,
8928 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008929}
8930
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008931multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8932
8933 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8934 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8935 _.KRCWM:$mask, addr:$src)>;
8936
8937 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8938 (_.VT _.RC:$src0))),
8939 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8940 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8941}
8942
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008943multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8944 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008945 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8946 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008947
8948 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008949 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8950 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8951 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8952 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008953 }
8954}
8955
8956defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8957 EVEX;
8958defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8959 EVEX, VEX_W;
8960defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8961 EVEX;
8962defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8963 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008964
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008965//handle instruction reg_vec1 = op(reg_vec,imm)
8966// op(mem_vec,imm)
8967// op(broadcast(eltVt),imm)
8968//all instruction created with FROUND_CURRENT
8969multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008970 X86VectorVTInfo _>{
8971 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008972 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8973 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008974 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008975 (OpNode (_.VT _.RC:$src1),
8976 (i32 imm:$src2),
8977 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008978 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8979 (ins _.MemOp:$src1, i32u8imm:$src2),
8980 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8981 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8982 (i32 imm:$src2),
8983 (i32 FROUND_CURRENT))>;
8984 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8985 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8986 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8987 "${src1}"##_.BroadcastStr##", $src2",
8988 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8989 (i32 imm:$src2),
8990 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008991 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008992}
8993
8994//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8995multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8996 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008997 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008998 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8999 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009000 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009001 "$src1, {sae}, $src2",
9002 (OpNode (_.VT _.RC:$src1),
9003 (i32 imm:$src2),
9004 (i32 FROUND_NO_EXC))>, EVEX_B;
9005}
9006
9007multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
9008 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9009 let Predicates = [prd] in {
9010 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9011 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9012 EVEX_V512;
9013 }
9014 let Predicates = [prd, HasVLX] in {
9015 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
9016 EVEX_V128;
9017 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
9018 EVEX_V256;
9019 }
9020}
9021
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009022//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9023// op(reg_vec2,mem_vec,imm)
9024// op(reg_vec2,broadcast(eltVt),imm)
9025//all instruction created with FROUND_CURRENT
9026multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009027 X86VectorVTInfo _>{
9028 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009029 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009030 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009031 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9032 (OpNode (_.VT _.RC:$src1),
9033 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009034 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009035 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009036 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9037 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9038 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9039 (OpNode (_.VT _.RC:$src1),
9040 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9041 (i32 imm:$src3),
9042 (i32 FROUND_CURRENT))>;
9043 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9044 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9045 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9046 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9047 (OpNode (_.VT _.RC:$src1),
9048 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9049 (i32 imm:$src3),
9050 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009051 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009052}
9053
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009054//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9055// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009056multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9057 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009058 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009059 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9060 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9061 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9062 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9063 (SrcInfo.VT SrcInfo.RC:$src2),
9064 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009065 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9066 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9067 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9068 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9069 (SrcInfo.VT (bitconvert
9070 (SrcInfo.LdFrag addr:$src2))),
9071 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009072 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009073}
9074
9075//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9076// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009077// op(reg_vec2,broadcast(eltVt),imm)
9078multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009079 X86VectorVTInfo _>:
9080 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9081
Craig Topper05948fb2016-08-02 05:11:15 +00009082 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009083 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9084 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9085 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9086 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9087 (OpNode (_.VT _.RC:$src1),
9088 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9089 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009090}
9091
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009092//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9093// op(reg_vec2,mem_scalar,imm)
9094//all instruction created with FROUND_CURRENT
9095multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009096 X86VectorVTInfo _> {
9097 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009098 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009099 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009100 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9101 (OpNode (_.VT _.RC:$src1),
9102 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009103 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009104 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009105 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009106 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009107 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9108 (OpNode (_.VT _.RC:$src1),
9109 (_.VT (scalar_to_vector
9110 (_.ScalarLdFrag addr:$src2))),
9111 (i32 imm:$src3),
9112 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009113 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009114}
9115
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009116//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9117multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9118 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009119 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009120 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009121 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009122 OpcodeStr, "$src3, {sae}, $src2, $src1",
9123 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009124 (OpNode (_.VT _.RC:$src1),
9125 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009126 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009127 (i32 FROUND_NO_EXC))>, EVEX_B;
9128}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009129//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9130multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9131 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009132 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009133 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9134 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009135 OpcodeStr, "$src3, {sae}, $src2, $src1",
9136 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009137 (OpNode (_.VT _.RC:$src1),
9138 (_.VT _.RC:$src2),
9139 (i32 imm:$src3),
9140 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009141}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009142
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009143multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9144 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009145 let Predicates = [prd] in {
9146 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009147 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009148 EVEX_V512;
9149
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009150 }
9151 let Predicates = [prd, HasVLX] in {
9152 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009153 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009154 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009155 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009156 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009157}
9158
Igor Breger2ae0fe32015-08-31 11:14:02 +00009159multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9160 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9161 let Predicates = [HasBWI] in {
9162 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9163 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9164 }
9165 let Predicates = [HasBWI, HasVLX] in {
9166 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9167 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9168 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9169 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9170 }
9171}
9172
Igor Breger00d9f842015-06-08 14:03:17 +00009173multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9174 bits<8> opc, SDNode OpNode>{
9175 let Predicates = [HasAVX512] in {
9176 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9177 }
9178 let Predicates = [HasAVX512, HasVLX] in {
9179 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9180 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9181 }
9182}
9183
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009184multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9185 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9186 let Predicates = [prd] in {
9187 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9188 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009189 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009190}
9191
Igor Breger1e58e8a2015-09-02 11:18:55 +00009192multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9193 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9194 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9195 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9196 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9197 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009198}
9199
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009200
Igor Breger1e58e8a2015-09-02 11:18:55 +00009201defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9202 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9203defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9204 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9205defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9206 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9207
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009208
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009209defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9210 0x50, X86VRange, HasDQI>,
9211 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9212defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9213 0x50, X86VRange, HasDQI>,
9214 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9215
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009216defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9217 0x51, X86VRange, HasDQI>,
9218 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9219defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9220 0x51, X86VRange, HasDQI>,
9221 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9222
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009223defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9224 0x57, X86Reduces, HasDQI>,
9225 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9226defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9227 0x57, X86Reduces, HasDQI>,
9228 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009229
Igor Breger1e58e8a2015-09-02 11:18:55 +00009230defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9231 0x27, X86GetMants, HasAVX512>,
9232 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9233defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9234 0x27, X86GetMants, HasAVX512>,
9235 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9236
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009237let Predicates = [HasAVX512] in {
9238def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009239 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009240def : Pat<(v16f32 (fnearbyint VR512:$src)),
9241 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9242def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009243 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009244def : Pat<(v16f32 (frint VR512:$src)),
9245 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9246def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009247 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009248
9249def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009250 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009251def : Pat<(v8f64 (fnearbyint VR512:$src)),
9252 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9253def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009254 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009255def : Pat<(v8f64 (frint VR512:$src)),
9256 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9257def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009258 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009259}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009260
Craig Topper42a53532017-08-16 23:38:25 +00009261multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9262 bits<8> opc>{
9263 let Predicates = [HasAVX512] in {
9264 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
9265
9266 }
9267 let Predicates = [HasAVX512, HasVLX] in {
9268 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
9269 }
9270}
9271
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009272defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9273 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9274defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9275 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9276defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9277 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9278defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9279 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009280
Craig Topperb561e662017-01-19 02:34:29 +00009281let Predicates = [HasAVX512] in {
9282// Provide fallback in case the load node that is used in the broadcast
9283// patterns above is used by additional users, which prevents the pattern
9284// selection.
9285def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9286 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9287 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9288 0)>;
9289def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9290 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9291 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9292 0)>;
9293
9294def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9295 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9296 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9297 0)>;
9298def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9299 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9300 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9301 0)>;
9302
9303def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9304 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9305 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9306 0)>;
9307
9308def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9309 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9310 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9311 0)>;
9312}
9313
Craig Topperc48fa892015-12-27 19:45:21 +00009314multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009315 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9316 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009317}
9318
Craig Topperc48fa892015-12-27 19:45:21 +00009319defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009320 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009321defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009322 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009323
Craig Topper7a299302016-06-09 07:06:38 +00009324defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009325 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009326 EVEX_CD8<8, CD8VF>;
9327
Igor Bregerf3ded812015-08-31 13:09:30 +00009328defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9329 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9330
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009331multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9332 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009333 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009334 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009335 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009336 "$src1", "$src1",
9337 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9338
Craig Toppere1cac152016-06-07 07:27:54 +00009339 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9340 (ins _.MemOp:$src1), OpcodeStr,
9341 "$src1", "$src1",
9342 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9343 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009344 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009345}
9346
9347multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9348 X86VectorVTInfo _> :
9349 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009350 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9351 (ins _.ScalarMemOp:$src1), OpcodeStr,
9352 "${src1}"##_.BroadcastStr,
9353 "${src1}"##_.BroadcastStr,
9354 (_.VT (OpNode (X86VBroadcast
9355 (_.ScalarLdFrag addr:$src1))))>,
9356 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009357}
9358
9359multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9360 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9361 let Predicates = [prd] in
9362 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9363
9364 let Predicates = [prd, HasVLX] in {
9365 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9366 EVEX_V256;
9367 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9368 EVEX_V128;
9369 }
9370}
9371
9372multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9373 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9374 let Predicates = [prd] in
9375 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9376 EVEX_V512;
9377
9378 let Predicates = [prd, HasVLX] in {
9379 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9380 EVEX_V256;
9381 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9382 EVEX_V128;
9383 }
9384}
9385
9386multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9387 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009388 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009389 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009390 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9391 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009392}
9393
9394multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9395 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009396 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9397 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009398}
9399
9400multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9401 bits<8> opc_d, bits<8> opc_q,
9402 string OpcodeStr, SDNode OpNode> {
9403 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9404 HasAVX512>,
9405 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9406 HasBWI>;
9407}
9408
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009409defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009410
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009411// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9412let Predicates = [HasAVX512, NoVLX] in {
9413 def : Pat<(v4i64 (abs VR256X:$src)),
9414 (EXTRACT_SUBREG
9415 (VPABSQZrr
9416 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9417 sub_ymm)>;
9418 def : Pat<(v2i64 (abs VR128X:$src)),
9419 (EXTRACT_SUBREG
9420 (VPABSQZrr
9421 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9422 sub_xmm)>;
9423}
9424
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009425multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9426
9427 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009428}
9429
9430defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9431defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9432
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009433// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9434let Predicates = [HasCDI, NoVLX] in {
9435 def : Pat<(v4i64 (ctlz VR256X:$src)),
9436 (EXTRACT_SUBREG
9437 (VPLZCNTQZrr
9438 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9439 sub_ymm)>;
9440 def : Pat<(v2i64 (ctlz VR128X:$src)),
9441 (EXTRACT_SUBREG
9442 (VPLZCNTQZrr
9443 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9444 sub_xmm)>;
9445
9446 def : Pat<(v8i32 (ctlz VR256X:$src)),
9447 (EXTRACT_SUBREG
9448 (VPLZCNTDZrr
9449 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9450 sub_ymm)>;
9451 def : Pat<(v4i32 (ctlz VR128X:$src)),
9452 (EXTRACT_SUBREG
9453 (VPLZCNTDZrr
9454 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9455 sub_xmm)>;
9456}
9457
Igor Breger24cab0f2015-11-16 07:22:00 +00009458//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009459// Counts number of ones - VPOPCNTD and VPOPCNTQ
9460//===---------------------------------------------------------------------===//
9461
9462multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9463 let Predicates = [HasVPOPCNTDQ] in
9464 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9465}
9466
9467// Use 512bit version to implement 128/256 bit.
9468multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9469 let Predicates = [prd] in {
9470 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9471 (EXTRACT_SUBREG
9472 (!cast<Instruction>(NAME # "Zrr")
9473 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9474 _.info256.RC:$src1,
9475 _.info256.SubRegIdx)),
9476 _.info256.SubRegIdx)>;
9477
9478 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9479 (EXTRACT_SUBREG
9480 (!cast<Instruction>(NAME # "Zrr")
9481 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9482 _.info128.RC:$src1,
9483 _.info128.SubRegIdx)),
9484 _.info128.SubRegIdx)>;
9485 }
9486}
9487
9488defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9489 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9490defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9491 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9492
9493//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009494// Replicate Single FP - MOVSHDUP and MOVSLDUP
9495//===---------------------------------------------------------------------===//
9496multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9497 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9498 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009499}
9500
9501defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9502defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009503
9504//===----------------------------------------------------------------------===//
9505// AVX-512 - MOVDDUP
9506//===----------------------------------------------------------------------===//
9507
9508multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9509 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009510 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009511 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9512 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9513 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009514 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9515 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9516 (_.VT (OpNode (_.VT (scalar_to_vector
9517 (_.ScalarLdFrag addr:$src)))))>,
9518 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009519 }
Igor Breger1f782962015-11-19 08:26:56 +00009520}
9521
9522multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9523 AVX512VLVectorVTInfo VTInfo> {
9524
9525 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9526
9527 let Predicates = [HasAVX512, HasVLX] in {
9528 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9529 EVEX_V256;
9530 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9531 EVEX_V128;
9532 }
9533}
9534
9535multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9536 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9537 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009538}
9539
9540defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9541
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009542let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009543def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009544 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009545def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009546 (VMOVDDUPZ128rm addr:$src)>;
9547def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9548 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009549
9550def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9551 (v2f64 VR128X:$src0)),
9552 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9553def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9554 (bitconvert (v4i32 immAllZerosV))),
9555 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9556
9557def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9558 (v2f64 VR128X:$src0)),
9559 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9560 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9561def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9562 (bitconvert (v4i32 immAllZerosV))),
9563 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9564
9565def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9566 (v2f64 VR128X:$src0)),
9567 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9568def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9569 (bitconvert (v4i32 immAllZerosV))),
9570 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009571}
Igor Breger1f782962015-11-19 08:26:56 +00009572
Igor Bregerf2460112015-07-26 14:41:44 +00009573//===----------------------------------------------------------------------===//
9574// AVX-512 - Unpack Instructions
9575//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009576defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9577 SSE_ALU_ITINS_S>;
9578defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9579 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009580
9581defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9582 SSE_INTALU_ITINS_P, HasBWI>;
9583defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9584 SSE_INTALU_ITINS_P, HasBWI>;
9585defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9586 SSE_INTALU_ITINS_P, HasBWI>;
9587defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9588 SSE_INTALU_ITINS_P, HasBWI>;
9589
9590defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9591 SSE_INTALU_ITINS_P, HasAVX512>;
9592defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9593 SSE_INTALU_ITINS_P, HasAVX512>;
9594defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9595 SSE_INTALU_ITINS_P, HasAVX512>;
9596defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9597 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009598
9599//===----------------------------------------------------------------------===//
9600// AVX-512 - Extract & Insert Integer Instructions
9601//===----------------------------------------------------------------------===//
9602
9603multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9604 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009605 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9606 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9607 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9608 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9609 imm:$src2)))),
9610 addr:$dst)]>,
9611 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009612}
9613
9614multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9615 let Predicates = [HasBWI] in {
9616 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9617 (ins _.RC:$src1, u8imm:$src2),
9618 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9619 [(set GR32orGR64:$dst,
9620 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9621 EVEX, TAPD;
9622
9623 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9624 }
9625}
9626
9627multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9628 let Predicates = [HasBWI] in {
9629 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9630 (ins _.RC:$src1, u8imm:$src2),
9631 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9632 [(set GR32orGR64:$dst,
9633 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9634 EVEX, PD;
9635
Craig Topper99f6b622016-05-01 01:03:56 +00009636 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009637 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9638 (ins _.RC:$src1, u8imm:$src2),
9639 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009640 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009641
Igor Bregerdefab3c2015-10-08 12:55:01 +00009642 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9643 }
9644}
9645
9646multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9647 RegisterClass GRC> {
9648 let Predicates = [HasDQI] in {
9649 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9650 (ins _.RC:$src1, u8imm:$src2),
9651 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9652 [(set GRC:$dst,
9653 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9654 EVEX, TAPD;
9655
Craig Toppere1cac152016-06-07 07:27:54 +00009656 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9657 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9658 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9659 [(store (extractelt (_.VT _.RC:$src1),
9660 imm:$src2),addr:$dst)]>,
9661 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009662 }
9663}
9664
9665defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9666defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9667defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9668defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9669
9670multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9671 X86VectorVTInfo _, PatFrag LdFrag> {
9672 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9673 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9674 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9675 [(set _.RC:$dst,
9676 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9677 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9678}
9679
9680multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9681 X86VectorVTInfo _, PatFrag LdFrag> {
9682 let Predicates = [HasBWI] in {
9683 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9684 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9685 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9686 [(set _.RC:$dst,
9687 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9688
9689 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9690 }
9691}
9692
9693multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9694 X86VectorVTInfo _, RegisterClass GRC> {
9695 let Predicates = [HasDQI] in {
9696 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9697 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9698 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9699 [(set _.RC:$dst,
9700 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9701 EVEX_4V, TAPD;
9702
9703 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9704 _.ScalarLdFrag>, TAPD;
9705 }
9706}
9707
9708defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9709 extloadi8>, TAPD;
9710defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9711 extloadi16>, PD;
9712defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9713defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009714//===----------------------------------------------------------------------===//
9715// VSHUFPS - VSHUFPD Operations
9716//===----------------------------------------------------------------------===//
9717multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9718 AVX512VLVectorVTInfo VTInfo_FP>{
9719 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9720 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9721 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009722}
9723
9724defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9725defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009726//===----------------------------------------------------------------------===//
9727// AVX-512 - Byte shift Left/Right
9728//===----------------------------------------------------------------------===//
9729
9730multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9731 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9732 def rr : AVX512<opc, MRMr,
9733 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9734 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9735 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009736 def rm : AVX512<opc, MRMm,
9737 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9738 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9739 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009740 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9741 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009742}
9743
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009744multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009745 Format MRMm, string OpcodeStr, Predicate prd>{
9746 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009747 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009748 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009749 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009750 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009751 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009752 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009753 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009754 }
9755}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009756defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009757 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009758defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009759 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9760
9761
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009762multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009763 string OpcodeStr, X86VectorVTInfo _dst,
9764 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009765 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009766 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009767 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009768 [(set _dst.RC:$dst,(_dst.VT
9769 (OpNode (_src.VT _src.RC:$src1),
9770 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009771 def rm : AVX512BI<opc, MRMSrcMem,
9772 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9773 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9774 [(set _dst.RC:$dst,(_dst.VT
9775 (OpNode (_src.VT _src.RC:$src1),
9776 (_src.VT (bitconvert
9777 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009778}
9779
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009780multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009781 string OpcodeStr, Predicate prd> {
9782 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009783 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9784 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009785 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009786 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9787 v32i8x_info>, EVEX_V256;
9788 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9789 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009790 }
9791}
9792
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009793defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009794 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009795
Craig Topper4e794c72017-02-19 19:36:58 +00009796// Transforms to swizzle an immediate to enable better matching when
9797// memory operand isn't in the right place.
9798def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9799 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9800 uint8_t Imm = N->getZExtValue();
9801 // Swap bits 1/4 and 3/6.
9802 uint8_t NewImm = Imm & 0xa5;
9803 if (Imm & 0x02) NewImm |= 0x10;
9804 if (Imm & 0x10) NewImm |= 0x02;
9805 if (Imm & 0x08) NewImm |= 0x40;
9806 if (Imm & 0x40) NewImm |= 0x08;
9807 return getI8Imm(NewImm, SDLoc(N));
9808}]>;
9809def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9810 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9811 uint8_t Imm = N->getZExtValue();
9812 // Swap bits 2/4 and 3/5.
9813 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009814 if (Imm & 0x04) NewImm |= 0x10;
9815 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009816 if (Imm & 0x08) NewImm |= 0x20;
9817 if (Imm & 0x20) NewImm |= 0x08;
9818 return getI8Imm(NewImm, SDLoc(N));
9819}]>;
Craig Topper48905772017-02-19 21:32:15 +00009820def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9821 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9822 uint8_t Imm = N->getZExtValue();
9823 // Swap bits 1/2 and 5/6.
9824 uint8_t NewImm = Imm & 0x99;
9825 if (Imm & 0x02) NewImm |= 0x04;
9826 if (Imm & 0x04) NewImm |= 0x02;
9827 if (Imm & 0x20) NewImm |= 0x40;
9828 if (Imm & 0x40) NewImm |= 0x20;
9829 return getI8Imm(NewImm, SDLoc(N));
9830}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009831def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9832 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9833 uint8_t Imm = N->getZExtValue();
9834 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9835 uint8_t NewImm = Imm & 0x81;
9836 if (Imm & 0x02) NewImm |= 0x04;
9837 if (Imm & 0x04) NewImm |= 0x10;
9838 if (Imm & 0x08) NewImm |= 0x40;
9839 if (Imm & 0x10) NewImm |= 0x02;
9840 if (Imm & 0x20) NewImm |= 0x08;
9841 if (Imm & 0x40) NewImm |= 0x20;
9842 return getI8Imm(NewImm, SDLoc(N));
9843}]>;
9844def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9845 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9846 uint8_t Imm = N->getZExtValue();
9847 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9848 uint8_t NewImm = Imm & 0x81;
9849 if (Imm & 0x02) NewImm |= 0x10;
9850 if (Imm & 0x04) NewImm |= 0x02;
9851 if (Imm & 0x08) NewImm |= 0x20;
9852 if (Imm & 0x10) NewImm |= 0x04;
9853 if (Imm & 0x20) NewImm |= 0x40;
9854 if (Imm & 0x40) NewImm |= 0x08;
9855 return getI8Imm(NewImm, SDLoc(N));
9856}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009857
Igor Bregerb4bb1902015-10-15 12:33:24 +00009858multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009859 X86VectorVTInfo _>{
9860 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009861 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9862 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009863 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009864 (OpNode (_.VT _.RC:$src1),
9865 (_.VT _.RC:$src2),
9866 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009867 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009868 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9869 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9870 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9871 (OpNode (_.VT _.RC:$src1),
9872 (_.VT _.RC:$src2),
9873 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009874 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009875 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9876 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9877 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9878 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9879 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9880 (OpNode (_.VT _.RC:$src1),
9881 (_.VT _.RC:$src2),
9882 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009883 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009884 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009885 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009886
9887 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009888 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9889 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9890 _.RC:$src1)),
9891 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9892 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9893 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9894 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9895 _.RC:$src1)),
9896 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9897 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009898
9899 // Additional patterns for matching loads in other positions.
9900 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9901 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9902 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9903 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9904 def : Pat<(_.VT (OpNode _.RC:$src1,
9905 (bitconvert (_.LdFrag addr:$src3)),
9906 _.RC:$src2, (i8 imm:$src4))),
9907 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9908 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9909
9910 // Additional patterns for matching zero masking with loads in other
9911 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009912 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9913 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9914 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9915 _.ImmAllZerosV)),
9916 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9917 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9918 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9919 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9920 _.RC:$src2, (i8 imm:$src4)),
9921 _.ImmAllZerosV)),
9922 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9923 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009924
9925 // Additional patterns for matching masked loads with different
9926 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009927 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9928 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9929 _.RC:$src2, (i8 imm:$src4)),
9930 _.RC:$src1)),
9931 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9932 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009933 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9934 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9935 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9936 _.RC:$src1)),
9937 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9938 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9939 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9940 (OpNode _.RC:$src2, _.RC:$src1,
9941 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9942 _.RC:$src1)),
9943 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9944 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9945 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9946 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9947 _.RC:$src1, (i8 imm:$src4)),
9948 _.RC:$src1)),
9949 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9950 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9951 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9952 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9953 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9954 _.RC:$src1)),
9955 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9956 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009957
9958 // Additional patterns for matching broadcasts in other positions.
9959 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9960 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9961 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9962 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9963 def : Pat<(_.VT (OpNode _.RC:$src1,
9964 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9965 _.RC:$src2, (i8 imm:$src4))),
9966 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9967 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9968
9969 // Additional patterns for matching zero masking with broadcasts in other
9970 // positions.
9971 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9972 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9973 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9974 _.ImmAllZerosV)),
9975 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9976 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9977 (VPTERNLOG321_imm8 imm:$src4))>;
9978 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9979 (OpNode _.RC:$src1,
9980 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9981 _.RC:$src2, (i8 imm:$src4)),
9982 _.ImmAllZerosV)),
9983 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9984 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9985 (VPTERNLOG132_imm8 imm:$src4))>;
9986
9987 // Additional patterns for matching masked broadcasts with different
9988 // operand orders.
9989 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9990 (OpNode _.RC:$src1,
9991 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9992 _.RC:$src2, (i8 imm:$src4)),
9993 _.RC:$src1)),
9994 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9995 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009996 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9997 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9998 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9999 _.RC:$src1)),
10000 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10001 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10002 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10003 (OpNode _.RC:$src2, _.RC:$src1,
10004 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10005 (i8 imm:$src4)), _.RC:$src1)),
10006 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10007 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10008 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10009 (OpNode _.RC:$src2,
10010 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10011 _.RC:$src1, (i8 imm:$src4)),
10012 _.RC:$src1)),
10013 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10014 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10015 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10016 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10017 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10018 _.RC:$src1)),
10019 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10020 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010021}
10022
10023multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10024 let Predicates = [HasAVX512] in
10025 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10026 let Predicates = [HasAVX512, HasVLX] in {
10027 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10028 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10029 }
10030}
10031
10032defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10033defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10034
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010035//===----------------------------------------------------------------------===//
10036// AVX-512 - FixupImm
10037//===----------------------------------------------------------------------===//
10038
10039multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010040 X86VectorVTInfo _>{
10041 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010042 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10043 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10044 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10045 (OpNode (_.VT _.RC:$src1),
10046 (_.VT _.RC:$src2),
10047 (_.IntVT _.RC:$src3),
10048 (i32 imm:$src4),
10049 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010050 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10051 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10052 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10053 (OpNode (_.VT _.RC:$src1),
10054 (_.VT _.RC:$src2),
10055 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10056 (i32 imm:$src4),
10057 (i32 FROUND_CURRENT))>;
10058 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10059 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10060 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10061 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10062 (OpNode (_.VT _.RC:$src1),
10063 (_.VT _.RC:$src2),
10064 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10065 (i32 imm:$src4),
10066 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010067 } // Constraints = "$src1 = $dst"
10068}
10069
10070multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010071 SDNode OpNode, X86VectorVTInfo _>{
10072let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010073 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10074 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010075 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010076 "$src2, $src3, {sae}, $src4",
10077 (OpNode (_.VT _.RC:$src1),
10078 (_.VT _.RC:$src2),
10079 (_.IntVT _.RC:$src3),
10080 (i32 imm:$src4),
10081 (i32 FROUND_NO_EXC))>, EVEX_B;
10082 }
10083}
10084
10085multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10086 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010087 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10088 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010089 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10090 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10091 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10092 (OpNode (_.VT _.RC:$src1),
10093 (_.VT _.RC:$src2),
10094 (_src3VT.VT _src3VT.RC:$src3),
10095 (i32 imm:$src4),
10096 (i32 FROUND_CURRENT))>;
10097
10098 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10099 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10100 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10101 "$src2, $src3, {sae}, $src4",
10102 (OpNode (_.VT _.RC:$src1),
10103 (_.VT _.RC:$src2),
10104 (_src3VT.VT _src3VT.RC:$src3),
10105 (i32 imm:$src4),
10106 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010107 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10108 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10109 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10110 (OpNode (_.VT _.RC:$src1),
10111 (_.VT _.RC:$src2),
10112 (_src3VT.VT (scalar_to_vector
10113 (_src3VT.ScalarLdFrag addr:$src3))),
10114 (i32 imm:$src4),
10115 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010116 }
10117}
10118
10119multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10120 let Predicates = [HasAVX512] in
10121 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10122 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10123 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10124 let Predicates = [HasAVX512, HasVLX] in {
10125 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10126 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10127 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10128 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10129 }
10130}
10131
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010132defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10133 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010134 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010135defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10136 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010137 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010138defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010139 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010140defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010141 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010142
10143
10144
10145// Patterns used to select SSE scalar fp arithmetic instructions from
10146// either:
10147//
10148// (1) a scalar fp operation followed by a blend
10149//
10150// The effect is that the backend no longer emits unnecessary vector
10151// insert instructions immediately after SSE scalar fp instructions
10152// like addss or mulss.
10153//
10154// For example, given the following code:
10155// __m128 foo(__m128 A, __m128 B) {
10156// A[0] += B[0];
10157// return A;
10158// }
10159//
10160// Previously we generated:
10161// addss %xmm0, %xmm1
10162// movss %xmm1, %xmm0
10163//
10164// We now generate:
10165// addss %xmm1, %xmm0
10166//
10167// (2) a vector packed single/double fp operation followed by a vector insert
10168//
10169// The effect is that the backend converts the packed fp instruction
10170// followed by a vector insert into a single SSE scalar fp instruction.
10171//
10172// For example, given the following code:
10173// __m128 foo(__m128 A, __m128 B) {
10174// __m128 C = A + B;
10175// return (__m128) {c[0], a[1], a[2], a[3]};
10176// }
10177//
10178// Previously we generated:
10179// addps %xmm0, %xmm1
10180// movss %xmm1, %xmm0
10181//
10182// We now generate:
10183// addss %xmm1, %xmm0
10184
10185// TODO: Some canonicalization in lowering would simplify the number of
10186// patterns we have to try to match.
10187multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10188 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010189 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010190 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10191 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10192 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010193 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010194 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010195
Craig Topper5625d242016-07-29 06:06:00 +000010196 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010197 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10198 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10199 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010200 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010201 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010202
10203 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010204 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10205 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010206 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10207
10208 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010209 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10210 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010211 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010212
10213 // extracted masked scalar math op with insert via movss
10214 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10215 (scalar_to_vector
10216 (X86selects VK1WM:$mask,
10217 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10218 FR32X:$src2),
10219 FR32X:$src0))),
10220 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10221 VK1WM:$mask, v4f32:$src1,
10222 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010223 }
10224}
10225
10226defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10227defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10228defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10229defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10230
10231multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10232 let Predicates = [HasAVX512] in {
10233 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010234 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10235 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10236 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010237 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010238 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010239
10240 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010241 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10242 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10243 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010244 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010245 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010246
10247 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010248 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10249 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010250 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10251
10252 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010253 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10254 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010255 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010256
10257 // extracted masked scalar math op with insert via movss
10258 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10259 (scalar_to_vector
10260 (X86selects VK1WM:$mask,
10261 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10262 FR64X:$src2),
10263 FR64X:$src0))),
10264 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10265 VK1WM:$mask, v2f64:$src1,
10266 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010267 }
10268}
10269
10270defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10271defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10272defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10273defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;