blob: 394dfbf6fc4d14dc7714f30146a856861c9aad80 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000432// no instruction is needed for the conversion.
433def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
434def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
435def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
436def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
437def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
438def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
439def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
440def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
441def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
442def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
443def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
444def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
445def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
446def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
447def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
448def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
449def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
450def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
451def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
452def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
453def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
454def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
455def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
456def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
457def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
458def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
459def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
460def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
461def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
462def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
463def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper9d9251b2016-05-08 20:10:20 +0000465// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
466// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
467// swizzled by ExecutionDepsFix to pxor.
468// We set canFoldAsLoad because this can be converted to a constant-pool
469// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000471 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000473 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000474def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
475 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000477
Craig Topper6393afc2017-01-09 02:44:34 +0000478// Alias instructions that allow VPTERNLOG to be used with a mask to create
479// a mix of all ones and all zeros elements. This is done this way to force
480// the same register to be used as input for all three sources.
481let isPseudo = 1, Predicates = [HasAVX512] in {
482def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
483 (ins VK16WM:$mask), "",
484 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
485 (v16i32 immAllOnesV),
486 (v16i32 immAllZerosV)))]>;
487def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
488 (ins VK8WM:$mask), "",
489 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
490 (bc_v8i64 (v16i32 immAllOnesV)),
491 (bc_v8i64 (v16i32 immAllZerosV))))]>;
492}
493
Craig Toppere5ce84a2016-05-08 21:33:53 +0000494let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000495 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000496def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
497 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
498def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
499 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
500}
501
Craig Topperadd9cc62016-12-18 06:23:14 +0000502// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
503// This is expanded by ExpandPostRAPseudos.
504let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000505 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000506 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
507 [(set FR32X:$dst, fp32imm0)]>;
508 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
509 [(set FR64X:$dst, fpimm0)]>;
510}
511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512//===----------------------------------------------------------------------===//
513// AVX-512 - VECTOR INSERT
514//
Craig Topper3a622a12017-08-17 15:40:25 +0000515
516// Supports two different pattern operators for mask and unmasked ops. Allows
517// null_frag to be passed for one.
518multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
519 X86VectorVTInfo To,
520 SDPatternOperator vinsert_insert,
521 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000522 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000523 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000524 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000525 "vinsert" # From.EltTypeName # "x" # From.NumElts,
526 "$src3, $src2, $src1", "$src1, $src2, $src3",
527 (vinsert_insert:$src3 (To.VT To.RC:$src1),
528 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000529 (iPTR imm)),
530 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
531 (From.VT From.RC:$src2),
532 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000533
Craig Topperc228d792017-09-05 05:49:44 +0000534 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000535 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000536 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537 "vinsert" # From.EltTypeName # "x" # From.NumElts,
538 "$src3, $src2, $src1", "$src1, $src2, $src3",
539 (vinsert_insert:$src3 (To.VT To.RC:$src1),
540 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000541 (iPTR imm)),
542 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
543 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
545 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000546 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000547}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000548
Craig Topper3a622a12017-08-17 15:40:25 +0000549// Passes the same pattern operator for masked and unmasked ops.
550multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
551 X86VectorVTInfo To,
552 SDPatternOperator vinsert_insert> :
553 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
554
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
556 X86VectorVTInfo To, PatFrag vinsert_insert,
557 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
558 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000559 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
561 (To.VT (!cast<Instruction>(InstrStr#"rr")
562 To.RC:$src1, From.RC:$src2,
563 (INSERT_get_vinsert_imm To.RC:$ins)))>;
564
565 def : Pat<(vinsert_insert:$ins
566 (To.VT To.RC:$src1),
567 (From.VT (bitconvert (From.LdFrag addr:$src2))),
568 (iPTR imm)),
569 (To.VT (!cast<Instruction>(InstrStr#"rm")
570 To.RC:$src1, addr:$src2,
571 (INSERT_get_vinsert_imm To.RC:$ins)))>;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000575multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
576 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000577
578 let Predicates = [HasVLX] in
579 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
580 X86VectorVTInfo< 4, EltVT32, VR128X>,
581 X86VectorVTInfo< 8, EltVT32, VR256X>,
582 vinsert128_insert>, EVEX_V256;
583
584 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000585 X86VectorVTInfo< 4, EltVT32, VR128X>,
586 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587 vinsert128_insert>, EVEX_V512;
588
589 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000590 X86VectorVTInfo< 4, EltVT64, VR256X>,
591 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000592 vinsert256_insert>, VEX_W, EVEX_V512;
593
Craig Topper3a622a12017-08-17 15:40:25 +0000594 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000596 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000597 X86VectorVTInfo< 2, EltVT64, VR128X>,
598 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000599 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000600
Craig Topper3a622a12017-08-17 15:40:25 +0000601 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000602 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000603 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000604 X86VectorVTInfo< 2, EltVT64, VR128X>,
605 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000606 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000607
Craig Topper3a622a12017-08-17 15:40:25 +0000608 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000609 X86VectorVTInfo< 8, EltVT32, VR256X>,
610 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000611 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000612 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613}
614
Adam Nemet4e2ef472014-10-02 23:18:28 +0000615defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
616defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000619// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000620defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000621 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000622defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624
625defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000626 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000627defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000628 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000629
630defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000631 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000632defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000633 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000634
635// Codegen pattern with the alternative types insert VEC128 into VEC256
636defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
637 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
638defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
639 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
640// Codegen pattern with the alternative types insert VEC128 into VEC512
641defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
642 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
643defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
644 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
645// Codegen pattern with the alternative types insert VEC256 into VEC512
646defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
647 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
648defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
649 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
650
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000651// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000652let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000653def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000654 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000655 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000656 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000657 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000658def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000659 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000660 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000661 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000662 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
663 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000664}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000665
666//===----------------------------------------------------------------------===//
667// AVX-512 VECTOR EXTRACT
668//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000669
Craig Topper3a622a12017-08-17 15:40:25 +0000670// Supports two different pattern operators for mask and unmasked ops. Allows
671// null_frag to be passed for one.
672multiclass vextract_for_size_split<int Opcode,
673 X86VectorVTInfo From, X86VectorVTInfo To,
674 SDPatternOperator vextract_extract,
675 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000676
677 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000678 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000679 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000680 "vextract" # To.EltTypeName # "x" # To.NumElts,
681 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000682 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
683 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000684 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000685 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000686 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000687 "vextract" # To.EltTypeName # "x" # To.NumElts #
688 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
689 [(store (To.VT (vextract_extract:$idx
690 (From.VT From.RC:$src1), (iPTR imm))),
691 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000692
Craig Toppere1cac152016-06-07 07:27:54 +0000693 let mayStore = 1, hasSideEffects = 0 in
694 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
695 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000696 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000697 "vextract" # To.EltTypeName # "x" # To.NumElts #
698 "\t{$idx, $src1, $dst {${mask}}|"
699 "$dst {${mask}}, $src1, $idx}",
700 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000701 }
Igor Bregerac29a822015-09-09 14:35:09 +0000702}
703
Craig Topper3a622a12017-08-17 15:40:25 +0000704// Passes the same pattern operator for masked and unmasked ops.
705multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
706 X86VectorVTInfo To,
707 SDPatternOperator vextract_extract> :
708 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
709
Igor Bregerdefab3c2015-10-08 12:55:01 +0000710// Codegen pattern for the alternative types
711multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
712 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000713 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000714 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000715 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
716 (To.VT (!cast<Instruction>(InstrStr#"rr")
717 From.RC:$src1,
718 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000719 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
720 (iPTR imm))), addr:$dst),
721 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
722 (EXTRACT_get_vextract_imm To.RC:$ext))>;
723 }
Igor Breger7f69a992015-09-10 12:54:54 +0000724}
725
726multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000727 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000728 let Predicates = [HasAVX512] in {
729 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
730 X86VectorVTInfo<16, EltVT32, VR512>,
731 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000732 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000733 EVEX_V512, EVEX_CD8<32, CD8VT4>;
734 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
735 X86VectorVTInfo< 8, EltVT64, VR512>,
736 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000737 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000738 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
739 }
Igor Breger7f69a992015-09-10 12:54:54 +0000740 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000741 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000742 X86VectorVTInfo< 8, EltVT32, VR256X>,
743 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000744 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000745 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000746
747 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000748 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000749 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000750 X86VectorVTInfo< 4, EltVT64, VR256X>,
751 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000752 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000753 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000754
755 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000756 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000757 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000758 X86VectorVTInfo< 8, EltVT64, VR512>,
759 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000760 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000761 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000762 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000763 X86VectorVTInfo<16, EltVT32, VR512>,
764 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000765 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000766 EVEX_V512, EVEX_CD8<32, CD8VT8>;
767 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768}
769
Adam Nemet55536c62014-09-25 23:48:45 +0000770defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
771defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772
Igor Bregerdefab3c2015-10-08 12:55:01 +0000773// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000774// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000775defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000776 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000777defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000778 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000779
780defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000781 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000782defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000783 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000784
785defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000786 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000787defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000788 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000789
Craig Topper08a68572016-05-21 22:50:04 +0000790// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000791defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
792 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
793defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
794 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
795
796// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000797defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
798 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
799defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
800 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
801// Codegen pattern with the alternative types extract VEC256 from VEC512
802defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
803 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
804defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
805 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
806
Craig Topper5f3fef82016-05-22 07:40:58 +0000807// A 128-bit subvector extract from the first 256-bit vector position
808// is a subregister copy that needs no instruction.
809def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
810 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
811def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
812 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
813def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
814 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
815def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
816 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
817def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
818 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
819def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
820 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
821
Craig Topper48a79172017-08-30 07:26:12 +0000822// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
823// smaller extract to enable EVEX->VEX.
824let Predicates = [NoVLX] in {
825def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
826 (v2i64 (VEXTRACTI128rr
827 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
828 (iPTR 1)))>;
829def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
830 (v2f64 (VEXTRACTF128rr
831 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
832 (iPTR 1)))>;
833def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
834 (v4i32 (VEXTRACTI128rr
835 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
836 (iPTR 1)))>;
837def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
838 (v4f32 (VEXTRACTF128rr
839 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
840 (iPTR 1)))>;
841def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
842 (v8i16 (VEXTRACTI128rr
843 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
844 (iPTR 1)))>;
845def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
846 (v16i8 (VEXTRACTI128rr
847 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
848 (iPTR 1)))>;
849}
850
851// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
852// smaller extract to enable EVEX->VEX.
853let Predicates = [HasVLX] in {
854def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
855 (v2i64 (VEXTRACTI32x4Z256rr
856 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
857 (iPTR 1)))>;
858def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
859 (v2f64 (VEXTRACTF32x4Z256rr
860 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
861 (iPTR 1)))>;
862def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
863 (v4i32 (VEXTRACTI32x4Z256rr
864 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
865 (iPTR 1)))>;
866def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
867 (v4f32 (VEXTRACTF32x4Z256rr
868 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
869 (iPTR 1)))>;
870def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
871 (v8i16 (VEXTRACTI32x4Z256rr
872 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
873 (iPTR 1)))>;
874def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
875 (v16i8 (VEXTRACTI32x4Z256rr
876 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
877 (iPTR 1)))>;
878}
879
Craig Topper5f3fef82016-05-22 07:40:58 +0000880// A 256-bit subvector extract from the first 256-bit vector position
881// is a subregister copy that needs no instruction.
882def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
883 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
884def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
885 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
886def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
887 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
888def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
889 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
890def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
891 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
892def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
893 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
894
895let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000896// A 128-bit subvector insert to the first 512-bit vector position
897// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000898def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
899 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
900def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
901 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
902def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
903 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
904def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
905 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
906def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
907 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
908def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
909 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910
Craig Topper5f3fef82016-05-22 07:40:58 +0000911// A 256-bit subvector insert to the first 512-bit vector position
912// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000913def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000915def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000916 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000917def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000918 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000919def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000921def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000922 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000923def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000924 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000925}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000926
Craig Toppera0883622017-08-26 22:24:57 +0000927// Additional patterns for handling a bitcast between the vselect and the
928// extract_subvector.
929multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
930 X86VectorVTInfo To, X86VectorVTInfo Cast,
931 PatFrag vextract_extract,
932 SDNodeXForm EXTRACT_get_vextract_imm,
933 list<Predicate> p> {
934let Predicates = p in {
935 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
936 (bitconvert
937 (To.VT (vextract_extract:$ext
938 (From.VT From.RC:$src), (iPTR imm)))),
939 To.RC:$src0)),
940 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
941 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
942 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
943
944 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
945 (bitconvert
946 (To.VT (vextract_extract:$ext
947 (From.VT From.RC:$src), (iPTR imm)))),
948 Cast.ImmAllZerosV)),
949 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
950 Cast.KRCWM:$mask, From.RC:$src,
951 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
952}
953}
954
955defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
956 v4f32x_info, vextract128_extract,
957 EXTRACT_get_vextract128_imm, [HasVLX]>;
958defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
959 v2f64x_info, vextract128_extract,
960 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
961
962defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
963 v4i32x_info, vextract128_extract,
964 EXTRACT_get_vextract128_imm, [HasVLX]>;
965defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
966 v4i32x_info, vextract128_extract,
967 EXTRACT_get_vextract128_imm, [HasVLX]>;
968defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
969 v4i32x_info, vextract128_extract,
970 EXTRACT_get_vextract128_imm, [HasVLX]>;
971defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
972 v2i64x_info, vextract128_extract,
973 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
974defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
975 v2i64x_info, vextract128_extract,
976 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
977defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
978 v2i64x_info, vextract128_extract,
979 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
980
981defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
982 v4f32x_info, vextract128_extract,
983 EXTRACT_get_vextract128_imm, [HasAVX512]>;
984defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
985 v2f64x_info, vextract128_extract,
986 EXTRACT_get_vextract128_imm, [HasDQI]>;
987
988defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
989 v4i32x_info, vextract128_extract,
990 EXTRACT_get_vextract128_imm, [HasAVX512]>;
991defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
992 v4i32x_info, vextract128_extract,
993 EXTRACT_get_vextract128_imm, [HasAVX512]>;
994defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
995 v4i32x_info, vextract128_extract,
996 EXTRACT_get_vextract128_imm, [HasAVX512]>;
997defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
998 v2i64x_info, vextract128_extract,
999 EXTRACT_get_vextract128_imm, [HasDQI]>;
1000defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1001 v2i64x_info, vextract128_extract,
1002 EXTRACT_get_vextract128_imm, [HasDQI]>;
1003defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1004 v2i64x_info, vextract128_extract,
1005 EXTRACT_get_vextract128_imm, [HasDQI]>;
1006
1007defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1008 v8f32x_info, vextract256_extract,
1009 EXTRACT_get_vextract256_imm, [HasDQI]>;
1010defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1011 v4f64x_info, vextract256_extract,
1012 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1013
1014defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1015 v8i32x_info, vextract256_extract,
1016 EXTRACT_get_vextract256_imm, [HasDQI]>;
1017defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1018 v8i32x_info, vextract256_extract,
1019 EXTRACT_get_vextract256_imm, [HasDQI]>;
1020defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1021 v8i32x_info, vextract256_extract,
1022 EXTRACT_get_vextract256_imm, [HasDQI]>;
1023defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1024 v4i64x_info, vextract256_extract,
1025 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1026defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1027 v4i64x_info, vextract256_extract,
1028 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1029defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1030 v4i64x_info, vextract256_extract,
1031 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1032
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001033// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001034def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001035 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001036 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001037 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1038 EVEX;
1039
Craig Topper03b849e2016-05-21 22:50:11 +00001040def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001041 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001042 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001043 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001044 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001045
1046//===---------------------------------------------------------------------===//
1047// AVX-512 BROADCAST
1048//---
Igor Breger131008f2016-05-01 08:40:00 +00001049// broadcast with a scalar argument.
1050multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1051 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001052 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1053 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1054 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1055 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1056 (X86VBroadcast SrcInfo.FRC:$src),
1057 DestInfo.RC:$src0)),
1058 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1059 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1060 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1061 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1062 (X86VBroadcast SrcInfo.FRC:$src),
1063 DestInfo.ImmAllZerosV)),
1064 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1065 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001066}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001067
Craig Topper17854ec2017-08-30 07:48:39 +00001068// Split version to allow mask and broadcast node to be different types. This
1069// helps support the 32x2 broadcasts.
1070multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1071 X86VectorVTInfo MaskInfo,
1072 X86VectorVTInfo DestInfo,
1073 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +00001074 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +00001075 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001076 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001077 (MaskInfo.VT
1078 (bitconvert
1079 (DestInfo.VT
1080 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001081 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +00001082 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001083 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001084 (MaskInfo.VT
1085 (bitconvert
1086 (DestInfo.VT (X86VBroadcast
1087 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001088 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001089 }
Craig Toppere1cac152016-06-07 07:27:54 +00001090
Craig Topper17854ec2017-08-30 07:48:39 +00001091 def : Pat<(MaskInfo.VT
1092 (bitconvert
1093 (DestInfo.VT (X86VBroadcast
1094 (SrcInfo.VT (scalar_to_vector
1095 (SrcInfo.ScalarLdFrag addr:$src))))))),
1096 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1097 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1098 (bitconvert
1099 (DestInfo.VT
1100 (X86VBroadcast
1101 (SrcInfo.VT (scalar_to_vector
1102 (SrcInfo.ScalarLdFrag addr:$src)))))),
1103 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001104 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001105 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1106 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1107 (bitconvert
1108 (DestInfo.VT
1109 (X86VBroadcast
1110 (SrcInfo.VT (scalar_to_vector
1111 (SrcInfo.ScalarLdFrag addr:$src)))))),
1112 MaskInfo.ImmAllZerosV)),
1113 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1114 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001115}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001116
Craig Topper17854ec2017-08-30 07:48:39 +00001117// Helper class to force mask and broadcast result to same type.
1118multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1119 X86VectorVTInfo DestInfo,
1120 X86VectorVTInfo SrcInfo> :
1121 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1122
Craig Topper80934372016-07-16 03:42:59 +00001123multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001124 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001125 let Predicates = [HasAVX512] in
1126 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1127 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1128 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001129
1130 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001131 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001132 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001133 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001134 }
1135}
1136
Craig Topper80934372016-07-16 03:42:59 +00001137multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1138 AVX512VLVectorVTInfo _> {
1139 let Predicates = [HasAVX512] in
1140 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1141 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1142 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143
Craig Topper80934372016-07-16 03:42:59 +00001144 let Predicates = [HasVLX] in {
1145 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1146 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1147 EVEX_V256;
1148 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1149 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1150 EVEX_V128;
1151 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152}
Craig Topper80934372016-07-16 03:42:59 +00001153defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1154 avx512vl_f32_info>;
1155defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1156 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001157
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001158def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001159 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001160def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001161 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001162
Robert Khasanovcbc57032014-12-09 16:38:41 +00001163multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001164 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001165 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001166 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001167 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001168 (ins SrcRC:$src),
1169 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001170 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171}
1172
Guy Blank7f60c992017-08-09 17:21:01 +00001173multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1174 X86VectorVTInfo _, SDPatternOperator OpNode,
1175 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001176 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001177 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1178 (outs _.RC:$dst), (ins GR32:$src),
1179 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1180 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1181 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1182 "$src0 = $dst">, T8PD, EVEX;
1183
1184 def : Pat <(_.VT (OpNode SrcRC:$src)),
1185 (!cast<Instruction>(Name#r)
1186 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1187
1188 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1189 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1190 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1191
1192 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1193 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1194 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1195}
1196
1197multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1198 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1199 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1200 let Predicates = [prd] in
1201 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1202 Subreg>, EVEX_V512;
1203 let Predicates = [prd, HasVLX] in {
1204 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1205 SrcRC, Subreg>, EVEX_V256;
1206 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1207 SrcRC, Subreg>, EVEX_V128;
1208 }
1209}
1210
Robert Khasanovcbc57032014-12-09 16:38:41 +00001211multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001212 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001213 RegisterClass SrcRC, Predicate prd> {
1214 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001215 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001216 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001217 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1218 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001219 }
1220}
1221
Guy Blank7f60c992017-08-09 17:21:01 +00001222defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1223 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1224defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1225 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1226 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001227defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1228 X86VBroadcast, GR32, HasAVX512>;
1229defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1230 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001231
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001232def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001233 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001235 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236
Igor Breger21296d22015-10-20 11:56:42 +00001237// Provide aliases for broadcast from the same register class that
1238// automatically does the extract.
1239multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1240 X86VectorVTInfo SrcInfo> {
1241 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1242 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1243 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1244}
1245
1246multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1247 AVX512VLVectorVTInfo _, Predicate prd> {
1248 let Predicates = [prd] in {
1249 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1250 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1251 EVEX_V512;
1252 // Defined separately to avoid redefinition.
1253 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1254 }
1255 let Predicates = [prd, HasVLX] in {
1256 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1257 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1258 EVEX_V256;
1259 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1260 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001261 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001262}
1263
Igor Breger21296d22015-10-20 11:56:42 +00001264defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1265 avx512vl_i8_info, HasBWI>;
1266defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1267 avx512vl_i16_info, HasBWI>;
1268defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1269 avx512vl_i32_info, HasAVX512>;
1270defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1271 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001273multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1274 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001275 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001276 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1277 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001278 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001279 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001280}
1281
Craig Topperd6f4be92017-08-21 05:29:02 +00001282// This should be used for the AVX512DQ broadcast instructions. It disables
1283// the unmasked patterns so that we only use the DQ instructions when masking
1284// is requested.
1285multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1286 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001287 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001288 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1289 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1290 (null_frag),
1291 (_Dst.VT (X86SubVBroadcast
1292 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1293 AVX5128IBase, EVEX;
1294}
1295
Simon Pilgrim79195582017-02-21 16:41:44 +00001296let Predicates = [HasAVX512] in {
1297 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1298 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1299 (VPBROADCASTQZm addr:$src)>;
1300}
1301
Craig Topperbe351ee2016-10-01 06:01:23 +00001302let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001303 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1304 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1305 (VPBROADCASTQZ128m addr:$src)>;
1306 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1307 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001308 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1309 // This means we'll encounter truncated i32 loads; match that here.
1310 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1311 (VPBROADCASTWZ128m addr:$src)>;
1312 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1313 (VPBROADCASTWZ256m addr:$src)>;
1314 def : Pat<(v8i16 (X86VBroadcast
1315 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1316 (VPBROADCASTWZ128m addr:$src)>;
1317 def : Pat<(v16i16 (X86VBroadcast
1318 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1319 (VPBROADCASTWZ256m addr:$src)>;
1320}
1321
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001322//===----------------------------------------------------------------------===//
1323// AVX-512 BROADCAST SUBVECTORS
1324//
1325
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001326defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1327 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001328 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001329defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1330 v16f32_info, v4f32x_info>,
1331 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1332defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1333 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001334 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001335defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1336 v8f64_info, v4f64x_info>, VEX_W,
1337 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1338
Craig Topper715ad7f2016-10-16 23:29:51 +00001339let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001340def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1341 (VBROADCASTF64X4rm addr:$src)>;
1342def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1343 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001344def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1345 (VBROADCASTI64X4rm addr:$src)>;
1346def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1347 (VBROADCASTI64X4rm addr:$src)>;
1348
1349// Provide fallback in case the load node that is used in the patterns above
1350// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001351def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1352 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001353 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001354def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1355 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1356 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001357def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1358 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001359 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001360def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1361 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1362 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001363def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1364 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1365 (v16i16 VR256X:$src), 1)>;
1366def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1367 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1368 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001369
Craig Topperd6f4be92017-08-21 05:29:02 +00001370def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1371 (VBROADCASTF32X4rm addr:$src)>;
1372def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1373 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001374def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1375 (VBROADCASTI32X4rm addr:$src)>;
1376def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1377 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001378}
1379
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001380let Predicates = [HasVLX] in {
1381defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1382 v8i32x_info, v4i32x_info>,
1383 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1384defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1385 v8f32x_info, v4f32x_info>,
1386 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001387
Craig Topperd6f4be92017-08-21 05:29:02 +00001388def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1389 (VBROADCASTF32X4Z256rm addr:$src)>;
1390def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1391 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001392def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1393 (VBROADCASTI32X4Z256rm addr:$src)>;
1394def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1395 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001396
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001397// Provide fallback in case the load node that is used in the patterns above
1398// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001399def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1400 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1401 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001402def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001403 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001404 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001405def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1406 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1407 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001408def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001409 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001410 (v4i32 VR128X:$src), 1)>;
1411def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001412 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001413 (v8i16 VR128X:$src), 1)>;
1414def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001415 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001416 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001417}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001418
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001419let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001420defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001421 v4i64x_info, v2i64x_info>, VEX_W,
1422 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001423defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001424 v4f64x_info, v2f64x_info>, VEX_W,
1425 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001426}
1427
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001428let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001429defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001430 v8i64_info, v2i64x_info>, VEX_W,
1431 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001432defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001433 v16i32_info, v8i32x_info>,
1434 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001435defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001436 v8f64_info, v2f64x_info>, VEX_W,
1437 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001438defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001439 v16f32_info, v8f32x_info>,
1440 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1441}
Adam Nemet73f72e12014-06-27 00:43:38 +00001442
Igor Bregerfa798a92015-11-02 07:39:36 +00001443multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001444 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001445 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001446 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1447 _Src.info512, _Src.info128>,
1448 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001449 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001450 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1451 _Src.info256, _Src.info128>,
1452 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001453}
1454
1455multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001456 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1457 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001458
1459 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001460 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1461 _Src.info128, _Src.info128>,
1462 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001463}
1464
Craig Topper51e052f2016-10-15 16:26:02 +00001465defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1466 avx512vl_i32_info, avx512vl_i64_info>;
1467defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1468 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001469
Craig Topper52317e82017-01-15 05:47:45 +00001470let Predicates = [HasVLX] in {
1471def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1472 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1473def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1474 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1475}
1476
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001477def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001478 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001479def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1480 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1481
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001482def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001483 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001484def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1485 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001487//===----------------------------------------------------------------------===//
1488// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1489//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001490multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1491 X86VectorVTInfo _, RegisterClass KRC> {
1492 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001493 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001494 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495}
1496
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001497multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001498 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1499 let Predicates = [HasCDI] in
1500 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1501 let Predicates = [HasCDI, HasVLX] in {
1502 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1503 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1504 }
1505}
1506
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001507defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001508 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001509defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001510 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001511
1512//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001513// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001514multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001515let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001516 // The index operand in the pattern should really be an integer type. However,
1517 // if we do that and it happens to come from a bitcast, then it becomes
1518 // difficult to find the bitcast needed to convert the index to the
1519 // destination type for the passthru since it will be folded with the bitcast
1520 // of the index operand.
1521 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001522 (ins _.RC:$src2, _.RC:$src3),
1523 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001524 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001525 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526
Craig Topper4fa3b502016-09-06 06:56:59 +00001527 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001528 (ins _.RC:$src2, _.MemOp:$src3),
1529 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001530 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001531 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001532 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533 }
1534}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001535multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001536 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001537 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001538 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001539 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1540 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1541 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001542 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001543 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1544 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001545}
1546
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001547multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001548 AVX512VLVectorVTInfo VTInfo> {
1549 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1550 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001551 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001552 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1553 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1554 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1555 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001556 }
1557}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001558
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001559multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001560 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001561 Predicate Prd> {
1562 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001563 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001564 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001565 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1566 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001567 }
1568}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001569
Craig Topperaad5f112015-11-30 00:13:24 +00001570defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001571 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001572defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001573 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001574defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001575 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001576 VEX_W, EVEX_CD8<16, CD8VF>;
1577defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001578 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001579 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001580defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001581 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001582defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001583 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001584
Craig Topperaad5f112015-11-30 00:13:24 +00001585// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001586multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001587 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001588let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001589 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1590 (ins IdxVT.RC:$src2, _.RC:$src3),
1591 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001592 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1593 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001594
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001595 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1596 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1597 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001598 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001599 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001600 EVEX_4V, AVX5128IBase;
1601 }
1602}
1603multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001604 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001605 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001606 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1607 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1608 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1609 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001610 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001611 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1612 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001613}
1614
1615multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001616 AVX512VLVectorVTInfo VTInfo,
1617 AVX512VLVectorVTInfo ShuffleMask> {
1618 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001619 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001620 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001621 ShuffleMask.info512>, EVEX_V512;
1622 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001623 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001624 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001625 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001626 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001627 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001628 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001629 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1630 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001631 }
1632}
1633
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001634multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001635 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001636 AVX512VLVectorVTInfo Idx,
1637 Predicate Prd> {
1638 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001639 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1640 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001641 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001642 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1643 Idx.info128>, EVEX_V128;
1644 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1645 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001646 }
1647}
1648
Craig Toppera47576f2015-11-26 20:21:29 +00001649defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001650 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001651defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001652 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001653defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1654 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1655 VEX_W, EVEX_CD8<16, CD8VF>;
1656defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1657 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1658 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001659defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001660 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001661defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001662 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001663
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664//===----------------------------------------------------------------------===//
1665// AVX-512 - BLEND using mask
1666//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001667multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001668 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001669 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1670 (ins _.RC:$src1, _.RC:$src2),
1671 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001672 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001673 []>, EVEX_4V;
1674 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1675 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001676 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001677 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001678 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001679 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1680 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1681 !strconcat(OpcodeStr,
1682 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1683 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001684 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001685 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1686 (ins _.RC:$src1, _.MemOp:$src2),
1687 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001688 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001689 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1690 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1691 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001692 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001693 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001694 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001695 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1696 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1697 !strconcat(OpcodeStr,
1698 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1699 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1700 }
Craig Toppera74e3082017-01-07 22:20:34 +00001701 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001702}
1703multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1704
Craig Topper81f20aa2017-01-07 22:20:26 +00001705 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001706 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1707 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1708 !strconcat(OpcodeStr,
1709 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1710 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001711 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001712
1713 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1714 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1715 !strconcat(OpcodeStr,
1716 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1717 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001718 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001719 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001720}
1721
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001722multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1723 AVX512VLVectorVTInfo VTInfo> {
1724 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1725 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001727 let Predicates = [HasVLX] in {
1728 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1729 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1730 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1731 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1732 }
1733}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001734
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001735multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1736 AVX512VLVectorVTInfo VTInfo> {
1737 let Predicates = [HasBWI] in
1738 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001739
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001740 let Predicates = [HasBWI, HasVLX] in {
1741 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1742 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1743 }
1744}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001745
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001746
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001747defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1748defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1749defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1750defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1751defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1752defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001753
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001754
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001755//===----------------------------------------------------------------------===//
1756// Compare Instructions
1757//===----------------------------------------------------------------------===//
1758
1759// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001760
1761multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1762
1763 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1764 (outs _.KRC:$dst),
1765 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1766 "vcmp${cc}"#_.Suffix,
1767 "$src2, $src1", "$src1, $src2",
1768 (OpNode (_.VT _.RC:$src1),
1769 (_.VT _.RC:$src2),
1770 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001771 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001772 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1773 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001774 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001775 "vcmp${cc}"#_.Suffix,
1776 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001777 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001778 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001779
1780 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1781 (outs _.KRC:$dst),
1782 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1783 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001784 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001785 (OpNodeRnd (_.VT _.RC:$src1),
1786 (_.VT _.RC:$src2),
1787 imm:$cc,
1788 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1789 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001790 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001791 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1792 (outs VK1:$dst),
1793 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1794 "vcmp"#_.Suffix,
1795 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001796 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001797 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1798 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001799 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001800 "vcmp"#_.Suffix,
1801 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1802 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1803
1804 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1805 (outs _.KRC:$dst),
1806 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1807 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001808 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001809 EVEX_4V, EVEX_B;
1810 }// let isAsmParserOnly = 1, hasSideEffects = 0
1811
1812 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001813 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001814 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1815 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1816 !strconcat("vcmp${cc}", _.Suffix,
1817 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1818 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1819 _.FRC:$src2,
1820 imm:$cc))],
1821 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001822 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1823 (outs _.KRC:$dst),
1824 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1825 !strconcat("vcmp${cc}", _.Suffix,
1826 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1827 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1828 (_.ScalarLdFrag addr:$src2),
1829 imm:$cc))],
1830 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001831 }
1832}
1833
1834let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001835 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001836 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1837 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001838 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001839 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1840 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001841}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001843multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001844 X86VectorVTInfo _, bit IsCommutable> {
1845 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001847 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1848 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1849 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1851 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001852 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1853 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1854 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1855 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001857 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001858 def rrk : AVX512BI<opc, MRMSrcReg,
1859 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1860 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1861 "$dst {${mask}}, $src1, $src2}"),
1862 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1863 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1864 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001865 def rmk : AVX512BI<opc, MRMSrcMem,
1866 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1867 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1868 "$dst {${mask}}, $src1, $src2}"),
1869 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1870 (OpNode (_.VT _.RC:$src1),
1871 (_.VT (bitconvert
1872 (_.LdFrag addr:$src2))))))],
1873 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001874}
1875
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001876multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001877 X86VectorVTInfo _, bit IsCommutable> :
1878 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001879 def rmb : AVX512BI<opc, MRMSrcMem,
1880 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1881 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1882 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1883 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1884 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1885 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1886 def rmbk : AVX512BI<opc, MRMSrcMem,
1887 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1888 _.ScalarMemOp:$src2),
1889 !strconcat(OpcodeStr,
1890 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1891 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1892 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1893 (OpNode (_.VT _.RC:$src1),
1894 (X86VBroadcast
1895 (_.ScalarLdFrag addr:$src2)))))],
1896 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001897}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001899multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001900 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1901 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001902 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001903 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1904 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001905
1906 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001907 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1908 IsCommutable>, EVEX_V256;
1909 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1910 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001911 }
1912}
1913
1914multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1915 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001916 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001917 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001918 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1919 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001920
1921 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001922 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1923 IsCommutable>, EVEX_V256;
1924 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1925 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001926 }
1927}
1928
1929defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001930 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001931 EVEX_CD8<8, CD8VF>;
1932
1933defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001934 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001935 EVEX_CD8<16, CD8VF>;
1936
Robert Khasanovf70f7982014-09-18 14:06:55 +00001937defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001938 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001939 EVEX_CD8<32, CD8VF>;
1940
Robert Khasanovf70f7982014-09-18 14:06:55 +00001941defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001942 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001943 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1944
1945defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1946 avx512vl_i8_info, HasBWI>,
1947 EVEX_CD8<8, CD8VF>;
1948
1949defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1950 avx512vl_i16_info, HasBWI>,
1951 EVEX_CD8<16, CD8VF>;
1952
Robert Khasanovf70f7982014-09-18 14:06:55 +00001953defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001954 avx512vl_i32_info, HasAVX512>,
1955 EVEX_CD8<32, CD8VF>;
1956
Robert Khasanovf70f7982014-09-18 14:06:55 +00001957defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001958 avx512vl_i64_info, HasAVX512>,
1959 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001960
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961
Ayman Musa721d97f2017-06-27 12:08:37 +00001962multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1963 SDNode OpNode, string InstrStr,
1964 list<Predicate> Preds> {
1965let Predicates = Preds in {
1966 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1967 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1968 (i64 0)),
1969 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1970 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001971
Ayman Musa721d97f2017-06-27 12:08:37 +00001972 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001973 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001974 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1975 (i64 0)),
1976 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1977 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001978
Ayman Musa721d97f2017-06-27 12:08:37 +00001979 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001980 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001981 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1982 (i64 0)),
1983 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1984 _.RC:$src1, _.RC:$src2),
1985 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001986
Ayman Musa721d97f2017-06-27 12:08:37 +00001987 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001988 (_.KVT (and (_.KVT _.KRCWM:$mask),
1989 (_.KVT (OpNode (_.VT _.RC:$src1),
1990 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001991 (_.LdFrag addr:$src2))))))),
1992 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001993 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001994 _.RC:$src1, addr:$src2),
1995 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001996}
Ayman Musa721d97f2017-06-27 12:08:37 +00001997}
1998
1999multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2000 SDNode OpNode, string InstrStr,
2001 list<Predicate> Preds>
2002 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2003let Predicates = Preds in {
2004 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2005 (_.KVT (OpNode (_.VT _.RC:$src1),
2006 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
2007 (i64 0)),
2008 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
2009 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002010
Ayman Musa721d97f2017-06-27 12:08:37 +00002011 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2012 (_.KVT (and (_.KVT _.KRCWM:$mask),
2013 (_.KVT (OpNode (_.VT _.RC:$src1),
2014 (X86VBroadcast
2015 (_.ScalarLdFrag addr:$src2)))))),
2016 (i64 0)),
2017 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
2018 _.RC:$src1, addr:$src2),
2019 NewInf.KRC)>;
2020}
2021}
2022
2023// VPCMPEQB - i8
2024defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
2025 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
2026defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
2027 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
2028
2029defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
2030 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
2031
2032// VPCMPEQW - i16
2033defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
2034 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2035defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
2036 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2037defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
2038 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2039
2040defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
2041 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
2042defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
2043 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
2044
2045defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
2046 "VPCMPEQWZ", [HasBWI]>;
2047
2048// VPCMPEQD - i32
2049defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
2050 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2051defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
2052 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2053defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
2054 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2055defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
2056 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2057
2058defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
2059 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2060defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
2061 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2062defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
2063 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2064
2065defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
2066 "VPCMPEQDZ", [HasAVX512]>;
2067defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
2068 "VPCMPEQDZ", [HasAVX512]>;
2069
2070// VPCMPEQQ - i64
2071defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
2072 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2073defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
2074 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2075defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
2076 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2077defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
2078 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2079defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
2080 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2081
2082defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
2083 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2084defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
2085 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2086defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
2087 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2088defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
2089 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2090
Simon Pilgrim64fff142017-07-16 18:37:23 +00002091defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00002092 "VPCMPEQQZ", [HasAVX512]>;
2093defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
2094 "VPCMPEQQZ", [HasAVX512]>;
2095defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
2096 "VPCMPEQQZ", [HasAVX512]>;
2097
2098// VPCMPGTB - i8
2099defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
2100 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2101defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
2102 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2103
2104defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
2105 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
2106
2107// VPCMPGTW - i16
2108defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
2109 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2110defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
2111 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2112defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
2113 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2114
2115defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
2116 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2117defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
2118 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2119
2120defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
2121 "VPCMPGTWZ", [HasBWI]>;
2122
2123// VPCMPGTD - i32
2124defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
2125 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2126defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
2127 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2128defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
2129 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2130defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
2131 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2132
2133defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
2134 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2135defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
2136 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2137defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
2138 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2139
2140defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
2141 "VPCMPGTDZ", [HasAVX512]>;
2142defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
2143 "VPCMPGTDZ", [HasAVX512]>;
2144
2145// VPCMPGTQ - i64
2146defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
2147 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2148defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
2149 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2150defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
2151 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2152defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
2153 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2154defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
2155 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2156
2157defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
2158 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2159defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
2160 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2161defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
2162 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2163defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
2164 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2165
2166defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
2167 "VPCMPGTQZ", [HasAVX512]>;
2168defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
2169 "VPCMPGTQZ", [HasAVX512]>;
2170defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
2171 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002172
Robert Khasanov29e3b962014-08-27 09:34:37 +00002173multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2174 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002175 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002177 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002178 !strconcat("vpcmp${cc}", Suffix,
2179 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002180 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2181 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2183 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002184 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002185 !strconcat("vpcmp${cc}", Suffix,
2186 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002187 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2188 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002189 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002190 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002191 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002192 def rrik : AVX512AIi8<opc, MRMSrcReg,
2193 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002194 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002195 !strconcat("vpcmp${cc}", Suffix,
2196 "\t{$src2, $src1, $dst {${mask}}|",
2197 "$dst {${mask}}, $src1, $src2}"),
2198 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2199 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002200 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002201 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002202 def rmik : AVX512AIi8<opc, MRMSrcMem,
2203 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002204 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002205 !strconcat("vpcmp${cc}", Suffix,
2206 "\t{$src2, $src1, $dst {${mask}}|",
2207 "$dst {${mask}}, $src1, $src2}"),
2208 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2209 (OpNode (_.VT _.RC:$src1),
2210 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002211 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002212 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2213
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002214 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002215 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002217 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002218 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2219 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002220 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002221 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002222 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002223 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002224 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2225 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002226 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002227 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2228 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002229 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002230 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002231 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2232 "$dst {${mask}}, $src1, $src2, $cc}"),
2233 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002234 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002235 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2236 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002237 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002238 !strconcat("vpcmp", Suffix,
2239 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2240 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002241 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002242 }
2243}
2244
Robert Khasanov29e3b962014-08-27 09:34:37 +00002245multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002246 X86VectorVTInfo _> :
2247 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002248 def rmib : AVX512AIi8<opc, MRMSrcMem,
2249 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002250 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002251 !strconcat("vpcmp${cc}", Suffix,
2252 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2253 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2254 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2255 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002256 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002257 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2258 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2259 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002260 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002261 !strconcat("vpcmp${cc}", Suffix,
2262 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2263 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2264 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2265 (OpNode (_.VT _.RC:$src1),
2266 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002267 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002268 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002271 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002272 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2273 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002274 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002275 !strconcat("vpcmp", Suffix,
2276 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2277 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2278 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2279 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2280 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002281 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002282 !strconcat("vpcmp", Suffix,
2283 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2284 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2285 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2286 }
2287}
2288
2289multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2290 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2291 let Predicates = [prd] in
2292 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2293
2294 let Predicates = [prd, HasVLX] in {
2295 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2296 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2297 }
2298}
2299
2300multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2301 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2302 let Predicates = [prd] in
2303 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2304 EVEX_V512;
2305
2306 let Predicates = [prd, HasVLX] in {
2307 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2308 EVEX_V256;
2309 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2310 EVEX_V128;
2311 }
2312}
2313
2314defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2315 HasBWI>, EVEX_CD8<8, CD8VF>;
2316defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2317 HasBWI>, EVEX_CD8<8, CD8VF>;
2318
2319defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2320 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2321defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2322 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2323
Robert Khasanovf70f7982014-09-18 14:06:55 +00002324defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002325 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002326defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002327 HasAVX512>, EVEX_CD8<32, CD8VF>;
2328
Robert Khasanovf70f7982014-09-18 14:06:55 +00002329defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002330 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002331defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002332 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333
Ayman Musa721d97f2017-06-27 12:08:37 +00002334multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2335 SDNode OpNode, string InstrStr,
2336 list<Predicate> Preds> {
2337let Predicates = Preds in {
2338 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002339 (_.KVT (OpNode (_.VT _.RC:$src1),
2340 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002341 imm:$cc)),
2342 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002343 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002344 _.RC:$src2,
2345 imm:$cc),
2346 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002347
Ayman Musa721d97f2017-06-27 12:08:37 +00002348 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002349 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002350 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2351 imm:$cc)),
2352 (i64 0)),
2353 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2354 addr:$src2,
2355 imm:$cc),
2356 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002357
Ayman Musa721d97f2017-06-27 12:08:37 +00002358 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002359 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002360 (OpNode (_.VT _.RC:$src1),
2361 (_.VT _.RC:$src2),
2362 imm:$cc))),
2363 (i64 0)),
2364 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002365 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002366 _.RC:$src2,
2367 imm:$cc),
2368 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002369
Ayman Musa721d97f2017-06-27 12:08:37 +00002370 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002371 (_.KVT (and (_.KVT _.KRCWM:$mask),
2372 (_.KVT (OpNode (_.VT _.RC:$src1),
2373 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002374 (_.LdFrag addr:$src2))),
2375 imm:$cc)))),
2376 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002377 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002378 _.RC:$src1,
2379 addr:$src2,
2380 imm:$cc),
2381 NewInf.KRC)>;
2382}
2383}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002384
Ayman Musa721d97f2017-06-27 12:08:37 +00002385multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2386 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002387 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002388 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2389let Predicates = Preds in {
2390 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2391 (_.KVT (OpNode (_.VT _.RC:$src1),
2392 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2393 imm:$cc)),
2394 (i64 0)),
2395 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2396 addr:$src2,
2397 imm:$cc),
2398 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002399
Ayman Musa721d97f2017-06-27 12:08:37 +00002400 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2401 (_.KVT (and (_.KVT _.KRCWM:$mask),
2402 (_.KVT (OpNode (_.VT _.RC:$src1),
2403 (X86VBroadcast
2404 (_.ScalarLdFrag addr:$src2)),
2405 imm:$cc)))),
2406 (i64 0)),
2407 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2408 _.RC:$src1,
2409 addr:$src2,
2410 imm:$cc),
2411 NewInf.KRC)>;
2412}
2413}
2414
2415// VPCMPB - i8
2416defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2417 "VPCMPBZ128", [HasBWI, HasVLX]>;
2418defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2419 "VPCMPBZ128", [HasBWI, HasVLX]>;
2420
2421defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2422 "VPCMPBZ256", [HasBWI, HasVLX]>;
2423
2424// VPCMPW - i16
2425defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2426 "VPCMPWZ128", [HasBWI, HasVLX]>;
2427defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2428 "VPCMPWZ128", [HasBWI, HasVLX]>;
2429defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2430 "VPCMPWZ128", [HasBWI, HasVLX]>;
2431
2432defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2433 "VPCMPWZ256", [HasBWI, HasVLX]>;
2434defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2435 "VPCMPWZ256", [HasBWI, HasVLX]>;
2436
2437defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2438 "VPCMPWZ", [HasBWI]>;
2439
2440// VPCMPD - i32
2441defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2442 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2443defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2444 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2445defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2446 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2447defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2448 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2449
2450defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2451 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2452defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2453 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2454defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2455 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2456
2457defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2458 "VPCMPDZ", [HasAVX512]>;
2459defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2460 "VPCMPDZ", [HasAVX512]>;
2461
2462// VPCMPQ - i64
2463defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2464 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2465defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2466 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2467defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2468 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2469defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2470 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2471defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2472 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2473
2474defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2475 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2476defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2477 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2478defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2479 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2480defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2481 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2482
2483defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2484 "VPCMPQZ", [HasAVX512]>;
2485defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2486 "VPCMPQZ", [HasAVX512]>;
2487defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2488 "VPCMPQZ", [HasAVX512]>;
2489
2490// VPCMPUB - i8
2491defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2492 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2493defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2494 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2495
2496defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2497 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2498
2499// VPCMPUW - i16
2500defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2501 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2502defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2503 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2504defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2505 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2506
2507defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2508 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2509defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2510 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2511
2512defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2513 "VPCMPUWZ", [HasBWI]>;
2514
2515// VPCMPUD - i32
2516defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2517 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2518defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2519 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2520defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2521 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2522defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2523 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2524
2525defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2526 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2527defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2528 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2529defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2530 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2531
2532defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2533 "VPCMPUDZ", [HasAVX512]>;
2534defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2535 "VPCMPUDZ", [HasAVX512]>;
2536
2537// VPCMPUQ - i64
2538defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2539 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2540defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2541 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2542defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2543 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2544defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2545 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2546defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2547 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2548
2549defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2550 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2551defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2552 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2553defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2554 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2555defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2556 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2557
2558defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2559 "VPCMPUQZ", [HasAVX512]>;
2560defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2561 "VPCMPUQZ", [HasAVX512]>;
2562defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2563 "VPCMPUQZ", [HasAVX512]>;
2564
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002565multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002567 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2568 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2569 "vcmp${cc}"#_.Suffix,
2570 "$src2, $src1", "$src1, $src2",
2571 (X86cmpm (_.VT _.RC:$src1),
2572 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002573 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002574
Craig Toppere1cac152016-06-07 07:27:54 +00002575 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2576 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2577 "vcmp${cc}"#_.Suffix,
2578 "$src2, $src1", "$src1, $src2",
2579 (X86cmpm (_.VT _.RC:$src1),
2580 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2581 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002582
Craig Toppere1cac152016-06-07 07:27:54 +00002583 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2584 (outs _.KRC:$dst),
2585 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2586 "vcmp${cc}"#_.Suffix,
2587 "${src2}"##_.BroadcastStr##", $src1",
2588 "$src1, ${src2}"##_.BroadcastStr,
2589 (X86cmpm (_.VT _.RC:$src1),
2590 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2591 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002593 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002594 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2595 (outs _.KRC:$dst),
2596 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2597 "vcmp"#_.Suffix,
2598 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2599
2600 let mayLoad = 1 in {
2601 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2602 (outs _.KRC:$dst),
2603 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2604 "vcmp"#_.Suffix,
2605 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2606
2607 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2608 (outs _.KRC:$dst),
2609 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2610 "vcmp"#_.Suffix,
2611 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2612 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2613 }
2614 }
2615}
2616
2617multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2618 // comparison code form (VCMP[EQ/LT/LE/...]
2619 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2620 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2621 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002622 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002623 (X86cmpmRnd (_.VT _.RC:$src1),
2624 (_.VT _.RC:$src2),
2625 imm:$cc,
2626 (i32 FROUND_NO_EXC))>, EVEX_B;
2627
2628 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2629 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2630 (outs _.KRC:$dst),
2631 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2632 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002633 "$cc, {sae}, $src2, $src1",
2634 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002635 }
2636}
2637
2638multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2639 let Predicates = [HasAVX512] in {
2640 defm Z : avx512_vcmp_common<_.info512>,
2641 avx512_vcmp_sae<_.info512>, EVEX_V512;
2642
2643 }
2644 let Predicates = [HasAVX512,HasVLX] in {
2645 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2646 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647 }
2648}
2649
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002650defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2651 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2652defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2653 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002654
Ayman Musa721d97f2017-06-27 12:08:37 +00002655multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2656 string InstrStr, list<Predicate> Preds> {
2657let Predicates = Preds in {
2658 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002659 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2660 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002661 imm:$cc)),
2662 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002663 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002664 _.RC:$src2,
2665 imm:$cc),
2666 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002667
Ayman Musa721d97f2017-06-27 12:08:37 +00002668 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002669 (_.KVT (and _.KRCWM:$mask,
2670 (X86cmpm (_.VT _.RC:$src1),
2671 (_.VT _.RC:$src2),
2672 imm:$cc))),
2673 (i64 0)),
2674 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2675 _.RC:$src1,
2676 _.RC:$src2,
2677 imm:$cc),
2678 NewInf.KRC)>;
2679
2680 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2681 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002682 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2683 imm:$cc)),
2684 (i64 0)),
2685 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2686 addr:$src2,
2687 imm:$cc),
2688 NewInf.KRC)>;
2689
2690 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002691 (_.KVT (and _.KRCWM:$mask,
2692 (X86cmpm (_.VT _.RC:$src1),
2693 (_.VT (bitconvert
2694 (_.LdFrag addr:$src2))),
2695 imm:$cc))),
2696 (i64 0)),
2697 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2698 _.RC:$src1,
2699 addr:$src2,
2700 imm:$cc),
2701 NewInf.KRC)>;
2702
2703 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002704 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2705 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2706 imm:$cc)),
2707 (i64 0)),
2708 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2709 addr:$src2,
2710 imm:$cc),
2711 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002712
2713 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2714 (_.KVT (and _.KRCWM:$mask,
2715 (X86cmpm (_.VT _.RC:$src1),
2716 (X86VBroadcast
2717 (_.ScalarLdFrag addr:$src2)),
2718 imm:$cc))),
2719 (i64 0)),
2720 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2721 _.RC:$src1,
2722 addr:$src2,
2723 imm:$cc),
2724 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002725}
2726}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002727
Ayman Musa721d97f2017-06-27 12:08:37 +00002728multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002729 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002730 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2731
2732let Predicates = Preds in
2733 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002734 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2735 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002736 imm:$cc,
2737 (i32 FROUND_NO_EXC))),
2738 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002739 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002740 _.RC:$src2,
2741 imm:$cc),
2742 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002743
2744 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2745 (_.KVT (and _.KRCWM:$mask,
2746 (X86cmpmRnd (_.VT _.RC:$src1),
2747 (_.VT _.RC:$src2),
2748 imm:$cc,
2749 (i32 FROUND_NO_EXC)))),
2750 (i64 0)),
2751 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2752 _.RC:$src1,
2753 _.RC:$src2,
2754 imm:$cc),
2755 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002756}
2757
2758
2759// VCMPPS - f32
2760defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2761 [HasAVX512, HasVLX]>;
2762defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2763 [HasAVX512, HasVLX]>;
2764defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2765 [HasAVX512, HasVLX]>;
2766defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2767 [HasAVX512, HasVLX]>;
2768
2769defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2770 [HasAVX512, HasVLX]>;
2771defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2772 [HasAVX512, HasVLX]>;
2773defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2774 [HasAVX512, HasVLX]>;
2775
2776defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2777 [HasAVX512]>;
2778defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2779 [HasAVX512]>;
2780
2781// VCMPPD - f64
2782defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2783 [HasAVX512, HasVLX]>;
2784defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2785 [HasAVX512, HasVLX]>;
2786defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2787 [HasAVX512, HasVLX]>;
2788defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2789 [HasAVX512, HasVLX]>;
2790defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2791 [HasAVX512, HasVLX]>;
2792
2793defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2794 [HasAVX512, HasVLX]>;
2795defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2796 [HasAVX512, HasVLX]>;
2797defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2798 [HasAVX512, HasVLX]>;
2799defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2800 [HasAVX512, HasVLX]>;
2801
2802defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2803 [HasAVX512]>;
2804defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2805 [HasAVX512]>;
2806defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2807 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002808
Asaf Badouh572bbce2015-09-20 08:46:07 +00002809// ----------------------------------------------------------------
2810// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002811//handle fpclass instruction mask = op(reg_scalar,imm)
2812// op(mem_scalar,imm)
2813multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2814 X86VectorVTInfo _, Predicate prd> {
2815 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002816 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002817 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002818 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002819 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2820 (i32 imm:$src2)))], NoItinerary>;
2821 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2822 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2823 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002824 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002825 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002826 (OpNode (_.VT _.RC:$src1),
2827 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002828 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002829 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002830 OpcodeStr##_.Suffix##
2831 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2832 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002833 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002834 (i32 imm:$src2)))], NoItinerary>;
2835 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002836 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002837 OpcodeStr##_.Suffix##
2838 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2839 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002840 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002841 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002842 }
2843}
2844
Asaf Badouh572bbce2015-09-20 08:46:07 +00002845//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2846// fpclass(reg_vec, mem_vec, imm)
2847// fpclass(reg_vec, broadcast(eltVt), imm)
2848multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2849 X86VectorVTInfo _, string mem, string broadcast>{
2850 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2851 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002852 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002853 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2854 (i32 imm:$src2)))], NoItinerary>;
2855 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2856 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2857 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002858 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002859 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002860 (OpNode (_.VT _.RC:$src1),
2861 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002862 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2863 (ins _.MemOp:$src1, i32u8imm:$src2),
2864 OpcodeStr##_.Suffix##mem#
2865 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002866 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002867 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2868 (i32 imm:$src2)))], NoItinerary>;
2869 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2870 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2871 OpcodeStr##_.Suffix##mem#
2872 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002873 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002874 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2875 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2876 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2877 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2878 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2879 _.BroadcastStr##", $dst|$dst, ${src1}"
2880 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002881 [(set _.KRC:$dst,(OpNode
2882 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002883 (_.ScalarLdFrag addr:$src1))),
2884 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2885 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2886 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2887 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2888 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2889 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002890 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2891 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002892 (_.ScalarLdFrag addr:$src1))),
2893 (i32 imm:$src2))))], NoItinerary>,
2894 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002895}
2896
Asaf Badouh572bbce2015-09-20 08:46:07 +00002897multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002898 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002899 string broadcast>{
2900 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002901 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002902 broadcast>, EVEX_V512;
2903 }
2904 let Predicates = [prd, HasVLX] in {
2905 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2906 broadcast>, EVEX_V128;
2907 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2908 broadcast>, EVEX_V256;
2909 }
2910}
2911
2912multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002913 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002914 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002915 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002916 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002917 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2918 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2919 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2920 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2921 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002922}
2923
Asaf Badouh696e8e02015-10-18 11:04:38 +00002924defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2925 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002926
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002927//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928// Mask register copy, including
2929// - copy between mask registers
2930// - load/store mask registers
2931// - copy from GPR to mask register and vice versa
2932//
2933multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2934 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002935 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002936 let hasSideEffects = 0 in
2937 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2938 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2939 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2940 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2941 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2942 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2943 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2944 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945}
2946
2947multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2948 string OpcodeStr,
2949 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002950 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002952 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002953 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002954 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002955 }
2956}
2957
Robert Khasanov74acbb72014-07-23 14:49:42 +00002958let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002959 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002960 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2961 VEX, PD;
2962
2963let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002964 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002965 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002966 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002967
2968let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002969 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2970 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002971 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2972 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002973 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2974 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002975 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2976 VEX, XD, VEX_W;
2977}
2978
2979// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002980def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002981 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002982def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002983 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002984
2985def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002986 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002987def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002988 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002989
2990def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002991 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002992def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002993 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002994
2995def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002996 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002997def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2998 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002999def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00003000 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00003001
3002def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
3003 (COPY_TO_REGCLASS GR32:$src, VK32)>;
3004def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
3005 (COPY_TO_REGCLASS VK32:$src, GR32)>;
3006def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
3007 (COPY_TO_REGCLASS GR64:$src, VK64)>;
3008def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
3009 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010
Robert Khasanov74acbb72014-07-23 14:49:42 +00003011// Load/store kreg
3012let Predicates = [HasDQI] in {
3013 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
3014 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003015 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
3016 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00003017
3018 def : Pat<(store VK4:$src, addr:$dst),
3019 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
3020 def : Pat<(store VK2:$src, addr:$dst),
3021 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003022 def : Pat<(store VK1:$src, addr:$dst),
3023 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003024
3025 def : Pat<(v2i1 (load addr:$src)),
3026 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
3027 def : Pat<(v4i1 (load addr:$src)),
3028 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003029}
3030let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00003031 def : Pat<(store VK1:$src, addr:$dst),
3032 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003033 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
3034 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003035 def : Pat<(store VK2:$src, addr:$dst),
3036 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003037 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
3038 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003039 def : Pat<(store VK4:$src, addr:$dst),
3040 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003041 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
3042 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003043 def : Pat<(store VK8:$src, addr:$dst),
3044 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003045 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
3046 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003047
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003048 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003049 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003050 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003051 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003052 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003053 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003054}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003055
Robert Khasanov74acbb72014-07-23 14:49:42 +00003056let Predicates = [HasAVX512] in {
3057 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003059 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00003060 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003061 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
3062 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003063}
3064let Predicates = [HasBWI] in {
3065 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
3066 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003067 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
3068 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003069 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
3070 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003071 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
3072 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003073}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00003074
Robert Khasanov74acbb72014-07-23 14:49:42 +00003075let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00003076 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
3077 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
3078 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003079
Simon Pilgrim64fff142017-07-16 18:37:23 +00003080 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003081 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003082
Guy Blank548e22a2017-05-19 12:35:15 +00003083 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
3084 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003085
Simon Pilgrim64fff142017-07-16 18:37:23 +00003086 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003087 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003088
Simon Pilgrim64fff142017-07-16 18:37:23 +00003089 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00003090 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
3091 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003092
Guy Blank548e22a2017-05-19 12:35:15 +00003093 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
3094 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
3095 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
3096 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
3097 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
3098 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
3099 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003100
Guy Blank548e22a2017-05-19 12:35:15 +00003101 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3102 (COPY_TO_REGCLASS
3103 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3104 GR8:$src, sub_8bit), (i32 1))), VK1)>;
3105 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3106 (COPY_TO_REGCLASS
3107 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3108 GR8:$src, sub_8bit), (i32 1))), VK16)>;
3109 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3110 (COPY_TO_REGCLASS
3111 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3112 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00003113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115
3116// Mask unary operation
3117// - KNOT
3118multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00003119 RegisterClass KRC, SDPatternOperator OpNode,
3120 Predicate prd> {
3121 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003123 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124 [(set KRC:$dst, (OpNode KRC:$src))]>;
3125}
3126
Robert Khasanov74acbb72014-07-23 14:49:42 +00003127multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
3128 SDPatternOperator OpNode> {
3129 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
3130 HasDQI>, VEX, PD;
3131 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
3132 HasAVX512>, VEX, PS;
3133 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
3134 HasBWI>, VEX, PD, VEX_W;
3135 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
3136 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137}
3138
Craig Topper7b9cc142016-11-03 06:04:28 +00003139defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140
Robert Khasanov74acbb72014-07-23 14:49:42 +00003141// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00003142let Predicates = [HasAVX512, NoDQI] in
3143def : Pat<(vnot VK8:$src),
3144 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
3145
3146def : Pat<(vnot VK4:$src),
3147 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
3148def : Pat<(vnot VK2:$src),
3149 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150
3151// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00003152// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00003154 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003155 Predicate prd, bit IsCommutable> {
3156 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
3158 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003159 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
3161}
3162
Robert Khasanov595683d2014-07-28 13:46:45 +00003163multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00003164 SDPatternOperator OpNode, bit IsCommutable,
3165 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003166 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003167 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003168 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00003169 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003170 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003171 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003172 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003173 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174}
3175
3176def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3177def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003178// These nodes use 'vnot' instead of 'not' to support vectors.
3179def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3180def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003181
Craig Topper7b9cc142016-11-03 06:04:28 +00003182defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
3183defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
3184defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
3185defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
3186defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
3187defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003188
Craig Topper7b9cc142016-11-03 06:04:28 +00003189multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3190 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003191 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3192 // for the DQI set, this type is legal and KxxxB instruction is used
3193 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003194 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003195 (COPY_TO_REGCLASS
3196 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3197 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3198
3199 // All types smaller than 8 bits require conversion anyway
3200 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3201 (COPY_TO_REGCLASS (Inst
3202 (COPY_TO_REGCLASS VK1:$src1, VK16),
3203 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003204 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003205 (COPY_TO_REGCLASS (Inst
3206 (COPY_TO_REGCLASS VK2:$src1, VK16),
3207 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003208 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003209 (COPY_TO_REGCLASS (Inst
3210 (COPY_TO_REGCLASS VK4:$src1, VK16),
3211 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003212}
3213
Craig Topper7b9cc142016-11-03 06:04:28 +00003214defm : avx512_binop_pat<and, and, KANDWrr>;
3215defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3216defm : avx512_binop_pat<or, or, KORWrr>;
3217defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3218defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003219
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003221multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3222 RegisterClass KRCSrc, Predicate prd> {
3223 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003224 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003225 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3226 (ins KRC:$src1, KRC:$src2),
3227 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3228 VEX_4V, VEX_L;
3229
3230 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3231 (!cast<Instruction>(NAME##rr)
3232 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3233 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3234 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235}
3236
Igor Bregera54a1a82015-09-08 13:10:00 +00003237defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3238defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3239defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003241// Mask bit testing
3242multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003243 SDNode OpNode, Predicate prd> {
3244 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003246 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3248}
3249
Igor Breger5ea0a6812015-08-31 13:30:19 +00003250multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3251 Predicate prdW = HasAVX512> {
3252 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3253 VEX, PD;
3254 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3255 VEX, PS;
3256 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3257 VEX, PS, VEX_W;
3258 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3259 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003260}
3261
3262defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003263defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003265// Mask shift
3266multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3267 SDNode OpNode> {
3268 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003269 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003271 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3273}
3274
3275multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3276 SDNode OpNode> {
3277 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003278 VEX, TAPD, VEX_W;
3279 let Predicates = [HasDQI] in
3280 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3281 VEX, TAPD;
3282 let Predicates = [HasBWI] in {
3283 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3284 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003285 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3286 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003287 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003288}
3289
Craig Topper3b7e8232017-01-30 00:06:01 +00003290defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3291defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292
Ayman Musa721d97f2017-06-27 12:08:37 +00003293multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3294def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3295 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3296 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3297 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3298
Simon Pilgrim64fff142017-07-16 18:37:23 +00003299def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003300 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3301 (i64 0)),
3302 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3303 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3304 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3305 (i8 8)), (i8 8))>;
3306
Simon Pilgrim64fff142017-07-16 18:37:23 +00003307def : Pat<(insert_subvector (v16i1 immAllZerosV),
3308 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003309 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3310 (i64 0)),
3311 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3312 (COPY_TO_REGCLASS VK8:$mask, VK16),
3313 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3314 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3315 (i8 8)), (i8 8))>;
3316}
3317
3318multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3319 AVX512VLVectorVTInfo _> {
3320def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3321 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3322 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3323 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3324 imm:$cc), VK8)>;
3325
Simon Pilgrim64fff142017-07-16 18:37:23 +00003326def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003327 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3328 (i64 0)),
3329 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3330 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3331 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3332 imm:$cc),
3333 (i8 8)), (i8 8))>;
3334
Simon Pilgrim64fff142017-07-16 18:37:23 +00003335def : Pat<(insert_subvector (v16i1 immAllZerosV),
3336 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003337 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3338 (i64 0)),
3339 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3340 (COPY_TO_REGCLASS VK8:$mask, VK16),
3341 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3342 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3343 imm:$cc),
3344 (i8 8)), (i8 8))>;
3345}
3346
3347let Predicates = [HasAVX512, NoVLX] in {
3348 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3349 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3350
3351 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3352 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3353 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3354}
3355
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356// Mask setting all 0s or 1s
3357multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3358 let Predicates = [HasAVX512] in
3359 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3360 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3361 [(set KRC:$dst, (VT Val))]>;
3362}
3363
3364multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003366 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3367 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368}
3369
3370defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3371defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3372
3373// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3374let Predicates = [HasAVX512] in {
3375 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003376 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3377 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003378 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003380 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3381 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003382 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003384
3385// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3386multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3387 RegisterClass RC, ValueType VT> {
3388 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3389 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003390
Igor Bregerf1bd7612016-03-06 07:46:03 +00003391 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003392 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003393}
Guy Blank548e22a2017-05-19 12:35:15 +00003394defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3395defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3396defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3397defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3398defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3399defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003400
3401defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3402defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3403defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3404defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3405defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3406
3407defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3408defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3409defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3410defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3411
3412defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3413defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3414defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3415
3416defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3417defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3418
3419defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003420
Igor Breger999ac752016-03-08 15:21:25 +00003421def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003422 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003423 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3424 VK2))>;
3425def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003426 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003427 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3428 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3430 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003431def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3432 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003433def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3434 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3435
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003436
Igor Breger86724082016-08-14 05:25:07 +00003437// Patterns for kmask shift
3438multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003439 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003440 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003441 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003442 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003443 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003444 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003445 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003446 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003447 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003448 RC))>;
3449}
3450
3451defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3452defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3453defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454//===----------------------------------------------------------------------===//
3455// AVX-512 - Aligned and unaligned load and store
3456//
3457
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003458
3459multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003460 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003461 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003462 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003463 let hasSideEffects = 0 in {
3464 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003465 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003466 _.ExeDomain>, EVEX;
3467 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3468 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003469 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003470 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003471 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003472 (_.VT _.RC:$src),
3473 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003474 EVEX, EVEX_KZ;
3475
Craig Toppercb0e7492017-07-31 17:35:44 +00003476 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003477 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003478 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003479 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003480 !if(NoRMPattern, [],
3481 [(set _.RC:$dst,
3482 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003483 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003484
Craig Topper63e2cd62017-01-14 07:50:52 +00003485 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003486 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3487 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3488 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3489 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003490 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003491 (_.VT _.RC:$src1),
3492 (_.VT _.RC:$src0))))], _.ExeDomain>,
3493 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003494 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003495 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3496 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003497 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3498 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003499 [(set _.RC:$dst, (_.VT
3500 (vselect _.KRCWM:$mask,
3501 (_.VT (bitconvert (ld_frag addr:$src1))),
3502 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003503 }
Craig Toppere1cac152016-06-07 07:27:54 +00003504 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003505 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3506 (ins _.KRCWM:$mask, _.MemOp:$src),
3507 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3508 "${dst} {${mask}} {z}, $src}",
3509 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3510 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3511 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003512 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003513 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3514 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3515
3516 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3517 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3518
3519 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3520 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3521 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522}
3523
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003524multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3525 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003526 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003527 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003528 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003529 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003530
3531 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003532 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003533 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003534 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003535 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003536 }
3537}
3538
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003539multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3540 AVX512VLVectorVTInfo _,
3541 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003542 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003543 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003544 let Predicates = [prd] in
3545 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003546 masked_load_unaligned, NoRMPattern,
3547 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003548
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003549 let Predicates = [prd, HasVLX] in {
3550 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003551 masked_load_unaligned, NoRMPattern,
3552 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003553 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003554 masked_load_unaligned, NoRMPattern,
3555 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003556 }
3557}
3558
3559multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003560 PatFrag st_frag, PatFrag mstore, string Name,
3561 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003562
Craig Topper99f6b622016-05-01 01:03:56 +00003563 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003564 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3565 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003566 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003567 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3568 (ins _.KRCWM:$mask, _.RC:$src),
3569 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3570 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003571 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003572 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003573 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003574 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003575 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003576 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003577 }
Igor Breger81b79de2015-11-19 07:43:43 +00003578
Craig Topper2462a712017-08-01 15:31:24 +00003579 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003580 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003581 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003582 !if(NoMRPattern, [],
3583 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3584 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003585 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003586 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3587 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3588 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003589
3590 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3591 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3592 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003593}
3594
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003595
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003596multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003597 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003598 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003599 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003600 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003601 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003602
3603 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003604 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003605 masked_store_unaligned, Name#Z256,
3606 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003607 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003608 masked_store_unaligned, Name#Z128,
3609 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003610 }
3611}
3612
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003613multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003614 AVX512VLVectorVTInfo _, Predicate prd,
3615 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003616 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003617 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003618 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003619
3620 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003621 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003622 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003623 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003624 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003625 }
3626}
3627
3628defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3629 HasAVX512>,
3630 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003631 HasAVX512, "VMOVAPS">,
3632 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003633
3634defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3635 HasAVX512>,
3636 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003637 HasAVX512, "VMOVAPD">,
3638 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003639
Craig Topperc9293492016-02-26 06:50:29 +00003640defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003641 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003642 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3643 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003644 PS, EVEX_CD8<32, CD8VF>;
3645
Craig Topper4e7b8882016-10-03 02:00:29 +00003646defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003647 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003648 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3649 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003650 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003651
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003652defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3653 HasAVX512>,
3654 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003655 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003656 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003658defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3659 HasAVX512>,
3660 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003661 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003662 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003663
Craig Toppercb0e7492017-07-31 17:35:44 +00003664defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003665 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003666 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003667 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003668
Craig Toppercb0e7492017-07-31 17:35:44 +00003669defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003670 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003671 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003672 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003673
Craig Topperc9293492016-02-26 06:50:29 +00003674defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003675 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003676 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003677 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003678 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003679
Craig Topperc9293492016-02-26 06:50:29 +00003680defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003681 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003682 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003683 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003684 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003685
Craig Topperd875d6b2016-09-29 06:07:09 +00003686// Special instructions to help with spilling when we don't have VLX. We need
3687// to load or store from a ZMM register instead. These are converted in
3688// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003689let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003690 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3691def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3692 "", []>;
3693def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3694 "", []>;
3695def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3696 "", []>;
3697def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3698 "", []>;
3699}
3700
3701let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003702def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003703 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003704def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003705 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003706def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003707 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003708def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003709 "", []>;
3710}
3711
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003712def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003713 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003714 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003715 VK8), VR512:$src)>;
3716
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003717def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003718 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003719 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003720
Craig Topper33c550c2016-05-22 00:39:30 +00003721// These patterns exist to prevent the above patterns from introducing a second
3722// mask inversion when one already exists.
3723def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3724 (bc_v8i64 (v16i32 immAllZerosV)),
3725 (v8i64 VR512:$src))),
3726 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3727def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3728 (v16i32 immAllZerosV),
3729 (v16i32 VR512:$src))),
3730 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3731
Craig Topper96ab6fd2017-01-09 04:19:34 +00003732// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3733// available. Use a 512-bit operation and extract.
3734let Predicates = [HasAVX512, NoVLX] in {
3735def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3736 (v8f32 VR256X:$src0))),
3737 (EXTRACT_SUBREG
3738 (v16f32
3739 (VMOVAPSZrrk
3740 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3741 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3742 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3743 sub_ymm)>;
3744
3745def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3746 (v8i32 VR256X:$src0))),
3747 (EXTRACT_SUBREG
3748 (v16i32
3749 (VMOVDQA32Zrrk
3750 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3751 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3752 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3753 sub_ymm)>;
3754}
3755
Craig Topper2462a712017-08-01 15:31:24 +00003756let Predicates = [HasAVX512] in {
3757 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003758 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003759 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003760 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003761 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3762 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3763 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3764 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3765 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3766}
3767
3768let Predicates = [HasVLX] in {
3769 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003770 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3771 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3772 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3773 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3774 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3775 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3776 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3777 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003778
Craig Topper2462a712017-08-01 15:31:24 +00003779 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003780 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003781 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003782 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003783 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3784 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3785 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3786 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3787 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003788
Craig Topper95bdabd2016-05-22 23:44:33 +00003789 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3790 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3791 def : Pat<(alignedstore (v2f64 (extract_subvector
3792 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3793 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3794 def : Pat<(alignedstore (v4f32 (extract_subvector
3795 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3796 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3797 def : Pat<(alignedstore (v2i64 (extract_subvector
3798 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3799 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3800 def : Pat<(alignedstore (v4i32 (extract_subvector
3801 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3802 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3803 def : Pat<(alignedstore (v8i16 (extract_subvector
3804 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3805 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3806 def : Pat<(alignedstore (v16i8 (extract_subvector
3807 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3808 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3809
3810 def : Pat<(store (v2f64 (extract_subvector
3811 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3812 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3813 def : Pat<(store (v4f32 (extract_subvector
3814 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3815 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3816 def : Pat<(store (v2i64 (extract_subvector
3817 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3818 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3819 def : Pat<(store (v4i32 (extract_subvector
3820 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3821 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3822 def : Pat<(store (v8i16 (extract_subvector
3823 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3824 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3825 def : Pat<(store (v16i8 (extract_subvector
3826 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3827 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3828
3829 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3830 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3831 def : Pat<(alignedstore (v2f64 (extract_subvector
3832 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3833 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3834 def : Pat<(alignedstore (v4f32 (extract_subvector
3835 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3836 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3837 def : Pat<(alignedstore (v2i64 (extract_subvector
3838 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3839 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3840 def : Pat<(alignedstore (v4i32 (extract_subvector
3841 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3842 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3843 def : Pat<(alignedstore (v8i16 (extract_subvector
3844 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3845 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3846 def : Pat<(alignedstore (v16i8 (extract_subvector
3847 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3848 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3849
3850 def : Pat<(store (v2f64 (extract_subvector
3851 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3852 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3853 def : Pat<(store (v4f32 (extract_subvector
3854 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3855 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3856 def : Pat<(store (v2i64 (extract_subvector
3857 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3858 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3859 def : Pat<(store (v4i32 (extract_subvector
3860 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3861 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3862 def : Pat<(store (v8i16 (extract_subvector
3863 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3864 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3865 def : Pat<(store (v16i8 (extract_subvector
3866 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3867 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3868
3869 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3870 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topperafa69ee2017-08-19 23:21:21 +00003871 def : Pat<(alignedstore (v4f64 (extract_subvector
3872 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003873 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003874 def : Pat<(alignedstore (v8f32 (extract_subvector
3875 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003876 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003877 def : Pat<(alignedstore (v4i64 (extract_subvector
3878 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003879 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003880 def : Pat<(alignedstore (v8i32 (extract_subvector
3881 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003882 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003883 def : Pat<(alignedstore (v16i16 (extract_subvector
3884 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003885 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003886 def : Pat<(alignedstore (v32i8 (extract_subvector
3887 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003888 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3889
3890 def : Pat<(store (v4f64 (extract_subvector
3891 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3892 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3893 def : Pat<(store (v8f32 (extract_subvector
3894 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3895 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3896 def : Pat<(store (v4i64 (extract_subvector
3897 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3898 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3899 def : Pat<(store (v8i32 (extract_subvector
3900 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3901 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3902 def : Pat<(store (v16i16 (extract_subvector
3903 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3904 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3905 def : Pat<(store (v32i8 (extract_subvector
3906 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3907 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper8ee36ff2017-09-03 17:52:25 +00003908
3909 // If we're inserting into an all zeros vector, just use a plain move which
3910 // will zero the upper bits.
3911 // TODO: Is there a safe way to detect whether the producing instruction
3912 // already zeroed the upper bits?
3913
3914 // 128->256 register form.
3915 def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3916 (v2f64 VR128:$src), (iPTR 0))),
3917 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128:$src), sub_xmm)>;
3918 def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3919 (v4f32 VR128:$src), (iPTR 0))),
3920 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128:$src), sub_xmm)>;
3921 def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3922 (v2i64 VR128:$src), (iPTR 0))),
3923 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3924 def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3925 (v4i32 VR128:$src), (iPTR 0))),
3926 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3927 def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3928 (v8i16 VR128:$src), (iPTR 0))),
3929 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3930 def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3931 (v16i8 VR128:$src), (iPTR 0))),
3932 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3933
3934 // 128->256 memory form.
3935 def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3936 (loadv2f64 addr:$src), (iPTR 0))),
3937 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>;
3938 def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3939 (loadv4f32 addr:$src), (iPTR 0))),
3940 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>;
3941 def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3942 (loadv2i64 addr:$src), (iPTR 0))),
3943 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3944 def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3945 (bc_v4i32 (loadv2i64 addr:$src)),
3946 (iPTR 0))),
3947 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3948 def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3949 (bc_v8i16 (loadv2i64 addr:$src)),
3950 (iPTR 0))),
3951 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3952 def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3953 (bc_v16i8 (loadv2i64 addr:$src)),
3954 (iPTR 0))),
3955 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3956
3957 // 128->512 register form.
3958 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3959 (v2f64 VR128X:$src), (iPTR 0))),
3960 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128X:$src), sub_xmm)>;
3961 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3962 (v4f32 VR128X:$src), (iPTR 0))),
3963 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128X:$src), sub_xmm)>;
3964 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3965 (v2i64 VR128X:$src), (iPTR 0))),
3966 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3967 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3968 (v4i32 VR128X:$src), (iPTR 0))),
3969 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3970 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3971 (v8i16 VR128X:$src), (iPTR 0))),
3972 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3973 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3974 (v16i8 VR128X:$src), (iPTR 0))),
3975 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3976
3977 // 128->512 memory form.
3978 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3979 (loadv2f64 addr:$src), (iPTR 0))),
3980 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>;
3981 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3982 (loadv4f32 addr:$src), (iPTR 0))),
3983 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>;
3984 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3985 (loadv2i64 addr:$src), (iPTR 0))),
3986 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3987 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3988 (bc_v4i32 (loadv2i64 addr:$src)),
3989 (iPTR 0))),
3990 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3991 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3992 (bc_v8i16 (loadv2i64 addr:$src)),
3993 (iPTR 0))),
3994 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3995 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3996 (bc_v16i8 (loadv2i64 addr:$src)),
3997 (iPTR 0))),
3998 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3999
4000 // 256->512 register form.
4001 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4002 (v4f64 VR256X:$src), (iPTR 0))),
4003 (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rr VR256X:$src), sub_ymm)>;
4004 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4005 (v8f32 VR256X:$src), (iPTR 0))),
4006 (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rr VR256X:$src), sub_ymm)>;
4007 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4008 (v4i64 VR256X:$src), (iPTR 0))),
4009 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4010 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4011 (v8i32 VR256X:$src), (iPTR 0))),
4012 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4013 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4014 (v16i16 VR256X:$src), (iPTR 0))),
4015 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4016 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4017 (v32i8 VR256X:$src), (iPTR 0))),
4018 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4019
4020 // 256->512 memory form.
4021 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4022 (loadv4f64 addr:$src), (iPTR 0))),
4023 (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rm addr:$src), sub_ymm)>;
4024 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4025 (loadv8f32 addr:$src), (iPTR 0))),
4026 (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rm addr:$src), sub_ymm)>;
4027 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4028 (loadv4i64 addr:$src), (iPTR 0))),
4029 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4030 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4031 (bc_v8i32 (loadv4i64 addr:$src)),
4032 (iPTR 0))),
4033 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4034 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4035 (bc_v16i16 (loadv4i64 addr:$src)),
4036 (iPTR 0))),
4037 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4038 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4039 (bc_v32i8 (loadv4i64 addr:$src)),
4040 (iPTR 0))),
4041 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4042}
4043
4044let Predicates = [HasAVX512, NoVLX] in {
4045 // If we're inserting into an all zeros vector, just use a plain move which
4046 // will zero the upper bits.
4047 // TODO: Is there a safe way to detect whether the producing instruction
4048 // already zeroed the upper bits?
Craig Topperfcf6bc52017-09-03 22:25:50 +00004049
4050 // 128->512 register form.
4051 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4052 (v2f64 VR128:$src), (iPTR 0))),
4053 (SUBREG_TO_REG (i64 0), (VMOVAPDrr VR128:$src), sub_xmm)>;
4054 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4055 (v4f32 VR128:$src), (iPTR 0))),
4056 (SUBREG_TO_REG (i64 0), (VMOVAPSrr VR128:$src), sub_xmm)>;
4057 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4058 (v2i64 VR128:$src), (iPTR 0))),
4059 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4060 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4061 (v4i32 VR128:$src), (iPTR 0))),
4062 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4063 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4064 (v8i16 VR128:$src), (iPTR 0))),
4065 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4066 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4067 (v16i8 VR128:$src), (iPTR 0))),
4068 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4069
4070 // 128->512 memory form.
4071 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4072 (loadv2f64 addr:$src), (iPTR 0))),
4073 (SUBREG_TO_REG (i64 0), (VMOVAPDrm addr:$src), sub_xmm)>;
4074 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4075 (loadv4f32 addr:$src), (iPTR 0))),
4076 (SUBREG_TO_REG (i64 0), (VMOVAPSrm addr:$src), sub_xmm)>;
4077 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4078 (loadv2i64 addr:$src), (iPTR 0))),
4079 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4080 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4081 (bc_v4i32 (loadv2i64 addr:$src)),
4082 (iPTR 0))),
4083 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4084 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4085 (bc_v8i16 (loadv2i64 addr:$src)),
4086 (iPTR 0))),
4087 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4088 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4089 (bc_v16i8 (loadv2i64 addr:$src)),
4090 (iPTR 0))),
4091 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4092
4093 // 256->512 register form.
Craig Topper8ee36ff2017-09-03 17:52:25 +00004094 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4095 (v4f64 VR256:$src), (iPTR 0))),
4096 (SUBREG_TO_REG (i64 0), (VMOVAPDYrr VR256:$src), sub_ymm)>;
4097 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4098 (v8f32 VR256:$src), (iPTR 0))),
4099 (SUBREG_TO_REG (i64 0), (VMOVAPSYrr VR256:$src), sub_ymm)>;
4100 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4101 (v4i64 VR256:$src), (iPTR 0))),
4102 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4103 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4104 (v8i32 VR256:$src), (iPTR 0))),
4105 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4106 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4107 (v16i16 VR256:$src), (iPTR 0))),
4108 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4109 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4110 (v32i8 VR256:$src), (iPTR 0))),
4111 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4112
Craig Topperfcf6bc52017-09-03 22:25:50 +00004113 // 256->512 memory form.
Craig Topper8ee36ff2017-09-03 17:52:25 +00004114 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4115 (loadv4f64 addr:$src), (iPTR 0))),
4116 (SUBREG_TO_REG (i64 0), (VMOVAPDYrm addr:$src), sub_ymm)>;
4117 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4118 (loadv8f32 addr:$src), (iPTR 0))),
4119 (SUBREG_TO_REG (i64 0), (VMOVAPSYrm addr:$src), sub_ymm)>;
4120 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4121 (loadv4i64 addr:$src), (iPTR 0))),
4122 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4123 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4124 (bc_v8i32 (loadv4i64 addr:$src)),
4125 (iPTR 0))),
4126 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4127 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4128 (bc_v16i16 (loadv4i64 addr:$src)),
4129 (iPTR 0))),
4130 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4131 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4132 (bc_v32i8 (loadv4i64 addr:$src)),
4133 (iPTR 0))),
4134 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00004135}
4136
Craig Topper80075a52017-08-27 19:03:36 +00004137multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
4138 X86VectorVTInfo To, X86VectorVTInfo Cast> {
4139 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
4140 (bitconvert
4141 (To.VT (extract_subvector
4142 (From.VT From.RC:$src), (iPTR 0)))),
4143 To.RC:$src0)),
4144 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
4145 Cast.RC:$src0, Cast.KRCWM:$mask,
4146 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
4147
4148 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
4149 (bitconvert
4150 (To.VT (extract_subvector
4151 (From.VT From.RC:$src), (iPTR 0)))),
4152 Cast.ImmAllZerosV)),
4153 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
4154 Cast.KRCWM:$mask,
4155 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
4156}
4157
4158
Craig Topperd27386a2017-08-25 23:34:59 +00004159let Predicates = [HasVLX] in {
4160// A masked extract from the first 128-bits of a 256-bit vector can be
4161// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004162defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
4163defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
4164defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
4165defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
4166defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
4167defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
4168defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
4169defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
4170defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
4171defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
4172defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
4173defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004174
4175// A masked extract from the first 128-bits of a 512-bit vector can be
4176// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004177defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
4178defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
4179defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
4180defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
4181defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
4182defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
4183defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
4184defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
4185defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
4186defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
4187defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
4188defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004189
4190// A masked extract from the first 256-bits of a 512-bit vector can be
4191// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004192defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
4193defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
4194defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
4195defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
4196defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
4197defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
4198defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
4199defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
4200defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
4201defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
4202defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
4203defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004204}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004205
4206// Move Int Doubleword to Packed Double Int
4207//
4208let ExeDomain = SSEPackedInt in {
4209def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
4210 "vmovd\t{$src, $dst|$dst, $src}",
4211 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004212 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00004213 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004214def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004215 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004216 [(set VR128X:$dst,
4217 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00004218 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004219def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004220 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004221 [(set VR128X:$dst,
4222 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00004223 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00004224let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
4225def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
4226 (ins i64mem:$src),
4227 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00004228 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00004229let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00004230def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004231 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004232 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004233 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00004234def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
4235 "vmovq\t{$src, $dst|$dst, $src}",
4236 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
4237 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00004238def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004239 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004240 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00004242def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004243 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004244 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004245 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
4246 EVEX_CD8<64, CD8VT1>;
4247}
4248} // ExeDomain = SSEPackedInt
4249
4250// Move Int Doubleword to Single Scalar
4251//
4252let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
4253def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
4254 "vmovd\t{$src, $dst|$dst, $src}",
4255 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00004256 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004257
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004258def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004259 "vmovd\t{$src, $dst|$dst, $src}",
4260 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
4261 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
4262} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
4263
4264// Move doubleword from xmm register to r/m32
4265//
4266let ExeDomain = SSEPackedInt in {
4267def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
4268 "vmovd\t{$src, $dst|$dst, $src}",
4269 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004270 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00004271 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004272def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004273 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004274 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004275 [(store (i32 (extractelt (v4i32 VR128X:$src),
4276 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
4277 EVEX, EVEX_CD8<32, CD8VT1>;
4278} // ExeDomain = SSEPackedInt
4279
4280// Move quadword from xmm1 register to r/m64
4281//
4282let ExeDomain = SSEPackedInt in {
4283def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
4284 "vmovq\t{$src, $dst|$dst, $src}",
4285 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00004287 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004288 Requires<[HasAVX512, In64BitMode]>;
4289
Craig Topperc648c9b2015-12-28 06:11:42 +00004290let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
4291def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
4292 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00004293 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00004294 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295
Craig Topperc648c9b2015-12-28 06:11:42 +00004296def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
4297 (ins i64mem:$dst, VR128X:$src),
4298 "vmovq\t{$src, $dst|$dst, $src}",
4299 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
4300 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00004301 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00004302 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
4303
4304let hasSideEffects = 0 in
4305def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004306 (ins VR128X:$src),
4307 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
4308 EVEX, VEX_W;
4309} // ExeDomain = SSEPackedInt
4310
4311// Move Scalar Single to Double Int
4312//
4313let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
4314def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
4315 (ins FR32X:$src),
4316 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004317 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00004318 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004319def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004320 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004321 "vmovd\t{$src, $dst|$dst, $src}",
4322 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
4323 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
4324} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
4325
4326// Move Quadword Int to Packed Quadword Int
4327//
4328let ExeDomain = SSEPackedInt in {
4329def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
4330 (ins i64mem:$src),
4331 "vmovq\t{$src, $dst|$dst, $src}",
4332 [(set VR128X:$dst,
4333 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
4334 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
4335} // ExeDomain = SSEPackedInt
4336
4337//===----------------------------------------------------------------------===//
4338// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004339//===----------------------------------------------------------------------===//
4340
Craig Topperc7de3a12016-07-29 02:49:08 +00004341multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00004342 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00004343 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
4344 (ins _.RC:$src1, _.FRC:$src2),
4345 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4346 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
4347 (scalar_to_vector _.FRC:$src2))))],
4348 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
4349 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004350 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004351 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
4352 "$dst {${mask}} {z}, $src1, $src2}"),
4353 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004354 (_.VT (OpNode _.RC:$src1,
4355 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004356 _.ImmAllZerosV)))],
4357 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
4358 let Constraints = "$src0 = $dst" in
4359 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004360 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004361 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
4362 "$dst {${mask}}, $src1, $src2}"),
4363 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004364 (_.VT (OpNode _.RC:$src1,
4365 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004366 (_.VT _.RC:$src0))))],
4367 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00004368 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00004369 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
4370 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4371 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
4372 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
4373 let mayLoad = 1, hasSideEffects = 0 in {
4374 let Constraints = "$src0 = $dst" in
4375 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4376 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
4377 !strconcat(asm, "\t{$src, $dst {${mask}}|",
4378 "$dst {${mask}}, $src}"),
4379 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
4380 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4381 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
4382 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
4383 "$dst {${mask}} {z}, $src}"),
4384 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00004385 }
Craig Toppere1cac152016-06-07 07:27:54 +00004386 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
4387 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4388 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
4389 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00004390 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00004391 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
4392 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
4393 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4394 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004395}
4396
Asaf Badouh41ecf462015-12-06 13:26:56 +00004397defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
4398 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004399
Asaf Badouh41ecf462015-12-06 13:26:56 +00004400defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4401 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004402
Ayman Musa46af8f92016-11-13 14:29:32 +00004403
4404multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4405 PatLeaf ZeroFP, X86VectorVTInfo _> {
4406
4407def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004408 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004409 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004410 (_.EltVT _.FRC:$src1),
4411 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004412 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00004413 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
4414 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004415 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004416 _.RC)>;
4417
4418def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004419 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004420 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004421 (_.EltVT _.FRC:$src1),
4422 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004423 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00004424 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004425 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004426 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004427}
4428
4429multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4430 dag Mask, RegisterClass MaskRC> {
4431
4432def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004433 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00004434 (_.info256.VT (insert_subvector undef,
4435 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004436 (iPTR 0))),
4437 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004438 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004439 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004440 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004441
4442}
4443
Craig Topper058f2f62017-03-28 16:35:29 +00004444multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4445 AVX512VLVectorVTInfo _,
4446 dag Mask, RegisterClass MaskRC,
4447 SubRegIndex subreg> {
4448
4449def : Pat<(masked_store addr:$dst, Mask,
4450 (_.info512.VT (insert_subvector undef,
4451 (_.info256.VT (insert_subvector undef,
4452 (_.info128.VT _.info128.RC:$src),
4453 (iPTR 0))),
4454 (iPTR 0)))),
4455 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004456 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004457 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4458
4459}
4460
Ayman Musa46af8f92016-11-13 14:29:32 +00004461multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4462 dag Mask, RegisterClass MaskRC> {
4463
4464def : Pat<(_.info128.VT (extract_subvector
4465 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004466 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004467 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004468 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004469 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004470 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004471 addr:$srcAddr)>;
4472
4473def : Pat<(_.info128.VT (extract_subvector
4474 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4475 (_.info512.VT (insert_subvector undef,
4476 (_.info256.VT (insert_subvector undef,
4477 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004478 (iPTR 0))),
4479 (iPTR 0))))),
4480 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004481 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004482 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004483 addr:$srcAddr)>;
4484
4485}
4486
Craig Topper058f2f62017-03-28 16:35:29 +00004487multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4488 AVX512VLVectorVTInfo _,
4489 dag Mask, RegisterClass MaskRC,
4490 SubRegIndex subreg> {
4491
4492def : Pat<(_.info128.VT (extract_subvector
4493 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4494 (_.info512.VT (bitconvert
4495 (v16i32 immAllZerosV))))),
4496 (iPTR 0))),
4497 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004498 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004499 addr:$srcAddr)>;
4500
4501def : Pat<(_.info128.VT (extract_subvector
4502 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4503 (_.info512.VT (insert_subvector undef,
4504 (_.info256.VT (insert_subvector undef,
4505 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4506 (iPTR 0))),
4507 (iPTR 0))))),
4508 (iPTR 0))),
4509 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004510 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004511 addr:$srcAddr)>;
4512
4513}
4514
Ayman Musa46af8f92016-11-13 14:29:32 +00004515defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4516defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4517
4518defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4519 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004520defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4521 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4522defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4523 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004524
4525defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4526 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004527defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4528 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4529defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4530 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004531
Guy Blankb169d56d2017-07-31 08:26:14 +00004532def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4533 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4534 (COPY_TO_REGCLASS
4535 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4536 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4537 GR8:$mask, sub_8bit)), VK1WM),
4538 (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
4539
Craig Topper74ed0872016-05-18 06:55:59 +00004540def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004541 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004542 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004543
Guy Blankb169d56d2017-07-31 08:26:14 +00004544def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4545 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4546 (COPY_TO_REGCLASS
4547 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4548 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4549 GR8:$mask, sub_8bit)), VK1WM),
4550 (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
4551
Craig Topper74ed0872016-05-18 06:55:59 +00004552def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004553 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004554 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004555
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004556def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004557 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004558 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4559
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004560let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004561 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004562 (ins VR128X:$src1, FR32X:$src2),
4563 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4564 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4565 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004566
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004567let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004568 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4569 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004570 VR128X:$src1, FR32X:$src2),
4571 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4572 "$dst {${mask}}, $src1, $src2}",
4573 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4574 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004575
4576 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004577 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4578 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4579 "$dst {${mask}} {z}, $src1, $src2}",
4580 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4581 FoldGenData<"VMOVSSZrrkz">;
4582
Simon Pilgrim64fff142017-07-16 18:37:23 +00004583 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004584 (ins VR128X:$src1, FR64X:$src2),
4585 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4586 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4587 FoldGenData<"VMOVSDZrr">;
4588
4589let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004590 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4591 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004592 VR128X:$src1, FR64X:$src2),
4593 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4594 "$dst {${mask}}, $src1, $src2}",
4595 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004596 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004597
Simon Pilgrim64fff142017-07-16 18:37:23 +00004598 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4599 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004600 FR64X:$src2),
4601 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4602 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004603 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004604 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4605}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004606
4607let Predicates = [HasAVX512] in {
4608 let AddedComplexity = 15 in {
4609 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
4610 // MOVS{S,D} to the lower bits.
4611 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004612 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004613 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004614 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004615 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004616 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004617 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004618 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004619 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004620
4621 // Move low f32 and clear high bits.
4622 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4623 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004624 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004625 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4626 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4627 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004628 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004629 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004630 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4631 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004632 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004633 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4634 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4635 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004636 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004637 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004638
4639 let AddedComplexity = 20 in {
4640 // MOVSSrm zeros the high parts of the register; represent this
4641 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4642 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4643 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4644 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4645 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4646 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4647 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004648 def : Pat<(v4f32 (X86vzload addr:$src)),
4649 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004650
4651 // MOVSDrm zeros the high parts of the register; represent this
4652 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4653 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4654 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4655 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4656 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4657 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4658 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4659 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4660 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4661 def : Pat<(v2f64 (X86vzload addr:$src)),
4662 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4663
4664 // Represent the same patterns above but in the form they appear for
4665 // 256-bit types
4666 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4667 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004668 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004669 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4670 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4671 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004672 def : Pat<(v8f32 (X86vzload addr:$src)),
4673 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004674 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4675 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4676 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004677 def : Pat<(v4f64 (X86vzload addr:$src)),
4678 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004679
4680 // Represent the same patterns above but in the form they appear for
4681 // 512-bit types
4682 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4683 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4684 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4685 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4686 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4687 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004688 def : Pat<(v16f32 (X86vzload addr:$src)),
4689 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004690 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4691 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4692 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004693 def : Pat<(v8f64 (X86vzload addr:$src)),
4694 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004695 }
4696 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4697 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004698 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004699 FR32X:$src)), sub_xmm)>;
4700 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4701 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004702 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004703 FR64X:$src)), sub_xmm)>;
4704 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4705 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004706 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707
4708 // Move low f64 and clear high bits.
4709 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4710 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004711 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004712 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004713 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4714 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004715 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004716 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004717
4718 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004719 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004720 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004721 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004722 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004723 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004724
4725 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004726 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727 addr:$dst),
4728 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004729
4730 // Shuffle with VMOVSS
4731 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4732 (VMOVSSZrr (v4i32 VR128X:$src1),
4733 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4734 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4735 (VMOVSSZrr (v4f32 VR128X:$src1),
4736 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4737
4738 // 256-bit variants
4739 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
4740 (SUBREG_TO_REG (i32 0),
4741 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
4742 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
4743 sub_xmm)>;
4744 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
4745 (SUBREG_TO_REG (i32 0),
4746 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
4747 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
4748 sub_xmm)>;
4749
4750 // Shuffle with VMOVSD
4751 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4752 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4753 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4754 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004755
4756 // 256-bit variants
4757 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4758 (SUBREG_TO_REG (i32 0),
4759 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
4760 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
4761 sub_xmm)>;
4762 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4763 (SUBREG_TO_REG (i32 0),
4764 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
4765 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
4766 sub_xmm)>;
4767
4768 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4769 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4770 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4771 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4772 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4773 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4774 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4775 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4776}
4777
4778let AddedComplexity = 15 in
4779def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4780 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004781 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004782 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004783 (v2i64 VR128X:$src))))],
4784 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4785
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004786let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004787 let AddedComplexity = 15 in {
4788 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4789 (VMOVDI2PDIZrr GR32:$src)>;
4790
4791 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4792 (VMOV64toPQIZrr GR64:$src)>;
4793
4794 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4795 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4796 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004797
4798 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4799 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4800 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004801 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004802 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4803 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004804 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4805 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004806 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4807 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004808 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4809 (VMOVDI2PDIZrm addr:$src)>;
4810 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4811 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004812 def : Pat<(v4i32 (X86vzload addr:$src)),
4813 (VMOVDI2PDIZrm addr:$src)>;
4814 def : Pat<(v8i32 (X86vzload addr:$src)),
4815 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004817 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004818 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004819 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004820 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004821 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004822 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004823 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004825
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004826 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4827 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4828 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4829 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004830 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4831 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4832 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4833
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004834 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004835 def : Pat<(v16i32 (X86vzload addr:$src)),
4836 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004837 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004838 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004840//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004841// AVX-512 - Non-temporals
4842//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004843let SchedRW = [WriteLoad] in {
4844 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4845 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004846 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004847 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004848
Craig Topper2f90c1f2016-06-07 07:27:57 +00004849 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004850 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004851 (ins i256mem:$src),
4852 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004853 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004854 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004855
Robert Khasanoved882972014-08-13 10:46:00 +00004856 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004857 (ins i128mem:$src),
4858 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004859 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004860 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004861 }
Adam Nemetefd07852014-06-18 16:51:10 +00004862}
4863
Igor Bregerd3341f52016-01-20 13:11:47 +00004864multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4865 PatFrag st_frag = alignednontemporalstore,
4866 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004867 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004868 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004869 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004870 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4871 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004872}
4873
Igor Bregerd3341f52016-01-20 13:11:47 +00004874multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4875 AVX512VLVectorVTInfo VTInfo> {
4876 let Predicates = [HasAVX512] in
4877 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004878
Igor Bregerd3341f52016-01-20 13:11:47 +00004879 let Predicates = [HasAVX512, HasVLX] in {
4880 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4881 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004882 }
4883}
4884
Igor Bregerd3341f52016-01-20 13:11:47 +00004885defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4886defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4887defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004888
Craig Topper707c89c2016-05-08 23:43:17 +00004889let Predicates = [HasAVX512], AddedComplexity = 400 in {
4890 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4891 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4892 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4893 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4894 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4895 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004896
4897 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4898 (VMOVNTDQAZrm addr:$src)>;
4899 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4900 (VMOVNTDQAZrm addr:$src)>;
4901 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4902 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004903 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004904 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004905 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004906 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004907 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004908 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004909}
4910
Craig Topperc41320d2016-05-08 23:08:45 +00004911let Predicates = [HasVLX], AddedComplexity = 400 in {
4912 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4913 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4914 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4915 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4916 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4917 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4918
Simon Pilgrim9a896232016-06-07 13:34:24 +00004919 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4920 (VMOVNTDQAZ256rm addr:$src)>;
4921 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4922 (VMOVNTDQAZ256rm addr:$src)>;
4923 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4924 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004925 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004926 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004927 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004928 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004929 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004930 (VMOVNTDQAZ256rm addr:$src)>;
4931
Craig Topperc41320d2016-05-08 23:08:45 +00004932 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4933 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4934 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4935 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4936 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4937 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004938
4939 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4940 (VMOVNTDQAZ128rm addr:$src)>;
4941 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4942 (VMOVNTDQAZ128rm addr:$src)>;
4943 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4944 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004945 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004946 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004947 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004948 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004949 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004950 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004951}
4952
Adam Nemet7f62b232014-06-10 16:39:53 +00004953//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004954// AVX-512 - Integer arithmetic
4955//
4956multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004957 X86VectorVTInfo _, OpndItins itins,
4958 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004959 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004960 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004961 "$src2, $src1", "$src1, $src2",
4962 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004963 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004964 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004965
Craig Toppere1cac152016-06-07 07:27:54 +00004966 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4967 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4968 "$src2, $src1", "$src1, $src2",
4969 (_.VT (OpNode _.RC:$src1,
4970 (bitconvert (_.LdFrag addr:$src2)))),
4971 itins.rm>,
4972 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004973}
4974
4975multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4976 X86VectorVTInfo _, OpndItins itins,
4977 bit IsCommutable = 0> :
4978 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004979 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4980 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4981 "${src2}"##_.BroadcastStr##", $src1",
4982 "$src1, ${src2}"##_.BroadcastStr,
4983 (_.VT (OpNode _.RC:$src1,
4984 (X86VBroadcast
4985 (_.ScalarLdFrag addr:$src2)))),
4986 itins.rm>,
4987 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004988}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004989
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004990multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4991 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4992 Predicate prd, bit IsCommutable = 0> {
4993 let Predicates = [prd] in
4994 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4995 IsCommutable>, EVEX_V512;
4996
4997 let Predicates = [prd, HasVLX] in {
4998 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4999 IsCommutable>, EVEX_V256;
5000 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
5001 IsCommutable>, EVEX_V128;
5002 }
5003}
5004
Robert Khasanov545d1b72014-10-14 14:36:19 +00005005multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
5006 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
5007 Predicate prd, bit IsCommutable = 0> {
5008 let Predicates = [prd] in
5009 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
5010 IsCommutable>, EVEX_V512;
5011
5012 let Predicates = [prd, HasVLX] in {
5013 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
5014 IsCommutable>, EVEX_V256;
5015 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
5016 IsCommutable>, EVEX_V128;
5017 }
5018}
5019
5020multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
5021 OpndItins itins, Predicate prd,
5022 bit IsCommutable = 0> {
5023 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5024 itins, prd, IsCommutable>,
5025 VEX_W, EVEX_CD8<64, CD8VF>;
5026}
5027
5028multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
5029 OpndItins itins, Predicate prd,
5030 bit IsCommutable = 0> {
5031 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5032 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
5033}
5034
5035multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
5036 OpndItins itins, Predicate prd,
5037 bit IsCommutable = 0> {
5038 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
5039 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
5040}
5041
5042multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
5043 OpndItins itins, Predicate prd,
5044 bit IsCommutable = 0> {
5045 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
5046 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
5047}
5048
5049multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
5050 SDNode OpNode, OpndItins itins, Predicate prd,
5051 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00005052 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005053 IsCommutable>;
5054
Igor Bregerf2460112015-07-26 14:41:44 +00005055 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005056 IsCommutable>;
5057}
5058
5059multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
5060 SDNode OpNode, OpndItins itins, Predicate prd,
5061 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00005062 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005063 IsCommutable>;
5064
Igor Bregerf2460112015-07-26 14:41:44 +00005065 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005066 IsCommutable>;
5067}
5068
5069multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
5070 bits<8> opc_d, bits<8> opc_q,
5071 string OpcodeStr, SDNode OpNode,
5072 OpndItins itins, bit IsCommutable = 0> {
5073 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
5074 itins, HasAVX512, IsCommutable>,
5075 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
5076 itins, HasBWI, IsCommutable>;
5077}
5078
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005079multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00005080 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005081 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
5082 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00005083 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005084 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00005085 "$src2, $src1","$src1, $src2",
5086 (_Dst.VT (OpNode
5087 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005088 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00005089 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005090 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005091 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5092 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5093 "$src2, $src1", "$src1, $src2",
5094 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
5095 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005096 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00005097 AVX512BIBase, EVEX_4V;
5098
5099 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00005100 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00005101 OpcodeStr,
5102 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00005103 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005104 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
5105 (_Brdct.VT (X86VBroadcast
5106 (_Brdct.ScalarLdFrag addr:$src2)))))),
5107 itins.rm>,
5108 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005109}
5110
Robert Khasanov545d1b72014-10-14 14:36:19 +00005111defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
5112 SSE_INTALU_ITINS_P, 1>;
5113defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
5114 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00005115defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
5116 SSE_INTALU_ITINS_P, HasBWI, 1>;
5117defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
5118 SSE_INTALU_ITINS_P, HasBWI, 0>;
5119defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00005120 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00005121defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00005122 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00005123defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005124 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005125defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005126 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005127defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005128 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005129defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00005130 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005131defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00005132 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005133defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00005134 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00005135defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00005136 SSE_INTALU_ITINS_P, HasBWI, 1>;
5137
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005138multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005139 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
5140 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
5141 let Predicates = [prd] in
5142 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
5143 _SrcVTInfo.info512, _DstVTInfo.info512,
5144 v8i64_info, IsCommutable>,
5145 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
5146 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005147 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005148 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005149 v4i64x_info, IsCommutable>,
5150 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005151 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005152 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005153 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005154 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
5155 }
Michael Liao66233b72015-08-06 09:06:20 +00005156}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005157
5158defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005159 avx512vl_i32_info, avx512vl_i64_info,
5160 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005161defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005162 avx512vl_i32_info, avx512vl_i64_info,
5163 X86pmuludq, HasAVX512, 1>;
5164defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
5165 avx512vl_i8_info, avx512vl_i8_info,
5166 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005167
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005168multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5169 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00005170 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5171 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
5172 OpcodeStr,
5173 "${src2}"##_Src.BroadcastStr##", $src1",
5174 "$src1, ${src2}"##_Src.BroadcastStr,
5175 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
5176 (_Src.VT (X86VBroadcast
5177 (_Src.ScalarLdFrag addr:$src2))))))>,
5178 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005179}
5180
Michael Liao66233b72015-08-06 09:06:20 +00005181multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
5182 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00005183 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00005184 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005185 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00005186 "$src2, $src1","$src1, $src2",
5187 (_Dst.VT (OpNode
5188 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00005189 (_Src.VT _Src.RC:$src2))),
5190 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005191 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005192 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5193 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5194 "$src2, $src1", "$src1, $src2",
5195 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
5196 (bitconvert (_Src.LdFrag addr:$src2))))>,
5197 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005198}
5199
5200multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
5201 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005202 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005203 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
5204 v32i16_info>,
5205 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
5206 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005207 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005208 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
5209 v16i16x_info>,
5210 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
5211 v16i16x_info>, EVEX_V256;
5212 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
5213 v8i16x_info>,
5214 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
5215 v8i16x_info>, EVEX_V128;
5216 }
5217}
5218multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
5219 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005220 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005221 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
5222 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005223 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005224 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
5225 v32i8x_info>, EVEX_V256;
5226 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
5227 v16i8x_info>, EVEX_V128;
5228 }
5229}
Igor Bregerf7fd5472015-07-21 07:11:28 +00005230
5231multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
5232 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00005233 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005234 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00005235 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00005236 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005237 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00005238 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00005239 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005240 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00005241 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005242 }
5243}
5244
Craig Topperb6da6542016-05-01 17:38:32 +00005245defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
5246defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
5247defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
5248defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005249
Craig Topper5acb5a12016-05-01 06:24:57 +00005250defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
5251 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
5252defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00005253 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005254
Igor Bregerf2460112015-07-26 14:41:44 +00005255defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005256 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005257defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005258 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005259defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005260 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005261
Igor Bregerf2460112015-07-26 14:41:44 +00005262defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005263 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005264defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005265 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005266defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005267 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005268
Igor Bregerf2460112015-07-26 14:41:44 +00005269defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005270 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005271defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005272 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005273defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005274 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005275
Igor Bregerf2460112015-07-26 14:41:44 +00005276defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005277 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005278defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005279 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005280defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005281 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00005282
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00005283// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5284let Predicates = [HasDQI, NoVLX] in {
5285 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5286 (EXTRACT_SUBREG
5287 (VPMULLQZrr
5288 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5289 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5290 sub_ymm)>;
5291
5292 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5293 (EXTRACT_SUBREG
5294 (VPMULLQZrr
5295 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5296 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5297 sub_xmm)>;
5298}
5299
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005300//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005301// AVX-512 Logical Instructions
5302//===----------------------------------------------------------------------===//
5303
Craig Topperafce0ba2017-08-30 16:38:33 +00005304// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5305// be set to null_frag for 32-bit elements.
5306multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5307 SDPatternOperator OpNode,
5308 SDNode OpNodeMsk, X86VectorVTInfo _,
5309 bit IsCommutable = 0> {
5310 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005311 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5312 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5313 "$src2, $src1", "$src1, $src2",
5314 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5315 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005316 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5317 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005318 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005319 AVX512BIBase, EVEX_4V;
5320
Craig Topperafce0ba2017-08-30 16:38:33 +00005321 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005322 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5323 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5324 "$src2, $src1", "$src1, $src2",
5325 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5326 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005327 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005328 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005329 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005330 AVX512BIBase, EVEX_4V;
5331}
5332
Craig Topperafce0ba2017-08-30 16:38:33 +00005333// OpNodeMsk is the OpNode to use where element size is important. So use
5334// for all of the broadcast patterns.
5335multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5336 SDPatternOperator OpNode,
5337 SDNode OpNodeMsk, X86VectorVTInfo _,
5338 bit IsCommutable = 0> :
5339 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005340 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5341 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5342 "${src2}"##_.BroadcastStr##", $src1",
5343 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005344 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005345 (bitconvert
5346 (_.VT (X86VBroadcast
5347 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005348 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005349 (bitconvert
5350 (_.VT (X86VBroadcast
5351 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005352 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005353 AVX512BIBase, EVEX_4V, EVEX_B;
5354}
5355
Craig Topperafce0ba2017-08-30 16:38:33 +00005356multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5357 SDPatternOperator OpNode,
5358 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005359 bit IsCommutable = 0> {
5360 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00005361 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00005362 IsCommutable>, EVEX_V512;
5363
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005364 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00005365 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
5366 VTInfo.info256, IsCommutable>, EVEX_V256;
5367 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
5368 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005369 }
5370}
5371
Craig Topperabe80cc2016-08-28 06:06:28 +00005372multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005373 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005374 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
5375 avx512vl_i64_info, IsCommutable>,
5376 VEX_W, EVEX_CD8<64, CD8VF>;
5377 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
5378 avx512vl_i32_info, IsCommutable>,
5379 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005380}
5381
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005382defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
5383defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
5384defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
5385defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005386
5387//===----------------------------------------------------------------------===//
5388// AVX-512 FP arithmetic
5389//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005390multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5391 SDNode OpNode, SDNode VecNode, OpndItins itins,
5392 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005393 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005394 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5395 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5396 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005397 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
5398 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005399 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005400
5401 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005402 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005403 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005404 (_.VT (VecNode _.RC:$src1,
5405 _.ScalarIntMemCPat:$src2,
5406 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005407 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00005408 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005409 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005410 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005411 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5412 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005413 itins.rr> {
5414 let isCommutable = IsCommutable;
5415 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005416 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005417 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005418 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5419 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005420 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005421 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005422 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005423}
5424
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005425multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005426 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005427 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005428 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5429 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5430 "$rc, $src2, $src1", "$src1, $src2, $rc",
5431 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005432 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005433 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005434}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005435multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005436 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
5437 OpndItins itins, bit IsCommutable> {
5438 let ExeDomain = _.ExeDomain in {
5439 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5440 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5441 "$src2, $src1", "$src1, $src2",
5442 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
5443 itins.rr>;
5444
5445 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5446 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5447 "$src2, $src1", "$src1, $src2",
5448 (_.VT (VecNode _.RC:$src1,
5449 _.ScalarIntMemCPat:$src2)),
5450 itins.rm>;
5451
5452 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5453 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5454 (ins _.FRC:$src1, _.FRC:$src2),
5455 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5456 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
5457 itins.rr> {
5458 let isCommutable = IsCommutable;
5459 }
5460 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5461 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5462 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5463 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5464 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5465 }
5466
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005467 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5468 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005469 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005470 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005471 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00005472 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005473}
5474
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005475multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
5476 SDNode VecNode,
5477 SizeItins itins, bit IsCommutable> {
5478 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
5479 itins.s, IsCommutable>,
5480 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
5481 itins.s, IsCommutable>,
5482 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5483 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
5484 itins.d, IsCommutable>,
5485 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
5486 itins.d, IsCommutable>,
5487 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5488}
5489
5490multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00005491 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005492 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005493 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
5494 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005495 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005496 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
5497 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005498 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5499}
Craig Topper8783bbb2017-02-24 07:21:10 +00005500defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
5501defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
5502defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
5503defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
5504defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005505 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00005506defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005507 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005508
5509// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5510// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5511multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
5512 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00005513 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005514 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5515 (ins _.FRC:$src1, _.FRC:$src2),
5516 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5517 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005518 itins.rr> {
5519 let isCommutable = 1;
5520 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005521 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5522 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5523 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5524 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5525 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5526 }
5527}
5528defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
5529 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5530 EVEX_CD8<32, CD8VT1>;
5531
5532defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
5533 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5534 EVEX_CD8<64, CD8VT1>;
5535
5536defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
5537 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5538 EVEX_CD8<32, CD8VT1>;
5539
5540defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
5541 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5542 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005543
Craig Topper375aa902016-12-19 00:42:28 +00005544multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005545 X86VectorVTInfo _, OpndItins itins,
5546 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005547 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005548 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5549 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5550 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005551 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5552 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005553 let mayLoad = 1 in {
5554 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5555 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5556 "$src2, $src1", "$src1, $src2",
5557 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5558 EVEX_4V;
5559 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5560 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5561 "${src2}"##_.BroadcastStr##", $src1",
5562 "$src1, ${src2}"##_.BroadcastStr,
5563 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5564 (_.ScalarLdFrag addr:$src2)))),
5565 itins.rm>, EVEX_4V, EVEX_B;
5566 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005567 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005568}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005569
Craig Topper375aa902016-12-19 00:42:28 +00005570multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005571 X86VectorVTInfo _> {
5572 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005573 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5574 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5575 "$rc, $src2, $src1", "$src1, $src2, $rc",
5576 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5577 EVEX_4V, EVEX_B, EVEX_RC;
5578}
5579
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005580
Craig Topper375aa902016-12-19 00:42:28 +00005581multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005582 X86VectorVTInfo _> {
5583 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005584 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5585 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5586 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5587 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5588 EVEX_4V, EVEX_B;
5589}
5590
Craig Topper375aa902016-12-19 00:42:28 +00005591multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005592 Predicate prd, SizeItins itins,
5593 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005594 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005595 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005596 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005597 EVEX_CD8<32, CD8VF>;
5598 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005599 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005600 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005601 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005602
Robert Khasanov595e5982014-10-29 15:43:02 +00005603 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005604 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005605 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005606 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005607 EVEX_CD8<32, CD8VF>;
5608 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005609 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005610 EVEX_CD8<32, CD8VF>;
5611 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005612 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005613 EVEX_CD8<64, CD8VF>;
5614 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005615 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005616 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005617 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005618}
5619
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005620multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005621 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005622 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005623 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005624 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5625}
5626
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005627multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005628 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005629 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005630 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005631 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5632}
5633
Craig Topper9433f972016-08-02 06:16:53 +00005634defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5635 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005636 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005637defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5638 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005639 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005640defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005641 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005642defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005643 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005644defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5645 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005646 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005647defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5648 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005649 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005650let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005651 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5652 SSE_ALU_ITINS_P, 1>;
5653 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5654 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005655}
Craig Topper375aa902016-12-19 00:42:28 +00005656defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005657 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005658defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005659 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005660defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005661 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005662defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005663 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005664
Craig Topper8f6827c2016-08-31 05:37:52 +00005665// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005666multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5667 X86VectorVTInfo _, Predicate prd> {
5668let Predicates = [prd] in {
5669 // Masked register-register logical operations.
5670 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5671 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5672 _.RC:$src0)),
5673 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5674 _.RC:$src1, _.RC:$src2)>;
5675 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5676 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5677 _.ImmAllZerosV)),
5678 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5679 _.RC:$src2)>;
5680 // Masked register-memory logical operations.
5681 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5682 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5683 (load addr:$src2)))),
5684 _.RC:$src0)),
5685 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5686 _.RC:$src1, addr:$src2)>;
5687 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5688 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5689 _.ImmAllZerosV)),
5690 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5691 addr:$src2)>;
5692 // Register-broadcast logical operations.
5693 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5694 (bitconvert (_.VT (X86VBroadcast
5695 (_.ScalarLdFrag addr:$src2)))))),
5696 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5697 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5698 (bitconvert
5699 (_.i64VT (OpNode _.RC:$src1,
5700 (bitconvert (_.VT
5701 (X86VBroadcast
5702 (_.ScalarLdFrag addr:$src2))))))),
5703 _.RC:$src0)),
5704 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5705 _.RC:$src1, addr:$src2)>;
5706 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5707 (bitconvert
5708 (_.i64VT (OpNode _.RC:$src1,
5709 (bitconvert (_.VT
5710 (X86VBroadcast
5711 (_.ScalarLdFrag addr:$src2))))))),
5712 _.ImmAllZerosV)),
5713 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5714 _.RC:$src1, addr:$src2)>;
5715}
Craig Topper8f6827c2016-08-31 05:37:52 +00005716}
5717
Craig Topper45d65032016-09-02 05:29:13 +00005718multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5719 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5720 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5721 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5722 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5723 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5724 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005725}
5726
Craig Topper45d65032016-09-02 05:29:13 +00005727defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5728defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5729defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5730defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5731
Craig Topper2baef8f2016-12-18 04:17:00 +00005732let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005733 // Use packed logical operations for scalar ops.
5734 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5735 (COPY_TO_REGCLASS (VANDPDZ128rr
5736 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5737 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5738 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5739 (COPY_TO_REGCLASS (VORPDZ128rr
5740 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5741 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5742 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5743 (COPY_TO_REGCLASS (VXORPDZ128rr
5744 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5745 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5746 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5747 (COPY_TO_REGCLASS (VANDNPDZ128rr
5748 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5749 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5750
5751 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5752 (COPY_TO_REGCLASS (VANDPSZ128rr
5753 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5754 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5755 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5756 (COPY_TO_REGCLASS (VORPSZ128rr
5757 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5758 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5759 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5760 (COPY_TO_REGCLASS (VXORPSZ128rr
5761 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5762 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5763 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5764 (COPY_TO_REGCLASS (VANDNPSZ128rr
5765 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5766 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5767}
5768
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005769multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5770 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005771 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005772 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5773 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5774 "$src2, $src1", "$src1, $src2",
5775 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005776 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5777 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5778 "$src2, $src1", "$src1, $src2",
5779 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5780 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5781 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5782 "${src2}"##_.BroadcastStr##", $src1",
5783 "$src1, ${src2}"##_.BroadcastStr,
5784 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5785 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5786 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005787 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005788}
5789
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005790multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5791 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005792 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005793 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5794 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5795 "$src2, $src1", "$src1, $src2",
5796 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005797 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5798 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5799 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005800 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005801 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5802 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005803 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005804}
5805
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005806multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005807 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005808 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5809 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005810 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005811 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5812 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005813 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5814 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005815 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005816 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5817 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005818 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5819
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005820 // Define only if AVX512VL feature is present.
5821 let Predicates = [HasVLX] in {
5822 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5823 EVEX_V128, EVEX_CD8<32, CD8VF>;
5824 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5825 EVEX_V256, EVEX_CD8<32, CD8VF>;
5826 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5827 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5828 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5829 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5830 }
5831}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005832defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005833
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005834//===----------------------------------------------------------------------===//
5835// AVX-512 VPTESTM instructions
5836//===----------------------------------------------------------------------===//
5837
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005838multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5839 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005840 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005841 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5842 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5843 "$src2, $src1", "$src1, $src2",
5844 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5845 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005846 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5847 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5848 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005849 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005850 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5851 EVEX_4V,
5852 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005853}
5854
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005855multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5856 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005857 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5858 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5859 "${src2}"##_.BroadcastStr##", $src1",
5860 "$src1, ${src2}"##_.BroadcastStr,
5861 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5862 (_.ScalarLdFrag addr:$src2))))>,
5863 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005864}
Igor Bregerfca0a342016-01-28 13:19:25 +00005865
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005866// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005867multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5868 X86VectorVTInfo _, string Suffix> {
5869 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5870 (_.KVT (COPY_TO_REGCLASS
5871 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005872 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005873 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005874 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005875 _.RC:$src2, _.SubRegIdx)),
5876 _.KRC))>;
5877}
5878
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005879multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005880 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005881 let Predicates = [HasAVX512] in
5882 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5883 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5884
5885 let Predicates = [HasAVX512, HasVLX] in {
5886 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5887 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5888 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5889 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5890 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005891 let Predicates = [HasAVX512, NoVLX] in {
5892 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5893 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005894 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005895}
5896
5897multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5898 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005899 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005900 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005901 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005902}
5903
5904multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5905 SDNode OpNode> {
5906 let Predicates = [HasBWI] in {
5907 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5908 EVEX_V512, VEX_W;
5909 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5910 EVEX_V512;
5911 }
5912 let Predicates = [HasVLX, HasBWI] in {
5913
5914 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5915 EVEX_V256, VEX_W;
5916 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5917 EVEX_V128, VEX_W;
5918 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5919 EVEX_V256;
5920 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5921 EVEX_V128;
5922 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005923
Igor Bregerfca0a342016-01-28 13:19:25 +00005924 let Predicates = [HasAVX512, NoVLX] in {
5925 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5926 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5927 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5928 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005929 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005930
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005931}
5932
5933multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5934 SDNode OpNode> :
5935 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5936 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5937
5938defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5939defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005940
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005941
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005942//===----------------------------------------------------------------------===//
5943// AVX-512 Shift instructions
5944//===----------------------------------------------------------------------===//
5945multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005946 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005947 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005948 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005949 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005950 "$src2, $src1", "$src1, $src2",
5951 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005952 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005953 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005954 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005955 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005956 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5957 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005958 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005959 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005960}
5961
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005962multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5963 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005964 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005965 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5966 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5967 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5968 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005969 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005970}
5971
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005972multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005973 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005974 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005975 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005976 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5977 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5978 "$src2, $src1", "$src1, $src2",
5979 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005980 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005981 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5982 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5983 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005984 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005985 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005986 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005987 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005988}
5989
Cameron McInally5fb084e2014-12-11 17:13:05 +00005990multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005991 ValueType SrcVT, PatFrag bc_frag,
5992 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5993 let Predicates = [prd] in
5994 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5995 VTInfo.info512>, EVEX_V512,
5996 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5997 let Predicates = [prd, HasVLX] in {
5998 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5999 VTInfo.info256>, EVEX_V256,
6000 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
6001 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
6002 VTInfo.info128>, EVEX_V128,
6003 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
6004 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006005}
6006
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006007multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
6008 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00006009 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006010 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006011 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006012 avx512vl_i64_info, HasAVX512>, VEX_W;
6013 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
6014 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006015}
6016
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006017multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6018 string OpcodeStr, SDNode OpNode,
6019 AVX512VLVectorVTInfo VTInfo> {
6020 let Predicates = [HasAVX512] in
6021 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6022 VTInfo.info512>,
6023 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6024 VTInfo.info512>, EVEX_V512;
6025 let Predicates = [HasAVX512, HasVLX] in {
6026 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6027 VTInfo.info256>,
6028 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6029 VTInfo.info256>, EVEX_V256;
6030 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6031 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00006032 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006033 VTInfo.info128>, EVEX_V128;
6034 }
6035}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006036
Michael Liao66233b72015-08-06 09:06:20 +00006037multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006038 Format ImmFormR, Format ImmFormM,
6039 string OpcodeStr, SDNode OpNode> {
6040 let Predicates = [HasBWI] in
6041 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6042 v32i16_info>, EVEX_V512;
6043 let Predicates = [HasVLX, HasBWI] in {
6044 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6045 v16i16x_info>, EVEX_V256;
6046 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6047 v8i16x_info>, EVEX_V128;
6048 }
6049}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006050
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006051multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
6052 Format ImmFormR, Format ImmFormM,
6053 string OpcodeStr, SDNode OpNode> {
6054 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
6055 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
6056 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
6057 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
6058}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006059
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006060defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006061 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006062
6063defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006064 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006065
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00006066defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006067 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006068
Michael Zuckerman298a6802016-01-13 12:39:33 +00006069defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00006070defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006071
6072defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
6073defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
6074defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006075
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00006076// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
6077let Predicates = [HasAVX512, NoVLX] in {
6078 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
6079 (EXTRACT_SUBREG (v8i64
6080 (VPSRAQZrr
6081 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6082 VR128X:$src2)), sub_ymm)>;
6083
6084 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6085 (EXTRACT_SUBREG (v8i64
6086 (VPSRAQZrr
6087 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6088 VR128X:$src2)), sub_xmm)>;
6089
6090 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
6091 (EXTRACT_SUBREG (v8i64
6092 (VPSRAQZri
6093 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6094 imm:$src2)), sub_ymm)>;
6095
6096 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
6097 (EXTRACT_SUBREG (v8i64
6098 (VPSRAQZri
6099 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6100 imm:$src2)), sub_xmm)>;
6101}
6102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006103//===-------------------------------------------------------------------===//
6104// Variable Bit Shifts
6105//===-------------------------------------------------------------------===//
6106multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00006107 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006108 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00006109 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6110 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6111 "$src2, $src1", "$src1, $src2",
6112 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006113 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006114 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6115 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
6116 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006117 (_.VT (OpNode _.RC:$src1,
6118 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006119 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006120 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00006121 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006122}
6123
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006124multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
6125 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006126 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006127 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6128 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6129 "${src2}"##_.BroadcastStr##", $src1",
6130 "$src1, ${src2}"##_.BroadcastStr,
6131 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
6132 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006133 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006134 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6135}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006136
Cameron McInally5fb084e2014-12-11 17:13:05 +00006137multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
6138 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006139 let Predicates = [HasAVX512] in
6140 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6141 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6142
6143 let Predicates = [HasAVX512, HasVLX] in {
6144 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6145 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6146 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
6147 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6148 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006149}
6150
6151multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
6152 SDNode OpNode> {
6153 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006154 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006155 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006156 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006157}
6158
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006159// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006160multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6161 SDNode OpNode, list<Predicate> p> {
6162 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006163 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006164 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006165 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006166 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006167 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6168 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6169 sub_ymm)>;
6170
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006171 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006172 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006173 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006174 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006175 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6176 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6177 sub_xmm)>;
6178 }
6179}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006180multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
6181 SDNode OpNode> {
6182 let Predicates = [HasBWI] in
6183 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
6184 EVEX_V512, VEX_W;
6185 let Predicates = [HasVLX, HasBWI] in {
6186
6187 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
6188 EVEX_V256, VEX_W;
6189 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
6190 EVEX_V128, VEX_W;
6191 }
6192}
6193
6194defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006195 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00006196
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006197defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006198 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00006199
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006200defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006201 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
6202
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006203defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
6204defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006205
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006206defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6207defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6208defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6209defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6210
Craig Topper05629d02016-07-24 07:32:45 +00006211// Special handing for handling VPSRAV intrinsics.
6212multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6213 list<Predicate> p> {
6214 let Predicates = p in {
6215 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6216 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6217 _.RC:$src2)>;
6218 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6219 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6220 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006221 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6222 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6223 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6224 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6225 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6226 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6227 _.RC:$src0)),
6228 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6229 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006230 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6231 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6232 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6233 _.RC:$src1, _.RC:$src2)>;
6234 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6235 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6236 _.ImmAllZerosV)),
6237 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6238 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006239 }
6240}
6241
6242multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6243 list<Predicate> p> :
6244 avx512_var_shift_int_lowering<InstrStr, _, p> {
6245 let Predicates = p in {
6246 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6247 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6248 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6249 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006250 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6251 (X86vsrav _.RC:$src1,
6252 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6253 _.RC:$src0)),
6254 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6255 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006256 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6257 (X86vsrav _.RC:$src1,
6258 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6259 _.ImmAllZerosV)),
6260 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6261 _.RC:$src1, addr:$src2)>;
6262 }
6263}
6264
6265defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6266defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6267defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6268defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6269defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6270defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6271defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6272defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6273defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6274
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006275
6276// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6277let Predicates = [HasAVX512, NoVLX] in {
6278 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6279 (EXTRACT_SUBREG (v8i64
6280 (VPROLVQZrr
6281 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6282 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6283 sub_xmm)>;
6284 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6285 (EXTRACT_SUBREG (v8i64
6286 (VPROLVQZrr
6287 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6288 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6289 sub_ymm)>;
6290
6291 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6292 (EXTRACT_SUBREG (v16i32
6293 (VPROLVDZrr
6294 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6295 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6296 sub_xmm)>;
6297 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6298 (EXTRACT_SUBREG (v16i32
6299 (VPROLVDZrr
6300 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6301 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6302 sub_ymm)>;
6303
6304 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6305 (EXTRACT_SUBREG (v8i64
6306 (VPROLQZri
6307 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6308 imm:$src2)), sub_xmm)>;
6309 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6310 (EXTRACT_SUBREG (v8i64
6311 (VPROLQZri
6312 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6313 imm:$src2)), sub_ymm)>;
6314
6315 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6316 (EXTRACT_SUBREG (v16i32
6317 (VPROLDZri
6318 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6319 imm:$src2)), sub_xmm)>;
6320 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6321 (EXTRACT_SUBREG (v16i32
6322 (VPROLDZri
6323 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6324 imm:$src2)), sub_ymm)>;
6325}
6326
6327// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6328let Predicates = [HasAVX512, NoVLX] in {
6329 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6330 (EXTRACT_SUBREG (v8i64
6331 (VPRORVQZrr
6332 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6333 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6334 sub_xmm)>;
6335 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6336 (EXTRACT_SUBREG (v8i64
6337 (VPRORVQZrr
6338 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6339 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6340 sub_ymm)>;
6341
6342 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6343 (EXTRACT_SUBREG (v16i32
6344 (VPRORVDZrr
6345 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6346 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6347 sub_xmm)>;
6348 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6349 (EXTRACT_SUBREG (v16i32
6350 (VPRORVDZrr
6351 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6352 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6353 sub_ymm)>;
6354
6355 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6356 (EXTRACT_SUBREG (v8i64
6357 (VPRORQZri
6358 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6359 imm:$src2)), sub_xmm)>;
6360 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6361 (EXTRACT_SUBREG (v8i64
6362 (VPRORQZri
6363 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6364 imm:$src2)), sub_ymm)>;
6365
6366 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6367 (EXTRACT_SUBREG (v16i32
6368 (VPRORDZri
6369 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6370 imm:$src2)), sub_xmm)>;
6371 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6372 (EXTRACT_SUBREG (v16i32
6373 (VPRORDZri
6374 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6375 imm:$src2)), sub_ymm)>;
6376}
6377
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006378//===-------------------------------------------------------------------===//
6379// 1-src variable permutation VPERMW/D/Q
6380//===-------------------------------------------------------------------===//
6381multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
6382 AVX512VLVectorVTInfo _> {
6383 let Predicates = [HasAVX512] in
6384 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6385 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6386
6387 let Predicates = [HasAVX512, HasVLX] in
6388 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6389 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6390}
6391
6392multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6393 string OpcodeStr, SDNode OpNode,
6394 AVX512VLVectorVTInfo VTInfo> {
6395 let Predicates = [HasAVX512] in
6396 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6397 VTInfo.info512>,
6398 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6399 VTInfo.info512>, EVEX_V512;
6400 let Predicates = [HasAVX512, HasVLX] in
6401 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6402 VTInfo.info256>,
6403 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6404 VTInfo.info256>, EVEX_V256;
6405}
6406
Michael Zuckermand9cac592016-01-19 17:07:43 +00006407multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6408 Predicate prd, SDNode OpNode,
6409 AVX512VLVectorVTInfo _> {
6410 let Predicates = [prd] in
6411 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6412 EVEX_V512 ;
6413 let Predicates = [HasVLX, prd] in {
6414 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6415 EVEX_V256 ;
6416 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
6417 EVEX_V128 ;
6418 }
6419}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006420
Michael Zuckermand9cac592016-01-19 17:07:43 +00006421defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
6422 avx512vl_i16_info>, VEX_W;
6423defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
6424 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006425
6426defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
6427 avx512vl_i32_info>;
6428defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
6429 avx512vl_i64_info>, VEX_W;
6430defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
6431 avx512vl_f32_info>;
6432defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
6433 avx512vl_f64_info>, VEX_W;
6434
6435defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
6436 X86VPermi, avx512vl_i64_info>,
6437 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6438defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
6439 X86VPermi, avx512vl_f64_info>,
6440 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00006441//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006442// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006443//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006444
Igor Breger78741a12015-10-04 07:20:41 +00006445multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
6446 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
6447 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6448 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6449 "$src2, $src1", "$src1, $src2",
6450 (_.VT (OpNode _.RC:$src1,
6451 (Ctrl.VT Ctrl.RC:$src2)))>,
6452 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00006453 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6454 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6455 "$src2, $src1", "$src1, $src2",
6456 (_.VT (OpNode
6457 _.RC:$src1,
6458 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6459 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6460 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6461 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6462 "${src2}"##_.BroadcastStr##", $src1",
6463 "$src1, ${src2}"##_.BroadcastStr,
6464 (_.VT (OpNode
6465 _.RC:$src1,
6466 (Ctrl.VT (X86VBroadcast
6467 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6468 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006469}
6470
6471multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
6472 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6473 let Predicates = [HasAVX512] in {
6474 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
6475 Ctrl.info512>, EVEX_V512;
6476 }
6477 let Predicates = [HasAVX512, HasVLX] in {
6478 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
6479 Ctrl.info128>, EVEX_V128;
6480 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
6481 Ctrl.info256>, EVEX_V256;
6482 }
6483}
6484
6485multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6486 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6487
6488 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
6489 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
6490 X86VPermilpi, _>,
6491 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006492}
6493
Craig Topper05948fb2016-08-02 05:11:15 +00006494let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006495defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6496 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006497let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006498defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6499 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006500//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006501// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6502//===----------------------------------------------------------------------===//
6503
6504defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00006505 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006506 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6507defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006508 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006509defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006510 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006511
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006512multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6513 let Predicates = [HasBWI] in
6514 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
6515
6516 let Predicates = [HasVLX, HasBWI] in {
6517 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
6518 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
6519 }
6520}
6521
6522defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
6523
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006524//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006525// Move Low to High and High to Low packed FP Instructions
6526//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006527def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6528 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006529 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006530 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
6531 IIC_SSE_MOV_LH>, EVEX_4V;
6532def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6533 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006534 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006535 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
6536 IIC_SSE_MOV_LH>, EVEX_4V;
6537
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006538let Predicates = [HasAVX512] in {
6539 // MOVLHPS patterns
6540 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6541 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
6542 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6543 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006544
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006545 // MOVHLPS patterns
6546 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
6547 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
6548}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006549
6550//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006551// VMOVHPS/PD VMOVLPS Instructions
6552// All patterns was taken from SSS implementation.
6553//===----------------------------------------------------------------------===//
6554multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6555 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006556 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006557 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6558 (ins _.RC:$src1, f64mem:$src2),
6559 !strconcat(OpcodeStr,
6560 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6561 [(set _.RC:$dst,
6562 (OpNode _.RC:$src1,
6563 (_.VT (bitconvert
6564 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6565 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006566}
6567
6568defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6569 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6570defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
6571 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6572defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6573 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6574defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6575 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6576
6577let Predicates = [HasAVX512] in {
6578 // VMOVHPS patterns
6579 def : Pat<(X86Movlhps VR128X:$src1,
6580 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6581 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6582 def : Pat<(X86Movlhps VR128X:$src1,
6583 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
6584 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6585 // VMOVHPD patterns
6586 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6587 (scalar_to_vector (loadf64 addr:$src2)))),
6588 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6589 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6590 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6591 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6592 // VMOVLPS patterns
6593 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6594 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6595 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6596 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6597 // VMOVLPD patterns
6598 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6599 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6600 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6601 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6602 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6603 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6604 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6605}
6606
Igor Bregerb6b27af2015-11-10 07:09:07 +00006607def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6608 (ins f64mem:$dst, VR128X:$src),
6609 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006610 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006611 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6612 (bc_v2f64 (v4f32 VR128X:$src))),
6613 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6614 EVEX, EVEX_CD8<32, CD8VT2>;
6615def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6616 (ins f64mem:$dst, VR128X:$src),
6617 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006618 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006619 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6620 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6621 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6622def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6623 (ins f64mem:$dst, VR128X:$src),
6624 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006625 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006626 (iPTR 0))), addr:$dst)],
6627 IIC_SSE_MOV_LH>,
6628 EVEX, EVEX_CD8<32, CD8VT2>;
6629def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6630 (ins f64mem:$dst, VR128X:$src),
6631 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006632 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006633 (iPTR 0))), addr:$dst)],
6634 IIC_SSE_MOV_LH>,
6635 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006636
Igor Bregerb6b27af2015-11-10 07:09:07 +00006637let Predicates = [HasAVX512] in {
6638 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006639 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006640 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6641 (iPTR 0))), addr:$dst),
6642 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6643 // VMOVLPS patterns
6644 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6645 addr:$src1),
6646 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6647 def : Pat<(store (v4i32 (X86Movlps
6648 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
6649 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6650 // VMOVLPD patterns
6651 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6652 addr:$src1),
6653 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6654 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6655 addr:$src1),
6656 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6657}
6658//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006659// FMA - Fused Multiply Operations
6660//
Adam Nemet26371ce2014-10-24 00:02:55 +00006661
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006662multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006663 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006664 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006665 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006666 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006667 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006668 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006669 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006670
Craig Toppere1cac152016-06-07 07:27:54 +00006671 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6672 (ins _.RC:$src2, _.MemOp:$src3),
6673 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006674 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006675 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006676
Craig Toppere1cac152016-06-07 07:27:54 +00006677 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6678 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6679 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6680 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006681 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006682 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006683 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006684 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006685}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006686
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006687multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006688 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006689 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006690 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006691 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6692 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006693 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006694 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006695}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006696
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006697multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006698 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6699 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006700 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006701 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6702 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6703 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006704 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006705 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006706 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006707 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006708 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006709 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006710 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006711}
6712
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006713multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006714 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006715 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006716 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006717 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006718 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006719}
6720
Craig Topperaf0b9922017-09-04 06:59:50 +00006721defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006722defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6723defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6724defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6725defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6726defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6727
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006728
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006729multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006730 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006731 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006732 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6733 (ins _.RC:$src2, _.RC:$src3),
6734 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006735 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006736 AVX512FMA3Base;
6737
Craig Toppere1cac152016-06-07 07:27:54 +00006738 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6739 (ins _.RC:$src2, _.MemOp:$src3),
6740 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006741 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006742 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006743
Craig Toppere1cac152016-06-07 07:27:54 +00006744 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6745 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6746 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6747 "$src2, ${src3}"##_.BroadcastStr,
6748 (_.VT (OpNode _.RC:$src2,
6749 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006750 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006751 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006752}
6753
6754multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006755 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006756 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006757 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6758 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6759 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006760 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
6761 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006762 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006763}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006764
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006765multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006766 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6767 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006768 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006769 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6770 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6771 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006772 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006773 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006774 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006775 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006776 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006777 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006778 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006779}
6780
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006781multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006782 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006783 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006784 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006785 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006786 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006787}
6788
Craig Topperaf0b9922017-09-04 06:59:50 +00006789defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006790defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6791defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6792defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6793defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6794defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6795
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006796multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006797 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006798 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006799 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006800 (ins _.RC:$src2, _.RC:$src3),
6801 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006802 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006803 AVX512FMA3Base;
6804
Craig Topper69e22782017-09-04 07:35:05 +00006805 // Pattern is 312 order so that the load is in a different place from the
6806 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006807 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006808 (ins _.RC:$src2, _.MemOp:$src3),
6809 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00006810 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006811 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006812
Craig Topper69e22782017-09-04 07:35:05 +00006813 // Pattern is 312 order so that the load is in a different place from the
6814 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006815 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006816 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6817 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6818 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006819 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
6820 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006821 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006822}
6823
6824multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006825 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006826 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006827 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006828 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6829 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006830 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
6831 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006832 AVX512FMA3Base, EVEX_B, EVEX_RC;
6833}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006834
6835multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006836 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6837 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006838 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006839 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6840 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6841 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006842 }
6843 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006844 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006845 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006846 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006847 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6848 }
6849}
6850
6851multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006852 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006853 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006854 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006855 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006856 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006857}
6858
Craig Topperaf0b9922017-09-04 06:59:50 +00006859defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006860defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6861defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6862defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6863defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6864defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006865
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006866// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006867multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6868 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006869 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006870let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006871 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6872 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00006873 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006874
Craig Toppere1cac152016-06-07 07:27:54 +00006875 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006876 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006877 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006878
6879 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6880 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00006881 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
6882 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00006883
Craig Toppereafdbec2016-08-13 06:48:41 +00006884 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006885 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6886 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6887 !strconcat(OpcodeStr,
6888 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00006889 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00006890 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6891 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6892 !strconcat(OpcodeStr,
6893 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6894 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006895 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006896}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006897}
Igor Breger15820b02015-07-01 13:24:28 +00006898
6899multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006900 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6901 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006902 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006903 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006904 // Operands for intrinsic are in 123 order to preserve passthu
6905 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006906 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6907 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006908 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006909 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006910 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006911 (i32 imm:$rc))),
6912 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6913 _.FRC:$src3))),
6914 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006915 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006916
Craig Topperb16598d2017-09-01 07:58:16 +00006917 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6918 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6919 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006920 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006921 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006922 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006923 (i32 imm:$rc))),
6924 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6925 _.FRC:$src1))),
6926 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006927 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006928
Craig Topperb16598d2017-09-01 07:58:16 +00006929 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006930 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00006931 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006932 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00006933 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006934 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6935 _.FRC:$src2))),
6936 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006937 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006938 }
Igor Breger15820b02015-07-01 13:24:28 +00006939}
6940
6941multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006942 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6943 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006944 let Predicates = [HasAVX512] in {
6945 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006946 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6947 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006948 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006949 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6950 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006951 }
6952}
6953
Craig Topperaf0b9922017-09-04 06:59:50 +00006954defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006955 X86FmaddRnds3>;
6956defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6957 X86FmsubRnds3>;
6958defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6959 X86FnmaddRnds1, X86FnmaddRnds3>;
6960defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6961 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006962
6963//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006964// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6965//===----------------------------------------------------------------------===//
6966let Constraints = "$src1 = $dst" in {
6967multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6968 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00006969 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006970 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6971 (ins _.RC:$src2, _.RC:$src3),
6972 OpcodeStr, "$src3, $src2", "$src2, $src3",
6973 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
6974 AVX512FMA3Base;
6975
Craig Toppere1cac152016-06-07 07:27:54 +00006976 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6977 (ins _.RC:$src2, _.MemOp:$src3),
6978 OpcodeStr, "$src3, $src2", "$src2, $src3",
6979 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
6980 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006981
Craig Toppere1cac152016-06-07 07:27:54 +00006982 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6983 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6984 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6985 !strconcat("$src2, ${src3}", _.BroadcastStr ),
6986 (OpNode _.RC:$src1,
6987 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
6988 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006989 }
Craig Topper32ddaff2017-09-01 07:58:13 +00006990
6991 // TODO: Should be able to match a memory op in operand 2.
6992 // TODO: These instructions should be marked Commutable on operand 2 and 3.
Asaf Badouh655822a2016-01-25 11:14:24 +00006993}
6994} // Constraints = "$src1 = $dst"
6995
6996multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6997 AVX512VLVectorVTInfo _> {
6998 let Predicates = [HasIFMA] in {
6999 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
7000 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
7001 }
7002 let Predicates = [HasVLX, HasIFMA] in {
7003 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
7004 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
7005 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
7006 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7007 }
7008}
7009
7010defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
7011 avx512vl_i64_info>, VEX_W;
7012defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
7013 avx512vl_i64_info>, VEX_W;
7014
7015//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007016// AVX-512 Scalar convert from sign integer to float/double
7017//===----------------------------------------------------------------------===//
7018
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007019multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
7020 X86VectorVTInfo DstVT, X86MemOperand x86memop,
7021 PatFrag ld_frag, string asm> {
7022 let hasSideEffects = 0 in {
7023 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7024 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007025 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007026 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007027 let mayLoad = 1 in
7028 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7029 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007030 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007031 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007032 } // hasSideEffects = 0
7033 let isCodeGenOnly = 1 in {
7034 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7035 (ins DstVT.RC:$src1, SrcRC:$src2),
7036 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7037 [(set DstVT.RC:$dst,
7038 (OpNode (DstVT.VT DstVT.RC:$src1),
7039 SrcRC:$src2,
7040 (i32 FROUND_CURRENT)))]>, EVEX_4V;
7041
7042 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7043 (ins DstVT.RC:$src1, x86memop:$src2),
7044 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7045 [(set DstVT.RC:$dst,
7046 (OpNode (DstVT.VT DstVT.RC:$src1),
7047 (ld_frag addr:$src2),
7048 (i32 FROUND_CURRENT)))]>, EVEX_4V;
7049 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007050}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007051
Igor Bregerabe4a792015-06-14 12:44:55 +00007052multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007053 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007054 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7055 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007056 !strconcat(asm,
7057 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007058 [(set DstVT.RC:$dst,
7059 (OpNode (DstVT.VT DstVT.RC:$src1),
7060 SrcRC:$src2,
7061 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
7062}
7063
7064multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007065 X86VectorVTInfo DstVT, X86MemOperand x86memop,
7066 PatFrag ld_frag, string asm> {
7067 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
7068 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
7069 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007070}
7071
Andrew Trick15a47742013-10-09 05:11:10 +00007072let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00007073defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007074 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7075 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007076defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007077 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7078 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007079defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007080 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7081 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007082defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007083 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7084 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007085
Craig Topper8f85ad12016-11-14 02:46:58 +00007086def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
7087 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7088def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
7089 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7090
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007091def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7092 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7093def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007094 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007095def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7096 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7097def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007098 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007099
7100def : Pat<(f32 (sint_to_fp GR32:$src)),
7101 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7102def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007103 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007104def : Pat<(f64 (sint_to_fp GR32:$src)),
7105 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7106def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007107 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7108
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007109defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007110 v4f32x_info, i32mem, loadi32,
7111 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007112defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007113 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7114 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007115defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007116 i32mem, loadi32, "cvtusi2sd{l}">,
7117 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007118defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007119 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7120 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007121
Craig Topper8f85ad12016-11-14 02:46:58 +00007122def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
7123 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7124def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
7125 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7126
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007127def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7128 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7129def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7130 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7131def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7132 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7133def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7134 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7135
7136def : Pat<(f32 (uint_to_fp GR32:$src)),
7137 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7138def : Pat<(f32 (uint_to_fp GR64:$src)),
7139 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7140def : Pat<(f64 (uint_to_fp GR32:$src)),
7141 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7142def : Pat<(f64 (uint_to_fp GR64:$src)),
7143 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007144}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007145
7146//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007147// AVX-512 Scalar convert from float/double to integer
7148//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007149multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
7150 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00007151 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007152 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007153 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007154 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
7155 EVEX, VEX_LIG;
7156 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
7157 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007158 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007159 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00007160 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007161 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007162 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007163 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007164 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007165 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007166 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007167}
Asaf Badouh2744d212015-09-20 14:31:19 +00007168
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007169// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007170defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007171 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007172 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007173defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007174 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007175 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007176defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007177 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007178 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007179defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007180 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007181 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007182defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007183 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007184 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007185defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007186 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007187 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007188defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007189 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007190 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007191defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007192 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007193 EVEX_CD8<64, CD8VT1>;
7194
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007195// The SSE version of these instructions are disabled for AVX512.
7196// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7197let Predicates = [HasAVX512] in {
7198 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007199 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007200 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
7201 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007202 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007203 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007204 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
7205 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007206 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007207 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007208 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
7209 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007210 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007211 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007212 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
7213 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007214} // HasAVX512
7215
Craig Topperac941b92016-09-25 16:33:53 +00007216let Predicates = [HasAVX512] in {
7217 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
7218 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
7219 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
7220 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
7221 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
7222 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
7223 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
7224 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
7225 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
7226 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
7227 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
7228 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
7229 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
7230 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
7231 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
7232 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
7233 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
7234 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
7235 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
7236 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
7237} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007238
Elad Cohen0c260102017-01-11 09:11:48 +00007239// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7240// which produce unnecessary vmovs{s,d} instructions
7241let Predicates = [HasAVX512] in {
7242def : Pat<(v4f32 (X86Movss
7243 (v4f32 VR128X:$dst),
7244 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7245 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7246
7247def : Pat<(v4f32 (X86Movss
7248 (v4f32 VR128X:$dst),
7249 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7250 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7251
7252def : Pat<(v2f64 (X86Movsd
7253 (v2f64 VR128X:$dst),
7254 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7255 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7256
7257def : Pat<(v2f64 (X86Movsd
7258 (v2f64 VR128X:$dst),
7259 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7260 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7261} // Predicates = [HasAVX512]
7262
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007263// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007264multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7265 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00007266 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007267let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007268 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007269 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7270 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00007271 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00007272 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007273 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7274 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007275 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007276 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007277 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007278 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007279
Igor Bregerc59b3a22016-08-03 10:58:05 +00007280 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7281 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7282 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
7283 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7284 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00007285 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
7286 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007287
Craig Toppere1cac152016-06-07 07:27:54 +00007288 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007289 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7290 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7291 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7292 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
7293 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7294 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7295 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7296 (i32 FROUND_NO_EXC)))]>,
7297 EVEX,VEX_LIG , EVEX_B;
7298 let mayLoad = 1, hasSideEffects = 0 in
7299 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00007300 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00007301 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7302 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00007303
Craig Toppere1cac152016-06-07 07:27:54 +00007304 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00007305} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007306}
7307
Asaf Badouh2744d212015-09-20 14:31:19 +00007308
Igor Bregerc59b3a22016-08-03 10:58:05 +00007309defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
7310 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007311 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007312defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
7313 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007314 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007315defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
7316 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007317 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007318defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
7319 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007320 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7321
Igor Bregerc59b3a22016-08-03 10:58:05 +00007322defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
7323 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007324 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007325defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
7326 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007327 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007328defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
7329 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007330 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007331defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
7332 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007333 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
7334let Predicates = [HasAVX512] in {
7335 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007336 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007337 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7338 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007339 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007340 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007341 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7342 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007343 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007344 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007345 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7346 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007347 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007348 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007349 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7350 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007351} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007352//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007353// AVX-512 Convert form float to double and back
7354//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00007355multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7356 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007357 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007358 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007359 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007360 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007361 (_Src.VT _Src.RC:$src2),
7362 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007363 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007364 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007365 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007366 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007367 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007368 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00007369 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007370 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007371
Craig Topperd2011e32017-02-25 18:43:42 +00007372 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7373 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7374 (ins _.FRC:$src1, _Src.FRC:$src2),
7375 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7376 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
7377 let mayLoad = 1 in
7378 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7379 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
7380 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7381 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
7382 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007383}
7384
Asaf Badouh2744d212015-09-20 14:31:19 +00007385// Scalar Coversion with SAE - suppress all exceptions
7386multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7387 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007388 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007389 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007390 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007391 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007392 (_Src.VT _Src.RC:$src2),
7393 (i32 FROUND_NO_EXC)))>,
7394 EVEX_4V, VEX_LIG, EVEX_B;
7395}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007396
Asaf Badouh2744d212015-09-20 14:31:19 +00007397// Scalar Conversion with rounding control (RC)
7398multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7399 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007400 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007401 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007402 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007403 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007404 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
7405 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
7406 EVEX_B, EVEX_RC;
7407}
Craig Toppera02e3942016-09-23 06:24:43 +00007408multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007409 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007410 X86VectorVTInfo _dst> {
7411 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007412 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007413 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007414 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007415 }
7416}
7417
Craig Toppera02e3942016-09-23 06:24:43 +00007418multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007419 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007420 X86VectorVTInfo _dst> {
7421 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007422 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007423 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007424 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007425 }
7426}
Craig Toppera02e3942016-09-23 06:24:43 +00007427defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00007428 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007429defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00007430 X86fpextRnd,f32x_info, f64x_info >;
7431
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007432def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007433 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007434 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007435def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007436 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007437 Requires<[HasAVX512]>;
7438
7439def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007440 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007441 Requires<[HasAVX512, OptForSize]>;
7442
Asaf Badouh2744d212015-09-20 14:31:19 +00007443def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007444 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007445 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007446
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007447def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007448 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007449 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007450
7451def : Pat<(v4f32 (X86Movss
7452 (v4f32 VR128X:$dst),
7453 (v4f32 (scalar_to_vector
7454 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007455 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007456 Requires<[HasAVX512]>;
7457
7458def : Pat<(v2f64 (X86Movsd
7459 (v2f64 VR128X:$dst),
7460 (v2f64 (scalar_to_vector
7461 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007462 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007463 Requires<[HasAVX512]>;
7464
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007465//===----------------------------------------------------------------------===//
7466// AVX-512 Vector convert from signed/unsigned integer to float/double
7467// and from float/double to signed/unsigned integer
7468//===----------------------------------------------------------------------===//
7469
7470multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7471 X86VectorVTInfo _Src, SDNode OpNode,
7472 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007473 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007474
7475 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7476 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
7477 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
7478
7479 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007480 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007481 (_.VT (OpNode (_Src.VT
7482 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
7483
7484 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007485 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007486 "${src}"##Broadcast, "${src}"##Broadcast,
7487 (_.VT (OpNode (_Src.VT
7488 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
7489 ))>, EVEX, EVEX_B;
7490}
7491// Coversion with SAE - suppress all exceptions
7492multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7493 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7494 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7495 (ins _Src.RC:$src), OpcodeStr,
7496 "{sae}, $src", "$src, {sae}",
7497 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
7498 (i32 FROUND_NO_EXC)))>,
7499 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007500}
7501
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007502// Conversion with rounding control (RC)
7503multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7504 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7505 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7506 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7507 "$rc, $src", "$src, $rc",
7508 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
7509 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007510}
7511
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007512// Extend Float to Double
7513multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
7514 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007515 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007516 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
7517 X86vfpextRnd>, EVEX_V512;
7518 }
7519 let Predicates = [HasVLX] in {
7520 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007521 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007522 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007523 EVEX_V256;
7524 }
7525}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007526
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007527// Truncate Double to Float
7528multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7529 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007530 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007531 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7532 X86vfproundRnd>, EVEX_V512;
7533 }
7534 let Predicates = [HasVLX] in {
7535 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7536 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007537 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007538 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007539
7540 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7541 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7542 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7543 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7544 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7545 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7546 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7547 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007548 }
7549}
7550
7551defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7552 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7553defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7554 PS, EVEX_CD8<32, CD8VH>;
7555
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007556def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7557 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007558
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007559let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007560 let AddedComplexity = 15 in
7561 def : Pat<(X86vzmovl (v2f64 (bitconvert
7562 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7563 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007564 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7565 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007566 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7567 (VCVTPS2PDZ256rm addr:$src)>;
7568}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007569
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007570// Convert Signed/Unsigned Doubleword to Double
7571multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7572 SDNode OpNode128> {
7573 // No rounding in this op
7574 let Predicates = [HasAVX512] in
7575 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7576 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007577
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007578 let Predicates = [HasVLX] in {
7579 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007580 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007581 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7582 EVEX_V256;
7583 }
7584}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007585
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007586// Convert Signed/Unsigned Doubleword to Float
7587multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7588 SDNode OpNodeRnd> {
7589 let Predicates = [HasAVX512] in
7590 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7591 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7592 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007593
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007594 let Predicates = [HasVLX] in {
7595 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7596 EVEX_V128;
7597 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7598 EVEX_V256;
7599 }
7600}
7601
7602// Convert Float to Signed/Unsigned Doubleword with truncation
7603multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7604 SDNode OpNode, SDNode OpNodeRnd> {
7605 let Predicates = [HasAVX512] in {
7606 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7607 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7608 OpNodeRnd>, EVEX_V512;
7609 }
7610 let Predicates = [HasVLX] in {
7611 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7612 EVEX_V128;
7613 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7614 EVEX_V256;
7615 }
7616}
7617
7618// Convert Float to Signed/Unsigned Doubleword
7619multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7620 SDNode OpNode, SDNode OpNodeRnd> {
7621 let Predicates = [HasAVX512] in {
7622 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7623 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7624 OpNodeRnd>, EVEX_V512;
7625 }
7626 let Predicates = [HasVLX] in {
7627 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7628 EVEX_V128;
7629 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7630 EVEX_V256;
7631 }
7632}
7633
7634// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007635multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7636 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007637 let Predicates = [HasAVX512] in {
7638 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7639 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7640 OpNodeRnd>, EVEX_V512;
7641 }
7642 let Predicates = [HasVLX] in {
7643 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007644 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007645 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7646 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007647 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7648 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007649 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7650 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007651
7652 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7653 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7654 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7655 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7656 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7657 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7658 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7659 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007660 }
7661}
7662
7663// Convert Double to Signed/Unsigned Doubleword
7664multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7665 SDNode OpNode, SDNode OpNodeRnd> {
7666 let Predicates = [HasAVX512] in {
7667 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7668 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7669 OpNodeRnd>, EVEX_V512;
7670 }
7671 let Predicates = [HasVLX] in {
7672 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7673 // memory forms of these instructions in Asm Parcer. They have the same
7674 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7675 // due to the same reason.
7676 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7677 "{1to2}", "{x}">, EVEX_V128;
7678 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7679 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007680
7681 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7682 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7683 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7684 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7685 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7686 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7687 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7688 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007689 }
7690}
7691
7692// Convert Double to Signed/Unsigned Quardword
7693multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7694 SDNode OpNode, SDNode OpNodeRnd> {
7695 let Predicates = [HasDQI] in {
7696 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7697 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7698 OpNodeRnd>, EVEX_V512;
7699 }
7700 let Predicates = [HasDQI, HasVLX] in {
7701 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7702 EVEX_V128;
7703 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7704 EVEX_V256;
7705 }
7706}
7707
7708// Convert Double to Signed/Unsigned Quardword with truncation
7709multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7710 SDNode OpNode, SDNode OpNodeRnd> {
7711 let Predicates = [HasDQI] in {
7712 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7713 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7714 OpNodeRnd>, EVEX_V512;
7715 }
7716 let Predicates = [HasDQI, HasVLX] in {
7717 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7718 EVEX_V128;
7719 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7720 EVEX_V256;
7721 }
7722}
7723
7724// Convert Signed/Unsigned Quardword to Double
7725multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7726 SDNode OpNode, SDNode OpNodeRnd> {
7727 let Predicates = [HasDQI] in {
7728 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7729 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7730 OpNodeRnd>, EVEX_V512;
7731 }
7732 let Predicates = [HasDQI, HasVLX] in {
7733 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7734 EVEX_V128;
7735 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7736 EVEX_V256;
7737 }
7738}
7739
7740// Convert Float to Signed/Unsigned Quardword
7741multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7742 SDNode OpNode, SDNode OpNodeRnd> {
7743 let Predicates = [HasDQI] in {
7744 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7745 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7746 OpNodeRnd>, EVEX_V512;
7747 }
7748 let Predicates = [HasDQI, HasVLX] in {
7749 // Explicitly specified broadcast string, since we take only 2 elements
7750 // from v4f32x_info source
7751 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007752 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007753 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7754 EVEX_V256;
7755 }
7756}
7757
7758// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007759multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7760 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007761 let Predicates = [HasDQI] in {
7762 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7763 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7764 OpNodeRnd>, EVEX_V512;
7765 }
7766 let Predicates = [HasDQI, HasVLX] in {
7767 // Explicitly specified broadcast string, since we take only 2 elements
7768 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007769 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007770 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007771 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7772 EVEX_V256;
7773 }
7774}
7775
7776// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007777multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7778 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007779 let Predicates = [HasDQI] in {
7780 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7781 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7782 OpNodeRnd>, EVEX_V512;
7783 }
7784 let Predicates = [HasDQI, HasVLX] in {
7785 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7786 // memory forms of these instructions in Asm Parcer. They have the same
7787 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7788 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007789 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007790 "{1to2}", "{x}">, EVEX_V128;
7791 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7792 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007793
7794 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7795 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7796 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7797 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7798 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7799 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7800 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7801 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007802 }
7803}
7804
Simon Pilgrima3af7962016-11-24 12:13:46 +00007805defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007806 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007807
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007808defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7809 X86VSintToFpRnd>,
7810 PS, EVEX_CD8<32, CD8VF>;
7811
7812defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007813 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007814 XS, EVEX_CD8<32, CD8VF>;
7815
Simon Pilgrima3af7962016-11-24 12:13:46 +00007816defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007817 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007818 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7819
7820defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007821 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007822 EVEX_CD8<32, CD8VF>;
7823
Craig Topperf334ac192016-11-09 07:48:51 +00007824defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007825 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007826 EVEX_CD8<64, CD8VF>;
7827
Simon Pilgrima3af7962016-11-24 12:13:46 +00007828defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007829 XS, EVEX_CD8<32, CD8VH>;
7830
7831defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7832 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007833 EVEX_CD8<32, CD8VF>;
7834
Craig Topper19e04b62016-05-19 06:13:58 +00007835defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7836 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007837
Craig Topper19e04b62016-05-19 06:13:58 +00007838defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7839 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007840 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007841
Craig Topper19e04b62016-05-19 06:13:58 +00007842defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7843 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007844 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007845defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7846 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007847 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007848
Craig Topper19e04b62016-05-19 06:13:58 +00007849defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7850 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007851 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007852
Craig Topper19e04b62016-05-19 06:13:58 +00007853defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7854 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007855
Craig Topper19e04b62016-05-19 06:13:58 +00007856defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7857 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007858 PD, EVEX_CD8<64, CD8VF>;
7859
Craig Topper19e04b62016-05-19 06:13:58 +00007860defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7861 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007862
7863defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007864 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007865 PD, EVEX_CD8<64, CD8VF>;
7866
Craig Toppera39b6502016-12-10 06:02:48 +00007867defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007868 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007869
7870defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007871 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007872 PD, EVEX_CD8<64, CD8VF>;
7873
Craig Toppera39b6502016-12-10 06:02:48 +00007874defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007875 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007876
7877defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007878 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007879
7880defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007881 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007882
Simon Pilgrima3af7962016-11-24 12:13:46 +00007883defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007884 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007885
Simon Pilgrima3af7962016-11-24 12:13:46 +00007886defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007887 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007888
Craig Toppere38c57a2015-11-27 05:44:02 +00007889let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007890def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007891 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007892 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7893 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007894
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007895def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7896 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007897 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7898 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007899
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007900def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7901 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007902 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7903 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007904
Simon Pilgrima3af7962016-11-24 12:13:46 +00007905def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007906 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7907 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7908 VR128X:$src, sub_xmm)))), sub_xmm)>;
7909
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007910def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7911 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007912 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7913 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007914
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007915def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7916 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007917 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7918 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007919
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007920def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7921 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007922 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7923 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007924
Simon Pilgrima3af7962016-11-24 12:13:46 +00007925def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007926 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7927 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7928 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007929}
7930
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007931let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007932 let AddedComplexity = 15 in {
7933 def : Pat<(X86vzmovl (v2i64 (bitconvert
7934 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007935 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007936 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7937 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007938 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007939 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007940 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007941 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007942 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007943 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007944 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007945 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007946}
7947
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007948let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007949 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007950 (VCVTPD2PSZrm addr:$src)>;
7951 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7952 (VCVTPS2PDZrm addr:$src)>;
7953}
7954
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007955let Predicates = [HasDQI, HasVLX] in {
7956 let AddedComplexity = 15 in {
7957 def : Pat<(X86vzmovl (v2f64 (bitconvert
7958 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007959 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007960 def : Pat<(X86vzmovl (v2f64 (bitconvert
7961 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007962 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007963 }
7964}
7965
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007966let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007967def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7968 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7969 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7970 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7971
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007972def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7973 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7974 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7975 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7976
7977def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7978 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7979 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7980 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7981
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007982def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7983 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7984 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7985 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7986
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007987def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7988 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7989 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7990 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7991
7992def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7993 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7994 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7995 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7996
7997def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7998 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7999 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8000 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8001
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008002def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8003 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8004 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8005 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8006
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008007def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8008 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8009 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8010 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8011
8012def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8013 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8014 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8015 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8016
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008017def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8018 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8019 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8020 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8021
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008022def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8023 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8024 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8025 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8026}
8027
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008028//===----------------------------------------------------------------------===//
8029// Half precision conversion instructions
8030//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008031multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00008032 X86MemOperand x86memop, PatFrag ld_frag> {
8033 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
8034 "vcvtph2ps", "$src", "$src",
8035 (X86cvtph2ps (_src.VT _src.RC:$src),
8036 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00008037 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
8038 "vcvtph2ps", "$src", "$src",
8039 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
8040 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00008041}
8042
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008043multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00008044 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
8045 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
8046 (X86cvtph2ps (_src.VT _src.RC:$src),
8047 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
8048
8049}
8050
8051let Predicates = [HasAVX512] in {
8052 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008053 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008054 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
8055 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008056 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00008057 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
8058 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
8059 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
8060 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008061}
8062
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008063multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008064 X86MemOperand x86memop> {
8065 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008066 (ins _src.RC:$src1, i32u8imm:$src2),
8067 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008068 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00008069 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00008070 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00008071 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8072 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
8073 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8074 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00008075 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00008076 addr:$dst)]>;
8077 let hasSideEffects = 0, mayStore = 1 in
8078 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8079 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
8080 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
8081 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008082}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008083multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00008084 let hasSideEffects = 0 in
8085 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
8086 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008087 (ins _src.RC:$src1, i32u8imm:$src2),
8088 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00008089 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008090}
8091let Predicates = [HasAVX512] in {
8092 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
8093 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
8094 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
8095 let Predicates = [HasVLX] in {
8096 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
8097 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00008098 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008099 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
8100 }
8101}
Asaf Badouh2489f352015-12-02 08:17:51 +00008102
Craig Topper9820e342016-09-20 05:44:47 +00008103// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008104let Predicates = [HasVLX] in {
8105 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8106 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8107 // configurations we support (the default). However, falling back to MXCSR is
8108 // more consistent with other instructions, which are always controlled by it.
8109 // It's encoded as 0b100.
8110 def : Pat<(fp_to_f16 FR32X:$src),
8111 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8112 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8113
8114 def : Pat<(f16_to_fp GR16:$src),
8115 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8116 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8117
8118 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8119 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8120 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8121}
8122
Craig Topper9820e342016-09-20 05:44:47 +00008123// Patterns for matching float to half-float conversion when AVX512 is supported
8124// but F16C isn't. In that case we have to use 512-bit vectors.
8125let Predicates = [HasAVX512, NoVLX, NoF16C] in {
8126 def : Pat<(fp_to_f16 FR32X:$src),
8127 (i16 (EXTRACT_SUBREG
8128 (VMOVPDI2DIZrr
8129 (v8i16 (EXTRACT_SUBREG
8130 (VCVTPS2PHZrr
8131 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
8132 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
8133 sub_xmm), 4), sub_xmm))), sub_16bit))>;
8134
8135 def : Pat<(f16_to_fp GR16:$src),
8136 (f32 (COPY_TO_REGCLASS
8137 (v4f32 (EXTRACT_SUBREG
8138 (VCVTPH2PSZrr
8139 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
8140 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
8141 sub_xmm)), sub_xmm)), FR32X))>;
8142
8143 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8144 (f32 (COPY_TO_REGCLASS
8145 (v4f32 (EXTRACT_SUBREG
8146 (VCVTPH2PSZrr
8147 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
8148 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
8149 sub_xmm), 4)), sub_xmm)), FR32X))>;
8150}
8151
Asaf Badouh2489f352015-12-02 08:17:51 +00008152// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008153multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00008154 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00008155 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00008156 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
8157 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00008158 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00008159 Sched<[WriteFAdd]>;
8160}
8161
8162let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00008163 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008164 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008165 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008166 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008167 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008168 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008169 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008170 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8171}
8172
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008173let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8174 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00008175 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008176 EVEX_CD8<32, CD8VT1>;
8177 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00008178 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008179 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8180 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008181 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00008182 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008183 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008184 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00008185 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008186 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8187 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008188 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00008189 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
8190 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00008191 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00008192 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
8193 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00008194 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008195
Ayman Musa02f95332017-01-04 08:21:54 +00008196 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
8197 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00008198 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00008199 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
8200 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00008201 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8202 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008203}
Michael Liao5bf95782014-12-04 05:20:33 +00008204
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008205/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008206multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
8207 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008208 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008209 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8210 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8211 "$src2, $src1", "$src1, $src2",
8212 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008213 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008214 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008215 "$src2, $src1", "$src1, $src2",
8216 (OpNode (_.VT _.RC:$src1),
8217 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008218}
8219}
8220
Asaf Badouheaf2da12015-09-21 10:23:53 +00008221defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
8222 EVEX_CD8<32, CD8VT1>, T8PD;
8223defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
8224 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
8225defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
8226 EVEX_CD8<32, CD8VT1>, T8PD;
8227defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
8228 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008229
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008230/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8231multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008232 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008233 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008234 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8235 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8236 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00008237 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8238 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8239 (OpNode (_.FloatVT
8240 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
8241 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8242 (ins _.ScalarMemOp:$src), OpcodeStr,
8243 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8244 (OpNode (_.FloatVT
8245 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
8246 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008247 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008248}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008249
8250multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8251 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
8252 EVEX_V512, EVEX_CD8<32, CD8VF>;
8253 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
8254 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
8255
8256 // Define only if AVX512VL feature is present.
8257 let Predicates = [HasVLX] in {
8258 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
8259 OpNode, v4f32x_info>,
8260 EVEX_V128, EVEX_CD8<32, CD8VF>;
8261 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
8262 OpNode, v8f32x_info>,
8263 EVEX_V256, EVEX_CD8<32, CD8VF>;
8264 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
8265 OpNode, v2f64x_info>,
8266 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8267 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
8268 OpNode, v4f64x_info>,
8269 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8270 }
8271}
8272
8273defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
8274defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008275
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008276/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008277multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8278 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008279 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008280 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8281 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8282 "$src2, $src1", "$src1, $src2",
8283 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
8284 (i32 FROUND_CURRENT))>;
8285
8286 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8287 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008288 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008289 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008290 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008291
8292 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008293 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008294 "$src2, $src1", "$src1, $src2",
8295 (OpNode (_.VT _.RC:$src1),
8296 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8297 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00008298 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008299}
8300
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008301multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8302 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
8303 EVEX_CD8<32, CD8VT1>;
8304 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
8305 EVEX_CD8<64, CD8VT1>, VEX_W;
8306}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008307
Craig Toppere1cac152016-06-07 07:27:54 +00008308let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008309 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
8310 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
8311}
Igor Breger8352a0d2015-07-28 06:53:28 +00008312
8313defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008314/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008315
8316multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8317 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008318 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008319 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8320 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8321 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
8322
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008323 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8324 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8325 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008326 (bitconvert (_.LdFrag addr:$src))),
8327 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008328
8329 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008330 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008331 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008332 (OpNode (_.FloatVT
8333 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
8334 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008335 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008336}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008337multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8338 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008339 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008340 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8341 (ins _.RC:$src), OpcodeStr,
8342 "{sae}, $src", "$src, {sae}",
8343 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
8344}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008345
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008346multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8347 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008348 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
8349 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008350 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008351 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
8352 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008353}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008354
Asaf Badouh402ebb32015-06-03 13:41:48 +00008355multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
8356 SDNode OpNode> {
8357 // Define only if AVX512VL feature is present.
8358 let Predicates = [HasVLX] in {
8359 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
8360 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
8361 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
8362 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
8363 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
8364 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8365 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
8366 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8367 }
8368}
Craig Toppere1cac152016-06-07 07:27:54 +00008369let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00008370
Asaf Badouh402ebb32015-06-03 13:41:48 +00008371 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
8372 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
8373 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
8374}
8375defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
8376 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
8377
8378multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8379 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008380 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008381 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8382 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
8383 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
8384 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008385}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008386
Robert Khasanoveb126392014-10-28 18:15:20 +00008387multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8388 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008389 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008390 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008391 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8392 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008393 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8394 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8395 (OpNode (_.FloatVT
8396 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008397
Craig Toppere1cac152016-06-07 07:27:54 +00008398 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8399 (ins _.ScalarMemOp:$src), OpcodeStr,
8400 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8401 (OpNode (_.FloatVT
8402 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
8403 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008404 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008405}
8406
Robert Khasanoveb126392014-10-28 18:15:20 +00008407multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
8408 SDNode OpNode> {
8409 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
8410 v16f32_info>,
8411 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8412 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
8413 v8f64_info>,
8414 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8415 // Define only if AVX512VL feature is present.
8416 let Predicates = [HasVLX] in {
8417 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8418 OpNode, v4f32x_info>,
8419 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8420 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8421 OpNode, v8f32x_info>,
8422 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8423 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8424 OpNode, v2f64x_info>,
8425 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8426 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8427 OpNode, v4f64x_info>,
8428 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8429 }
8430}
8431
Asaf Badouh402ebb32015-06-03 13:41:48 +00008432multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
8433 SDNode OpNodeRnd> {
8434 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
8435 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8436 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
8437 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8438}
8439
Igor Breger4c4cd782015-09-20 09:13:41 +00008440multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8441 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00008442 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00008443 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8444 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8445 "$src2, $src1", "$src1, $src2",
8446 (OpNodeRnd (_.VT _.RC:$src1),
8447 (_.VT _.RC:$src2),
8448 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008449 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8450 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
8451 "$src2, $src1", "$src1, $src2",
8452 (OpNodeRnd (_.VT _.RC:$src1),
8453 (_.VT (scalar_to_vector
8454 (_.ScalarLdFrag addr:$src2))),
8455 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008456
8457 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8458 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8459 "$rc, $src2, $src1", "$src1, $src2, $rc",
8460 (OpNodeRnd (_.VT _.RC:$src1),
8461 (_.VT _.RC:$src2),
8462 (i32 imm:$rc))>,
8463 EVEX_B, EVEX_RC;
8464
Craig Toppere1cac152016-06-07 07:27:54 +00008465 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008466 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008467 (ins _.FRC:$src1, _.FRC:$src2),
8468 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8469
8470 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008471 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008472 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8473 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8474 }
Craig Topper176f3312017-02-25 19:18:11 +00008475 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008476
8477 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
8478 (!cast<Instruction>(NAME#SUFF#Zr)
8479 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
8480
8481 def : Pat<(_.EltVT (OpNode (load addr:$src))),
8482 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00008483 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008484}
8485
8486multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
8487 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
8488 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
8489 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
8490 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
8491}
8492
Asaf Badouh402ebb32015-06-03 13:41:48 +00008493defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
8494 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008495
Igor Breger4c4cd782015-09-20 09:13:41 +00008496defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008497
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008498let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008499 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008500 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008501 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008502 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008503 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008504 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008505 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008506 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008507 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008508 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008509}
8510
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008511multiclass
8512avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008513
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008514 let ExeDomain = _.ExeDomain in {
8515 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8516 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8517 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008518 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008519 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8520
8521 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8522 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008523 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8524 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008525 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008526
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008527 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008528 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8529 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008530 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008531 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008532 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8533 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8534 }
8535 let Predicates = [HasAVX512] in {
8536 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8537 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008538 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008539 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8540 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008541 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008542 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8543 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008544 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008545 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8546 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8547 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8548 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8549 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8550 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8551
8552 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8553 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008554 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008555 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8556 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008557 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008558 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8559 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008560 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008561 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8562 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8563 addr:$src, (i32 0x4))), _.FRC)>;
8564 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8565 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8566 addr:$src, (i32 0xc))), _.FRC)>;
8567 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008568}
8569
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008570defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8571 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008572
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008573defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8574 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008575
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008576//-------------------------------------------------
8577// Integer truncate and extend operations
8578//-------------------------------------------------
8579
Igor Breger074a64e2015-07-24 17:24:15 +00008580multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8581 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8582 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008583 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008584 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8585 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8586 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8587 EVEX, T8XS;
8588
8589 // for intrinsic patter match
8590 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8591 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8592 undef)),
8593 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8594 SrcInfo.RC:$src1)>;
8595
8596 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8597 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8598 DestInfo.ImmAllZerosV)),
8599 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8600 SrcInfo.RC:$src1)>;
8601
8602 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8603 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8604 DestInfo.RC:$src0)),
8605 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
8606 DestInfo.KRCWM:$mask ,
8607 SrcInfo.RC:$src1)>;
8608
Craig Topper52e2e832016-07-22 05:46:44 +00008609 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8610 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008611 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8612 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008613 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008614 []>, EVEX;
8615
Igor Breger074a64e2015-07-24 17:24:15 +00008616 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8617 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008618 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008619 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008620 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008621}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008622
Igor Breger074a64e2015-07-24 17:24:15 +00008623multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8624 X86VectorVTInfo DestInfo,
8625 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008626
Igor Breger074a64e2015-07-24 17:24:15 +00008627 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8628 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8629 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008630
Igor Breger074a64e2015-07-24 17:24:15 +00008631 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8632 (SrcInfo.VT SrcInfo.RC:$src)),
8633 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8634 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8635}
8636
Igor Breger074a64e2015-07-24 17:24:15 +00008637multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8638 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8639 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8640 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8641 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8642 Predicate prd = HasAVX512>{
8643
8644 let Predicates = [HasVLX, prd] in {
8645 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8646 DestInfoZ128, x86memopZ128>,
8647 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8648 truncFrag, mtruncFrag>, EVEX_V128;
8649
8650 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8651 DestInfoZ256, x86memopZ256>,
8652 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8653 truncFrag, mtruncFrag>, EVEX_V256;
8654 }
8655 let Predicates = [prd] in
8656 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8657 DestInfoZ, x86memopZ>,
8658 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8659 truncFrag, mtruncFrag>, EVEX_V512;
8660}
8661
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008662multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8663 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008664 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8665 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008666 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008667}
8668
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008669multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8670 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008671 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8672 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008673 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008674}
8675
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008676multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8677 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008678 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8679 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008680 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008681}
8682
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008683multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8684 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008685 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8686 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008687 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008688}
8689
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008690multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8691 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008692 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8693 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008694 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008695}
8696
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008697multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8698 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008699 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8700 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008701 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008702}
8703
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008704defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8705 truncstorevi8, masked_truncstorevi8>;
8706defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8707 truncstore_s_vi8, masked_truncstore_s_vi8>;
8708defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8709 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008710
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008711defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8712 truncstorevi16, masked_truncstorevi16>;
8713defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8714 truncstore_s_vi16, masked_truncstore_s_vi16>;
8715defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8716 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008717
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008718defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8719 truncstorevi32, masked_truncstorevi32>;
8720defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8721 truncstore_s_vi32, masked_truncstore_s_vi32>;
8722defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8723 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008724
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008725defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8726 truncstorevi8, masked_truncstorevi8>;
8727defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8728 truncstore_s_vi8, masked_truncstore_s_vi8>;
8729defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8730 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008731
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008732defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8733 truncstorevi16, masked_truncstorevi16>;
8734defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8735 truncstore_s_vi16, masked_truncstore_s_vi16>;
8736defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8737 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008738
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008739defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8740 truncstorevi8, masked_truncstorevi8>;
8741defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8742 truncstore_s_vi8, masked_truncstore_s_vi8>;
8743defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8744 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008745
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008746let Predicates = [HasAVX512, NoVLX] in {
8747def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8748 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008749 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008750 VR256X:$src, sub_ymm)))), sub_xmm))>;
8751def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8752 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008753 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008754 VR256X:$src, sub_ymm)))), sub_xmm))>;
8755}
8756
8757let Predicates = [HasBWI, NoVLX] in {
8758def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008759 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008760 VR256X:$src, sub_ymm))), sub_xmm))>;
8761}
8762
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008763multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008764 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008765 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008766 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008767 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8768 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8769 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8770 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008771
Craig Toppere1cac152016-06-07 07:27:54 +00008772 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8773 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8774 (DestInfo.VT (LdFrag addr:$src))>,
8775 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008776 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008777}
8778
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008779multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008780 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008781 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8782 let Predicates = [HasVLX, HasBWI] in {
8783 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008784 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008785 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008786
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008787 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008788 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008789 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8790 }
8791 let Predicates = [HasBWI] in {
8792 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008793 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008794 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8795 }
8796}
8797
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008798multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008799 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008800 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8801 let Predicates = [HasVLX, HasAVX512] in {
8802 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008803 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008804 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8805
8806 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008807 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008808 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8809 }
8810 let Predicates = [HasAVX512] in {
8811 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008812 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008813 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8814 }
8815}
8816
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008817multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008818 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008819 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8820 let Predicates = [HasVLX, HasAVX512] in {
8821 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008822 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008823 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8824
8825 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008826 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008827 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8828 }
8829 let Predicates = [HasAVX512] in {
8830 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008831 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008832 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8833 }
8834}
8835
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008836multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008837 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008838 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8839 let Predicates = [HasVLX, HasAVX512] in {
8840 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008841 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008842 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8843
8844 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008845 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008846 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8847 }
8848 let Predicates = [HasAVX512] in {
8849 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008850 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008851 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8852 }
8853}
8854
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008855multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008856 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008857 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8858 let Predicates = [HasVLX, HasAVX512] in {
8859 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008860 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008861 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8862
8863 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008864 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008865 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8866 }
8867 let Predicates = [HasAVX512] in {
8868 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008869 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008870 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8871 }
8872}
8873
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008874multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008875 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008876 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8877
8878 let Predicates = [HasVLX, HasAVX512] in {
8879 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008880 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008881 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8882
8883 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008884 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008885 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8886 }
8887 let Predicates = [HasAVX512] in {
8888 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008889 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008890 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8891 }
8892}
8893
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008894defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8895defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8896defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8897defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8898defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8899defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008900
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008901defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8902defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8903defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8904defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8905defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8906defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008907
Igor Breger2ba64ab2016-05-22 10:21:04 +00008908// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008909multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8910 X86VectorVTInfo From, PatFrag LdFrag> {
8911 def : Pat<(To.VT (LdFrag addr:$src)),
8912 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8913 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8914 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8915 To.KRC:$mask, addr:$src)>;
8916 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8917 To.ImmAllZerosV)),
8918 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8919 addr:$src)>;
8920}
8921
8922let Predicates = [HasVLX, HasBWI] in {
8923 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8924 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8925}
8926let Predicates = [HasBWI] in {
8927 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8928}
8929let Predicates = [HasVLX, HasAVX512] in {
8930 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8931 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8932 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8933 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8934 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8935 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8936 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8937 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8938 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8939 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8940}
8941let Predicates = [HasAVX512] in {
8942 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8943 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8944 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8945 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8946 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8947}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008948
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008949multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8950 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008951 // 128-bit patterns
8952 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008953 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008954 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008955 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008956 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008957 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008958 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008959 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008960 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008961 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008962 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8963 }
8964 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008965 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008966 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008967 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008968 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008969 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008970 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008971 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008972 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8973
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008974 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008975 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008976 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008977 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008978 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008979 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008980 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008981 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8982
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008983 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008984 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008985 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008986 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008987 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008988 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008989 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008990 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008991 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008992 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8993
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008994 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008995 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008996 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008997 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008998 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008999 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009000 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009001 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9002
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009003 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009004 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009005 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009006 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009007 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009008 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009009 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009010 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009011 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009012 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9013 }
9014 // 256-bit patterns
9015 let Predicates = [HasVLX, HasBWI] in {
9016 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9017 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9018 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9019 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9020 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9021 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9022 }
9023 let Predicates = [HasVLX] in {
9024 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9025 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9026 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9027 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9028 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9029 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9030 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9031 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9032
9033 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9034 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9035 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9036 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9037 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9038 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9039 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9040 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9041
9042 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9043 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9044 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9045 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9046 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9047 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9048
9049 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9050 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9051 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9052 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9053 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9054 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9055 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9056 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9057
9058 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9059 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9060 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9061 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9062 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9063 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9064 }
9065 // 512-bit patterns
9066 let Predicates = [HasBWI] in {
9067 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9068 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9069 }
9070 let Predicates = [HasAVX512] in {
9071 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9072 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9073
9074 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9075 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009076 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9077 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009078
9079 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9080 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9081
9082 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9083 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9084
9085 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9086 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9087 }
9088}
9089
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009090defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
9091defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00009092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009093//===----------------------------------------------------------------------===//
9094// GATHER - SCATTER Operations
9095
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009096multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
9097 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009098 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9099 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009100 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
9101 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009102 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009103 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009104 [(set _.RC:$dst, _.KRCWM:$mask_wb,
9105 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
9106 vectoraddr:$src2))]>, EVEX, EVEX_K,
9107 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009108}
Cameron McInally45325962014-03-26 13:50:50 +00009109
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009110multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9111 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9112 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009113 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009114 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009115 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009116let Predicates = [HasVLX] in {
9117 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009118 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009119 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009120 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009121 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009122 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009123 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009124 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009125}
Cameron McInally45325962014-03-26 13:50:50 +00009126}
9127
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009128multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9129 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009130 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009131 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009132 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009133 mgatherv8i64>, EVEX_V512;
9134let Predicates = [HasVLX] in {
9135 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009136 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009137 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009138 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009139 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009140 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009141 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00009142 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009143}
Cameron McInally45325962014-03-26 13:50:50 +00009144}
Michael Liao5bf95782014-12-04 05:20:33 +00009145
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009146
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009147defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9148 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9149
9150defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9151 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009152
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009153multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
9154 X86MemOperand memop, PatFrag ScatterNode> {
9155
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009156let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009157
9158 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
9159 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009160 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009161 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
9162 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9163 _.KRCWM:$mask, vectoraddr:$dst))]>,
9164 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009165}
9166
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009167multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9168 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9169 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009170 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009171 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009172 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009173let Predicates = [HasVLX] in {
9174 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009175 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009176 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009177 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009178 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009179 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009180 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009181 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009182}
Cameron McInally45325962014-03-26 13:50:50 +00009183}
9184
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009185multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9186 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009187 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009188 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009189 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009190 mscatterv8i64>, EVEX_V512;
9191let Predicates = [HasVLX] in {
9192 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009193 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009194 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009195 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009196 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009197 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009198 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
9199 vx64xmem, mscatterv2i64>, EVEX_V128;
9200}
Cameron McInally45325962014-03-26 13:50:50 +00009201}
9202
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009203defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9204 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009205
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009206defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9207 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009208
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009209// prefetch
9210multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9211 RegisterClass KRC, X86MemOperand memop> {
9212 let Predicates = [HasPFI], hasSideEffects = 1 in
9213 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009214 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009215 []>, EVEX, EVEX_K;
9216}
9217
9218defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009219 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009220
9221defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009222 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009223
9224defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009225 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009226
9227defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009228 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009229
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009230defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009231 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009232
9233defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009234 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009235
9236defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009237 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009238
9239defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009240 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009241
9242defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009243 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009244
9245defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009246 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009247
9248defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009249 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009250
9251defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009252 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009253
9254defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009255 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009256
9257defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009258 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009259
9260defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009261 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009262
9263defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009264 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009265
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009266// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00009267def v64i1sextv64i8 : PatLeaf<(v64i8
9268 (X86vsext
9269 (v64i1 (X86pcmpgtm
9270 (bc_v64i8 (v16i32 immAllZerosV)),
9271 VR512:$src))))>;
9272def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
9273def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
9274def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009275
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009276multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009277def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009278 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009279 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
9280}
Michael Liao5bf95782014-12-04 05:20:33 +00009281
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009282// Use 512bit version to implement 128/256 bit in case NoVLX.
9283multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
9284 X86VectorVTInfo _> {
9285
9286 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
9287 (X86Info.VT (EXTRACT_SUBREG
9288 (_.VT (!cast<Instruction>(NAME#"Zrr")
9289 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
9290 X86Info.SubRegIdx))>;
9291}
9292
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009293multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9294 string OpcodeStr, Predicate prd> {
9295let Predicates = [prd] in
9296 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9297
9298 let Predicates = [prd, HasVLX] in {
9299 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9300 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9301 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009302let Predicates = [prd, NoVLX] in {
9303 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
9304 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
9305 }
9306
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009307}
9308
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009309defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9310defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9311defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9312defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009313
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009314multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009315 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9316 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
9317 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
9318}
9319
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009320// Use 512bit version to implement 128/256 bit in case NoVLX.
9321multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00009322 X86VectorVTInfo _> {
9323
9324 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
9325 (_.KVT (COPY_TO_REGCLASS
9326 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009327 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009328 _.RC:$src, _.SubRegIdx)),
9329 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009330}
9331
9332multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009333 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9334 let Predicates = [prd] in
9335 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9336 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009337
9338 let Predicates = [prd, HasVLX] in {
9339 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009340 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009341 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009342 EVEX_V128;
9343 }
9344 let Predicates = [prd, NoVLX] in {
9345 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
9346 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009347 }
9348}
9349
9350defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9351 avx512vl_i8_info, HasBWI>;
9352defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9353 avx512vl_i16_info, HasBWI>, VEX_W;
9354defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9355 avx512vl_i32_info, HasDQI>;
9356defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9357 avx512vl_i64_info, HasDQI>, VEX_W;
9358
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009359//===----------------------------------------------------------------------===//
9360// AVX-512 - COMPRESS and EXPAND
9361//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009362
Ayman Musad7a5ed42016-09-26 06:22:08 +00009363multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009364 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009365 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009366 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009367 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009368
Craig Toppere1cac152016-06-07 07:27:54 +00009369 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009370 def mr : AVX5128I<opc, MRMDestMem, (outs),
9371 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009372 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009373 []>, EVEX_CD8<_.EltSize, CD8VT1>;
9374
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009375 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9376 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009377 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009378 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009379 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009380}
9381
Ayman Musad7a5ed42016-09-26 06:22:08 +00009382multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
9383
9384 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9385 (_.VT _.RC:$src)),
9386 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9387 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9388}
9389
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009390multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
9391 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009392 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
9393 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009394
9395 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009396 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
9397 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9398 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
9399 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009400 }
9401}
9402
9403defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
9404 EVEX;
9405defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
9406 EVEX, VEX_W;
9407defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
9408 EVEX;
9409defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
9410 EVEX, VEX_W;
9411
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009412// expand
9413multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
9414 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009415 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009416 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009417 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009418
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009419 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9420 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9421 (_.VT (X86expand (_.VT (bitconvert
9422 (_.LdFrag addr:$src1)))))>,
9423 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009424}
9425
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009426multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9427
9428 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9429 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9430 _.KRCWM:$mask, addr:$src)>;
9431
9432 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9433 (_.VT _.RC:$src0))),
9434 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9435 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9436}
9437
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009438multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
9439 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009440 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
9441 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009442
9443 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009444 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
9445 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9446 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
9447 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009448 }
9449}
9450
9451defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
9452 EVEX;
9453defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
9454 EVEX, VEX_W;
9455defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
9456 EVEX;
9457defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
9458 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009459
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009460//handle instruction reg_vec1 = op(reg_vec,imm)
9461// op(mem_vec,imm)
9462// op(broadcast(eltVt),imm)
9463//all instruction created with FROUND_CURRENT
9464multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009465 X86VectorVTInfo _>{
9466 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009467 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9468 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009469 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009470 (OpNode (_.VT _.RC:$src1),
9471 (i32 imm:$src2),
9472 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009473 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9474 (ins _.MemOp:$src1, i32u8imm:$src2),
9475 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9476 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
9477 (i32 imm:$src2),
9478 (i32 FROUND_CURRENT))>;
9479 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9480 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9481 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9482 "${src1}"##_.BroadcastStr##", $src2",
9483 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
9484 (i32 imm:$src2),
9485 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009486 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009487}
9488
9489//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9490multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9491 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009492 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009493 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9494 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009495 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009496 "$src1, {sae}, $src2",
9497 (OpNode (_.VT _.RC:$src1),
9498 (i32 imm:$src2),
9499 (i32 FROUND_NO_EXC))>, EVEX_B;
9500}
9501
9502multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
9503 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9504 let Predicates = [prd] in {
9505 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9506 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9507 EVEX_V512;
9508 }
9509 let Predicates = [prd, HasVLX] in {
9510 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
9511 EVEX_V128;
9512 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
9513 EVEX_V256;
9514 }
9515}
9516
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009517//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9518// op(reg_vec2,mem_vec,imm)
9519// op(reg_vec2,broadcast(eltVt),imm)
9520//all instruction created with FROUND_CURRENT
9521multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009522 X86VectorVTInfo _>{
9523 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009524 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009525 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009526 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9527 (OpNode (_.VT _.RC:$src1),
9528 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009529 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009530 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009531 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9532 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9533 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9534 (OpNode (_.VT _.RC:$src1),
9535 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9536 (i32 imm:$src3),
9537 (i32 FROUND_CURRENT))>;
9538 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9539 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9540 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9541 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9542 (OpNode (_.VT _.RC:$src1),
9543 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9544 (i32 imm:$src3),
9545 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009546 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009547}
9548
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009549//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9550// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009551multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9552 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009553 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009554 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9555 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9556 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9557 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9558 (SrcInfo.VT SrcInfo.RC:$src2),
9559 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009560 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9561 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9562 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9563 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9564 (SrcInfo.VT (bitconvert
9565 (SrcInfo.LdFrag addr:$src2))),
9566 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009567 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009568}
9569
9570//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9571// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009572// op(reg_vec2,broadcast(eltVt),imm)
9573multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009574 X86VectorVTInfo _>:
9575 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9576
Craig Topper05948fb2016-08-02 05:11:15 +00009577 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009578 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9579 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9580 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9581 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9582 (OpNode (_.VT _.RC:$src1),
9583 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9584 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009585}
9586
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009587//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9588// op(reg_vec2,mem_scalar,imm)
9589//all instruction created with FROUND_CURRENT
9590multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009591 X86VectorVTInfo _> {
9592 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009593 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009594 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009595 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9596 (OpNode (_.VT _.RC:$src1),
9597 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009598 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009599 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009600 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009601 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009602 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9603 (OpNode (_.VT _.RC:$src1),
9604 (_.VT (scalar_to_vector
9605 (_.ScalarLdFrag addr:$src2))),
9606 (i32 imm:$src3),
9607 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009608 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009609}
9610
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009611//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9612multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9613 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009614 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009615 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009616 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009617 OpcodeStr, "$src3, {sae}, $src2, $src1",
9618 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009619 (OpNode (_.VT _.RC:$src1),
9620 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009621 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009622 (i32 FROUND_NO_EXC))>, EVEX_B;
9623}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009624//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9625multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9626 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009627 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009628 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9629 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009630 OpcodeStr, "$src3, {sae}, $src2, $src1",
9631 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009632 (OpNode (_.VT _.RC:$src1),
9633 (_.VT _.RC:$src2),
9634 (i32 imm:$src3),
9635 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009636}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009637
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009638multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9639 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009640 let Predicates = [prd] in {
9641 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009642 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009643 EVEX_V512;
9644
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009645 }
9646 let Predicates = [prd, HasVLX] in {
9647 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009648 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009649 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009650 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009651 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009652}
9653
Igor Breger2ae0fe32015-08-31 11:14:02 +00009654multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9655 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9656 let Predicates = [HasBWI] in {
9657 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9658 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9659 }
9660 let Predicates = [HasBWI, HasVLX] in {
9661 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9662 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9663 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9664 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9665 }
9666}
9667
Igor Breger00d9f842015-06-08 14:03:17 +00009668multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9669 bits<8> opc, SDNode OpNode>{
9670 let Predicates = [HasAVX512] in {
9671 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9672 }
9673 let Predicates = [HasAVX512, HasVLX] in {
9674 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9675 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9676 }
9677}
9678
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009679multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9680 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9681 let Predicates = [prd] in {
9682 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9683 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009684 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009685}
9686
Igor Breger1e58e8a2015-09-02 11:18:55 +00009687multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9688 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9689 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9690 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9691 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9692 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009693}
9694
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009695
Igor Breger1e58e8a2015-09-02 11:18:55 +00009696defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9697 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9698defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9699 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9700defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9701 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9702
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009703
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009704defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9705 0x50, X86VRange, HasDQI>,
9706 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9707defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9708 0x50, X86VRange, HasDQI>,
9709 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9710
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009711defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9712 0x51, X86VRange, HasDQI>,
9713 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9714defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9715 0x51, X86VRange, HasDQI>,
9716 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9717
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009718defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9719 0x57, X86Reduces, HasDQI>,
9720 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9721defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9722 0x57, X86Reduces, HasDQI>,
9723 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009724
Igor Breger1e58e8a2015-09-02 11:18:55 +00009725defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9726 0x27, X86GetMants, HasAVX512>,
9727 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9728defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9729 0x27, X86GetMants, HasAVX512>,
9730 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9731
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009732let Predicates = [HasAVX512] in {
9733def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009734 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009735def : Pat<(v16f32 (fnearbyint VR512:$src)),
9736 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9737def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009738 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009739def : Pat<(v16f32 (frint VR512:$src)),
9740 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9741def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009742 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009743
9744def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009745 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009746def : Pat<(v8f64 (fnearbyint VR512:$src)),
9747 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9748def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009749 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009750def : Pat<(v8f64 (frint VR512:$src)),
9751 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9752def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009753 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009754}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009755
Craig Topper42a53532017-08-16 23:38:25 +00009756multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9757 bits<8> opc>{
9758 let Predicates = [HasAVX512] in {
9759 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
9760
9761 }
9762 let Predicates = [HasAVX512, HasVLX] in {
9763 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
9764 }
9765}
9766
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009767defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9768 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9769defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9770 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9771defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9772 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9773defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9774 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009775
Craig Topperb561e662017-01-19 02:34:29 +00009776let Predicates = [HasAVX512] in {
9777// Provide fallback in case the load node that is used in the broadcast
9778// patterns above is used by additional users, which prevents the pattern
9779// selection.
9780def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9781 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9782 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9783 0)>;
9784def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9785 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9786 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9787 0)>;
9788
9789def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9790 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9791 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9792 0)>;
9793def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9794 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9796 0)>;
9797
9798def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9799 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9800 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9801 0)>;
9802
9803def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9804 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9805 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9806 0)>;
9807}
9808
Craig Topperc48fa892015-12-27 19:45:21 +00009809multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009810 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9811 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009812}
9813
Craig Topperc48fa892015-12-27 19:45:21 +00009814defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009815 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009816defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009817 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009818
Craig Topper7a299302016-06-09 07:06:38 +00009819defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009820 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009821 EVEX_CD8<8, CD8VF>;
9822
Igor Bregerf3ded812015-08-31 13:09:30 +00009823defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9824 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9825
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009826multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9827 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009828 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009829 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009830 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009831 "$src1", "$src1",
9832 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9833
Craig Toppere1cac152016-06-07 07:27:54 +00009834 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9835 (ins _.MemOp:$src1), OpcodeStr,
9836 "$src1", "$src1",
9837 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9838 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009839 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009840}
9841
9842multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9843 X86VectorVTInfo _> :
9844 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009845 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9846 (ins _.ScalarMemOp:$src1), OpcodeStr,
9847 "${src1}"##_.BroadcastStr,
9848 "${src1}"##_.BroadcastStr,
9849 (_.VT (OpNode (X86VBroadcast
9850 (_.ScalarLdFrag addr:$src1))))>,
9851 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009852}
9853
9854multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9855 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9856 let Predicates = [prd] in
9857 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9858
9859 let Predicates = [prd, HasVLX] in {
9860 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9861 EVEX_V256;
9862 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9863 EVEX_V128;
9864 }
9865}
9866
9867multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9868 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9869 let Predicates = [prd] in
9870 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9871 EVEX_V512;
9872
9873 let Predicates = [prd, HasVLX] in {
9874 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9875 EVEX_V256;
9876 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9877 EVEX_V128;
9878 }
9879}
9880
9881multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9882 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009883 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009884 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009885 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9886 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009887}
9888
9889multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9890 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009891 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9892 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009893}
9894
9895multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9896 bits<8> opc_d, bits<8> opc_q,
9897 string OpcodeStr, SDNode OpNode> {
9898 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9899 HasAVX512>,
9900 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9901 HasBWI>;
9902}
9903
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009904defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009905
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009906// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9907let Predicates = [HasAVX512, NoVLX] in {
9908 def : Pat<(v4i64 (abs VR256X:$src)),
9909 (EXTRACT_SUBREG
9910 (VPABSQZrr
9911 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9912 sub_ymm)>;
9913 def : Pat<(v2i64 (abs VR128X:$src)),
9914 (EXTRACT_SUBREG
9915 (VPABSQZrr
9916 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9917 sub_xmm)>;
9918}
9919
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009920multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9921
9922 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009923}
9924
9925defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9926defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9927
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009928// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9929let Predicates = [HasCDI, NoVLX] in {
9930 def : Pat<(v4i64 (ctlz VR256X:$src)),
9931 (EXTRACT_SUBREG
9932 (VPLZCNTQZrr
9933 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9934 sub_ymm)>;
9935 def : Pat<(v2i64 (ctlz VR128X:$src)),
9936 (EXTRACT_SUBREG
9937 (VPLZCNTQZrr
9938 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9939 sub_xmm)>;
9940
9941 def : Pat<(v8i32 (ctlz VR256X:$src)),
9942 (EXTRACT_SUBREG
9943 (VPLZCNTDZrr
9944 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9945 sub_ymm)>;
9946 def : Pat<(v4i32 (ctlz VR128X:$src)),
9947 (EXTRACT_SUBREG
9948 (VPLZCNTDZrr
9949 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9950 sub_xmm)>;
9951}
9952
Igor Breger24cab0f2015-11-16 07:22:00 +00009953//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009954// Counts number of ones - VPOPCNTD and VPOPCNTQ
9955//===---------------------------------------------------------------------===//
9956
9957multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9958 let Predicates = [HasVPOPCNTDQ] in
9959 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9960}
9961
9962// Use 512bit version to implement 128/256 bit.
9963multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9964 let Predicates = [prd] in {
9965 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9966 (EXTRACT_SUBREG
9967 (!cast<Instruction>(NAME # "Zrr")
9968 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9969 _.info256.RC:$src1,
9970 _.info256.SubRegIdx)),
9971 _.info256.SubRegIdx)>;
9972
9973 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9974 (EXTRACT_SUBREG
9975 (!cast<Instruction>(NAME # "Zrr")
9976 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9977 _.info128.RC:$src1,
9978 _.info128.SubRegIdx)),
9979 _.info128.SubRegIdx)>;
9980 }
9981}
9982
9983defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9984 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9985defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9986 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9987
9988//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009989// Replicate Single FP - MOVSHDUP and MOVSLDUP
9990//===---------------------------------------------------------------------===//
9991multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9992 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9993 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009994}
9995
9996defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9997defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009998
9999//===----------------------------------------------------------------------===//
10000// AVX-512 - MOVDDUP
10001//===----------------------------------------------------------------------===//
10002
10003multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
10004 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010005 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010006 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10007 (ins _.RC:$src), OpcodeStr, "$src", "$src",
10008 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +000010009 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10010 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10011 (_.VT (OpNode (_.VT (scalar_to_vector
10012 (_.ScalarLdFrag addr:$src)))))>,
10013 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010014 }
Igor Breger1f782962015-11-19 08:26:56 +000010015}
10016
10017multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
10018 AVX512VLVectorVTInfo VTInfo> {
10019
10020 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
10021
10022 let Predicates = [HasAVX512, HasVLX] in {
10023 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
10024 EVEX_V256;
10025 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
10026 EVEX_V128;
10027 }
10028}
10029
10030multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
10031 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
10032 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010033}
10034
10035defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
10036
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010037let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010038def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010039 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +000010040def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010041 (VMOVDDUPZ128rm addr:$src)>;
10042def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10043 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +000010044
10045def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
10046 (v2f64 VR128X:$src0)),
10047 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10048def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
10049 (bitconvert (v4i32 immAllZerosV))),
10050 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
10051
10052def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10053 (v2f64 VR128X:$src0)),
10054 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10055 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10056def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10057 (bitconvert (v4i32 immAllZerosV))),
10058 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10059
10060def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10061 (v2f64 VR128X:$src0)),
10062 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10063def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10064 (bitconvert (v4i32 immAllZerosV))),
10065 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010066}
Igor Breger1f782962015-11-19 08:26:56 +000010067
Igor Bregerf2460112015-07-26 14:41:44 +000010068//===----------------------------------------------------------------------===//
10069// AVX-512 - Unpack Instructions
10070//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +000010071defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
10072 SSE_ALU_ITINS_S>;
10073defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
10074 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +000010075
10076defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
10077 SSE_INTALU_ITINS_P, HasBWI>;
10078defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
10079 SSE_INTALU_ITINS_P, HasBWI>;
10080defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
10081 SSE_INTALU_ITINS_P, HasBWI>;
10082defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
10083 SSE_INTALU_ITINS_P, HasBWI>;
10084
10085defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
10086 SSE_INTALU_ITINS_P, HasAVX512>;
10087defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
10088 SSE_INTALU_ITINS_P, HasAVX512>;
10089defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
10090 SSE_INTALU_ITINS_P, HasAVX512>;
10091defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
10092 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010093
10094//===----------------------------------------------------------------------===//
10095// AVX-512 - Extract & Insert Integer Instructions
10096//===----------------------------------------------------------------------===//
10097
10098multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10099 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010100 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10101 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10102 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10103 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
10104 imm:$src2)))),
10105 addr:$dst)]>,
10106 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010107}
10108
10109multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10110 let Predicates = [HasBWI] in {
10111 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10112 (ins _.RC:$src1, u8imm:$src2),
10113 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10114 [(set GR32orGR64:$dst,
10115 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
10116 EVEX, TAPD;
10117
10118 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10119 }
10120}
10121
10122multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10123 let Predicates = [HasBWI] in {
10124 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10125 (ins _.RC:$src1, u8imm:$src2),
10126 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10127 [(set GR32orGR64:$dst,
10128 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
10129 EVEX, PD;
10130
Craig Topper99f6b622016-05-01 01:03:56 +000010131 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010132 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10133 (ins _.RC:$src1, u8imm:$src2),
10134 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +000010135 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +000010136
Igor Bregerdefab3c2015-10-08 12:55:01 +000010137 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10138 }
10139}
10140
10141multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10142 RegisterClass GRC> {
10143 let Predicates = [HasDQI] in {
10144 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10145 (ins _.RC:$src1, u8imm:$src2),
10146 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10147 [(set GRC:$dst,
10148 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
10149 EVEX, TAPD;
10150
Craig Toppere1cac152016-06-07 07:27:54 +000010151 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10152 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10153 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10154 [(store (extractelt (_.VT _.RC:$src1),
10155 imm:$src2),addr:$dst)]>,
10156 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010157 }
10158}
10159
10160defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
10161defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
10162defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10163defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10164
10165multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10166 X86VectorVTInfo _, PatFrag LdFrag> {
10167 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10168 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10169 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10170 [(set _.RC:$dst,
10171 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
10172 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
10173}
10174
10175multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10176 X86VectorVTInfo _, PatFrag LdFrag> {
10177 let Predicates = [HasBWI] in {
10178 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10179 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10180 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10181 [(set _.RC:$dst,
10182 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
10183
10184 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10185 }
10186}
10187
10188multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10189 X86VectorVTInfo _, RegisterClass GRC> {
10190 let Predicates = [HasDQI] in {
10191 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10192 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10193 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10194 [(set _.RC:$dst,
10195 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
10196 EVEX_4V, TAPD;
10197
10198 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10199 _.ScalarLdFrag>, TAPD;
10200 }
10201}
10202
10203defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
10204 extloadi8>, TAPD;
10205defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
10206 extloadi16>, PD;
10207defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10208defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +000010209//===----------------------------------------------------------------------===//
10210// VSHUFPS - VSHUFPD Operations
10211//===----------------------------------------------------------------------===//
10212multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
10213 AVX512VLVectorVTInfo VTInfo_FP>{
10214 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
10215 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10216 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010217}
10218
10219defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10220defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010221//===----------------------------------------------------------------------===//
10222// AVX-512 - Byte shift Left/Right
10223//===----------------------------------------------------------------------===//
10224
10225multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
10226 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
10227 def rr : AVX512<opc, MRMr,
10228 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10229 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10230 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010231 def rm : AVX512<opc, MRMm,
10232 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10233 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10234 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010235 (_.VT (bitconvert (_.LdFrag addr:$src1))),
10236 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010237}
10238
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010239multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +000010240 Format MRMm, string OpcodeStr, Predicate prd>{
10241 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010242 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010243 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010244 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010245 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010246 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010247 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010248 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010249 }
10250}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010251defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010252 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010253defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010254 HasBWI>, AVX512PDIi8Base, EVEX_4V;
10255
10256
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010257multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +000010258 string OpcodeStr, X86VectorVTInfo _dst,
10259 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010260 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010261 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010262 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010263 [(set _dst.RC:$dst,(_dst.VT
10264 (OpNode (_src.VT _src.RC:$src1),
10265 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010266 def rm : AVX512BI<opc, MRMSrcMem,
10267 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10268 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10269 [(set _dst.RC:$dst,(_dst.VT
10270 (OpNode (_src.VT _src.RC:$src1),
10271 (_src.VT (bitconvert
10272 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010273}
10274
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010275multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +000010276 string OpcodeStr, Predicate prd> {
10277 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +000010278 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
10279 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010280 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +000010281 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
10282 v32i8x_info>, EVEX_V256;
10283 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
10284 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010285 }
10286}
10287
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010288defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010289 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010290
Craig Topper4e794c72017-02-19 19:36:58 +000010291// Transforms to swizzle an immediate to enable better matching when
10292// memory operand isn't in the right place.
10293def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10294 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10295 uint8_t Imm = N->getZExtValue();
10296 // Swap bits 1/4 and 3/6.
10297 uint8_t NewImm = Imm & 0xa5;
10298 if (Imm & 0x02) NewImm |= 0x10;
10299 if (Imm & 0x10) NewImm |= 0x02;
10300 if (Imm & 0x08) NewImm |= 0x40;
10301 if (Imm & 0x40) NewImm |= 0x08;
10302 return getI8Imm(NewImm, SDLoc(N));
10303}]>;
10304def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10305 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10306 uint8_t Imm = N->getZExtValue();
10307 // Swap bits 2/4 and 3/5.
10308 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010309 if (Imm & 0x04) NewImm |= 0x10;
10310 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010311 if (Imm & 0x08) NewImm |= 0x20;
10312 if (Imm & 0x20) NewImm |= 0x08;
10313 return getI8Imm(NewImm, SDLoc(N));
10314}]>;
Craig Topper48905772017-02-19 21:32:15 +000010315def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10316 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10317 uint8_t Imm = N->getZExtValue();
10318 // Swap bits 1/2 and 5/6.
10319 uint8_t NewImm = Imm & 0x99;
10320 if (Imm & 0x02) NewImm |= 0x04;
10321 if (Imm & 0x04) NewImm |= 0x02;
10322 if (Imm & 0x20) NewImm |= 0x40;
10323 if (Imm & 0x40) NewImm |= 0x20;
10324 return getI8Imm(NewImm, SDLoc(N));
10325}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010326def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10327 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10328 uint8_t Imm = N->getZExtValue();
10329 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10330 uint8_t NewImm = Imm & 0x81;
10331 if (Imm & 0x02) NewImm |= 0x04;
10332 if (Imm & 0x04) NewImm |= 0x10;
10333 if (Imm & 0x08) NewImm |= 0x40;
10334 if (Imm & 0x10) NewImm |= 0x02;
10335 if (Imm & 0x20) NewImm |= 0x08;
10336 if (Imm & 0x40) NewImm |= 0x20;
10337 return getI8Imm(NewImm, SDLoc(N));
10338}]>;
10339def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10340 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10341 uint8_t Imm = N->getZExtValue();
10342 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10343 uint8_t NewImm = Imm & 0x81;
10344 if (Imm & 0x02) NewImm |= 0x10;
10345 if (Imm & 0x04) NewImm |= 0x02;
10346 if (Imm & 0x08) NewImm |= 0x20;
10347 if (Imm & 0x10) NewImm |= 0x04;
10348 if (Imm & 0x20) NewImm |= 0x40;
10349 if (Imm & 0x40) NewImm |= 0x08;
10350 return getI8Imm(NewImm, SDLoc(N));
10351}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010352
Igor Bregerb4bb1902015-10-15 12:33:24 +000010353multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010354 X86VectorVTInfo _>{
10355 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010356 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10357 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010358 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010359 (OpNode (_.VT _.RC:$src1),
10360 (_.VT _.RC:$src2),
10361 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +000010362 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +000010363 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10364 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10365 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10366 (OpNode (_.VT _.RC:$src1),
10367 (_.VT _.RC:$src2),
10368 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010369 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +000010370 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
10371 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10372 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10373 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10374 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10375 (OpNode (_.VT _.RC:$src1),
10376 (_.VT _.RC:$src2),
10377 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010378 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +000010379 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010380 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010381
10382 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010383 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10384 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10385 _.RC:$src1)),
10386 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10387 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10388 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10389 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10390 _.RC:$src1)),
10391 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10392 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010393
10394 // Additional patterns for matching loads in other positions.
10395 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10396 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10397 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10398 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10399 def : Pat<(_.VT (OpNode _.RC:$src1,
10400 (bitconvert (_.LdFrag addr:$src3)),
10401 _.RC:$src2, (i8 imm:$src4))),
10402 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10403 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10404
10405 // Additional patterns for matching zero masking with loads in other
10406 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010407 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10408 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10409 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10410 _.ImmAllZerosV)),
10411 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10412 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10413 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10414 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10415 _.RC:$src2, (i8 imm:$src4)),
10416 _.ImmAllZerosV)),
10417 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10418 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010419
10420 // Additional patterns for matching masked loads with different
10421 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010422 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10423 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10424 _.RC:$src2, (i8 imm:$src4)),
10425 _.RC:$src1)),
10426 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10427 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010428 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10429 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10430 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10431 _.RC:$src1)),
10432 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10433 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10434 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10435 (OpNode _.RC:$src2, _.RC:$src1,
10436 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10437 _.RC:$src1)),
10438 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10439 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10440 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10441 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10442 _.RC:$src1, (i8 imm:$src4)),
10443 _.RC:$src1)),
10444 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10445 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10446 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10447 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10448 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10449 _.RC:$src1)),
10450 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10451 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010452
10453 // Additional patterns for matching broadcasts in other positions.
10454 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10455 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10456 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10457 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10458 def : Pat<(_.VT (OpNode _.RC:$src1,
10459 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10460 _.RC:$src2, (i8 imm:$src4))),
10461 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10462 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10463
10464 // Additional patterns for matching zero masking with broadcasts in other
10465 // positions.
10466 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10467 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10468 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10469 _.ImmAllZerosV)),
10470 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10471 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10472 (VPTERNLOG321_imm8 imm:$src4))>;
10473 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10474 (OpNode _.RC:$src1,
10475 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10476 _.RC:$src2, (i8 imm:$src4)),
10477 _.ImmAllZerosV)),
10478 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10479 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10480 (VPTERNLOG132_imm8 imm:$src4))>;
10481
10482 // Additional patterns for matching masked broadcasts with different
10483 // operand orders.
10484 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10485 (OpNode _.RC:$src1,
10486 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10487 _.RC:$src2, (i8 imm:$src4)),
10488 _.RC:$src1)),
10489 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10490 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010491 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10492 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10493 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10494 _.RC:$src1)),
10495 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10496 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10498 (OpNode _.RC:$src2, _.RC:$src1,
10499 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10500 (i8 imm:$src4)), _.RC:$src1)),
10501 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10502 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10503 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10504 (OpNode _.RC:$src2,
10505 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10506 _.RC:$src1, (i8 imm:$src4)),
10507 _.RC:$src1)),
10508 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10509 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10510 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10511 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10512 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10513 _.RC:$src1)),
10514 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10515 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010516}
10517
10518multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10519 let Predicates = [HasAVX512] in
10520 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10521 let Predicates = [HasAVX512, HasVLX] in {
10522 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10523 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10524 }
10525}
10526
10527defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10528defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10529
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010530//===----------------------------------------------------------------------===//
10531// AVX-512 - FixupImm
10532//===----------------------------------------------------------------------===//
10533
10534multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010535 X86VectorVTInfo _>{
10536 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010537 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10538 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10539 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10540 (OpNode (_.VT _.RC:$src1),
10541 (_.VT _.RC:$src2),
10542 (_.IntVT _.RC:$src3),
10543 (i32 imm:$src4),
10544 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010545 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10546 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10547 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10548 (OpNode (_.VT _.RC:$src1),
10549 (_.VT _.RC:$src2),
10550 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10551 (i32 imm:$src4),
10552 (i32 FROUND_CURRENT))>;
10553 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10554 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10555 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10556 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10557 (OpNode (_.VT _.RC:$src1),
10558 (_.VT _.RC:$src2),
10559 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10560 (i32 imm:$src4),
10561 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010562 } // Constraints = "$src1 = $dst"
10563}
10564
10565multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010566 SDNode OpNode, X86VectorVTInfo _>{
10567let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010568 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10569 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010570 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010571 "$src2, $src3, {sae}, $src4",
10572 (OpNode (_.VT _.RC:$src1),
10573 (_.VT _.RC:$src2),
10574 (_.IntVT _.RC:$src3),
10575 (i32 imm:$src4),
10576 (i32 FROUND_NO_EXC))>, EVEX_B;
10577 }
10578}
10579
10580multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10581 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010582 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10583 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010584 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10585 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10586 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10587 (OpNode (_.VT _.RC:$src1),
10588 (_.VT _.RC:$src2),
10589 (_src3VT.VT _src3VT.RC:$src3),
10590 (i32 imm:$src4),
10591 (i32 FROUND_CURRENT))>;
10592
10593 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10594 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10595 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10596 "$src2, $src3, {sae}, $src4",
10597 (OpNode (_.VT _.RC:$src1),
10598 (_.VT _.RC:$src2),
10599 (_src3VT.VT _src3VT.RC:$src3),
10600 (i32 imm:$src4),
10601 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010602 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10603 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10604 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10605 (OpNode (_.VT _.RC:$src1),
10606 (_.VT _.RC:$src2),
10607 (_src3VT.VT (scalar_to_vector
10608 (_src3VT.ScalarLdFrag addr:$src3))),
10609 (i32 imm:$src4),
10610 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010611 }
10612}
10613
10614multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10615 let Predicates = [HasAVX512] in
10616 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10617 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10618 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10619 let Predicates = [HasAVX512, HasVLX] in {
10620 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10621 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10622 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10623 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10624 }
10625}
10626
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010627defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10628 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010629 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010630defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10631 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010632 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010633defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010634 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010635defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010636 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010637
10638
10639
10640// Patterns used to select SSE scalar fp arithmetic instructions from
10641// either:
10642//
10643// (1) a scalar fp operation followed by a blend
10644//
10645// The effect is that the backend no longer emits unnecessary vector
10646// insert instructions immediately after SSE scalar fp instructions
10647// like addss or mulss.
10648//
10649// For example, given the following code:
10650// __m128 foo(__m128 A, __m128 B) {
10651// A[0] += B[0];
10652// return A;
10653// }
10654//
10655// Previously we generated:
10656// addss %xmm0, %xmm1
10657// movss %xmm1, %xmm0
10658//
10659// We now generate:
10660// addss %xmm1, %xmm0
10661//
10662// (2) a vector packed single/double fp operation followed by a vector insert
10663//
10664// The effect is that the backend converts the packed fp instruction
10665// followed by a vector insert into a single SSE scalar fp instruction.
10666//
10667// For example, given the following code:
10668// __m128 foo(__m128 A, __m128 B) {
10669// __m128 C = A + B;
10670// return (__m128) {c[0], a[1], a[2], a[3]};
10671// }
10672//
10673// Previously we generated:
10674// addps %xmm0, %xmm1
10675// movss %xmm1, %xmm0
10676//
10677// We now generate:
10678// addss %xmm1, %xmm0
10679
10680// TODO: Some canonicalization in lowering would simplify the number of
10681// patterns we have to try to match.
10682multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10683 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010684 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010685 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10686 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10687 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010688 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010689 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010690
Craig Topper5625d242016-07-29 06:06:00 +000010691 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010692 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10693 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10694 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010695 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010696 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010697
10698 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010699 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10700 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010701 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10702
10703 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010704 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10705 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010706 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010707
10708 // extracted masked scalar math op with insert via movss
10709 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10710 (scalar_to_vector
10711 (X86selects VK1WM:$mask,
10712 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10713 FR32X:$src2),
10714 FR32X:$src0))),
10715 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10716 VK1WM:$mask, v4f32:$src1,
10717 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010718 }
10719}
10720
10721defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10722defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10723defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10724defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10725
10726multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10727 let Predicates = [HasAVX512] in {
10728 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010729 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10730 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10731 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010732 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010733 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010734
10735 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010736 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10737 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10738 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010739 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010740 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010741
10742 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010743 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10744 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010745 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10746
10747 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010748 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10749 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010750 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010751
10752 // extracted masked scalar math op with insert via movss
10753 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10754 (scalar_to_vector
10755 (X86selects VK1WM:$mask,
10756 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10757 FR64X:$src2),
10758 FR64X:$src0))),
10759 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10760 VK1WM:$mask, v2f64:$src1,
10761 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010762 }
10763}
10764
10765defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10766defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10767defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10768defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;