| Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
| Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
| Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 33 | // The mask VT. |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 34 | ValueType KVT = !cast<ValueType>("v" # NumElts # "i1"); |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 35 | |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 36 | // Suffix used in the instruction mnemonic. |
| 37 | string Suffix = suffix; |
| 38 | |
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 39 | // VTName is a string name for vector VT. For vector types it will be |
| 40 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 41 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 42 | // In this case we build v4f32 or v2f64 |
| 43 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 44 | !if (!eq (EltVT.Size, 32), 4, |
| 45 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 46 | |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 47 | // The vector VT. |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 48 | ValueType VT = !cast<ValueType>(VTName); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 49 | |
| 50 | string EltTypeName = !cast<string>(EltVT); |
| 51 | // Size of the element type in bits, e.g. 32 for v16i32. |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 53 | int EltSize = EltVT.Size; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 54 | |
| 55 | // "i" for integer types and "f" for floating-point types |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 57 | |
| 58 | // Size of RC in bits, e.g. 512 for VR512. |
| 59 | int Size = VT.Size; |
| 60 | |
| 61 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 62 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 63 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 64 | // FP scalar memory operand for intrinsics - ssmem/sdmem. |
| 65 | Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"), |
| 66 | !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?)); |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | |
| 68 | // Load patterns |
| 69 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 70 | // due to load promotion during legalization |
| 71 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 72 | !if (!eq (TypeVariantName, "i"), |
| 73 | !if (!eq (Size, 128), "v2i64", |
| 74 | !if (!eq (Size, 256), "v4i64", |
| Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 75 | !if (!eq (Size, 512), "v8i64", |
| 76 | VTName))), VTName)); |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 | |
| 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
| Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 79 | !if (!eq (TypeVariantName, "i"), |
| 80 | !if (!eq (Size, 128), "v2i64", |
| 81 | !if (!eq (Size, 256), "v4i64", |
| 82 | !if (!eq (Size, 512), "v8i64", |
| 83 | VTName))), VTName)); |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 84 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 85 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 86 | |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 87 | ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"), |
| 88 | !cast<ComplexPattern>("sse_load_f32"), |
| 89 | !if (!eq (EltTypeName, "f64"), |
| 90 | !cast<ComplexPattern>("sse_load_f64"), |
| 91 | ?)); |
| 92 | |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 93 | // The corresponding float type, e.g. v16f32 for v16i32 |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 94 | // Note: For EltSize < 32, FloatVT is illegal and TableGen |
| 95 | // fails to compile, so we choose FloatVT = VT |
| 96 | ValueType FloatVT = !cast<ValueType>( |
| 97 | !if (!eq (!srl(EltSize,5),0), |
| 98 | VTName, |
| 99 | !if (!eq(TypeVariantName, "i"), |
| 100 | "v" # NumElts # "f" # EltSize, |
| 101 | VTName))); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 102 | |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 103 | ValueType IntVT = !cast<ValueType>( |
| 104 | !if (!eq (!srl(EltSize,5),0), |
| 105 | VTName, |
| 106 | !if (!eq(TypeVariantName, "f"), |
| 107 | "v" # NumElts # "i" # EltSize, |
| 108 | VTName))); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 109 | // The string to specify embedded broadcast in assembly. |
| 110 | string BroadcastStr = "{1to" # NumElts # "}"; |
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 111 | |
| Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 112 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 113 | // defined for NumElts <= 8. |
| 114 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 115 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 116 | |
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 117 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 118 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 119 | |
| 120 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 121 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 122 | SSEPackedInt)); |
| Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 123 | |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 124 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 125 | |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 126 | // A vector tye of the same width with element type i64. This is used to |
| 127 | // create patterns for logic ops. |
| 128 | ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64"); |
| 129 | |
| Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 130 | // A vector type of the same width with element type i32. This is used to |
| 131 | // create the canonical constant zero node ImmAllZerosV. |
| 132 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 133 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 134 | |
| 135 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 136 | !if (!eq (Size, 256), "Z256", "Z")); |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 137 | } |
| 138 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 139 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 140 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 141 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 142 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
| Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 143 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 144 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
| Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 145 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 146 | // "x" in v32i8x_info means RC = VR256X |
| 147 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 148 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 149 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 150 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 151 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 152 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 153 | |
| 154 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 155 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 156 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 157 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 158 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 159 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 160 | |
| Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 161 | // We map scalar types to the smallest (128-bit) vector type |
| 162 | // with the appropriate element type. This allows to use the same masking logic. |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 163 | def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">; |
| 164 | def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 165 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 166 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 167 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 168 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 169 | X86VectorVTInfo i128> { |
| 170 | X86VectorVTInfo info512 = i512; |
| 171 | X86VectorVTInfo info256 = i256; |
| 172 | X86VectorVTInfo info128 = i128; |
| 173 | } |
| 174 | |
| 175 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 176 | v16i8x_info>; |
| 177 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 178 | v8i16x_info>; |
| 179 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 180 | v4i32x_info>; |
| 181 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 182 | v2i64x_info>; |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 183 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 184 | v4f32x_info>; |
| 185 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 186 | v2f64x_info>; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 187 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 188 | class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm, |
| 189 | ValueType _vt> { |
| 190 | RegisterClass KRC = _krc; |
| 191 | RegisterClass KRCWM = _krcwm; |
| 192 | ValueType KVT = _vt; |
| 193 | } |
| 194 | |
| 195 | def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>; |
| 196 | def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>; |
| 197 | def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>; |
| 198 | def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>; |
| 199 | def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>; |
| 200 | def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>; |
| 201 | |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 202 | // This multiclass generates the masking variants from the non-masking |
| 203 | // variant. It only provides the assembly pieces for the masking variants. |
| 204 | // It assumes custom ISel patterns for masking which can be provided as |
| 205 | // template arguments. |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 206 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 207 | dag Outs, |
| 208 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 209 | string OpcodeStr, |
| 210 | string AttSrcAsm, string IntelSrcAsm, |
| 211 | list<dag> Pattern, |
| 212 | list<dag> MaskingPattern, |
| 213 | list<dag> ZeroMaskingPattern, |
| 214 | string MaskingConstraint = "", |
| 215 | InstrItinClass itin = NoItinerary, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 216 | bit IsCommutable = 0, |
| 217 | bit IsKCommutable = 0> { |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 218 | let isCommutable = IsCommutable in |
| 219 | def NAME: AVX512<O, F, Outs, Ins, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 220 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| Craig Topper | 9d2cab7 | 2016-01-11 01:03:40 +0000 | [diff] [blame] | 221 | "$dst, "#IntelSrcAsm#"}", |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 222 | Pattern, itin>; |
| 223 | |
| 224 | // Prefer over VMOV*rrk Pat<> |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 225 | let isCommutable = IsKCommutable in |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 226 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 227 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 228 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 229 | MaskingPattern, itin>, |
| 230 | EVEX_K { |
| 231 | // In case of the 3src subclass this is overridden with a let. |
| 232 | string Constraints = MaskingConstraint; |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 233 | } |
| 234 | |
| 235 | // Zero mask does not add any restrictions to commute operands transformation. |
| 236 | // So, it is Ok to use IsCommutable instead of IsKCommutable. |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 237 | let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<> |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 238 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 239 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# |
| 240 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", |
| Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 241 | ZeroMaskingPattern, |
| 242 | itin>, |
| 243 | EVEX_KZ; |
| 244 | } |
| 245 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 246 | |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 247 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 248 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 249 | dag Outs, |
| 250 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 251 | string OpcodeStr, |
| 252 | string AttSrcAsm, string IntelSrcAsm, |
| 253 | dag RHS, dag MaskingRHS, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 254 | SDNode Select = vselect, |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 255 | string MaskingConstraint = "", |
| 256 | InstrItinClass itin = NoItinerary, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 257 | bit IsCommutable = 0, |
| 258 | bit IsKCommutable = 0> : |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 259 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 260 | AttSrcAsm, IntelSrcAsm, |
| 261 | [(set _.RC:$dst, RHS)], |
| 262 | [(set _.RC:$dst, MaskingRHS)], |
| 263 | [(set _.RC:$dst, |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 264 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
| Craig Topper | b9e3e11 | 2017-08-14 15:28:48 +0000 | [diff] [blame] | 265 | MaskingConstraint, itin, IsCommutable, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 266 | IsKCommutable>; |
| Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 267 | |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 268 | // This multiclass generates the unconditional/non-masking, the masking and |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 269 | // the zero-masking variant of the vector instruction. In the masking case, the |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 270 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 271 | // This version uses a separate dag for non-masking and masking. |
| 272 | multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _, |
| 273 | dag Outs, dag Ins, string OpcodeStr, |
| 274 | string AttSrcAsm, string IntelSrcAsm, |
| 275 | dag RHS, dag MaskRHS, |
| 276 | InstrItinClass itin = NoItinerary, |
| 277 | bit IsCommutable = 0, bit IsKCommutable = 0, |
| 278 | SDNode Select = vselect> : |
| 279 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 280 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 281 | !con((ins _.KRCWM:$mask), Ins), |
| 282 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 283 | [(set _.RC:$dst, RHS)], |
| 284 | [(set _.RC:$dst, |
| 285 | (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))], |
| 286 | [(set _.RC:$dst, |
| 287 | (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))], |
| 288 | "$src0 = $dst", itin, IsCommutable, IsKCommutable>; |
| 289 | |
| 290 | // This multiclass generates the unconditional/non-masking, the masking and |
| 291 | // the zero-masking variant of the vector instruction. In the masking case, the |
| 292 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 293 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 294 | dag Outs, dag Ins, string OpcodeStr, |
| 295 | string AttSrcAsm, string IntelSrcAsm, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 296 | dag RHS, |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 297 | InstrItinClass itin = NoItinerary, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 298 | bit IsCommutable = 0, bit IsKCommutable = 0, |
| 299 | SDNode Select = vselect> : |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 300 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 301 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 302 | !con((ins _.KRCWM:$mask), Ins), |
| 303 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 304 | (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 305 | "$src0 = $dst", itin, IsCommutable, IsKCommutable>; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 306 | |
| 307 | // This multiclass generates the unconditional/non-masking, the masking and |
| 308 | // the zero-masking variant of the scalar instruction. |
| 309 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 310 | dag Outs, dag Ins, string OpcodeStr, |
| 311 | string AttSrcAsm, string IntelSrcAsm, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 312 | dag RHS, |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 313 | InstrItinClass itin = NoItinerary, |
| 314 | bit IsCommutable = 0> : |
| Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 315 | AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 316 | RHS, itin, IsCommutable, 0, X86selects>; |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 317 | |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 318 | // Similar to AVX512_maskable but in this case one of the source operands |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 319 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 320 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 321 | // $src1. |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 322 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 323 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 324 | string AttSrcAsm, string IntelSrcAsm, |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 325 | dag RHS, bit IsCommutable = 0, |
| Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 326 | bit IsKCommutable = 0, |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 327 | SDNode Select = vselect, |
| 328 | bit MaskOnly = 0> : |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 329 | AVX512_maskable_common<O, F, _, Outs, |
| 330 | !con((ins _.RC:$src1), NonTiedIns), |
| 331 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 332 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 333 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 334 | !if(MaskOnly, (null_frag), RHS), |
| Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 335 | (Select _.KRCWM:$mask, RHS, _.RC:$src1), |
| 336 | Select, "", NoItinerary, IsCommutable, IsKCommutable>; |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 337 | |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 338 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 339 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 340 | string AttSrcAsm, string IntelSrcAsm, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 341 | dag RHS, bit IsCommutable = 0, |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 342 | bit IsKCommutable = 0, |
| 343 | bit MaskOnly = 0> : |
| Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 344 | AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm, |
| 345 | IntelSrcAsm, RHS, IsCommutable, IsKCommutable, |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 346 | X86selects, MaskOnly>; |
| Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 347 | |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 348 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 349 | dag Outs, dag Ins, |
| 350 | string OpcodeStr, |
| 351 | string AttSrcAsm, string IntelSrcAsm, |
| 352 | list<dag> Pattern> : |
| 353 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 354 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 355 | !con((ins _.KRCWM:$mask), Ins), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 356 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 357 | "$src0 = $dst">; |
| Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 358 | |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 359 | |
| 360 | // Instruction with mask that puts result in mask register, |
| 361 | // like "compare" and "vptest" |
| 362 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 363 | dag Outs, |
| 364 | dag Ins, dag MaskingIns, |
| 365 | string OpcodeStr, |
| 366 | string AttSrcAsm, string IntelSrcAsm, |
| 367 | list<dag> Pattern, |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 368 | list<dag> MaskingPattern, |
| 369 | bit IsCommutable = 0> { |
| 370 | let isCommutable = IsCommutable in |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 371 | def NAME: AVX512<O, F, Outs, Ins, |
| Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 372 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| 373 | "$dst, "#IntelSrcAsm#"}", |
| 374 | Pattern, NoItinerary>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 375 | |
| 376 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
| Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 377 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 378 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| 379 | MaskingPattern, NoItinerary>, EVEX_K; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 380 | } |
| 381 | |
| 382 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 383 | dag Outs, |
| 384 | dag Ins, dag MaskingIns, |
| 385 | string OpcodeStr, |
| 386 | string AttSrcAsm, string IntelSrcAsm, |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 387 | dag RHS, dag MaskingRHS, |
| 388 | bit IsCommutable = 0> : |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 389 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 390 | AttSrcAsm, IntelSrcAsm, |
| 391 | [(set _.KRC:$dst, RHS)], |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 392 | [(set _.KRC:$dst, MaskingRHS)], IsCommutable>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 393 | |
| 394 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 395 | dag Outs, dag Ins, string OpcodeStr, |
| 396 | string AttSrcAsm, string IntelSrcAsm, |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 397 | dag RHS, bit IsCommutable = 0> : |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 398 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 399 | !con((ins _.KRCWM:$mask), Ins), |
| 400 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 401 | (and _.KRCWM:$mask, RHS), IsCommutable>; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 402 | |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 403 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 404 | dag Outs, dag Ins, string OpcodeStr, |
| 405 | string AttSrcAsm, string IntelSrcAsm> : |
| 406 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 407 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
| Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 408 | AttSrcAsm, IntelSrcAsm, [],[]>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 409 | |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 410 | // This multiclass generates the unconditional/non-masking, the masking and |
| 411 | // the zero-masking variant of the vector instruction. In the masking case, the |
| 412 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| 413 | multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _, |
| 414 | dag Outs, dag Ins, string OpcodeStr, |
| 415 | string AttSrcAsm, string IntelSrcAsm, |
| 416 | dag RHS, dag MaskedRHS, |
| 417 | InstrItinClass itin = NoItinerary, |
| 418 | bit IsCommutable = 0, SDNode Select = vselect> : |
| 419 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 420 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 421 | !con((ins _.KRCWM:$mask), Ins), |
| 422 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 423 | [(set _.RC:$dst, RHS)], |
| 424 | [(set _.RC:$dst, |
| 425 | (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))], |
| 426 | [(set _.RC:$dst, |
| 427 | (Select _.KRCWM:$mask, MaskedRHS, |
| 428 | _.ImmAllZerosV))], |
| 429 | "$src0 = $dst", itin, IsCommutable>; |
| 430 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 431 | // Bitcasts between 512-bit vector types. Return the original type since |
| Craig Topper | 2388b46 | 2016-06-03 04:15:27 +0000 | [diff] [blame] | 432 | // no instruction is needed for the conversion. |
| 433 | def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>; |
| 434 | def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>; |
| 435 | def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>; |
| 436 | def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>; |
| 437 | def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>; |
| 438 | def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>; |
| 439 | def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>; |
| 440 | def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>; |
| 441 | def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>; |
| 442 | def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>; |
| 443 | def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>; |
| 444 | def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>; |
| 445 | def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>; |
| 446 | def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>; |
| 447 | def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>; |
| 448 | def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>; |
| 449 | def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>; |
| 450 | def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>; |
| 451 | def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>; |
| 452 | def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>; |
| 453 | def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>; |
| 454 | def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>; |
| 455 | def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>; |
| 456 | def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>; |
| 457 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 458 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 459 | def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>; |
| 460 | def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>; |
| 461 | def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>; |
| 462 | def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>; |
| 463 | def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 464 | |
| Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 465 | // Alias instruction that maps zero vector to pxor / xorp* for AVX-512. |
| 466 | // This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then |
| 467 | // swizzled by ExecutionDepsFix to pxor. |
| 468 | // We set canFoldAsLoad because this can be converted to a constant-pool |
| 469 | // load of an all-zeros value if folding it would be beneficial. |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 470 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| Craig Topper | 8674849 | 2016-07-11 05:36:41 +0000 | [diff] [blame] | 471 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 472 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 473 | [(set VR512:$dst, (v16i32 immAllZerosV))]>; |
| Craig Topper | 516e14c | 2016-07-11 05:36:48 +0000 | [diff] [blame] | 474 | def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 475 | [(set VR512:$dst, (v16i32 immAllOnesV))]>; |
| Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 476 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 477 | |
| Craig Topper | 6393afc | 2017-01-09 02:44:34 +0000 | [diff] [blame] | 478 | // Alias instructions that allow VPTERNLOG to be used with a mask to create |
| 479 | // a mix of all ones and all zeros elements. This is done this way to force |
| 480 | // the same register to be used as input for all three sources. |
| 481 | let isPseudo = 1, Predicates = [HasAVX512] in { |
| 482 | def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst), |
| 483 | (ins VK16WM:$mask), "", |
| 484 | [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask), |
| 485 | (v16i32 immAllOnesV), |
| 486 | (v16i32 immAllZerosV)))]>; |
| 487 | def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst), |
| 488 | (ins VK8WM:$mask), "", |
| 489 | [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask), |
| 490 | (bc_v8i64 (v16i32 immAllOnesV)), |
| 491 | (bc_v8i64 (v16i32 immAllZerosV))))]>; |
| 492 | } |
| 493 | |
| Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 494 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 495 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
| Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 496 | def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "", |
| 497 | [(set VR128X:$dst, (v4i32 immAllZerosV))]>; |
| 498 | def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "", |
| 499 | [(set VR256X:$dst, (v8i32 immAllZerosV))]>; |
| 500 | } |
| 501 | |
| Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 502 | // Alias instructions that map fld0 to xorps for sse or vxorps for avx. |
| 503 | // This is expanded by ExpandPostRAPseudos. |
| 504 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 505 | isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in { |
| Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 506 | def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "", |
| 507 | [(set FR32X:$dst, fp32imm0)]>; |
| 508 | def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "", |
| 509 | [(set FR64X:$dst, fpimm0)]>; |
| 510 | } |
| 511 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 512 | //===----------------------------------------------------------------------===// |
| 513 | // AVX-512 - VECTOR INSERT |
| 514 | // |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 515 | |
| 516 | // Supports two different pattern operators for mask and unmasked ops. Allows |
| 517 | // null_frag to be passed for one. |
| 518 | multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From, |
| 519 | X86VectorVTInfo To, |
| 520 | SDPatternOperator vinsert_insert, |
| 521 | SDPatternOperator vinsert_for_mask> { |
| Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame^] | 522 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 523 | defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 524 | (ins To.RC:$src1, From.RC:$src2, u8imm:$src3), |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 525 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 526 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 527 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 528 | (From.VT From.RC:$src2), |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 529 | (iPTR imm)), |
| 530 | (vinsert_for_mask:$src3 (To.VT To.RC:$src1), |
| 531 | (From.VT From.RC:$src2), |
| 532 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V; |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 533 | |
| Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame^] | 534 | let mayLoad = 1 in |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 535 | defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 536 | (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3), |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 537 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 538 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 539 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 540 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 541 | (iPTR imm)), |
| 542 | (vinsert_for_mask:$src3 (To.VT To.RC:$src1), |
| 543 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 544 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V, |
| 545 | EVEX_CD8<From.EltSize, From.CD8TupleForm>; |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 546 | } |
| Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 547 | } |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 548 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 549 | // Passes the same pattern operator for masked and unmasked ops. |
| 550 | multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, |
| 551 | X86VectorVTInfo To, |
| 552 | SDPatternOperator vinsert_insert> : |
| 553 | vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>; |
| 554 | |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 555 | multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 556 | X86VectorVTInfo To, PatFrag vinsert_insert, |
| 557 | SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> { |
| 558 | let Predicates = p in { |
| Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 559 | def : Pat<(vinsert_insert:$ins |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 560 | (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)), |
| 561 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 562 | To.RC:$src1, From.RC:$src2, |
| 563 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 564 | |
| 565 | def : Pat<(vinsert_insert:$ins |
| 566 | (To.VT To.RC:$src1), |
| 567 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 568 | (iPTR imm)), |
| 569 | (To.VT (!cast<Instruction>(InstrStr#"rm") |
| 570 | To.RC:$src1, addr:$src2, |
| 571 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 572 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 573 | } |
| 574 | |
| Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 575 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| 576 | ValueType EltVT64, int Opcode256> { |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 577 | |
| 578 | let Predicates = [HasVLX] in |
| 579 | defm NAME # "32x4Z256" : vinsert_for_size<Opcode128, |
| 580 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 581 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 582 | vinsert128_insert>, EVEX_V256; |
| 583 | |
| 584 | defm NAME # "32x4Z" : vinsert_for_size<Opcode128, |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 585 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 586 | X86VectorVTInfo<16, EltVT32, VR512>, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 587 | vinsert128_insert>, EVEX_V512; |
| 588 | |
| 589 | defm NAME # "64x4Z" : vinsert_for_size<Opcode256, |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 590 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 591 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 592 | vinsert256_insert>, VEX_W, EVEX_V512; |
| 593 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 594 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 595 | let Predicates = [HasVLX, HasDQI] in |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 596 | defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 597 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 598 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 599 | null_frag, vinsert128_insert>, VEX_W, EVEX_V256; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 600 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 601 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 602 | let Predicates = [HasDQI] in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 603 | defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 604 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 605 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 606 | null_frag, vinsert128_insert>, VEX_W, EVEX_V512; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 607 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 608 | defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256, |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 609 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 610 | X86VectorVTInfo<16, EltVT32, VR512>, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 611 | null_frag, vinsert256_insert>, EVEX_V512; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 612 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 613 | } |
| 614 | |
| Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 615 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; |
| 616 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 617 | |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 618 | // Codegen pattern with the alternative types, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 619 | // Even with AVX512DQ we'll still use these for unmasked operations. |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 620 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 621 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 622 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 623 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 624 | |
| 625 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 626 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 627 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 628 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 629 | |
| 630 | defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 631 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 632 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 633 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 634 | |
| 635 | // Codegen pattern with the alternative types insert VEC128 into VEC256 |
| 636 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 637 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 638 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 639 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 640 | // Codegen pattern with the alternative types insert VEC128 into VEC512 |
| 641 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 642 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 643 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 644 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 645 | // Codegen pattern with the alternative types insert VEC256 into VEC512 |
| 646 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 647 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 648 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 649 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 650 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 651 | // vinsertps - insert f32 to XMM |
| Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 652 | let ExeDomain = SSEPackedSingle in { |
| Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 653 | def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 654 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 655 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 656 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 657 | EVEX_4V; |
| Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 658 | def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 659 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 660 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 661 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 662 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 663 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 664 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 665 | |
| 666 | //===----------------------------------------------------------------------===// |
| 667 | // AVX-512 VECTOR EXTRACT |
| 668 | //--- |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 669 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 670 | // Supports two different pattern operators for mask and unmasked ops. Allows |
| 671 | // null_frag to be passed for one. |
| 672 | multiclass vextract_for_size_split<int Opcode, |
| 673 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 674 | SDPatternOperator vextract_extract, |
| 675 | SDPatternOperator vextract_for_mask> { |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 676 | |
| 677 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 678 | defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 679 | (ins From.RC:$src1, u8imm:$idx), |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 680 | "vextract" # To.EltTypeName # "x" # To.NumElts, |
| 681 | "$idx, $src1", "$src1, $idx", |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 682 | (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)), |
| 683 | (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 684 | AVX512AIi8Base, EVEX; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 685 | def mr : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 686 | (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 687 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 688 | "\t{$idx, $src1, $dst|$dst, $src1, $idx}", |
| 689 | [(store (To.VT (vextract_extract:$idx |
| 690 | (From.VT From.RC:$src1), (iPTR imm))), |
| 691 | addr:$dst)]>, EVEX; |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 692 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 693 | let mayStore = 1, hasSideEffects = 0 in |
| 694 | def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 695 | (ins To.MemOp:$dst, To.KRCWM:$mask, |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 696 | From.RC:$src1, u8imm:$idx), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 697 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 698 | "\t{$idx, $src1, $dst {${mask}}|" |
| 699 | "$dst {${mask}}, $src1, $idx}", |
| 700 | []>, EVEX_K, EVEX; |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 701 | } |
| Igor Breger | ac29a82 | 2015-09-09 14:35:09 +0000 | [diff] [blame] | 702 | } |
| 703 | |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 704 | // Passes the same pattern operator for masked and unmasked ops. |
| 705 | multiclass vextract_for_size<int Opcode, X86VectorVTInfo From, |
| 706 | X86VectorVTInfo To, |
| 707 | SDPatternOperator vextract_extract> : |
| 708 | vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>; |
| 709 | |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 710 | // Codegen pattern for the alternative types |
| 711 | multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 712 | X86VectorVTInfo To, PatFrag vextract_extract, |
| Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 713 | SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> { |
| Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 714 | let Predicates = p in { |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 715 | def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)), |
| 716 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 717 | From.RC:$src1, |
| 718 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 719 | def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1), |
| 720 | (iPTR imm))), addr:$dst), |
| 721 | (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1, |
| 722 | (EXTRACT_get_vextract_imm To.RC:$ext))>; |
| 723 | } |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 724 | } |
| 725 | |
| 726 | multiclass vextract_for_type<ValueType EltVT32, int Opcode128, |
| Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 727 | ValueType EltVT64, int Opcode256> { |
| Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 728 | let Predicates = [HasAVX512] in { |
| 729 | defm NAME # "32x4Z" : vextract_for_size<Opcode128, |
| 730 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 731 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| Craig Topper | ca98bb9 | 2017-08-14 05:09:33 +0000 | [diff] [blame] | 732 | vextract128_extract>, |
| Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 733 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 734 | defm NAME # "64x4Z" : vextract_for_size<Opcode256, |
| 735 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 736 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| Craig Topper | ca98bb9 | 2017-08-14 05:09:33 +0000 | [diff] [blame] | 737 | vextract256_extract>, |
| Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 738 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 739 | } |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 740 | let Predicates = [HasVLX] in |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 741 | defm NAME # "32x4Z256" : vextract_for_size<Opcode128, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 742 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 743 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| Craig Topper | ca98bb9 | 2017-08-14 05:09:33 +0000 | [diff] [blame] | 744 | vextract128_extract>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 745 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 746 | |
| 747 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 748 | let Predicates = [HasVLX, HasDQI] in |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 749 | defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 750 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 751 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 752 | null_frag, vextract128_extract>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 753 | VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 754 | |
| 755 | // Even with DQI we'd like to only use these instructions for masking. |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 756 | let Predicates = [HasDQI] in { |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 757 | defm NAME # "64x2Z" : vextract_for_size_split<Opcode128, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 758 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 759 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 760 | null_frag, vextract128_extract>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 761 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 762 | defm NAME # "32x8Z" : vextract_for_size_split<Opcode256, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 763 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 764 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 765 | null_frag, vextract256_extract>, |
| Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 766 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 767 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 768 | } |
| 769 | |
| Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 770 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; |
| 771 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 772 | |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 773 | // extract_subvector codegen patterns with the alternative types. |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 774 | // Even with AVX512DQ we'll still use these for unmasked operations. |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 775 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 776 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 777 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 778 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 779 | |
| 780 | defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 781 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 782 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 783 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 784 | |
| 785 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 786 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 787 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 788 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 789 | |
| Craig Topper | 08a6857 | 2016-05-21 22:50:04 +0000 | [diff] [blame] | 790 | // Codegen pattern with the alternative types extract VEC128 from VEC256 |
| Craig Topper | 02626c0 | 2016-05-21 07:08:56 +0000 | [diff] [blame] | 791 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 792 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 793 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 794 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 795 | |
| 796 | // Codegen pattern with the alternative types extract VEC128 from VEC512 |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 797 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 798 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 799 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 800 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 801 | // Codegen pattern with the alternative types extract VEC256 from VEC512 |
| 802 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 803 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 804 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 805 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 806 | |
| Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 807 | // A 128-bit subvector extract from the first 256-bit vector position |
| 808 | // is a subregister copy that needs no instruction. |
| 809 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))), |
| 810 | (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>; |
| 811 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))), |
| 812 | (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
| 813 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))), |
| 814 | (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>; |
| 815 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))), |
| 816 | (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
| 817 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))), |
| 818 | (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>; |
| 819 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))), |
| 820 | (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>; |
| 821 | |
| Craig Topper | 48a7917 | 2017-08-30 07:26:12 +0000 | [diff] [blame] | 822 | // A 128-bit extract from bits [255:128] of a 512-bit vector should use a |
| 823 | // smaller extract to enable EVEX->VEX. |
| 824 | let Predicates = [NoVLX] in { |
| 825 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))), |
| 826 | (v2i64 (VEXTRACTI128rr |
| 827 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)), |
| 828 | (iPTR 1)))>; |
| 829 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))), |
| 830 | (v2f64 (VEXTRACTF128rr |
| 831 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)), |
| 832 | (iPTR 1)))>; |
| 833 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))), |
| 834 | (v4i32 (VEXTRACTI128rr |
| 835 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)), |
| 836 | (iPTR 1)))>; |
| 837 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))), |
| 838 | (v4f32 (VEXTRACTF128rr |
| 839 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)), |
| 840 | (iPTR 1)))>; |
| 841 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))), |
| 842 | (v8i16 (VEXTRACTI128rr |
| 843 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)), |
| 844 | (iPTR 1)))>; |
| 845 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))), |
| 846 | (v16i8 (VEXTRACTI128rr |
| 847 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)), |
| 848 | (iPTR 1)))>; |
| 849 | } |
| 850 | |
| 851 | // A 128-bit extract from bits [255:128] of a 512-bit vector should use a |
| 852 | // smaller extract to enable EVEX->VEX. |
| 853 | let Predicates = [HasVLX] in { |
| 854 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))), |
| 855 | (v2i64 (VEXTRACTI32x4Z256rr |
| 856 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)), |
| 857 | (iPTR 1)))>; |
| 858 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))), |
| 859 | (v2f64 (VEXTRACTF32x4Z256rr |
| 860 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)), |
| 861 | (iPTR 1)))>; |
| 862 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))), |
| 863 | (v4i32 (VEXTRACTI32x4Z256rr |
| 864 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)), |
| 865 | (iPTR 1)))>; |
| 866 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))), |
| 867 | (v4f32 (VEXTRACTF32x4Z256rr |
| 868 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)), |
| 869 | (iPTR 1)))>; |
| 870 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))), |
| 871 | (v8i16 (VEXTRACTI32x4Z256rr |
| 872 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)), |
| 873 | (iPTR 1)))>; |
| 874 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))), |
| 875 | (v16i8 (VEXTRACTI32x4Z256rr |
| 876 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)), |
| 877 | (iPTR 1)))>; |
| 878 | } |
| 879 | |
| Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 880 | // A 256-bit subvector extract from the first 256-bit vector position |
| 881 | // is a subregister copy that needs no instruction. |
| 882 | def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))), |
| 883 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>; |
| 884 | def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))), |
| 885 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>; |
| 886 | def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))), |
| 887 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>; |
| 888 | def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))), |
| 889 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>; |
| 890 | def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))), |
| 891 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>; |
| 892 | def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))), |
| 893 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>; |
| 894 | |
| 895 | let AddedComplexity = 25 in { // to give priority over vinsertf128rm |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 896 | // A 128-bit subvector insert to the first 512-bit vector position |
| 897 | // is a subregister copy that needs no instruction. |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 898 | def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))), |
| 899 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 900 | def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))), |
| 901 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 902 | def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))), |
| 903 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 904 | def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))), |
| 905 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 906 | def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))), |
| 907 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 908 | def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))), |
| 909 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 910 | |
| Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 911 | // A 256-bit subvector insert to the first 512-bit vector position |
| 912 | // is a subregister copy that needs no instruction. |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 913 | def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 914 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 915 | def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 916 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 917 | def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 918 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 919 | def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 920 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 921 | def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))), |
| Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 922 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 923 | def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))), |
| Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 924 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| Craig Topper | a1041ff | 2016-05-22 07:40:40 +0000 | [diff] [blame] | 925 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 926 | |
| Craig Topper | a088362 | 2017-08-26 22:24:57 +0000 | [diff] [blame] | 927 | // Additional patterns for handling a bitcast between the vselect and the |
| 928 | // extract_subvector. |
| 929 | multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From, |
| 930 | X86VectorVTInfo To, X86VectorVTInfo Cast, |
| 931 | PatFrag vextract_extract, |
| 932 | SDNodeXForm EXTRACT_get_vextract_imm, |
| 933 | list<Predicate> p> { |
| 934 | let Predicates = p in { |
| 935 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 936 | (bitconvert |
| 937 | (To.VT (vextract_extract:$ext |
| 938 | (From.VT From.RC:$src), (iPTR imm)))), |
| 939 | To.RC:$src0)), |
| 940 | (Cast.VT (!cast<Instruction>(InstrStr#"rrk") |
| 941 | Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src, |
| 942 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 943 | |
| 944 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 945 | (bitconvert |
| 946 | (To.VT (vextract_extract:$ext |
| 947 | (From.VT From.RC:$src), (iPTR imm)))), |
| 948 | Cast.ImmAllZerosV)), |
| 949 | (Cast.VT (!cast<Instruction>(InstrStr#"rrkz") |
| 950 | Cast.KRCWM:$mask, From.RC:$src, |
| 951 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 952 | } |
| 953 | } |
| 954 | |
| 955 | defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| 956 | v4f32x_info, vextract128_extract, |
| 957 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 958 | defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info, |
| 959 | v2f64x_info, vextract128_extract, |
| 960 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 961 | |
| 962 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| 963 | v4i32x_info, vextract128_extract, |
| 964 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 965 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 966 | v4i32x_info, vextract128_extract, |
| 967 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 968 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 969 | v4i32x_info, vextract128_extract, |
| 970 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 971 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info, |
| 972 | v2i64x_info, vextract128_extract, |
| 973 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 974 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info, |
| 975 | v2i64x_info, vextract128_extract, |
| 976 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 977 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info, |
| 978 | v2i64x_info, vextract128_extract, |
| 979 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 980 | |
| 981 | defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| 982 | v4f32x_info, vextract128_extract, |
| 983 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 984 | defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info, |
| 985 | v2f64x_info, vextract128_extract, |
| 986 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 987 | |
| 988 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| 989 | v4i32x_info, vextract128_extract, |
| 990 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 991 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 992 | v4i32x_info, vextract128_extract, |
| 993 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 994 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 995 | v4i32x_info, vextract128_extract, |
| 996 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 997 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info, |
| 998 | v2i64x_info, vextract128_extract, |
| 999 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1000 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info, |
| 1001 | v2i64x_info, vextract128_extract, |
| 1002 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1003 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info, |
| 1004 | v2i64x_info, vextract128_extract, |
| 1005 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1006 | |
| 1007 | defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info, |
| 1008 | v8f32x_info, vextract256_extract, |
| 1009 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1010 | defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
| 1011 | v4f64x_info, vextract256_extract, |
| 1012 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1013 | |
| 1014 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info, |
| 1015 | v8i32x_info, vextract256_extract, |
| 1016 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1017 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info, |
| 1018 | v8i32x_info, vextract256_extract, |
| 1019 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1020 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info, |
| 1021 | v8i32x_info, vextract256_extract, |
| 1022 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1023 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| 1024 | v4i64x_info, vextract256_extract, |
| 1025 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1026 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 1027 | v4i64x_info, vextract256_extract, |
| 1028 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1029 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 1030 | v4i64x_info, vextract256_extract, |
| 1031 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1032 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1033 | // vextractps - extract 32 bits from XMM |
| Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 1034 | def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
| Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 1035 | (ins VR128X:$src1, u8imm:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 1036 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1037 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
| 1038 | EVEX; |
| 1039 | |
| Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 1040 | def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
| Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 1041 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 1042 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1043 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
| Elena Demikhovsky | 2aafc22 | 2014-02-11 07:25:59 +0000 | [diff] [blame] | 1044 | addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1045 | |
| 1046 | //===---------------------------------------------------------------------===// |
| 1047 | // AVX-512 BROADCAST |
| 1048 | //--- |
| Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1049 | // broadcast with a scalar argument. |
| 1050 | multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr, |
| 1051 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
| Craig Topper | f6df4a6 | 2017-01-30 06:59:06 +0000 | [diff] [blame] | 1052 | def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)), |
| 1053 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#r) |
| 1054 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 1055 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 1056 | (X86VBroadcast SrcInfo.FRC:$src), |
| 1057 | DestInfo.RC:$src0)), |
| 1058 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk) |
| 1059 | DestInfo.RC:$src0, DestInfo.KRCWM:$mask, |
| 1060 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 1061 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 1062 | (X86VBroadcast SrcInfo.FRC:$src), |
| 1063 | DestInfo.ImmAllZerosV)), |
| 1064 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz) |
| 1065 | DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1066 | } |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1067 | |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1068 | // Split version to allow mask and broadcast node to be different types. This |
| 1069 | // helps support the 32x2 broadcasts. |
| 1070 | multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr, |
| 1071 | X86VectorVTInfo MaskInfo, |
| 1072 | X86VectorVTInfo DestInfo, |
| 1073 | X86VectorVTInfo SrcInfo> { |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1074 | let ExeDomain = DestInfo.ExeDomain in { |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1075 | defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst), |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1076 | (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1077 | (MaskInfo.VT |
| 1078 | (bitconvert |
| 1079 | (DestInfo.VT |
| 1080 | (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1081 | T8PD, EVEX; |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1082 | defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst), |
| Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1083 | (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1084 | (MaskInfo.VT |
| 1085 | (bitconvert |
| 1086 | (DestInfo.VT (X86VBroadcast |
| 1087 | (SrcInfo.ScalarLdFrag addr:$src)))))>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1088 | T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>; |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1089 | } |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1090 | |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1091 | def : Pat<(MaskInfo.VT |
| 1092 | (bitconvert |
| 1093 | (DestInfo.VT (X86VBroadcast |
| 1094 | (SrcInfo.VT (scalar_to_vector |
| 1095 | (SrcInfo.ScalarLdFrag addr:$src))))))), |
| 1096 | (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>; |
| 1097 | def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask, |
| 1098 | (bitconvert |
| 1099 | (DestInfo.VT |
| 1100 | (X86VBroadcast |
| 1101 | (SrcInfo.VT (scalar_to_vector |
| 1102 | (SrcInfo.ScalarLdFrag addr:$src)))))), |
| 1103 | MaskInfo.RC:$src0)), |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1104 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk) |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1105 | MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>; |
| 1106 | def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask, |
| 1107 | (bitconvert |
| 1108 | (DestInfo.VT |
| 1109 | (X86VBroadcast |
| 1110 | (SrcInfo.VT (scalar_to_vector |
| 1111 | (SrcInfo.ScalarLdFrag addr:$src)))))), |
| 1112 | MaskInfo.ImmAllZerosV)), |
| 1113 | (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz) |
| 1114 | MaskInfo.KRCWM:$mask, addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1115 | } |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1116 | |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1117 | // Helper class to force mask and broadcast result to same type. |
| 1118 | multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 1119 | X86VectorVTInfo DestInfo, |
| 1120 | X86VectorVTInfo SrcInfo> : |
| 1121 | avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>; |
| 1122 | |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1123 | multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1124 | AVX512VLVectorVTInfo _> { |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1125 | let Predicates = [HasAVX512] in |
| 1126 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 1127 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 1128 | EVEX_V512; |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1129 | |
| 1130 | let Predicates = [HasVLX] in { |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1131 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1132 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1133 | EVEX_V256; |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1134 | } |
| 1135 | } |
| 1136 | |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1137 | multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr, |
| 1138 | AVX512VLVectorVTInfo _> { |
| 1139 | let Predicates = [HasAVX512] in |
| 1140 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 1141 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 1142 | EVEX_V512; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1143 | |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1144 | let Predicates = [HasVLX] in { |
| 1145 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 1146 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
| 1147 | EVEX_V256; |
| 1148 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 1149 | avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>, |
| 1150 | EVEX_V128; |
| 1151 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1152 | } |
| Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1153 | defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss", |
| 1154 | avx512vl_f32_info>; |
| 1155 | defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd", |
| 1156 | avx512vl_f64_info>, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1157 | |
| Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 1158 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1159 | (VBROADCASTSSZm addr:$src)>; |
| Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 1160 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1161 | (VBROADCASTSDZm addr:$src)>; |
| Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 1162 | |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1163 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1164 | SDPatternOperator OpNode, |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1165 | RegisterClass SrcRC> { |
| Craig Topper | fe25988 | 2017-02-26 06:45:51 +0000 | [diff] [blame] | 1166 | let ExeDomain = _.ExeDomain in |
| Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 1167 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1168 | (ins SrcRC:$src), |
| 1169 | "vpbroadcast"##_.Suffix, "$src", "$src", |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1170 | (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1171 | } |
| 1172 | |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1173 | multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, |
| 1174 | X86VectorVTInfo _, SDPatternOperator OpNode, |
| 1175 | RegisterClass SrcRC, SubRegIndex Subreg> { |
| Craig Topper | 508aa97 | 2017-08-14 05:09:34 +0000 | [diff] [blame] | 1176 | let hasSideEffects = 0, ExeDomain = _.ExeDomain in |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1177 | defm r : AVX512_maskable_custom<opc, MRMSrcReg, |
| 1178 | (outs _.RC:$dst), (ins GR32:$src), |
| 1179 | !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)), |
| 1180 | !con((ins _.KRCWM:$mask), (ins GR32:$src)), |
| 1181 | "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [], |
| 1182 | "$src0 = $dst">, T8PD, EVEX; |
| 1183 | |
| 1184 | def : Pat <(_.VT (OpNode SrcRC:$src)), |
| 1185 | (!cast<Instruction>(Name#r) |
| 1186 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1187 | |
| 1188 | def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0), |
| 1189 | (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask, |
| 1190 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1191 | |
| 1192 | def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV), |
| 1193 | (!cast<Instruction>(Name#rkz) _.KRCWM:$mask, |
| 1194 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1195 | } |
| 1196 | |
| 1197 | multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name, |
| 1198 | AVX512VLVectorVTInfo _, SDPatternOperator OpNode, |
| 1199 | RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> { |
| 1200 | let Predicates = [prd] in |
| 1201 | defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC, |
| 1202 | Subreg>, EVEX_V512; |
| 1203 | let Predicates = [prd, HasVLX] in { |
| 1204 | defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode, |
| 1205 | SrcRC, Subreg>, EVEX_V256; |
| 1206 | defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode, |
| 1207 | SrcRC, Subreg>, EVEX_V128; |
| 1208 | } |
| 1209 | } |
| 1210 | |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1211 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1212 | SDPatternOperator OpNode, |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1213 | RegisterClass SrcRC, Predicate prd> { |
| 1214 | let Predicates = [prd] in |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1215 | defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512; |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1216 | let Predicates = [prd, HasVLX] in { |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1217 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256; |
| 1218 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128; |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1219 | } |
| 1220 | } |
| 1221 | |
| Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1222 | defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr", |
| 1223 | avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>; |
| 1224 | defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr", |
| 1225 | avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit, |
| 1226 | HasBWI>; |
| Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1227 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, |
| 1228 | X86VBroadcast, GR32, HasAVX512>; |
| 1229 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, |
| 1230 | X86VBroadcast, GR64, HasAVX512>, VEX_W; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1231 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1232 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1233 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1234 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), |
| Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1235 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1236 | |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1237 | // Provide aliases for broadcast from the same register class that |
| 1238 | // automatically does the extract. |
| 1239 | multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo, |
| 1240 | X86VectorVTInfo SrcInfo> { |
| 1241 | def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))), |
| 1242 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r") |
| 1243 | (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>; |
| 1244 | } |
| 1245 | |
| 1246 | multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr, |
| 1247 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 1248 | let Predicates = [prd] in { |
| 1249 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 1250 | avx512_int_broadcast_rm_lowering<_.info512, _.info256>, |
| 1251 | EVEX_V512; |
| 1252 | // Defined separately to avoid redefinition. |
| 1253 | defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>; |
| 1254 | } |
| 1255 | let Predicates = [prd, HasVLX] in { |
| 1256 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 1257 | avx512_int_broadcast_rm_lowering<_.info256, _.info256>, |
| 1258 | EVEX_V256; |
| 1259 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 1260 | EVEX_V128; |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 1261 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1262 | } |
| 1263 | |
| Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1264 | defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb", |
| 1265 | avx512vl_i8_info, HasBWI>; |
| 1266 | defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw", |
| 1267 | avx512vl_i16_info, HasBWI>; |
| 1268 | defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd", |
| 1269 | avx512vl_i32_info, HasAVX512>; |
| 1270 | defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq", |
| 1271 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1272 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1273 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 1274 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1275 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1276 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1277 | (_Dst.VT (X86SubVBroadcast |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1278 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1279 | AVX5128IBase, EVEX; |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1280 | } |
| 1281 | |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1282 | // This should be used for the AVX512DQ broadcast instructions. It disables |
| 1283 | // the unmasked patterns so that we only use the DQ instructions when masking |
| 1284 | // is requested. |
| 1285 | multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr, |
| 1286 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
| Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame^] | 1287 | let hasSideEffects = 0, mayLoad = 1 in |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1288 | defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 1289 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1290 | (null_frag), |
| 1291 | (_Dst.VT (X86SubVBroadcast |
| 1292 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
| 1293 | AVX5128IBase, EVEX; |
| 1294 | } |
| 1295 | |
| Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1296 | let Predicates = [HasAVX512] in { |
| 1297 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1298 | def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))), |
| 1299 | (VPBROADCASTQZm addr:$src)>; |
| 1300 | } |
| 1301 | |
| Craig Topper | be351ee | 2016-10-01 06:01:23 +0000 | [diff] [blame] | 1302 | let Predicates = [HasVLX, HasBWI] in { |
| Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1303 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1304 | def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))), |
| 1305 | (VPBROADCASTQZ128m addr:$src)>; |
| 1306 | def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))), |
| 1307 | (VPBROADCASTQZ256m addr:$src)>; |
| Craig Topper | be351ee | 2016-10-01 06:01:23 +0000 | [diff] [blame] | 1308 | // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably. |
| 1309 | // This means we'll encounter truncated i32 loads; match that here. |
| 1310 | def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1311 | (VPBROADCASTWZ128m addr:$src)>; |
| 1312 | def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1313 | (VPBROADCASTWZ256m addr:$src)>; |
| 1314 | def : Pat<(v8i16 (X86VBroadcast |
| 1315 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1316 | (VPBROADCASTWZ128m addr:$src)>; |
| 1317 | def : Pat<(v16i16 (X86VBroadcast |
| 1318 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1319 | (VPBROADCASTWZ256m addr:$src)>; |
| 1320 | } |
| 1321 | |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1322 | //===----------------------------------------------------------------------===// |
| 1323 | // AVX-512 BROADCAST SUBVECTORS |
| 1324 | // |
| 1325 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1326 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1327 | v16i32_info, v4i32x_info>, |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1328 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1329 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1330 | v16f32_info, v4f32x_info>, |
| 1331 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 1332 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 1333 | v8i64_info, v4i64x_info>, VEX_W, |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1334 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1335 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", |
| 1336 | v8f64_info, v4f64x_info>, VEX_W, |
| 1337 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 1338 | |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1339 | let Predicates = [HasAVX512] in { |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1340 | def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))), |
| 1341 | (VBROADCASTF64X4rm addr:$src)>; |
| 1342 | def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))), |
| 1343 | (VBROADCASTI64X4rm addr:$src)>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1344 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))), |
| 1345 | (VBROADCASTI64X4rm addr:$src)>; |
| 1346 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))), |
| 1347 | (VBROADCASTI64X4rm addr:$src)>; |
| 1348 | |
| 1349 | // Provide fallback in case the load node that is used in the patterns above |
| 1350 | // is used by additional users, which prevents the pattern selection. |
| Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1351 | def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))), |
| 1352 | (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1353 | (v4f64 VR256X:$src), 1)>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1354 | def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))), |
| 1355 | (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1356 | (v8f32 VR256X:$src), 1)>; |
| Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1357 | def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))), |
| 1358 | (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1359 | (v4i64 VR256X:$src), 1)>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1360 | def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))), |
| 1361 | (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1362 | (v8i32 VR256X:$src), 1)>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1363 | def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))), |
| 1364 | (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1365 | (v16i16 VR256X:$src), 1)>; |
| 1366 | def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))), |
| 1367 | (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1368 | (v32i8 VR256X:$src), 1)>; |
| Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1369 | |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1370 | def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1371 | (VBROADCASTF32X4rm addr:$src)>; |
| 1372 | def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1373 | (VBROADCASTI32X4rm addr:$src)>; |
| Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1374 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1375 | (VBROADCASTI32X4rm addr:$src)>; |
| 1376 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1377 | (VBROADCASTI32X4rm addr:$src)>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1378 | } |
| 1379 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1380 | let Predicates = [HasVLX] in { |
| 1381 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1382 | v8i32x_info, v4i32x_info>, |
| 1383 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 1384 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1385 | v8f32x_info, v4f32x_info>, |
| 1386 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1387 | |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1388 | def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1389 | (VBROADCASTF32X4Z256rm addr:$src)>; |
| 1390 | def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1391 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1392 | def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1393 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| 1394 | def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1395 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1396 | |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1397 | // Provide fallback in case the load node that is used in the patterns above |
| 1398 | // is used by additional users, which prevents the pattern selection. |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1399 | def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 1400 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1401 | (v2f64 VR128X:$src), 1)>; |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1402 | def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1403 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1404 | (v4f32 VR128X:$src), 1)>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1405 | def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 1406 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1407 | (v2i64 VR128X:$src), 1)>; |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1408 | def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1409 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1410 | (v4i32 VR128X:$src), 1)>; |
| 1411 | def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1412 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1413 | (v8i16 VR128X:$src), 1)>; |
| 1414 | def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
| Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1415 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1416 | (v16i8 VR128X:$src), 1)>; |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1417 | } |
| Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1418 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1419 | let Predicates = [HasVLX, HasDQI] in { |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1420 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1421 | v4i64x_info, v2i64x_info>, VEX_W, |
| 1422 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1423 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1424 | v4f64x_info, v2f64x_info>, VEX_W, |
| 1425 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1426 | } |
| 1427 | |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1428 | let Predicates = [HasDQI] in { |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1429 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1430 | v8i64_info, v2i64x_info>, VEX_W, |
| 1431 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1432 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1433 | v16i32_info, v8i32x_info>, |
| 1434 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1435 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1436 | v8f64_info, v2f64x_info>, VEX_W, |
| 1437 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1438 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8", |
| Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1439 | v16f32_info, v8f32x_info>, |
| 1440 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 1441 | } |
| Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1442 | |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1443 | multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr, |
| Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1444 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> { |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1445 | let Predicates = [HasDQI] in |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1446 | defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512, |
| 1447 | _Src.info512, _Src.info128>, |
| 1448 | EVEX_V512; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1449 | let Predicates = [HasDQI, HasVLX] in |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1450 | defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256, |
| 1451 | _Src.info256, _Src.info128>, |
| 1452 | EVEX_V256; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1453 | } |
| 1454 | |
| 1455 | multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr, |
| Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1456 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> : |
| 1457 | avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> { |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1458 | |
| 1459 | let Predicates = [HasDQI, HasVLX] in |
| Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1460 | defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128, |
| 1461 | _Src.info128, _Src.info128>, |
| 1462 | EVEX_V128; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1463 | } |
| 1464 | |
| Craig Topper | 51e052f | 2016-10-15 16:26:02 +0000 | [diff] [blame] | 1465 | defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2", |
| 1466 | avx512vl_i32_info, avx512vl_i64_info>; |
| 1467 | defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2", |
| 1468 | avx512vl_f32_info, avx512vl_f64_info>; |
| Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1469 | |
| Craig Topper | 52317e8 | 2017-01-15 05:47:45 +0000 | [diff] [blame] | 1470 | let Predicates = [HasVLX] in { |
| 1471 | def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1472 | (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1473 | def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1474 | (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
| 1475 | } |
| 1476 | |
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1477 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1478 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
| Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1479 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1480 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1481 | |
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1482 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
| Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1483 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
| Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1484 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1485 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
| Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1486 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1487 | //===----------------------------------------------------------------------===// |
| 1488 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 1489 | //--- |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1490 | multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr, |
| 1491 | X86VectorVTInfo _, RegisterClass KRC> { |
| 1492 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1493 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1494 | [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1495 | } |
| 1496 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1497 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1498 | AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> { |
| 1499 | let Predicates = [HasCDI] in |
| 1500 | defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512; |
| 1501 | let Predicates = [HasCDI, HasVLX] in { |
| 1502 | defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256; |
| 1503 | defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128; |
| 1504 | } |
| 1505 | } |
| 1506 | |
| Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1507 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1508 | avx512vl_i32_info, VK16>; |
| Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1509 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
| Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1510 | avx512vl_i64_info, VK8>, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1511 | |
| 1512 | //===----------------------------------------------------------------------===// |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1513 | // -- VPERMI2 - 3 source operands form -- |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1514 | multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1515 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1516 | // The index operand in the pattern should really be an integer type. However, |
| 1517 | // if we do that and it happens to come from a bitcast, then it becomes |
| 1518 | // difficult to find the bitcast needed to convert the index to the |
| 1519 | // destination type for the passthru since it will be folded with the bitcast |
| 1520 | // of the index operand. |
| 1521 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1522 | (ins _.RC:$src2, _.RC:$src3), |
| 1523 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1524 | (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V, |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1525 | AVX5128IBase; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1526 | |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1527 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1528 | (ins _.RC:$src2, _.MemOp:$src3), |
| 1529 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1530 | (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, |
| Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1531 | (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>, |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1532 | EVEX_4V, AVX5128IBase; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1533 | } |
| 1534 | } |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1535 | multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1536 | X86VectorVTInfo _> { |
| Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1537 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1538 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1539 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 1540 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1541 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1542 | (_.VT (X86VPermi2X _.RC:$src1, |
| Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1543 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), |
| 1544 | 1>, AVX5128IBase, EVEX_4V, EVEX_B; |
| Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1545 | } |
| 1546 | |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1547 | multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1548 | AVX512VLVectorVTInfo VTInfo> { |
| 1549 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, |
| 1550 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1551 | let Predicates = [HasVLX] in { |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1552 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, |
| 1553 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1554 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, |
| 1555 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1556 | } |
| 1557 | } |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1558 | |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1559 | multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr, |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1560 | AVX512VLVectorVTInfo VTInfo, |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1561 | Predicate Prd> { |
| 1562 | let Predicates = [Prd] in |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1563 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1564 | let Predicates = [Prd, HasVLX] in { |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1565 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1566 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1567 | } |
| 1568 | } |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1569 | |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1570 | defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1571 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1572 | defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1573 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1574 | defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1575 | avx512vl_i16_info, HasBWI>, |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1576 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1577 | defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1578 | avx512vl_i8_info, HasVBMI>, |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1579 | EVEX_CD8<8, CD8VF>; |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1580 | defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1581 | avx512vl_f32_info>, EVEX_CD8<32, CD8VF>; |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1582 | defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", |
| Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1583 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1584 | |
| Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1585 | // VPERMT2 |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1586 | multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1587 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
| Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1588 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1589 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 1590 | (ins IdxVT.RC:$src2, _.RC:$src3), |
| 1591 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1592 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>, |
| 1593 | EVEX_4V, AVX5128IBase; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1594 | |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1595 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1596 | (ins IdxVT.RC:$src2, _.MemOp:$src3), |
| 1597 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1598 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, |
| Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1599 | (bitconvert (_.LdFrag addr:$src3)))), 1>, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1600 | EVEX_4V, AVX5128IBase; |
| 1601 | } |
| 1602 | } |
| 1603 | multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1604 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
| Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1605 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1606 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1607 | (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3), |
| 1608 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1609 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1610 | (_.VT (X86VPermt2 _.RC:$src1, |
| Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1611 | IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), |
| 1612 | 1>, AVX5128IBase, EVEX_4V, EVEX_B; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1613 | } |
| 1614 | |
| 1615 | multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1616 | AVX512VLVectorVTInfo VTInfo, |
| 1617 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1618 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1619 | ShuffleMask.info512>, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1620 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1621 | ShuffleMask.info512>, EVEX_V512; |
| 1622 | let Predicates = [HasVLX] in { |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1623 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1624 | ShuffleMask.info128>, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1625 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1626 | ShuffleMask.info128>, EVEX_V128; |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1627 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1628 | ShuffleMask.info256>, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1629 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256, |
| 1630 | ShuffleMask.info256>, EVEX_V256; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1631 | } |
| 1632 | } |
| 1633 | |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1634 | multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1635 | AVX512VLVectorVTInfo VTInfo, |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1636 | AVX512VLVectorVTInfo Idx, |
| 1637 | Predicate Prd> { |
| 1638 | let Predicates = [Prd] in |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1639 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
| 1640 | Idx.info512>, EVEX_V512; |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1641 | let Predicates = [Prd, HasVLX] in { |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1642 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
| 1643 | Idx.info128>, EVEX_V128; |
| 1644 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
| 1645 | Idx.info256>, EVEX_V256; |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1646 | } |
| 1647 | } |
| 1648 | |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1649 | defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1650 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1651 | defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1652 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1653 | defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", |
| 1654 | avx512vl_i16_info, avx512vl_i16_info, HasBWI>, |
| 1655 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1656 | defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", |
| 1657 | avx512vl_i8_info, avx512vl_i8_info, HasVBMI>, |
| 1658 | EVEX_CD8<8, CD8VF>; |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1659 | defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1660 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1661 | defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", |
| Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1662 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1663 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1664 | //===----------------------------------------------------------------------===// |
| 1665 | // AVX-512 - BLEND using mask |
| 1666 | // |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1667 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1668 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1669 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1670 | (ins _.RC:$src1, _.RC:$src2), |
| 1671 | !strconcat(OpcodeStr, |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1672 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1673 | []>, EVEX_4V; |
| 1674 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1675 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1676 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1677 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1678 | []>, EVEX_4V, EVEX_K; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1679 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1680 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1681 | !strconcat(OpcodeStr, |
| 1682 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1683 | []>, EVEX_4V, EVEX_KZ; |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1684 | let mayLoad = 1 in { |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1685 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1686 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1687 | !strconcat(OpcodeStr, |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1688 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1689 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 1690 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1691 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1692 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1693 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1694 | []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1695 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1696 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1697 | !strconcat(OpcodeStr, |
| 1698 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1699 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; |
| 1700 | } |
| Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1701 | } |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1702 | } |
| 1703 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1704 | |
| Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1705 | let mayLoad = 1, hasSideEffects = 0 in { |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1706 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1707 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1708 | !strconcat(OpcodeStr, |
| 1709 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1710 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1711 | []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1712 | |
| 1713 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1714 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1715 | !strconcat(OpcodeStr, |
| 1716 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1717 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1718 | []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
| Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1719 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1720 | } |
| 1721 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1722 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, |
| 1723 | AVX512VLVectorVTInfo VTInfo> { |
| 1724 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, |
| 1725 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1726 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1727 | let Predicates = [HasVLX] in { |
| 1728 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, |
| 1729 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1730 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, |
| 1731 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1732 | } |
| 1733 | } |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1734 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1735 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, |
| 1736 | AVX512VLVectorVTInfo VTInfo> { |
| 1737 | let Predicates = [HasBWI] in |
| 1738 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1739 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1740 | let Predicates = [HasBWI, HasVLX] in { |
| 1741 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1742 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1743 | } |
| 1744 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1745 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1746 | |
| Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1747 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; |
| 1748 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; |
| 1749 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; |
| 1750 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; |
| 1751 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; |
| 1752 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1753 | |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1754 | |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1755 | //===----------------------------------------------------------------------===// |
| 1756 | // Compare Instructions |
| 1757 | //===----------------------------------------------------------------------===// |
| 1758 | |
| 1759 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1760 | |
| 1761 | multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{ |
| 1762 | |
| 1763 | defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1764 | (outs _.KRC:$dst), |
| 1765 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1766 | "vcmp${cc}"#_.Suffix, |
| 1767 | "$src2, $src1", "$src1, $src2", |
| 1768 | (OpNode (_.VT _.RC:$src1), |
| 1769 | (_.VT _.RC:$src2), |
| 1770 | imm:$cc)>, EVEX_4V; |
| Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 1771 | let mayLoad = 1 in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1772 | defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1773 | (outs _.KRC:$dst), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 1774 | (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1775 | "vcmp${cc}"#_.Suffix, |
| 1776 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 1777 | (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1778 | imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1779 | |
| 1780 | defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1781 | (outs _.KRC:$dst), |
| 1782 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1783 | "vcmp${cc}"#_.Suffix, |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1784 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1785 | (OpNodeRnd (_.VT _.RC:$src1), |
| 1786 | (_.VT _.RC:$src2), |
| 1787 | imm:$cc, |
| 1788 | (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B; |
| 1789 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1790 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1791 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1792 | (outs VK1:$dst), |
| 1793 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1794 | "vcmp"#_.Suffix, |
| 1795 | "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V; |
| Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 1796 | let mayLoad = 1 in |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1797 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1798 | (outs _.KRC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 1799 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1800 | "vcmp"#_.Suffix, |
| 1801 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| 1802 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 1803 | |
| 1804 | defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1805 | (outs _.KRC:$dst), |
| 1806 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1807 | "vcmp"#_.Suffix, |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1808 | "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">, |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1809 | EVEX_4V, EVEX_B; |
| 1810 | }// let isAsmParserOnly = 1, hasSideEffects = 0 |
| 1811 | |
| 1812 | let isCodeGenOnly = 1 in { |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 1813 | let isCommutable = 1 in |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1814 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
| 1815 | (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc), |
| 1816 | !strconcat("vcmp${cc}", _.Suffix, |
| 1817 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1818 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1819 | _.FRC:$src2, |
| 1820 | imm:$cc))], |
| 1821 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1822 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
| 1823 | (outs _.KRC:$dst), |
| 1824 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1825 | !strconcat("vcmp${cc}", _.Suffix, |
| 1826 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1827 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1828 | (_.ScalarLdFrag addr:$src2), |
| 1829 | imm:$cc))], |
| 1830 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1831 | } |
| 1832 | } |
| 1833 | |
| 1834 | let Predicates = [HasAVX512] in { |
| Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 1835 | let ExeDomain = SSEPackedSingle in |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1836 | defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>, |
| 1837 | AVX512XSIi8Base; |
| Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 1838 | let ExeDomain = SSEPackedDouble in |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1839 | defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>, |
| 1840 | AVX512XDIi8Base, VEX_W; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1841 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1842 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1843 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1844 | X86VectorVTInfo _, bit IsCommutable> { |
| 1845 | let isCommutable = IsCommutable in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1846 | def rr : AVX512BI<opc, MRMSrcReg, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1847 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 1848 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1849 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1850 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 1851 | def rm : AVX512BI<opc, MRMSrcMem, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1852 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 1853 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1854 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1855 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1856 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
| Craig Topper | e1d8103 | 2017-06-13 07:13:47 +0000 | [diff] [blame] | 1857 | let isCommutable = IsCommutable in |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1858 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 1859 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1860 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1861 | "$dst {${mask}}, $src1, $src2}"), |
| 1862 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1863 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], |
| 1864 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1865 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 1866 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1867 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1868 | "$dst {${mask}}, $src1, $src2}"), |
| 1869 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1870 | (OpNode (_.VT _.RC:$src1), |
| 1871 | (_.VT (bitconvert |
| 1872 | (_.LdFrag addr:$src2))))))], |
| 1873 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1874 | } |
| 1875 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1876 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1877 | X86VectorVTInfo _, bit IsCommutable> : |
| 1878 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> { |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1879 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 1880 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1881 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 1882 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1883 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1884 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], |
| 1885 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1886 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 1887 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 1888 | _.ScalarMemOp:$src2), |
| 1889 | !strconcat(OpcodeStr, |
| 1890 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1891 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1892 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1893 | (OpNode (_.VT _.RC:$src1), |
| 1894 | (X86VBroadcast |
| 1895 | (_.ScalarLdFrag addr:$src2)))))], |
| 1896 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1897 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1898 | |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1899 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1900 | AVX512VLVectorVTInfo VTInfo, Predicate prd, |
| 1901 | bit IsCommutable = 0> { |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1902 | let Predicates = [prd] in |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1903 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512, |
| 1904 | IsCommutable>, EVEX_V512; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1905 | |
| 1906 | let Predicates = [prd, HasVLX] in { |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1907 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 1908 | IsCommutable>, EVEX_V256; |
| 1909 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 1910 | IsCommutable>, EVEX_V128; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1911 | } |
| 1912 | } |
| 1913 | |
| 1914 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| 1915 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1916 | Predicate prd, bit IsCommutable = 0> { |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1917 | let Predicates = [prd] in |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1918 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, |
| 1919 | IsCommutable>, EVEX_V512; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1920 | |
| 1921 | let Predicates = [prd, HasVLX] in { |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1922 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 1923 | IsCommutable>, EVEX_V256; |
| 1924 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 1925 | IsCommutable>, EVEX_V128; |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1926 | } |
| 1927 | } |
| 1928 | |
| 1929 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1930 | avx512vl_i8_info, HasBWI, 1>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1931 | EVEX_CD8<8, CD8VF>; |
| 1932 | |
| 1933 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1934 | avx512vl_i16_info, HasBWI, 1>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1935 | EVEX_CD8<16, CD8VF>; |
| 1936 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1937 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1938 | avx512vl_i32_info, HasAVX512, 1>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1939 | EVEX_CD8<32, CD8VF>; |
| 1940 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1941 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, |
| Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1942 | avx512vl_i64_info, HasAVX512, 1>, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1943 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1944 | |
| 1945 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| 1946 | avx512vl_i8_info, HasBWI>, |
| 1947 | EVEX_CD8<8, CD8VF>; |
| 1948 | |
| 1949 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| 1950 | avx512vl_i16_info, HasBWI>, |
| 1951 | EVEX_CD8<16, CD8VF>; |
| 1952 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1953 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1954 | avx512vl_i32_info, HasAVX512>, |
| 1955 | EVEX_CD8<32, CD8VF>; |
| 1956 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1957 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
| Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1958 | avx512vl_i64_info, HasAVX512>, |
| 1959 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1960 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1961 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1962 | multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 1963 | SDNode OpNode, string InstrStr, |
| 1964 | list<Predicate> Preds> { |
| 1965 | let Predicates = Preds in { |
| 1966 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 1967 | (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))), |
| 1968 | (i64 0)), |
| 1969 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2), |
| 1970 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 1971 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1972 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 1973 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1974 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
| 1975 | (i64 0)), |
| 1976 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2), |
| 1977 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 1978 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1979 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 1980 | (_.KVT (and _.KRCWM:$mask, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1981 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))), |
| 1982 | (i64 0)), |
| 1983 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask, |
| 1984 | _.RC:$src1, _.RC:$src2), |
| 1985 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 1986 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1987 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 1988 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 1989 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 1990 | (_.VT (bitconvert |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1991 | (_.LdFrag addr:$src2))))))), |
| 1992 | (i64 0)), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 1993 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1994 | _.RC:$src1, addr:$src2), |
| 1995 | NewInf.KRC)>; |
| Craig Topper | 8b9e671 | 2016-09-02 04:25:30 +0000 | [diff] [blame] | 1996 | } |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1997 | } |
| 1998 | |
| 1999 | multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 2000 | SDNode OpNode, string InstrStr, |
| 2001 | list<Predicate> Preds> |
| 2002 | : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> { |
| 2003 | let Predicates = Preds in { |
| 2004 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2005 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2006 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)))), |
| 2007 | (i64 0)), |
| 2008 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2), |
| 2009 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2010 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2011 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2012 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 2013 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2014 | (X86VBroadcast |
| 2015 | (_.ScalarLdFrag addr:$src2)))))), |
| 2016 | (i64 0)), |
| 2017 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask, |
| 2018 | _.RC:$src1, addr:$src2), |
| 2019 | NewInf.KRC)>; |
| 2020 | } |
| 2021 | } |
| 2022 | |
| 2023 | // VPCMPEQB - i8 |
| 2024 | defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm, |
| 2025 | "VPCMPEQBZ128", [HasBWI, HasVLX]>; |
| 2026 | defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm, |
| 2027 | "VPCMPEQBZ128", [HasBWI, HasVLX]>; |
| 2028 | |
| 2029 | defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm, |
| 2030 | "VPCMPEQBZ256", [HasBWI, HasVLX]>; |
| 2031 | |
| 2032 | // VPCMPEQW - i16 |
| 2033 | defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm, |
| 2034 | "VPCMPEQWZ128", [HasBWI, HasVLX]>; |
| 2035 | defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm, |
| 2036 | "VPCMPEQWZ128", [HasBWI, HasVLX]>; |
| 2037 | defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm, |
| 2038 | "VPCMPEQWZ128", [HasBWI, HasVLX]>; |
| 2039 | |
| 2040 | defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm, |
| 2041 | "VPCMPEQWZ256", [HasBWI, HasVLX]>; |
| 2042 | defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm, |
| 2043 | "VPCMPEQWZ256", [HasBWI, HasVLX]>; |
| 2044 | |
| 2045 | defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm, |
| 2046 | "VPCMPEQWZ", [HasBWI]>; |
| 2047 | |
| 2048 | // VPCMPEQD - i32 |
| 2049 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm, |
| 2050 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 2051 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm, |
| 2052 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 2053 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm, |
| 2054 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 2055 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm, |
| 2056 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 2057 | |
| 2058 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm, |
| 2059 | "VPCMPEQDZ256", [HasAVX512, HasVLX]>; |
| 2060 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm, |
| 2061 | "VPCMPEQDZ256", [HasAVX512, HasVLX]>; |
| 2062 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm, |
| 2063 | "VPCMPEQDZ256", [HasAVX512, HasVLX]>; |
| 2064 | |
| 2065 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm, |
| 2066 | "VPCMPEQDZ", [HasAVX512]>; |
| 2067 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm, |
| 2068 | "VPCMPEQDZ", [HasAVX512]>; |
| 2069 | |
| 2070 | // VPCMPEQQ - i64 |
| 2071 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm, |
| 2072 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 2073 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm, |
| 2074 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 2075 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm, |
| 2076 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 2077 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm, |
| 2078 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 2079 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm, |
| 2080 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 2081 | |
| 2082 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm, |
| 2083 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 2084 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm, |
| 2085 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 2086 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm, |
| 2087 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 2088 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm, |
| 2089 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 2090 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2091 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2092 | "VPCMPEQQZ", [HasAVX512]>; |
| 2093 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm, |
| 2094 | "VPCMPEQQZ", [HasAVX512]>; |
| 2095 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm, |
| 2096 | "VPCMPEQQZ", [HasAVX512]>; |
| 2097 | |
| 2098 | // VPCMPGTB - i8 |
| 2099 | defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm, |
| 2100 | "VPCMPGTBZ128", [HasBWI, HasVLX]>; |
| 2101 | defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm, |
| 2102 | "VPCMPGTBZ128", [HasBWI, HasVLX]>; |
| 2103 | |
| 2104 | defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm, |
| 2105 | "VPCMPGTBZ256", [HasBWI, HasVLX]>; |
| 2106 | |
| 2107 | // VPCMPGTW - i16 |
| 2108 | defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm, |
| 2109 | "VPCMPGTWZ128", [HasBWI, HasVLX]>; |
| 2110 | defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm, |
| 2111 | "VPCMPGTWZ128", [HasBWI, HasVLX]>; |
| 2112 | defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm, |
| 2113 | "VPCMPGTWZ128", [HasBWI, HasVLX]>; |
| 2114 | |
| 2115 | defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm, |
| 2116 | "VPCMPGTWZ256", [HasBWI, HasVLX]>; |
| 2117 | defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm, |
| 2118 | "VPCMPGTWZ256", [HasBWI, HasVLX]>; |
| 2119 | |
| 2120 | defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm, |
| 2121 | "VPCMPGTWZ", [HasBWI]>; |
| 2122 | |
| 2123 | // VPCMPGTD - i32 |
| 2124 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm, |
| 2125 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 2126 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm, |
| 2127 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 2128 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm, |
| 2129 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 2130 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm, |
| 2131 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 2132 | |
| 2133 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm, |
| 2134 | "VPCMPGTDZ256", [HasAVX512, HasVLX]>; |
| 2135 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm, |
| 2136 | "VPCMPGTDZ256", [HasAVX512, HasVLX]>; |
| 2137 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm, |
| 2138 | "VPCMPGTDZ256", [HasAVX512, HasVLX]>; |
| 2139 | |
| 2140 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm, |
| 2141 | "VPCMPGTDZ", [HasAVX512]>; |
| 2142 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm, |
| 2143 | "VPCMPGTDZ", [HasAVX512]>; |
| 2144 | |
| 2145 | // VPCMPGTQ - i64 |
| 2146 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm, |
| 2147 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 2148 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm, |
| 2149 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 2150 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm, |
| 2151 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 2152 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm, |
| 2153 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 2154 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm, |
| 2155 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 2156 | |
| 2157 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm, |
| 2158 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 2159 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm, |
| 2160 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 2161 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm, |
| 2162 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 2163 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm, |
| 2164 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 2165 | |
| 2166 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm, |
| 2167 | "VPCMPGTQZ", [HasAVX512]>; |
| 2168 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm, |
| 2169 | "VPCMPGTQZ", [HasAVX512]>; |
| 2170 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm, |
| 2171 | "VPCMPGTQZ", [HasAVX512]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2172 | |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2173 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, |
| 2174 | X86VectorVTInfo _> { |
| Craig Topper | 149e6bd | 2016-09-09 01:36:10 +0000 | [diff] [blame] | 2175 | let isCommutable = 1 in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2176 | def rri : AVX512AIi8<opc, MRMSrcReg, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2177 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2178 | !strconcat("vpcmp${cc}", Suffix, |
| 2179 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2180 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 2181 | imm:$cc))], |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2182 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 2183 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2184 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2185 | !strconcat("vpcmp${cc}", Suffix, |
| 2186 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2187 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 2188 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2189 | imm:$cc))], |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2190 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
| Craig Topper | 8b87676 | 2017-06-13 07:13:50 +0000 | [diff] [blame] | 2191 | let isCommutable = 1 in |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2192 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 2193 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2194 | AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2195 | !strconcat("vpcmp${cc}", Suffix, |
| 2196 | "\t{$src2, $src1, $dst {${mask}}|", |
| 2197 | "$dst {${mask}}, $src1, $src2}"), |
| 2198 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2199 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2200 | imm:$cc)))], |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2201 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2202 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 2203 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2204 | AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2205 | !strconcat("vpcmp${cc}", Suffix, |
| 2206 | "\t{$src2, $src1, $dst {${mask}}|", |
| 2207 | "$dst {${mask}}, $src1, $src2}"), |
| 2208 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2209 | (OpNode (_.VT _.RC:$src1), |
| 2210 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2211 | imm:$cc)))], |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2212 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| 2213 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2214 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2215 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2216 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2217 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2218 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 2219 | "$dst, $src1, $src2, $cc}"), |
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2220 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2221 | let mayLoad = 1 in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2222 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2223 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2224 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 2225 | "$dst, $src1, $src2, $cc}"), |
| Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2226 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2227 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 2228 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2229 | u8imm:$cc), |
| Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 2230 | !strconcat("vpcmp", Suffix, |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2231 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 2232 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| 2233 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2234 | let mayLoad = 1 in |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2235 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2236 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2237 | u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2238 | !strconcat("vpcmp", Suffix, |
| 2239 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 2240 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 2241 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2242 | } |
| 2243 | } |
| 2244 | |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2245 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2246 | X86VectorVTInfo _> : |
| 2247 | avx512_icmp_cc<opc, Suffix, OpNode, _> { |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2248 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 2249 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2250 | AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2251 | !strconcat("vpcmp${cc}", Suffix, |
| 2252 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 2253 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2254 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 2255 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2256 | imm:$cc))], |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2257 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 2258 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 2259 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2260 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2261 | !strconcat("vpcmp${cc}", Suffix, |
| 2262 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2263 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2264 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2265 | (OpNode (_.VT _.RC:$src1), |
| 2266 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2267 | imm:$cc)))], |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2268 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2269 | |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2270 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2271 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2272 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2273 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2274 | u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2275 | !strconcat("vpcmp", Suffix, |
| 2276 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 2277 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 2278 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 2279 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2280 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2281 | _.ScalarMemOp:$src2, u8imm:$cc), |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2282 | !strconcat("vpcmp", Suffix, |
| 2283 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2284 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 2285 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 2286 | } |
| 2287 | } |
| 2288 | |
| 2289 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 2290 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 2291 | let Predicates = [prd] in |
| 2292 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; |
| 2293 | |
| 2294 | let Predicates = [prd, HasVLX] in { |
| 2295 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; |
| 2296 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; |
| 2297 | } |
| 2298 | } |
| 2299 | |
| 2300 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 2301 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 2302 | let Predicates = [prd] in |
| 2303 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, |
| 2304 | EVEX_V512; |
| 2305 | |
| 2306 | let Predicates = [prd, HasVLX] in { |
| 2307 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, |
| 2308 | EVEX_V256; |
| 2309 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, |
| 2310 | EVEX_V128; |
| 2311 | } |
| 2312 | } |
| 2313 | |
| 2314 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, |
| 2315 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 2316 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, |
| 2317 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 2318 | |
| 2319 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, |
| 2320 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2321 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, |
| 2322 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2323 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2324 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2325 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2326 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2327 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 2328 | |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2329 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2330 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2331 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, |
| Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2332 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2333 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2334 | multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 2335 | SDNode OpNode, string InstrStr, |
| 2336 | list<Predicate> Preds> { |
| 2337 | let Predicates = Preds in { |
| 2338 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2339 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2340 | (_.VT _.RC:$src2), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2341 | imm:$cc)), |
| 2342 | (i64 0)), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2343 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2344 | _.RC:$src2, |
| 2345 | imm:$cc), |
| 2346 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2347 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2348 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2349 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2350 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2351 | imm:$cc)), |
| 2352 | (i64 0)), |
| 2353 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1, |
| 2354 | addr:$src2, |
| 2355 | imm:$cc), |
| 2356 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2357 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2358 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2359 | (_.KVT (and _.KRCWM:$mask, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2360 | (OpNode (_.VT _.RC:$src1), |
| 2361 | (_.VT _.RC:$src2), |
| 2362 | imm:$cc))), |
| 2363 | (i64 0)), |
| 2364 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2365 | _.RC:$src1, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2366 | _.RC:$src2, |
| 2367 | imm:$cc), |
| 2368 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2369 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2370 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2371 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 2372 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2373 | (_.VT (bitconvert |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2374 | (_.LdFrag addr:$src2))), |
| 2375 | imm:$cc)))), |
| 2376 | (i64 0)), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2377 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2378 | _.RC:$src1, |
| 2379 | addr:$src2, |
| 2380 | imm:$cc), |
| 2381 | NewInf.KRC)>; |
| 2382 | } |
| 2383 | } |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2384 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2385 | multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 2386 | SDNode OpNode, string InstrStr, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2387 | list<Predicate> Preds> |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2388 | : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> { |
| 2389 | let Predicates = Preds in { |
| 2390 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2391 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2392 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2393 | imm:$cc)), |
| 2394 | (i64 0)), |
| 2395 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1, |
| 2396 | addr:$src2, |
| 2397 | imm:$cc), |
| 2398 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2399 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2400 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2401 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 2402 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2403 | (X86VBroadcast |
| 2404 | (_.ScalarLdFrag addr:$src2)), |
| 2405 | imm:$cc)))), |
| 2406 | (i64 0)), |
| 2407 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask, |
| 2408 | _.RC:$src1, |
| 2409 | addr:$src2, |
| 2410 | imm:$cc), |
| 2411 | NewInf.KRC)>; |
| 2412 | } |
| 2413 | } |
| 2414 | |
| 2415 | // VPCMPB - i8 |
| 2416 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm, |
| 2417 | "VPCMPBZ128", [HasBWI, HasVLX]>; |
| 2418 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm, |
| 2419 | "VPCMPBZ128", [HasBWI, HasVLX]>; |
| 2420 | |
| 2421 | defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm, |
| 2422 | "VPCMPBZ256", [HasBWI, HasVLX]>; |
| 2423 | |
| 2424 | // VPCMPW - i16 |
| 2425 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm, |
| 2426 | "VPCMPWZ128", [HasBWI, HasVLX]>; |
| 2427 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm, |
| 2428 | "VPCMPWZ128", [HasBWI, HasVLX]>; |
| 2429 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm, |
| 2430 | "VPCMPWZ128", [HasBWI, HasVLX]>; |
| 2431 | |
| 2432 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm, |
| 2433 | "VPCMPWZ256", [HasBWI, HasVLX]>; |
| 2434 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm, |
| 2435 | "VPCMPWZ256", [HasBWI, HasVLX]>; |
| 2436 | |
| 2437 | defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm, |
| 2438 | "VPCMPWZ", [HasBWI]>; |
| 2439 | |
| 2440 | // VPCMPD - i32 |
| 2441 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm, |
| 2442 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2443 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm, |
| 2444 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2445 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm, |
| 2446 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2447 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm, |
| 2448 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2449 | |
| 2450 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm, |
| 2451 | "VPCMPDZ256", [HasAVX512, HasVLX]>; |
| 2452 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm, |
| 2453 | "VPCMPDZ256", [HasAVX512, HasVLX]>; |
| 2454 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm, |
| 2455 | "VPCMPDZ256", [HasAVX512, HasVLX]>; |
| 2456 | |
| 2457 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm, |
| 2458 | "VPCMPDZ", [HasAVX512]>; |
| 2459 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm, |
| 2460 | "VPCMPDZ", [HasAVX512]>; |
| 2461 | |
| 2462 | // VPCMPQ - i64 |
| 2463 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm, |
| 2464 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2465 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm, |
| 2466 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2467 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm, |
| 2468 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2469 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm, |
| 2470 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2471 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm, |
| 2472 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2473 | |
| 2474 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm, |
| 2475 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2476 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm, |
| 2477 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2478 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm, |
| 2479 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2480 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm, |
| 2481 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2482 | |
| 2483 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm, |
| 2484 | "VPCMPQZ", [HasAVX512]>; |
| 2485 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm, |
| 2486 | "VPCMPQZ", [HasAVX512]>; |
| 2487 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm, |
| 2488 | "VPCMPQZ", [HasAVX512]>; |
| 2489 | |
| 2490 | // VPCMPUB - i8 |
| 2491 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu, |
| 2492 | "VPCMPUBZ128", [HasBWI, HasVLX]>; |
| 2493 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu, |
| 2494 | "VPCMPUBZ128", [HasBWI, HasVLX]>; |
| 2495 | |
| 2496 | defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu, |
| 2497 | "VPCMPUBZ256", [HasBWI, HasVLX]>; |
| 2498 | |
| 2499 | // VPCMPUW - i16 |
| 2500 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu, |
| 2501 | "VPCMPUWZ128", [HasBWI, HasVLX]>; |
| 2502 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu, |
| 2503 | "VPCMPUWZ128", [HasBWI, HasVLX]>; |
| 2504 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu, |
| 2505 | "VPCMPUWZ128", [HasBWI, HasVLX]>; |
| 2506 | |
| 2507 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu, |
| 2508 | "VPCMPUWZ256", [HasBWI, HasVLX]>; |
| 2509 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu, |
| 2510 | "VPCMPUWZ256", [HasBWI, HasVLX]>; |
| 2511 | |
| 2512 | defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu, |
| 2513 | "VPCMPUWZ", [HasBWI]>; |
| 2514 | |
| 2515 | // VPCMPUD - i32 |
| 2516 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu, |
| 2517 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2518 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu, |
| 2519 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2520 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu, |
| 2521 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2522 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu, |
| 2523 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2524 | |
| 2525 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu, |
| 2526 | "VPCMPUDZ256", [HasAVX512, HasVLX]>; |
| 2527 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu, |
| 2528 | "VPCMPUDZ256", [HasAVX512, HasVLX]>; |
| 2529 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu, |
| 2530 | "VPCMPUDZ256", [HasAVX512, HasVLX]>; |
| 2531 | |
| 2532 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu, |
| 2533 | "VPCMPUDZ", [HasAVX512]>; |
| 2534 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu, |
| 2535 | "VPCMPUDZ", [HasAVX512]>; |
| 2536 | |
| 2537 | // VPCMPUQ - i64 |
| 2538 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu, |
| 2539 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2540 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu, |
| 2541 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2542 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu, |
| 2543 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2544 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu, |
| 2545 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2546 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu, |
| 2547 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2548 | |
| 2549 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu, |
| 2550 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2551 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu, |
| 2552 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2553 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu, |
| 2554 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2555 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu, |
| 2556 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2557 | |
| 2558 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu, |
| 2559 | "VPCMPUQZ", [HasAVX512]>; |
| 2560 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu, |
| 2561 | "VPCMPUQZ", [HasAVX512]>; |
| 2562 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu, |
| 2563 | "VPCMPUQZ", [HasAVX512]>; |
| 2564 | |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2565 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2566 | |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2567 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2568 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 2569 | "vcmp${cc}"#_.Suffix, |
| 2570 | "$src2, $src1", "$src1, $src2", |
| 2571 | (X86cmpm (_.VT _.RC:$src1), |
| 2572 | (_.VT _.RC:$src2), |
| Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 2573 | imm:$cc), 1>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2574 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2575 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2576 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 2577 | "vcmp${cc}"#_.Suffix, |
| 2578 | "$src2, $src1", "$src1, $src2", |
| 2579 | (X86cmpm (_.VT _.RC:$src1), |
| 2580 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2581 | imm:$cc)>; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2582 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2583 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2584 | (outs _.KRC:$dst), |
| 2585 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 2586 | "vcmp${cc}"#_.Suffix, |
| 2587 | "${src2}"##_.BroadcastStr##", $src1", |
| 2588 | "$src1, ${src2}"##_.BroadcastStr, |
| 2589 | (X86cmpm (_.VT _.RC:$src1), |
| 2590 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 2591 | imm:$cc)>,EVEX_B; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2592 | // Accept explicit immediate argument form instead of comparison code. |
| Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2593 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2594 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2595 | (outs _.KRC:$dst), |
| 2596 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2597 | "vcmp"#_.Suffix, |
| 2598 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 2599 | |
| 2600 | let mayLoad = 1 in { |
| 2601 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2602 | (outs _.KRC:$dst), |
| 2603 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 2604 | "vcmp"#_.Suffix, |
| 2605 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 2606 | |
| 2607 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2608 | (outs _.KRC:$dst), |
| 2609 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 2610 | "vcmp"#_.Suffix, |
| 2611 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| 2612 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; |
| 2613 | } |
| 2614 | } |
| 2615 | } |
| 2616 | |
| 2617 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { |
| 2618 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 2619 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2620 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 2621 | "vcmp${cc}"#_.Suffix, |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2622 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2623 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 2624 | (_.VT _.RC:$src2), |
| 2625 | imm:$cc, |
| 2626 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 2627 | |
| 2628 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 2629 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2630 | (outs _.KRC:$dst), |
| 2631 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2632 | "vcmp"#_.Suffix, |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2633 | "$cc, {sae}, $src2, $src1", |
| 2634 | "$src1, $src2, {sae}, $cc">, EVEX_B; |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2635 | } |
| 2636 | } |
| 2637 | |
| 2638 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { |
| 2639 | let Predicates = [HasAVX512] in { |
| 2640 | defm Z : avx512_vcmp_common<_.info512>, |
| 2641 | avx512_vcmp_sae<_.info512>, EVEX_V512; |
| 2642 | |
| 2643 | } |
| 2644 | let Predicates = [HasAVX512,HasVLX] in { |
| 2645 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; |
| 2646 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2647 | } |
| 2648 | } |
| 2649 | |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2650 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, |
| 2651 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 2652 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, |
| 2653 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2654 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2655 | multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 2656 | string InstrStr, list<Predicate> Preds> { |
| 2657 | let Predicates = Preds in { |
| 2658 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2659 | (_.KVT (X86cmpm (_.VT _.RC:$src1), |
| 2660 | (_.VT _.RC:$src2), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2661 | imm:$cc)), |
| 2662 | (i64 0)), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2663 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2664 | _.RC:$src2, |
| 2665 | imm:$cc), |
| 2666 | NewInf.KRC)>; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2667 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2668 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Ayman Musa | b16ce77 | 2017-07-24 08:10:32 +0000 | [diff] [blame] | 2669 | (_.KVT (and _.KRCWM:$mask, |
| 2670 | (X86cmpm (_.VT _.RC:$src1), |
| 2671 | (_.VT _.RC:$src2), |
| 2672 | imm:$cc))), |
| 2673 | (i64 0)), |
| 2674 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask, |
| 2675 | _.RC:$src1, |
| 2676 | _.RC:$src2, |
| 2677 | imm:$cc), |
| 2678 | NewInf.KRC)>; |
| 2679 | |
| 2680 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2681 | (_.KVT (X86cmpm (_.VT _.RC:$src1), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2682 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2683 | imm:$cc)), |
| 2684 | (i64 0)), |
| 2685 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1, |
| 2686 | addr:$src2, |
| 2687 | imm:$cc), |
| 2688 | NewInf.KRC)>; |
| 2689 | |
| 2690 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Ayman Musa | b16ce77 | 2017-07-24 08:10:32 +0000 | [diff] [blame] | 2691 | (_.KVT (and _.KRCWM:$mask, |
| 2692 | (X86cmpm (_.VT _.RC:$src1), |
| 2693 | (_.VT (bitconvert |
| 2694 | (_.LdFrag addr:$src2))), |
| 2695 | imm:$cc))), |
| 2696 | (i64 0)), |
| 2697 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask, |
| 2698 | _.RC:$src1, |
| 2699 | addr:$src2, |
| 2700 | imm:$cc), |
| 2701 | NewInf.KRC)>; |
| 2702 | |
| 2703 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2704 | (_.KVT (X86cmpm (_.VT _.RC:$src1), |
| 2705 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2706 | imm:$cc)), |
| 2707 | (i64 0)), |
| 2708 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1, |
| 2709 | addr:$src2, |
| 2710 | imm:$cc), |
| 2711 | NewInf.KRC)>; |
| Ayman Musa | b16ce77 | 2017-07-24 08:10:32 +0000 | [diff] [blame] | 2712 | |
| 2713 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2714 | (_.KVT (and _.KRCWM:$mask, |
| 2715 | (X86cmpm (_.VT _.RC:$src1), |
| 2716 | (X86VBroadcast |
| 2717 | (_.ScalarLdFrag addr:$src2)), |
| 2718 | imm:$cc))), |
| 2719 | (i64 0)), |
| 2720 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask, |
| 2721 | _.RC:$src1, |
| 2722 | addr:$src2, |
| 2723 | imm:$cc), |
| 2724 | NewInf.KRC)>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2725 | } |
| 2726 | } |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2727 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2728 | multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2729 | string InstrStr, list<Predicate> Preds> |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2730 | : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> { |
| 2731 | |
| 2732 | let Predicates = Preds in |
| 2733 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2734 | (_.KVT (X86cmpmRnd (_.VT _.RC:$src1), |
| 2735 | (_.VT _.RC:$src2), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2736 | imm:$cc, |
| 2737 | (i32 FROUND_NO_EXC))), |
| 2738 | (i64 0)), |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2739 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2740 | _.RC:$src2, |
| 2741 | imm:$cc), |
| 2742 | NewInf.KRC)>; |
| Ayman Musa | b16ce77 | 2017-07-24 08:10:32 +0000 | [diff] [blame] | 2743 | |
| 2744 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2745 | (_.KVT (and _.KRCWM:$mask, |
| 2746 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 2747 | (_.VT _.RC:$src2), |
| 2748 | imm:$cc, |
| 2749 | (i32 FROUND_NO_EXC)))), |
| 2750 | (i64 0)), |
| 2751 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask, |
| 2752 | _.RC:$src1, |
| 2753 | _.RC:$src2, |
| 2754 | imm:$cc), |
| 2755 | NewInf.KRC)>; |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2756 | } |
| 2757 | |
| 2758 | |
| 2759 | // VCMPPS - f32 |
| 2760 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128", |
| 2761 | [HasAVX512, HasVLX]>; |
| 2762 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128", |
| 2763 | [HasAVX512, HasVLX]>; |
| 2764 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128", |
| 2765 | [HasAVX512, HasVLX]>; |
| 2766 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128", |
| 2767 | [HasAVX512, HasVLX]>; |
| 2768 | |
| 2769 | defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256", |
| 2770 | [HasAVX512, HasVLX]>; |
| 2771 | defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256", |
| 2772 | [HasAVX512, HasVLX]>; |
| 2773 | defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256", |
| 2774 | [HasAVX512, HasVLX]>; |
| 2775 | |
| 2776 | defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ", |
| 2777 | [HasAVX512]>; |
| 2778 | defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ", |
| 2779 | [HasAVX512]>; |
| 2780 | |
| 2781 | // VCMPPD - f64 |
| 2782 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128", |
| 2783 | [HasAVX512, HasVLX]>; |
| 2784 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128", |
| 2785 | [HasAVX512, HasVLX]>; |
| 2786 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128", |
| 2787 | [HasAVX512, HasVLX]>; |
| 2788 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128", |
| 2789 | [HasAVX512, HasVLX]>; |
| 2790 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128", |
| 2791 | [HasAVX512, HasVLX]>; |
| 2792 | |
| 2793 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256", |
| 2794 | [HasAVX512, HasVLX]>; |
| 2795 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256", |
| 2796 | [HasAVX512, HasVLX]>; |
| 2797 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256", |
| 2798 | [HasAVX512, HasVLX]>; |
| 2799 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256", |
| 2800 | [HasAVX512, HasVLX]>; |
| 2801 | |
| 2802 | defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ", |
| 2803 | [HasAVX512]>; |
| 2804 | defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ", |
| 2805 | [HasAVX512]>; |
| 2806 | defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ", |
| 2807 | [HasAVX512]>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 2808 | |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2809 | // ---------------------------------------------------------------- |
| 2810 | // FPClass |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2811 | //handle fpclass instruction mask = op(reg_scalar,imm) |
| 2812 | // op(mem_scalar,imm) |
| 2813 | multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2814 | X86VectorVTInfo _, Predicate prd> { |
| 2815 | let Predicates = [prd] in { |
| Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2816 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2817 | (ins _.RC:$src1, i32u8imm:$src2), |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2818 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2819 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 2820 | (i32 imm:$src2)))], NoItinerary>; |
| 2821 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2822 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2823 | OpcodeStr##_.Suffix# |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2824 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2825 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2826 | (OpNode (_.VT _.RC:$src1), |
| 2827 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2828 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2829 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2830 | OpcodeStr##_.Suffix## |
| 2831 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2832 | [(set _.KRC:$dst, |
| Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2833 | (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))), |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2834 | (i32 imm:$src2)))], NoItinerary>; |
| 2835 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2836 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2837 | OpcodeStr##_.Suffix## |
| 2838 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 2839 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
| Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2840 | (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))), |
| Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2841 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2842 | } |
| 2843 | } |
| 2844 | |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2845 | //handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm) |
| 2846 | // fpclass(reg_vec, mem_vec, imm) |
| 2847 | // fpclass(reg_vec, broadcast(eltVt), imm) |
| 2848 | multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2849 | X86VectorVTInfo _, string mem, string broadcast>{ |
| 2850 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2851 | (ins _.RC:$src1, i32u8imm:$src2), |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2852 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2853 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 2854 | (i32 imm:$src2)))], NoItinerary>; |
| 2855 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2856 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2857 | OpcodeStr##_.Suffix# |
| Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2858 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2859 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2860 | (OpNode (_.VT _.RC:$src1), |
| 2861 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2862 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2863 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 2864 | OpcodeStr##_.Suffix##mem# |
| 2865 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2866 | [(set _.KRC:$dst,(OpNode |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2867 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 2868 | (i32 imm:$src2)))], NoItinerary>; |
| 2869 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2870 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 2871 | OpcodeStr##_.Suffix##mem# |
| 2872 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2873 | [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2874 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 2875 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 2876 | def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2877 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2878 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2879 | _.BroadcastStr##", $dst|$dst, ${src1}" |
| 2880 | ##_.BroadcastStr##", $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2881 | [(set _.KRC:$dst,(OpNode |
| 2882 | (_.VT (X86VBroadcast |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2883 | (_.ScalarLdFrag addr:$src1))), |
| 2884 | (i32 imm:$src2)))], NoItinerary>,EVEX_B; |
| 2885 | def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2886 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2887 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2888 | _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"## |
| 2889 | _.BroadcastStr##", $src2}", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2890 | [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode |
| 2891 | (_.VT (X86VBroadcast |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2892 | (_.ScalarLdFrag addr:$src1))), |
| 2893 | (i32 imm:$src2))))], NoItinerary>, |
| 2894 | EVEX_B, EVEX_K; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2895 | } |
| 2896 | |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2897 | multiclass avx512_vector_fpclass_all<string OpcodeStr, |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2898 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd, |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2899 | string broadcast>{ |
| 2900 | let Predicates = [prd] in { |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2901 | defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}", |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2902 | broadcast>, EVEX_V512; |
| 2903 | } |
| 2904 | let Predicates = [prd, HasVLX] in { |
| 2905 | defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}", |
| 2906 | broadcast>, EVEX_V128; |
| 2907 | defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}", |
| 2908 | broadcast>, EVEX_V256; |
| 2909 | } |
| 2910 | } |
| 2911 | |
| 2912 | multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec, |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2913 | bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{ |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2914 | defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec, |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2915 | VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2916 | defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec, |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2917 | VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W; |
| 2918 | defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2919 | f32x_info, prd>, EVEX_CD8<32, CD8VT1>; |
| 2920 | defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2921 | f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2922 | } |
| 2923 | |
| Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2924 | defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass, |
| 2925 | X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX; |
| Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2926 | |
| Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2927 | //----------------------------------------------------------------- |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2928 | // Mask register copy, including |
| 2929 | // - copy between mask registers |
| 2930 | // - load/store mask registers |
| 2931 | // - copy from GPR to mask register and vice versa |
| 2932 | // |
| 2933 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 2934 | string OpcodeStr, RegisterClass KRC, |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2935 | ValueType vvt, X86MemOperand x86memop> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2936 | let hasSideEffects = 0 in |
| 2937 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
| 2938 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
| 2939 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
| 2940 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2941 | [(set KRC:$dst, (vvt (load addr:$src)))]>; |
| 2942 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
| 2943 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2944 | [(store KRC:$src, addr:$dst)]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2945 | } |
| 2946 | |
| 2947 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 2948 | string OpcodeStr, |
| 2949 | RegisterClass KRC, RegisterClass GRC> { |
| Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2950 | let hasSideEffects = 0 in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2951 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2952 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2953 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2954 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2955 | } |
| 2956 | } |
| 2957 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2958 | let Predicates = [HasDQI] in |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2959 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2960 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 2961 | VEX, PD; |
| 2962 | |
| 2963 | let Predicates = [HasAVX512] in |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2964 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2965 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2966 | VEX, PS; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2967 | |
| 2968 | let Predicates = [HasBWI] in { |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2969 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 2970 | VEX, PD, VEX_W; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2971 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 2972 | VEX, XD; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2973 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 2974 | VEX, PS, VEX_W; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2975 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 2976 | VEX, XD, VEX_W; |
| 2977 | } |
| 2978 | |
| 2979 | // GR from/to mask register |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2980 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2981 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2982 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2983 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2984 | |
| 2985 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2986 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2987 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2988 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2989 | |
| 2990 | def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))), |
| Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2991 | (KMOVWrk VK16:$src)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2992 | def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2993 | (COPY_TO_REGCLASS VK16:$src, GR32)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2994 | |
| 2995 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2996 | (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>; |
| Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2997 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
| 2998 | (KMOVBrk VK8:$src)>, Requires<[HasDQI]>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2999 | def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3000 | (COPY_TO_REGCLASS VK8:$src, GR32)>; |
| Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 3001 | |
| 3002 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), |
| 3003 | (COPY_TO_REGCLASS GR32:$src, VK32)>; |
| 3004 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), |
| 3005 | (COPY_TO_REGCLASS VK32:$src, GR32)>; |
| 3006 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), |
| 3007 | (COPY_TO_REGCLASS GR64:$src, VK64)>; |
| 3008 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), |
| 3009 | (COPY_TO_REGCLASS VK64:$src, GR64)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3010 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3011 | // Load/store kreg |
| 3012 | let Predicates = [HasDQI] in { |
| 3013 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 3014 | (KMOVBmk addr:$dst, VK8:$src)>; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 3015 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 3016 | (KMOVBkm addr:$src)>; |
| Elena Demikhovsky | 9f83c73 | 2015-09-02 09:20:58 +0000 | [diff] [blame] | 3017 | |
| 3018 | def : Pat<(store VK4:$src, addr:$dst), |
| 3019 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 3020 | def : Pat<(store VK2:$src, addr:$dst), |
| 3021 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>; |
| Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 3022 | def : Pat<(store VK1:$src, addr:$dst), |
| 3023 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>; |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 3024 | |
| 3025 | def : Pat<(v2i1 (load addr:$src)), |
| 3026 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>; |
| 3027 | def : Pat<(v4i1 (load addr:$src)), |
| 3028 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 3029 | } |
| 3030 | let Predicates = [HasAVX512, NoDQI] in { |
| Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 3031 | def : Pat<(store VK1:$src, addr:$dst), |
| 3032 | (MOV8mr addr:$dst, |
| Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 3033 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), |
| 3034 | sub_8bit)))>; |
| Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 3035 | def : Pat<(store VK2:$src, addr:$dst), |
| 3036 | (MOV8mr addr:$dst, |
| Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 3037 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)), |
| 3038 | sub_8bit)))>; |
| Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 3039 | def : Pat<(store VK4:$src, addr:$dst), |
| 3040 | (MOV8mr addr:$dst, |
| Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 3041 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)), |
| 3042 | sub_8bit)))>; |
| Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 3043 | def : Pat<(store VK8:$src, addr:$dst), |
| 3044 | (MOV8mr addr:$dst, |
| Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 3045 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), |
| 3046 | sub_8bit)))>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3047 | |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 3048 | def : Pat<(v8i1 (load addr:$src)), |
| Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 3049 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>; |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 3050 | def : Pat<(v2i1 (load addr:$src)), |
| Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 3051 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>; |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 3052 | def : Pat<(v4i1 (load addr:$src)), |
| Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 3053 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3054 | } |
| Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 3055 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3056 | let Predicates = [HasAVX512] in { |
| 3057 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3058 | (KMOVWmk addr:$dst, VK16:$src)>; |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3059 | def : Pat<(v1i1 (load addr:$src)), |
| Craig Topper | 34d9707 | 2016-06-14 03:13:03 +0000 | [diff] [blame] | 3060 | (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 3061 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), |
| 3062 | (KMOVWkm addr:$src)>; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3063 | } |
| 3064 | let Predicates = [HasBWI] in { |
| 3065 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), |
| 3066 | (KMOVDmk addr:$dst, VK32:$src)>; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 3067 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), |
| 3068 | (KMOVDkm addr:$src)>; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3069 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), |
| 3070 | (KMOVQmk addr:$dst, VK64:$src)>; |
| Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 3071 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), |
| 3072 | (KMOVQkm addr:$src)>; |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3073 | } |
| Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 3074 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3075 | let Predicates = [HasAVX512] in { |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3076 | multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> { |
| 3077 | def : Pat<(maskVT (scalar_to_vector GR32:$src)), |
| 3078 | (COPY_TO_REGCLASS GR32:$src, maskRC)>; |
| Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 3079 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3080 | def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))), |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3081 | (COPY_TO_REGCLASS maskRC:$src, GR32)>; |
| Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 3082 | |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3083 | def : Pat<(maskVT (scalar_to_vector GR8:$src)), |
| 3084 | (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>; |
| Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 3085 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3086 | def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))), |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3087 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>; |
| Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 3088 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3089 | def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))), |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3090 | (COPY_TO_REGCLASS maskRC:$src, GR32)>; |
| 3091 | } |
| Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 3092 | |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3093 | defm : operation_gpr_mask_copy_lowering<VK1, v1i1>; |
| 3094 | defm : operation_gpr_mask_copy_lowering<VK2, v2i1>; |
| 3095 | defm : operation_gpr_mask_copy_lowering<VK4, v4i1>; |
| 3096 | defm : operation_gpr_mask_copy_lowering<VK8, v8i1>; |
| 3097 | defm : operation_gpr_mask_copy_lowering<VK16, v16i1>; |
| 3098 | defm : operation_gpr_mask_copy_lowering<VK32, v32i1>; |
| 3099 | defm : operation_gpr_mask_copy_lowering<VK64, v64i1>; |
| Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 3100 | |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3101 | def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 3102 | (COPY_TO_REGCLASS |
| 3103 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 3104 | GR8:$src, sub_8bit), (i32 1))), VK1)>; |
| 3105 | def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 3106 | (COPY_TO_REGCLASS |
| 3107 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 3108 | GR8:$src, sub_8bit), (i32 1))), VK16)>; |
| 3109 | def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 3110 | (COPY_TO_REGCLASS |
| 3111 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 3112 | GR8:$src, sub_8bit), (i32 1))), VK8)>; |
| Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 3113 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3114 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3115 | |
| 3116 | // Mask unary operation |
| 3117 | // - KNOT |
| 3118 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3119 | RegisterClass KRC, SDPatternOperator OpNode, |
| 3120 | Predicate prd> { |
| 3121 | let Predicates = [prd] in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3122 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3123 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3124 | [(set KRC:$dst, (OpNode KRC:$src))]>; |
| 3125 | } |
| 3126 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3127 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| 3128 | SDPatternOperator OpNode> { |
| 3129 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| 3130 | HasDQI>, VEX, PD; |
| 3131 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| 3132 | HasAVX512>, VEX, PS; |
| 3133 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| 3134 | HasBWI>, VEX, PD, VEX_W; |
| 3135 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| 3136 | HasBWI>, VEX, PS, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3137 | } |
| 3138 | |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3139 | defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3140 | |
| Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 3141 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3142 | let Predicates = [HasAVX512, NoDQI] in |
| 3143 | def : Pat<(vnot VK8:$src), |
| 3144 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
| 3145 | |
| 3146 | def : Pat<(vnot VK4:$src), |
| 3147 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>; |
| 3148 | def : Pat<(vnot VK2:$src), |
| 3149 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3150 | |
| 3151 | // Mask binary operation |
| Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 3152 | // - KAND, KANDN, KOR, KXNOR, KXOR |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3153 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 3154 | RegisterClass KRC, SDPatternOperator OpNode, |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3155 | Predicate prd, bit IsCommutable> { |
| 3156 | let Predicates = [prd], isCommutable = IsCommutable in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3157 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 3158 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3159 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3160 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; |
| 3161 | } |
| 3162 | |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 3163 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
| Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 3164 | SDPatternOperator OpNode, bit IsCommutable, |
| 3165 | Predicate prdW = HasAVX512> { |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 3166 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3167 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 3168 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 3169 | prdW, IsCommutable>, VEX_4V, VEX_L, PS; |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 3170 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3171 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
| Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 3172 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3173 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3174 | } |
| 3175 | |
| 3176 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 3177 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3178 | // These nodes use 'vnot' instead of 'not' to support vectors. |
| 3179 | def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>; |
| 3180 | def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3181 | |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3182 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>; |
| 3183 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>; |
| 3184 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>; |
| 3185 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>; |
| 3186 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>; |
| 3187 | defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>; |
| Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 3188 | |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3189 | multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode, |
| 3190 | Instruction Inst> { |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3191 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 3192 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 3193 | let Predicates = [NoDQI] in |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3194 | def : Pat<(VOpNode VK8:$src1, VK8:$src2), |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3195 | (COPY_TO_REGCLASS |
| 3196 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 3197 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 3198 | |
| 3199 | // All types smaller than 8 bits require conversion anyway |
| 3200 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 3201 | (COPY_TO_REGCLASS (Inst |
| 3202 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 3203 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3204 | def : Pat<(VOpNode VK2:$src1, VK2:$src2), |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3205 | (COPY_TO_REGCLASS (Inst |
| 3206 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 3207 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3208 | def : Pat<(VOpNode VK4:$src1, VK4:$src2), |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3209 | (COPY_TO_REGCLASS (Inst |
| 3210 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 3211 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3212 | } |
| 3213 | |
| Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 3214 | defm : avx512_binop_pat<and, and, KANDWrr>; |
| 3215 | defm : avx512_binop_pat<vandn, andn, KANDNWrr>; |
| 3216 | defm : avx512_binop_pat<or, or, KORWrr>; |
| 3217 | defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>; |
| 3218 | defm : avx512_binop_pat<xor, xor, KXORWrr>; |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3219 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3220 | // Mask unpacking |
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 3221 | multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT, |
| 3222 | RegisterClass KRCSrc, Predicate prd> { |
| 3223 | let Predicates = [prd] in { |
| Craig Topper | ad2ce36 | 2016-01-05 07:44:08 +0000 | [diff] [blame] | 3224 | let hasSideEffects = 0 in |
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 3225 | def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst), |
| 3226 | (ins KRC:$src1, KRC:$src2), |
| 3227 | "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 3228 | VEX_4V, VEX_L; |
| 3229 | |
| 3230 | def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)), |
| 3231 | (!cast<Instruction>(NAME##rr) |
| 3232 | (COPY_TO_REGCLASS KRCSrc:$src2, KRC), |
| 3233 | (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>; |
| 3234 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3235 | } |
| 3236 | |
| Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 3237 | defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD; |
| 3238 | defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS; |
| 3239 | defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3240 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3241 | // Mask bit testing |
| 3242 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3243 | SDNode OpNode, Predicate prd> { |
| 3244 | let Predicates = [prd], Defs = [EFLAGS] in |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3245 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3246 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3247 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; |
| 3248 | } |
| 3249 | |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3250 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3251 | Predicate prdW = HasAVX512> { |
| 3252 | defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>, |
| 3253 | VEX, PD; |
| 3254 | defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>, |
| 3255 | VEX, PS; |
| 3256 | defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>, |
| 3257 | VEX, PS, VEX_W; |
| 3258 | defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>, |
| 3259 | VEX, PD, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3260 | } |
| 3261 | |
| 3262 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; |
| Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3263 | defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 3264 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3265 | // Mask shift |
| 3266 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 3267 | SDNode OpNode> { |
| 3268 | let Predicates = [HasAVX512] in |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3269 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3270 | !strconcat(OpcodeStr, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3271 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3272 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; |
| 3273 | } |
| 3274 | |
| 3275 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| 3276 | SDNode OpNode> { |
| 3277 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 3278 | VEX, TAPD, VEX_W; |
| 3279 | let Predicates = [HasDQI] in |
| 3280 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 3281 | VEX, TAPD; |
| 3282 | let Predicates = [HasBWI] in { |
| 3283 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 3284 | VEX, TAPD, VEX_W; |
| Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 3285 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 3286 | VEX, TAPD; |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3287 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3288 | } |
| 3289 | |
| Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 3290 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>; |
| 3291 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3292 | |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3293 | multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> { |
| 3294 | def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 3295 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr) |
| 3296 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3297 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>; |
| 3298 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3299 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3300 | (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 3301 | (i64 0)), |
| 3302 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr) |
| 3303 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3304 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 3305 | (i8 8)), (i8 8))>; |
| 3306 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3307 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
| 3308 | (v8i1 (and VK8:$mask, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3309 | (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))), |
| 3310 | (i64 0)), |
| 3311 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk) |
| 3312 | (COPY_TO_REGCLASS VK8:$mask, VK16), |
| 3313 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3314 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 3315 | (i8 8)), (i8 8))>; |
| 3316 | } |
| 3317 | |
| 3318 | multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr, |
| 3319 | AVX512VLVectorVTInfo _> { |
| 3320 | def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)), |
| 3321 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri) |
| 3322 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3323 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 3324 | imm:$cc), VK8)>; |
| 3325 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3326 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3327 | (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)), |
| 3328 | (i64 0)), |
| 3329 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri) |
| 3330 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3331 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 3332 | imm:$cc), |
| 3333 | (i8 8)), (i8 8))>; |
| 3334 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3335 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
| 3336 | (v8i1 (and VK8:$mask, |
| Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3337 | (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))), |
| 3338 | (i64 0)), |
| 3339 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik) |
| 3340 | (COPY_TO_REGCLASS VK8:$mask, VK16), |
| 3341 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3342 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 3343 | imm:$cc), |
| 3344 | (i8 8)), (i8 8))>; |
| 3345 | } |
| 3346 | |
| 3347 | let Predicates = [HasAVX512, NoVLX] in { |
| 3348 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">; |
| 3349 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">; |
| 3350 | |
| 3351 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>; |
| 3352 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>; |
| 3353 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>; |
| 3354 | } |
| 3355 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3356 | // Mask setting all 0s or 1s |
| 3357 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 3358 | let Predicates = [HasAVX512] in |
| 3359 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in |
| 3360 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 3361 | [(set KRC:$dst, (VT Val))]>; |
| 3362 | } |
| 3363 | |
| 3364 | multiclass avx512_mask_setop_w<PatFrag Val> { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3365 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3366 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 3367 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3368 | } |
| 3369 | |
| 3370 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 3371 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 3372 | |
| 3373 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 3374 | let Predicates = [HasAVX512] in { |
| 3375 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
| Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3376 | def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>; |
| 3377 | def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>; |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3378 | def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3379 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
| Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3380 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 3381 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3382 | def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3383 | } |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3384 | |
| 3385 | // Patterns for kmask insert_subvector/extract_subvector to/from index=0 |
| 3386 | multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT, |
| 3387 | RegisterClass RC, ValueType VT> { |
| 3388 | def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))), |
| 3389 | (subVT (COPY_TO_REGCLASS RC:$src, subRC))>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3390 | |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3391 | def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3392 | (VT (COPY_TO_REGCLASS subRC:$src, RC))>; |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3393 | } |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3394 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>; |
| 3395 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>; |
| 3396 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>; |
| 3397 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>; |
| 3398 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>; |
| 3399 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>; |
| Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3400 | |
| 3401 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>; |
| 3402 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>; |
| 3403 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>; |
| 3404 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>; |
| 3405 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>; |
| 3406 | |
| 3407 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>; |
| 3408 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>; |
| 3409 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>; |
| 3410 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>; |
| 3411 | |
| 3412 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>; |
| 3413 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>; |
| 3414 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>; |
| 3415 | |
| 3416 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>; |
| 3417 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>; |
| 3418 | |
| 3419 | defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3420 | |
| Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 3421 | def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3422 | (v2i1 (COPY_TO_REGCLASS |
| Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 3423 | (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)), |
| 3424 | VK2))>; |
| 3425 | def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3426 | (v4i1 (COPY_TO_REGCLASS |
| Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 3427 | (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)), |
| 3428 | VK4))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3429 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))), |
| 3430 | (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>; |
| Elena Demikhovsky | 6015f5c | 2015-12-15 08:40:41 +0000 | [diff] [blame] | 3431 | def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))), |
| 3432 | (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>; |
| Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 3433 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))), |
| 3434 | (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>; |
| 3435 | |
| Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 3436 | |
| Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3437 | // Patterns for kmask shift |
| 3438 | multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> { |
| Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 3439 | def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))), |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3440 | (VT (COPY_TO_REGCLASS |
| Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3441 | (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16), |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3442 | (I8Imm $imm)), |
| Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3443 | RC))>; |
| Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 3444 | def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))), |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3445 | (VT (COPY_TO_REGCLASS |
| Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3446 | (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16), |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3447 | (I8Imm $imm)), |
| Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3448 | RC))>; |
| 3449 | } |
| 3450 | |
| 3451 | defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>; |
| 3452 | defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>; |
| 3453 | defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3454 | //===----------------------------------------------------------------------===// |
| 3455 | // AVX-512 - Aligned and unaligned load and store |
| 3456 | // |
| 3457 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3458 | |
| 3459 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3460 | PatFrag ld_frag, PatFrag mload, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3461 | bit NoRMPattern = 0, |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3462 | SDPatternOperator SelectOprr = vselect> { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3463 | let hasSideEffects = 0 in { |
| 3464 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3465 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3466 | _.ExeDomain>, EVEX; |
| 3467 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3468 | (ins _.KRCWM:$mask, _.RC:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3469 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3470 | "${dst} {${mask}} {z}, $src}"), |
| Craig Topper | 5c46c75 | 2017-01-08 05:46:21 +0000 | [diff] [blame] | 3471 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
| Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3472 | (_.VT _.RC:$src), |
| 3473 | _.ImmAllZerosV)))], _.ExeDomain>, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3474 | EVEX, EVEX_KZ; |
| 3475 | |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3476 | let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1, |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3477 | SchedRW = [WriteLoad] in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3478 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3479 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3480 | !if(NoRMPattern, [], |
| 3481 | [(set _.RC:$dst, |
| 3482 | (_.VT (bitconvert (ld_frag addr:$src))))]), |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3483 | _.ExeDomain>, EVEX; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3484 | |
| Craig Topper | 63e2cd6 | 2017-01-14 07:50:52 +0000 | [diff] [blame] | 3485 | let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3486 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3487 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 3488 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3489 | "${dst} {${mask}}, $src1}"), |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3490 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3491 | (_.VT _.RC:$src1), |
| 3492 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| 3493 | EVEX, EVEX_K; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3494 | let SchedRW = [WriteLoad] in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3495 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3496 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3497 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3498 | "${dst} {${mask}}, $src1}"), |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3499 | [(set _.RC:$dst, (_.VT |
| 3500 | (vselect _.KRCWM:$mask, |
| 3501 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| 3502 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; |
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3503 | } |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3504 | let SchedRW = [WriteLoad] in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3505 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3506 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 3507 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 3508 | "${dst} {${mask}} {z}, $src}", |
| 3509 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 3510 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| 3511 | _.ExeDomain>, EVEX, EVEX_KZ; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3512 | } |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3513 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| 3514 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 3515 | |
| 3516 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| 3517 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 3518 | |
| 3519 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| 3520 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, |
| 3521 | _.KRCWM:$mask, addr:$ptr)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3522 | } |
| 3523 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3524 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| 3525 | AVX512VLVectorVTInfo _, |
| Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3526 | Predicate prd> { |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3527 | let Predicates = [prd] in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3528 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, |
| Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3529 | masked_load_aligned512>, EVEX_V512; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3530 | |
| 3531 | let Predicates = [prd, HasVLX] in { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3532 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, |
| Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3533 | masked_load_aligned256>, EVEX_V256; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3534 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, |
| Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3535 | masked_load_aligned128>, EVEX_V128; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3536 | } |
| 3537 | } |
| 3538 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3539 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| 3540 | AVX512VLVectorVTInfo _, |
| 3541 | Predicate prd, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3542 | bit NoRMPattern = 0, |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3543 | SDPatternOperator SelectOprr = vselect> { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3544 | let Predicates = [prd] in |
| 3545 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3546 | masked_load_unaligned, NoRMPattern, |
| 3547 | SelectOprr>, EVEX_V512; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3548 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3549 | let Predicates = [prd, HasVLX] in { |
| 3550 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3551 | masked_load_unaligned, NoRMPattern, |
| 3552 | SelectOprr>, EVEX_V256; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3553 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3554 | masked_load_unaligned, NoRMPattern, |
| 3555 | SelectOprr>, EVEX_V128; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3556 | } |
| 3557 | } |
| 3558 | |
| 3559 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3560 | PatFrag st_frag, PatFrag mstore, string Name, |
| 3561 | bit NoMRPattern = 0> { |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3562 | |
| Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3563 | let hasSideEffects = 0 in { |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3564 | def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| 3565 | OpcodeStr # ".s\t{$src, $dst|$dst, $src}", |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3566 | [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>; |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3567 | def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 3568 | (ins _.KRCWM:$mask, _.RC:$src), |
| 3569 | OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"# |
| 3570 | "${dst} {${mask}}, $src}", |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3571 | [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>; |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3572 | def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3573 | (ins _.KRCWM:$mask, _.RC:$src), |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3574 | OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" # |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3575 | "${dst} {${mask}} {z}, $src}", |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3576 | [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>; |
| Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3577 | } |
| Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3578 | |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3579 | let hasSideEffects = 0, mayStore = 1 in |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3580 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3581 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3582 | !if(NoMRPattern, [], |
| 3583 | [(st_frag (_.VT _.RC:$src), addr:$dst)]), |
| 3584 | _.ExeDomain>, EVEX; |
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3585 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3586 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 3587 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 3588 | [], _.ExeDomain>, EVEX, EVEX_K; |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3589 | |
| 3590 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| 3591 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, |
| 3592 | _.KRCWM:$mask, _.RC:$src)>; |
| Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3593 | } |
| 3594 | |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3595 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3596 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3597 | AVX512VLVectorVTInfo _, Predicate prd, |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3598 | string Name, bit NoMRPattern = 0> { |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3599 | let Predicates = [prd] in |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3600 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3601 | masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3602 | |
| 3603 | let Predicates = [prd, HasVLX] in { |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3604 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3605 | masked_store_unaligned, Name#Z256, |
| 3606 | NoMRPattern>, EVEX_V256; |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3607 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3608 | masked_store_unaligned, Name#Z128, |
| 3609 | NoMRPattern>, EVEX_V128; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3610 | } |
| 3611 | } |
| 3612 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3613 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3614 | AVX512VLVectorVTInfo _, Predicate prd, |
| 3615 | string Name> { |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3616 | let Predicates = [prd] in |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3617 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3618 | masked_store_aligned512, Name#Z>, EVEX_V512; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3619 | |
| 3620 | let Predicates = [prd, HasVLX] in { |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3621 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3622 | masked_store_aligned256, Name#Z256>, EVEX_V256; |
| Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3623 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3624 | masked_store_aligned128, Name#Z128>, EVEX_V128; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3625 | } |
| 3626 | } |
| 3627 | |
| 3628 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| 3629 | HasAVX512>, |
| 3630 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3631 | HasAVX512, "VMOVAPS">, |
| 3632 | PS, EVEX_CD8<32, CD8VF>; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3633 | |
| 3634 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| 3635 | HasAVX512>, |
| 3636 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3637 | HasAVX512, "VMOVAPD">, |
| 3638 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3639 | |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3640 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3641 | 0, null_frag>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3642 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512, |
| 3643 | "VMOVUPS">, |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3644 | PS, EVEX_CD8<32, CD8VF>; |
| 3645 | |
| Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3646 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3647 | 0, null_frag>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3648 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512, |
| 3649 | "VMOVUPD">, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3650 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3651 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3652 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| 3653 | HasAVX512>, |
| 3654 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3655 | HasAVX512, "VMOVDQA32">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3656 | PD, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3657 | |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3658 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| 3659 | HasAVX512>, |
| 3660 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3661 | HasAVX512, "VMOVDQA64">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3662 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3663 | |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3664 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3665 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3666 | HasBWI, "VMOVDQU8", 1>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3667 | XD, EVEX_CD8<8, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3668 | |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3669 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3670 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3671 | HasBWI, "VMOVDQU16", 1>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3672 | XD, VEX_W, EVEX_CD8<16, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3673 | |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3674 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3675 | 0, null_frag>, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3676 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3677 | HasAVX512, "VMOVDQU32">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3678 | XS, EVEX_CD8<32, CD8VF>; |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3679 | |
| Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3680 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512, |
| Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3681 | 0, null_frag>, |
| Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3682 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3683 | HasAVX512, "VMOVDQU64">, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3684 | XS, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 3685 | |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3686 | // Special instructions to help with spilling when we don't have VLX. We need |
| 3687 | // to load or store from a ZMM register instead. These are converted in |
| 3688 | // expandPostRAPseudos. |
| Craig Topper | eab23d3 | 2016-10-03 02:22:33 +0000 | [diff] [blame] | 3689 | let isReMaterializable = 1, canFoldAsLoad = 1, |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3690 | isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in { |
| 3691 | def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| 3692 | "", []>; |
| 3693 | def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| 3694 | "", []>; |
| 3695 | def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| 3696 | "", []>; |
| 3697 | def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| 3698 | "", []>; |
| 3699 | } |
| 3700 | |
| 3701 | let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in { |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3702 | def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3703 | "", []>; |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3704 | def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3705 | "", []>; |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3706 | def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3707 | "", []>; |
| Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3708 | def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
| Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3709 | "", []>; |
| 3710 | } |
| 3711 | |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3712 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3713 | (v8i64 VR512:$src))), |
| Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3714 | (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3715 | VK8), VR512:$src)>; |
| 3716 | |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3717 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
| Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3718 | (v16i32 VR512:$src))), |
| Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3719 | (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
| Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 3720 | |
| Craig Topper | 33c550c | 2016-05-22 00:39:30 +0000 | [diff] [blame] | 3721 | // These patterns exist to prevent the above patterns from introducing a second |
| 3722 | // mask inversion when one already exists. |
| 3723 | def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)), |
| 3724 | (bc_v8i64 (v16i32 immAllZerosV)), |
| 3725 | (v8i64 VR512:$src))), |
| 3726 | (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>; |
| 3727 | def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)), |
| 3728 | (v16i32 immAllZerosV), |
| 3729 | (v16i32 VR512:$src))), |
| 3730 | (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>; |
| 3731 | |
| Craig Topper | 96ab6fd | 2017-01-09 04:19:34 +0000 | [diff] [blame] | 3732 | // Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't |
| 3733 | // available. Use a 512-bit operation and extract. |
| 3734 | let Predicates = [HasAVX512, NoVLX] in { |
| 3735 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), |
| 3736 | (v8f32 VR256X:$src0))), |
| 3737 | (EXTRACT_SUBREG |
| 3738 | (v16f32 |
| 3739 | (VMOVAPSZrrk |
| 3740 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)), |
| 3741 | (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
| 3742 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), |
| 3743 | sub_ymm)>; |
| 3744 | |
| 3745 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), |
| 3746 | (v8i32 VR256X:$src0))), |
| 3747 | (EXTRACT_SUBREG |
| 3748 | (v16i32 |
| 3749 | (VMOVDQA32Zrrk |
| 3750 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)), |
| 3751 | (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
| 3752 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), |
| 3753 | sub_ymm)>; |
| 3754 | } |
| 3755 | |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3756 | let Predicates = [HasAVX512] in { |
| 3757 | // 512-bit store. |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3758 | def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst), |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3759 | (VMOVDQA32Zmr addr:$dst, VR512:$src)>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3760 | def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst), |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3761 | (VMOVDQA32Zmr addr:$dst, VR512:$src)>; |
| 3762 | def : Pat<(store (v32i16 VR512:$src), addr:$dst), |
| 3763 | (VMOVDQU32Zmr addr:$dst, VR512:$src)>; |
| 3764 | def : Pat<(store (v64i8 VR512:$src), addr:$dst), |
| 3765 | (VMOVDQU32Zmr addr:$dst, VR512:$src)>; |
| 3766 | } |
| 3767 | |
| 3768 | let Predicates = [HasVLX] in { |
| 3769 | // 128-bit store. |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3770 | def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst), |
| 3771 | (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>; |
| 3772 | def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst), |
| 3773 | (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>; |
| 3774 | def : Pat<(store (v8i16 VR128X:$src), addr:$dst), |
| 3775 | (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>; |
| 3776 | def : Pat<(store (v16i8 VR128X:$src), addr:$dst), |
| 3777 | (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>; |
| Craig Topper | 14aa266 | 2016-08-11 06:04:04 +0000 | [diff] [blame] | 3778 | |
| Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3779 | // 256-bit store. |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3780 | def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3781 | (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3782 | def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3783 | (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>; |
| 3784 | def : Pat<(store (v16i16 VR256X:$src), addr:$dst), |
| 3785 | (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>; |
| 3786 | def : Pat<(store (v32i8 VR256X:$src), addr:$dst), |
| 3787 | (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>; |
| Craig Topper | 14aa266 | 2016-08-11 06:04:04 +0000 | [diff] [blame] | 3788 | |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3789 | // Special patterns for storing subvector extracts of lower 128-bits of 256. |
| 3790 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| 3791 | def : Pat<(alignedstore (v2f64 (extract_subvector |
| 3792 | (v4f64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3793 | (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3794 | def : Pat<(alignedstore (v4f32 (extract_subvector |
| 3795 | (v8f32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3796 | (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3797 | def : Pat<(alignedstore (v2i64 (extract_subvector |
| 3798 | (v4i64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3799 | (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3800 | def : Pat<(alignedstore (v4i32 (extract_subvector |
| 3801 | (v8i32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3802 | (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3803 | def : Pat<(alignedstore (v8i16 (extract_subvector |
| 3804 | (v16i16 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3805 | (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3806 | def : Pat<(alignedstore (v16i8 (extract_subvector |
| 3807 | (v32i8 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3808 | (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3809 | |
| 3810 | def : Pat<(store (v2f64 (extract_subvector |
| 3811 | (v4f64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3812 | (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3813 | def : Pat<(store (v4f32 (extract_subvector |
| 3814 | (v8f32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3815 | (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3816 | def : Pat<(store (v2i64 (extract_subvector |
| 3817 | (v4i64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3818 | (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3819 | def : Pat<(store (v4i32 (extract_subvector |
| 3820 | (v8i32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3821 | (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3822 | def : Pat<(store (v8i16 (extract_subvector |
| 3823 | (v16i16 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3824 | (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3825 | def : Pat<(store (v16i8 (extract_subvector |
| 3826 | (v32i8 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3827 | (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3828 | |
| 3829 | // Special patterns for storing subvector extracts of lower 128-bits of 512. |
| 3830 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| 3831 | def : Pat<(alignedstore (v2f64 (extract_subvector |
| 3832 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3833 | (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3834 | def : Pat<(alignedstore (v4f32 (extract_subvector |
| 3835 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3836 | (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3837 | def : Pat<(alignedstore (v2i64 (extract_subvector |
| 3838 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3839 | (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3840 | def : Pat<(alignedstore (v4i32 (extract_subvector |
| 3841 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3842 | (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3843 | def : Pat<(alignedstore (v8i16 (extract_subvector |
| 3844 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 3845 | (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3846 | def : Pat<(alignedstore (v16i8 (extract_subvector |
| 3847 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 3848 | (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3849 | |
| 3850 | def : Pat<(store (v2f64 (extract_subvector |
| 3851 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3852 | (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3853 | def : Pat<(store (v4f32 (extract_subvector |
| 3854 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3855 | (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3856 | def : Pat<(store (v2i64 (extract_subvector |
| 3857 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3858 | (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3859 | def : Pat<(store (v4i32 (extract_subvector |
| 3860 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3861 | (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3862 | def : Pat<(store (v8i16 (extract_subvector |
| 3863 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 3864 | (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3865 | def : Pat<(store (v16i8 (extract_subvector |
| 3866 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 3867 | (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3868 | |
| 3869 | // Special patterns for storing subvector extracts of lower 256-bits of 512. |
| 3870 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3871 | def : Pat<(alignedstore (v4f64 (extract_subvector |
| 3872 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3873 | (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3874 | def : Pat<(alignedstore (v8f32 (extract_subvector |
| 3875 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3876 | (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3877 | def : Pat<(alignedstore (v4i64 (extract_subvector |
| 3878 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3879 | (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3880 | def : Pat<(alignedstore (v8i32 (extract_subvector |
| 3881 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3882 | (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3883 | def : Pat<(alignedstore (v16i16 (extract_subvector |
| 3884 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3885 | (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3886 | def : Pat<(alignedstore (v32i8 (extract_subvector |
| 3887 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3888 | (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3889 | |
| 3890 | def : Pat<(store (v4f64 (extract_subvector |
| 3891 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3892 | (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3893 | def : Pat<(store (v8f32 (extract_subvector |
| 3894 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3895 | (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3896 | def : Pat<(store (v4i64 (extract_subvector |
| 3897 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3898 | (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3899 | def : Pat<(store (v8i32 (extract_subvector |
| 3900 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3901 | (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3902 | def : Pat<(store (v16i16 (extract_subvector |
| 3903 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 3904 | (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3905 | def : Pat<(store (v32i8 (extract_subvector |
| 3906 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 3907 | (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| Craig Topper | 8ee36ff | 2017-09-03 17:52:25 +0000 | [diff] [blame] | 3908 | |
| 3909 | // If we're inserting into an all zeros vector, just use a plain move which |
| 3910 | // will zero the upper bits. |
| 3911 | // TODO: Is there a safe way to detect whether the producing instruction |
| 3912 | // already zeroed the upper bits? |
| 3913 | |
| 3914 | // 128->256 register form. |
| 3915 | def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3916 | (v2f64 VR128:$src), (iPTR 0))), |
| 3917 | (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128:$src), sub_xmm)>; |
| 3918 | def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3919 | (v4f32 VR128:$src), (iPTR 0))), |
| 3920 | (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128:$src), sub_xmm)>; |
| 3921 | def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3922 | (v2i64 VR128:$src), (iPTR 0))), |
| 3923 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>; |
| 3924 | def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3925 | (v4i32 VR128:$src), (iPTR 0))), |
| 3926 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>; |
| 3927 | def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3928 | (v8i16 VR128:$src), (iPTR 0))), |
| 3929 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>; |
| 3930 | def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3931 | (v16i8 VR128:$src), (iPTR 0))), |
| 3932 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>; |
| 3933 | |
| 3934 | // 128->256 memory form. |
| 3935 | def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3936 | (loadv2f64 addr:$src), (iPTR 0))), |
| 3937 | (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>; |
| 3938 | def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3939 | (loadv4f32 addr:$src), (iPTR 0))), |
| 3940 | (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>; |
| 3941 | def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3942 | (loadv2i64 addr:$src), (iPTR 0))), |
| 3943 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3944 | def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3945 | (bc_v4i32 (loadv2i64 addr:$src)), |
| 3946 | (iPTR 0))), |
| 3947 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3948 | def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3949 | (bc_v8i16 (loadv2i64 addr:$src)), |
| 3950 | (iPTR 0))), |
| 3951 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3952 | def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)), |
| 3953 | (bc_v16i8 (loadv2i64 addr:$src)), |
| 3954 | (iPTR 0))), |
| 3955 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3956 | |
| 3957 | // 128->512 register form. |
| 3958 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3959 | (v2f64 VR128X:$src), (iPTR 0))), |
| 3960 | (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128X:$src), sub_xmm)>; |
| 3961 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3962 | (v4f32 VR128X:$src), (iPTR 0))), |
| 3963 | (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128X:$src), sub_xmm)>; |
| 3964 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3965 | (v2i64 VR128X:$src), (iPTR 0))), |
| 3966 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>; |
| 3967 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3968 | (v4i32 VR128X:$src), (iPTR 0))), |
| 3969 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>; |
| 3970 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3971 | (v8i16 VR128X:$src), (iPTR 0))), |
| 3972 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>; |
| 3973 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3974 | (v16i8 VR128X:$src), (iPTR 0))), |
| 3975 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>; |
| 3976 | |
| 3977 | // 128->512 memory form. |
| 3978 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3979 | (loadv2f64 addr:$src), (iPTR 0))), |
| 3980 | (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>; |
| 3981 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3982 | (loadv4f32 addr:$src), (iPTR 0))), |
| 3983 | (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>; |
| 3984 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3985 | (loadv2i64 addr:$src), (iPTR 0))), |
| 3986 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3987 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3988 | (bc_v4i32 (loadv2i64 addr:$src)), |
| 3989 | (iPTR 0))), |
| 3990 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3991 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3992 | (bc_v8i16 (loadv2i64 addr:$src)), |
| 3993 | (iPTR 0))), |
| 3994 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3995 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 3996 | (bc_v16i8 (loadv2i64 addr:$src)), |
| 3997 | (iPTR 0))), |
| 3998 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>; |
| 3999 | |
| 4000 | // 256->512 register form. |
| 4001 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4002 | (v4f64 VR256X:$src), (iPTR 0))), |
| 4003 | (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rr VR256X:$src), sub_ymm)>; |
| 4004 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4005 | (v8f32 VR256X:$src), (iPTR 0))), |
| 4006 | (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rr VR256X:$src), sub_ymm)>; |
| 4007 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4008 | (v4i64 VR256X:$src), (iPTR 0))), |
| 4009 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>; |
| 4010 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4011 | (v8i32 VR256X:$src), (iPTR 0))), |
| 4012 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>; |
| 4013 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4014 | (v16i16 VR256X:$src), (iPTR 0))), |
| 4015 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>; |
| 4016 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4017 | (v32i8 VR256X:$src), (iPTR 0))), |
| 4018 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>; |
| 4019 | |
| 4020 | // 256->512 memory form. |
| 4021 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4022 | (loadv4f64 addr:$src), (iPTR 0))), |
| 4023 | (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rm addr:$src), sub_ymm)>; |
| 4024 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4025 | (loadv8f32 addr:$src), (iPTR 0))), |
| 4026 | (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rm addr:$src), sub_ymm)>; |
| 4027 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4028 | (loadv4i64 addr:$src), (iPTR 0))), |
| 4029 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>; |
| 4030 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4031 | (bc_v8i32 (loadv4i64 addr:$src)), |
| 4032 | (iPTR 0))), |
| 4033 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>; |
| 4034 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4035 | (bc_v16i16 (loadv4i64 addr:$src)), |
| 4036 | (iPTR 0))), |
| 4037 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>; |
| 4038 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4039 | (bc_v32i8 (loadv4i64 addr:$src)), |
| 4040 | (iPTR 0))), |
| 4041 | (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>; |
| 4042 | } |
| 4043 | |
| 4044 | let Predicates = [HasAVX512, NoVLX] in { |
| 4045 | // If we're inserting into an all zeros vector, just use a plain move which |
| 4046 | // will zero the upper bits. |
| 4047 | // TODO: Is there a safe way to detect whether the producing instruction |
| 4048 | // already zeroed the upper bits? |
| Craig Topper | fcf6bc5 | 2017-09-03 22:25:50 +0000 | [diff] [blame] | 4049 | |
| 4050 | // 128->512 register form. |
| 4051 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4052 | (v2f64 VR128:$src), (iPTR 0))), |
| 4053 | (SUBREG_TO_REG (i64 0), (VMOVAPDrr VR128:$src), sub_xmm)>; |
| 4054 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4055 | (v4f32 VR128:$src), (iPTR 0))), |
| 4056 | (SUBREG_TO_REG (i64 0), (VMOVAPSrr VR128:$src), sub_xmm)>; |
| 4057 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4058 | (v2i64 VR128:$src), (iPTR 0))), |
| 4059 | (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>; |
| 4060 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4061 | (v4i32 VR128:$src), (iPTR 0))), |
| 4062 | (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>; |
| 4063 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4064 | (v8i16 VR128:$src), (iPTR 0))), |
| 4065 | (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>; |
| 4066 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4067 | (v16i8 VR128:$src), (iPTR 0))), |
| 4068 | (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>; |
| 4069 | |
| 4070 | // 128->512 memory form. |
| 4071 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4072 | (loadv2f64 addr:$src), (iPTR 0))), |
| 4073 | (SUBREG_TO_REG (i64 0), (VMOVAPDrm addr:$src), sub_xmm)>; |
| 4074 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4075 | (loadv4f32 addr:$src), (iPTR 0))), |
| 4076 | (SUBREG_TO_REG (i64 0), (VMOVAPSrm addr:$src), sub_xmm)>; |
| 4077 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4078 | (loadv2i64 addr:$src), (iPTR 0))), |
| 4079 | (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>; |
| 4080 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4081 | (bc_v4i32 (loadv2i64 addr:$src)), |
| 4082 | (iPTR 0))), |
| 4083 | (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>; |
| 4084 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4085 | (bc_v8i16 (loadv2i64 addr:$src)), |
| 4086 | (iPTR 0))), |
| 4087 | (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>; |
| 4088 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4089 | (bc_v16i8 (loadv2i64 addr:$src)), |
| 4090 | (iPTR 0))), |
| 4091 | (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>; |
| 4092 | |
| 4093 | // 256->512 register form. |
| Craig Topper | 8ee36ff | 2017-09-03 17:52:25 +0000 | [diff] [blame] | 4094 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4095 | (v4f64 VR256:$src), (iPTR 0))), |
| 4096 | (SUBREG_TO_REG (i64 0), (VMOVAPDYrr VR256:$src), sub_ymm)>; |
| 4097 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4098 | (v8f32 VR256:$src), (iPTR 0))), |
| 4099 | (SUBREG_TO_REG (i64 0), (VMOVAPSYrr VR256:$src), sub_ymm)>; |
| 4100 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4101 | (v4i64 VR256:$src), (iPTR 0))), |
| 4102 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>; |
| 4103 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4104 | (v8i32 VR256:$src), (iPTR 0))), |
| 4105 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>; |
| 4106 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4107 | (v16i16 VR256:$src), (iPTR 0))), |
| 4108 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>; |
| 4109 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4110 | (v32i8 VR256:$src), (iPTR 0))), |
| 4111 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>; |
| 4112 | |
| Craig Topper | fcf6bc5 | 2017-09-03 22:25:50 +0000 | [diff] [blame] | 4113 | // 256->512 memory form. |
| Craig Topper | 8ee36ff | 2017-09-03 17:52:25 +0000 | [diff] [blame] | 4114 | def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4115 | (loadv4f64 addr:$src), (iPTR 0))), |
| 4116 | (SUBREG_TO_REG (i64 0), (VMOVAPDYrm addr:$src), sub_ymm)>; |
| 4117 | def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4118 | (loadv8f32 addr:$src), (iPTR 0))), |
| 4119 | (SUBREG_TO_REG (i64 0), (VMOVAPSYrm addr:$src), sub_ymm)>; |
| 4120 | def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4121 | (loadv4i64 addr:$src), (iPTR 0))), |
| 4122 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>; |
| 4123 | def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4124 | (bc_v8i32 (loadv4i64 addr:$src)), |
| 4125 | (iPTR 0))), |
| 4126 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>; |
| 4127 | def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4128 | (bc_v16i16 (loadv4i64 addr:$src)), |
| 4129 | (iPTR 0))), |
| 4130 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>; |
| 4131 | def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)), |
| 4132 | (bc_v32i8 (loadv4i64 addr:$src)), |
| 4133 | (iPTR 0))), |
| 4134 | (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>; |
| Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 4135 | } |
| 4136 | |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 4137 | multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From, |
| 4138 | X86VectorVTInfo To, X86VectorVTInfo Cast> { |
| 4139 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 4140 | (bitconvert |
| 4141 | (To.VT (extract_subvector |
| 4142 | (From.VT From.RC:$src), (iPTR 0)))), |
| 4143 | To.RC:$src0)), |
| 4144 | (Cast.VT (!cast<Instruction>(InstrStr#"rrk") |
| 4145 | Cast.RC:$src0, Cast.KRCWM:$mask, |
| 4146 | (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>; |
| 4147 | |
| 4148 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 4149 | (bitconvert |
| 4150 | (To.VT (extract_subvector |
| 4151 | (From.VT From.RC:$src), (iPTR 0)))), |
| 4152 | Cast.ImmAllZerosV)), |
| 4153 | (Cast.VT (!cast<Instruction>(InstrStr#"rrkz") |
| 4154 | Cast.KRCWM:$mask, |
| 4155 | (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>; |
| 4156 | } |
| 4157 | |
| 4158 | |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 4159 | let Predicates = [HasVLX] in { |
| 4160 | // A masked extract from the first 128-bits of a 256-bit vector can be |
| 4161 | // implemented with masked move. |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 4162 | defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>; |
| 4163 | defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>; |
| 4164 | defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>; |
| 4165 | defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>; |
| 4166 | defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>; |
| 4167 | defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>; |
| 4168 | defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>; |
| 4169 | defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>; |
| 4170 | defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>; |
| 4171 | defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>; |
| 4172 | defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>; |
| 4173 | defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>; |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 4174 | |
| 4175 | // A masked extract from the first 128-bits of a 512-bit vector can be |
| 4176 | // implemented with masked move. |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 4177 | defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>; |
| 4178 | defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>; |
| 4179 | defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>; |
| 4180 | defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>; |
| 4181 | defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>; |
| 4182 | defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>; |
| 4183 | defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>; |
| 4184 | defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>; |
| 4185 | defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>; |
| 4186 | defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>; |
| 4187 | defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>; |
| 4188 | defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>; |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 4189 | |
| 4190 | // A masked extract from the first 256-bits of a 512-bit vector can be |
| 4191 | // implemented with masked move. |
| Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 4192 | defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>; |
| 4193 | defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>; |
| 4194 | defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>; |
| 4195 | defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>; |
| 4196 | defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>; |
| 4197 | defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>; |
| 4198 | defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>; |
| 4199 | defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>; |
| 4200 | defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>; |
| 4201 | defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>; |
| 4202 | defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>; |
| 4203 | defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>; |
| Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 4204 | } |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 4205 | |
| 4206 | // Move Int Doubleword to Packed Double Int |
| 4207 | // |
| 4208 | let ExeDomain = SSEPackedInt in { |
| 4209 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
| 4210 | "vmovd\t{$src, $dst|$dst, $src}", |
| 4211 | [(set VR128X:$dst, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4212 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4213 | EVEX; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 4214 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4215 | "vmovd\t{$src, $dst|$dst, $src}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4216 | [(set VR128X:$dst, |
| 4217 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4218 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 4219 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4220 | "vmovq\t{$src, $dst|$dst, $src}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4221 | [(set VR128X:$dst, |
| 4222 | (v2i64 (scalar_to_vector GR64:$src)))], |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4223 | IIC_SSE_MOVDQ>, EVEX, VEX_W; |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 4224 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in |
| 4225 | def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
| 4226 | (ins i64mem:$src), |
| 4227 | "vmovq\t{$src, $dst|$dst, $src}", []>, |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4228 | EVEX, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 4229 | let isCodeGenOnly = 1 in { |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 4230 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4231 | "vmovq\t{$src, $dst|$dst, $src}", |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 4232 | [(set FR64X:$dst, (bitconvert GR64:$src))], |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4233 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
| Craig Topper | 5971b54 | 2017-02-12 18:47:44 +0000 | [diff] [blame] | 4234 | def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src), |
| 4235 | "vmovq\t{$src, $dst|$dst, $src}", |
| 4236 | [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>, |
| 4237 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 4238 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4239 | "vmovq\t{$src, $dst|$dst, $src}", |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 4240 | [(set GR64:$dst, (bitconvert FR64X:$src))], |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4241 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 4242 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4243 | "vmovq\t{$src, $dst|$dst, $src}", |
| Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 4244 | [(store (i64 (bitconvert FR64X:$src)), addr:$dst)], |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 4245 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, |
| 4246 | EVEX_CD8<64, CD8VT1>; |
| 4247 | } |
| 4248 | } // ExeDomain = SSEPackedInt |
| 4249 | |
| 4250 | // Move Int Doubleword to Single Scalar |
| 4251 | // |
| 4252 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 4253 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
| 4254 | "vmovd\t{$src, $dst|$dst, $src}", |
| 4255 | [(set FR32X:$dst, (bitconvert GR32:$src))], |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4256 | IIC_SSE_MOVDQ>, EVEX; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4257 | |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 4258 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 4259 | "vmovd\t{$src, $dst|$dst, $src}", |
| 4260 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], |
| 4261 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
| 4262 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 4263 | |
| 4264 | // Move doubleword from xmm register to r/m32 |
| 4265 | // |
| 4266 | let ExeDomain = SSEPackedInt in { |
| 4267 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
| 4268 | "vmovd\t{$src, $dst|$dst, $src}", |
| 4269 | [(set GR32:$dst, (extractelt (v4i32 VR128X:$src), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4270 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4271 | EVEX; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 4272 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4273 | (ins i32mem:$dst, VR128X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4274 | "vmovd\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 4275 | [(store (i32 (extractelt (v4i32 VR128X:$src), |
| 4276 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, |
| 4277 | EVEX, EVEX_CD8<32, CD8VT1>; |
| 4278 | } // ExeDomain = SSEPackedInt |
| 4279 | |
| 4280 | // Move quadword from xmm1 register to r/m64 |
| 4281 | // |
| 4282 | let ExeDomain = SSEPackedInt in { |
| 4283 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
| 4284 | "vmovq\t{$src, $dst|$dst, $src}", |
| 4285 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4286 | (iPTR 0)))], |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4287 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4288 | Requires<[HasAVX512, In64BitMode]>; |
| 4289 | |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 4290 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in |
| 4291 | def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src), |
| 4292 | "vmovq\t{$src, $dst|$dst, $src}", |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4293 | [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 4294 | Requires<[HasAVX512, In64BitMode]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4295 | |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 4296 | def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs), |
| 4297 | (ins i64mem:$dst, VR128X:$src), |
| 4298 | "vmovq\t{$src, $dst|$dst, $src}", |
| 4299 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| 4300 | addr:$dst)], IIC_SSE_MOVDQ>, |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4301 | EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>, |
| Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 4302 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; |
| 4303 | |
| 4304 | let hasSideEffects = 0 in |
| 4305 | def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 4306 | (ins VR128X:$src), |
| 4307 | "vmovq.s\t{$src, $dst|$dst, $src}",[]>, |
| 4308 | EVEX, VEX_W; |
| 4309 | } // ExeDomain = SSEPackedInt |
| 4310 | |
| 4311 | // Move Scalar Single to Double Int |
| 4312 | // |
| 4313 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 4314 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
| 4315 | (ins FR32X:$src), |
| 4316 | "vmovd\t{$src, $dst|$dst, $src}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4317 | [(set GR32:$dst, (bitconvert FR32X:$src))], |
| Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 4318 | IIC_SSE_MOVD_ToGP>, EVEX; |
| Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 4319 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4320 | (ins i32mem:$dst, FR32X:$src), |
| Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 4321 | "vmovd\t{$src, $dst|$dst, $src}", |
| 4322 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], |
| 4323 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
| 4324 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 4325 | |
| 4326 | // Move Quadword Int to Packed Quadword Int |
| 4327 | // |
| 4328 | let ExeDomain = SSEPackedInt in { |
| 4329 | def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 4330 | (ins i64mem:$src), |
| 4331 | "vmovq\t{$src, $dst|$dst, $src}", |
| 4332 | [(set VR128X:$dst, |
| 4333 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
| 4334 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
| 4335 | } // ExeDomain = SSEPackedInt |
| 4336 | |
| 4337 | //===----------------------------------------------------------------------===// |
| 4338 | // AVX-512 MOVSS, MOVSD |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4339 | //===----------------------------------------------------------------------===// |
| 4340 | |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4341 | multiclass avx512_move_scalar<string asm, SDNode OpNode, |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 4342 | X86VectorVTInfo _> { |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4343 | def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| 4344 | (ins _.RC:$src1, _.FRC:$src2), |
| 4345 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4346 | [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, |
| 4347 | (scalar_to_vector _.FRC:$src2))))], |
| 4348 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V; |
| 4349 | def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4350 | (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4351 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|", |
| 4352 | "$dst {${mask}} {z}, $src1, $src2}"), |
| 4353 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4354 | (_.VT (OpNode _.RC:$src1, |
| 4355 | (scalar_to_vector _.FRC:$src2))), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4356 | _.ImmAllZerosV)))], |
| 4357 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ; |
| 4358 | let Constraints = "$src0 = $dst" in |
| 4359 | def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4360 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4361 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|", |
| 4362 | "$dst {${mask}}, $src1, $src2}"), |
| 4363 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4364 | (_.VT (OpNode _.RC:$src1, |
| 4365 | (scalar_to_vector _.FRC:$src2))), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4366 | (_.VT _.RC:$src0))))], |
| 4367 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K; |
| Craig Topper | e4f868e | 2016-07-29 06:06:04 +0000 | [diff] [blame] | 4368 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4369 | def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src), |
| 4370 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 4371 | [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))], |
| 4372 | _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX; |
| 4373 | let mayLoad = 1, hasSideEffects = 0 in { |
| 4374 | let Constraints = "$src0 = $dst" in |
| 4375 | def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 4376 | (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 4377 | !strconcat(asm, "\t{$src, $dst {${mask}}|", |
| 4378 | "$dst {${mask}}, $src}"), |
| 4379 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K; |
| 4380 | def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 4381 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 4382 | !strconcat(asm, "\t{$src, $dst {${mask}} {z}|", |
| 4383 | "$dst {${mask}} {z}, $src}"), |
| 4384 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ; |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 4385 | } |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4386 | def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src), |
| 4387 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 4388 | [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>, |
| 4389 | EVEX; |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4390 | let mayStore = 1, hasSideEffects = 0 in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4391 | def mrk: AVX512PI<0x11, MRMDestMem, (outs), |
| 4392 | (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src), |
| 4393 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
| 4394 | [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4395 | } |
| 4396 | |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 4397 | defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>, |
| 4398 | VEX_LIG, XS, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4399 | |
| Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 4400 | defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>, |
| 4401 | VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4402 | |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4403 | |
| 4404 | multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode, |
| 4405 | PatLeaf ZeroFP, X86VectorVTInfo _> { |
| 4406 | |
| 4407 | def : Pat<(_.VT (OpNode _.RC:$src0, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4408 | (_.VT (scalar_to_vector |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4409 | (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4410 | (_.EltVT _.FRC:$src1), |
| 4411 | (_.EltVT _.FRC:$src2))))))), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4412 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk) |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4413 | (COPY_TO_REGCLASS _.FRC:$src2, _.RC), |
| 4414 | (COPY_TO_REGCLASS GR32:$mask, VK1WM), |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4415 | (_.VT _.RC:$src0), _.FRC:$src1), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4416 | _.RC)>; |
| 4417 | |
| 4418 | def : Pat<(_.VT (OpNode _.RC:$src0, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4419 | (_.VT (scalar_to_vector |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4420 | (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4421 | (_.EltVT _.FRC:$src1), |
| 4422 | (_.EltVT ZeroFP))))))), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4423 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz) |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4424 | (COPY_TO_REGCLASS GR32:$mask, VK1WM), |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4425 | (_.VT _.RC:$src0), _.FRC:$src1), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4426 | _.RC)>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4427 | } |
| 4428 | |
| 4429 | multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 4430 | dag Mask, RegisterClass MaskRC> { |
| 4431 | |
| 4432 | def : Pat<(masked_store addr:$dst, Mask, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4433 | (_.info512.VT (insert_subvector undef, |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4434 | (_.info256.VT (insert_subvector undef, |
| 4435 | (_.info128.VT _.info128.RC:$src), |
| Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 4436 | (iPTR 0))), |
| 4437 | (iPTR 0)))), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4438 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4439 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4440 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4441 | |
| 4442 | } |
| 4443 | |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4444 | multiclass avx512_store_scalar_lowering_subreg<string InstrStr, |
| 4445 | AVX512VLVectorVTInfo _, |
| 4446 | dag Mask, RegisterClass MaskRC, |
| 4447 | SubRegIndex subreg> { |
| 4448 | |
| 4449 | def : Pat<(masked_store addr:$dst, Mask, |
| 4450 | (_.info512.VT (insert_subvector undef, |
| 4451 | (_.info256.VT (insert_subvector undef, |
| 4452 | (_.info128.VT _.info128.RC:$src), |
| 4453 | (iPTR 0))), |
| 4454 | (iPTR 0)))), |
| 4455 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4456 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4457 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| 4458 | |
| 4459 | } |
| 4460 | |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4461 | multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 4462 | dag Mask, RegisterClass MaskRC> { |
| 4463 | |
| 4464 | def : Pat<(_.info128.VT (extract_subvector |
| 4465 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4466 | (_.info512.VT (bitconvert |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4467 | (v16i32 immAllZerosV))))), |
| Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 4468 | (iPTR 0))), |
| Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 4469 | (!cast<Instruction>(InstrStr#rmkz) |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4470 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4471 | addr:$srcAddr)>; |
| 4472 | |
| 4473 | def : Pat<(_.info128.VT (extract_subvector |
| 4474 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 4475 | (_.info512.VT (insert_subvector undef, |
| 4476 | (_.info256.VT (insert_subvector undef, |
| 4477 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
| Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 4478 | (iPTR 0))), |
| 4479 | (iPTR 0))))), |
| 4480 | (iPTR 0))), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4481 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4482 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4483 | addr:$srcAddr)>; |
| 4484 | |
| 4485 | } |
| 4486 | |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4487 | multiclass avx512_load_scalar_lowering_subreg<string InstrStr, |
| 4488 | AVX512VLVectorVTInfo _, |
| 4489 | dag Mask, RegisterClass MaskRC, |
| 4490 | SubRegIndex subreg> { |
| 4491 | |
| 4492 | def : Pat<(_.info128.VT (extract_subvector |
| 4493 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 4494 | (_.info512.VT (bitconvert |
| 4495 | (v16i32 immAllZerosV))))), |
| 4496 | (iPTR 0))), |
| 4497 | (!cast<Instruction>(InstrStr#rmkz) |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4498 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4499 | addr:$srcAddr)>; |
| 4500 | |
| 4501 | def : Pat<(_.info128.VT (extract_subvector |
| 4502 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 4503 | (_.info512.VT (insert_subvector undef, |
| 4504 | (_.info256.VT (insert_subvector undef, |
| 4505 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
| 4506 | (iPTR 0))), |
| 4507 | (iPTR 0))))), |
| 4508 | (iPTR 0))), |
| 4509 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4510 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4511 | addr:$srcAddr)>; |
| 4512 | |
| 4513 | } |
| 4514 | |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4515 | defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>; |
| 4516 | defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>; |
| 4517 | |
| 4518 | defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 4519 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4520 | defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 4521 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 4522 | defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 4523 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4524 | |
| 4525 | defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 4526 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
| Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 4527 | defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 4528 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 4529 | defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 4530 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
| Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 4531 | |
| Guy Blank | b169d56d | 2017-07-31 08:26:14 +0000 | [diff] [blame] | 4532 | def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))), |
| 4533 | (f32 FR32X:$src1), (f32 FR32X:$src2))), |
| 4534 | (COPY_TO_REGCLASS |
| 4535 | (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
| 4536 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 4537 | GR8:$mask, sub_8bit)), VK1WM), |
| 4538 | (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>; |
| 4539 | |
| Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 4540 | def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4541 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4542 | VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>; |
| Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 4543 | |
| Guy Blank | b169d56d | 2017-07-31 08:26:14 +0000 | [diff] [blame] | 4544 | def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))), |
| 4545 | (f64 FR64X:$src1), (f64 FR64X:$src2))), |
| 4546 | (COPY_TO_REGCLASS |
| 4547 | (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
| 4548 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 4549 | GR8:$mask, sub_8bit)), VK1WM), |
| 4550 | (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>; |
| 4551 | |
| Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 4552 | def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
| Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 4553 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
| Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 4554 | VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4555 | |
| Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 4556 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), |
| Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 4557 | (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM), |
| Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 4558 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 4559 | |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4560 | let hasSideEffects = 0 in { |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4561 | def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4562 | (ins VR128X:$src1, FR32X:$src2), |
| 4563 | "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4564 | [], NoItinerary>, XS, EVEX_4V, VEX_LIG, |
| 4565 | FoldGenData<"VMOVSSZrr">; |
| Igor Breger | 4424aaa | 2015-11-19 07:58:33 +0000 | [diff] [blame] | 4566 | |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4567 | let Constraints = "$src0 = $dst" in |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4568 | def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 4569 | (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4570 | VR128X:$src1, FR32X:$src2), |
| 4571 | "vmovss.s\t{$src2, $src1, $dst {${mask}}|"# |
| 4572 | "$dst {${mask}}, $src1, $src2}", |
| 4573 | [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG, |
| 4574 | FoldGenData<"VMOVSSZrrk">; |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4575 | |
| 4576 | def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4577 | (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2), |
| 4578 | "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 4579 | "$dst {${mask}} {z}, $src1, $src2}", |
| 4580 | [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG, |
| 4581 | FoldGenData<"VMOVSSZrrkz">; |
| 4582 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4583 | def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4584 | (ins VR128X:$src1, FR64X:$src2), |
| 4585 | "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4586 | [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W, |
| 4587 | FoldGenData<"VMOVSDZrr">; |
| 4588 | |
| 4589 | let Constraints = "$src0 = $dst" in |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4590 | def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 4591 | (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4592 | VR128X:$src1, FR64X:$src2), |
| 4593 | "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"# |
| 4594 | "$dst {${mask}}, $src1, $src2}", |
| 4595 | [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG, |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4596 | VEX_W, FoldGenData<"VMOVSDZrrk">; |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4597 | |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4598 | def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 4599 | (ins f64x_info.KRCWM:$mask, VR128X:$src1, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4600 | FR64X:$src2), |
| 4601 | "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 4602 | "$dst {${mask}} {z}, $src1, $src2}", |
| Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 4603 | [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4604 | VEX_W, FoldGenData<"VMOVSDZrrkz">; |
| 4605 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4606 | |
| 4607 | let Predicates = [HasAVX512] in { |
| 4608 | let AddedComplexity = 15 in { |
| 4609 | // Move scalar to XMM zero-extended, zeroing a VR128X then do a |
| 4610 | // MOVS{S,D} to the lower bits. |
| 4611 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4612 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4613 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4614 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4615 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4616 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4617 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4618 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>; |
| Craig Topper | 3f8126e | 2016-08-13 05:43:20 +0000 | [diff] [blame] | 4619 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4620 | |
| 4621 | // Move low f32 and clear high bits. |
| 4622 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 4623 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4624 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4625 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 4626 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 4627 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4628 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4629 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4630 | def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))), |
| 4631 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4632 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4633 | (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>; |
| 4634 | def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))), |
| 4635 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4636 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4637 | (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4638 | |
| 4639 | let AddedComplexity = 20 in { |
| 4640 | // MOVSSrm zeros the high parts of the register; represent this |
| 4641 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 4642 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 4643 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 4644 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 4645 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 4646 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 4647 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4648 | def : Pat<(v4f32 (X86vzload addr:$src)), |
| 4649 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4650 | |
| 4651 | // MOVSDrm zeros the high parts of the register; represent this |
| 4652 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 4653 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 4654 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4655 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 4656 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4657 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 4658 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4659 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 4660 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4661 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 4662 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4663 | |
| 4664 | // Represent the same patterns above but in the form they appear for |
| 4665 | // 256-bit types |
| 4666 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 4667 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
| Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 4668 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4669 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 4670 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 4671 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4672 | def : Pat<(v8f32 (X86vzload addr:$src)), |
| 4673 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4674 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 4675 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 4676 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 4677 | def : Pat<(v4f64 (X86vzload addr:$src)), |
| 4678 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 4679 | |
| 4680 | // Represent the same patterns above but in the form they appear for |
| 4681 | // 512-bit types |
| 4682 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 4683 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
| 4684 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| 4685 | def : Pat<(v16f32 (X86vzmovl (insert_subvector undef, |
| 4686 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 4687 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4688 | def : Pat<(v16f32 (X86vzload addr:$src)), |
| 4689 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 4690 | def : Pat<(v8f64 (X86vzmovl (insert_subvector undef, |
| 4691 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 4692 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 4693 | def : Pat<(v8f64 (X86vzload addr:$src)), |
| 4694 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4695 | } |
| 4696 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 4697 | (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4698 | (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4699 | FR32X:$src)), sub_xmm)>; |
| 4700 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 4701 | (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4702 | (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4703 | FR64X:$src)), sub_xmm)>; |
| 4704 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 4705 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
| Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 4706 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4707 | |
| 4708 | // Move low f64 and clear high bits. |
| 4709 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 4710 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4711 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4712 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4713 | def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))), |
| 4714 | (SUBREG_TO_REG (i32 0), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4715 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4716 | (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4717 | |
| 4718 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4719 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4720 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4721 | def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))), |
| Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4722 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
| Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4723 | (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4724 | |
| 4725 | // Extract and store. |
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 4726 | def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4727 | addr:$dst), |
| 4728 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4729 | |
| 4730 | // Shuffle with VMOVSS |
| 4731 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 4732 | (VMOVSSZrr (v4i32 VR128X:$src1), |
| 4733 | (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>; |
| 4734 | def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 4735 | (VMOVSSZrr (v4f32 VR128X:$src1), |
| 4736 | (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>; |
| 4737 | |
| 4738 | // 256-bit variants |
| 4739 | def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 4740 | (SUBREG_TO_REG (i32 0), |
| 4741 | (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm), |
| 4742 | (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)), |
| 4743 | sub_xmm)>; |
| 4744 | def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 4745 | (SUBREG_TO_REG (i32 0), |
| 4746 | (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm), |
| 4747 | (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)), |
| 4748 | sub_xmm)>; |
| 4749 | |
| 4750 | // Shuffle with VMOVSD |
| 4751 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 4752 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4753 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 4754 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4755 | |
| 4756 | // 256-bit variants |
| 4757 | def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 4758 | (SUBREG_TO_REG (i32 0), |
| 4759 | (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm), |
| 4760 | (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)), |
| 4761 | sub_xmm)>; |
| 4762 | def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 4763 | (SUBREG_TO_REG (i32 0), |
| 4764 | (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm), |
| 4765 | (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)), |
| 4766 | sub_xmm)>; |
| 4767 | |
| 4768 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 4769 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4770 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 4771 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4772 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 4773 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4774 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 4775 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4776 | } |
| 4777 | |
| 4778 | let AddedComplexity = 15 in |
| 4779 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 4780 | (ins VR128X:$src), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4781 | "vmovq\t{$src, $dst|$dst, $src}", |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4782 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4783 | (v2i64 VR128X:$src))))], |
| 4784 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; |
| 4785 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4786 | let Predicates = [HasAVX512] in { |
| Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4787 | let AddedComplexity = 15 in { |
| 4788 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 4789 | (VMOVDI2PDIZrr GR32:$src)>; |
| 4790 | |
| 4791 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 4792 | (VMOV64toPQIZrr GR64:$src)>; |
| 4793 | |
| 4794 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 4795 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 4796 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 4797 | |
| 4798 | def : Pat<(v8i64 (X86vzmovl (insert_subvector undef, |
| 4799 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 4800 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4801 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4802 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 4803 | let AddedComplexity = 20 in { |
| Simon Pilgrim | a4c350f | 2017-02-17 20:43:32 +0000 | [diff] [blame] | 4804 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))), |
| 4805 | (VMOVDI2PDIZrm addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4806 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 4807 | (VMOVDI2PDIZrm addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4808 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 4809 | (VMOVDI2PDIZrm addr:$src)>; |
| 4810 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 4811 | (VMOVDI2PDIZrm addr:$src)>; |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4812 | def : Pat<(v4i32 (X86vzload addr:$src)), |
| 4813 | (VMOVDI2PDIZrm addr:$src)>; |
| 4814 | def : Pat<(v8i32 (X86vzload addr:$src)), |
| 4815 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4816 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4817 | (VMOVQI2PQIZrm addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4818 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4819 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
| Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 4820 | def : Pat<(v2i64 (X86vzload addr:$src)), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4821 | (VMOVQI2PQIZrm addr:$src)>; |
| Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4822 | def : Pat<(v4i64 (X86vzload addr:$src)), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4823 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4824 | } |
| Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 4825 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4826 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 4827 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 4828 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 4829 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 4830 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 4831 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 4832 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| 4833 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4834 | // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext. |
| Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4835 | def : Pat<(v16i32 (X86vzload addr:$src)), |
| 4836 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4837 | def : Pat<(v8i64 (X86vzload addr:$src)), |
| Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4838 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4839 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4840 | //===----------------------------------------------------------------------===// |
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4841 | // AVX-512 - Non-temporals |
| 4842 | //===----------------------------------------------------------------------===// |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4843 | let SchedRW = [WriteLoad] in { |
| 4844 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 4845 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4846 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V512, |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4847 | EVEX_CD8<64, CD8VF>; |
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4848 | |
| Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4849 | let Predicates = [HasVLX] in { |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4850 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
| Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4851 | (ins i256mem:$src), |
| 4852 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4853 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V256, |
| Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4854 | EVEX_CD8<64, CD8VF>; |
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4855 | |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4856 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
| Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4857 | (ins i128mem:$src), |
| 4858 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4859 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V128, |
| Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4860 | EVEX_CD8<64, CD8VF>; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4861 | } |
| Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 4862 | } |
| 4863 | |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4864 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4865 | PatFrag st_frag = alignednontemporalstore, |
| 4866 | InstrItinClass itin = IIC_SSE_MOVNT> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4867 | let SchedRW = [WriteStore], AddedComplexity = 400 in |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4868 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4869 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4870 | [(st_frag (_.VT _.RC:$src), addr:$dst)], |
| 4871 | _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4872 | } |
| 4873 | |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4874 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, |
| 4875 | AVX512VLVectorVTInfo VTInfo> { |
| 4876 | let Predicates = [HasAVX512] in |
| 4877 | defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4878 | |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4879 | let Predicates = [HasAVX512, HasVLX] in { |
| 4880 | defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 4881 | defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4882 | } |
| 4883 | } |
| 4884 | |
| Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4885 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD; |
| 4886 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W; |
| 4887 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS; |
| Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4888 | |
| Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4889 | let Predicates = [HasAVX512], AddedComplexity = 400 in { |
| 4890 | def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst), |
| 4891 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4892 | def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst), |
| 4893 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4894 | def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst), |
| 4895 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4896 | |
| 4897 | def : Pat<(v8f64 (alignednontemporalload addr:$src)), |
| 4898 | (VMOVNTDQAZrm addr:$src)>; |
| 4899 | def : Pat<(v16f32 (alignednontemporalload addr:$src)), |
| 4900 | (VMOVNTDQAZrm addr:$src)>; |
| 4901 | def : Pat<(v8i64 (alignednontemporalload addr:$src)), |
| 4902 | (VMOVNTDQAZrm addr:$src)>; |
| Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 4903 | def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4904 | (VMOVNTDQAZrm addr:$src)>; |
| Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 4905 | def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4906 | (VMOVNTDQAZrm addr:$src)>; |
| Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 4907 | def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4908 | (VMOVNTDQAZrm addr:$src)>; |
| Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4909 | } |
| 4910 | |
| Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4911 | let Predicates = [HasVLX], AddedComplexity = 400 in { |
| 4912 | def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst), |
| 4913 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4914 | def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst), |
| 4915 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4916 | def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst), |
| 4917 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4918 | |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4919 | def : Pat<(v4f64 (alignednontemporalload addr:$src)), |
| 4920 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4921 | def : Pat<(v8f32 (alignednontemporalload addr:$src)), |
| 4922 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4923 | def : Pat<(v4i64 (alignednontemporalload addr:$src)), |
| 4924 | (VMOVNTDQAZ256rm addr:$src)>; |
| Craig Topper | 31140ad | 2017-07-21 00:40:42 +0000 | [diff] [blame] | 4925 | def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4926 | (VMOVNTDQAZ256rm addr:$src)>; |
| Craig Topper | 31140ad | 2017-07-21 00:40:42 +0000 | [diff] [blame] | 4927 | def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4928 | (VMOVNTDQAZ256rm addr:$src)>; |
| Craig Topper | 31140ad | 2017-07-21 00:40:42 +0000 | [diff] [blame] | 4929 | def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4930 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4931 | |
| Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4932 | def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst), |
| 4933 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4934 | def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst), |
| 4935 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4936 | def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst), |
| 4937 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4938 | |
| 4939 | def : Pat<(v2f64 (alignednontemporalload addr:$src)), |
| 4940 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4941 | def : Pat<(v4f32 (alignednontemporalload addr:$src)), |
| 4942 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4943 | def : Pat<(v2i64 (alignednontemporalload addr:$src)), |
| 4944 | (VMOVNTDQAZ128rm addr:$src)>; |
| Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4945 | def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4946 | (VMOVNTDQAZ128rm addr:$src)>; |
| Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4947 | def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4948 | (VMOVNTDQAZ128rm addr:$src)>; |
| Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4949 | def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
| Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4950 | (VMOVNTDQAZ128rm addr:$src)>; |
| Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4951 | } |
| 4952 | |
| Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4953 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4954 | // AVX-512 - Integer arithmetic |
| 4955 | // |
| 4956 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4957 | X86VectorVTInfo _, OpndItins itins, |
| 4958 | bit IsCommutable = 0> { |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4959 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4960 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4961 | "$src2, $src1", "$src1, $src2", |
| 4962 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4963 | itins.rr, IsCommutable>, |
| Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4964 | AVX512BIBase, EVEX_4V; |
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4965 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4966 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4967 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4968 | "$src2, $src1", "$src1, $src2", |
| 4969 | (_.VT (OpNode _.RC:$src1, |
| 4970 | (bitconvert (_.LdFrag addr:$src2)))), |
| 4971 | itins.rm>, |
| 4972 | AVX512BIBase, EVEX_4V; |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4973 | } |
| 4974 | |
| 4975 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4976 | X86VectorVTInfo _, OpndItins itins, |
| 4977 | bit IsCommutable = 0> : |
| 4978 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4979 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4980 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4981 | "${src2}"##_.BroadcastStr##", $src1", |
| 4982 | "$src1, ${src2}"##_.BroadcastStr, |
| 4983 | (_.VT (OpNode _.RC:$src1, |
| 4984 | (X86VBroadcast |
| 4985 | (_.ScalarLdFrag addr:$src2)))), |
| 4986 | itins.rm>, |
| 4987 | AVX512BIBase, EVEX_4V, EVEX_B; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4988 | } |
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4989 | |
| Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 4990 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4991 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 4992 | Predicate prd, bit IsCommutable = 0> { |
| 4993 | let Predicates = [prd] in |
| 4994 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 4995 | IsCommutable>, EVEX_V512; |
| 4996 | |
| 4997 | let Predicates = [prd, HasVLX] in { |
| 4998 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 4999 | IsCommutable>, EVEX_V256; |
| 5000 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 5001 | IsCommutable>, EVEX_V128; |
| 5002 | } |
| 5003 | } |
| 5004 | |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5005 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5006 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 5007 | Predicate prd, bit IsCommutable = 0> { |
| 5008 | let Predicates = [prd] in |
| 5009 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 5010 | IsCommutable>, EVEX_V512; |
| 5011 | |
| 5012 | let Predicates = [prd, HasVLX] in { |
| 5013 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 5014 | IsCommutable>, EVEX_V256; |
| 5015 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 5016 | IsCommutable>, EVEX_V128; |
| 5017 | } |
| 5018 | } |
| 5019 | |
| 5020 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5021 | OpndItins itins, Predicate prd, |
| 5022 | bit IsCommutable = 0> { |
| 5023 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 5024 | itins, prd, IsCommutable>, |
| 5025 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 5026 | } |
| 5027 | |
| 5028 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5029 | OpndItins itins, Predicate prd, |
| 5030 | bit IsCommutable = 0> { |
| 5031 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 5032 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| 5033 | } |
| 5034 | |
| 5035 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5036 | OpndItins itins, Predicate prd, |
| 5037 | bit IsCommutable = 0> { |
| 5038 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 5039 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>; |
| 5040 | } |
| 5041 | |
| 5042 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5043 | OpndItins itins, Predicate prd, |
| 5044 | bit IsCommutable = 0> { |
| 5045 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
| 5046 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>; |
| 5047 | } |
| 5048 | |
| 5049 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 5050 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 5051 | bit IsCommutable = 0> { |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5052 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5053 | IsCommutable>; |
| 5054 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5055 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5056 | IsCommutable>; |
| 5057 | } |
| 5058 | |
| 5059 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 5060 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 5061 | bit IsCommutable = 0> { |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5062 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5063 | IsCommutable>; |
| 5064 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5065 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5066 | IsCommutable>; |
| 5067 | } |
| 5068 | |
| 5069 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 5070 | bits<8> opc_d, bits<8> opc_q, |
| 5071 | string OpcodeStr, SDNode OpNode, |
| 5072 | OpndItins itins, bit IsCommutable = 0> { |
| 5073 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 5074 | itins, HasAVX512, IsCommutable>, |
| 5075 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 5076 | itins, HasBWI, IsCommutable>; |
| 5077 | } |
| 5078 | |
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 5079 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5080 | SDNode OpNode,X86VectorVTInfo _Src, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 5081 | X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct, |
| 5082 | bit IsCommutable = 0> { |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5083 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 5084 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5085 | "$src2, $src1","$src1, $src2", |
| 5086 | (_Dst.VT (OpNode |
| 5087 | (_Src.VT _Src.RC:$src1), |
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 5088 | (_Src.VT _Src.RC:$src2))), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5089 | itins.rr, IsCommutable>, |
| Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 5090 | AVX512BIBase, EVEX_4V; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5091 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 5092 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 5093 | "$src2, $src1", "$src1, $src2", |
| 5094 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 5095 | (bitconvert (_Src.LdFrag addr:$src2)))), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5096 | itins.rm>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5097 | AVX512BIBase, EVEX_4V; |
| 5098 | |
| 5099 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 5100 | (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5101 | OpcodeStr, |
| 5102 | "${src2}"##_Brdct.BroadcastStr##", $src1", |
| Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 5103 | "$src1, ${src2}"##_Brdct.BroadcastStr, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5104 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 5105 | (_Brdct.VT (X86VBroadcast |
| 5106 | (_Brdct.ScalarLdFrag addr:$src2)))))), |
| 5107 | itins.rm>, |
| 5108 | AVX512BIBase, EVEX_4V, EVEX_B; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5109 | } |
| 5110 | |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5111 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| 5112 | SSE_INTALU_ITINS_P, 1>; |
| 5113 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| 5114 | SSE_INTALU_ITINS_P, 0>; |
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 5115 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| 5116 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 5117 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| 5118 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| 5119 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5120 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 5121 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5122 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5123 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5124 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5125 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5126 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5127 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5128 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5129 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P, |
| Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 5130 | HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5131 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5132 | HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5133 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5134 | HasBWI, 1>, T8PD; |
| Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 5135 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5136 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 5137 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5138 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 5139 | AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo, |
| 5140 | SDNode OpNode, Predicate prd, bit IsCommutable = 0> { |
| 5141 | let Predicates = [prd] in |
| 5142 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 5143 | _SrcVTInfo.info512, _DstVTInfo.info512, |
| 5144 | v8i64_info, IsCommutable>, |
| 5145 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 5146 | let Predicates = [HasVLX, prd] in { |
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 5147 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5148 | _SrcVTInfo.info256, _DstVTInfo.info256, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 5149 | v4i64x_info, IsCommutable>, |
| 5150 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 5151 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5152 | _SrcVTInfo.info128, _DstVTInfo.info128, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 5153 | v2i64x_info, IsCommutable>, |
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 5154 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 5155 | } |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5156 | } |
| Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 5157 | |
| 5158 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 5159 | avx512vl_i32_info, avx512vl_i64_info, |
| 5160 | X86pmuldq, HasAVX512, 1>,T8PD; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5161 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, |
| Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 5162 | avx512vl_i32_info, avx512vl_i64_info, |
| 5163 | X86pmuludq, HasAVX512, 1>; |
| 5164 | defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P, |
| 5165 | avx512vl_i8_info, avx512vl_i8_info, |
| 5166 | X86multishift, HasVBMI, 0>, T8PD; |
| Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 5167 | |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5168 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5169 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5170 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 5171 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
| 5172 | OpcodeStr, |
| 5173 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 5174 | "$src1, ${src2}"##_Src.BroadcastStr, |
| 5175 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 5176 | (_Src.VT (X86VBroadcast |
| 5177 | (_Src.ScalarLdFrag addr:$src2))))))>, |
| 5178 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5179 | } |
| 5180 | |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5181 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 5182 | SDNode OpNode,X86VectorVTInfo _Src, |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 5183 | X86VectorVTInfo _Dst, bit IsCommutable = 0> { |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5184 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5185 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5186 | "$src2, $src1","$src1, $src2", |
| 5187 | (_Dst.VT (OpNode |
| 5188 | (_Src.VT _Src.RC:$src1), |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 5189 | (_Src.VT _Src.RC:$src2))), |
| 5190 | NoItinerary, IsCommutable>, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5191 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5192 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 5193 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 5194 | "$src2, $src1", "$src1, $src2", |
| 5195 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 5196 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| 5197 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5198 | } |
| 5199 | |
| 5200 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 5201 | SDNode OpNode> { |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 5202 | let Predicates = [HasBWI] in |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5203 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| 5204 | v32i16_info>, |
| 5205 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| 5206 | v32i16_info>, EVEX_V512; |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 5207 | let Predicates = [HasBWI, HasVLX] in { |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5208 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| 5209 | v16i16x_info>, |
| 5210 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| 5211 | v16i16x_info>, EVEX_V256; |
| 5212 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| 5213 | v8i16x_info>, |
| 5214 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| 5215 | v8i16x_info>, EVEX_V128; |
| 5216 | } |
| 5217 | } |
| 5218 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 5219 | SDNode OpNode> { |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 5220 | let Predicates = [HasBWI] in |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5221 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, |
| 5222 | v64i8_info>, EVEX_V512; |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 5223 | let Predicates = [HasBWI, HasVLX] in { |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5224 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
| 5225 | v32i8x_info>, EVEX_V256; |
| 5226 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
| 5227 | v16i8x_info>, EVEX_V128; |
| 5228 | } |
| 5229 | } |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 5230 | |
| 5231 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, |
| 5232 | SDNode OpNode, AVX512VLVectorVTInfo _Src, |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 5233 | AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> { |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 5234 | let Predicates = [HasBWI] in |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 5235 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 5236 | _Dst.info512, IsCommutable>, EVEX_V512; |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 5237 | let Predicates = [HasBWI, HasVLX] in { |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 5238 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 5239 | _Dst.info256, IsCommutable>, EVEX_V256; |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 5240 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 5241 | _Dst.info128, IsCommutable>, EVEX_V128; |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 5242 | } |
| 5243 | } |
| 5244 | |
| Craig Topper | b6da654 | 2016-05-01 17:38:32 +0000 | [diff] [blame] | 5245 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase; |
| 5246 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase; |
| 5247 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase; |
| 5248 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase; |
| Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 5249 | |
| Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 5250 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, |
| 5251 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD; |
| 5252 | defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, |
| Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 5253 | avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase; |
| Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 5254 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5255 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5256 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5257 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5258 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 5259 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5260 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 5261 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5262 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5263 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5264 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5265 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 5266 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5267 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 5268 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5269 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5270 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5271 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5272 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 5273 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5274 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
| Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 5275 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5276 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5277 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 5278 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5279 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 5280 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin, |
| Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 5281 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5282 | |
| Simon Pilgrim | 47c1ff7 | 2016-10-27 17:07:40 +0000 | [diff] [blame] | 5283 | // PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 5284 | let Predicates = [HasDQI, NoVLX] in { |
| 5285 | def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 5286 | (EXTRACT_SUBREG |
| 5287 | (VPMULLQZrr |
| 5288 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 5289 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 5290 | sub_ymm)>; |
| 5291 | |
| 5292 | def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 5293 | (EXTRACT_SUBREG |
| 5294 | (VPMULLQZrr |
| 5295 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 5296 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 5297 | sub_xmm)>; |
| 5298 | } |
| 5299 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5300 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5301 | // AVX-512 Logical Instructions |
| 5302 | //===----------------------------------------------------------------------===// |
| 5303 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5304 | // OpNodeMsk is the OpNode to use when element size is important. OpNode will |
| 5305 | // be set to null_frag for 32-bit elements. |
| 5306 | multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, |
| 5307 | SDPatternOperator OpNode, |
| 5308 | SDNode OpNodeMsk, X86VectorVTInfo _, |
| 5309 | bit IsCommutable = 0> { |
| 5310 | let hasSideEffects = 0 in |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5311 | defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5312 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5313 | "$src2, $src1", "$src1, $src2", |
| 5314 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 5315 | (bitconvert (_.VT _.RC:$src2)))), |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5316 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
| 5317 | _.RC:$src2)))), |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5318 | IIC_SSE_BIT_P_RR, IsCommutable>, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5319 | AVX512BIBase, EVEX_4V; |
| 5320 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5321 | let hasSideEffects = 0, mayLoad = 1 in |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5322 | defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5323 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5324 | "$src2, $src1", "$src1, $src2", |
| 5325 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 5326 | (bitconvert (_.LdFrag addr:$src2)))), |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5327 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5328 | (bitconvert (_.LdFrag addr:$src2)))))), |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5329 | IIC_SSE_BIT_P_RM>, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5330 | AVX512BIBase, EVEX_4V; |
| 5331 | } |
| 5332 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5333 | // OpNodeMsk is the OpNode to use where element size is important. So use |
| 5334 | // for all of the broadcast patterns. |
| 5335 | multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, |
| 5336 | SDPatternOperator OpNode, |
| 5337 | SDNode OpNodeMsk, X86VectorVTInfo _, |
| 5338 | bit IsCommutable = 0> : |
| 5339 | avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> { |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5340 | defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5341 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5342 | "${src2}"##_.BroadcastStr##", $src1", |
| 5343 | "$src1, ${src2}"##_.BroadcastStr, |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5344 | (_.i64VT (OpNodeMsk _.RC:$src1, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5345 | (bitconvert |
| 5346 | (_.VT (X86VBroadcast |
| 5347 | (_.ScalarLdFrag addr:$src2)))))), |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5348 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5349 | (bitconvert |
| 5350 | (_.VT (X86VBroadcast |
| 5351 | (_.ScalarLdFrag addr:$src2)))))))), |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5352 | IIC_SSE_BIT_P_RM>, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5353 | AVX512BIBase, EVEX_4V, EVEX_B; |
| 5354 | } |
| 5355 | |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5356 | multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, |
| 5357 | SDPatternOperator OpNode, |
| 5358 | SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo, |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5359 | bit IsCommutable = 0> { |
| 5360 | let Predicates = [HasAVX512] in |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5361 | defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512, |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5362 | IsCommutable>, EVEX_V512; |
| 5363 | |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5364 | let Predicates = [HasAVX512, HasVLX] in { |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5365 | defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, |
| 5366 | VTInfo.info256, IsCommutable>, EVEX_V256; |
| 5367 | defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, |
| 5368 | VTInfo.info128, IsCommutable>, EVEX_V128; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5369 | } |
| 5370 | } |
| 5371 | |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5372 | multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5373 | SDNode OpNode, bit IsCommutable = 0> { |
| Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 5374 | defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, |
| 5375 | avx512vl_i64_info, IsCommutable>, |
| 5376 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 5377 | defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, |
| 5378 | avx512vl_i32_info, IsCommutable>, |
| 5379 | EVEX_CD8<32, CD8VF>; |
| Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 5380 | } |
| 5381 | |
| Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 5382 | defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>; |
| 5383 | defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>; |
| 5384 | defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>; |
| 5385 | defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5386 | |
| 5387 | //===----------------------------------------------------------------------===// |
| 5388 | // AVX-512 FP arithmetic |
| 5389 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5390 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 5391 | SDNode OpNode, SDNode VecNode, OpndItins itins, |
| 5392 | bit IsCommutable> { |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5393 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5394 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5395 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5396 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 5397 | (_.VT (VecNode _.RC:$src1, _.RC:$src2, |
| 5398 | (i32 FROUND_CURRENT))), |
| Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 5399 | itins.rr>; |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5400 | |
| 5401 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 5402 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5403 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 5404 | (_.VT (VecNode _.RC:$src1, |
| 5405 | _.ScalarIntMemCPat:$src2, |
| 5406 | (i32 FROUND_CURRENT))), |
| Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 5407 | itins.rm>; |
| Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 5408 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5409 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5410 | (ins _.FRC:$src1, _.FRC:$src2), |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5411 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5412 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 5413 | itins.rr> { |
| 5414 | let isCommutable = IsCommutable; |
| 5415 | } |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5416 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5417 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5418 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5419 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5420 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5421 | } |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5422 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5423 | } |
| 5424 | |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5425 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5426 | SDNode VecNode, OpndItins itins, bit IsCommutable = 0> { |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5427 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5428 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5429 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 5430 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 5431 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5432 | (i32 imm:$rc)), itins.rr, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5433 | EVEX_B, EVEX_RC; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5434 | } |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5435 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5436 | SDNode OpNode, SDNode VecNode, SDNode SaeNode, |
| 5437 | OpndItins itins, bit IsCommutable> { |
| 5438 | let ExeDomain = _.ExeDomain in { |
| 5439 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5440 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5441 | "$src2, $src1", "$src1, $src2", |
| 5442 | (_.VT (VecNode _.RC:$src1, _.RC:$src2)), |
| 5443 | itins.rr>; |
| 5444 | |
| 5445 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5446 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| 5447 | "$src2, $src1", "$src1, $src2", |
| 5448 | (_.VT (VecNode _.RC:$src1, |
| 5449 | _.ScalarIntMemCPat:$src2)), |
| 5450 | itins.rm>; |
| 5451 | |
| 5452 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
| 5453 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 5454 | (ins _.FRC:$src1, _.FRC:$src2), |
| 5455 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5456 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| 5457 | itins.rr> { |
| 5458 | let isCommutable = IsCommutable; |
| 5459 | } |
| 5460 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 5461 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 5462 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5463 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 5464 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| 5465 | } |
| 5466 | |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5467 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5468 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5469 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5470 | (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5471 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5472 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5473 | } |
| 5474 | |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5475 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5476 | SDNode VecNode, |
| 5477 | SizeItins itins, bit IsCommutable> { |
| 5478 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 5479 | itins.s, IsCommutable>, |
| 5480 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 5481 | itins.s, IsCommutable>, |
| 5482 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 5483 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 5484 | itins.d, IsCommutable>, |
| 5485 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 5486 | itins.d, IsCommutable>, |
| 5487 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 5488 | } |
| 5489 | |
| 5490 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5491 | SDNode VecNode, SDNode SaeNode, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5492 | SizeItins itins, bit IsCommutable> { |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5493 | defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode, |
| 5494 | VecNode, SaeNode, itins.s, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5495 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5496 | defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode, |
| 5497 | VecNode, SaeNode, itins.d, IsCommutable>, |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5498 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 5499 | } |
| Craig Topper | 8783bbb | 2017-02-24 07:21:10 +0000 | [diff] [blame] | 5500 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>; |
| 5501 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>; |
| 5502 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>; |
| 5503 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>; |
| 5504 | defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds, |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5505 | SSE_ALU_ITINS_S, 0>; |
| Craig Topper | 8783bbb | 2017-02-24 07:21:10 +0000 | [diff] [blame] | 5506 | defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds, |
| Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 5507 | SSE_ALU_ITINS_S, 0>; |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5508 | |
| 5509 | // MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use |
| 5510 | // X86fminc and X86fmaxc instead of X86fmin and X86fmax |
| 5511 | multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr, |
| 5512 | X86VectorVTInfo _, SDNode OpNode, OpndItins itins> { |
| Craig Topper | 0366933 | 2017-02-26 06:45:56 +0000 | [diff] [blame] | 5513 | let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5514 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 5515 | (ins _.FRC:$src1, _.FRC:$src2), |
| 5516 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5517 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 5518 | itins.rr> { |
| 5519 | let isCommutable = 1; |
| 5520 | } |
| Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 5521 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 5522 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 5523 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5524 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 5525 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| 5526 | } |
| 5527 | } |
| 5528 | defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc, |
| 5529 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 5530 | EVEX_CD8<32, CD8VT1>; |
| 5531 | |
| 5532 | defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc, |
| 5533 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 5534 | EVEX_CD8<64, CD8VT1>; |
| 5535 | |
| 5536 | defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc, |
| 5537 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 5538 | EVEX_CD8<32, CD8VT1>; |
| 5539 | |
| 5540 | defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc, |
| 5541 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 5542 | EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 5543 | |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5544 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5545 | X86VectorVTInfo _, OpndItins itins, |
| 5546 | bit IsCommutable> { |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5547 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5548 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5549 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5550 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5551 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr, |
| 5552 | IsCommutable>, EVEX_4V; |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5553 | let mayLoad = 1 in { |
| 5554 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5555 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 5556 | "$src2, $src1", "$src1, $src2", |
| 5557 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>, |
| 5558 | EVEX_4V; |
| 5559 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5560 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 5561 | "${src2}"##_.BroadcastStr##", $src1", |
| 5562 | "$src1, ${src2}"##_.BroadcastStr, |
| 5563 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 5564 | (_.ScalarLdFrag addr:$src2)))), |
| 5565 | itins.rm>, EVEX_4V, EVEX_B; |
| 5566 | } |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5567 | } |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5568 | } |
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5569 | |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5570 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd, |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5571 | X86VectorVTInfo _> { |
| 5572 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5573 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5574 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 5575 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 5576 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| 5577 | EVEX_4V, EVEX_B, EVEX_RC; |
| 5578 | } |
| 5579 | |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5580 | |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5581 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd, |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5582 | X86VectorVTInfo _> { |
| 5583 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5584 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5585 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5586 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| 5587 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, |
| 5588 | EVEX_4V, EVEX_B; |
| 5589 | } |
| 5590 | |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5591 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5592 | Predicate prd, SizeItins itins, |
| 5593 | bit IsCommutable = 0> { |
| Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5594 | let Predicates = [prd] in { |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5595 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5596 | itins.s, IsCommutable>, EVEX_V512, PS, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5597 | EVEX_CD8<32, CD8VF>; |
| 5598 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5599 | itins.d, IsCommutable>, EVEX_V512, PD, VEX_W, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5600 | EVEX_CD8<64, CD8VF>; |
| Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5601 | } |
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5602 | |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5603 | // Define only if AVX512VL feature is present. |
| Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5604 | let Predicates = [prd, HasVLX] in { |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5605 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5606 | itins.s, IsCommutable>, EVEX_V128, PS, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5607 | EVEX_CD8<32, CD8VF>; |
| 5608 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5609 | itins.s, IsCommutable>, EVEX_V256, PS, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5610 | EVEX_CD8<32, CD8VF>; |
| 5611 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5612 | itins.d, IsCommutable>, EVEX_V128, PD, VEX_W, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5613 | EVEX_CD8<64, CD8VF>; |
| 5614 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5615 | itins.d, IsCommutable>, EVEX_V256, PD, VEX_W, |
| Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5616 | EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5617 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5618 | } |
| 5619 | |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5620 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5621 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5622 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5623 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5624 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 5625 | } |
| 5626 | |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5627 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5628 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5629 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5630 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5631 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 5632 | } |
| 5633 | |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5634 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, |
| 5635 | SSE_ALU_ITINS_P, 1>, |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5636 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5637 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, |
| 5638 | SSE_MUL_ITINS_P, 1>, |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5639 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5640 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>, |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5641 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5642 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>, |
| Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5643 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5644 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, |
| 5645 | SSE_ALU_ITINS_P, 0>, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5646 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>; |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5647 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, |
| 5648 | SSE_ALU_ITINS_P, 0>, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5649 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>; |
| Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 5650 | let isCodeGenOnly = 1 in { |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5651 | defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, |
| 5652 | SSE_ALU_ITINS_P, 1>; |
| 5653 | defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, |
| 5654 | SSE_ALU_ITINS_P, 1>; |
| Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 5655 | } |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5656 | defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5657 | SSE_ALU_ITINS_P, 1>; |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5658 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5659 | SSE_ALU_ITINS_P, 0>; |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5660 | defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5661 | SSE_ALU_ITINS_P, 1>; |
| Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5662 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI, |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5663 | SSE_ALU_ITINS_P, 1>; |
| Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 5664 | |
| Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5665 | // Patterns catch floating point selects with bitcasted integer logic ops. |
| Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5666 | multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode, |
| 5667 | X86VectorVTInfo _, Predicate prd> { |
| 5668 | let Predicates = [prd] in { |
| 5669 | // Masked register-register logical operations. |
| 5670 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5671 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 5672 | _.RC:$src0)), |
| 5673 | (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask, |
| 5674 | _.RC:$src1, _.RC:$src2)>; |
| 5675 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5676 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 5677 | _.ImmAllZerosV)), |
| 5678 | (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1, |
| 5679 | _.RC:$src2)>; |
| 5680 | // Masked register-memory logical operations. |
| 5681 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5682 | (bitconvert (_.i64VT (OpNode _.RC:$src1, |
| 5683 | (load addr:$src2)))), |
| 5684 | _.RC:$src0)), |
| 5685 | (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask, |
| 5686 | _.RC:$src1, addr:$src2)>; |
| 5687 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5688 | (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))), |
| 5689 | _.ImmAllZerosV)), |
| 5690 | (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1, |
| 5691 | addr:$src2)>; |
| 5692 | // Register-broadcast logical operations. |
| 5693 | def : Pat<(_.i64VT (OpNode _.RC:$src1, |
| 5694 | (bitconvert (_.VT (X86VBroadcast |
| 5695 | (_.ScalarLdFrag addr:$src2)))))), |
| 5696 | (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>; |
| 5697 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5698 | (bitconvert |
| 5699 | (_.i64VT (OpNode _.RC:$src1, |
| 5700 | (bitconvert (_.VT |
| 5701 | (X86VBroadcast |
| 5702 | (_.ScalarLdFrag addr:$src2))))))), |
| 5703 | _.RC:$src0)), |
| 5704 | (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask, |
| 5705 | _.RC:$src1, addr:$src2)>; |
| 5706 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5707 | (bitconvert |
| 5708 | (_.i64VT (OpNode _.RC:$src1, |
| 5709 | (bitconvert (_.VT |
| 5710 | (X86VBroadcast |
| 5711 | (_.ScalarLdFrag addr:$src2))))))), |
| 5712 | _.ImmAllZerosV)), |
| 5713 | (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask, |
| 5714 | _.RC:$src1, addr:$src2)>; |
| 5715 | } |
| Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5716 | } |
| 5717 | |
| Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5718 | multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> { |
| 5719 | defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>; |
| 5720 | defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>; |
| 5721 | defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>; |
| 5722 | defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>; |
| 5723 | defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>; |
| 5724 | defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>; |
| Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5725 | } |
| 5726 | |
| Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5727 | defm : avx512_fp_logical_lowering_sizes<"VPAND", and>; |
| 5728 | defm : avx512_fp_logical_lowering_sizes<"VPOR", or>; |
| 5729 | defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>; |
| 5730 | defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>; |
| 5731 | |
| Craig Topper | 2baef8f | 2016-12-18 04:17:00 +0000 | [diff] [blame] | 5732 | let Predicates = [HasVLX,HasDQI] in { |
| Craig Topper | d3295c6 | 2016-12-17 19:26:00 +0000 | [diff] [blame] | 5733 | // Use packed logical operations for scalar ops. |
| 5734 | def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)), |
| 5735 | (COPY_TO_REGCLASS (VANDPDZ128rr |
| 5736 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5737 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5738 | def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)), |
| 5739 | (COPY_TO_REGCLASS (VORPDZ128rr |
| 5740 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5741 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5742 | def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)), |
| 5743 | (COPY_TO_REGCLASS (VXORPDZ128rr |
| 5744 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5745 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5746 | def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)), |
| 5747 | (COPY_TO_REGCLASS (VANDNPDZ128rr |
| 5748 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5749 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5750 | |
| 5751 | def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)), |
| 5752 | (COPY_TO_REGCLASS (VANDPSZ128rr |
| 5753 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5754 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5755 | def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)), |
| 5756 | (COPY_TO_REGCLASS (VORPSZ128rr |
| 5757 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5758 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5759 | def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)), |
| 5760 | (COPY_TO_REGCLASS (VXORPSZ128rr |
| 5761 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5762 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5763 | def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)), |
| 5764 | (COPY_TO_REGCLASS (VANDNPSZ128rr |
| 5765 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5766 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5767 | } |
| 5768 | |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5769 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5770 | X86VectorVTInfo _> { |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5771 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5772 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5773 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5774 | "$src2, $src1", "$src1, $src2", |
| 5775 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5776 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5777 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 5778 | "$src2, $src1", "$src1, $src2", |
| 5779 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V; |
| 5780 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5781 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 5782 | "${src2}"##_.BroadcastStr##", $src1", |
| 5783 | "$src1, ${src2}"##_.BroadcastStr, |
| 5784 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 5785 | (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>, |
| 5786 | EVEX_4V, EVEX_B; |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5787 | } |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5788 | } |
| 5789 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5790 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5791 | X86VectorVTInfo _> { |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5792 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5793 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5794 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5795 | "$src2, $src1", "$src1, $src2", |
| 5796 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5797 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5798 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 5799 | "$src2, $src1", "$src1, $src2", |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5800 | (OpNode _.RC:$src1, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5801 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 5802 | (i32 FROUND_CURRENT))>; |
| Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5803 | } |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5804 | } |
| 5805 | |
| Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5806 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> { |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5807 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5808 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>, |
| 5809 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5810 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>, |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5811 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>, |
| 5812 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5813 | defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>, |
| 5814 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>, |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5815 | EVEX_4V,EVEX_CD8<32, CD8VT1>; |
| Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5816 | defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>, |
| 5817 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>, |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5818 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 5819 | |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5820 | // Define only if AVX512VL feature is present. |
| 5821 | let Predicates = [HasVLX] in { |
| 5822 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>, |
| 5823 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 5824 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>, |
| 5825 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 5826 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>, |
| 5827 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5828 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>, |
| 5829 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5830 | } |
| 5831 | } |
| Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5832 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD; |
| Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5833 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5834 | //===----------------------------------------------------------------------===// |
| 5835 | // AVX-512 VPTESTM instructions |
| 5836 | //===----------------------------------------------------------------------===// |
| 5837 | |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5838 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5839 | X86VectorVTInfo _> { |
| Igor Breger | 639fde7 | 2016-03-03 14:18:38 +0000 | [diff] [blame] | 5840 | let isCommutable = 1 in |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5841 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 5842 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5843 | "$src2, $src1", "$src1, $src2", |
| 5844 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| 5845 | EVEX_4V; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5846 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 5847 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5848 | "$src2, $src1", "$src1, $src2", |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5849 | (OpNode (_.VT _.RC:$src1), |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5850 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, |
| 5851 | EVEX_4V, |
| 5852 | EVEX_CD8<_.EltSize, CD8VF>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5853 | } |
| 5854 | |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5855 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5856 | X86VectorVTInfo _> { |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5857 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 5858 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5859 | "${src2}"##_.BroadcastStr##", $src1", |
| 5860 | "$src1, ${src2}"##_.BroadcastStr, |
| 5861 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast |
| 5862 | (_.ScalarLdFrag addr:$src2))))>, |
| 5863 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5864 | } |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5865 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5866 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5867 | multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo, |
| 5868 | X86VectorVTInfo _, string Suffix> { |
| 5869 | def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))), |
| 5870 | (_.KVT (COPY_TO_REGCLASS |
| 5871 | (!cast<Instruction>(NAME # Suffix # "Zrr") |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5872 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5873 | _.RC:$src1, _.SubRegIdx), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5874 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5875 | _.RC:$src2, _.SubRegIdx)), |
| 5876 | _.KRC))>; |
| 5877 | } |
| 5878 | |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5879 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5880 | AVX512VLVectorVTInfo _, string Suffix> { |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5881 | let Predicates = [HasAVX512] in |
| 5882 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, |
| 5883 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 5884 | |
| 5885 | let Predicates = [HasAVX512, HasVLX] in { |
| 5886 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, |
| 5887 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 5888 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, |
| 5889 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 5890 | } |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5891 | let Predicates = [HasAVX512, NoVLX] in { |
| 5892 | defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>; |
| 5893 | defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5894 | } |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5895 | } |
| 5896 | |
| 5897 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5898 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5899 | avx512vl_i32_info, "D">; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5900 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5901 | avx512vl_i64_info, "Q">, VEX_W; |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5902 | } |
| 5903 | |
| 5904 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| 5905 | SDNode OpNode> { |
| 5906 | let Predicates = [HasBWI] in { |
| 5907 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, |
| 5908 | EVEX_V512, VEX_W; |
| 5909 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, |
| 5910 | EVEX_V512; |
| 5911 | } |
| 5912 | let Predicates = [HasVLX, HasBWI] in { |
| 5913 | |
| 5914 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, |
| 5915 | EVEX_V256, VEX_W; |
| 5916 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, |
| 5917 | EVEX_V128, VEX_W; |
| 5918 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, |
| 5919 | EVEX_V256; |
| 5920 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, |
| 5921 | EVEX_V128; |
| 5922 | } |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5923 | |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5924 | let Predicates = [HasAVX512, NoVLX] in { |
| 5925 | defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">; |
| 5926 | defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">; |
| 5927 | defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">; |
| 5928 | defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5929 | } |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5930 | |
| Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5931 | } |
| 5932 | |
| 5933 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| 5934 | SDNode OpNode> : |
| 5935 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, |
| 5936 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; |
| 5937 | |
| 5938 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; |
| 5939 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; |
| Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5940 | |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5941 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5942 | //===----------------------------------------------------------------------===// |
| 5943 | // AVX-512 Shift instructions |
| 5944 | //===----------------------------------------------------------------------===// |
| 5945 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5946 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5947 | let ExeDomain = _.ExeDomain in { |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5948 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5949 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5950 | "$src2, $src1", "$src1, $src2", |
| 5951 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5952 | SSE_INTSHIFT_ITINS_P.rr>; |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5953 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5954 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
| Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5955 | "$src2, $src1", "$src1, $src2", |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5956 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 5957 | (i8 imm:$src2))), |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5958 | SSE_INTSHIFT_ITINS_P.rm>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5959 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5960 | } |
| 5961 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5962 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| 5963 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5964 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5965 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 5966 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 5967 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| 5968 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5969 | SSE_INTSHIFT_ITINS_P.rm>, EVEX_B; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5970 | } |
| 5971 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5972 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5973 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5974 | // src2 is always 128-bit |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5975 | let ExeDomain = _.ExeDomain in { |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5976 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5977 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 5978 | "$src2, $src1", "$src1, $src2", |
| 5979 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5980 | SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5981 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5982 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 5983 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5984 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5985 | SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5986 | EVEX_4V; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5987 | } |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5988 | } |
| 5989 | |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5990 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5991 | ValueType SrcVT, PatFrag bc_frag, |
| 5992 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 5993 | let Predicates = [prd] in |
| 5994 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5995 | VTInfo.info512>, EVEX_V512, |
| 5996 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| 5997 | let Predicates = [prd, HasVLX] in { |
| 5998 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5999 | VTInfo.info256>, EVEX_V256, |
| 6000 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 6001 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 6002 | VTInfo.info128>, EVEX_V128, |
| 6003 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| 6004 | } |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 6005 | } |
| 6006 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6007 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| 6008 | string OpcodeStr, SDNode OpNode> { |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6009 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6010 | avx512vl_i32_info, HasAVX512>; |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6011 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6012 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| 6013 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, |
| 6014 | avx512vl_i16_info, HasBWI>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6015 | } |
| 6016 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6017 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 6018 | string OpcodeStr, SDNode OpNode, |
| 6019 | AVX512VLVectorVTInfo VTInfo> { |
| 6020 | let Predicates = [HasAVX512] in |
| 6021 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6022 | VTInfo.info512>, |
| 6023 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 6024 | VTInfo.info512>, EVEX_V512; |
| 6025 | let Predicates = [HasAVX512, HasVLX] in { |
| 6026 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6027 | VTInfo.info256>, |
| 6028 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 6029 | VTInfo.info256>, EVEX_V256; |
| 6030 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6031 | VTInfo.info128>, |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6032 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6033 | VTInfo.info128>, EVEX_V128; |
| 6034 | } |
| 6035 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6036 | |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6037 | multiclass avx512_shift_rmi_w<bits<8> opcw, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6038 | Format ImmFormR, Format ImmFormM, |
| 6039 | string OpcodeStr, SDNode OpNode> { |
| 6040 | let Predicates = [HasBWI] in |
| 6041 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6042 | v32i16_info>, EVEX_V512; |
| 6043 | let Predicates = [HasVLX, HasBWI] in { |
| 6044 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6045 | v16i16x_info>, EVEX_V256; |
| 6046 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6047 | v8i16x_info>, EVEX_V128; |
| 6048 | } |
| 6049 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6050 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6051 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| 6052 | Format ImmFormR, Format ImmFormM, |
| 6053 | string OpcodeStr, SDNode OpNode> { |
| 6054 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| 6055 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 6056 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| 6057 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| 6058 | } |
| Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 6059 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6060 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6061 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6062 | |
| 6063 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6064 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6065 | |
| Elena Demikhovsky | 1b2f2f1 | 2015-05-13 07:35:05 +0000 | [diff] [blame] | 6066 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>, |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6067 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6068 | |
| Michael Zuckerman | 298a680 | 2016-01-13 12:39:33 +0000 | [diff] [blame] | 6069 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V; |
| Michael Zuckerman | 2ddcbcf | 2016-01-12 21:19:17 +0000 | [diff] [blame] | 6070 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V; |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6071 | |
| 6072 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; |
| 6073 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; |
| 6074 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6075 | |
| Simon Pilgrim | 5910ebe | 2017-02-20 12:16:38 +0000 | [diff] [blame] | 6076 | // Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX. |
| 6077 | let Predicates = [HasAVX512, NoVLX] in { |
| 6078 | def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))), |
| 6079 | (EXTRACT_SUBREG (v8i64 |
| 6080 | (VPSRAQZrr |
| 6081 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6082 | VR128X:$src2)), sub_ymm)>; |
| 6083 | |
| 6084 | def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 6085 | (EXTRACT_SUBREG (v8i64 |
| 6086 | (VPSRAQZrr |
| 6087 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6088 | VR128X:$src2)), sub_xmm)>; |
| 6089 | |
| 6090 | def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 6091 | (EXTRACT_SUBREG (v8i64 |
| 6092 | (VPSRAQZri |
| 6093 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6094 | imm:$src2)), sub_ymm)>; |
| 6095 | |
| 6096 | def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 6097 | (EXTRACT_SUBREG (v8i64 |
| 6098 | (VPSRAQZri |
| 6099 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6100 | imm:$src2)), sub_xmm)>; |
| 6101 | } |
| 6102 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6103 | //===-------------------------------------------------------------------===// |
| 6104 | // Variable Bit Shifts |
| 6105 | //===-------------------------------------------------------------------===// |
| 6106 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6107 | X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 6108 | let ExeDomain = _.ExeDomain in { |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6109 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6110 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 6111 | "$src2, $src1", "$src1, $src2", |
| 6112 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 6113 | SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6114 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6115 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 6116 | "$src2, $src1", "$src1, $src2", |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6117 | (_.VT (OpNode _.RC:$src1, |
| 6118 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 6119 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6120 | EVEX_CD8<_.EltSize, CD8VF>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 6121 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6122 | } |
| 6123 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6124 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6125 | X86VectorVTInfo _> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 6126 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6127 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6128 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 6129 | "${src2}"##_.BroadcastStr##", $src1", |
| 6130 | "$src1, ${src2}"##_.BroadcastStr, |
| 6131 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 6132 | (_.ScalarLdFrag addr:$src2))))), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 6133 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6134 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 6135 | } |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6136 | |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6137 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6138 | AVX512VLVectorVTInfo _> { |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6139 | let Predicates = [HasAVX512] in |
| 6140 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 6141 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 6142 | |
| 6143 | let Predicates = [HasAVX512, HasVLX] in { |
| 6144 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 6145 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 6146 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 6147 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 6148 | } |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6149 | } |
| 6150 | |
| 6151 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| 6152 | SDNode OpNode> { |
| 6153 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6154 | avx512vl_i32_info>; |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6155 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6156 | avx512vl_i64_info>, VEX_W; |
| Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 6157 | } |
| 6158 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6159 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6160 | multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr, |
| 6161 | SDNode OpNode, list<Predicate> p> { |
| 6162 | let Predicates = p in { |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6163 | def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1), |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6164 | (_.info256.VT _.info256.RC:$src2))), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6165 | (EXTRACT_SUBREG |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6166 | (!cast<Instruction>(OpcodeStr#"Zrr") |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6167 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 6168 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 6169 | sub_ymm)>; |
| 6170 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6171 | def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1), |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6172 | (_.info128.VT _.info128.RC:$src2))), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6173 | (EXTRACT_SUBREG |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6174 | (!cast<Instruction>(OpcodeStr#"Zrr") |
| Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 6175 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 6176 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 6177 | sub_xmm)>; |
| 6178 | } |
| 6179 | } |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6180 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| 6181 | SDNode OpNode> { |
| 6182 | let Predicates = [HasBWI] in |
| 6183 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, |
| 6184 | EVEX_V512, VEX_W; |
| 6185 | let Predicates = [HasVLX, HasBWI] in { |
| 6186 | |
| 6187 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, |
| 6188 | EVEX_V256, VEX_W; |
| 6189 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, |
| 6190 | EVEX_V128, VEX_W; |
| 6191 | } |
| 6192 | } |
| 6193 | |
| 6194 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6195 | avx512_var_shift_w<0x12, "vpsllvw", shl>; |
| Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 6196 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6197 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6198 | avx512_var_shift_w<0x11, "vpsravw", sra>; |
| Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 6199 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6200 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6201 | avx512_var_shift_w<0x10, "vpsrlvw", srl>; |
| 6202 | |
| Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 6203 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; |
| 6204 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6205 | |
| Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 6206 | defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>; |
| 6207 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>; |
| 6208 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>; |
| 6209 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>; |
| 6210 | |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6211 | // Special handing for handling VPSRAV intrinsics. |
| 6212 | multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _, |
| 6213 | list<Predicate> p> { |
| 6214 | let Predicates = p in { |
| 6215 | def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)), |
| 6216 | (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1, |
| 6217 | _.RC:$src2)>; |
| 6218 | def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))), |
| 6219 | (!cast<Instruction>(InstrStr#_.ZSuffix##rm) |
| 6220 | _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6221 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6222 | (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)), |
| 6223 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0, |
| 6224 | _.KRC:$mask, _.RC:$src1, _.RC:$src2)>; |
| 6225 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6226 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 6227 | _.RC:$src0)), |
| 6228 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0, |
| 6229 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6230 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6231 | (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)), |
| 6232 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask, |
| 6233 | _.RC:$src1, _.RC:$src2)>; |
| 6234 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6235 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 6236 | _.ImmAllZerosV)), |
| 6237 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask, |
| 6238 | _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6239 | } |
| 6240 | } |
| 6241 | |
| 6242 | multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _, |
| 6243 | list<Predicate> p> : |
| 6244 | avx512_var_shift_int_lowering<InstrStr, _, p> { |
| 6245 | let Predicates = p in { |
| 6246 | def : Pat<(_.VT (X86vsrav _.RC:$src1, |
| 6247 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)))), |
| 6248 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmb) |
| 6249 | _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6250 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6251 | (X86vsrav _.RC:$src1, |
| 6252 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 6253 | _.RC:$src0)), |
| 6254 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0, |
| 6255 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
| Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 6256 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6257 | (X86vsrav _.RC:$src1, |
| 6258 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 6259 | _.ImmAllZerosV)), |
| 6260 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask, |
| 6261 | _.RC:$src1, addr:$src2)>; |
| 6262 | } |
| 6263 | } |
| 6264 | |
| 6265 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>; |
| 6266 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>; |
| 6267 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>; |
| 6268 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>; |
| 6269 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>; |
| 6270 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>; |
| 6271 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>; |
| 6272 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>; |
| 6273 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>; |
| 6274 | |
| Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 6275 | |
| 6276 | // Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX. |
| 6277 | let Predicates = [HasAVX512, NoVLX] in { |
| 6278 | def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 6279 | (EXTRACT_SUBREG (v8i64 |
| 6280 | (VPROLVQZrr |
| 6281 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6282 | (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))), |
| 6283 | sub_xmm)>; |
| 6284 | def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 6285 | (EXTRACT_SUBREG (v8i64 |
| 6286 | (VPROLVQZrr |
| 6287 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6288 | (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 6289 | sub_ymm)>; |
| 6290 | |
| 6291 | def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))), |
| 6292 | (EXTRACT_SUBREG (v16i32 |
| 6293 | (VPROLVDZrr |
| 6294 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6295 | (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))), |
| 6296 | sub_xmm)>; |
| 6297 | def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 6298 | (EXTRACT_SUBREG (v16i32 |
| 6299 | (VPROLVDZrr |
| 6300 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6301 | (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 6302 | sub_ymm)>; |
| 6303 | |
| 6304 | def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 6305 | (EXTRACT_SUBREG (v8i64 |
| 6306 | (VPROLQZri |
| 6307 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6308 | imm:$src2)), sub_xmm)>; |
| 6309 | def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 6310 | (EXTRACT_SUBREG (v8i64 |
| 6311 | (VPROLQZri |
| 6312 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6313 | imm:$src2)), sub_ymm)>; |
| 6314 | |
| 6315 | def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))), |
| 6316 | (EXTRACT_SUBREG (v16i32 |
| 6317 | (VPROLDZri |
| 6318 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6319 | imm:$src2)), sub_xmm)>; |
| 6320 | def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))), |
| 6321 | (EXTRACT_SUBREG (v16i32 |
| 6322 | (VPROLDZri |
| 6323 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6324 | imm:$src2)), sub_ymm)>; |
| 6325 | } |
| 6326 | |
| 6327 | // Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX. |
| 6328 | let Predicates = [HasAVX512, NoVLX] in { |
| 6329 | def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 6330 | (EXTRACT_SUBREG (v8i64 |
| 6331 | (VPRORVQZrr |
| 6332 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6333 | (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))), |
| 6334 | sub_xmm)>; |
| 6335 | def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 6336 | (EXTRACT_SUBREG (v8i64 |
| 6337 | (VPRORVQZrr |
| 6338 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6339 | (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 6340 | sub_ymm)>; |
| 6341 | |
| 6342 | def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))), |
| 6343 | (EXTRACT_SUBREG (v16i32 |
| 6344 | (VPRORVDZrr |
| 6345 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6346 | (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))), |
| 6347 | sub_xmm)>; |
| 6348 | def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 6349 | (EXTRACT_SUBREG (v16i32 |
| 6350 | (VPRORVDZrr |
| 6351 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6352 | (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 6353 | sub_ymm)>; |
| 6354 | |
| 6355 | def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 6356 | (EXTRACT_SUBREG (v8i64 |
| 6357 | (VPRORQZri |
| 6358 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6359 | imm:$src2)), sub_xmm)>; |
| 6360 | def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 6361 | (EXTRACT_SUBREG (v8i64 |
| 6362 | (VPRORQZri |
| 6363 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6364 | imm:$src2)), sub_ymm)>; |
| 6365 | |
| 6366 | def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))), |
| 6367 | (EXTRACT_SUBREG (v16i32 |
| 6368 | (VPRORDZri |
| 6369 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 6370 | imm:$src2)), sub_xmm)>; |
| 6371 | def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))), |
| 6372 | (EXTRACT_SUBREG (v16i32 |
| 6373 | (VPRORDZri |
| 6374 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 6375 | imm:$src2)), sub_ymm)>; |
| 6376 | } |
| 6377 | |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6378 | //===-------------------------------------------------------------------===// |
| 6379 | // 1-src variable permutation VPERMW/D/Q |
| 6380 | //===-------------------------------------------------------------------===// |
| 6381 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6382 | AVX512VLVectorVTInfo _> { |
| 6383 | let Predicates = [HasAVX512] in |
| 6384 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 6385 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 6386 | |
| 6387 | let Predicates = [HasAVX512, HasVLX] in |
| 6388 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 6389 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 6390 | } |
| 6391 | |
| 6392 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 6393 | string OpcodeStr, SDNode OpNode, |
| 6394 | AVX512VLVectorVTInfo VTInfo> { |
| 6395 | let Predicates = [HasAVX512] in |
| 6396 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6397 | VTInfo.info512>, |
| 6398 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 6399 | VTInfo.info512>, EVEX_V512; |
| 6400 | let Predicates = [HasAVX512, HasVLX] in |
| 6401 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 6402 | VTInfo.info256>, |
| 6403 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 6404 | VTInfo.info256>, EVEX_V256; |
| 6405 | } |
| 6406 | |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6407 | multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr, |
| 6408 | Predicate prd, SDNode OpNode, |
| 6409 | AVX512VLVectorVTInfo _> { |
| 6410 | let Predicates = [prd] in |
| 6411 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 6412 | EVEX_V512 ; |
| 6413 | let Predicates = [HasVLX, prd] in { |
| 6414 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 6415 | EVEX_V256 ; |
| 6416 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 6417 | EVEX_V128 ; |
| 6418 | } |
| 6419 | } |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6420 | |
| Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 6421 | defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv, |
| 6422 | avx512vl_i16_info>, VEX_W; |
| 6423 | defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv, |
| 6424 | avx512vl_i8_info>; |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6425 | |
| 6426 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, |
| 6427 | avx512vl_i32_info>; |
| 6428 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, |
| 6429 | avx512vl_i64_info>, VEX_W; |
| 6430 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, |
| 6431 | avx512vl_f32_info>; |
| 6432 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, |
| 6433 | avx512vl_f64_info>, VEX_W; |
| 6434 | |
| 6435 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", |
| 6436 | X86VPermi, avx512vl_i64_info>, |
| 6437 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 6438 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", |
| 6439 | X86VPermi, avx512vl_f64_info>, |
| 6440 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6441 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6442 | // AVX-512 - VPERMIL |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6443 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 6444 | |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6445 | multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode, |
| 6446 | X86VectorVTInfo _, X86VectorVTInfo Ctrl> { |
| 6447 | defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst), |
| 6448 | (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr, |
| 6449 | "$src2, $src1", "$src1, $src2", |
| 6450 | (_.VT (OpNode _.RC:$src1, |
| 6451 | (Ctrl.VT Ctrl.RC:$src2)))>, |
| 6452 | T8PD, EVEX_4V; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6453 | defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 6454 | (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr, |
| 6455 | "$src2, $src1", "$src1, $src2", |
| 6456 | (_.VT (OpNode |
| 6457 | _.RC:$src1, |
| 6458 | (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>, |
| 6459 | T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 6460 | defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 6461 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 6462 | "${src2}"##_.BroadcastStr##", $src1", |
| 6463 | "$src1, ${src2}"##_.BroadcastStr, |
| 6464 | (_.VT (OpNode |
| 6465 | _.RC:$src1, |
| 6466 | (Ctrl.VT (X86VBroadcast |
| 6467 | (Ctrl.ScalarLdFrag addr:$src2)))))>, |
| 6468 | T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6469 | } |
| 6470 | |
| 6471 | multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar, |
| 6472 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 6473 | let Predicates = [HasAVX512] in { |
| 6474 | defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512, |
| 6475 | Ctrl.info512>, EVEX_V512; |
| 6476 | } |
| 6477 | let Predicates = [HasAVX512, HasVLX] in { |
| 6478 | defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128, |
| 6479 | Ctrl.info128>, EVEX_V128; |
| 6480 | defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256, |
| 6481 | Ctrl.info256>, EVEX_V256; |
| 6482 | } |
| 6483 | } |
| 6484 | |
| 6485 | multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar, |
| 6486 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 6487 | |
| 6488 | defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>; |
| 6489 | defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr, |
| 6490 | X86VPermilpi, _>, |
| 6491 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6492 | } |
| 6493 | |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 6494 | let ExeDomain = SSEPackedSingle in |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6495 | defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info, |
| 6496 | avx512vl_i32_info>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 6497 | let ExeDomain = SSEPackedDouble in |
| Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 6498 | defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info, |
| 6499 | avx512vl_i64_info>, VEX_W; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6500 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6501 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW |
| 6502 | //===----------------------------------------------------------------------===// |
| 6503 | |
| 6504 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6505 | X86PShufd, avx512vl_i32_info>, |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6506 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; |
| 6507 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", |
| Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 6508 | X86PShufhw>, EVEX, AVX512XSIi8Base; |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6509 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", |
| Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 6510 | X86PShuflw>, EVEX, AVX512XDIi8Base; |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 6511 | |
| Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 6512 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6513 | let Predicates = [HasBWI] in |
| 6514 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512; |
| 6515 | |
| 6516 | let Predicates = [HasVLX, HasBWI] in { |
| 6517 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256; |
| 6518 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128; |
| 6519 | } |
| 6520 | } |
| 6521 | |
| 6522 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>; |
| 6523 | |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 6524 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 6525 | // Move Low to High and High to Low packed FP Instructions |
| 6526 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6527 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 6528 | (ins VR128X:$src1, VR128X:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 6529 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6530 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], |
| 6531 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 6532 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 6533 | (ins VR128X:$src1, VR128X:$src2), |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 6534 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6535 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], |
| 6536 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 6537 | |
| Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 6538 | let Predicates = [HasAVX512] in { |
| 6539 | // MOVLHPS patterns |
| 6540 | def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 6541 | (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>; |
| 6542 | def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 6543 | (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6544 | |
| Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 6545 | // MOVHLPS patterns |
| 6546 | def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)), |
| 6547 | (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>; |
| 6548 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6549 | |
| 6550 | //===----------------------------------------------------------------------===// |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6551 | // VMOVHPS/PD VMOVLPS Instructions |
| 6552 | // All patterns was taken from SSS implementation. |
| 6553 | //===----------------------------------------------------------------------===// |
| 6554 | multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6555 | X86VectorVTInfo _> { |
| Craig Topper | e70231b | 2017-02-26 06:45:54 +0000 | [diff] [blame] | 6556 | let ExeDomain = _.ExeDomain in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6557 | def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst), |
| 6558 | (ins _.RC:$src1, f64mem:$src2), |
| 6559 | !strconcat(OpcodeStr, |
| 6560 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 6561 | [(set _.RC:$dst, |
| 6562 | (OpNode _.RC:$src1, |
| 6563 | (_.VT (bitconvert |
| 6564 | (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))], |
| 6565 | IIC_SSE_MOV_LH>, EVEX_4V; |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6566 | } |
| 6567 | |
| 6568 | defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps, |
| 6569 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 6570 | defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd, |
| 6571 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 6572 | defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps, |
| 6573 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 6574 | defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd, |
| 6575 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 6576 | |
| 6577 | let Predicates = [HasAVX512] in { |
| 6578 | // VMOVHPS patterns |
| 6579 | def : Pat<(X86Movlhps VR128X:$src1, |
| 6580 | (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))), |
| 6581 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 6582 | def : Pat<(X86Movlhps VR128X:$src1, |
| 6583 | (bc_v4i32 (v2i64 (X86vzload addr:$src2)))), |
| 6584 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 6585 | // VMOVHPD patterns |
| 6586 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 6587 | (scalar_to_vector (loadf64 addr:$src2)))), |
| 6588 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 6589 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 6590 | (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))), |
| 6591 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 6592 | // VMOVLPS patterns |
| 6593 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 6594 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 6595 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 6596 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 6597 | // VMOVLPD patterns |
| 6598 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 6599 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 6600 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 6601 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 6602 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, |
| 6603 | (v2f64 (scalar_to_vector (loadf64 addr:$src2))))), |
| 6604 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 6605 | } |
| 6606 | |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6607 | def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs), |
| 6608 | (ins f64mem:$dst, VR128X:$src), |
| 6609 | "vmovhps\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6610 | [(store (f64 (extractelt |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6611 | (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)), |
| 6612 | (bc_v2f64 (v4f32 VR128X:$src))), |
| 6613 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 6614 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 6615 | def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs), |
| 6616 | (ins f64mem:$dst, VR128X:$src), |
| 6617 | "vmovhpd\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6618 | [(store (f64 (extractelt |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6619 | (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)), |
| 6620 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 6621 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6622 | def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs), |
| 6623 | (ins f64mem:$dst, VR128X:$src), |
| 6624 | "vmovlps\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6625 | [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)), |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6626 | (iPTR 0))), addr:$dst)], |
| 6627 | IIC_SSE_MOV_LH>, |
| 6628 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 6629 | def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs), |
| 6630 | (ins f64mem:$dst, VR128X:$src), |
| 6631 | "vmovlpd\t{$src, $dst|$dst, $src}", |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6632 | [(store (f64 (extractelt (v2f64 VR128X:$src), |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6633 | (iPTR 0))), addr:$dst)], |
| 6634 | IIC_SSE_MOV_LH>, |
| 6635 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6636 | |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6637 | let Predicates = [HasAVX512] in { |
| 6638 | // VMOVHPD patterns |
| Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 6639 | def : Pat<(store (f64 (extractelt |
| Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 6640 | (v2f64 (X86VPermilpi VR128X:$src, (i8 1))), |
| 6641 | (iPTR 0))), addr:$dst), |
| 6642 | (VMOVHPDZ128mr addr:$dst, VR128X:$src)>; |
| 6643 | // VMOVLPS patterns |
| 6644 | def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)), |
| 6645 | addr:$src1), |
| 6646 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 6647 | def : Pat<(store (v4i32 (X86Movlps |
| 6648 | (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1), |
| 6649 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 6650 | // VMOVLPD patterns |
| 6651 | def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 6652 | addr:$src1), |
| 6653 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 6654 | def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 6655 | addr:$src1), |
| 6656 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 6657 | } |
| 6658 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6659 | // FMA - Fused Multiply Operations |
| 6660 | // |
| Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 6661 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6662 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6663 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6664 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 6665 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 6666 | (ins _.RC:$src2, _.RC:$src3), |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 6667 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6668 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>, |
| Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 6669 | AVX512FMA3Base; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6670 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6671 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6672 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6673 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6674 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6675 | AVX512FMA3Base; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6676 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6677 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6678 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6679 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 6680 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6681 | (OpNode _.RC:$src2, |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6682 | _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6683 | AVX512FMA3Base, EVEX_B; |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6684 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6685 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6686 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6687 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6688 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6689 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6690 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6691 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6692 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6693 | (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>, |
| Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6694 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6695 | } |
| Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6696 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6697 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6698 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 6699 | string Suff> { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6700 | let Predicates = [HasAVX512] in { |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6701 | defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 6702 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 6703 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6704 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6705 | let Predicates = [HasVLX, HasAVX512] in { |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6706 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6707 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6708 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6709 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6710 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6711 | } |
| 6712 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6713 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6714 | SDNode OpNodeRnd > { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6715 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6716 | avx512vl_f32_info, "PS">; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6717 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6718 | avx512vl_f64_info, "PD">, VEX_W; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6719 | } |
| 6720 | |
| Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 6721 | defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6722 | defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; |
| 6723 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; |
| 6724 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; |
| 6725 | defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; |
| 6726 | defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; |
| 6727 | |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6728 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6729 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6730 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6731 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6732 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6733 | (ins _.RC:$src2, _.RC:$src3), |
| 6734 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6735 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6736 | AVX512FMA3Base; |
| 6737 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6738 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6739 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6740 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6741 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6742 | AVX512FMA3Base; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6743 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6744 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6745 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6746 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 6747 | "$src2, ${src3}"##_.BroadcastStr, |
| 6748 | (_.VT (OpNode _.RC:$src2, |
| 6749 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6750 | _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B; |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6751 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6752 | } |
| 6753 | |
| 6754 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6755 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6756 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6757 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6758 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6759 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6760 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, |
| 6761 | 1, vselect, 1>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6762 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6763 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6764 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6765 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6766 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 6767 | string Suff> { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6768 | let Predicates = [HasAVX512] in { |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6769 | defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 6770 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 6771 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6772 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6773 | let Predicates = [HasVLX, HasAVX512] in { |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6774 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6775 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6776 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6777 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6778 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6779 | } |
| 6780 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6781 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6782 | SDNode OpNodeRnd > { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6783 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6784 | avx512vl_f32_info, "PS">; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6785 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6786 | avx512vl_f64_info, "PD">, VEX_W; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6787 | } |
| 6788 | |
| Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 6789 | defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6790 | defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; |
| 6791 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; |
| 6792 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; |
| 6793 | defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; |
| 6794 | defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; |
| 6795 | |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6796 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6797 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6798 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6799 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6800 | (ins _.RC:$src2, _.RC:$src3), |
| 6801 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6802 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6803 | AVX512FMA3Base; |
| 6804 | |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6805 | // Pattern is 312 order so that the load is in a different place from the |
| 6806 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6807 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6808 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6809 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6810 | (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6811 | AVX512FMA3Base; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6812 | |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6813 | // Pattern is 312 order so that the load is in a different place from the |
| 6814 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6815 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6816 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6817 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 6818 | "$src2, ${src3}"##_.BroadcastStr, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6819 | (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 6820 | _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B; |
| Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6821 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6822 | } |
| 6823 | |
| 6824 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6825 | X86VectorVTInfo _, string Suff> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6826 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6827 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6828 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6829 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6830 | (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, |
| 6831 | 1, vselect, 1>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6832 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 6833 | } |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6834 | |
| 6835 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6836 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 6837 | string Suff> { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6838 | let Predicates = [HasAVX512] in { |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6839 | defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 6840 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 6841 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6842 | } |
| 6843 | let Predicates = [HasVLX, HasAVX512] in { |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6844 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6845 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6846 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6847 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 6848 | } |
| 6849 | } |
| 6850 | |
| 6851 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6852 | SDNode OpNodeRnd > { |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6853 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6854 | avx512vl_f32_info, "PS">; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6855 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
| Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6856 | avx512vl_f64_info, "PD">, VEX_W; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6857 | } |
| 6858 | |
| Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 6859 | defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; |
| Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6860 | defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; |
| 6861 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; |
| 6862 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; |
| 6863 | defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; |
| 6864 | defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; |
| Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6865 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6866 | // Scalar FMA |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6867 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6868 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6869 | dag RHS_r, dag RHS_m, bit MaskOnlyReg> { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6870 | let Constraints = "$src1 = $dst", hasSideEffects = 0 in { |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6871 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6872 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6873 | "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6874 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6875 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6876 | (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr, |
| Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6877 | "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6878 | |
| 6879 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6880 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6881 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>, |
| 6882 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6883 | |
| Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6884 | let isCodeGenOnly = 1, isCommutable = 1 in { |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6885 | def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 6886 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), |
| 6887 | !strconcat(OpcodeStr, |
| 6888 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6889 | !if(MaskOnlyReg, [], [RHS_r])>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6890 | def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 6891 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), |
| 6892 | !strconcat(OpcodeStr, |
| 6893 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 6894 | [RHS_m]>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6895 | }// isCodeGenOnly = 1 |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6896 | }// Constraints = "$src1 = $dst" |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6897 | } |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6898 | |
| 6899 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6900 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1, |
| 6901 | SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> { |
| Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6902 | let ExeDomain = _.ExeDomain in { |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6903 | defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6904 | // Operands for intrinsic are in 123 order to preserve passthu |
| 6905 | // semantics. |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6906 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, |
| 6907 | (i32 FROUND_CURRENT))), |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6908 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6909 | _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))), |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6910 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6911 | (i32 imm:$rc))), |
| 6912 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 6913 | _.FRC:$src3))), |
| 6914 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6915 | (_.ScalarLdFrag addr:$src3)))), 0>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6916 | |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6917 | defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _, |
| 6918 | (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, |
| 6919 | (i32 FROUND_CURRENT))), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6920 | (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3, |
| Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 6921 | _.RC:$src1, (i32 FROUND_CURRENT))), |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6922 | (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6923 | (i32 imm:$rc))), |
| 6924 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, |
| 6925 | _.FRC:$src1))), |
| 6926 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6927 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6928 | |
| Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6929 | defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6930 | (null_frag), |
| Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6931 | (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3, |
| Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 6932 | _.RC:$src2, (i32 FROUND_CURRENT))), |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6933 | (null_frag), |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6934 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, |
| 6935 | _.FRC:$src2))), |
| 6936 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, |
| Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6937 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2))), 1>; |
| Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6938 | } |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6939 | } |
| 6940 | |
| 6941 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6942 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1, |
| 6943 | SDNode OpNodeRnds3> { |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6944 | let Predicates = [HasAVX512] in { |
| 6945 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6946 | OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">, |
| 6947 | EVEX_CD8<32, CD8VT1>, VEX_LIG; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6948 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6949 | OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">, |
| 6950 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; |
| Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6951 | } |
| 6952 | } |
| 6953 | |
| Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 6954 | defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1, |
| Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6955 | X86FmaddRnds3>; |
| 6956 | defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1, |
| 6957 | X86FmsubRnds3>; |
| 6958 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, |
| 6959 | X86FnmaddRnds1, X86FnmaddRnds3>; |
| 6960 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, |
| 6961 | X86FnmsubRnds1, X86FnmsubRnds3>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6962 | |
| 6963 | //===----------------------------------------------------------------------===// |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6964 | // AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA |
| 6965 | //===----------------------------------------------------------------------===// |
| 6966 | let Constraints = "$src1 = $dst" in { |
| 6967 | multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6968 | X86VectorVTInfo _> { |
| Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 6969 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6970 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6971 | (ins _.RC:$src2, _.RC:$src3), |
| 6972 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 6973 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
| 6974 | AVX512FMA3Base; |
| 6975 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6976 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6977 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6978 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 6979 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>, |
| 6980 | AVX512FMA3Base; |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6981 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6982 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6983 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6984 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 6985 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| 6986 | (OpNode _.RC:$src1, |
| 6987 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, |
| 6988 | AVX512FMA3Base, EVEX_B; |
| Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 6989 | } |
| Craig Topper | 32ddaff | 2017-09-01 07:58:13 +0000 | [diff] [blame] | 6990 | |
| 6991 | // TODO: Should be able to match a memory op in operand 2. |
| 6992 | // TODO: These instructions should be marked Commutable on operand 2 and 3. |
| Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6993 | } |
| 6994 | } // Constraints = "$src1 = $dst" |
| 6995 | |
| 6996 | multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6997 | AVX512VLVectorVTInfo _> { |
| 6998 | let Predicates = [HasIFMA] in { |
| 6999 | defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 7000 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| 7001 | } |
| 7002 | let Predicates = [HasVLX, HasIFMA] in { |
| 7003 | defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 7004 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 7005 | defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 7006 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 7007 | } |
| 7008 | } |
| 7009 | |
| 7010 | defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l, |
| 7011 | avx512vl_i64_info>, VEX_W; |
| 7012 | defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h, |
| 7013 | avx512vl_i64_info>, VEX_W; |
| 7014 | |
| 7015 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7016 | // AVX-512 Scalar convert from sign integer to float/double |
| 7017 | //===----------------------------------------------------------------------===// |
| 7018 | |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7019 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 7020 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 7021 | PatFrag ld_frag, string asm> { |
| 7022 | let hasSideEffects = 0 in { |
| 7023 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), |
| 7024 | (ins DstVT.FRC:$src1, SrcRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 7025 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7026 | EVEX_4V; |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7027 | let mayLoad = 1 in |
| 7028 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), |
| 7029 | (ins DstVT.FRC:$src1, x86memop:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 7030 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7031 | EVEX_4V; |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7032 | } // hasSideEffects = 0 |
| 7033 | let isCodeGenOnly = 1 in { |
| 7034 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 7035 | (ins DstVT.RC:$src1, SrcRC:$src2), |
| 7036 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7037 | [(set DstVT.RC:$dst, |
| 7038 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 7039 | SrcRC:$src2, |
| 7040 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 7041 | |
| 7042 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), |
| 7043 | (ins DstVT.RC:$src1, x86memop:$src2), |
| 7044 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7045 | [(set DstVT.RC:$dst, |
| 7046 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 7047 | (ld_frag addr:$src2), |
| 7048 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 7049 | }//isCodeGenOnly = 1 |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7050 | } |
| Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 7051 | |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7052 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7053 | X86VectorVTInfo DstVT, string asm> { |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7054 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 7055 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7056 | !strconcat(asm, |
| 7057 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7058 | [(set DstVT.RC:$dst, |
| 7059 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 7060 | SrcRC:$src2, |
| 7061 | (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC; |
| 7062 | } |
| 7063 | |
| 7064 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7065 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 7066 | PatFrag ld_frag, string asm> { |
| 7067 | defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>, |
| 7068 | avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>, |
| 7069 | VEX_LIG; |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7070 | } |
| 7071 | |
| Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 7072 | let Predicates = [HasAVX512] in { |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7073 | defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7074 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, |
| 7075 | XS, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7076 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7077 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, |
| 7078 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7079 | defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7080 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, |
| 7081 | XD, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 7082 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7083 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, |
| 7084 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7085 | |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7086 | def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 7087 | (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 7088 | def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 7089 | (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 7090 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7091 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 7092 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 7093 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7094 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7095 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 7096 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 7097 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7098 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7099 | |
| 7100 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 7101 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 7102 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7103 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7104 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 7105 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 7106 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7107 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 7108 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7109 | defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7110 | v4f32x_info, i32mem, loadi32, |
| 7111 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7112 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7113 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, |
| 7114 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7115 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7116 | i32mem, loadi32, "cvtusi2sd{l}">, |
| 7117 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7118 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
| Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 7119 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, |
| 7120 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7121 | |
| Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 7122 | def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 7123 | (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 7124 | def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 7125 | (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 7126 | |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7127 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 7128 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 7129 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 7130 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 7131 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 7132 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 7133 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 7134 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 7135 | |
| 7136 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 7137 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 7138 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 7139 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 7140 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 7141 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 7142 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 7143 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 7144 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7145 | |
| 7146 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7147 | // AVX-512 Scalar convert from float/double to integer |
| 7148 | //===----------------------------------------------------------------------===// |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7149 | multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT , |
| 7150 | X86VectorVTInfo DstVT, SDNode OpNode, string asm> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7151 | let Predicates = [HasAVX512] in { |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7152 | def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7153 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7154 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>, |
| 7155 | EVEX, VEX_LIG; |
| 7156 | def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc), |
| 7157 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7158 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7159 | EVEX, VEX_LIG, EVEX_B, EVEX_RC; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7160 | def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src), |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7161 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7162 | [(set DstVT.RC:$dst, (OpNode |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7163 | (SrcVT.VT SrcVT.ScalarIntMemCPat:$src), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7164 | (i32 FROUND_CURRENT)))]>, |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7165 | EVEX, VEX_LIG; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7166 | } // Predicates = [HasAVX512] |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7167 | } |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7168 | |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7169 | // Convert float/double to signed/unsigned int 32/64 |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7170 | defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7171 | X86cvts2si, "cvtss2si">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7172 | XS, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7173 | defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7174 | X86cvts2si, "cvtss2si">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7175 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7176 | defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7177 | X86cvts2usi, "cvtss2usi">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7178 | XS, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7179 | defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7180 | X86cvts2usi, "cvtss2usi">, XS, VEX_W, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7181 | EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7182 | defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7183 | X86cvts2si, "cvtsd2si">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7184 | XD, EVEX_CD8<64, CD8VT1>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7185 | defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7186 | X86cvts2si, "cvtsd2si">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7187 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7188 | defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7189 | X86cvts2usi, "cvtsd2usi">, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7190 | XD, EVEX_CD8<64, CD8VT1>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7191 | defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7192 | X86cvts2usi, "cvtsd2usi">, XD, VEX_W, |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7193 | EVEX_CD8<64, CD8VT1>; |
| 7194 | |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7195 | // The SSE version of these instructions are disabled for AVX512. |
| 7196 | // Therefore, the SSE intrinsics are mapped to the AVX512 instructions. |
| 7197 | let Predicates = [HasAVX512] in { |
| 7198 | def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7199 | (VCVTSS2SIZrr VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7200 | def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)), |
| 7201 | (VCVTSS2SIZrm sse_load_f32:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7202 | def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7203 | (VCVTSS2SI64Zrr VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7204 | def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)), |
| 7205 | (VCVTSS2SI64Zrm sse_load_f32:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7206 | def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7207 | (VCVTSD2SIZrr VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7208 | def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)), |
| 7209 | (VCVTSD2SIZrm sse_load_f64:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7210 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7211 | (VCVTSD2SI64Zrr VR128X:$src)>; |
| Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 7212 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)), |
| 7213 | (VCVTSD2SI64Zrm sse_load_f64:$src)>; |
| Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 7214 | } // HasAVX512 |
| 7215 | |
| Craig Topper | ac941b9 | 2016-09-25 16:33:53 +0000 | [diff] [blame] | 7216 | let Predicates = [HasAVX512] in { |
| 7217 | def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2), |
| 7218 | (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>; |
| 7219 | def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)), |
| 7220 | (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>; |
| 7221 | def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2), |
| 7222 | (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>; |
| 7223 | def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)), |
| 7224 | (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>; |
| 7225 | def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2), |
| 7226 | (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>; |
| 7227 | def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)), |
| 7228 | (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 7229 | def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2), |
| 7230 | (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>; |
| 7231 | def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)), |
| 7232 | (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 7233 | def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2), |
| 7234 | (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>; |
| 7235 | def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)), |
| 7236 | (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 7237 | } // Predicates = [HasAVX512] |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7238 | |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7239 | // Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang |
| 7240 | // which produce unnecessary vmovs{s,d} instructions |
| 7241 | let Predicates = [HasAVX512] in { |
| 7242 | def : Pat<(v4f32 (X86Movss |
| 7243 | (v4f32 VR128X:$dst), |
| 7244 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))), |
| 7245 | (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>; |
| 7246 | |
| 7247 | def : Pat<(v4f32 (X86Movss |
| 7248 | (v4f32 VR128X:$dst), |
| 7249 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))), |
| 7250 | (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>; |
| 7251 | |
| 7252 | def : Pat<(v2f64 (X86Movsd |
| 7253 | (v2f64 VR128X:$dst), |
| 7254 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))), |
| 7255 | (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>; |
| 7256 | |
| 7257 | def : Pat<(v2f64 (X86Movsd |
| 7258 | (v2f64 VR128X:$dst), |
| 7259 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))), |
| 7260 | (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>; |
| 7261 | } // Predicates = [HasAVX512] |
| 7262 | |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7263 | // Convert float/double to signed/unsigned int 32/64 with truncation |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7264 | multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC, |
| 7265 | X86VectorVTInfo _DstRC, SDNode OpNode, |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7266 | SDNode OpNodeRnd, string aliasStr>{ |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7267 | let Predicates = [HasAVX512] in { |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7268 | def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7269 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 7270 | [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX; |
| Craig Topper | 0e47395 | 2016-09-07 04:46:15 +0000 | [diff] [blame] | 7271 | let hasSideEffects = 0 in |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7272 | def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7273 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 7274 | []>, EVEX, EVEX_B; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7275 | def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7276 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7277 | [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7278 | EVEX; |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 7279 | |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7280 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| 7281 | (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>; |
| 7282 | def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}", |
| 7283 | (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>; |
| 7284 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 7285 | (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst, |
| 7286 | _SrcRC.ScalarMemOp:$src), 0>; |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7287 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7288 | let isCodeGenOnly = 1 in { |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7289 | def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 7290 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 7291 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| 7292 | (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG; |
| 7293 | def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 7294 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 7295 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| 7296 | (i32 FROUND_NO_EXC)))]>, |
| 7297 | EVEX,VEX_LIG , EVEX_B; |
| 7298 | let mayLoad = 1, hasSideEffects = 0 in |
| 7299 | def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7300 | (ins _SrcRC.IntScalarMemOp:$src), |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7301 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 7302 | []>, EVEX, VEX_LIG; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7303 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7304 | } // isCodeGenOnly = 1 |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7305 | } //HasAVX512 |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7306 | } |
| 7307 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7308 | |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7309 | defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info, |
| 7310 | fp_to_sint, X86cvtts2IntRnd, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7311 | XS, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7312 | defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info, |
| 7313 | fp_to_sint, X86cvtts2IntRnd, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7314 | VEX_W, XS, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7315 | defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info, |
| 7316 | fp_to_sint, X86cvtts2IntRnd, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7317 | XD, EVEX_CD8<64, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7318 | defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info, |
| 7319 | fp_to_sint, X86cvtts2IntRnd, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7320 | VEX_W, XD, EVEX_CD8<64, CD8VT1>; |
| 7321 | |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7322 | defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info, |
| 7323 | fp_to_uint, X86cvtts2UIntRnd, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7324 | XS, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7325 | defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info, |
| 7326 | fp_to_uint, X86cvtts2UIntRnd, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7327 | XS,VEX_W, EVEX_CD8<32, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7328 | defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info, |
| 7329 | fp_to_uint, X86cvtts2UIntRnd, "{l}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7330 | XD, EVEX_CD8<64, CD8VT1>; |
| Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 7331 | defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info, |
| 7332 | fp_to_uint, X86cvtts2UIntRnd, "{q}">, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7333 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7334 | let Predicates = [HasAVX512] in { |
| 7335 | def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7336 | (VCVTTSS2SIZrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7337 | def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)), |
| 7338 | (VCVTTSS2SIZrm_Int ssmem:$src)>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7339 | def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7340 | (VCVTTSS2SI64Zrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7341 | def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)), |
| 7342 | (VCVTTSS2SI64Zrm_Int ssmem:$src)>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7343 | def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7344 | (VCVTTSD2SIZrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7345 | def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)), |
| 7346 | (VCVTTSD2SIZrm_Int sdmem:$src)>; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7347 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))), |
| Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 7348 | (VCVTTSD2SI64Zrr_Int VR128X:$src)>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7349 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)), |
| 7350 | (VCVTTSD2SI64Zrm_Int sdmem:$src)>; |
| Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 7351 | } // HasAVX512 |
| Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 7352 | //===----------------------------------------------------------------------===// |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7353 | // AVX-512 Convert form float to double and back |
| 7354 | //===----------------------------------------------------------------------===// |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7355 | multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7356 | X86VectorVTInfo _Src, SDNode OpNode> { |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7357 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7358 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7359 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7360 | (_.VT (OpNode (_.VT _.RC:$src1), |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7361 | (_Src.VT _Src.RC:$src2), |
| 7362 | (i32 FROUND_CURRENT)))>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7363 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7364 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 7365 | (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7366 | "$src2, $src1", "$src1, $src2", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7367 | (_.VT (OpNode (_.VT _.RC:$src1), |
| Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 7368 | (_Src.VT _Src.ScalarIntMemCPat:$src2), |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7369 | (i32 FROUND_CURRENT)))>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7370 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7371 | |
| Craig Topper | d2011e3 | 2017-02-25 18:43:42 +0000 | [diff] [blame] | 7372 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
| 7373 | def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 7374 | (ins _.FRC:$src1, _Src.FRC:$src2), |
| 7375 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 7376 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| 7377 | let mayLoad = 1 in |
| 7378 | def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 7379 | (ins _.FRC:$src1, _Src.ScalarMemOp:$src2), |
| 7380 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 7381 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
| 7382 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7383 | } |
| 7384 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7385 | // Scalar Coversion with SAE - suppress all exceptions |
| 7386 | multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7387 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7388 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7389 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7390 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7391 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7392 | (_Src.VT _Src.RC:$src2), |
| 7393 | (i32 FROUND_NO_EXC)))>, |
| 7394 | EVEX_4V, VEX_LIG, EVEX_B; |
| 7395 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7396 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7397 | // Scalar Conversion with rounding control (RC) |
| 7398 | multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7399 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7400 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7401 | (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7402 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 7403 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7404 | (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>, |
| 7405 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, |
| 7406 | EVEX_B, EVEX_RC; |
| 7407 | } |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7408 | multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7409 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7410 | X86VectorVTInfo _dst> { |
| 7411 | let Predicates = [HasAVX512] in { |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7412 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7413 | avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src, |
| Michael Zuckerman | 4b88a77 | 2016-12-18 14:29:00 +0000 | [diff] [blame] | 7414 | OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7415 | } |
| 7416 | } |
| 7417 | |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7418 | multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7419 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7420 | X86VectorVTInfo _dst> { |
| 7421 | let Predicates = [HasAVX512] in { |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7422 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7423 | avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
| Michael Zuckerman | 4b88a77 | 2016-12-18 14:29:00 +0000 | [diff] [blame] | 7424 | EVEX_CD8<32, CD8VT1>, XS; |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7425 | } |
| 7426 | } |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7427 | defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7428 | X86froundRnd, f64x_info, f32x_info>; |
| Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 7429 | defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7430 | X86fpextRnd,f32x_info, f64x_info >; |
| 7431 | |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7432 | def : Pat<(f64 (fpextend FR32X:$src)), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7433 | (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7434 | Requires<[HasAVX512]>; |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7435 | def : Pat<(f64 (fpextend (loadf32 addr:$src))), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7436 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7437 | Requires<[HasAVX512]>; |
| 7438 | |
| 7439 | def : Pat<(f64 (extloadf32 addr:$src)), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7440 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7441 | Requires<[HasAVX512, OptForSize]>; |
| 7442 | |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7443 | def : Pat<(f64 (extloadf32 addr:$src)), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7444 | (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>, |
| Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 7445 | Requires<[HasAVX512, OptForSpeed]>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7446 | |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7447 | def : Pat<(f32 (fpround FR64X:$src)), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7448 | (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7449 | Requires<[HasAVX512]>; |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7450 | |
| 7451 | def : Pat<(v4f32 (X86Movss |
| 7452 | (v4f32 VR128X:$dst), |
| 7453 | (v4f32 (scalar_to_vector |
| 7454 | (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7455 | (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>, |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7456 | Requires<[HasAVX512]>; |
| 7457 | |
| 7458 | def : Pat<(v2f64 (X86Movsd |
| 7459 | (v2f64 VR128X:$dst), |
| 7460 | (v2f64 (scalar_to_vector |
| 7461 | (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))), |
| Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 7462 | (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>, |
| Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 7463 | Requires<[HasAVX512]>; |
| 7464 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7465 | //===----------------------------------------------------------------------===// |
| 7466 | // AVX-512 Vector convert from signed/unsigned integer to float/double |
| 7467 | // and from float/double to signed/unsigned integer |
| 7468 | //===----------------------------------------------------------------------===// |
| 7469 | |
| 7470 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7471 | X86VectorVTInfo _Src, SDNode OpNode, |
| 7472 | string Broadcast = _.BroadcastStr, |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7473 | string Alias = "", X86MemOperand MemOp = _Src.MemOp> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7474 | |
| 7475 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7476 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| 7477 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX; |
| 7478 | |
| 7479 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7480 | (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src", |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7481 | (_.VT (OpNode (_Src.VT |
| 7482 | (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX; |
| 7483 | |
| 7484 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7485 | (ins _Src.ScalarMemOp:$src), OpcodeStr, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7486 | "${src}"##Broadcast, "${src}"##Broadcast, |
| 7487 | (_.VT (OpNode (_Src.VT |
| 7488 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) |
| 7489 | ))>, EVEX, EVEX_B; |
| 7490 | } |
| 7491 | // Coversion with SAE - suppress all exceptions |
| 7492 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7493 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 7494 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7495 | (ins _Src.RC:$src), OpcodeStr, |
| 7496 | "{sae}, $src", "$src, {sae}", |
| 7497 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), |
| 7498 | (i32 FROUND_NO_EXC)))>, |
| 7499 | EVEX, EVEX_B; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7500 | } |
| 7501 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7502 | // Conversion with rounding control (RC) |
| 7503 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7504 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 7505 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7506 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, |
| 7507 | "$rc, $src", "$src, $rc", |
| 7508 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, |
| 7509 | EVEX, EVEX_B, EVEX_RC; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7510 | } |
| 7511 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7512 | // Extend Float to Double |
| 7513 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> { |
| 7514 | let Predicates = [HasAVX512] in { |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7515 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7516 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| 7517 | X86vfpextRnd>, EVEX_V512; |
| 7518 | } |
| 7519 | let Predicates = [HasVLX] in { |
| 7520 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7521 | X86vfpext, "{1to2}", "", f64mem>, EVEX_V128; |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7522 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7523 | EVEX_V256; |
| 7524 | } |
| 7525 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7526 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7527 | // Truncate Double to Float |
| 7528 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> { |
| 7529 | let Predicates = [HasAVX512] in { |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7530 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7531 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, |
| 7532 | X86vfproundRnd>, EVEX_V512; |
| 7533 | } |
| 7534 | let Predicates = [HasVLX] in { |
| 7535 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, |
| 7536 | X86vfpround, "{1to2}", "{x}">, EVEX_V128; |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7537 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7538 | "{1to4}", "{y}">, EVEX_V256; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7539 | |
| 7540 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7541 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7542 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7543 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>; |
| 7544 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7545 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7546 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7547 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7548 | } |
| 7549 | } |
| 7550 | |
| 7551 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">, |
| 7552 | VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7553 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">, |
| 7554 | PS, EVEX_CD8<32, CD8VH>; |
| 7555 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7556 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 7557 | (VCVTPS2PDZrm addr:$src)>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7558 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7559 | let Predicates = [HasVLX] in { |
| Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 7560 | let AddedComplexity = 15 in |
| 7561 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7562 | (v4f32 (X86vfpround (v2f64 VR128X:$src)))))), |
| 7563 | (VCVTPD2PSZ128rr VR128X:$src)>; |
| Craig Topper | 5471fc2 | 2016-11-06 04:12:52 +0000 | [diff] [blame] | 7564 | def : Pat<(v2f64 (extloadv2f32 addr:$src)), |
| 7565 | (VCVTPS2PDZ128rm addr:$src)>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7566 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), |
| 7567 | (VCVTPS2PDZ256rm addr:$src)>; |
| 7568 | } |
| Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 7569 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7570 | // Convert Signed/Unsigned Doubleword to Double |
| 7571 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7572 | SDNode OpNode128> { |
| 7573 | // No rounding in this op |
| 7574 | let Predicates = [HasAVX512] in |
| 7575 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>, |
| 7576 | EVEX_V512; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7577 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7578 | let Predicates = [HasVLX] in { |
| 7579 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7580 | OpNode128, "{1to2}", "", i64mem>, EVEX_V128; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7581 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>, |
| 7582 | EVEX_V256; |
| 7583 | } |
| 7584 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7585 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7586 | // Convert Signed/Unsigned Doubleword to Float |
| 7587 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7588 | SDNode OpNodeRnd> { |
| 7589 | let Predicates = [HasAVX512] in |
| 7590 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>, |
| 7591 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, |
| 7592 | OpNodeRnd>, EVEX_V512; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7593 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7594 | let Predicates = [HasVLX] in { |
| 7595 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>, |
| 7596 | EVEX_V128; |
| 7597 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>, |
| 7598 | EVEX_V256; |
| 7599 | } |
| 7600 | } |
| 7601 | |
| 7602 | // Convert Float to Signed/Unsigned Doubleword with truncation |
| 7603 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, |
| 7604 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7605 | let Predicates = [HasAVX512] in { |
| 7606 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 7607 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 7608 | OpNodeRnd>, EVEX_V512; |
| 7609 | } |
| 7610 | let Predicates = [HasVLX] in { |
| 7611 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 7612 | EVEX_V128; |
| 7613 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 7614 | EVEX_V256; |
| 7615 | } |
| 7616 | } |
| 7617 | |
| 7618 | // Convert Float to Signed/Unsigned Doubleword |
| 7619 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, |
| 7620 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7621 | let Predicates = [HasAVX512] in { |
| 7622 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 7623 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 7624 | OpNodeRnd>, EVEX_V512; |
| 7625 | } |
| 7626 | let Predicates = [HasVLX] in { |
| 7627 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 7628 | EVEX_V128; |
| 7629 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 7630 | EVEX_V256; |
| 7631 | } |
| 7632 | } |
| 7633 | |
| 7634 | // Convert Double to Signed/Unsigned Doubleword with truncation |
| Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 7635 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7636 | SDNode OpNode128, SDNode OpNodeRnd> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7637 | let Predicates = [HasAVX512] in { |
| 7638 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 7639 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 7640 | OpNodeRnd>, EVEX_V512; |
| 7641 | } |
| 7642 | let Predicates = [HasVLX] in { |
| 7643 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 7644 | // memory forms of these instructions in Asm Parser. They have the same |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7645 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7646 | // due to the same reason. |
| Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 7647 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, |
| 7648 | OpNode128, "{1to2}", "{x}">, EVEX_V128; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7649 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 7650 | "{1to4}", "{y}">, EVEX_V256; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7651 | |
| 7652 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7653 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7654 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7655 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>; |
| 7656 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7657 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7658 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7659 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7660 | } |
| 7661 | } |
| 7662 | |
| 7663 | // Convert Double to Signed/Unsigned Doubleword |
| 7664 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, |
| 7665 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7666 | let Predicates = [HasAVX512] in { |
| 7667 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 7668 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 7669 | OpNodeRnd>, EVEX_V512; |
| 7670 | } |
| 7671 | let Predicates = [HasVLX] in { |
| 7672 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 7673 | // memory forms of these instructions in Asm Parcer. They have the same |
| 7674 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7675 | // due to the same reason. |
| 7676 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 7677 | "{1to2}", "{x}">, EVEX_V128; |
| 7678 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 7679 | "{1to4}", "{y}">, EVEX_V256; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7680 | |
| 7681 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7682 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7683 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7684 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>; |
| 7685 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7686 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7687 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7688 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7689 | } |
| 7690 | } |
| 7691 | |
| 7692 | // Convert Double to Signed/Unsigned Quardword |
| 7693 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, |
| 7694 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7695 | let Predicates = [HasDQI] in { |
| 7696 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 7697 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 7698 | OpNodeRnd>, EVEX_V512; |
| 7699 | } |
| 7700 | let Predicates = [HasDQI, HasVLX] in { |
| 7701 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 7702 | EVEX_V128; |
| 7703 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 7704 | EVEX_V256; |
| 7705 | } |
| 7706 | } |
| 7707 | |
| 7708 | // Convert Double to Signed/Unsigned Quardword with truncation |
| 7709 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, |
| 7710 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7711 | let Predicates = [HasDQI] in { |
| 7712 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 7713 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 7714 | OpNodeRnd>, EVEX_V512; |
| 7715 | } |
| 7716 | let Predicates = [HasDQI, HasVLX] in { |
| 7717 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 7718 | EVEX_V128; |
| 7719 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 7720 | EVEX_V256; |
| 7721 | } |
| 7722 | } |
| 7723 | |
| 7724 | // Convert Signed/Unsigned Quardword to Double |
| 7725 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, |
| 7726 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7727 | let Predicates = [HasDQI] in { |
| 7728 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>, |
| 7729 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, |
| 7730 | OpNodeRnd>, EVEX_V512; |
| 7731 | } |
| 7732 | let Predicates = [HasDQI, HasVLX] in { |
| 7733 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>, |
| 7734 | EVEX_V128; |
| 7735 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>, |
| 7736 | EVEX_V256; |
| 7737 | } |
| 7738 | } |
| 7739 | |
| 7740 | // Convert Float to Signed/Unsigned Quardword |
| 7741 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, |
| 7742 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7743 | let Predicates = [HasDQI] in { |
| 7744 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 7745 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 7746 | OpNodeRnd>, EVEX_V512; |
| 7747 | } |
| 7748 | let Predicates = [HasDQI, HasVLX] in { |
| 7749 | // Explicitly specified broadcast string, since we take only 2 elements |
| 7750 | // from v4f32x_info source |
| 7751 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7752 | "{1to2}", "", f64mem>, EVEX_V128; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7753 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 7754 | EVEX_V256; |
| 7755 | } |
| 7756 | } |
| 7757 | |
| 7758 | // Convert Float to Signed/Unsigned Quardword with truncation |
| Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7759 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7760 | SDNode OpNode128, SDNode OpNodeRnd> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7761 | let Predicates = [HasDQI] in { |
| 7762 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 7763 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 7764 | OpNodeRnd>, EVEX_V512; |
| 7765 | } |
| 7766 | let Predicates = [HasDQI, HasVLX] in { |
| 7767 | // Explicitly specified broadcast string, since we take only 2 elements |
| 7768 | // from v4f32x_info source |
| Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7769 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128, |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7770 | "{1to2}", "", f64mem>, EVEX_V128; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7771 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 7772 | EVEX_V256; |
| 7773 | } |
| 7774 | } |
| 7775 | |
| 7776 | // Convert Signed/Unsigned Quardword to Float |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7777 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7778 | SDNode OpNode128, SDNode OpNodeRnd> { |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7779 | let Predicates = [HasDQI] in { |
| 7780 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>, |
| 7781 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, |
| 7782 | OpNodeRnd>, EVEX_V512; |
| 7783 | } |
| 7784 | let Predicates = [HasDQI, HasVLX] in { |
| 7785 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 7786 | // memory forms of these instructions in Asm Parcer. They have the same |
| 7787 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7788 | // due to the same reason. |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7789 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7790 | "{1to2}", "{x}">, EVEX_V128; |
| 7791 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, |
| 7792 | "{1to4}", "{y}">, EVEX_V256; |
| Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7793 | |
| 7794 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7795 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7796 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7797 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>; |
| 7798 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7799 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7800 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7801 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7802 | } |
| 7803 | } |
| 7804 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7805 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>, |
| Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7806 | XS, EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7807 | |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7808 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, |
| 7809 | X86VSintToFpRnd>, |
| 7810 | PS, EVEX_CD8<32, CD8VF>; |
| 7811 | |
| 7812 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint, |
| Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7813 | X86cvttp2siRnd>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7814 | XS, EVEX_CD8<32, CD8VF>; |
| 7815 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7816 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si, |
| Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7817 | X86cvttp2siRnd>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7818 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7819 | |
| 7820 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint, |
| Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7821 | X86cvttp2uiRnd>, PS, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7822 | EVEX_CD8<32, CD8VF>; |
| 7823 | |
| Craig Topper | f334ac19 | 2016-11-09 07:48:51 +0000 | [diff] [blame] | 7824 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint, |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7825 | X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7826 | EVEX_CD8<64, CD8VF>; |
| 7827 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7828 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7829 | XS, EVEX_CD8<32, CD8VH>; |
| 7830 | |
| 7831 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, |
| 7832 | X86VUintToFpRnd>, XD, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7833 | EVEX_CD8<32, CD8VF>; |
| 7834 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7835 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int, |
| 7836 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7837 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7838 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int, |
| 7839 | X86cvtp2IntRnd>, XD, VEX_W, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7840 | EVEX_CD8<64, CD8VF>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7841 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7842 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt, |
| 7843 | X86cvtp2UIntRnd>, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7844 | PS, EVEX_CD8<32, CD8VF>; |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7845 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt, |
| 7846 | X86cvtp2UIntRnd>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7847 | PS, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7848 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7849 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int, |
| 7850 | X86cvtp2IntRnd>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7851 | PD, EVEX_CD8<64, CD8VF>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7852 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7853 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int, |
| 7854 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7855 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7856 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt, |
| 7857 | X86cvtp2UIntRnd>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7858 | PD, EVEX_CD8<64, CD8VF>; |
| 7859 | |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7860 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt, |
| 7861 | X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7862 | |
| 7863 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint, |
| Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7864 | X86cvttp2siRnd>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7865 | PD, EVEX_CD8<64, CD8VF>; |
| 7866 | |
| Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7867 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si, |
| Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7868 | X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7869 | |
| 7870 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint, |
| Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7871 | X86cvttp2uiRnd>, VEX_W, |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7872 | PD, EVEX_CD8<64, CD8VF>; |
| 7873 | |
| Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7874 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui, |
| Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7875 | X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7876 | |
| 7877 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7878 | X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7879 | |
| 7880 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7881 | X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7882 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7883 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7884 | X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7885 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7886 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP, |
| Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7887 | X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7888 | |
| Craig Topper | e38c57a | 2015-11-27 05:44:02 +0000 | [diff] [blame] | 7889 | let Predicates = [HasAVX512, NoVLX] in { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7890 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7891 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7892 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7893 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7894 | |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7895 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 7896 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7897 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7898 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7899 | |
| Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 7900 | def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))), |
| 7901 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7902 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7903 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 7904 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7905 | def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))), |
| Craig Topper | f334ac19 | 2016-11-09 07:48:51 +0000 | [diff] [blame] | 7906 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
| 7907 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7908 | VR128X:$src, sub_xmm)))), sub_xmm)>; |
| 7909 | |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7910 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 7911 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7912 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7913 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7914 | |
| Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7915 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 7916 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7917 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7918 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7919 | |
| Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 7920 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 7921 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7922 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7923 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 7924 | |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7925 | def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))), |
| Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 7926 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 7927 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7928 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7929 | } |
| 7930 | |
| Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 7931 | let Predicates = [HasAVX512, HasVLX] in { |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7932 | let AddedComplexity = 15 in { |
| 7933 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| 7934 | (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7935 | (VCVTPD2DQZ128rr VR128X:$src)>; |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7936 | def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert |
| 7937 | (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7938 | (VCVTPD2UDQZ128rr VR128X:$src)>; |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7939 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7940 | (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7941 | (VCVTTPD2DQZ128rr VR128X:$src)>; |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7942 | def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert |
| Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7943 | (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7944 | (VCVTTPD2UDQZ128rr VR128X:$src)>; |
| Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7945 | } |
| Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 7946 | } |
| 7947 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7948 | let Predicates = [HasAVX512] in { |
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7949 | def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))), |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7950 | (VCVTPD2PSZrm addr:$src)>; |
| 7951 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 7952 | (VCVTPS2PDZrm addr:$src)>; |
| 7953 | } |
| 7954 | |
| Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7955 | let Predicates = [HasDQI, HasVLX] in { |
| 7956 | let AddedComplexity = 15 in { |
| 7957 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7958 | (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7959 | (VCVTQQ2PSZ128rr VR128X:$src)>; |
| Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7960 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7961 | (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))), |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7962 | (VCVTUQQ2PSZ128rr VR128X:$src)>; |
| Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7963 | } |
| 7964 | } |
| 7965 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7966 | let Predicates = [HasDQI, NoVLX] in { |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7967 | def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))), |
| 7968 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 7969 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7970 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7971 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7972 | def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))), |
| 7973 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr |
| 7974 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7975 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 7976 | |
| 7977 | def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))), |
| 7978 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 7979 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7980 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7981 | |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7982 | def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))), |
| 7983 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 7984 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7985 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7986 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7987 | def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))), |
| 7988 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr |
| 7989 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7990 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 7991 | |
| 7992 | def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))), |
| 7993 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 7994 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7995 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7996 | |
| 7997 | def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))), |
| 7998 | (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr |
| 7999 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8000 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 8001 | |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 8002 | def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))), |
| 8003 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 8004 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8005 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 8006 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 8007 | def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))), |
| 8008 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 8009 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8010 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 8011 | |
| 8012 | def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))), |
| 8013 | (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr |
| 8014 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8015 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 8016 | |
| Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 8017 | def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))), |
| 8018 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 8019 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8020 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 8021 | |
| Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 8022 | def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))), |
| 8023 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 8024 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 8025 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 8026 | } |
| 8027 | |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 8028 | //===----------------------------------------------------------------------===// |
| 8029 | // Half precision conversion instructions |
| 8030 | //===----------------------------------------------------------------------===// |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8031 | multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8032 | X86MemOperand x86memop, PatFrag ld_frag> { |
| 8033 | defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 8034 | "vcvtph2ps", "$src", "$src", |
| 8035 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 8036 | (i32 FROUND_CURRENT))>, T8PD; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8037 | defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src), |
| 8038 | "vcvtph2ps", "$src", "$src", |
| 8039 | (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))), |
| 8040 | (i32 FROUND_CURRENT))>, T8PD; |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8041 | } |
| 8042 | |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8043 | multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8044 | defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 8045 | "vcvtph2ps", "{sae}, $src", "$src, {sae}", |
| 8046 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 8047 | (i32 FROUND_NO_EXC))>, T8PD, EVEX_B; |
| 8048 | |
| 8049 | } |
| 8050 | |
| 8051 | let Predicates = [HasAVX512] in { |
| 8052 | defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>, |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8053 | avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>, |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8054 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 8055 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8056 | defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem, |
| Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 8057 | loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| 8058 | defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem, |
| 8059 | loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 8060 | } |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 8061 | } |
| 8062 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8063 | multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8064 | X86MemOperand x86memop> { |
| 8065 | defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
| Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 8066 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 8067 | "vcvtps2ph", "$src2, $src1", "$src1, $src2", |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8068 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
| Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 8069 | (i32 imm:$src2)), |
| Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 8070 | NoItinerary, 0, 0, X86select>, AVX512AIi8Base; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8071 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 8072 | (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2), |
| 8073 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 8074 | [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1), |
| Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 8075 | (i32 imm:$src2))), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8076 | addr:$dst)]>; |
| 8077 | let hasSideEffects = 0, mayStore = 1 in |
| 8078 | def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 8079 | (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2), |
| 8080 | "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 8081 | []>, EVEX_K; |
| Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 8082 | } |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8083 | multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
| Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 8084 | let hasSideEffects = 0 in |
| 8085 | defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest, |
| 8086 | (outs _dest.RC:$dst), |
| Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 8087 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 8088 | "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", |
| Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 8089 | []>, EVEX_B, AVX512AIi8Base; |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8090 | } |
| 8091 | let Predicates = [HasAVX512] in { |
| 8092 | defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>, |
| 8093 | avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>, |
| 8094 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 8095 | let Predicates = [HasVLX] in { |
| 8096 | defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>, |
| 8097 | EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 8098 | defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>, |
| Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 8099 | EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 8100 | } |
| 8101 | } |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8102 | |
| Craig Topper | 9820e34 | 2016-09-20 05:44:47 +0000 | [diff] [blame] | 8103 | // Patterns for matching conversions from float to half-float and vice versa. |
| Craig Topper | b3b5033 | 2016-09-19 02:53:37 +0000 | [diff] [blame] | 8104 | let Predicates = [HasVLX] in { |
| 8105 | // Use MXCSR.RC for rounding instead of explicitly specifying the default |
| 8106 | // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the |
| 8107 | // configurations we support (the default). However, falling back to MXCSR is |
| 8108 | // more consistent with other instructions, which are always controlled by it. |
| 8109 | // It's encoded as 0b100. |
| 8110 | def : Pat<(fp_to_f16 FR32X:$src), |
| 8111 | (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr |
| 8112 | (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>; |
| 8113 | |
| 8114 | def : Pat<(f16_to_fp GR16:$src), |
| 8115 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 8116 | (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >; |
| 8117 | |
| 8118 | def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))), |
| 8119 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 8120 | (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >; |
| 8121 | } |
| 8122 | |
| Craig Topper | 9820e34 | 2016-09-20 05:44:47 +0000 | [diff] [blame] | 8123 | // Patterns for matching float to half-float conversion when AVX512 is supported |
| 8124 | // but F16C isn't. In that case we have to use 512-bit vectors. |
| 8125 | let Predicates = [HasAVX512, NoVLX, NoF16C] in { |
| 8126 | def : Pat<(fp_to_f16 FR32X:$src), |
| 8127 | (i16 (EXTRACT_SUBREG |
| 8128 | (VMOVPDI2DIZrr |
| 8129 | (v8i16 (EXTRACT_SUBREG |
| 8130 | (VCVTPS2PHZrr |
| 8131 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), |
| 8132 | (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), |
| 8133 | sub_xmm), 4), sub_xmm))), sub_16bit))>; |
| 8134 | |
| 8135 | def : Pat<(f16_to_fp GR16:$src), |
| 8136 | (f32 (COPY_TO_REGCLASS |
| 8137 | (v4f32 (EXTRACT_SUBREG |
| 8138 | (VCVTPH2PSZrr |
| 8139 | (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), |
| 8140 | (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), |
| 8141 | sub_xmm)), sub_xmm)), FR32X))>; |
| 8142 | |
| 8143 | def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))), |
| 8144 | (f32 (COPY_TO_REGCLASS |
| 8145 | (v4f32 (EXTRACT_SUBREG |
| 8146 | (VCVTPH2PSZrr |
| 8147 | (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), |
| 8148 | (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), |
| 8149 | sub_xmm), 4)), sub_xmm)), FR32X))>; |
| 8150 | } |
| 8151 | |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8152 | // Unordered/Ordered scalar fp compare with Sea and set EFLAGS |
| Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 8153 | multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8154 | string OpcodeStr> { |
| Craig Topper | 07a7d56 | 2017-07-23 03:59:39 +0000 | [diff] [blame] | 8155 | let hasSideEffects = 0 in |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8156 | def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2), |
| 8157 | !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), |
| Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 8158 | [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8159 | Sched<[WriteFAdd]>; |
| 8160 | } |
| 8161 | |
| 8162 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 8163 | defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8164 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 8165 | defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8166 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 8167 | defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8168 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 8169 | defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">, |
| Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 8170 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 8171 | } |
| 8172 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8173 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 8174 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 8175 | "ucomiss">, PS, EVEX, VEX_LIG, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8176 | EVEX_CD8<32, CD8VT1>; |
| 8177 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 8178 | "ucomisd">, PD, EVEX, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8179 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 8180 | let Pattern = []<dag> in { |
| Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 8181 | defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, |
| Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 8182 | "comiss">, PS, EVEX, VEX_LIG, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8183 | EVEX_CD8<32, CD8VT1>; |
| Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 8184 | defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, |
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 8185 | "comisd">, PD, EVEX, |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8186 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 8187 | } |
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 8188 | let isCodeGenOnly = 1 in { |
| Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 8189 | defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem, |
| 8190 | sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG, |
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 8191 | EVEX_CD8<32, CD8VT1>; |
| Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 8192 | defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem, |
| 8193 | sse_load_f64, "ucomisd">, PD, EVEX, |
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 8194 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8195 | |
| Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 8196 | defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem, |
| 8197 | sse_load_f32, "comiss">, PS, EVEX, VEX_LIG, |
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 8198 | EVEX_CD8<32, CD8VT1>; |
| Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 8199 | defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem, |
| 8200 | sse_load_f64, "comisd">, PD, EVEX, |
| Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 8201 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 8202 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8203 | } |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8204 | |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8205 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8206 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8207 | X86VectorVTInfo _> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8208 | let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8209 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8210 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 8211 | "$src2, $src1", "$src1, $src2", |
| 8212 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V; |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8213 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 8214 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8215 | "$src2, $src1", "$src1, $src2", |
| 8216 | (OpNode (_.VT _.RC:$src1), |
| 8217 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8218 | } |
| 8219 | } |
| 8220 | |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8221 | defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>, |
| 8222 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 8223 | defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>, |
| 8224 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
| 8225 | defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>, |
| 8226 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 8227 | defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>, |
| 8228 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8229 | |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8230 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 8231 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8232 | X86VectorVTInfo _> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8233 | let ExeDomain = _.ExeDomain in { |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8234 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8235 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 8236 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8237 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8238 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 8239 | (OpNode (_.FloatVT |
| 8240 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; |
| 8241 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8242 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 8243 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 8244 | (OpNode (_.FloatVT |
| 8245 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 8246 | EVEX, T8PD, EVEX_B; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8247 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8248 | } |
| Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 8249 | |
| 8250 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 8251 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, |
| 8252 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 8253 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, |
| 8254 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 8255 | |
| 8256 | // Define only if AVX512VL feature is present. |
| 8257 | let Predicates = [HasVLX] in { |
| 8258 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 8259 | OpNode, v4f32x_info>, |
| 8260 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 8261 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 8262 | OpNode, v8f32x_info>, |
| 8263 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 8264 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 8265 | OpNode, v2f64x_info>, |
| 8266 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 8267 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 8268 | OpNode, v4f64x_info>, |
| 8269 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 8270 | } |
| 8271 | } |
| 8272 | |
| 8273 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>; |
| 8274 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>; |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8275 | |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8276 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8277 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 8278 | SDNode OpNode> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8279 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8280 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8281 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 8282 | "$src2, $src1", "$src1, $src2", |
| 8283 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 8284 | (i32 FROUND_CURRENT))>; |
| 8285 | |
| 8286 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8287 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 8288 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8289 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 8290 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8291 | |
| 8292 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 8293 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8294 | "$src2, $src1", "$src1, $src2", |
| 8295 | (OpNode (_.VT _.RC:$src1), |
| 8296 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 8297 | (i32 FROUND_CURRENT))>; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8298 | } |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8299 | } |
| 8300 | |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8301 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 8302 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, |
| 8303 | EVEX_CD8<32, CD8VT1>; |
| 8304 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, |
| 8305 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| 8306 | } |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8307 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8308 | let Predicates = [HasERI] in { |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8309 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V; |
| 8310 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; |
| 8311 | } |
| Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 8312 | |
| 8313 | defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V; |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8314 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8315 | |
| 8316 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 8317 | SDNode OpNode> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8318 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8319 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8320 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 8321 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; |
| 8322 | |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8323 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8324 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 8325 | (OpNode (_.FloatVT |
| Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 8326 | (bitconvert (_.LdFrag addr:$src))), |
| 8327 | (i32 FROUND_CURRENT))>; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8328 | |
| 8329 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 8330 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8331 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8332 | (OpNode (_.FloatVT |
| 8333 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| 8334 | (i32 FROUND_CURRENT))>, EVEX_B; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8335 | } |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8336 | } |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8337 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 8338 | SDNode OpNode> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8339 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8340 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8341 | (ins _.RC:$src), OpcodeStr, |
| 8342 | "{sae}, $src", "$src, {sae}", |
| 8343 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B; |
| 8344 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8345 | |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8346 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 8347 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8348 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| 8349 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8350 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8351 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| 8352 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8353 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8354 | |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8355 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, |
| 8356 | SDNode OpNode> { |
| 8357 | // Define only if AVX512VL feature is present. |
| 8358 | let Predicates = [HasVLX] in { |
| 8359 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>, |
| 8360 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; |
| 8361 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>, |
| 8362 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; |
| 8363 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>, |
| 8364 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 8365 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>, |
| 8366 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 8367 | } |
| 8368 | } |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8369 | let Predicates = [HasERI] in { |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8370 | |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8371 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX; |
| 8372 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX; |
| 8373 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX; |
| 8374 | } |
| 8375 | defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>, |
| 8376 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX; |
| 8377 | |
| 8378 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, |
| 8379 | SDNode OpNodeRnd, X86VectorVTInfo _>{ |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8380 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8381 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8382 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", |
| 8383 | (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>, |
| 8384 | EVEX, EVEX_B, EVEX_RC; |
| Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 8385 | } |
| Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 8386 | |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8387 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 8388 | SDNode OpNode, X86VectorVTInfo _>{ |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8389 | let ExeDomain = _.ExeDomain in { |
| Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 8390 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8391 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 8392 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8393 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8394 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 8395 | (OpNode (_.FloatVT |
| 8396 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8397 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8398 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8399 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 8400 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 8401 | (OpNode (_.FloatVT |
| 8402 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 8403 | EVEX, EVEX_B; |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8404 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8405 | } |
| 8406 | |
| Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 8407 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| 8408 | SDNode OpNode> { |
| 8409 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 8410 | v16f32_info>, |
| 8411 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 8412 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 8413 | v8f64_info>, |
| 8414 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 8415 | // Define only if AVX512VL feature is present. |
| 8416 | let Predicates = [HasVLX] in { |
| 8417 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 8418 | OpNode, v4f32x_info>, |
| 8419 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 8420 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 8421 | OpNode, v8f32x_info>, |
| 8422 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 8423 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 8424 | OpNode, v2f64x_info>, |
| 8425 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 8426 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 8427 | OpNode, v4f64x_info>, |
| 8428 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 8429 | } |
| 8430 | } |
| 8431 | |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8432 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, |
| 8433 | SDNode OpNodeRnd> { |
| 8434 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd, |
| 8435 | v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 8436 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd, |
| 8437 | v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 8438 | } |
| 8439 | |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8440 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 8441 | string SUFF, SDNode OpNode, SDNode OpNodeRnd> { |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8442 | let ExeDomain = _.ExeDomain in { |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8443 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8444 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 8445 | "$src2, $src1", "$src1, $src2", |
| 8446 | (OpNodeRnd (_.VT _.RC:$src1), |
| 8447 | (_.VT _.RC:$src2), |
| 8448 | (i32 FROUND_CURRENT))>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8449 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8450 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 8451 | "$src2, $src1", "$src1, $src2", |
| 8452 | (OpNodeRnd (_.VT _.RC:$src1), |
| 8453 | (_.VT (scalar_to_vector |
| 8454 | (_.ScalarLdFrag addr:$src2))), |
| 8455 | (i32 FROUND_CURRENT))>; |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8456 | |
| 8457 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8458 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 8459 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 8460 | (OpNodeRnd (_.VT _.RC:$src1), |
| 8461 | (_.VT _.RC:$src2), |
| 8462 | (i32 imm:$rc))>, |
| 8463 | EVEX_B, EVEX_RC; |
| 8464 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8465 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
| Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 8466 | def r : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8467 | (ins _.FRC:$src1, _.FRC:$src2), |
| 8468 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 8469 | |
| 8470 | let mayLoad = 1 in |
| Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 8471 | def m : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8472 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 8473 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 8474 | } |
| Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 8475 | } |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8476 | |
| 8477 | def : Pat<(_.EltVT (OpNode _.FRC:$src)), |
| 8478 | (!cast<Instruction>(NAME#SUFF#Zr) |
| 8479 | (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>; |
| 8480 | |
| 8481 | def : Pat<(_.EltVT (OpNode (load addr:$src))), |
| 8482 | (!cast<Instruction>(NAME#SUFF#Zm) |
| Dimitry Andric | db417b6 | 2016-02-19 20:14:11 +0000 | [diff] [blame] | 8483 | (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>; |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8484 | } |
| 8485 | |
| 8486 | multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> { |
| 8487 | defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt, |
| 8488 | X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS; |
| 8489 | defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt, |
| 8490 | X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W; |
| 8491 | } |
| 8492 | |
| Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 8493 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>, |
| 8494 | avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8495 | |
| Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 8496 | defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8497 | |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8498 | let Predicates = [HasAVX512] in { |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8499 | def : Pat<(f32 (X86frsqrt FR32X:$src)), |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8500 | (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>; |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8501 | def : Pat<(f32 (X86frsqrt (load addr:$src))), |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8502 | (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8503 | Requires<[OptForSize]>; |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8504 | def : Pat<(f32 (X86frcp FR32X:$src)), |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8505 | (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>; |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8506 | def : Pat<(f32 (X86frcp (load addr:$src))), |
| Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 8507 | (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8508 | Requires<[OptForSize]>; |
| Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 8509 | } |
| 8510 | |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8511 | multiclass |
| 8512 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 8513 | |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8514 | let ExeDomain = _.ExeDomain in { |
| 8515 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8516 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 8517 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8518 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8519 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 8520 | |
| 8521 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8522 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8523 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", |
| 8524 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 8525 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8526 | |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8527 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8528 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 8529 | OpcodeStr, |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8530 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8531 | (_.VT (X86RndScales (_.VT _.RC:$src1), |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8532 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 8533 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 8534 | } |
| 8535 | let Predicates = [HasAVX512] in { |
| 8536 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS |
| 8537 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8538 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8539 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS |
| 8540 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8541 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8542 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS |
| 8543 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8544 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8545 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS |
| 8546 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 8547 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; |
| 8548 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS |
| 8549 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 8550 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; |
| 8551 | |
| 8552 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 8553 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8554 | addr:$src, (i32 0x9))), _.FRC)>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8555 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 8556 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8557 | addr:$src, (i32 0xa))), _.FRC)>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8558 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 8559 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8560 | addr:$src, (i32 0xb))), _.FRC)>; |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8561 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 8562 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 8563 | addr:$src, (i32 0x4))), _.FRC)>; |
| 8564 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 8565 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 8566 | addr:$src, (i32 0xc))), _.FRC)>; |
| 8567 | } |
| Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 8568 | } |
| 8569 | |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8570 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, |
| 8571 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8572 | |
| Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 8573 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, |
| 8574 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; |
| Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 8575 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8576 | //------------------------------------------------- |
| 8577 | // Integer truncate and extend operations |
| 8578 | //------------------------------------------------- |
| 8579 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8580 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8581 | X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo, |
| 8582 | X86MemOperand x86memop> { |
| Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 8583 | let ExeDomain = DestInfo.ExeDomain in |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8584 | defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), |
| 8585 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", |
| 8586 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, |
| 8587 | EVEX, T8XS; |
| 8588 | |
| 8589 | // for intrinsic patter match |
| 8590 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 8591 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 8592 | undef)), |
| 8593 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 8594 | SrcInfo.RC:$src1)>; |
| 8595 | |
| 8596 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 8597 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 8598 | DestInfo.ImmAllZerosV)), |
| 8599 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 8600 | SrcInfo.RC:$src1)>; |
| 8601 | |
| 8602 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 8603 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 8604 | DestInfo.RC:$src0)), |
| 8605 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0, |
| 8606 | DestInfo.KRCWM:$mask , |
| 8607 | SrcInfo.RC:$src1)>; |
| 8608 | |
| Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 8609 | let mayStore = 1, mayLoad = 1, hasSideEffects = 0, |
| 8610 | ExeDomain = DestInfo.ExeDomain in { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8611 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), |
| 8612 | (ins x86memop:$dst, SrcInfo.RC:$src), |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 8613 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8614 | []>, EVEX; |
| 8615 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8616 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 8617 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 8618 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 8619 | []>, EVEX, EVEX_K; |
| Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 8620 | }//mayStore = 1, mayLoad = 1, hasSideEffects = 0 |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8621 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8622 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8623 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, |
| 8624 | X86VectorVTInfo DestInfo, |
| 8625 | PatFrag truncFrag, PatFrag mtruncFrag > { |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8626 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8627 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), |
| 8628 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) |
| 8629 | addr:$dst, SrcInfo.RC:$src)>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8630 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8631 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, |
| 8632 | (SrcInfo.VT SrcInfo.RC:$src)), |
| 8633 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) |
| 8634 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; |
| 8635 | } |
| 8636 | |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8637 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8638 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 8639 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 8640 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 8641 | X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag, |
| 8642 | Predicate prd = HasAVX512>{ |
| 8643 | |
| 8644 | let Predicates = [HasVLX, prd] in { |
| 8645 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 8646 | DestInfoZ128, x86memopZ128>, |
| 8647 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 8648 | truncFrag, mtruncFrag>, EVEX_V128; |
| 8649 | |
| 8650 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 8651 | DestInfoZ256, x86memopZ256>, |
| 8652 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 8653 | truncFrag, mtruncFrag>, EVEX_V256; |
| 8654 | } |
| 8655 | let Predicates = [prd] in |
| 8656 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 8657 | DestInfoZ, x86memopZ>, |
| 8658 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 8659 | truncFrag, mtruncFrag>, EVEX_V512; |
| 8660 | } |
| 8661 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8662 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8663 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8664 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 8665 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8666 | StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8667 | } |
| 8668 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8669 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8670 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8671 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 8672 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8673 | StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8674 | } |
| 8675 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8676 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8677 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8678 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 8679 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8680 | StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8681 | } |
| 8682 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8683 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8684 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8685 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 8686 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8687 | StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8688 | } |
| 8689 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8690 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8691 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8692 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 8693 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8694 | StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8695 | } |
| 8696 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8697 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8698 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8699 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 8700 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8701 | StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8702 | } |
| 8703 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8704 | defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc, |
| 8705 | truncstorevi8, masked_truncstorevi8>; |
| 8706 | defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, |
| 8707 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 8708 | defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, |
| 8709 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8710 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8711 | defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc, |
| 8712 | truncstorevi16, masked_truncstorevi16>; |
| 8713 | defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, |
| 8714 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| 8715 | defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, |
| 8716 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8717 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8718 | defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc, |
| 8719 | truncstorevi32, masked_truncstorevi32>; |
| 8720 | defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, |
| 8721 | truncstore_s_vi32, masked_truncstore_s_vi32>; |
| 8722 | defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, |
| 8723 | truncstore_us_vi32, masked_truncstore_us_vi32>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8724 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8725 | defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc, |
| 8726 | truncstorevi8, masked_truncstorevi8>; |
| 8727 | defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, |
| 8728 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 8729 | defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, |
| 8730 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8731 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8732 | defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc, |
| 8733 | truncstorevi16, masked_truncstorevi16>; |
| 8734 | defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, |
| 8735 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| 8736 | defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, |
| 8737 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
| Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8738 | |
| Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8739 | defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc, |
| 8740 | truncstorevi8, masked_truncstorevi8>; |
| 8741 | defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, |
| 8742 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 8743 | defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, |
| 8744 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8745 | |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8746 | let Predicates = [HasAVX512, NoVLX] in { |
| 8747 | def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))), |
| 8748 | (v8i16 (EXTRACT_SUBREG |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8749 | (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8750 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 8751 | def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))), |
| 8752 | (v4i32 (EXTRACT_SUBREG |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8753 | (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8754 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 8755 | } |
| 8756 | |
| 8757 | let Predicates = [HasBWI, NoVLX] in { |
| 8758 | def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))), |
| Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8759 | (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF), |
| Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8760 | VR256X:$src, sub_ymm))), sub_xmm))>; |
| 8761 | } |
| 8762 | |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8763 | multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, |
| Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 8764 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8765 | X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{ |
| Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 8766 | let ExeDomain = DestInfo.ExeDomain in { |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8767 | defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 8768 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", |
| 8769 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 8770 | EVEX; |
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 8771 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8772 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 8773 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", |
| 8774 | (DestInfo.VT (LdFrag addr:$src))>, |
| 8775 | EVEX; |
| Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 8776 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8777 | } |
| 8778 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8779 | multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8780 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8781 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 8782 | let Predicates = [HasVLX, HasBWI] in { |
| 8783 | defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8784 | v16i8x_info, i64mem, LdFrag, InVecNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8785 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128; |
| Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 8786 | |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8787 | defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8788 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8789 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256; |
| 8790 | } |
| 8791 | let Predicates = [HasBWI] in { |
| 8792 | defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8793 | v32i8x_info, i256mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8794 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512; |
| 8795 | } |
| 8796 | } |
| 8797 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8798 | multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8799 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8800 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 8801 | let Predicates = [HasVLX, HasAVX512] in { |
| 8802 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8803 | v16i8x_info, i32mem, LdFrag, InVecNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8804 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128; |
| 8805 | |
| 8806 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8807 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8808 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256; |
| 8809 | } |
| 8810 | let Predicates = [HasAVX512] in { |
| 8811 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8812 | v16i8x_info, i128mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8813 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512; |
| 8814 | } |
| 8815 | } |
| 8816 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8817 | multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8818 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8819 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 8820 | let Predicates = [HasVLX, HasAVX512] in { |
| 8821 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8822 | v16i8x_info, i16mem, LdFrag, InVecNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8823 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128; |
| 8824 | |
| 8825 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8826 | v16i8x_info, i32mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8827 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256; |
| 8828 | } |
| 8829 | let Predicates = [HasAVX512] in { |
| 8830 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8831 | v16i8x_info, i64mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8832 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512; |
| 8833 | } |
| 8834 | } |
| 8835 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8836 | multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8837 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8838 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 8839 | let Predicates = [HasVLX, HasAVX512] in { |
| 8840 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8841 | v8i16x_info, i64mem, LdFrag, InVecNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8842 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128; |
| 8843 | |
| 8844 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8845 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8846 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256; |
| 8847 | } |
| 8848 | let Predicates = [HasAVX512] in { |
| 8849 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8850 | v16i16x_info, i256mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8851 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512; |
| 8852 | } |
| 8853 | } |
| 8854 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8855 | multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8856 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8857 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 8858 | let Predicates = [HasVLX, HasAVX512] in { |
| 8859 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8860 | v8i16x_info, i32mem, LdFrag, InVecNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8861 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128; |
| 8862 | |
| 8863 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8864 | v8i16x_info, i64mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8865 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256; |
| 8866 | } |
| 8867 | let Predicates = [HasAVX512] in { |
| 8868 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8869 | v8i16x_info, i128mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8870 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512; |
| 8871 | } |
| 8872 | } |
| 8873 | |
| Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8874 | multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8875 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8876 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { |
| 8877 | |
| 8878 | let Predicates = [HasVLX, HasAVX512] in { |
| 8879 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8880 | v4i32x_info, i64mem, LdFrag, InVecNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8881 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; |
| 8882 | |
| 8883 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8884 | v4i32x_info, i128mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8885 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; |
| 8886 | } |
| 8887 | let Predicates = [HasAVX512] in { |
| 8888 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8889 | v8i32x_info, i256mem, LdFrag, OpNode>, |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8890 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; |
| 8891 | } |
| 8892 | } |
| 8893 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8894 | defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">; |
| 8895 | defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">; |
| 8896 | defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">; |
| 8897 | defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">; |
| 8898 | defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">; |
| 8899 | defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8900 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8901 | defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">; |
| 8902 | defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">; |
| 8903 | defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">; |
| 8904 | defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">; |
| 8905 | defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">; |
| 8906 | defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">; |
| Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8907 | |
| Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 8908 | // EXTLOAD patterns, implemented using vpmovz |
| Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8909 | multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To, |
| 8910 | X86VectorVTInfo From, PatFrag LdFrag> { |
| 8911 | def : Pat<(To.VT (LdFrag addr:$src)), |
| 8912 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>; |
| 8913 | def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)), |
| 8914 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0, |
| 8915 | To.KRC:$mask, addr:$src)>; |
| 8916 | def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), |
| 8917 | To.ImmAllZerosV)), |
| 8918 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask, |
| 8919 | addr:$src)>; |
| 8920 | } |
| 8921 | |
| 8922 | let Predicates = [HasVLX, HasBWI] in { |
| 8923 | defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>; |
| 8924 | defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>; |
| 8925 | } |
| 8926 | let Predicates = [HasBWI] in { |
| 8927 | defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>; |
| 8928 | } |
| 8929 | let Predicates = [HasVLX, HasAVX512] in { |
| 8930 | defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>; |
| 8931 | defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>; |
| 8932 | defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>; |
| 8933 | defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>; |
| 8934 | defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>; |
| 8935 | defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>; |
| 8936 | defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>; |
| 8937 | defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>; |
| 8938 | defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>; |
| 8939 | defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>; |
| 8940 | } |
| 8941 | let Predicates = [HasAVX512] in { |
| 8942 | defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>; |
| 8943 | defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>; |
| 8944 | defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>; |
| 8945 | defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>; |
| 8946 | defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>; |
| 8947 | } |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8948 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8949 | multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp, |
| 8950 | SDNode InVecOp, PatFrag ExtLoad16> { |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8951 | // 128-bit patterns |
| 8952 | let Predicates = [HasVLX, HasBWI] in { |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8953 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8954 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8955 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8956 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8957 | def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8958 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8959 | def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8960 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8961 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8962 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| 8963 | } |
| 8964 | let Predicates = [HasVLX] in { |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8965 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8966 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8967 | def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8968 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8969 | def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8970 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8971 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8972 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| 8973 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8974 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8975 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8976 | def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8977 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8978 | def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8979 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8980 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8981 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| 8982 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8983 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8984 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8985 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8986 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8987 | def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8988 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8989 | def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8990 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8991 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8992 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| 8993 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8994 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8995 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8996 | def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8997 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8998 | def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8999 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9000 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9001 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| 9002 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9003 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9004 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9005 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9006 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9007 | def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9008 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9009 | def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9010 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9011 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))), |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9012 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| 9013 | } |
| 9014 | // 256-bit patterns |
| 9015 | let Predicates = [HasVLX, HasBWI] in { |
| 9016 | def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9017 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 9018 | def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 9019 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 9020 | def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 9021 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 9022 | } |
| 9023 | let Predicates = [HasVLX] in { |
| 9024 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 9025 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9026 | def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 9027 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9028 | def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 9029 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9030 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9031 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 9032 | |
| 9033 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| 9034 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9035 | def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| 9036 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9037 | def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 9038 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9039 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9040 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 9041 | |
| 9042 | def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 9043 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 9044 | def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 9045 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 9046 | def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 9047 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 9048 | |
| 9049 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 9050 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9051 | def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 9052 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9053 | def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 9054 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9055 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 9056 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 9057 | |
| 9058 | def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))), |
| 9059 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 9060 | def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
| 9061 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 9062 | def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))), |
| 9063 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 9064 | } |
| 9065 | // 512-bit patterns |
| 9066 | let Predicates = [HasBWI] in { |
| 9067 | def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))), |
| 9068 | (!cast<I>(OpcPrefix#BWZrm) addr:$src)>; |
| 9069 | } |
| 9070 | let Predicates = [HasAVX512] in { |
| 9071 | def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9072 | (!cast<I>(OpcPrefix#BDZrm) addr:$src)>; |
| 9073 | |
| 9074 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 9075 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
| Craig Topper | 9ece2f7 | 2016-10-10 06:25:48 +0000 | [diff] [blame] | 9076 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 9077 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9078 | |
| 9079 | def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))), |
| 9080 | (!cast<I>(OpcPrefix#WDZrm) addr:$src)>; |
| 9081 | |
| 9082 | def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 9083 | (!cast<I>(OpcPrefix#WQZrm) addr:$src)>; |
| 9084 | |
| 9085 | def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))), |
| 9086 | (!cast<I>(OpcPrefix#DQZrm) addr:$src)>; |
| 9087 | } |
| 9088 | } |
| 9089 | |
| Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 9090 | defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>; |
| 9091 | defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>; |
| Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 9092 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9093 | //===----------------------------------------------------------------------===// |
| 9094 | // GATHER - SCATTER Operations |
| 9095 | |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9096 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 9097 | X86MemOperand memop, PatFrag GatherNode> { |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9098 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", |
| 9099 | ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9100 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), |
| 9101 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9102 | !strconcat(OpcodeStr#_.Suffix, |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 9103 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9104 | [(set _.RC:$dst, _.KRCWM:$mask_wb, |
| 9105 | (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask, |
| 9106 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| 9107 | EVEX_CD8<_.EltSize, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9108 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9109 | |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9110 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, |
| 9111 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 9112 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9113 | vy512mem, mgatherv8i32>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9114 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9115 | vz512mem, mgatherv8i64>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9116 | let Predicates = [HasVLX] in { |
| 9117 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9118 | vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9119 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9120 | vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9121 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9122 | vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9123 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9124 | vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9125 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9126 | } |
| 9127 | |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9128 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, |
| 9129 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9130 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem, |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9131 | mgatherv16i32>, EVEX_V512; |
| Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 9132 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem, |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9133 | mgatherv8i64>, EVEX_V512; |
| 9134 | let Predicates = [HasVLX] in { |
| 9135 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9136 | vy256xmem, mgatherv8i32>, EVEX_V256; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9137 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9138 | vy128xmem, mgatherv4i64>, EVEX_V256; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9139 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9140 | vx128xmem, mgatherv4i32>, EVEX_V128; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9141 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| Elena Demikhovsky | 2dac0b4 | 2017-06-22 06:47:41 +0000 | [diff] [blame] | 9142 | vx64xmem, X86mgatherv2i64>, EVEX_V128; |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9143 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9144 | } |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 9145 | |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9146 | |
| Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 9147 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, |
| 9148 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; |
| 9149 | |
| 9150 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, |
| 9151 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9152 | |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9153 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 9154 | X86MemOperand memop, PatFrag ScatterNode> { |
| 9155 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9156 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9157 | |
| 9158 | def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), |
| 9159 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9160 | !strconcat(OpcodeStr#_.Suffix, |
| Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 9161 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 9162 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 9163 | _.KRCWM:$mask, vectoraddr:$dst))]>, |
| 9164 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9165 | } |
| 9166 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9167 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, |
| 9168 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 9169 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9170 | vy512mem, mscatterv8i32>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9171 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9172 | vz512mem, mscatterv8i64>, EVEX_V512, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9173 | let Predicates = [HasVLX] in { |
| 9174 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9175 | vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9176 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9177 | vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9178 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9179 | vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9180 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9181 | vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9182 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9183 | } |
| 9184 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9185 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, |
| 9186 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9187 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem, |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9188 | mscatterv16i32>, EVEX_V512; |
| Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 9189 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem, |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9190 | mscatterv8i64>, EVEX_V512; |
| 9191 | let Predicates = [HasVLX] in { |
| 9192 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9193 | vy256xmem, mscatterv8i32>, EVEX_V256; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9194 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9195 | vy128xmem, mscatterv4i64>, EVEX_V256; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9196 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9197 | vx128xmem, mscatterv4i32>, EVEX_V128; |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9198 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 9199 | vx64xmem, mscatterv2i64>, EVEX_V128; |
| 9200 | } |
| Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 9201 | } |
| 9202 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9203 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, |
| 9204 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9205 | |
| Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 9206 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, |
| 9207 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9208 | |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9209 | // prefetch |
| 9210 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 9211 | RegisterClass KRC, X86MemOperand memop> { |
| 9212 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 9213 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 9214 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9215 | []>, EVEX, EVEX_K; |
| 9216 | } |
| 9217 | |
| 9218 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9219 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9220 | |
| 9221 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
| Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 9222 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9223 | |
| 9224 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9225 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9226 | |
| 9227 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9228 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 9229 | |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9230 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9231 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9232 | |
| 9233 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
| Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 9234 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9235 | |
| 9236 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9237 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9238 | |
| 9239 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9240 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9241 | |
| 9242 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9243 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9244 | |
| 9245 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
| Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 9246 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9247 | |
| 9248 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9249 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9250 | |
| 9251 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9252 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9253 | |
| 9254 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9255 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9256 | |
| 9257 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
| Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 9258 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9259 | |
| 9260 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9261 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 9262 | |
| 9263 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
| Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 9264 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 9265 | |
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 9266 | // Helper fragments to match sext vXi1 to vXiY. |
| Craig Topper | 850feaf | 2016-08-28 22:20:51 +0000 | [diff] [blame] | 9267 | def v64i1sextv64i8 : PatLeaf<(v64i8 |
| 9268 | (X86vsext |
| 9269 | (v64i1 (X86pcmpgtm |
| 9270 | (bc_v64i8 (v16i32 immAllZerosV)), |
| 9271 | VR512:$src))))>; |
| 9272 | def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>; |
| 9273 | def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; |
| 9274 | def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; |
| Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 9275 | |
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 9276 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9277 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
| Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 9278 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 9279 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; |
| 9280 | } |
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 9281 | |
| Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 9282 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9283 | multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info, |
| 9284 | X86VectorVTInfo _> { |
| 9285 | |
| 9286 | def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))), |
| 9287 | (X86Info.VT (EXTRACT_SUBREG |
| 9288 | (_.VT (!cast<Instruction>(NAME#"Zrr") |
| 9289 | (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))), |
| 9290 | X86Info.SubRegIdx))>; |
| 9291 | } |
| 9292 | |
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 9293 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 9294 | string OpcodeStr, Predicate prd> { |
| 9295 | let Predicates = [prd] in |
| 9296 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 9297 | |
| 9298 | let Predicates = [prd, HasVLX] in { |
| 9299 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 9300 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 9301 | } |
| Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 9302 | let Predicates = [prd, NoVLX] in { |
| 9303 | defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>; |
| 9304 | defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>; |
| 9305 | } |
| 9306 | |
| Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 9307 | } |
| 9308 | |
| Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 9309 | defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>; |
| 9310 | defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W; |
| 9311 | defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>; |
| 9312 | defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9313 | |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9314 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9315 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 9316 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 9317 | [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX; |
| 9318 | } |
| 9319 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9320 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9321 | multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9322 | X86VectorVTInfo _> { |
| 9323 | |
| 9324 | def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))), |
| 9325 | (_.KVT (COPY_TO_REGCLASS |
| 9326 | (!cast<Instruction>(NAME#"Zrr") |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9327 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9328 | _.RC:$src, _.SubRegIdx)), |
| 9329 | _.KRC))>; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9330 | } |
| 9331 | |
| 9332 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9333 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9334 | let Predicates = [prd] in |
| 9335 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 9336 | EVEX_V512; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9337 | |
| 9338 | let Predicates = [prd, HasVLX] in { |
| 9339 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9340 | EVEX_V256; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9341 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
| Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 9342 | EVEX_V128; |
| 9343 | } |
| 9344 | let Predicates = [prd, NoVLX] in { |
| 9345 | defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>; |
| 9346 | defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>; |
| Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 9347 | } |
| 9348 | } |
| 9349 | |
| 9350 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 9351 | avx512vl_i8_info, HasBWI>; |
| 9352 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 9353 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 9354 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 9355 | avx512vl_i32_info, HasDQI>; |
| 9356 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 9357 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 9358 | |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9359 | //===----------------------------------------------------------------------===// |
| 9360 | // AVX-512 - COMPRESS and EXPAND |
| 9361 | // |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9362 | |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9363 | multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _, |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9364 | string OpcodeStr> { |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9365 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 9366 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9367 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9368 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9369 | let mayStore = 1, hasSideEffects = 0 in |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9370 | def mr : AVX5128I<opc, MRMDestMem, (outs), |
| 9371 | (ins _.MemOp:$dst, _.RC:$src), |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 9372 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9373 | []>, EVEX_CD8<_.EltSize, CD8VT1>; |
| 9374 | |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9375 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 9376 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 9377 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9378 | []>, |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9379 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9380 | } |
| 9381 | |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9382 | multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > { |
| 9383 | |
| 9384 | def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask, |
| 9385 | (_.VT _.RC:$src)), |
| 9386 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) |
| 9387 | addr:$dst, _.KRCWM:$mask, _.RC:$src)>; |
| 9388 | } |
| 9389 | |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9390 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| 9391 | AVX512VLVectorVTInfo VTInfo> { |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9392 | defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>, |
| 9393 | compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9394 | |
| 9395 | let Predicates = [HasVLX] in { |
| Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 9396 | defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>, |
| 9397 | compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256; |
| 9398 | defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>, |
| 9399 | compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128; |
| Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 9400 | } |
| 9401 | } |
| 9402 | |
| 9403 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, |
| 9404 | EVEX; |
| 9405 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, |
| 9406 | EVEX, VEX_W; |
| 9407 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, |
| 9408 | EVEX; |
| 9409 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, |
| 9410 | EVEX, VEX_W; |
| 9411 | |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9412 | // expand |
| 9413 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 9414 | string OpcodeStr> { |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9415 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 9416 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9417 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase; |
| Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 9418 | |
| Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 9419 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9420 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", |
| 9421 | (_.VT (X86expand (_.VT (bitconvert |
| 9422 | (_.LdFrag addr:$src1)))))>, |
| 9423 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>; |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9424 | } |
| 9425 | |
| Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 9426 | multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > { |
| 9427 | |
| 9428 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)), |
| 9429 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) |
| 9430 | _.KRCWM:$mask, addr:$src)>; |
| 9431 | |
| 9432 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, |
| 9433 | (_.VT _.RC:$src0))), |
| 9434 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) |
| 9435 | _.RC:$src0, _.KRCWM:$mask, addr:$src)>; |
| 9436 | } |
| 9437 | |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9438 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| 9439 | AVX512VLVectorVTInfo VTInfo> { |
| Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 9440 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, |
| 9441 | expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512; |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9442 | |
| 9443 | let Predicates = [HasVLX] in { |
| Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 9444 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, |
| 9445 | expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256; |
| 9446 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, |
| 9447 | expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128; |
| Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 9448 | } |
| 9449 | } |
| 9450 | |
| 9451 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, |
| 9452 | EVEX; |
| 9453 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, |
| 9454 | EVEX, VEX_W; |
| 9455 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, |
| 9456 | EVEX; |
| 9457 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, |
| 9458 | EVEX, VEX_W; |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9459 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9460 | //handle instruction reg_vec1 = op(reg_vec,imm) |
| 9461 | // op(mem_vec,imm) |
| 9462 | // op(broadcast(eltVt),imm) |
| 9463 | //all instruction created with FROUND_CURRENT |
| 9464 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9465 | X86VectorVTInfo _>{ |
| 9466 | let ExeDomain = _.ExeDomain in { |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9467 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9468 | (ins _.RC:$src1, i32u8imm:$src2), |
| Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 9469 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9470 | (OpNode (_.VT _.RC:$src1), |
| 9471 | (i32 imm:$src2), |
| 9472 | (i32 FROUND_CURRENT))>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9473 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9474 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 9475 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| 9476 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 9477 | (i32 imm:$src2), |
| 9478 | (i32 FROUND_CURRENT))>; |
| 9479 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9480 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 9481 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, |
| 9482 | "${src1}"##_.BroadcastStr##", $src2", |
| 9483 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), |
| 9484 | (i32 imm:$src2), |
| 9485 | (i32 FROUND_CURRENT))>, EVEX_B; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9486 | } |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9487 | } |
| 9488 | |
| 9489 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 9490 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 9491 | SDNode OpNode, X86VectorVTInfo _>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9492 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9493 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9494 | (ins _.RC:$src1, i32u8imm:$src2), |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 9495 | OpcodeStr##_.Suffix, "$src2, {sae}, $src1", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9496 | "$src1, {sae}, $src2", |
| 9497 | (OpNode (_.VT _.RC:$src1), |
| 9498 | (i32 imm:$src2), |
| 9499 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 9500 | } |
| 9501 | |
| 9502 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, |
| 9503 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 9504 | let Predicates = [prd] in { |
| 9505 | defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 9506 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 9507 | EVEX_V512; |
| 9508 | } |
| 9509 | let Predicates = [prd, HasVLX] in { |
| 9510 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
| 9511 | EVEX_V128; |
| 9512 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
| 9513 | EVEX_V256; |
| 9514 | } |
| 9515 | } |
| 9516 | |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9517 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9518 | // op(reg_vec2,mem_vec,imm) |
| 9519 | // op(reg_vec2,broadcast(eltVt),imm) |
| 9520 | //all instruction created with FROUND_CURRENT |
| 9521 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9522 | X86VectorVTInfo _>{ |
| 9523 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9524 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9525 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9526 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9527 | (OpNode (_.VT _.RC:$src1), |
| 9528 | (_.VT _.RC:$src2), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9529 | (i32 imm:$src3), |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9530 | (i32 FROUND_CURRENT))>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9531 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9532 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
| 9533 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9534 | (OpNode (_.VT _.RC:$src1), |
| 9535 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 9536 | (i32 imm:$src3), |
| 9537 | (i32 FROUND_CURRENT))>; |
| 9538 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9539 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 9540 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 9541 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 9542 | (OpNode (_.VT _.RC:$src1), |
| 9543 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 9544 | (i32 imm:$src3), |
| 9545 | (i32 FROUND_CURRENT))>, EVEX_B; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9546 | } |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9547 | } |
| 9548 | |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9549 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9550 | // op(reg_vec2,mem_vec,imm) |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9551 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9552 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9553 | let ExeDomain = DestInfo.ExeDomain in { |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9554 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 9555 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), |
| 9556 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9557 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 9558 | (SrcInfo.VT SrcInfo.RC:$src2), |
| 9559 | (i8 imm:$src3)))>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9560 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 9561 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), |
| 9562 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9563 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 9564 | (SrcInfo.VT (bitconvert |
| 9565 | (SrcInfo.LdFrag addr:$src2))), |
| 9566 | (i8 imm:$src3)))>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9567 | } |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9568 | } |
| 9569 | |
| 9570 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9571 | // op(reg_vec2,mem_vec,imm) |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9572 | // op(reg_vec2,broadcast(eltVt),imm) |
| 9573 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9574 | X86VectorVTInfo _>: |
| 9575 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{ |
| 9576 | |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9577 | let ExeDomain = _.ExeDomain in |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9578 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9579 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 9580 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 9581 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 9582 | (OpNode (_.VT _.RC:$src1), |
| 9583 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 9584 | (i8 imm:$src3))>, EVEX_B; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9585 | } |
| 9586 | |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9587 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 9588 | // op(reg_vec2,mem_scalar,imm) |
| 9589 | //all instruction created with FROUND_CURRENT |
| 9590 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9591 | X86VectorVTInfo _> { |
| 9592 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9593 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9594 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9595 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9596 | (OpNode (_.VT _.RC:$src1), |
| 9597 | (_.VT _.RC:$src2), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9598 | (i32 imm:$src3), |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9599 | (i32 FROUND_CURRENT))>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9600 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| Igor Breger | e73ef85 | 2016-09-11 12:38:46 +0000 | [diff] [blame] | 9601 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9602 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 9603 | (OpNode (_.VT _.RC:$src1), |
| 9604 | (_.VT (scalar_to_vector |
| 9605 | (_.ScalarLdFrag addr:$src2))), |
| 9606 | (i32 imm:$src3), |
| 9607 | (i32 FROUND_CURRENT))>; |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9608 | } |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9609 | } |
| 9610 | |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9611 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 9612 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 9613 | SDNode OpNode, X86VectorVTInfo _>{ |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9614 | let ExeDomain = _.ExeDomain in |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9615 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9616 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 9617 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 9618 | "$src1, $src2, {sae}, $src3", |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9619 | (OpNode (_.VT _.RC:$src1), |
| 9620 | (_.VT _.RC:$src2), |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9621 | (i32 imm:$src3), |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9622 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 9623 | } |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9624 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 9625 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, |
| 9626 | SDNode OpNode, X86VectorVTInfo _> { |
| Craig Topper | cac5d69 | 2017-02-26 06:45:37 +0000 | [diff] [blame] | 9627 | let ExeDomain = _.ExeDomain in |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9628 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9629 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
| Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 9630 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 9631 | "$src1, $src2, {sae}, $src3", |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9632 | (OpNode (_.VT _.RC:$src1), |
| 9633 | (_.VT _.RC:$src2), |
| 9634 | (i32 imm:$src3), |
| 9635 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9636 | } |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9637 | |
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 9638 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, |
| 9639 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9640 | let Predicates = [prd] in { |
| 9641 | defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9642 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9643 | EVEX_V512; |
| 9644 | |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9645 | } |
| 9646 | let Predicates = [prd, HasVLX] in { |
| 9647 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9648 | EVEX_V128; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9649 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9650 | EVEX_V256; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9651 | } |
| Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 9652 | } |
| 9653 | |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9654 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, |
| 9655 | AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{ |
| 9656 | let Predicates = [HasBWI] in { |
| 9657 | defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512, |
| 9658 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; |
| 9659 | } |
| 9660 | let Predicates = [HasBWI, HasVLX] in { |
| 9661 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128, |
| 9662 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; |
| 9663 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256, |
| 9664 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; |
| 9665 | } |
| 9666 | } |
| 9667 | |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9668 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 9669 | bits<8> opc, SDNode OpNode>{ |
| 9670 | let Predicates = [HasAVX512] in { |
| 9671 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 9672 | } |
| 9673 | let Predicates = [HasAVX512, HasVLX] in { |
| 9674 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 9675 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 9676 | } |
| 9677 | } |
| 9678 | |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9679 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, |
| 9680 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 9681 | let Predicates = [prd] in { |
| 9682 | defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>, |
| 9683 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9684 | } |
| Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9685 | } |
| 9686 | |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 9687 | multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr, |
| 9688 | bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{ |
| 9689 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, |
| 9690 | opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>; |
| 9691 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, |
| 9692 | opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9693 | } |
| 9694 | |
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 9695 | |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 9696 | defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, |
| 9697 | X86VReduce, HasDQI>, AVX512AIi8Base, EVEX; |
| 9698 | defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, |
| 9699 | X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX; |
| 9700 | defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26, |
| 9701 | X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX; |
| 9702 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9703 | |
| Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 9704 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, |
| 9705 | 0x50, X86VRange, HasDQI>, |
| 9706 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 9707 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, |
| 9708 | 0x50, X86VRange, HasDQI>, |
| 9709 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 9710 | |
| Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 9711 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info, |
| 9712 | 0x51, X86VRange, HasDQI>, |
| 9713 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 9714 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, |
| 9715 | 0x51, X86VRange, HasDQI>, |
| 9716 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 9717 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9718 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, |
| 9719 | 0x57, X86Reduces, HasDQI>, |
| 9720 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 9721 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, |
| 9722 | 0x57, X86Reduces, HasDQI>, |
| 9723 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9724 | |
| Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 9725 | defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info, |
| 9726 | 0x27, X86GetMants, HasAVX512>, |
| 9727 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 9728 | defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info, |
| 9729 | 0x27, X86GetMants, HasAVX512>, |
| 9730 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 9731 | |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9732 | let Predicates = [HasAVX512] in { |
| 9733 | def : Pat<(v16f32 (ffloor VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9734 | (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9735 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
| 9736 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; |
| 9737 | def : Pat<(v16f32 (fceil VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9738 | (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9739 | def : Pat<(v16f32 (frint VR512:$src)), |
| 9740 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; |
| 9741 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9742 | (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9743 | |
| 9744 | def : Pat<(v8f64 (ffloor VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9745 | (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9746 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
| 9747 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; |
| 9748 | def : Pat<(v8f64 (fceil VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9749 | (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9750 | def : Pat<(v8f64 (frint VR512:$src)), |
| 9751 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; |
| 9752 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
| Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9753 | (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>; |
| Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9754 | } |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9755 | |
| Craig Topper | 42a5353 | 2017-08-16 23:38:25 +0000 | [diff] [blame] | 9756 | multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 9757 | bits<8> opc>{ |
| 9758 | let Predicates = [HasAVX512] in { |
| 9759 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512; |
| 9760 | |
| 9761 | } |
| 9762 | let Predicates = [HasAVX512, HasVLX] in { |
| 9763 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256; |
| 9764 | } |
| 9765 | } |
| 9766 | |
| Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9767 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>, |
| 9768 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 9769 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>, |
| 9770 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 9771 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>, |
| 9772 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 9773 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>, |
| 9774 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9775 | |
| Craig Topper | b561e66 | 2017-01-19 02:34:29 +0000 | [diff] [blame] | 9776 | let Predicates = [HasAVX512] in { |
| 9777 | // Provide fallback in case the load node that is used in the broadcast |
| 9778 | // patterns above is used by additional users, which prevents the pattern |
| 9779 | // selection. |
| 9780 | def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 9781 | (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9782 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9783 | 0)>; |
| 9784 | def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 9785 | (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9786 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9787 | 0)>; |
| 9788 | |
| 9789 | def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
| 9790 | (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9791 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9792 | 0)>; |
| 9793 | def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
| 9794 | (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9795 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9796 | 0)>; |
| 9797 | |
| 9798 | def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
| 9799 | (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9800 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9801 | 0)>; |
| 9802 | |
| 9803 | def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
| 9804 | (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9805 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9806 | 0)>; |
| 9807 | } |
| 9808 | |
| Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 9809 | multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> { |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9810 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>, |
| 9811 | AVX512AIi8Base, EVEX_4V; |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9812 | } |
| 9813 | |
| Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 9814 | defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>, |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9815 | EVEX_CD8<32, CD8VF>; |
| Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 9816 | defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>, |
| Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9817 | EVEX_CD8<64, CD8VF>, VEX_W; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9818 | |
| Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 9819 | defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" , |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9820 | avx512vl_i8_info, avx512vl_i8_info>, |
| Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9821 | EVEX_CD8<8, CD8VF>; |
| 9822 | |
| Igor Breger | f3ded81 | 2015-08-31 13:09:30 +0000 | [diff] [blame] | 9823 | defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" , |
| 9824 | avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>; |
| 9825 | |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9826 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9827 | X86VectorVTInfo _> { |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9828 | let ExeDomain = _.ExeDomain in { |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9829 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9830 | (ins _.RC:$src1), OpcodeStr, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9831 | "$src1", "$src1", |
| 9832 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase; |
| 9833 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9834 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9835 | (ins _.MemOp:$src1), OpcodeStr, |
| 9836 | "$src1", "$src1", |
| 9837 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, |
| 9838 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>; |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9839 | } |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9840 | } |
| 9841 | |
| 9842 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9843 | X86VectorVTInfo _> : |
| 9844 | avx512_unary_rm<opc, OpcodeStr, OpNode, _> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9845 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9846 | (ins _.ScalarMemOp:$src1), OpcodeStr, |
| 9847 | "${src1}"##_.BroadcastStr, |
| 9848 | "${src1}"##_.BroadcastStr, |
| 9849 | (_.VT (OpNode (X86VBroadcast |
| 9850 | (_.ScalarLdFrag addr:$src1))))>, |
| 9851 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9852 | } |
| 9853 | |
| 9854 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9855 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9856 | let Predicates = [prd] in |
| 9857 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 9858 | |
| 9859 | let Predicates = [prd, HasVLX] in { |
| 9860 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 9861 | EVEX_V256; |
| 9862 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 9863 | EVEX_V128; |
| 9864 | } |
| 9865 | } |
| 9866 | |
| 9867 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9868 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9869 | let Predicates = [prd] in |
| 9870 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 9871 | EVEX_V512; |
| 9872 | |
| 9873 | let Predicates = [prd, HasVLX] in { |
| 9874 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 9875 | EVEX_V256; |
| 9876 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 9877 | EVEX_V128; |
| 9878 | } |
| 9879 | } |
| 9880 | |
| 9881 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 9882 | SDNode OpNode, Predicate prd> { |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9883 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info, |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9884 | prd>, VEX_W; |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9885 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info, |
| 9886 | prd>; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9887 | } |
| 9888 | |
| 9889 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 9890 | SDNode OpNode, Predicate prd> { |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9891 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>; |
| 9892 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>; |
| Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9893 | } |
| 9894 | |
| 9895 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 9896 | bits<8> opc_d, bits<8> opc_q, |
| 9897 | string OpcodeStr, SDNode OpNode> { |
| 9898 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 9899 | HasAVX512>, |
| 9900 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 9901 | HasBWI>; |
| 9902 | } |
| 9903 | |
| Simon Pilgrim | cf2da96 | 2017-03-14 21:26:58 +0000 | [diff] [blame] | 9904 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 9905 | |
| Simon Pilgrim | fea153f | 2017-05-06 19:11:59 +0000 | [diff] [blame] | 9906 | // VPABS: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9907 | let Predicates = [HasAVX512, NoVLX] in { |
| 9908 | def : Pat<(v4i64 (abs VR256X:$src)), |
| 9909 | (EXTRACT_SUBREG |
| 9910 | (VPABSQZrr |
| 9911 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9912 | sub_ymm)>; |
| 9913 | def : Pat<(v2i64 (abs VR128X:$src)), |
| 9914 | (EXTRACT_SUBREG |
| 9915 | (VPABSQZrr |
| 9916 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9917 | sub_xmm)>; |
| 9918 | } |
| 9919 | |
| Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 9920 | multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{ |
| 9921 | |
| 9922 | defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>; |
| Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 9923 | } |
| 9924 | |
| 9925 | defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>; |
| 9926 | defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>; |
| 9927 | |
| Simon Pilgrim | c89aa0b | 2017-05-05 12:20:34 +0000 | [diff] [blame] | 9928 | // VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9929 | let Predicates = [HasCDI, NoVLX] in { |
| 9930 | def : Pat<(v4i64 (ctlz VR256X:$src)), |
| 9931 | (EXTRACT_SUBREG |
| 9932 | (VPLZCNTQZrr |
| 9933 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9934 | sub_ymm)>; |
| 9935 | def : Pat<(v2i64 (ctlz VR128X:$src)), |
| 9936 | (EXTRACT_SUBREG |
| 9937 | (VPLZCNTQZrr |
| 9938 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9939 | sub_xmm)>; |
| 9940 | |
| 9941 | def : Pat<(v8i32 (ctlz VR256X:$src)), |
| 9942 | (EXTRACT_SUBREG |
| 9943 | (VPLZCNTDZrr |
| 9944 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9945 | sub_ymm)>; |
| 9946 | def : Pat<(v4i32 (ctlz VR128X:$src)), |
| 9947 | (EXTRACT_SUBREG |
| 9948 | (VPLZCNTDZrr |
| 9949 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9950 | sub_xmm)>; |
| 9951 | } |
| 9952 | |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9953 | //===---------------------------------------------------------------------===// |
| Oren Ben Simhon | 7bf27f0 | 2017-05-25 13:45:23 +0000 | [diff] [blame] | 9954 | // Counts number of ones - VPOPCNTD and VPOPCNTQ |
| 9955 | //===---------------------------------------------------------------------===// |
| 9956 | |
| 9957 | multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> { |
| 9958 | let Predicates = [HasVPOPCNTDQ] in |
| 9959 | defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512; |
| 9960 | } |
| 9961 | |
| 9962 | // Use 512bit version to implement 128/256 bit. |
| 9963 | multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> { |
| 9964 | let Predicates = [prd] in { |
| 9965 | def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)), |
| 9966 | (EXTRACT_SUBREG |
| 9967 | (!cast<Instruction>(NAME # "Zrr") |
| 9968 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 9969 | _.info256.RC:$src1, |
| 9970 | _.info256.SubRegIdx)), |
| 9971 | _.info256.SubRegIdx)>; |
| 9972 | |
| 9973 | def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)), |
| 9974 | (EXTRACT_SUBREG |
| 9975 | (!cast<Instruction>(NAME # "Zrr") |
| 9976 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 9977 | _.info128.RC:$src1, |
| 9978 | _.info128.SubRegIdx)), |
| 9979 | _.info128.SubRegIdx)>; |
| 9980 | } |
| 9981 | } |
| 9982 | |
| 9983 | defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>, |
| 9984 | avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>; |
| 9985 | defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>, |
| 9986 | avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W; |
| 9987 | |
| 9988 | //===---------------------------------------------------------------------===// |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9989 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 9990 | //===---------------------------------------------------------------------===// |
| 9991 | multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 9992 | defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info, |
| 9993 | HasAVX512>, XS; |
| Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9994 | } |
| 9995 | |
| 9996 | defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>; |
| 9997 | defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9998 | |
| 9999 | //===----------------------------------------------------------------------===// |
| 10000 | // AVX-512 - MOVDDUP |
| 10001 | //===----------------------------------------------------------------------===// |
| 10002 | |
| 10003 | multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10004 | X86VectorVTInfo _> { |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 10005 | let ExeDomain = _.ExeDomain in { |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10006 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10007 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 10008 | (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10009 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10010 | (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 10011 | (_.VT (OpNode (_.VT (scalar_to_vector |
| 10012 | (_.ScalarLdFrag addr:$src)))))>, |
| 10013 | EVEX, EVEX_CD8<_.EltSize, CD8VH>; |
| Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 10014 | } |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10015 | } |
| 10016 | |
| 10017 | multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10018 | AVX512VLVectorVTInfo VTInfo> { |
| 10019 | |
| 10020 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 10021 | |
| 10022 | let Predicates = [HasAVX512, HasVLX] in { |
| 10023 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 10024 | EVEX_V256; |
| 10025 | defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 10026 | EVEX_V128; |
| 10027 | } |
| 10028 | } |
| 10029 | |
| 10030 | multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 10031 | defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, |
| 10032 | avx512vl_f64_info>, XD, VEX_W; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10033 | } |
| 10034 | |
| 10035 | defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>; |
| 10036 | |
| Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 10037 | let Predicates = [HasVLX] in { |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10038 | def : Pat<(X86Movddup (loadv2f64 addr:$src)), |
| Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 10039 | (VMOVDDUPZ128rm addr:$src)>; |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10040 | def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 10041 | (VMOVDDUPZ128rm addr:$src)>; |
| 10042 | def : Pat<(v2f64 (X86VBroadcast f64:$src)), |
| 10043 | (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| Craig Topper | da84ff3 | 2017-01-07 22:20:23 +0000 | [diff] [blame] | 10044 | |
| 10045 | def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)), |
| 10046 | (v2f64 VR128X:$src0)), |
| 10047 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 10048 | def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)), |
| 10049 | (bitconvert (v4i32 immAllZerosV))), |
| 10050 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
| 10051 | |
| 10052 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 10053 | (v2f64 VR128X:$src0)), |
| 10054 | (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask, |
| 10055 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 10056 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 10057 | (bitconvert (v4i32 immAllZerosV))), |
| 10058 | (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 10059 | |
| 10060 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 10061 | (v2f64 VR128X:$src0)), |
| 10062 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 10063 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 10064 | (bitconvert (v4i32 immAllZerosV))), |
| 10065 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
| Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 10066 | } |
| Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 10067 | |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10068 | //===----------------------------------------------------------------------===// |
| 10069 | // AVX-512 - Unpack Instructions |
| 10070 | //===----------------------------------------------------------------------===// |
| Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 10071 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512, |
| 10072 | SSE_ALU_ITINS_S>; |
| 10073 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512, |
| 10074 | SSE_ALU_ITINS_S>; |
| Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 10075 | |
| 10076 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, |
| 10077 | SSE_INTALU_ITINS_P, HasBWI>; |
| 10078 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, |
| 10079 | SSE_INTALU_ITINS_P, HasBWI>; |
| 10080 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, |
| 10081 | SSE_INTALU_ITINS_P, HasBWI>; |
| 10082 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, |
| 10083 | SSE_INTALU_ITINS_P, HasBWI>; |
| 10084 | |
| 10085 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, |
| 10086 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 10087 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, |
| 10088 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 10089 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, |
| 10090 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 10091 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, |
| 10092 | SSE_INTALU_ITINS_P, HasAVX512>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10093 | |
| 10094 | //===----------------------------------------------------------------------===// |
| 10095 | // AVX-512 - Extract & Insert Integer Instructions |
| 10096 | //===----------------------------------------------------------------------===// |
| 10097 | |
| 10098 | multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10099 | X86VectorVTInfo _> { |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10100 | def mr : AVX512Ii8<opc, MRMDestMem, (outs), |
| 10101 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 10102 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10103 | [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1), |
| 10104 | imm:$src2)))), |
| 10105 | addr:$dst)]>, |
| 10106 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10107 | } |
| 10108 | |
| 10109 | multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> { |
| 10110 | let Predicates = [HasBWI] in { |
| 10111 | def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst), |
| 10112 | (ins _.RC:$src1, u8imm:$src2), |
| 10113 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10114 | [(set GR32orGR64:$dst, |
| 10115 | (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>, |
| 10116 | EVEX, TAPD; |
| 10117 | |
| 10118 | defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD; |
| 10119 | } |
| 10120 | } |
| 10121 | |
| 10122 | multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> { |
| 10123 | let Predicates = [HasBWI] in { |
| 10124 | def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst), |
| 10125 | (ins _.RC:$src1, u8imm:$src2), |
| 10126 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10127 | [(set GR32orGR64:$dst, |
| 10128 | (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>, |
| 10129 | EVEX, PD; |
| 10130 | |
| Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 10131 | let hasSideEffects = 0 in |
| Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 10132 | def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst), |
| 10133 | (ins _.RC:$src1, u8imm:$src2), |
| 10134 | OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 10135 | EVEX, TAPD, FoldGenData<NAME#rr>; |
| Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 10136 | |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10137 | defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD; |
| 10138 | } |
| 10139 | } |
| 10140 | |
| 10141 | multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _, |
| 10142 | RegisterClass GRC> { |
| 10143 | let Predicates = [HasDQI] in { |
| 10144 | def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst), |
| 10145 | (ins _.RC:$src1, u8imm:$src2), |
| 10146 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10147 | [(set GRC:$dst, |
| 10148 | (extractelt (_.VT _.RC:$src1), imm:$src2))]>, |
| 10149 | EVEX, TAPD; |
| 10150 | |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10151 | def mr : AVX512Ii8<0x16, MRMDestMem, (outs), |
| 10152 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 10153 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 10154 | [(store (extractelt (_.VT _.RC:$src1), |
| 10155 | imm:$src2),addr:$dst)]>, |
| 10156 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD; |
| Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 10157 | } |
| 10158 | } |
| 10159 | |
| 10160 | defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>; |
| 10161 | defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>; |
| 10162 | defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>; |
| 10163 | defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W; |
| 10164 | |
| 10165 | multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10166 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 10167 | def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst), |
| 10168 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 10169 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 10170 | [(set _.RC:$dst, |
| 10171 | (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>, |
| 10172 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 10173 | } |
| 10174 | |
| 10175 | multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10176 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 10177 | let Predicates = [HasBWI] in { |
| 10178 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 10179 | (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3), |
| 10180 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 10181 | [(set _.RC:$dst, |
| 10182 | (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V; |
| 10183 | |
| 10184 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>; |
| 10185 | } |
| 10186 | } |
| 10187 | |
| 10188 | multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr, |
| 10189 | X86VectorVTInfo _, RegisterClass GRC> { |
| 10190 | let Predicates = [HasDQI] in { |
| 10191 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 10192 | (ins _.RC:$src1, GRC:$src2, u8imm:$src3), |
| 10193 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 10194 | [(set _.RC:$dst, |
| 10195 | (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>, |
| 10196 | EVEX_4V, TAPD; |
| 10197 | |
| 10198 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _, |
| 10199 | _.ScalarLdFrag>, TAPD; |
| 10200 | } |
| 10201 | } |
| 10202 | |
| 10203 | defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info, |
| 10204 | extloadi8>, TAPD; |
| 10205 | defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info, |
| 10206 | extloadi16>, PD; |
| 10207 | defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>; |
| 10208 | defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W; |
| Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 10209 | //===----------------------------------------------------------------------===// |
| 10210 | // VSHUFPS - VSHUFPD Operations |
| 10211 | //===----------------------------------------------------------------------===// |
| 10212 | multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, |
| 10213 | AVX512VLVectorVTInfo VTInfo_FP>{ |
| 10214 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>, |
| 10215 | EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>, |
| 10216 | AVX512AIi8Base, EVEX_4V; |
| Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 10217 | } |
| 10218 | |
| 10219 | defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS; |
| 10220 | defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10221 | //===----------------------------------------------------------------------===// |
| 10222 | // AVX-512 - Byte shift Left/Right |
| 10223 | //===----------------------------------------------------------------------===// |
| 10224 | |
| 10225 | multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr, |
| 10226 | Format MRMm, string OpcodeStr, X86VectorVTInfo _>{ |
| 10227 | def rr : AVX512<opc, MRMr, |
| 10228 | (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2), |
| 10229 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 10230 | [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10231 | def rm : AVX512<opc, MRMm, |
| 10232 | (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2), |
| 10233 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 10234 | [(set _.RC:$dst,(_.VT (OpNode |
| Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 10235 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 10236 | (i8 imm:$src2))))]>; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10237 | } |
| 10238 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10239 | multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr, |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10240 | Format MRMm, string OpcodeStr, Predicate prd>{ |
| 10241 | let Predicates = [prd] in |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10242 | defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
| Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 10243 | OpcodeStr, v64i8_info>, EVEX_V512; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10244 | let Predicates = [prd, HasVLX] in { |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10245 | defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
| Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 10246 | OpcodeStr, v32i8x_info>, EVEX_V256; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10247 | defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
| Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 10248 | OpcodeStr, v16i8x_info>, EVEX_V128; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10249 | } |
| 10250 | } |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10251 | defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq", |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10252 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10253 | defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq", |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10254 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
| 10255 | |
| 10256 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10257 | multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode, |
| Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 10258 | string OpcodeStr, X86VectorVTInfo _dst, |
| 10259 | X86VectorVTInfo _src>{ |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10260 | def rr : AVX512BI<opc, MRMSrcReg, |
| Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 10261 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2), |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10262 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 10263 | [(set _dst.RC:$dst,(_dst.VT |
| 10264 | (OpNode (_src.VT _src.RC:$src1), |
| 10265 | (_src.VT _src.RC:$src2))))]>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10266 | def rm : AVX512BI<opc, MRMSrcMem, |
| 10267 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2), |
| 10268 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 10269 | [(set _dst.RC:$dst,(_dst.VT |
| 10270 | (OpNode (_src.VT _src.RC:$src1), |
| 10271 | (_src.VT (bitconvert |
| 10272 | (_src.LdFrag addr:$src2))))))]>; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10273 | } |
| 10274 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10275 | multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode, |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10276 | string OpcodeStr, Predicate prd> { |
| 10277 | let Predicates = [prd] in |
| Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 10278 | defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info, |
| 10279 | v64i8_info>, EVEX_V512; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10280 | let Predicates = [prd, HasVLX] in { |
| Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 10281 | defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info, |
| 10282 | v32i8x_info>, EVEX_V256; |
| 10283 | defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info, |
| 10284 | v16i8x_info>, EVEX_V128; |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10285 | } |
| 10286 | } |
| 10287 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10288 | defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw", |
| Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 10289 | HasBWI>, EVEX_4V; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 10290 | |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 10291 | // Transforms to swizzle an immediate to enable better matching when |
| 10292 | // memory operand isn't in the right place. |
| 10293 | def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{ |
| 10294 | // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2. |
| 10295 | uint8_t Imm = N->getZExtValue(); |
| 10296 | // Swap bits 1/4 and 3/6. |
| 10297 | uint8_t NewImm = Imm & 0xa5; |
| 10298 | if (Imm & 0x02) NewImm |= 0x10; |
| 10299 | if (Imm & 0x10) NewImm |= 0x02; |
| 10300 | if (Imm & 0x08) NewImm |= 0x40; |
| 10301 | if (Imm & 0x40) NewImm |= 0x08; |
| 10302 | return getI8Imm(NewImm, SDLoc(N)); |
| 10303 | }]>; |
| 10304 | def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{ |
| 10305 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 10306 | uint8_t Imm = N->getZExtValue(); |
| 10307 | // Swap bits 2/4 and 3/5. |
| 10308 | uint8_t NewImm = Imm & 0xc3; |
| Craig Topper | a5fa2e4 | 2017-02-20 07:00:34 +0000 | [diff] [blame] | 10309 | if (Imm & 0x04) NewImm |= 0x10; |
| 10310 | if (Imm & 0x10) NewImm |= 0x04; |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 10311 | if (Imm & 0x08) NewImm |= 0x20; |
| 10312 | if (Imm & 0x20) NewImm |= 0x08; |
| 10313 | return getI8Imm(NewImm, SDLoc(N)); |
| 10314 | }]>; |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 10315 | def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{ |
| 10316 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 10317 | uint8_t Imm = N->getZExtValue(); |
| 10318 | // Swap bits 1/2 and 5/6. |
| 10319 | uint8_t NewImm = Imm & 0x99; |
| 10320 | if (Imm & 0x02) NewImm |= 0x04; |
| 10321 | if (Imm & 0x04) NewImm |= 0x02; |
| 10322 | if (Imm & 0x20) NewImm |= 0x40; |
| 10323 | if (Imm & 0x40) NewImm |= 0x20; |
| 10324 | return getI8Imm(NewImm, SDLoc(N)); |
| 10325 | }]>; |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 10326 | def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{ |
| 10327 | // Convert a VPTERNLOG immediate by moving operand 1 to the end. |
| 10328 | uint8_t Imm = N->getZExtValue(); |
| 10329 | // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5 |
| 10330 | uint8_t NewImm = Imm & 0x81; |
| 10331 | if (Imm & 0x02) NewImm |= 0x04; |
| 10332 | if (Imm & 0x04) NewImm |= 0x10; |
| 10333 | if (Imm & 0x08) NewImm |= 0x40; |
| 10334 | if (Imm & 0x10) NewImm |= 0x02; |
| 10335 | if (Imm & 0x20) NewImm |= 0x08; |
| 10336 | if (Imm & 0x40) NewImm |= 0x20; |
| 10337 | return getI8Imm(NewImm, SDLoc(N)); |
| 10338 | }]>; |
| 10339 | def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{ |
| 10340 | // Convert a VPTERNLOG immediate by moving operand 2 to the beginning. |
| 10341 | uint8_t Imm = N->getZExtValue(); |
| 10342 | // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3 |
| 10343 | uint8_t NewImm = Imm & 0x81; |
| 10344 | if (Imm & 0x02) NewImm |= 0x10; |
| 10345 | if (Imm & 0x04) NewImm |= 0x02; |
| 10346 | if (Imm & 0x08) NewImm |= 0x20; |
| 10347 | if (Imm & 0x10) NewImm |= 0x04; |
| 10348 | if (Imm & 0x20) NewImm |= 0x40; |
| 10349 | if (Imm & 0x40) NewImm |= 0x08; |
| 10350 | return getI8Imm(NewImm, SDLoc(N)); |
| 10351 | }]>; |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 10352 | |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 10353 | multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 10354 | X86VectorVTInfo _>{ |
| 10355 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 10356 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10357 | (ins _.RC:$src2, _.RC:$src3, u8imm:$src4), |
| Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 10358 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 10359 | (OpNode (_.VT _.RC:$src1), |
| 10360 | (_.VT _.RC:$src2), |
| 10361 | (_.VT _.RC:$src3), |
| Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 10362 | (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10363 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10364 | (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4), |
| 10365 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 10366 | (OpNode (_.VT _.RC:$src1), |
| 10367 | (_.VT _.RC:$src2), |
| 10368 | (_.VT (bitconvert (_.LdFrag addr:$src3))), |
| Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 10369 | (i8 imm:$src4)), 1, 0>, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10370 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 10371 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10372 | (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4), |
| 10373 | OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 10374 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 10375 | (OpNode (_.VT _.RC:$src1), |
| 10376 | (_.VT _.RC:$src2), |
| 10377 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 10378 | (i8 imm:$src4)), 1, 0>, EVEX_B, |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10379 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 10380 | }// Constraints = "$src1 = $dst" |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 10381 | |
| 10382 | // Additional patterns for matching passthru operand in other positions. |
| Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 10383 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10384 | (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 10385 | _.RC:$src1)), |
| 10386 | (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| 10387 | _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 10388 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10389 | (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)), |
| 10390 | _.RC:$src1)), |
| 10391 | (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| 10392 | _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 10393 | |
| 10394 | // Additional patterns for matching loads in other positions. |
| 10395 | def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 10396 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| 10397 | (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| 10398 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 10399 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 10400 | (bitconvert (_.LdFrag addr:$src3)), |
| 10401 | _.RC:$src2, (i8 imm:$src4))), |
| 10402 | (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| 10403 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 10404 | |
| 10405 | // Additional patterns for matching zero masking with loads in other |
| 10406 | // positions. |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 10407 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10408 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 10409 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 10410 | _.ImmAllZerosV)), |
| 10411 | (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| 10412 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 10413 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10414 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 10415 | _.RC:$src2, (i8 imm:$src4)), |
| 10416 | _.ImmAllZerosV)), |
| 10417 | (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| 10418 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 10419 | |
| 10420 | // Additional patterns for matching masked loads with different |
| 10421 | // operand orders. |
| Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 10422 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10423 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 10424 | _.RC:$src2, (i8 imm:$src4)), |
| 10425 | _.RC:$src1)), |
| 10426 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10427 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 10428 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10429 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 10430 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 10431 | _.RC:$src1)), |
| 10432 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10433 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 10434 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10435 | (OpNode _.RC:$src2, _.RC:$src1, |
| 10436 | (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)), |
| 10437 | _.RC:$src1)), |
| 10438 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10439 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 10440 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10441 | (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)), |
| 10442 | _.RC:$src1, (i8 imm:$src4)), |
| 10443 | _.RC:$src1)), |
| 10444 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10445 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 10446 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10447 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 10448 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 10449 | _.RC:$src1)), |
| 10450 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10451 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
| Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 10452 | |
| 10453 | // Additional patterns for matching broadcasts in other positions. |
| 10454 | def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10455 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| 10456 | (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| 10457 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 10458 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 10459 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10460 | _.RC:$src2, (i8 imm:$src4))), |
| 10461 | (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| 10462 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 10463 | |
| 10464 | // Additional patterns for matching zero masking with broadcasts in other |
| 10465 | // positions. |
| 10466 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10467 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10468 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 10469 | _.ImmAllZerosV)), |
| 10470 | (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1, |
| 10471 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 10472 | (VPTERNLOG321_imm8 imm:$src4))>; |
| 10473 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10474 | (OpNode _.RC:$src1, |
| 10475 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10476 | _.RC:$src2, (i8 imm:$src4)), |
| 10477 | _.ImmAllZerosV)), |
| 10478 | (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1, |
| 10479 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 10480 | (VPTERNLOG132_imm8 imm:$src4))>; |
| 10481 | |
| 10482 | // Additional patterns for matching masked broadcasts with different |
| 10483 | // operand orders. |
| 10484 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10485 | (OpNode _.RC:$src1, |
| 10486 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10487 | _.RC:$src2, (i8 imm:$src4)), |
| 10488 | _.RC:$src1)), |
| 10489 | (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| 10490 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 10491 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10492 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10493 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 10494 | _.RC:$src1)), |
| 10495 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10496 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 10497 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10498 | (OpNode _.RC:$src2, _.RC:$src1, |
| 10499 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10500 | (i8 imm:$src4)), _.RC:$src1)), |
| 10501 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10502 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 10503 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10504 | (OpNode _.RC:$src2, |
| 10505 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10506 | _.RC:$src1, (i8 imm:$src4)), |
| 10507 | _.RC:$src1)), |
| 10508 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10509 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 10510 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 10511 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 10512 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 10513 | _.RC:$src1)), |
| 10514 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 10515 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
| Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 10516 | } |
| 10517 | |
| 10518 | multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{ |
| 10519 | let Predicates = [HasAVX512] in |
| 10520 | defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512; |
| 10521 | let Predicates = [HasAVX512, HasVLX] in { |
| 10522 | defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128; |
| 10523 | defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256; |
| 10524 | } |
| 10525 | } |
| 10526 | |
| 10527 | defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>; |
| 10528 | defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W; |
| 10529 | |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10530 | //===----------------------------------------------------------------------===// |
| 10531 | // AVX-512 - FixupImm |
| 10532 | //===----------------------------------------------------------------------===// |
| 10533 | |
| 10534 | multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 10535 | X86VectorVTInfo _>{ |
| 10536 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10537 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10538 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 10539 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 10540 | (OpNode (_.VT _.RC:$src1), |
| 10541 | (_.VT _.RC:$src2), |
| 10542 | (_.IntVT _.RC:$src3), |
| 10543 | (i32 imm:$src4), |
| 10544 | (i32 FROUND_CURRENT))>; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10545 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10546 | (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4), |
| 10547 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 10548 | (OpNode (_.VT _.RC:$src1), |
| 10549 | (_.VT _.RC:$src2), |
| 10550 | (_.IntVT (bitconvert (_.LdFrag addr:$src3))), |
| 10551 | (i32 imm:$src4), |
| 10552 | (i32 FROUND_CURRENT))>; |
| 10553 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10554 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 10555 | OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 10556 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 10557 | (OpNode (_.VT _.RC:$src1), |
| 10558 | (_.VT _.RC:$src2), |
| 10559 | (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 10560 | (i32 imm:$src4), |
| 10561 | (i32 FROUND_CURRENT))>, EVEX_B; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10562 | } // Constraints = "$src1 = $dst" |
| 10563 | } |
| 10564 | |
| 10565 | multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr, |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 10566 | SDNode OpNode, X86VectorVTInfo _>{ |
| 10567 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10568 | defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10569 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10570 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10571 | "$src2, $src3, {sae}, $src4", |
| 10572 | (OpNode (_.VT _.RC:$src1), |
| 10573 | (_.VT _.RC:$src2), |
| 10574 | (_.IntVT _.RC:$src3), |
| 10575 | (i32 imm:$src4), |
| 10576 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 10577 | } |
| 10578 | } |
| 10579 | |
| 10580 | multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 10581 | X86VectorVTInfo _, X86VectorVTInfo _src3VT> { |
| Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 10582 | let Constraints = "$src1 = $dst" , Predicates = [HasAVX512], |
| 10583 | ExeDomain = _.ExeDomain in { |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10584 | defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10585 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 10586 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 10587 | (OpNode (_.VT _.RC:$src1), |
| 10588 | (_.VT _.RC:$src2), |
| 10589 | (_src3VT.VT _src3VT.RC:$src3), |
| 10590 | (i32 imm:$src4), |
| 10591 | (i32 FROUND_CURRENT))>; |
| 10592 | |
| 10593 | defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 10594 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 10595 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| 10596 | "$src2, $src3, {sae}, $src4", |
| 10597 | (OpNode (_.VT _.RC:$src1), |
| 10598 | (_.VT _.RC:$src2), |
| 10599 | (_src3VT.VT _src3VT.RC:$src3), |
| 10600 | (i32 imm:$src4), |
| 10601 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 10602 | defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 10603 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 10604 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 10605 | (OpNode (_.VT _.RC:$src1), |
| 10606 | (_.VT _.RC:$src2), |
| 10607 | (_src3VT.VT (scalar_to_vector |
| 10608 | (_src3VT.ScalarLdFrag addr:$src3))), |
| 10609 | (i32 imm:$src4), |
| 10610 | (i32 FROUND_CURRENT))>; |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10611 | } |
| 10612 | } |
| 10613 | |
| 10614 | multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{ |
| 10615 | let Predicates = [HasAVX512] in |
| 10616 | defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 10617 | avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 10618 | AVX512AIi8Base, EVEX_4V, EVEX_V512; |
| 10619 | let Predicates = [HasAVX512, HasVLX] in { |
| 10620 | defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>, |
| 10621 | AVX512AIi8Base, EVEX_4V, EVEX_V128; |
| 10622 | defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>, |
| 10623 | AVX512AIi8Base, EVEX_4V, EVEX_V256; |
| 10624 | } |
| 10625 | } |
| 10626 | |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10627 | defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 10628 | f32x_info, v4i32x_info>, |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10629 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10630 | defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 10631 | f64x_info, v2i64x_info>, |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10632 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10633 | defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>, |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10634 | EVEX_CD8<32, CD8VF>; |
| Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 10635 | defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>, |
| Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 10636 | EVEX_CD8<64, CD8VF>, VEX_W; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10637 | |
| 10638 | |
| 10639 | |
| 10640 | // Patterns used to select SSE scalar fp arithmetic instructions from |
| 10641 | // either: |
| 10642 | // |
| 10643 | // (1) a scalar fp operation followed by a blend |
| 10644 | // |
| 10645 | // The effect is that the backend no longer emits unnecessary vector |
| 10646 | // insert instructions immediately after SSE scalar fp instructions |
| 10647 | // like addss or mulss. |
| 10648 | // |
| 10649 | // For example, given the following code: |
| 10650 | // __m128 foo(__m128 A, __m128 B) { |
| 10651 | // A[0] += B[0]; |
| 10652 | // return A; |
| 10653 | // } |
| 10654 | // |
| 10655 | // Previously we generated: |
| 10656 | // addss %xmm0, %xmm1 |
| 10657 | // movss %xmm1, %xmm0 |
| 10658 | // |
| 10659 | // We now generate: |
| 10660 | // addss %xmm1, %xmm0 |
| 10661 | // |
| 10662 | // (2) a vector packed single/double fp operation followed by a vector insert |
| 10663 | // |
| 10664 | // The effect is that the backend converts the packed fp instruction |
| 10665 | // followed by a vector insert into a single SSE scalar fp instruction. |
| 10666 | // |
| 10667 | // For example, given the following code: |
| 10668 | // __m128 foo(__m128 A, __m128 B) { |
| 10669 | // __m128 C = A + B; |
| 10670 | // return (__m128) {c[0], a[1], a[2], a[3]}; |
| 10671 | // } |
| 10672 | // |
| 10673 | // Previously we generated: |
| 10674 | // addps %xmm0, %xmm1 |
| 10675 | // movss %xmm1, %xmm0 |
| 10676 | // |
| 10677 | // We now generate: |
| 10678 | // addss %xmm1, %xmm0 |
| 10679 | |
| 10680 | // TODO: Some canonicalization in lowering would simplify the number of |
| 10681 | // patterns we have to try to match. |
| 10682 | multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> { |
| 10683 | let Predicates = [HasAVX512] in { |
| Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 10684 | // extracted scalar math op with insert via movss |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10685 | def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector |
| 10686 | (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))), |
| 10687 | FR32X:$src))))), |
| Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 10688 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10689 | (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
| Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 10690 | |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10691 | // extracted scalar math op with insert via blend |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10692 | def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector |
| 10693 | (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))), |
| 10694 | FR32X:$src))), (i8 1))), |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10695 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10696 | (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10697 | |
| 10698 | // vector math op with insert via movss |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10699 | def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), |
| 10700 | (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))), |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10701 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>; |
| 10702 | |
| 10703 | // vector math op with insert via blend |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10704 | def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), |
| 10705 | (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))), |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10706 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>; |
| Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 10707 | |
| 10708 | // extracted masked scalar math op with insert via movss |
| 10709 | def : Pat<(X86Movss (v4f32 VR128X:$src1), |
| 10710 | (scalar_to_vector |
| 10711 | (X86selects VK1WM:$mask, |
| 10712 | (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))), |
| 10713 | FR32X:$src2), |
| 10714 | FR32X:$src0))), |
| 10715 | (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X), |
| 10716 | VK1WM:$mask, v4f32:$src1, |
| 10717 | (COPY_TO_REGCLASS FR32X:$src2, VR128X))>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10718 | } |
| 10719 | } |
| 10720 | |
| 10721 | defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">; |
| 10722 | defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">; |
| 10723 | defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">; |
| 10724 | defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">; |
| 10725 | |
| 10726 | multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> { |
| 10727 | let Predicates = [HasAVX512] in { |
| 10728 | // extracted scalar math op with insert via movsd |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10729 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector |
| 10730 | (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))), |
| 10731 | FR64X:$src))))), |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10732 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10733 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10734 | |
| 10735 | // extracted scalar math op with insert via blend |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10736 | def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector |
| 10737 | (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))), |
| 10738 | FR64X:$src))), (i8 1))), |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10739 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10740 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10741 | |
| 10742 | // vector math op with insert via movsd |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10743 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), |
| 10744 | (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))), |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10745 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>; |
| 10746 | |
| 10747 | // vector math op with insert via blend |
| Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10748 | def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), |
| 10749 | (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))), |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10750 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>; |
| Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 10751 | |
| 10752 | // extracted masked scalar math op with insert via movss |
| 10753 | def : Pat<(X86Movsd (v2f64 VR128X:$src1), |
| 10754 | (scalar_to_vector |
| 10755 | (X86selects VK1WM:$mask, |
| 10756 | (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))), |
| 10757 | FR64X:$src2), |
| 10758 | FR64X:$src0))), |
| 10759 | (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X), |
| 10760 | VK1WM:$mask, v2f64:$src1, |
| 10761 | (COPY_TO_REGCLASS FR64X:$src2, VR128X))>; |
| Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10762 | } |
| 10763 | } |
| 10764 | |
| 10765 | defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">; |
| 10766 | defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">; |
| 10767 | defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">; |
| 10768 | defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">; |