blob: e4e3be339321a29bd31c3ebce42d05bcd9c13632 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000432// no instruction is needed for the conversion.
433def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
434def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
435def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
436def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
437def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
438def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
439def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
440def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
441def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
442def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
443def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
444def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
445def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
446def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
447def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
448def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
449def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
450def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
451def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
452def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
453def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
454def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
455def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
456def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
457def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
458def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
459def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
460def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
461def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
462def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
463def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper9d9251b2016-05-08 20:10:20 +0000465// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
466// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
467// swizzled by ExecutionDepsFix to pxor.
468// We set canFoldAsLoad because this can be converted to a constant-pool
469// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000471 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000473 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000474def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
475 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000477
Craig Topper6393afc2017-01-09 02:44:34 +0000478// Alias instructions that allow VPTERNLOG to be used with a mask to create
479// a mix of all ones and all zeros elements. This is done this way to force
480// the same register to be used as input for all three sources.
481let isPseudo = 1, Predicates = [HasAVX512] in {
482def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
483 (ins VK16WM:$mask), "",
484 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
485 (v16i32 immAllOnesV),
486 (v16i32 immAllZerosV)))]>;
487def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
488 (ins VK8WM:$mask), "",
489 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
490 (bc_v8i64 (v16i32 immAllOnesV)),
491 (bc_v8i64 (v16i32 immAllZerosV))))]>;
492}
493
Craig Toppere5ce84a2016-05-08 21:33:53 +0000494let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000495 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000496def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
497 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
498def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
499 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
500}
501
Craig Topperadd9cc62016-12-18 06:23:14 +0000502// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
503// This is expanded by ExpandPostRAPseudos.
504let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000505 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000506 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
507 [(set FR32X:$dst, fp32imm0)]>;
508 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
509 [(set FR64X:$dst, fpimm0)]>;
510}
511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512//===----------------------------------------------------------------------===//
513// AVX-512 - VECTOR INSERT
514//
Craig Topper3a622a12017-08-17 15:40:25 +0000515
516// Supports two different pattern operators for mask and unmasked ops. Allows
517// null_frag to be passed for one.
518multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
519 X86VectorVTInfo To,
520 SDPatternOperator vinsert_insert,
521 SDPatternOperator vinsert_for_mask> {
Craig Toppere1cac152016-06-07 07:27:54 +0000522 let ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000523 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000524 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000525 "vinsert" # From.EltTypeName # "x" # From.NumElts,
526 "$src3, $src2, $src1", "$src1, $src2, $src3",
527 (vinsert_insert:$src3 (To.VT To.RC:$src1),
528 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000529 (iPTR imm)),
530 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
531 (From.VT From.RC:$src2),
532 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000533
Craig Topper3a622a12017-08-17 15:40:25 +0000534 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000535 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000536 "vinsert" # From.EltTypeName # "x" # From.NumElts,
537 "$src3, $src2, $src1", "$src1, $src2, $src3",
538 (vinsert_insert:$src3 (To.VT To.RC:$src1),
539 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000540 (iPTR imm)),
541 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
542 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
544 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000545 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000546}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547
Craig Topper3a622a12017-08-17 15:40:25 +0000548// Passes the same pattern operator for masked and unmasked ops.
549multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
550 X86VectorVTInfo To,
551 SDPatternOperator vinsert_insert> :
552 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
553
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
555 X86VectorVTInfo To, PatFrag vinsert_insert,
556 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
557 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000558 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
560 (To.VT (!cast<Instruction>(InstrStr#"rr")
561 To.RC:$src1, From.RC:$src2,
562 (INSERT_get_vinsert_imm To.RC:$ins)))>;
563
564 def : Pat<(vinsert_insert:$ins
565 (To.VT To.RC:$src1),
566 (From.VT (bitconvert (From.LdFrag addr:$src2))),
567 (iPTR imm)),
568 (To.VT (!cast<Instruction>(InstrStr#"rm")
569 To.RC:$src1, addr:$src2,
570 (INSERT_get_vinsert_imm To.RC:$ins)))>;
571 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000572}
573
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000574multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
575 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576
577 let Predicates = [HasVLX] in
578 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
579 X86VectorVTInfo< 4, EltVT32, VR128X>,
580 X86VectorVTInfo< 8, EltVT32, VR256X>,
581 vinsert128_insert>, EVEX_V256;
582
583 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000584 X86VectorVTInfo< 4, EltVT32, VR128X>,
585 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000586 vinsert128_insert>, EVEX_V512;
587
588 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000589 X86VectorVTInfo< 4, EltVT64, VR256X>,
590 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591 vinsert256_insert>, VEX_W, EVEX_V512;
592
Craig Topper3a622a12017-08-17 15:40:25 +0000593 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000595 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596 X86VectorVTInfo< 2, EltVT64, VR128X>,
597 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599
Craig Topper3a622a12017-08-17 15:40:25 +0000600 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000602 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000603 X86VectorVTInfo< 2, EltVT64, VR128X>,
604 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000605 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000606
Craig Topper3a622a12017-08-17 15:40:25 +0000607 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608 X86VectorVTInfo< 8, EltVT32, VR256X>,
609 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000610 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000611 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612}
613
Adam Nemet4e2ef472014-10-02 23:18:28 +0000614defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
615defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
Igor Breger0ede3cb2015-09-20 06:52:42 +0000617// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000618// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000619defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000622 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000623
624defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000625 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000626defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000627 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000628
629defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000630 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000631defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000632 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000633
634// Codegen pattern with the alternative types insert VEC128 into VEC256
635defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
636 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
637defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
638 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
639// Codegen pattern with the alternative types insert VEC128 into VEC512
640defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
641 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
642defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
643 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
644// Codegen pattern with the alternative types insert VEC256 into VEC512
645defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
646 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
647defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
648 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
649
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000650// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000651let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000652def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000653 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000654 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000655 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000656 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000657def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000658 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000659 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000660 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000661 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
662 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000663}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000664
665//===----------------------------------------------------------------------===//
666// AVX-512 VECTOR EXTRACT
667//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668
Craig Topper3a622a12017-08-17 15:40:25 +0000669// Supports two different pattern operators for mask and unmasked ops. Allows
670// null_frag to be passed for one.
671multiclass vextract_for_size_split<int Opcode,
672 X86VectorVTInfo From, X86VectorVTInfo To,
673 SDPatternOperator vextract_extract,
674 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000675
676 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000677 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000678 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000679 "vextract" # To.EltTypeName # "x" # To.NumElts,
680 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000681 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
682 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000683 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000684 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000685 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000686 "vextract" # To.EltTypeName # "x" # To.NumElts #
687 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
688 [(store (To.VT (vextract_extract:$idx
689 (From.VT From.RC:$src1), (iPTR imm))),
690 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000691
Craig Toppere1cac152016-06-07 07:27:54 +0000692 let mayStore = 1, hasSideEffects = 0 in
693 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
694 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000695 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000696 "vextract" # To.EltTypeName # "x" # To.NumElts #
697 "\t{$idx, $src1, $dst {${mask}}|"
698 "$dst {${mask}}, $src1, $idx}",
699 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000700 }
Igor Bregerac29a822015-09-09 14:35:09 +0000701}
702
Craig Topper3a622a12017-08-17 15:40:25 +0000703// Passes the same pattern operator for masked and unmasked ops.
704multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
705 X86VectorVTInfo To,
706 SDPatternOperator vextract_extract> :
707 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
708
Igor Bregerdefab3c2015-10-08 12:55:01 +0000709// Codegen pattern for the alternative types
710multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
711 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000712 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000713 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
715 (To.VT (!cast<Instruction>(InstrStr#"rr")
716 From.RC:$src1,
717 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000718 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
719 (iPTR imm))), addr:$dst),
720 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
721 (EXTRACT_get_vextract_imm To.RC:$ext))>;
722 }
Igor Breger7f69a992015-09-10 12:54:54 +0000723}
724
725multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000727 let Predicates = [HasAVX512] in {
728 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
729 X86VectorVTInfo<16, EltVT32, VR512>,
730 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000731 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000732 EVEX_V512, EVEX_CD8<32, CD8VT4>;
733 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
734 X86VectorVTInfo< 8, EltVT64, VR512>,
735 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000736 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000737 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
738 }
Igor Breger7f69a992015-09-10 12:54:54 +0000739 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000740 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000741 X86VectorVTInfo< 8, EltVT32, VR256X>,
742 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000743 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000744 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000745
746 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000747 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000748 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000749 X86VectorVTInfo< 4, EltVT64, VR256X>,
750 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000751 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000752 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000753
754 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000755 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000756 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000757 X86VectorVTInfo< 8, EltVT64, VR512>,
758 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000759 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000760 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000761 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000762 X86VectorVTInfo<16, EltVT32, VR512>,
763 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000764 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000765 EVEX_V512, EVEX_CD8<32, CD8VT8>;
766 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000767}
768
Adam Nemet55536c62014-09-25 23:48:45 +0000769defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
770defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771
Igor Bregerdefab3c2015-10-08 12:55:01 +0000772// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000773// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000774defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000775 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000776defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000777 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000778
779defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000780 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000781defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000782 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000783
784defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000785 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000786defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000787 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000788
Craig Topper08a68572016-05-21 22:50:04 +0000789// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000790defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
791 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
792defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
793 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
794
795// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000796defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
797 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
798defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
799 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
800// Codegen pattern with the alternative types extract VEC256 from VEC512
801defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
802 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
803defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
804 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
805
Craig Topper5f3fef82016-05-22 07:40:58 +0000806// A 128-bit subvector extract from the first 256-bit vector position
807// is a subregister copy that needs no instruction.
808def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
809 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
810def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
811 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
812def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
813 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
814def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
815 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
816def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
817 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
818def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
819 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
820
Craig Topper48a79172017-08-30 07:26:12 +0000821// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
822// smaller extract to enable EVEX->VEX.
823let Predicates = [NoVLX] in {
824def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
825 (v2i64 (VEXTRACTI128rr
826 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
827 (iPTR 1)))>;
828def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
829 (v2f64 (VEXTRACTF128rr
830 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
831 (iPTR 1)))>;
832def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
833 (v4i32 (VEXTRACTI128rr
834 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
835 (iPTR 1)))>;
836def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
837 (v4f32 (VEXTRACTF128rr
838 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
839 (iPTR 1)))>;
840def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
841 (v8i16 (VEXTRACTI128rr
842 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
843 (iPTR 1)))>;
844def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
845 (v16i8 (VEXTRACTI128rr
846 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
847 (iPTR 1)))>;
848}
849
850// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
851// smaller extract to enable EVEX->VEX.
852let Predicates = [HasVLX] in {
853def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
854 (v2i64 (VEXTRACTI32x4Z256rr
855 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
856 (iPTR 1)))>;
857def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
858 (v2f64 (VEXTRACTF32x4Z256rr
859 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
860 (iPTR 1)))>;
861def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
862 (v4i32 (VEXTRACTI32x4Z256rr
863 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
864 (iPTR 1)))>;
865def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
866 (v4f32 (VEXTRACTF32x4Z256rr
867 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
868 (iPTR 1)))>;
869def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
870 (v8i16 (VEXTRACTI32x4Z256rr
871 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
872 (iPTR 1)))>;
873def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
874 (v16i8 (VEXTRACTI32x4Z256rr
875 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
876 (iPTR 1)))>;
877}
878
Craig Topper5f3fef82016-05-22 07:40:58 +0000879// A 256-bit subvector extract from the first 256-bit vector position
880// is a subregister copy that needs no instruction.
881def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
882 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
883def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
884 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
885def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
886 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
887def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
888 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
889def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
890 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
891def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
892 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
893
894let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895// A 128-bit subvector insert to the first 512-bit vector position
896// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000897def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
898 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
899def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
900 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
901def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
902 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
903def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
904 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
905def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
906 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
907def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
908 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909
Craig Topper5f3fef82016-05-22 07:40:58 +0000910// A 256-bit subvector insert to the first 512-bit vector position
911// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000912def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000914def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000915 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000916def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000918def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000920def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000921 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000922def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000923 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000924}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000925
Craig Toppera0883622017-08-26 22:24:57 +0000926// Additional patterns for handling a bitcast between the vselect and the
927// extract_subvector.
928multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
929 X86VectorVTInfo To, X86VectorVTInfo Cast,
930 PatFrag vextract_extract,
931 SDNodeXForm EXTRACT_get_vextract_imm,
932 list<Predicate> p> {
933let Predicates = p in {
934 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
935 (bitconvert
936 (To.VT (vextract_extract:$ext
937 (From.VT From.RC:$src), (iPTR imm)))),
938 To.RC:$src0)),
939 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
940 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
941 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
942
943 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
944 (bitconvert
945 (To.VT (vextract_extract:$ext
946 (From.VT From.RC:$src), (iPTR imm)))),
947 Cast.ImmAllZerosV)),
948 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
949 Cast.KRCWM:$mask, From.RC:$src,
950 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
951}
952}
953
954defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
955 v4f32x_info, vextract128_extract,
956 EXTRACT_get_vextract128_imm, [HasVLX]>;
957defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
958 v2f64x_info, vextract128_extract,
959 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
960
961defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
962 v4i32x_info, vextract128_extract,
963 EXTRACT_get_vextract128_imm, [HasVLX]>;
964defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
965 v4i32x_info, vextract128_extract,
966 EXTRACT_get_vextract128_imm, [HasVLX]>;
967defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
968 v4i32x_info, vextract128_extract,
969 EXTRACT_get_vextract128_imm, [HasVLX]>;
970defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
971 v2i64x_info, vextract128_extract,
972 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
973defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
974 v2i64x_info, vextract128_extract,
975 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
976defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
977 v2i64x_info, vextract128_extract,
978 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
979
980defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
981 v4f32x_info, vextract128_extract,
982 EXTRACT_get_vextract128_imm, [HasAVX512]>;
983defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
984 v2f64x_info, vextract128_extract,
985 EXTRACT_get_vextract128_imm, [HasDQI]>;
986
987defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
988 v4i32x_info, vextract128_extract,
989 EXTRACT_get_vextract128_imm, [HasAVX512]>;
990defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
991 v4i32x_info, vextract128_extract,
992 EXTRACT_get_vextract128_imm, [HasAVX512]>;
993defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
994 v4i32x_info, vextract128_extract,
995 EXTRACT_get_vextract128_imm, [HasAVX512]>;
996defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
997 v2i64x_info, vextract128_extract,
998 EXTRACT_get_vextract128_imm, [HasDQI]>;
999defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1000 v2i64x_info, vextract128_extract,
1001 EXTRACT_get_vextract128_imm, [HasDQI]>;
1002defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1003 v2i64x_info, vextract128_extract,
1004 EXTRACT_get_vextract128_imm, [HasDQI]>;
1005
1006defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1007 v8f32x_info, vextract256_extract,
1008 EXTRACT_get_vextract256_imm, [HasDQI]>;
1009defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1010 v4f64x_info, vextract256_extract,
1011 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1012
1013defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1014 v8i32x_info, vextract256_extract,
1015 EXTRACT_get_vextract256_imm, [HasDQI]>;
1016defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1017 v8i32x_info, vextract256_extract,
1018 EXTRACT_get_vextract256_imm, [HasDQI]>;
1019defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1020 v8i32x_info, vextract256_extract,
1021 EXTRACT_get_vextract256_imm, [HasDQI]>;
1022defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1023 v4i64x_info, vextract256_extract,
1024 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1025defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1026 v4i64x_info, vextract256_extract,
1027 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1028defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1029 v4i64x_info, vextract256_extract,
1030 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1031
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001032// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001033def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001034 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001035 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1037 EVEX;
1038
Craig Topper03b849e2016-05-21 22:50:11 +00001039def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001040 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001041 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001043 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001044
1045//===---------------------------------------------------------------------===//
1046// AVX-512 BROADCAST
1047//---
Igor Breger131008f2016-05-01 08:40:00 +00001048// broadcast with a scalar argument.
1049multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1050 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001051 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1052 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1053 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1054 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1055 (X86VBroadcast SrcInfo.FRC:$src),
1056 DestInfo.RC:$src0)),
1057 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1058 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1059 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1060 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1061 (X86VBroadcast SrcInfo.FRC:$src),
1062 DestInfo.ImmAllZerosV)),
1063 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1064 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001065}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001066
Craig Topper17854ec2017-08-30 07:48:39 +00001067// Split version to allow mask and broadcast node to be different types. This
1068// helps support the 32x2 broadcasts.
1069multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1070 X86VectorVTInfo MaskInfo,
1071 X86VectorVTInfo DestInfo,
1072 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +00001073 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +00001074 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001075 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001076 (MaskInfo.VT
1077 (bitconvert
1078 (DestInfo.VT
1079 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001080 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +00001081 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001082 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001083 (MaskInfo.VT
1084 (bitconvert
1085 (DestInfo.VT (X86VBroadcast
1086 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001087 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001088 }
Craig Toppere1cac152016-06-07 07:27:54 +00001089
Craig Topper17854ec2017-08-30 07:48:39 +00001090 def : Pat<(MaskInfo.VT
1091 (bitconvert
1092 (DestInfo.VT (X86VBroadcast
1093 (SrcInfo.VT (scalar_to_vector
1094 (SrcInfo.ScalarLdFrag addr:$src))))))),
1095 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1096 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1097 (bitconvert
1098 (DestInfo.VT
1099 (X86VBroadcast
1100 (SrcInfo.VT (scalar_to_vector
1101 (SrcInfo.ScalarLdFrag addr:$src)))))),
1102 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001103 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001104 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1105 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1106 (bitconvert
1107 (DestInfo.VT
1108 (X86VBroadcast
1109 (SrcInfo.VT (scalar_to_vector
1110 (SrcInfo.ScalarLdFrag addr:$src)))))),
1111 MaskInfo.ImmAllZerosV)),
1112 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1113 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001115
Craig Topper17854ec2017-08-30 07:48:39 +00001116// Helper class to force mask and broadcast result to same type.
1117multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1118 X86VectorVTInfo DestInfo,
1119 X86VectorVTInfo SrcInfo> :
1120 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1121
Craig Topper80934372016-07-16 03:42:59 +00001122multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001123 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001124 let Predicates = [HasAVX512] in
1125 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1126 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1127 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001128
1129 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001130 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001131 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001132 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001133 }
1134}
1135
Craig Topper80934372016-07-16 03:42:59 +00001136multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1137 AVX512VLVectorVTInfo _> {
1138 let Predicates = [HasAVX512] in
1139 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1140 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1141 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001142
Craig Topper80934372016-07-16 03:42:59 +00001143 let Predicates = [HasVLX] in {
1144 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1145 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1146 EVEX_V256;
1147 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1148 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1149 EVEX_V128;
1150 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001151}
Craig Topper80934372016-07-16 03:42:59 +00001152defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1153 avx512vl_f32_info>;
1154defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1155 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001157def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001158 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001159def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001160 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001161
Robert Khasanovcbc57032014-12-09 16:38:41 +00001162multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001163 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001164 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001165 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001166 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001167 (ins SrcRC:$src),
1168 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001169 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170}
1171
Guy Blank7f60c992017-08-09 17:21:01 +00001172multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1173 X86VectorVTInfo _, SDPatternOperator OpNode,
1174 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001175 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001176 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1177 (outs _.RC:$dst), (ins GR32:$src),
1178 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1179 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1180 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1181 "$src0 = $dst">, T8PD, EVEX;
1182
1183 def : Pat <(_.VT (OpNode SrcRC:$src)),
1184 (!cast<Instruction>(Name#r)
1185 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1186
1187 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1188 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1189 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1190
1191 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1192 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1193 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1194}
1195
1196multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1197 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1198 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1199 let Predicates = [prd] in
1200 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1201 Subreg>, EVEX_V512;
1202 let Predicates = [prd, HasVLX] in {
1203 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1204 SrcRC, Subreg>, EVEX_V256;
1205 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1206 SrcRC, Subreg>, EVEX_V128;
1207 }
1208}
1209
Robert Khasanovcbc57032014-12-09 16:38:41 +00001210multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001211 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001212 RegisterClass SrcRC, Predicate prd> {
1213 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001214 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001215 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001216 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1217 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001218 }
1219}
1220
Guy Blank7f60c992017-08-09 17:21:01 +00001221defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1222 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1223defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1224 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1225 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001226defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1227 X86VBroadcast, GR32, HasAVX512>;
1228defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1229 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001230
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001231def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001232 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001233def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001234 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235
Igor Breger21296d22015-10-20 11:56:42 +00001236// Provide aliases for broadcast from the same register class that
1237// automatically does the extract.
1238multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1239 X86VectorVTInfo SrcInfo> {
1240 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1241 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1242 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1243}
1244
1245multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1246 AVX512VLVectorVTInfo _, Predicate prd> {
1247 let Predicates = [prd] in {
1248 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1249 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1250 EVEX_V512;
1251 // Defined separately to avoid redefinition.
1252 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1253 }
1254 let Predicates = [prd, HasVLX] in {
1255 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1256 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1257 EVEX_V256;
1258 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1259 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001260 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001261}
1262
Igor Breger21296d22015-10-20 11:56:42 +00001263defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1264 avx512vl_i8_info, HasBWI>;
1265defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1266 avx512vl_i16_info, HasBWI>;
1267defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1268 avx512vl_i32_info, HasAVX512>;
1269defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1270 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001271
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001272multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1273 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001274 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001275 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1276 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001277 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001278 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001279}
1280
Craig Topperd6f4be92017-08-21 05:29:02 +00001281// This should be used for the AVX512DQ broadcast instructions. It disables
1282// the unmasked patterns so that we only use the DQ instructions when masking
1283// is requested.
1284multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1285 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
1286 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1287 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1288 (null_frag),
1289 (_Dst.VT (X86SubVBroadcast
1290 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1291 AVX5128IBase, EVEX;
1292}
1293
Simon Pilgrim79195582017-02-21 16:41:44 +00001294let Predicates = [HasAVX512] in {
1295 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1296 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1297 (VPBROADCASTQZm addr:$src)>;
1298}
1299
Craig Topperbe351ee2016-10-01 06:01:23 +00001300let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001301 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1302 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1303 (VPBROADCASTQZ128m addr:$src)>;
1304 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1305 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001306 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1307 // This means we'll encounter truncated i32 loads; match that here.
1308 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1309 (VPBROADCASTWZ128m addr:$src)>;
1310 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1311 (VPBROADCASTWZ256m addr:$src)>;
1312 def : Pat<(v8i16 (X86VBroadcast
1313 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1314 (VPBROADCASTWZ128m addr:$src)>;
1315 def : Pat<(v16i16 (X86VBroadcast
1316 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1317 (VPBROADCASTWZ256m addr:$src)>;
1318}
1319
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001320//===----------------------------------------------------------------------===//
1321// AVX-512 BROADCAST SUBVECTORS
1322//
1323
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001324defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1325 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001326 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001327defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1328 v16f32_info, v4f32x_info>,
1329 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1330defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1331 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001332 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001333defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1334 v8f64_info, v4f64x_info>, VEX_W,
1335 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1336
Craig Topper715ad7f2016-10-16 23:29:51 +00001337let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001338def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1339 (VBROADCASTF64X4rm addr:$src)>;
1340def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1341 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001342def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1343 (VBROADCASTI64X4rm addr:$src)>;
1344def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1345 (VBROADCASTI64X4rm addr:$src)>;
1346
1347// Provide fallback in case the load node that is used in the patterns above
1348// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001349def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1350 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001351 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001352def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1353 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1354 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001355def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1356 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001357 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001358def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1359 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1360 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001361def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1362 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1363 (v16i16 VR256X:$src), 1)>;
1364def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1365 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1366 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001367
Craig Topperd6f4be92017-08-21 05:29:02 +00001368def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1369 (VBROADCASTF32X4rm addr:$src)>;
1370def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1371 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001372def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1373 (VBROADCASTI32X4rm addr:$src)>;
1374def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1375 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001376}
1377
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001378let Predicates = [HasVLX] in {
1379defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1380 v8i32x_info, v4i32x_info>,
1381 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1382defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1383 v8f32x_info, v4f32x_info>,
1384 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001385
Craig Topperd6f4be92017-08-21 05:29:02 +00001386def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1387 (VBROADCASTF32X4Z256rm addr:$src)>;
1388def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1389 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001390def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1391 (VBROADCASTI32X4Z256rm addr:$src)>;
1392def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1393 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001394
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001395// Provide fallback in case the load node that is used in the patterns above
1396// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001397def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1398 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1399 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001400def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001401 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001402 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001403def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1404 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1405 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001406def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001407 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001408 (v4i32 VR128X:$src), 1)>;
1409def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001410 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001411 (v8i16 VR128X:$src), 1)>;
1412def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001413 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001414 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001415}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001416
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001417let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001418defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001419 v4i64x_info, v2i64x_info>, VEX_W,
1420 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001421defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001422 v4f64x_info, v2f64x_info>, VEX_W,
1423 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001424}
1425
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001426let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001427defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001428 v8i64_info, v2i64x_info>, VEX_W,
1429 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001430defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001431 v16i32_info, v8i32x_info>,
1432 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001433defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001434 v8f64_info, v2f64x_info>, VEX_W,
1435 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001436defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001437 v16f32_info, v8f32x_info>,
1438 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1439}
Adam Nemet73f72e12014-06-27 00:43:38 +00001440
Igor Bregerfa798a92015-11-02 07:39:36 +00001441multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001442 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001443 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001444 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1445 _Src.info512, _Src.info128>,
1446 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001447 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001448 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1449 _Src.info256, _Src.info128>,
1450 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001451}
1452
1453multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001454 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1455 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001456
1457 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001458 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1459 _Src.info128, _Src.info128>,
1460 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001461}
1462
Craig Topper51e052f2016-10-15 16:26:02 +00001463defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1464 avx512vl_i32_info, avx512vl_i64_info>;
1465defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1466 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001467
Craig Topper52317e82017-01-15 05:47:45 +00001468let Predicates = [HasVLX] in {
1469def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1470 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1471def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1472 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1473}
1474
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001475def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001476 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001477def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1478 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1479
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001480def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001481 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001482def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1483 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001485//===----------------------------------------------------------------------===//
1486// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1487//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001488multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1489 X86VectorVTInfo _, RegisterClass KRC> {
1490 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001491 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001492 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493}
1494
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001495multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001496 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1497 let Predicates = [HasCDI] in
1498 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1499 let Predicates = [HasCDI, HasVLX] in {
1500 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1501 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1502 }
1503}
1504
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001505defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001506 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001507defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001508 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509
1510//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001511// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001512multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001513let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001514 // The index operand in the pattern should really be an integer type. However,
1515 // if we do that and it happens to come from a bitcast, then it becomes
1516 // difficult to find the bitcast needed to convert the index to the
1517 // destination type for the passthru since it will be folded with the bitcast
1518 // of the index operand.
1519 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001520 (ins _.RC:$src2, _.RC:$src3),
1521 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001522 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001523 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001524
Craig Topper4fa3b502016-09-06 06:56:59 +00001525 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001526 (ins _.RC:$src2, _.MemOp:$src3),
1527 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001528 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001529 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001530 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001531 }
1532}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001533multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001534 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001535 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001536 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001537 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1538 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1539 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001540 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001541 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1542 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001543}
1544
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001545multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001546 AVX512VLVectorVTInfo VTInfo> {
1547 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1548 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001549 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001550 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1551 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1552 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1553 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001554 }
1555}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001556
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001557multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001558 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001559 Predicate Prd> {
1560 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001561 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001562 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001563 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1564 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001565 }
1566}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001567
Craig Topperaad5f112015-11-30 00:13:24 +00001568defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001569 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001570defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001571 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001572defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001573 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001574 VEX_W, EVEX_CD8<16, CD8VF>;
1575defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001576 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001577 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001578defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001579 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001580defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001581 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001582
Craig Topperaad5f112015-11-30 00:13:24 +00001583// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001584multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001585 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001586let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001587 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1588 (ins IdxVT.RC:$src2, _.RC:$src3),
1589 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001590 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1591 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001592
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001593 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1594 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1595 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001596 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001597 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001598 EVEX_4V, AVX5128IBase;
1599 }
1600}
1601multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001602 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001603 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001604 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1605 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1606 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1607 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001608 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001609 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1610 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001611}
1612
1613multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001614 AVX512VLVectorVTInfo VTInfo,
1615 AVX512VLVectorVTInfo ShuffleMask> {
1616 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001617 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001618 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001619 ShuffleMask.info512>, EVEX_V512;
1620 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001621 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001622 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001623 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001624 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001625 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001626 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001627 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1628 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001629 }
1630}
1631
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001632multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001633 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001634 AVX512VLVectorVTInfo Idx,
1635 Predicate Prd> {
1636 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001637 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1638 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001639 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001640 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1641 Idx.info128>, EVEX_V128;
1642 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1643 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001644 }
1645}
1646
Craig Toppera47576f2015-11-26 20:21:29 +00001647defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001648 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001649defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001650 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001651defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1652 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1653 VEX_W, EVEX_CD8<16, CD8VF>;
1654defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1655 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1656 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001657defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001658 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001659defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001660 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001661
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662//===----------------------------------------------------------------------===//
1663// AVX-512 - BLEND using mask
1664//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001665multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001666 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001667 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1668 (ins _.RC:$src1, _.RC:$src2),
1669 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001670 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001671 []>, EVEX_4V;
1672 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1673 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001674 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001675 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001676 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001677 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1678 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1679 !strconcat(OpcodeStr,
1680 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1681 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001682 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001683 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1684 (ins _.RC:$src1, _.MemOp:$src2),
1685 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001686 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001687 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1688 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1689 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001690 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001691 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001692 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001693 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1694 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1695 !strconcat(OpcodeStr,
1696 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1697 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1698 }
Craig Toppera74e3082017-01-07 22:20:34 +00001699 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001700}
1701multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1702
Craig Topper81f20aa2017-01-07 22:20:26 +00001703 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001704 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1705 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1706 !strconcat(OpcodeStr,
1707 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1708 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001709 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001710
1711 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1712 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1713 !strconcat(OpcodeStr,
1714 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1715 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001716 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001717 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718}
1719
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001720multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1721 AVX512VLVectorVTInfo VTInfo> {
1722 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1723 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001725 let Predicates = [HasVLX] in {
1726 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1727 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1728 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1729 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1730 }
1731}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001732
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001733multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1734 AVX512VLVectorVTInfo VTInfo> {
1735 let Predicates = [HasBWI] in
1736 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001737
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001738 let Predicates = [HasBWI, HasVLX] in {
1739 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1740 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1741 }
1742}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001745defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1746defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1747defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1748defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1749defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1750defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001751
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001752
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001753//===----------------------------------------------------------------------===//
1754// Compare Instructions
1755//===----------------------------------------------------------------------===//
1756
1757// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001758
1759multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1760
1761 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1762 (outs _.KRC:$dst),
1763 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1764 "vcmp${cc}"#_.Suffix,
1765 "$src2, $src1", "$src1, $src2",
1766 (OpNode (_.VT _.RC:$src1),
1767 (_.VT _.RC:$src2),
1768 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001769 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001770 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1771 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001772 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001773 "vcmp${cc}"#_.Suffix,
1774 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001775 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001776 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001777
1778 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1779 (outs _.KRC:$dst),
1780 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1781 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001782 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001783 (OpNodeRnd (_.VT _.RC:$src1),
1784 (_.VT _.RC:$src2),
1785 imm:$cc,
1786 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1787 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001788 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001789 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1790 (outs VK1:$dst),
1791 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1792 "vcmp"#_.Suffix,
1793 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001794 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001795 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1796 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001797 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001798 "vcmp"#_.Suffix,
1799 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1800 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1801
1802 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1803 (outs _.KRC:$dst),
1804 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1805 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001806 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001807 EVEX_4V, EVEX_B;
1808 }// let isAsmParserOnly = 1, hasSideEffects = 0
1809
1810 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001811 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001812 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1813 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1814 !strconcat("vcmp${cc}", _.Suffix,
1815 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1816 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1817 _.FRC:$src2,
1818 imm:$cc))],
1819 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001820 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1821 (outs _.KRC:$dst),
1822 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1823 !strconcat("vcmp${cc}", _.Suffix,
1824 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1825 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1826 (_.ScalarLdFrag addr:$src2),
1827 imm:$cc))],
1828 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001829 }
1830}
1831
1832let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001833 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001834 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1835 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001836 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001837 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1838 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001841multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001842 X86VectorVTInfo _, bit IsCommutable> {
1843 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001844 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001845 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1846 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1847 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001848 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1849 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001850 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1851 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1852 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1853 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001855 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001856 def rrk : AVX512BI<opc, MRMSrcReg,
1857 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1858 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1859 "$dst {${mask}}, $src1, $src2}"),
1860 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1861 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1862 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001863 def rmk : AVX512BI<opc, MRMSrcMem,
1864 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1865 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1866 "$dst {${mask}}, $src1, $src2}"),
1867 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1868 (OpNode (_.VT _.RC:$src1),
1869 (_.VT (bitconvert
1870 (_.LdFrag addr:$src2))))))],
1871 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872}
1873
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001874multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001875 X86VectorVTInfo _, bit IsCommutable> :
1876 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001877 def rmb : AVX512BI<opc, MRMSrcMem,
1878 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1879 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1880 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1881 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1882 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1883 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1884 def rmbk : AVX512BI<opc, MRMSrcMem,
1885 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1886 _.ScalarMemOp:$src2),
1887 !strconcat(OpcodeStr,
1888 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1889 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1890 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1891 (OpNode (_.VT _.RC:$src1),
1892 (X86VBroadcast
1893 (_.ScalarLdFrag addr:$src2)))))],
1894 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001895}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001897multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001898 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1899 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001900 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001901 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1902 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001903
1904 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001905 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1906 IsCommutable>, EVEX_V256;
1907 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1908 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001909 }
1910}
1911
1912multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1913 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001914 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001915 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001916 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1917 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001918
1919 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001920 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1921 IsCommutable>, EVEX_V256;
1922 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1923 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001924 }
1925}
1926
1927defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001928 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001929 EVEX_CD8<8, CD8VF>;
1930
1931defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001932 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001933 EVEX_CD8<16, CD8VF>;
1934
Robert Khasanovf70f7982014-09-18 14:06:55 +00001935defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001936 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001937 EVEX_CD8<32, CD8VF>;
1938
Robert Khasanovf70f7982014-09-18 14:06:55 +00001939defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001940 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001941 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1942
1943defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1944 avx512vl_i8_info, HasBWI>,
1945 EVEX_CD8<8, CD8VF>;
1946
1947defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1948 avx512vl_i16_info, HasBWI>,
1949 EVEX_CD8<16, CD8VF>;
1950
Robert Khasanovf70f7982014-09-18 14:06:55 +00001951defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001952 avx512vl_i32_info, HasAVX512>,
1953 EVEX_CD8<32, CD8VF>;
1954
Robert Khasanovf70f7982014-09-18 14:06:55 +00001955defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001956 avx512vl_i64_info, HasAVX512>,
1957 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001958
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959
Ayman Musa721d97f2017-06-27 12:08:37 +00001960multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1961 SDNode OpNode, string InstrStr,
1962 list<Predicate> Preds> {
1963let Predicates = Preds in {
1964 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1965 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1966 (i64 0)),
1967 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1968 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001969
Ayman Musa721d97f2017-06-27 12:08:37 +00001970 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001971 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001972 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1973 (i64 0)),
1974 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1975 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001976
Ayman Musa721d97f2017-06-27 12:08:37 +00001977 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001978 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001979 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1980 (i64 0)),
1981 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1982 _.RC:$src1, _.RC:$src2),
1983 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001984
Ayman Musa721d97f2017-06-27 12:08:37 +00001985 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001986 (_.KVT (and (_.KVT _.KRCWM:$mask),
1987 (_.KVT (OpNode (_.VT _.RC:$src1),
1988 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001989 (_.LdFrag addr:$src2))))))),
1990 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001991 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001992 _.RC:$src1, addr:$src2),
1993 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001994}
Ayman Musa721d97f2017-06-27 12:08:37 +00001995}
1996
1997multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1998 SDNode OpNode, string InstrStr,
1999 list<Predicate> Preds>
2000 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2001let Predicates = Preds in {
2002 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2003 (_.KVT (OpNode (_.VT _.RC:$src1),
2004 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
2005 (i64 0)),
2006 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
2007 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002008
Ayman Musa721d97f2017-06-27 12:08:37 +00002009 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2010 (_.KVT (and (_.KVT _.KRCWM:$mask),
2011 (_.KVT (OpNode (_.VT _.RC:$src1),
2012 (X86VBroadcast
2013 (_.ScalarLdFrag addr:$src2)))))),
2014 (i64 0)),
2015 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
2016 _.RC:$src1, addr:$src2),
2017 NewInf.KRC)>;
2018}
2019}
2020
2021// VPCMPEQB - i8
2022defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
2023 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
2024defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
2025 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
2026
2027defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
2028 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
2029
2030// VPCMPEQW - i16
2031defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
2032 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2033defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
2034 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2035defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
2036 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
2037
2038defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
2039 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
2040defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
2041 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
2042
2043defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
2044 "VPCMPEQWZ", [HasBWI]>;
2045
2046// VPCMPEQD - i32
2047defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
2048 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2049defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
2050 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2051defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
2052 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2053defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
2054 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
2055
2056defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
2057 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2058defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
2059 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2060defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
2061 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2062
2063defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
2064 "VPCMPEQDZ", [HasAVX512]>;
2065defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
2066 "VPCMPEQDZ", [HasAVX512]>;
2067
2068// VPCMPEQQ - i64
2069defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
2070 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2071defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
2072 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2073defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
2074 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2075defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
2076 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2077defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
2078 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2079
2080defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
2081 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2082defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
2083 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2084defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
2085 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2086defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
2087 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2088
Simon Pilgrim64fff142017-07-16 18:37:23 +00002089defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00002090 "VPCMPEQQZ", [HasAVX512]>;
2091defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
2092 "VPCMPEQQZ", [HasAVX512]>;
2093defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
2094 "VPCMPEQQZ", [HasAVX512]>;
2095
2096// VPCMPGTB - i8
2097defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
2098 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2099defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
2100 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2101
2102defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
2103 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
2104
2105// VPCMPGTW - i16
2106defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
2107 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2108defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
2109 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2110defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
2111 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2112
2113defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
2114 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2115defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
2116 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2117
2118defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
2119 "VPCMPGTWZ", [HasBWI]>;
2120
2121// VPCMPGTD - i32
2122defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
2123 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2124defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
2125 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2126defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
2127 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2128defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
2129 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2130
2131defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
2132 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2133defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
2134 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2135defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
2136 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2137
2138defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
2139 "VPCMPGTDZ", [HasAVX512]>;
2140defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
2141 "VPCMPGTDZ", [HasAVX512]>;
2142
2143// VPCMPGTQ - i64
2144defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
2145 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2146defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
2147 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2148defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
2149 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2150defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
2151 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2152defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
2153 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2154
2155defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
2156 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2157defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
2158 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2159defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
2160 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2161defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
2162 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2163
2164defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
2165 "VPCMPGTQZ", [HasAVX512]>;
2166defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
2167 "VPCMPGTQZ", [HasAVX512]>;
2168defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
2169 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002170
Robert Khasanov29e3b962014-08-27 09:34:37 +00002171multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2172 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002173 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002174 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002175 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002176 !strconcat("vpcmp${cc}", Suffix,
2177 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002178 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2179 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002180 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2181 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002182 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002183 !strconcat("vpcmp${cc}", Suffix,
2184 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002185 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2186 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002187 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002188 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002189 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002190 def rrik : AVX512AIi8<opc, MRMSrcReg,
2191 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002192 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002193 !strconcat("vpcmp${cc}", Suffix,
2194 "\t{$src2, $src1, $dst {${mask}}|",
2195 "$dst {${mask}}, $src1, $src2}"),
2196 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2197 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002198 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002199 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002200 def rmik : AVX512AIi8<opc, MRMSrcMem,
2201 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002202 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002203 !strconcat("vpcmp${cc}", Suffix,
2204 "\t{$src2, $src1, $dst {${mask}}|",
2205 "$dst {${mask}}, $src1, $src2}"),
2206 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2207 (OpNode (_.VT _.RC:$src1),
2208 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002209 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002210 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2211
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002213 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002214 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002215 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002216 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2217 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002218 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002219 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002221 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002222 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2223 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002224 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002225 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2226 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002227 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002228 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002229 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2230 "$dst {${mask}}, $src1, $src2, $cc}"),
2231 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002232 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002233 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2234 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002235 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002236 !strconcat("vpcmp", Suffix,
2237 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2238 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002239 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240 }
2241}
2242
Robert Khasanov29e3b962014-08-27 09:34:37 +00002243multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002244 X86VectorVTInfo _> :
2245 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002246 def rmib : AVX512AIi8<opc, MRMSrcMem,
2247 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002248 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002249 !strconcat("vpcmp${cc}", Suffix,
2250 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2251 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2252 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2253 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002254 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002255 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2256 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2257 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002258 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002259 !strconcat("vpcmp${cc}", Suffix,
2260 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2261 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2262 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2263 (OpNode (_.VT _.RC:$src1),
2264 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002265 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002266 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267
Robert Khasanov29e3b962014-08-27 09:34:37 +00002268 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002269 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2271 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002272 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002273 !strconcat("vpcmp", Suffix,
2274 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2275 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2276 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2277 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2278 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002279 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002280 !strconcat("vpcmp", Suffix,
2281 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2282 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2283 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2284 }
2285}
2286
2287multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2288 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2289 let Predicates = [prd] in
2290 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2291
2292 let Predicates = [prd, HasVLX] in {
2293 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2294 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2295 }
2296}
2297
2298multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2299 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2300 let Predicates = [prd] in
2301 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2302 EVEX_V512;
2303
2304 let Predicates = [prd, HasVLX] in {
2305 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2306 EVEX_V256;
2307 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2308 EVEX_V128;
2309 }
2310}
2311
2312defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2313 HasBWI>, EVEX_CD8<8, CD8VF>;
2314defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2315 HasBWI>, EVEX_CD8<8, CD8VF>;
2316
2317defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2318 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2319defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2320 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2321
Robert Khasanovf70f7982014-09-18 14:06:55 +00002322defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002324defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002325 HasAVX512>, EVEX_CD8<32, CD8VF>;
2326
Robert Khasanovf70f7982014-09-18 14:06:55 +00002327defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002328 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002329defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002330 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331
Ayman Musa721d97f2017-06-27 12:08:37 +00002332multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2333 SDNode OpNode, string InstrStr,
2334 list<Predicate> Preds> {
2335let Predicates = Preds in {
2336 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002337 (_.KVT (OpNode (_.VT _.RC:$src1),
2338 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002339 imm:$cc)),
2340 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002341 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002342 _.RC:$src2,
2343 imm:$cc),
2344 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002345
Ayman Musa721d97f2017-06-27 12:08:37 +00002346 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002347 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002348 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2349 imm:$cc)),
2350 (i64 0)),
2351 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2352 addr:$src2,
2353 imm:$cc),
2354 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002355
Ayman Musa721d97f2017-06-27 12:08:37 +00002356 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002357 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002358 (OpNode (_.VT _.RC:$src1),
2359 (_.VT _.RC:$src2),
2360 imm:$cc))),
2361 (i64 0)),
2362 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002363 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002364 _.RC:$src2,
2365 imm:$cc),
2366 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002367
Ayman Musa721d97f2017-06-27 12:08:37 +00002368 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002369 (_.KVT (and (_.KVT _.KRCWM:$mask),
2370 (_.KVT (OpNode (_.VT _.RC:$src1),
2371 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002372 (_.LdFrag addr:$src2))),
2373 imm:$cc)))),
2374 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002375 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002376 _.RC:$src1,
2377 addr:$src2,
2378 imm:$cc),
2379 NewInf.KRC)>;
2380}
2381}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002382
Ayman Musa721d97f2017-06-27 12:08:37 +00002383multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2384 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002385 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002386 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2387let Predicates = Preds in {
2388 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2389 (_.KVT (OpNode (_.VT _.RC:$src1),
2390 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2391 imm:$cc)),
2392 (i64 0)),
2393 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2394 addr:$src2,
2395 imm:$cc),
2396 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002397
Ayman Musa721d97f2017-06-27 12:08:37 +00002398 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2399 (_.KVT (and (_.KVT _.KRCWM:$mask),
2400 (_.KVT (OpNode (_.VT _.RC:$src1),
2401 (X86VBroadcast
2402 (_.ScalarLdFrag addr:$src2)),
2403 imm:$cc)))),
2404 (i64 0)),
2405 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2406 _.RC:$src1,
2407 addr:$src2,
2408 imm:$cc),
2409 NewInf.KRC)>;
2410}
2411}
2412
2413// VPCMPB - i8
2414defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2415 "VPCMPBZ128", [HasBWI, HasVLX]>;
2416defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2417 "VPCMPBZ128", [HasBWI, HasVLX]>;
2418
2419defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2420 "VPCMPBZ256", [HasBWI, HasVLX]>;
2421
2422// VPCMPW - i16
2423defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2424 "VPCMPWZ128", [HasBWI, HasVLX]>;
2425defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2426 "VPCMPWZ128", [HasBWI, HasVLX]>;
2427defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2428 "VPCMPWZ128", [HasBWI, HasVLX]>;
2429
2430defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2431 "VPCMPWZ256", [HasBWI, HasVLX]>;
2432defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2433 "VPCMPWZ256", [HasBWI, HasVLX]>;
2434
2435defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2436 "VPCMPWZ", [HasBWI]>;
2437
2438// VPCMPD - i32
2439defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2440 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2441defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2442 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2443defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2444 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2445defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2446 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2447
2448defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2449 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2450defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2451 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2452defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2453 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2454
2455defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2456 "VPCMPDZ", [HasAVX512]>;
2457defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2458 "VPCMPDZ", [HasAVX512]>;
2459
2460// VPCMPQ - i64
2461defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2462 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2463defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2464 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2465defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2466 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2467defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2468 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2469defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2470 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2471
2472defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2473 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2474defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2475 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2476defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2477 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2478defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2479 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2480
2481defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2482 "VPCMPQZ", [HasAVX512]>;
2483defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2484 "VPCMPQZ", [HasAVX512]>;
2485defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2486 "VPCMPQZ", [HasAVX512]>;
2487
2488// VPCMPUB - i8
2489defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2490 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2491defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2492 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2493
2494defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2495 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2496
2497// VPCMPUW - i16
2498defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2499 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2500defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2501 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2502defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2503 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2504
2505defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2506 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2507defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2508 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2509
2510defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2511 "VPCMPUWZ", [HasBWI]>;
2512
2513// VPCMPUD - i32
2514defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2515 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2516defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2517 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2518defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2519 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2520defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2521 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2522
2523defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2524 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2525defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2526 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2527defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2528 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2529
2530defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2531 "VPCMPUDZ", [HasAVX512]>;
2532defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2533 "VPCMPUDZ", [HasAVX512]>;
2534
2535// VPCMPUQ - i64
2536defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2537 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2538defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2539 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2540defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2541 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2542defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2543 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2544defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2545 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2546
2547defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2548 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2549defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2550 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2551defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2552 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2553defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2554 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2555
2556defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2557 "VPCMPUQZ", [HasAVX512]>;
2558defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2559 "VPCMPUQZ", [HasAVX512]>;
2560defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2561 "VPCMPUQZ", [HasAVX512]>;
2562
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002563multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002565 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2566 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2567 "vcmp${cc}"#_.Suffix,
2568 "$src2, $src1", "$src1, $src2",
2569 (X86cmpm (_.VT _.RC:$src1),
2570 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002571 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002572
Craig Toppere1cac152016-06-07 07:27:54 +00002573 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2574 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2575 "vcmp${cc}"#_.Suffix,
2576 "$src2, $src1", "$src1, $src2",
2577 (X86cmpm (_.VT _.RC:$src1),
2578 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2579 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002580
Craig Toppere1cac152016-06-07 07:27:54 +00002581 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2582 (outs _.KRC:$dst),
2583 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2584 "vcmp${cc}"#_.Suffix,
2585 "${src2}"##_.BroadcastStr##", $src1",
2586 "$src1, ${src2}"##_.BroadcastStr,
2587 (X86cmpm (_.VT _.RC:$src1),
2588 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2589 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002591 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002592 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2593 (outs _.KRC:$dst),
2594 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2595 "vcmp"#_.Suffix,
2596 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2597
2598 let mayLoad = 1 in {
2599 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2600 (outs _.KRC:$dst),
2601 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2602 "vcmp"#_.Suffix,
2603 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2604
2605 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2606 (outs _.KRC:$dst),
2607 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2608 "vcmp"#_.Suffix,
2609 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2610 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2611 }
2612 }
2613}
2614
2615multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2616 // comparison code form (VCMP[EQ/LT/LE/...]
2617 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2618 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2619 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002620 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002621 (X86cmpmRnd (_.VT _.RC:$src1),
2622 (_.VT _.RC:$src2),
2623 imm:$cc,
2624 (i32 FROUND_NO_EXC))>, EVEX_B;
2625
2626 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2627 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2628 (outs _.KRC:$dst),
2629 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2630 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002631 "$cc, {sae}, $src2, $src1",
2632 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002633 }
2634}
2635
2636multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2637 let Predicates = [HasAVX512] in {
2638 defm Z : avx512_vcmp_common<_.info512>,
2639 avx512_vcmp_sae<_.info512>, EVEX_V512;
2640
2641 }
2642 let Predicates = [HasAVX512,HasVLX] in {
2643 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2644 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645 }
2646}
2647
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002648defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2649 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2650defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2651 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652
Ayman Musa721d97f2017-06-27 12:08:37 +00002653multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2654 string InstrStr, list<Predicate> Preds> {
2655let Predicates = Preds in {
2656 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002657 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2658 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002659 imm:$cc)),
2660 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002661 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002662 _.RC:$src2,
2663 imm:$cc),
2664 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002665
Ayman Musa721d97f2017-06-27 12:08:37 +00002666 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002667 (_.KVT (and _.KRCWM:$mask,
2668 (X86cmpm (_.VT _.RC:$src1),
2669 (_.VT _.RC:$src2),
2670 imm:$cc))),
2671 (i64 0)),
2672 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2673 _.RC:$src1,
2674 _.RC:$src2,
2675 imm:$cc),
2676 NewInf.KRC)>;
2677
2678 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2679 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002680 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2681 imm:$cc)),
2682 (i64 0)),
2683 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2684 addr:$src2,
2685 imm:$cc),
2686 NewInf.KRC)>;
2687
2688 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002689 (_.KVT (and _.KRCWM:$mask,
2690 (X86cmpm (_.VT _.RC:$src1),
2691 (_.VT (bitconvert
2692 (_.LdFrag addr:$src2))),
2693 imm:$cc))),
2694 (i64 0)),
2695 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2696 _.RC:$src1,
2697 addr:$src2,
2698 imm:$cc),
2699 NewInf.KRC)>;
2700
2701 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002702 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2703 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2704 imm:$cc)),
2705 (i64 0)),
2706 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2707 addr:$src2,
2708 imm:$cc),
2709 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002710
2711 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2712 (_.KVT (and _.KRCWM:$mask,
2713 (X86cmpm (_.VT _.RC:$src1),
2714 (X86VBroadcast
2715 (_.ScalarLdFrag addr:$src2)),
2716 imm:$cc))),
2717 (i64 0)),
2718 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2719 _.RC:$src1,
2720 addr:$src2,
2721 imm:$cc),
2722 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002723}
2724}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002725
Ayman Musa721d97f2017-06-27 12:08:37 +00002726multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002727 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002728 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2729
2730let Predicates = Preds in
2731 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002732 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2733 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002734 imm:$cc,
2735 (i32 FROUND_NO_EXC))),
2736 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002737 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002738 _.RC:$src2,
2739 imm:$cc),
2740 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002741
2742 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2743 (_.KVT (and _.KRCWM:$mask,
2744 (X86cmpmRnd (_.VT _.RC:$src1),
2745 (_.VT _.RC:$src2),
2746 imm:$cc,
2747 (i32 FROUND_NO_EXC)))),
2748 (i64 0)),
2749 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2750 _.RC:$src1,
2751 _.RC:$src2,
2752 imm:$cc),
2753 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002754}
2755
2756
2757// VCMPPS - f32
2758defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2759 [HasAVX512, HasVLX]>;
2760defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2761 [HasAVX512, HasVLX]>;
2762defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2763 [HasAVX512, HasVLX]>;
2764defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2765 [HasAVX512, HasVLX]>;
2766
2767defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2768 [HasAVX512, HasVLX]>;
2769defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2770 [HasAVX512, HasVLX]>;
2771defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2772 [HasAVX512, HasVLX]>;
2773
2774defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2775 [HasAVX512]>;
2776defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2777 [HasAVX512]>;
2778
2779// VCMPPD - f64
2780defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2781 [HasAVX512, HasVLX]>;
2782defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2783 [HasAVX512, HasVLX]>;
2784defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2785 [HasAVX512, HasVLX]>;
2786defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2787 [HasAVX512, HasVLX]>;
2788defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2789 [HasAVX512, HasVLX]>;
2790
2791defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2792 [HasAVX512, HasVLX]>;
2793defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2794 [HasAVX512, HasVLX]>;
2795defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2796 [HasAVX512, HasVLX]>;
2797defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2798 [HasAVX512, HasVLX]>;
2799
2800defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2801 [HasAVX512]>;
2802defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2803 [HasAVX512]>;
2804defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2805 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002806
Asaf Badouh572bbce2015-09-20 08:46:07 +00002807// ----------------------------------------------------------------
2808// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002809//handle fpclass instruction mask = op(reg_scalar,imm)
2810// op(mem_scalar,imm)
2811multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2812 X86VectorVTInfo _, Predicate prd> {
2813 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002814 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002815 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002816 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002817 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2818 (i32 imm:$src2)))], NoItinerary>;
2819 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2820 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2821 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002822 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002823 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002824 (OpNode (_.VT _.RC:$src1),
2825 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002826 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002827 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002828 OpcodeStr##_.Suffix##
2829 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2830 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002831 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002832 (i32 imm:$src2)))], NoItinerary>;
2833 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002834 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002835 OpcodeStr##_.Suffix##
2836 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2837 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002838 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002839 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002840 }
2841}
2842
Asaf Badouh572bbce2015-09-20 08:46:07 +00002843//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2844// fpclass(reg_vec, mem_vec, imm)
2845// fpclass(reg_vec, broadcast(eltVt), imm)
2846multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2847 X86VectorVTInfo _, string mem, string broadcast>{
2848 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2849 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002850 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002851 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2852 (i32 imm:$src2)))], NoItinerary>;
2853 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2854 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2855 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002856 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002857 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002858 (OpNode (_.VT _.RC:$src1),
2859 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002860 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2861 (ins _.MemOp:$src1, i32u8imm:$src2),
2862 OpcodeStr##_.Suffix##mem#
2863 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002864 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002865 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2866 (i32 imm:$src2)))], NoItinerary>;
2867 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2868 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2869 OpcodeStr##_.Suffix##mem#
2870 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002871 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002872 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2873 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2874 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2875 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2876 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2877 _.BroadcastStr##", $dst|$dst, ${src1}"
2878 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002879 [(set _.KRC:$dst,(OpNode
2880 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002881 (_.ScalarLdFrag addr:$src1))),
2882 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2883 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2884 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2885 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2886 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2887 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002888 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2889 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002890 (_.ScalarLdFrag addr:$src1))),
2891 (i32 imm:$src2))))], NoItinerary>,
2892 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002893}
2894
Asaf Badouh572bbce2015-09-20 08:46:07 +00002895multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002896 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002897 string broadcast>{
2898 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002899 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002900 broadcast>, EVEX_V512;
2901 }
2902 let Predicates = [prd, HasVLX] in {
2903 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2904 broadcast>, EVEX_V128;
2905 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2906 broadcast>, EVEX_V256;
2907 }
2908}
2909
2910multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002911 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002912 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002913 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002914 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002915 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2916 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2917 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2918 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2919 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002920}
2921
Asaf Badouh696e8e02015-10-18 11:04:38 +00002922defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2923 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002924
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002925//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002926// Mask register copy, including
2927// - copy between mask registers
2928// - load/store mask registers
2929// - copy from GPR to mask register and vice versa
2930//
2931multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2932 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002933 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002934 let hasSideEffects = 0 in
2935 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2936 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2937 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2938 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2939 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2940 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2941 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2942 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943}
2944
2945multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2946 string OpcodeStr,
2947 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002948 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002949 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002950 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002952 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002953 }
2954}
2955
Robert Khasanov74acbb72014-07-23 14:49:42 +00002956let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002957 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002958 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2959 VEX, PD;
2960
2961let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002962 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002963 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002964 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002965
2966let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002967 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2968 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002969 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2970 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002971 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2972 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002973 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2974 VEX, XD, VEX_W;
2975}
2976
2977// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002978def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002979 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002980def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002981 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002982
2983def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002984 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002985def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002986 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002987
2988def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002989 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002990def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002991 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002992
2993def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002994 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002995def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2996 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002997def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002998 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002999
3000def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
3001 (COPY_TO_REGCLASS GR32:$src, VK32)>;
3002def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
3003 (COPY_TO_REGCLASS VK32:$src, GR32)>;
3004def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
3005 (COPY_TO_REGCLASS GR64:$src, VK64)>;
3006def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
3007 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008
Robert Khasanov74acbb72014-07-23 14:49:42 +00003009// Load/store kreg
3010let Predicates = [HasDQI] in {
3011 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
3012 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003013 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
3014 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00003015
3016 def : Pat<(store VK4:$src, addr:$dst),
3017 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
3018 def : Pat<(store VK2:$src, addr:$dst),
3019 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003020 def : Pat<(store VK1:$src, addr:$dst),
3021 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003022
3023 def : Pat<(v2i1 (load addr:$src)),
3024 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
3025 def : Pat<(v4i1 (load addr:$src)),
3026 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003027}
3028let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00003029 def : Pat<(store VK1:$src, addr:$dst),
3030 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003031 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
3032 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003033 def : Pat<(store VK2:$src, addr:$dst),
3034 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003035 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
3036 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003037 def : Pat<(store VK4:$src, addr:$dst),
3038 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003039 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
3040 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00003041 def : Pat<(store VK8:$src, addr:$dst),
3042 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00003043 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
3044 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003045
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003046 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003047 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003048 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003049 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003050 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00003051 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003052}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00003053
Robert Khasanov74acbb72014-07-23 14:49:42 +00003054let Predicates = [HasAVX512] in {
3055 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003057 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00003058 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003059 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
3060 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003061}
3062let Predicates = [HasBWI] in {
3063 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
3064 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003065 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
3066 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003067 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
3068 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003069 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
3070 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003071}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00003072
Robert Khasanov74acbb72014-07-23 14:49:42 +00003073let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00003074 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
3075 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
3076 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003077
Simon Pilgrim64fff142017-07-16 18:37:23 +00003078 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003079 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003080
Guy Blank548e22a2017-05-19 12:35:15 +00003081 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
3082 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003083
Simon Pilgrim64fff142017-07-16 18:37:23 +00003084 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003085 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003086
Simon Pilgrim64fff142017-07-16 18:37:23 +00003087 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00003088 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
3089 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003090
Guy Blank548e22a2017-05-19 12:35:15 +00003091 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
3092 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
3093 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
3094 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
3095 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
3096 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
3097 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003098
Guy Blank548e22a2017-05-19 12:35:15 +00003099 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3100 (COPY_TO_REGCLASS
3101 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3102 GR8:$src, sub_8bit), (i32 1))), VK1)>;
3103 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3104 (COPY_TO_REGCLASS
3105 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3106 GR8:$src, sub_8bit), (i32 1))), VK16)>;
3107 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3108 (COPY_TO_REGCLASS
3109 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3110 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00003111
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113
3114// Mask unary operation
3115// - KNOT
3116multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00003117 RegisterClass KRC, SDPatternOperator OpNode,
3118 Predicate prd> {
3119 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003121 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 [(set KRC:$dst, (OpNode KRC:$src))]>;
3123}
3124
Robert Khasanov74acbb72014-07-23 14:49:42 +00003125multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
3126 SDPatternOperator OpNode> {
3127 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
3128 HasDQI>, VEX, PD;
3129 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
3130 HasAVX512>, VEX, PS;
3131 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
3132 HasBWI>, VEX, PD, VEX_W;
3133 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
3134 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135}
3136
Craig Topper7b9cc142016-11-03 06:04:28 +00003137defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138
Robert Khasanov74acbb72014-07-23 14:49:42 +00003139// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00003140let Predicates = [HasAVX512, NoDQI] in
3141def : Pat<(vnot VK8:$src),
3142 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
3143
3144def : Pat<(vnot VK4:$src),
3145 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
3146def : Pat<(vnot VK2:$src),
3147 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148
3149// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00003150// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00003152 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003153 Predicate prd, bit IsCommutable> {
3154 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
3156 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003157 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
3159}
3160
Robert Khasanov595683d2014-07-28 13:46:45 +00003161multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00003162 SDPatternOperator OpNode, bit IsCommutable,
3163 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003164 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003165 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003166 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00003167 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003168 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003169 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003170 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003171 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003172}
3173
3174def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3175def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003176// These nodes use 'vnot' instead of 'not' to support vectors.
3177def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3178def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179
Craig Topper7b9cc142016-11-03 06:04:28 +00003180defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
3181defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
3182defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
3183defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
3184defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
3185defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003186
Craig Topper7b9cc142016-11-03 06:04:28 +00003187multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3188 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003189 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3190 // for the DQI set, this type is legal and KxxxB instruction is used
3191 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003192 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003193 (COPY_TO_REGCLASS
3194 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3195 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3196
3197 // All types smaller than 8 bits require conversion anyway
3198 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3199 (COPY_TO_REGCLASS (Inst
3200 (COPY_TO_REGCLASS VK1:$src1, VK16),
3201 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003202 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003203 (COPY_TO_REGCLASS (Inst
3204 (COPY_TO_REGCLASS VK2:$src1, VK16),
3205 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003206 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003207 (COPY_TO_REGCLASS (Inst
3208 (COPY_TO_REGCLASS VK4:$src1, VK16),
3209 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210}
3211
Craig Topper7b9cc142016-11-03 06:04:28 +00003212defm : avx512_binop_pat<and, and, KANDWrr>;
3213defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3214defm : avx512_binop_pat<or, or, KORWrr>;
3215defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3216defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003217
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003219multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3220 RegisterClass KRCSrc, Predicate prd> {
3221 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003222 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003223 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3224 (ins KRC:$src1, KRC:$src2),
3225 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3226 VEX_4V, VEX_L;
3227
3228 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3229 (!cast<Instruction>(NAME##rr)
3230 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3231 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3232 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233}
3234
Igor Bregera54a1a82015-09-08 13:10:00 +00003235defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3236defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3237defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003239// Mask bit testing
3240multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003241 SDNode OpNode, Predicate prd> {
3242 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003243 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003244 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3246}
3247
Igor Breger5ea0a6812015-08-31 13:30:19 +00003248multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3249 Predicate prdW = HasAVX512> {
3250 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3251 VEX, PD;
3252 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3253 VEX, PS;
3254 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3255 VEX, PS, VEX_W;
3256 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3257 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003258}
3259
3260defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003261defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263// Mask shift
3264multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3265 SDNode OpNode> {
3266 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003267 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003268 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003269 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3271}
3272
3273multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3274 SDNode OpNode> {
3275 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003276 VEX, TAPD, VEX_W;
3277 let Predicates = [HasDQI] in
3278 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3279 VEX, TAPD;
3280 let Predicates = [HasBWI] in {
3281 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3282 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003283 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3284 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003285 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286}
3287
Craig Topper3b7e8232017-01-30 00:06:01 +00003288defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3289defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290
Ayman Musa721d97f2017-06-27 12:08:37 +00003291multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3292def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3293 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3294 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3295 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3296
Simon Pilgrim64fff142017-07-16 18:37:23 +00003297def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003298 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3299 (i64 0)),
3300 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3301 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3302 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3303 (i8 8)), (i8 8))>;
3304
Simon Pilgrim64fff142017-07-16 18:37:23 +00003305def : Pat<(insert_subvector (v16i1 immAllZerosV),
3306 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003307 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3308 (i64 0)),
3309 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3310 (COPY_TO_REGCLASS VK8:$mask, VK16),
3311 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3312 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3313 (i8 8)), (i8 8))>;
3314}
3315
3316multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3317 AVX512VLVectorVTInfo _> {
3318def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3319 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3320 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3321 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3322 imm:$cc), VK8)>;
3323
Simon Pilgrim64fff142017-07-16 18:37:23 +00003324def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003325 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3326 (i64 0)),
3327 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3328 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3329 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3330 imm:$cc),
3331 (i8 8)), (i8 8))>;
3332
Simon Pilgrim64fff142017-07-16 18:37:23 +00003333def : Pat<(insert_subvector (v16i1 immAllZerosV),
3334 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003335 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3336 (i64 0)),
3337 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3338 (COPY_TO_REGCLASS VK8:$mask, VK16),
3339 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3340 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3341 imm:$cc),
3342 (i8 8)), (i8 8))>;
3343}
3344
3345let Predicates = [HasAVX512, NoVLX] in {
3346 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3347 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3348
3349 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3350 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3351 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3352}
3353
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003354// Mask setting all 0s or 1s
3355multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3356 let Predicates = [HasAVX512] in
3357 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3358 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3359 [(set KRC:$dst, (VT Val))]>;
3360}
3361
3362multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003364 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3365 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366}
3367
3368defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3369defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3370
3371// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3372let Predicates = [HasAVX512] in {
3373 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003374 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3375 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003376 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003378 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3379 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003380 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003382
3383// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3384multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3385 RegisterClass RC, ValueType VT> {
3386 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3387 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003388
Igor Bregerf1bd7612016-03-06 07:46:03 +00003389 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003390 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003391}
Guy Blank548e22a2017-05-19 12:35:15 +00003392defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3393defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3394defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3395defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3396defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3397defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003398
3399defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3400defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3401defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3402defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3403defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3404
3405defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3406defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3407defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3408defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3409
3410defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3411defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3412defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3413
3414defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3415defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3416
3417defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418
Igor Breger999ac752016-03-08 15:21:25 +00003419def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003420 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003421 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3422 VK2))>;
3423def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003424 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003425 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3426 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3428 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003429def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3430 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003431def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3432 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3433
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003434
Igor Breger86724082016-08-14 05:25:07 +00003435// Patterns for kmask shift
3436multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003437 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003438 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003439 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003440 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003441 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003442 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003443 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003444 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003445 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003446 RC))>;
3447}
3448
3449defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3450defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3451defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452//===----------------------------------------------------------------------===//
3453// AVX-512 - Aligned and unaligned load and store
3454//
3455
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003456
3457multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003458 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003459 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003460 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003461 let hasSideEffects = 0 in {
3462 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003463 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003464 _.ExeDomain>, EVEX;
3465 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3466 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003467 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003468 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003469 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003470 (_.VT _.RC:$src),
3471 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003472 EVEX, EVEX_KZ;
3473
Craig Toppercb0e7492017-07-31 17:35:44 +00003474 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003475 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003476 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003477 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003478 !if(NoRMPattern, [],
3479 [(set _.RC:$dst,
3480 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003481 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003482
Craig Topper63e2cd62017-01-14 07:50:52 +00003483 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003484 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3485 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3486 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3487 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003488 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003489 (_.VT _.RC:$src1),
3490 (_.VT _.RC:$src0))))], _.ExeDomain>,
3491 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003492 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003493 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3494 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003495 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3496 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003497 [(set _.RC:$dst, (_.VT
3498 (vselect _.KRCWM:$mask,
3499 (_.VT (bitconvert (ld_frag addr:$src1))),
3500 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003501 }
Craig Toppere1cac152016-06-07 07:27:54 +00003502 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003503 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3504 (ins _.KRCWM:$mask, _.MemOp:$src),
3505 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3506 "${dst} {${mask}} {z}, $src}",
3507 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3508 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3509 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003510 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003511 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3512 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3513
3514 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3515 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3516
3517 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3518 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3519 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003520}
3521
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003522multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3523 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003524 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003525 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003526 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003527 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003528
3529 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003530 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003531 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003532 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003533 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003534 }
3535}
3536
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003537multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3538 AVX512VLVectorVTInfo _,
3539 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003540 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003541 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003542 let Predicates = [prd] in
3543 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003544 masked_load_unaligned, NoRMPattern,
3545 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003546
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003547 let Predicates = [prd, HasVLX] in {
3548 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003549 masked_load_unaligned, NoRMPattern,
3550 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003551 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003552 masked_load_unaligned, NoRMPattern,
3553 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003554 }
3555}
3556
3557multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003558 PatFrag st_frag, PatFrag mstore, string Name,
3559 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003560
Craig Topper99f6b622016-05-01 01:03:56 +00003561 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003562 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3563 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003564 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003565 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3566 (ins _.KRCWM:$mask, _.RC:$src),
3567 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3568 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003569 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003570 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003571 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003572 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003573 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003574 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003575 }
Igor Breger81b79de2015-11-19 07:43:43 +00003576
Craig Topper2462a712017-08-01 15:31:24 +00003577 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003578 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003579 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003580 !if(NoMRPattern, [],
3581 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3582 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003583 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003584 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3585 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3586 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003587
3588 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3589 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3590 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003591}
3592
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003593
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003594multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003595 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003596 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003597 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003598 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003599 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003600
3601 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003602 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003603 masked_store_unaligned, Name#Z256,
3604 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003605 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003606 masked_store_unaligned, Name#Z128,
3607 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003608 }
3609}
3610
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003611multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003612 AVX512VLVectorVTInfo _, Predicate prd,
3613 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003614 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003615 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003616 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003617
3618 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003619 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003620 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003621 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003622 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003623 }
3624}
3625
3626defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3627 HasAVX512>,
3628 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003629 HasAVX512, "VMOVAPS">,
3630 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003631
3632defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3633 HasAVX512>,
3634 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003635 HasAVX512, "VMOVAPD">,
3636 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003637
Craig Topperc9293492016-02-26 06:50:29 +00003638defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003639 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003640 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3641 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003642 PS, EVEX_CD8<32, CD8VF>;
3643
Craig Topper4e7b8882016-10-03 02:00:29 +00003644defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003645 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003646 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3647 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003648 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003649
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003650defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3651 HasAVX512>,
3652 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003653 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003654 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003655
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003656defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3657 HasAVX512>,
3658 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003659 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003660 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003661
Craig Toppercb0e7492017-07-31 17:35:44 +00003662defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003663 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003664 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003665 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003666
Craig Toppercb0e7492017-07-31 17:35:44 +00003667defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003668 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003669 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003670 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003671
Craig Topperc9293492016-02-26 06:50:29 +00003672defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003673 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003674 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003675 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003676 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003677
Craig Topperc9293492016-02-26 06:50:29 +00003678defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003679 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003680 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003681 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003682 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003683
Craig Topperd875d6b2016-09-29 06:07:09 +00003684// Special instructions to help with spilling when we don't have VLX. We need
3685// to load or store from a ZMM register instead. These are converted in
3686// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003687let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003688 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3689def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3690 "", []>;
3691def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3692 "", []>;
3693def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3694 "", []>;
3695def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3696 "", []>;
3697}
3698
3699let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003700def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003701 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003702def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003703 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003704def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003705 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003706def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003707 "", []>;
3708}
3709
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003710def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003711 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003712 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003713 VK8), VR512:$src)>;
3714
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003715def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003716 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003717 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003718
Craig Topper33c550c2016-05-22 00:39:30 +00003719// These patterns exist to prevent the above patterns from introducing a second
3720// mask inversion when one already exists.
3721def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3722 (bc_v8i64 (v16i32 immAllZerosV)),
3723 (v8i64 VR512:$src))),
3724 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3725def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3726 (v16i32 immAllZerosV),
3727 (v16i32 VR512:$src))),
3728 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3729
Craig Topper96ab6fd2017-01-09 04:19:34 +00003730// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3731// available. Use a 512-bit operation and extract.
3732let Predicates = [HasAVX512, NoVLX] in {
3733def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3734 (v8f32 VR256X:$src0))),
3735 (EXTRACT_SUBREG
3736 (v16f32
3737 (VMOVAPSZrrk
3738 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3739 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3740 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3741 sub_ymm)>;
3742
3743def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3744 (v8i32 VR256X:$src0))),
3745 (EXTRACT_SUBREG
3746 (v16i32
3747 (VMOVDQA32Zrrk
3748 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3749 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3750 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3751 sub_ymm)>;
3752}
3753
Craig Topper2462a712017-08-01 15:31:24 +00003754let Predicates = [HasAVX512] in {
3755 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003756 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003757 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003758 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003759 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3760 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3761 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3762 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3763 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3764}
3765
3766let Predicates = [HasVLX] in {
3767 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003768 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3769 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3770 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3771 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3772 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3773 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3774 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3775 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003776
Craig Topper2462a712017-08-01 15:31:24 +00003777 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003778 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003779 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003780 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003781 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3782 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3783 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3784 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3785 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003786
Craig Topper95bdabd2016-05-22 23:44:33 +00003787 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3788 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3789 def : Pat<(alignedstore (v2f64 (extract_subvector
3790 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3791 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3792 def : Pat<(alignedstore (v4f32 (extract_subvector
3793 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3794 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3795 def : Pat<(alignedstore (v2i64 (extract_subvector
3796 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3797 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3798 def : Pat<(alignedstore (v4i32 (extract_subvector
3799 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3800 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3801 def : Pat<(alignedstore (v8i16 (extract_subvector
3802 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3803 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3804 def : Pat<(alignedstore (v16i8 (extract_subvector
3805 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3806 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3807
3808 def : Pat<(store (v2f64 (extract_subvector
3809 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3810 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3811 def : Pat<(store (v4f32 (extract_subvector
3812 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3813 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3814 def : Pat<(store (v2i64 (extract_subvector
3815 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3816 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3817 def : Pat<(store (v4i32 (extract_subvector
3818 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3819 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3820 def : Pat<(store (v8i16 (extract_subvector
3821 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3822 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3823 def : Pat<(store (v16i8 (extract_subvector
3824 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3825 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3826
3827 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3828 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3829 def : Pat<(alignedstore (v2f64 (extract_subvector
3830 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3831 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3832 def : Pat<(alignedstore (v4f32 (extract_subvector
3833 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3834 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3835 def : Pat<(alignedstore (v2i64 (extract_subvector
3836 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3837 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3838 def : Pat<(alignedstore (v4i32 (extract_subvector
3839 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3840 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3841 def : Pat<(alignedstore (v8i16 (extract_subvector
3842 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3843 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3844 def : Pat<(alignedstore (v16i8 (extract_subvector
3845 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3846 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3847
3848 def : Pat<(store (v2f64 (extract_subvector
3849 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3850 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3851 def : Pat<(store (v4f32 (extract_subvector
3852 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3853 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3854 def : Pat<(store (v2i64 (extract_subvector
3855 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3856 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3857 def : Pat<(store (v4i32 (extract_subvector
3858 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3859 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3860 def : Pat<(store (v8i16 (extract_subvector
3861 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3862 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3863 def : Pat<(store (v16i8 (extract_subvector
3864 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3865 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3866
3867 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3868 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topperafa69ee2017-08-19 23:21:21 +00003869 def : Pat<(alignedstore (v4f64 (extract_subvector
3870 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003871 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003872 def : Pat<(alignedstore (v8f32 (extract_subvector
3873 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003874 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003875 def : Pat<(alignedstore (v4i64 (extract_subvector
3876 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003877 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003878 def : Pat<(alignedstore (v8i32 (extract_subvector
3879 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003880 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003881 def : Pat<(alignedstore (v16i16 (extract_subvector
3882 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003883 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003884 def : Pat<(alignedstore (v32i8 (extract_subvector
3885 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003886 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3887
3888 def : Pat<(store (v4f64 (extract_subvector
3889 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3890 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3891 def : Pat<(store (v8f32 (extract_subvector
3892 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3893 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3894 def : Pat<(store (v4i64 (extract_subvector
3895 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3896 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3897 def : Pat<(store (v8i32 (extract_subvector
3898 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3899 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3900 def : Pat<(store (v16i16 (extract_subvector
3901 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3902 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3903 def : Pat<(store (v32i8 (extract_subvector
3904 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3905 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper8ee36ff2017-09-03 17:52:25 +00003906
3907 // If we're inserting into an all zeros vector, just use a plain move which
3908 // will zero the upper bits.
3909 // TODO: Is there a safe way to detect whether the producing instruction
3910 // already zeroed the upper bits?
3911
3912 // 128->256 register form.
3913 def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3914 (v2f64 VR128:$src), (iPTR 0))),
3915 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128:$src), sub_xmm)>;
3916 def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3917 (v4f32 VR128:$src), (iPTR 0))),
3918 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128:$src), sub_xmm)>;
3919 def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3920 (v2i64 VR128:$src), (iPTR 0))),
3921 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3922 def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3923 (v4i32 VR128:$src), (iPTR 0))),
3924 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3925 def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3926 (v8i16 VR128:$src), (iPTR 0))),
3927 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3928 def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3929 (v16i8 VR128:$src), (iPTR 0))),
3930 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128:$src), sub_xmm)>;
3931
3932 // 128->256 memory form.
3933 def : Pat<(v4f64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3934 (loadv2f64 addr:$src), (iPTR 0))),
3935 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>;
3936 def : Pat<(v8f32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3937 (loadv4f32 addr:$src), (iPTR 0))),
3938 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>;
3939 def : Pat<(v4i64 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3940 (loadv2i64 addr:$src), (iPTR 0))),
3941 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3942 def : Pat<(v8i32 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3943 (bc_v4i32 (loadv2i64 addr:$src)),
3944 (iPTR 0))),
3945 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3946 def : Pat<(v16i16 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3947 (bc_v8i16 (loadv2i64 addr:$src)),
3948 (iPTR 0))),
3949 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3950 def : Pat<(v32i8 (insert_subvector (bitconvert (v8i32 immAllZerosV)),
3951 (bc_v16i8 (loadv2i64 addr:$src)),
3952 (iPTR 0))),
3953 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3954
3955 // 128->512 register form.
3956 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3957 (v2f64 VR128X:$src), (iPTR 0))),
3958 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rr VR128X:$src), sub_xmm)>;
3959 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3960 (v4f32 VR128X:$src), (iPTR 0))),
3961 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rr VR128X:$src), sub_xmm)>;
3962 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3963 (v2i64 VR128X:$src), (iPTR 0))),
3964 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3965 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3966 (v4i32 VR128X:$src), (iPTR 0))),
3967 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3968 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3969 (v8i16 VR128X:$src), (iPTR 0))),
3970 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3971 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3972 (v16i8 VR128X:$src), (iPTR 0))),
3973 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rr VR128X:$src), sub_xmm)>;
3974
3975 // 128->512 memory form.
3976 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3977 (loadv2f64 addr:$src), (iPTR 0))),
3978 (SUBREG_TO_REG (i64 0), (VMOVAPDZ128rm addr:$src), sub_xmm)>;
3979 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3980 (loadv4f32 addr:$src), (iPTR 0))),
3981 (SUBREG_TO_REG (i64 0), (VMOVAPSZ128rm addr:$src), sub_xmm)>;
3982 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3983 (loadv2i64 addr:$src), (iPTR 0))),
3984 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3985 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3986 (bc_v4i32 (loadv2i64 addr:$src)),
3987 (iPTR 0))),
3988 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3989 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3990 (bc_v8i16 (loadv2i64 addr:$src)),
3991 (iPTR 0))),
3992 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3993 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
3994 (bc_v16i8 (loadv2i64 addr:$src)),
3995 (iPTR 0))),
3996 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z128rm addr:$src), sub_xmm)>;
3997
3998 // 256->512 register form.
3999 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4000 (v4f64 VR256X:$src), (iPTR 0))),
4001 (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rr VR256X:$src), sub_ymm)>;
4002 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4003 (v8f32 VR256X:$src), (iPTR 0))),
4004 (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rr VR256X:$src), sub_ymm)>;
4005 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4006 (v4i64 VR256X:$src), (iPTR 0))),
4007 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4008 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4009 (v8i32 VR256X:$src), (iPTR 0))),
4010 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4011 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4012 (v16i16 VR256X:$src), (iPTR 0))),
4013 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4014 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4015 (v32i8 VR256X:$src), (iPTR 0))),
4016 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rr VR256X:$src), sub_ymm)>;
4017
4018 // 256->512 memory form.
4019 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4020 (loadv4f64 addr:$src), (iPTR 0))),
4021 (SUBREG_TO_REG (i64 0), (VMOVAPDZ256rm addr:$src), sub_ymm)>;
4022 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4023 (loadv8f32 addr:$src), (iPTR 0))),
4024 (SUBREG_TO_REG (i64 0), (VMOVAPSZ256rm addr:$src), sub_ymm)>;
4025 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4026 (loadv4i64 addr:$src), (iPTR 0))),
4027 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4028 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4029 (bc_v8i32 (loadv4i64 addr:$src)),
4030 (iPTR 0))),
4031 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4032 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4033 (bc_v16i16 (loadv4i64 addr:$src)),
4034 (iPTR 0))),
4035 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4036 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4037 (bc_v32i8 (loadv4i64 addr:$src)),
4038 (iPTR 0))),
4039 (SUBREG_TO_REG (i64 0), (VMOVDQA64Z256rm addr:$src), sub_ymm)>;
4040}
4041
4042let Predicates = [HasAVX512, NoVLX] in {
4043 // If we're inserting into an all zeros vector, just use a plain move which
4044 // will zero the upper bits.
4045 // TODO: Is there a safe way to detect whether the producing instruction
4046 // already zeroed the upper bits?
Craig Topperfcf6bc52017-09-03 22:25:50 +00004047
4048 // 128->512 register form.
4049 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4050 (v2f64 VR128:$src), (iPTR 0))),
4051 (SUBREG_TO_REG (i64 0), (VMOVAPDrr VR128:$src), sub_xmm)>;
4052 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4053 (v4f32 VR128:$src), (iPTR 0))),
4054 (SUBREG_TO_REG (i64 0), (VMOVAPSrr VR128:$src), sub_xmm)>;
4055 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4056 (v2i64 VR128:$src), (iPTR 0))),
4057 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4058 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4059 (v4i32 VR128:$src), (iPTR 0))),
4060 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4061 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4062 (v8i16 VR128:$src), (iPTR 0))),
4063 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4064 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4065 (v16i8 VR128:$src), (iPTR 0))),
4066 (SUBREG_TO_REG (i64 0), (VMOVDQArr VR128:$src), sub_xmm)>;
4067
4068 // 128->512 memory form.
4069 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4070 (loadv2f64 addr:$src), (iPTR 0))),
4071 (SUBREG_TO_REG (i64 0), (VMOVAPDrm addr:$src), sub_xmm)>;
4072 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4073 (loadv4f32 addr:$src), (iPTR 0))),
4074 (SUBREG_TO_REG (i64 0), (VMOVAPSrm addr:$src), sub_xmm)>;
4075 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4076 (loadv2i64 addr:$src), (iPTR 0))),
4077 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4078 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4079 (bc_v4i32 (loadv2i64 addr:$src)),
4080 (iPTR 0))),
4081 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4082 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4083 (bc_v8i16 (loadv2i64 addr:$src)),
4084 (iPTR 0))),
4085 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4086 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4087 (bc_v16i8 (loadv2i64 addr:$src)),
4088 (iPTR 0))),
4089 (SUBREG_TO_REG (i64 0), (VMOVDQArm addr:$src), sub_xmm)>;
4090
4091 // 256->512 register form.
Craig Topper8ee36ff2017-09-03 17:52:25 +00004092 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4093 (v4f64 VR256:$src), (iPTR 0))),
4094 (SUBREG_TO_REG (i64 0), (VMOVAPDYrr VR256:$src), sub_ymm)>;
4095 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4096 (v8f32 VR256:$src), (iPTR 0))),
4097 (SUBREG_TO_REG (i64 0), (VMOVAPSYrr VR256:$src), sub_ymm)>;
4098 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4099 (v4i64 VR256:$src), (iPTR 0))),
4100 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4101 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4102 (v8i32 VR256:$src), (iPTR 0))),
4103 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4104 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4105 (v16i16 VR256:$src), (iPTR 0))),
4106 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4107 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4108 (v32i8 VR256:$src), (iPTR 0))),
4109 (SUBREG_TO_REG (i64 0), (VMOVDQAYrr VR256:$src), sub_ymm)>;
4110
Craig Topperfcf6bc52017-09-03 22:25:50 +00004111 // 256->512 memory form.
Craig Topper8ee36ff2017-09-03 17:52:25 +00004112 def : Pat<(v8f64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4113 (loadv4f64 addr:$src), (iPTR 0))),
4114 (SUBREG_TO_REG (i64 0), (VMOVAPDYrm addr:$src), sub_ymm)>;
4115 def : Pat<(v16f32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4116 (loadv8f32 addr:$src), (iPTR 0))),
4117 (SUBREG_TO_REG (i64 0), (VMOVAPSYrm addr:$src), sub_ymm)>;
4118 def : Pat<(v8i64 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4119 (loadv4i64 addr:$src), (iPTR 0))),
4120 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4121 def : Pat<(v16i32 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4122 (bc_v8i32 (loadv4i64 addr:$src)),
4123 (iPTR 0))),
4124 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4125 def : Pat<(v32i16 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4126 (bc_v16i16 (loadv4i64 addr:$src)),
4127 (iPTR 0))),
4128 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
4129 def : Pat<(v64i8 (insert_subvector (bitconvert (v16i32 immAllZerosV)),
4130 (bc_v32i8 (loadv4i64 addr:$src)),
4131 (iPTR 0))),
4132 (SUBREG_TO_REG (i64 0), (VMOVDQAYrm addr:$src), sub_ymm)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00004133}
4134
Craig Topper80075a52017-08-27 19:03:36 +00004135multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
4136 X86VectorVTInfo To, X86VectorVTInfo Cast> {
4137 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
4138 (bitconvert
4139 (To.VT (extract_subvector
4140 (From.VT From.RC:$src), (iPTR 0)))),
4141 To.RC:$src0)),
4142 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
4143 Cast.RC:$src0, Cast.KRCWM:$mask,
4144 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
4145
4146 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
4147 (bitconvert
4148 (To.VT (extract_subvector
4149 (From.VT From.RC:$src), (iPTR 0)))),
4150 Cast.ImmAllZerosV)),
4151 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
4152 Cast.KRCWM:$mask,
4153 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
4154}
4155
4156
Craig Topperd27386a2017-08-25 23:34:59 +00004157let Predicates = [HasVLX] in {
4158// A masked extract from the first 128-bits of a 256-bit vector can be
4159// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004160defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
4161defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
4162defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
4163defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
4164defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
4165defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
4166defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
4167defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
4168defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
4169defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
4170defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
4171defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004172
4173// A masked extract from the first 128-bits of a 512-bit vector can be
4174// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004175defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
4176defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
4177defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
4178defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
4179defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
4180defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
4181defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
4182defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
4183defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
4184defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
4185defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
4186defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004187
4188// A masked extract from the first 256-bits of a 512-bit vector can be
4189// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00004190defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
4191defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
4192defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
4193defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
4194defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
4195defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
4196defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
4197defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
4198defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
4199defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
4200defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
4201defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00004202}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004203
4204// Move Int Doubleword to Packed Double Int
4205//
4206let ExeDomain = SSEPackedInt in {
4207def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
4208 "vmovd\t{$src, $dst|$dst, $src}",
4209 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004210 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00004211 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004212def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004213 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214 [(set VR128X:$dst,
4215 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00004216 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004217def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004218 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219 [(set VR128X:$dst,
4220 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00004221 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00004222let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
4223def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
4224 (ins i64mem:$src),
4225 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00004226 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00004227let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00004228def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004229 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004230 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004231 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00004232def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
4233 "vmovq\t{$src, $dst|$dst, $src}",
4234 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
4235 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00004236def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004237 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004238 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004239 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00004240def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004241 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00004242 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004243 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
4244 EVEX_CD8<64, CD8VT1>;
4245}
4246} // ExeDomain = SSEPackedInt
4247
4248// Move Int Doubleword to Single Scalar
4249//
4250let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
4251def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
4252 "vmovd\t{$src, $dst|$dst, $src}",
4253 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00004254 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004255
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004256def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004257 "vmovd\t{$src, $dst|$dst, $src}",
4258 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
4259 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
4260} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
4261
4262// Move doubleword from xmm register to r/m32
4263//
4264let ExeDomain = SSEPackedInt in {
4265def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
4266 "vmovd\t{$src, $dst|$dst, $src}",
4267 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004268 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00004269 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004270def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004271 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004272 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004273 [(store (i32 (extractelt (v4i32 VR128X:$src),
4274 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
4275 EVEX, EVEX_CD8<32, CD8VT1>;
4276} // ExeDomain = SSEPackedInt
4277
4278// Move quadword from xmm1 register to r/m64
4279//
4280let ExeDomain = SSEPackedInt in {
4281def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
4282 "vmovq\t{$src, $dst|$dst, $src}",
4283 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004284 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00004285 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286 Requires<[HasAVX512, In64BitMode]>;
4287
Craig Topperc648c9b2015-12-28 06:11:42 +00004288let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
4289def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
4290 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00004291 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00004292 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004293
Craig Topperc648c9b2015-12-28 06:11:42 +00004294def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
4295 (ins i64mem:$dst, VR128X:$src),
4296 "vmovq\t{$src, $dst|$dst, $src}",
4297 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
4298 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00004299 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00004300 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
4301
4302let hasSideEffects = 0 in
4303def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004304 (ins VR128X:$src),
4305 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
4306 EVEX, VEX_W;
4307} // ExeDomain = SSEPackedInt
4308
4309// Move Scalar Single to Double Int
4310//
4311let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
4312def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
4313 (ins FR32X:$src),
4314 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004315 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00004316 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004317def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004318 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004319 "vmovd\t{$src, $dst|$dst, $src}",
4320 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
4321 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
4322} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
4323
4324// Move Quadword Int to Packed Quadword Int
4325//
4326let ExeDomain = SSEPackedInt in {
4327def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
4328 (ins i64mem:$src),
4329 "vmovq\t{$src, $dst|$dst, $src}",
4330 [(set VR128X:$dst,
4331 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
4332 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
4333} // ExeDomain = SSEPackedInt
4334
4335//===----------------------------------------------------------------------===//
4336// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004337//===----------------------------------------------------------------------===//
4338
Craig Topperc7de3a12016-07-29 02:49:08 +00004339multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00004340 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00004341 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
4342 (ins _.RC:$src1, _.FRC:$src2),
4343 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4344 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
4345 (scalar_to_vector _.FRC:$src2))))],
4346 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
4347 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004348 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004349 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
4350 "$dst {${mask}} {z}, $src1, $src2}"),
4351 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004352 (_.VT (OpNode _.RC:$src1,
4353 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004354 _.ImmAllZerosV)))],
4355 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
4356 let Constraints = "$src0 = $dst" in
4357 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004358 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004359 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
4360 "$dst {${mask}}, $src1, $src2}"),
4361 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004362 (_.VT (OpNode _.RC:$src1,
4363 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004364 (_.VT _.RC:$src0))))],
4365 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00004366 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00004367 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
4368 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4369 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
4370 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
4371 let mayLoad = 1, hasSideEffects = 0 in {
4372 let Constraints = "$src0 = $dst" in
4373 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4374 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
4375 !strconcat(asm, "\t{$src, $dst {${mask}}|",
4376 "$dst {${mask}}, $src}"),
4377 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
4378 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4379 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
4380 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
4381 "$dst {${mask}} {z}, $src}"),
4382 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00004383 }
Craig Toppere1cac152016-06-07 07:27:54 +00004384 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
4385 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4386 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
4387 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00004388 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00004389 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
4390 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
4391 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4392 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004393}
4394
Asaf Badouh41ecf462015-12-06 13:26:56 +00004395defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
4396 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004397
Asaf Badouh41ecf462015-12-06 13:26:56 +00004398defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4399 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004400
Ayman Musa46af8f92016-11-13 14:29:32 +00004401
4402multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4403 PatLeaf ZeroFP, X86VectorVTInfo _> {
4404
4405def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004406 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004407 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004408 (_.EltVT _.FRC:$src1),
4409 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004410 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00004411 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
4412 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004413 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004414 _.RC)>;
4415
4416def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004417 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004418 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004419 (_.EltVT _.FRC:$src1),
4420 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004421 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00004422 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004423 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004424 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004425}
4426
4427multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4428 dag Mask, RegisterClass MaskRC> {
4429
4430def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004431 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00004432 (_.info256.VT (insert_subvector undef,
4433 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004434 (iPTR 0))),
4435 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004436 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004437 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004438 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004439
4440}
4441
Craig Topper058f2f62017-03-28 16:35:29 +00004442multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4443 AVX512VLVectorVTInfo _,
4444 dag Mask, RegisterClass MaskRC,
4445 SubRegIndex subreg> {
4446
4447def : Pat<(masked_store addr:$dst, Mask,
4448 (_.info512.VT (insert_subvector undef,
4449 (_.info256.VT (insert_subvector undef,
4450 (_.info128.VT _.info128.RC:$src),
4451 (iPTR 0))),
4452 (iPTR 0)))),
4453 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004454 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004455 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4456
4457}
4458
Ayman Musa46af8f92016-11-13 14:29:32 +00004459multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4460 dag Mask, RegisterClass MaskRC> {
4461
4462def : Pat<(_.info128.VT (extract_subvector
4463 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004464 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004465 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004466 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004467 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004468 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004469 addr:$srcAddr)>;
4470
4471def : Pat<(_.info128.VT (extract_subvector
4472 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4473 (_.info512.VT (insert_subvector undef,
4474 (_.info256.VT (insert_subvector undef,
4475 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004476 (iPTR 0))),
4477 (iPTR 0))))),
4478 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004479 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004480 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004481 addr:$srcAddr)>;
4482
4483}
4484
Craig Topper058f2f62017-03-28 16:35:29 +00004485multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4486 AVX512VLVectorVTInfo _,
4487 dag Mask, RegisterClass MaskRC,
4488 SubRegIndex subreg> {
4489
4490def : Pat<(_.info128.VT (extract_subvector
4491 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4492 (_.info512.VT (bitconvert
4493 (v16i32 immAllZerosV))))),
4494 (iPTR 0))),
4495 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004496 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004497 addr:$srcAddr)>;
4498
4499def : Pat<(_.info128.VT (extract_subvector
4500 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4501 (_.info512.VT (insert_subvector undef,
4502 (_.info256.VT (insert_subvector undef,
4503 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4504 (iPTR 0))),
4505 (iPTR 0))))),
4506 (iPTR 0))),
4507 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004508 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004509 addr:$srcAddr)>;
4510
4511}
4512
Ayman Musa46af8f92016-11-13 14:29:32 +00004513defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4514defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4515
4516defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4517 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004518defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4519 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4520defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4521 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004522
4523defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4524 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004525defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4526 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4527defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4528 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004529
Guy Blankb169d56d2017-07-31 08:26:14 +00004530def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4531 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4532 (COPY_TO_REGCLASS
4533 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4534 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4535 GR8:$mask, sub_8bit)), VK1WM),
4536 (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
4537
Craig Topper74ed0872016-05-18 06:55:59 +00004538def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004539 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004540 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004541
Guy Blankb169d56d2017-07-31 08:26:14 +00004542def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4543 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4544 (COPY_TO_REGCLASS
4545 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4546 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4547 GR8:$mask, sub_8bit)), VK1WM),
4548 (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
4549
Craig Topper74ed0872016-05-18 06:55:59 +00004550def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004551 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004552 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004553
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004554def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004555 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004556 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4557
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004558let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004559 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004560 (ins VR128X:$src1, FR32X:$src2),
4561 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4562 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4563 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004564
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004565let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004566 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4567 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004568 VR128X:$src1, FR32X:$src2),
4569 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4570 "$dst {${mask}}, $src1, $src2}",
4571 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4572 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004573
4574 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004575 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4576 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4577 "$dst {${mask}} {z}, $src1, $src2}",
4578 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4579 FoldGenData<"VMOVSSZrrkz">;
4580
Simon Pilgrim64fff142017-07-16 18:37:23 +00004581 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004582 (ins VR128X:$src1, FR64X:$src2),
4583 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4584 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4585 FoldGenData<"VMOVSDZrr">;
4586
4587let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004588 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4589 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004590 VR128X:$src1, FR64X:$src2),
4591 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4592 "$dst {${mask}}, $src1, $src2}",
4593 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004594 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004595
Simon Pilgrim64fff142017-07-16 18:37:23 +00004596 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4597 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004598 FR64X:$src2),
4599 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4600 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004601 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004602 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4603}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004604
4605let Predicates = [HasAVX512] in {
4606 let AddedComplexity = 15 in {
4607 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
4608 // MOVS{S,D} to the lower bits.
4609 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004610 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004611 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004612 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004613 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004614 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004615 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004616 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004617 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004618
4619 // Move low f32 and clear high bits.
4620 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4621 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004622 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004623 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4624 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4625 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004626 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004627 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004628 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4629 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004630 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004631 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4632 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4633 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004634 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004635 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004636
4637 let AddedComplexity = 20 in {
4638 // MOVSSrm zeros the high parts of the register; represent this
4639 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4640 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4641 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4642 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4643 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4644 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4645 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004646 def : Pat<(v4f32 (X86vzload addr:$src)),
4647 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004648
4649 // MOVSDrm zeros the high parts of the register; represent this
4650 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4651 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4652 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4653 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4654 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4655 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4656 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4657 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4658 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4659 def : Pat<(v2f64 (X86vzload addr:$src)),
4660 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4661
4662 // Represent the same patterns above but in the form they appear for
4663 // 256-bit types
4664 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4665 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004666 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4668 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4669 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004670 def : Pat<(v8f32 (X86vzload addr:$src)),
4671 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004672 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4673 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4674 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004675 def : Pat<(v4f64 (X86vzload addr:$src)),
4676 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004677
4678 // Represent the same patterns above but in the form they appear for
4679 // 512-bit types
4680 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4681 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4682 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4683 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4684 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4685 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004686 def : Pat<(v16f32 (X86vzload addr:$src)),
4687 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004688 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4689 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4690 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004691 def : Pat<(v8f64 (X86vzload addr:$src)),
4692 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004693 }
4694 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4695 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004696 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004697 FR32X:$src)), sub_xmm)>;
4698 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4699 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004700 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004701 FR64X:$src)), sub_xmm)>;
4702 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4703 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004704 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004705
4706 // Move low f64 and clear high bits.
4707 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4708 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004709 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004711 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4712 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004713 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004714 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004715
4716 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004717 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004718 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004719 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004720 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004721 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004722
4723 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004724 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004725 addr:$dst),
4726 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727
4728 // Shuffle with VMOVSS
4729 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4730 (VMOVSSZrr (v4i32 VR128X:$src1),
4731 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4732 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4733 (VMOVSSZrr (v4f32 VR128X:$src1),
4734 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4735
4736 // 256-bit variants
4737 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
4738 (SUBREG_TO_REG (i32 0),
4739 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
4740 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
4741 sub_xmm)>;
4742 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
4743 (SUBREG_TO_REG (i32 0),
4744 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
4745 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
4746 sub_xmm)>;
4747
4748 // Shuffle with VMOVSD
4749 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4750 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4751 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4752 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004753
4754 // 256-bit variants
4755 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4756 (SUBREG_TO_REG (i32 0),
4757 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
4758 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
4759 sub_xmm)>;
4760 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4761 (SUBREG_TO_REG (i32 0),
4762 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
4763 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
4764 sub_xmm)>;
4765
4766 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4767 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4768 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4769 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4770 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4771 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4772 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4773 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4774}
4775
4776let AddedComplexity = 15 in
4777def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4778 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004779 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004780 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004781 (v2i64 VR128X:$src))))],
4782 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4783
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004784let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004785 let AddedComplexity = 15 in {
4786 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4787 (VMOVDI2PDIZrr GR32:$src)>;
4788
4789 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4790 (VMOV64toPQIZrr GR64:$src)>;
4791
4792 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4793 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4794 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004795
4796 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4797 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4798 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004799 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004800 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4801 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004802 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4803 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004804 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4805 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004806 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4807 (VMOVDI2PDIZrm addr:$src)>;
4808 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4809 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004810 def : Pat<(v4i32 (X86vzload addr:$src)),
4811 (VMOVDI2PDIZrm addr:$src)>;
4812 def : Pat<(v8i32 (X86vzload addr:$src)),
4813 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004814 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004815 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004817 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004818 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004819 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004820 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004821 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004822 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004823
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4825 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4826 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4827 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004828 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4829 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4830 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4831
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004832 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004833 def : Pat<(v16i32 (X86vzload addr:$src)),
4834 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004835 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004836 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004838//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004839// AVX-512 - Non-temporals
4840//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004841let SchedRW = [WriteLoad] in {
4842 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4843 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004844 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004845 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004846
Craig Topper2f90c1f2016-06-07 07:27:57 +00004847 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004848 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004849 (ins i256mem:$src),
4850 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004851 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004852 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004853
Robert Khasanoved882972014-08-13 10:46:00 +00004854 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004855 (ins i128mem:$src),
4856 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004857 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004858 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004859 }
Adam Nemetefd07852014-06-18 16:51:10 +00004860}
4861
Igor Bregerd3341f52016-01-20 13:11:47 +00004862multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4863 PatFrag st_frag = alignednontemporalstore,
4864 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004865 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004866 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004867 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004868 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4869 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004870}
4871
Igor Bregerd3341f52016-01-20 13:11:47 +00004872multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4873 AVX512VLVectorVTInfo VTInfo> {
4874 let Predicates = [HasAVX512] in
4875 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004876
Igor Bregerd3341f52016-01-20 13:11:47 +00004877 let Predicates = [HasAVX512, HasVLX] in {
4878 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4879 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004880 }
4881}
4882
Igor Bregerd3341f52016-01-20 13:11:47 +00004883defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4884defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4885defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004886
Craig Topper707c89c2016-05-08 23:43:17 +00004887let Predicates = [HasAVX512], AddedComplexity = 400 in {
4888 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4889 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4890 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4891 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4892 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4893 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004894
4895 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4896 (VMOVNTDQAZrm addr:$src)>;
4897 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4898 (VMOVNTDQAZrm addr:$src)>;
4899 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4900 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004901 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004902 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004903 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004904 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004905 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004906 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004907}
4908
Craig Topperc41320d2016-05-08 23:08:45 +00004909let Predicates = [HasVLX], AddedComplexity = 400 in {
4910 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4911 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4912 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4913 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4914 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4915 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4916
Simon Pilgrim9a896232016-06-07 13:34:24 +00004917 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4918 (VMOVNTDQAZ256rm addr:$src)>;
4919 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4920 (VMOVNTDQAZ256rm addr:$src)>;
4921 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4922 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004923 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004924 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004925 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004926 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004927 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004928 (VMOVNTDQAZ256rm addr:$src)>;
4929
Craig Topperc41320d2016-05-08 23:08:45 +00004930 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4931 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4932 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4933 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4934 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4935 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004936
4937 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4938 (VMOVNTDQAZ128rm addr:$src)>;
4939 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4940 (VMOVNTDQAZ128rm addr:$src)>;
4941 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4942 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004943 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004944 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004945 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004946 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004947 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004948 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004949}
4950
Adam Nemet7f62b232014-06-10 16:39:53 +00004951//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004952// AVX-512 - Integer arithmetic
4953//
4954multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004955 X86VectorVTInfo _, OpndItins itins,
4956 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004957 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004958 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004959 "$src2, $src1", "$src1, $src2",
4960 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004961 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004962 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004963
Craig Toppere1cac152016-06-07 07:27:54 +00004964 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4965 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4966 "$src2, $src1", "$src1, $src2",
4967 (_.VT (OpNode _.RC:$src1,
4968 (bitconvert (_.LdFrag addr:$src2)))),
4969 itins.rm>,
4970 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004971}
4972
4973multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4974 X86VectorVTInfo _, OpndItins itins,
4975 bit IsCommutable = 0> :
4976 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004977 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4978 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4979 "${src2}"##_.BroadcastStr##", $src1",
4980 "$src1, ${src2}"##_.BroadcastStr,
4981 (_.VT (OpNode _.RC:$src1,
4982 (X86VBroadcast
4983 (_.ScalarLdFrag addr:$src2)))),
4984 itins.rm>,
4985 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004986}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004987
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004988multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4989 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4990 Predicate prd, bit IsCommutable = 0> {
4991 let Predicates = [prd] in
4992 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4993 IsCommutable>, EVEX_V512;
4994
4995 let Predicates = [prd, HasVLX] in {
4996 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4997 IsCommutable>, EVEX_V256;
4998 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4999 IsCommutable>, EVEX_V128;
5000 }
5001}
5002
Robert Khasanov545d1b72014-10-14 14:36:19 +00005003multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
5004 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
5005 Predicate prd, bit IsCommutable = 0> {
5006 let Predicates = [prd] in
5007 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
5008 IsCommutable>, EVEX_V512;
5009
5010 let Predicates = [prd, HasVLX] in {
5011 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
5012 IsCommutable>, EVEX_V256;
5013 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
5014 IsCommutable>, EVEX_V128;
5015 }
5016}
5017
5018multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
5019 OpndItins itins, Predicate prd,
5020 bit IsCommutable = 0> {
5021 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
5022 itins, prd, IsCommutable>,
5023 VEX_W, EVEX_CD8<64, CD8VF>;
5024}
5025
5026multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
5027 OpndItins itins, Predicate prd,
5028 bit IsCommutable = 0> {
5029 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
5030 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
5031}
5032
5033multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
5034 OpndItins itins, Predicate prd,
5035 bit IsCommutable = 0> {
5036 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
5037 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
5038}
5039
5040multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
5041 OpndItins itins, Predicate prd,
5042 bit IsCommutable = 0> {
5043 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
5044 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
5045}
5046
5047multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
5048 SDNode OpNode, OpndItins itins, Predicate prd,
5049 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00005050 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005051 IsCommutable>;
5052
Igor Bregerf2460112015-07-26 14:41:44 +00005053 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005054 IsCommutable>;
5055}
5056
5057multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
5058 SDNode OpNode, OpndItins itins, Predicate prd,
5059 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00005060 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005061 IsCommutable>;
5062
Igor Bregerf2460112015-07-26 14:41:44 +00005063 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005064 IsCommutable>;
5065}
5066
5067multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
5068 bits<8> opc_d, bits<8> opc_q,
5069 string OpcodeStr, SDNode OpNode,
5070 OpndItins itins, bit IsCommutable = 0> {
5071 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
5072 itins, HasAVX512, IsCommutable>,
5073 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
5074 itins, HasBWI, IsCommutable>;
5075}
5076
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005077multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00005078 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005079 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
5080 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00005081 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005082 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00005083 "$src2, $src1","$src1, $src2",
5084 (_Dst.VT (OpNode
5085 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005086 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00005087 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00005088 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005089 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5090 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5091 "$src2, $src1", "$src1, $src2",
5092 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
5093 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005094 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00005095 AVX512BIBase, EVEX_4V;
5096
5097 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00005098 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00005099 OpcodeStr,
5100 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00005101 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005102 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
5103 (_Brdct.VT (X86VBroadcast
5104 (_Brdct.ScalarLdFrag addr:$src2)))))),
5105 itins.rm>,
5106 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005107}
5108
Robert Khasanov545d1b72014-10-14 14:36:19 +00005109defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
5110 SSE_INTALU_ITINS_P, 1>;
5111defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
5112 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00005113defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
5114 SSE_INTALU_ITINS_P, HasBWI, 1>;
5115defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
5116 SSE_INTALU_ITINS_P, HasBWI, 0>;
5117defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00005118 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00005119defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00005120 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00005121defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005122 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005123defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005124 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005125defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00005126 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005127defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00005128 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005129defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00005130 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005131defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00005132 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00005133defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00005134 SSE_INTALU_ITINS_P, HasBWI, 1>;
5135
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005136multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005137 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
5138 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
5139 let Predicates = [prd] in
5140 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
5141 _SrcVTInfo.info512, _DstVTInfo.info512,
5142 v8i64_info, IsCommutable>,
5143 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
5144 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005145 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005146 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005147 v4i64x_info, IsCommutable>,
5148 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005149 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005150 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005151 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005152 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
5153 }
Michael Liao66233b72015-08-06 09:06:20 +00005154}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00005155
5156defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005157 avx512vl_i32_info, avx512vl_i64_info,
5158 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005159defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00005160 avx512vl_i32_info, avx512vl_i64_info,
5161 X86pmuludq, HasAVX512, 1>;
5162defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
5163 avx512vl_i8_info, avx512vl_i8_info,
5164 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005165
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005166multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5167 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00005168 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5169 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
5170 OpcodeStr,
5171 "${src2}"##_Src.BroadcastStr##", $src1",
5172 "$src1, ${src2}"##_Src.BroadcastStr,
5173 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
5174 (_Src.VT (X86VBroadcast
5175 (_Src.ScalarLdFrag addr:$src2))))))>,
5176 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005177}
5178
Michael Liao66233b72015-08-06 09:06:20 +00005179multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
5180 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00005181 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00005182 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005183 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00005184 "$src2, $src1","$src1, $src2",
5185 (_Dst.VT (OpNode
5186 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00005187 (_Src.VT _Src.RC:$src2))),
5188 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005189 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005190 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
5191 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
5192 "$src2, $src1", "$src1, $src2",
5193 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
5194 (bitconvert (_Src.LdFrag addr:$src2))))>,
5195 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005196}
5197
5198multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
5199 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005200 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005201 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
5202 v32i16_info>,
5203 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
5204 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005205 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005206 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
5207 v16i16x_info>,
5208 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
5209 v16i16x_info>, EVEX_V256;
5210 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
5211 v8i16x_info>,
5212 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
5213 v8i16x_info>, EVEX_V128;
5214 }
5215}
5216multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
5217 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005218 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005219 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
5220 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005221 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005222 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
5223 v32i8x_info>, EVEX_V256;
5224 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
5225 v16i8x_info>, EVEX_V128;
5226 }
5227}
Igor Bregerf7fd5472015-07-21 07:11:28 +00005228
5229multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
5230 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00005231 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00005232 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00005233 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00005234 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00005235 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00005236 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00005237 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005238 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00005239 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005240 }
5241}
5242
Craig Topperb6da6542016-05-01 17:38:32 +00005243defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
5244defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
5245defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
5246defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00005247
Craig Topper5acb5a12016-05-01 06:24:57 +00005248defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
5249 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
5250defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00005251 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00005252
Igor Bregerf2460112015-07-26 14:41:44 +00005253defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005254 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005255defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005256 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005257defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005258 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005259
Igor Bregerf2460112015-07-26 14:41:44 +00005260defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005261 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005262defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005263 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005264defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005265 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005266
Igor Bregerf2460112015-07-26 14:41:44 +00005267defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005268 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00005269defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005270 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005271defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005272 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00005273
Igor Bregerf2460112015-07-26 14:41:44 +00005274defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005275 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00005276defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005277 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00005278defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00005279 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00005280
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00005281// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
5282let Predicates = [HasDQI, NoVLX] in {
5283 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5284 (EXTRACT_SUBREG
5285 (VPMULLQZrr
5286 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5287 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5288 sub_ymm)>;
5289
5290 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5291 (EXTRACT_SUBREG
5292 (VPMULLQZrr
5293 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5294 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5295 sub_xmm)>;
5296}
5297
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005298//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005299// AVX-512 Logical Instructions
5300//===----------------------------------------------------------------------===//
5301
Craig Topperafce0ba2017-08-30 16:38:33 +00005302// OpNodeMsk is the OpNode to use when element size is important. OpNode will
5303// be set to null_frag for 32-bit elements.
5304multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
5305 SDPatternOperator OpNode,
5306 SDNode OpNodeMsk, X86VectorVTInfo _,
5307 bit IsCommutable = 0> {
5308 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005309 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5310 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5311 "$src2, $src1", "$src1, $src2",
5312 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5313 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005314 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
5315 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005316 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005317 AVX512BIBase, EVEX_4V;
5318
Craig Topperafce0ba2017-08-30 16:38:33 +00005319 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00005320 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5321 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5322 "$src2, $src1", "$src1, $src2",
5323 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5324 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005325 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005326 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005327 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005328 AVX512BIBase, EVEX_4V;
5329}
5330
Craig Topperafce0ba2017-08-30 16:38:33 +00005331// OpNodeMsk is the OpNode to use where element size is important. So use
5332// for all of the broadcast patterns.
5333multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
5334 SDPatternOperator OpNode,
5335 SDNode OpNodeMsk, X86VectorVTInfo _,
5336 bit IsCommutable = 0> :
5337 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005338 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5339 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5340 "${src2}"##_.BroadcastStr##", $src1",
5341 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00005342 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005343 (bitconvert
5344 (_.VT (X86VBroadcast
5345 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00005346 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00005347 (bitconvert
5348 (_.VT (X86VBroadcast
5349 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005350 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005351 AVX512BIBase, EVEX_4V, EVEX_B;
5352}
5353
Craig Topperafce0ba2017-08-30 16:38:33 +00005354multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
5355 SDPatternOperator OpNode,
5356 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005357 bit IsCommutable = 0> {
5358 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00005359 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00005360 IsCommutable>, EVEX_V512;
5361
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005362 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00005363 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
5364 VTInfo.info256, IsCommutable>, EVEX_V256;
5365 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
5366 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00005367 }
5368}
5369
Craig Topperabe80cc2016-08-28 06:06:28 +00005370multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005371 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00005372 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
5373 avx512vl_i64_info, IsCommutable>,
5374 VEX_W, EVEX_CD8<64, CD8VF>;
5375 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
5376 avx512vl_i32_info, IsCommutable>,
5377 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005378}
5379
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005380defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
5381defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
5382defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
5383defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005384
5385//===----------------------------------------------------------------------===//
5386// AVX-512 FP arithmetic
5387//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005388multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5389 SDNode OpNode, SDNode VecNode, OpndItins itins,
5390 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005391 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005392 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5393 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5394 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005395 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
5396 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005397 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005398
5399 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005400 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005401 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005402 (_.VT (VecNode _.RC:$src1,
5403 _.ScalarIntMemCPat:$src2,
5404 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005405 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00005406 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005407 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005408 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005409 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5410 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005411 itins.rr> {
5412 let isCommutable = IsCommutable;
5413 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005414 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005415 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005416 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5417 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005418 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005419 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005420 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005421}
5422
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005423multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005424 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005425 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005426 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5427 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5428 "$rc, $src2, $src1", "$src1, $src2, $rc",
5429 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005430 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005431 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005432}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005433multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005434 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
5435 OpndItins itins, bit IsCommutable> {
5436 let ExeDomain = _.ExeDomain in {
5437 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5438 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5439 "$src2, $src1", "$src1, $src2",
5440 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
5441 itins.rr>;
5442
5443 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5444 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5445 "$src2, $src1", "$src1, $src2",
5446 (_.VT (VecNode _.RC:$src1,
5447 _.ScalarIntMemCPat:$src2)),
5448 itins.rm>;
5449
5450 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5451 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5452 (ins _.FRC:$src1, _.FRC:$src2),
5453 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5454 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
5455 itins.rr> {
5456 let isCommutable = IsCommutable;
5457 }
5458 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5459 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5460 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5461 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5462 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5463 }
5464
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005465 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5466 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005467 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005468 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005469 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00005470 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005471}
5472
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005473multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
5474 SDNode VecNode,
5475 SizeItins itins, bit IsCommutable> {
5476 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
5477 itins.s, IsCommutable>,
5478 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
5479 itins.s, IsCommutable>,
5480 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5481 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
5482 itins.d, IsCommutable>,
5483 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
5484 itins.d, IsCommutable>,
5485 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5486}
5487
5488multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00005489 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005490 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005491 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
5492 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005493 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005494 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
5495 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005496 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5497}
Craig Topper8783bbb2017-02-24 07:21:10 +00005498defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
5499defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
5500defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
5501defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
5502defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005503 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00005504defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005505 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005506
5507// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5508// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5509multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
5510 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00005511 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005512 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5513 (ins _.FRC:$src1, _.FRC:$src2),
5514 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5515 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005516 itins.rr> {
5517 let isCommutable = 1;
5518 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005519 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5520 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5521 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5522 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5523 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5524 }
5525}
5526defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
5527 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5528 EVEX_CD8<32, CD8VT1>;
5529
5530defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
5531 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5532 EVEX_CD8<64, CD8VT1>;
5533
5534defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
5535 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5536 EVEX_CD8<32, CD8VT1>;
5537
5538defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
5539 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5540 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005541
Craig Topper375aa902016-12-19 00:42:28 +00005542multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005543 X86VectorVTInfo _, OpndItins itins,
5544 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005545 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005546 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5547 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5548 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005549 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5550 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005551 let mayLoad = 1 in {
5552 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5553 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5554 "$src2, $src1", "$src1, $src2",
5555 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5556 EVEX_4V;
5557 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5558 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5559 "${src2}"##_.BroadcastStr##", $src1",
5560 "$src1, ${src2}"##_.BroadcastStr,
5561 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5562 (_.ScalarLdFrag addr:$src2)))),
5563 itins.rm>, EVEX_4V, EVEX_B;
5564 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005565 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005566}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005567
Craig Topper375aa902016-12-19 00:42:28 +00005568multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005569 X86VectorVTInfo _> {
5570 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005571 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5572 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5573 "$rc, $src2, $src1", "$src1, $src2, $rc",
5574 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5575 EVEX_4V, EVEX_B, EVEX_RC;
5576}
5577
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005578
Craig Topper375aa902016-12-19 00:42:28 +00005579multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005580 X86VectorVTInfo _> {
5581 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005582 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5583 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5584 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5585 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5586 EVEX_4V, EVEX_B;
5587}
5588
Craig Topper375aa902016-12-19 00:42:28 +00005589multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005590 Predicate prd, SizeItins itins,
5591 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005592 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005593 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005594 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005595 EVEX_CD8<32, CD8VF>;
5596 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005597 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005598 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005599 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005600
Robert Khasanov595e5982014-10-29 15:43:02 +00005601 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005602 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005603 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005604 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005605 EVEX_CD8<32, CD8VF>;
5606 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005607 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005608 EVEX_CD8<32, CD8VF>;
5609 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005610 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005611 EVEX_CD8<64, CD8VF>;
5612 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005613 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005614 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005615 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005616}
5617
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005618multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005619 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005620 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005621 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005622 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5623}
5624
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005625multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005626 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005627 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005628 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005629 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5630}
5631
Craig Topper9433f972016-08-02 06:16:53 +00005632defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5633 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005634 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005635defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5636 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005637 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005638defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005639 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005640defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005641 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005642defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5643 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005644 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005645defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5646 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005647 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005648let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005649 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5650 SSE_ALU_ITINS_P, 1>;
5651 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5652 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005653}
Craig Topper375aa902016-12-19 00:42:28 +00005654defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005655 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005656defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005657 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005658defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005659 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005660defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005661 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005662
Craig Topper8f6827c2016-08-31 05:37:52 +00005663// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005664multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5665 X86VectorVTInfo _, Predicate prd> {
5666let Predicates = [prd] in {
5667 // Masked register-register logical operations.
5668 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5669 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5670 _.RC:$src0)),
5671 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5672 _.RC:$src1, _.RC:$src2)>;
5673 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5674 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5675 _.ImmAllZerosV)),
5676 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5677 _.RC:$src2)>;
5678 // Masked register-memory logical operations.
5679 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5680 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5681 (load addr:$src2)))),
5682 _.RC:$src0)),
5683 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5684 _.RC:$src1, addr:$src2)>;
5685 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5686 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5687 _.ImmAllZerosV)),
5688 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5689 addr:$src2)>;
5690 // Register-broadcast logical operations.
5691 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5692 (bitconvert (_.VT (X86VBroadcast
5693 (_.ScalarLdFrag addr:$src2)))))),
5694 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5695 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5696 (bitconvert
5697 (_.i64VT (OpNode _.RC:$src1,
5698 (bitconvert (_.VT
5699 (X86VBroadcast
5700 (_.ScalarLdFrag addr:$src2))))))),
5701 _.RC:$src0)),
5702 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5703 _.RC:$src1, addr:$src2)>;
5704 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5705 (bitconvert
5706 (_.i64VT (OpNode _.RC:$src1,
5707 (bitconvert (_.VT
5708 (X86VBroadcast
5709 (_.ScalarLdFrag addr:$src2))))))),
5710 _.ImmAllZerosV)),
5711 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5712 _.RC:$src1, addr:$src2)>;
5713}
Craig Topper8f6827c2016-08-31 05:37:52 +00005714}
5715
Craig Topper45d65032016-09-02 05:29:13 +00005716multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5717 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5718 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5719 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5720 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5721 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5722 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005723}
5724
Craig Topper45d65032016-09-02 05:29:13 +00005725defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5726defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5727defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5728defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5729
Craig Topper2baef8f2016-12-18 04:17:00 +00005730let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005731 // Use packed logical operations for scalar ops.
5732 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5733 (COPY_TO_REGCLASS (VANDPDZ128rr
5734 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5735 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5736 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5737 (COPY_TO_REGCLASS (VORPDZ128rr
5738 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5739 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5740 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5741 (COPY_TO_REGCLASS (VXORPDZ128rr
5742 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5743 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5744 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5745 (COPY_TO_REGCLASS (VANDNPDZ128rr
5746 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5747 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5748
5749 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5750 (COPY_TO_REGCLASS (VANDPSZ128rr
5751 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5752 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5753 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5754 (COPY_TO_REGCLASS (VORPSZ128rr
5755 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5756 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5757 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5758 (COPY_TO_REGCLASS (VXORPSZ128rr
5759 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5760 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5761 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5762 (COPY_TO_REGCLASS (VANDNPSZ128rr
5763 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5764 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5765}
5766
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005767multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5768 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005769 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005770 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5771 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5772 "$src2, $src1", "$src1, $src2",
5773 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005774 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5775 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5776 "$src2, $src1", "$src1, $src2",
5777 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5778 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5779 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5780 "${src2}"##_.BroadcastStr##", $src1",
5781 "$src1, ${src2}"##_.BroadcastStr,
5782 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5783 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5784 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005785 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005786}
5787
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005788multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5789 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005790 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005791 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5792 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5793 "$src2, $src1", "$src1, $src2",
5794 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005795 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5796 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5797 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005798 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005799 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5800 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005801 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005802}
5803
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005804multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005805 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005806 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5807 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005808 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005809 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5810 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005811 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5812 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005813 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005814 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5815 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005816 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5817
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005818 // Define only if AVX512VL feature is present.
5819 let Predicates = [HasVLX] in {
5820 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5821 EVEX_V128, EVEX_CD8<32, CD8VF>;
5822 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5823 EVEX_V256, EVEX_CD8<32, CD8VF>;
5824 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5825 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5826 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5827 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5828 }
5829}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005830defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005831
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005832//===----------------------------------------------------------------------===//
5833// AVX-512 VPTESTM instructions
5834//===----------------------------------------------------------------------===//
5835
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005836multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5837 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005838 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005839 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5840 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5841 "$src2, $src1", "$src1, $src2",
5842 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5843 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005844 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5845 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5846 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005847 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005848 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5849 EVEX_4V,
5850 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005851}
5852
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005853multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5854 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005855 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5856 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5857 "${src2}"##_.BroadcastStr##", $src1",
5858 "$src1, ${src2}"##_.BroadcastStr,
5859 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5860 (_.ScalarLdFrag addr:$src2))))>,
5861 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005862}
Igor Bregerfca0a342016-01-28 13:19:25 +00005863
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005864// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005865multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5866 X86VectorVTInfo _, string Suffix> {
5867 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5868 (_.KVT (COPY_TO_REGCLASS
5869 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005870 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005871 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005872 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005873 _.RC:$src2, _.SubRegIdx)),
5874 _.KRC))>;
5875}
5876
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005877multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005878 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005879 let Predicates = [HasAVX512] in
5880 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5881 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5882
5883 let Predicates = [HasAVX512, HasVLX] in {
5884 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5885 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5886 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5887 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5888 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005889 let Predicates = [HasAVX512, NoVLX] in {
5890 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5891 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005892 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005893}
5894
5895multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5896 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005897 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005898 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005899 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005900}
5901
5902multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5903 SDNode OpNode> {
5904 let Predicates = [HasBWI] in {
5905 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5906 EVEX_V512, VEX_W;
5907 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5908 EVEX_V512;
5909 }
5910 let Predicates = [HasVLX, HasBWI] in {
5911
5912 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5913 EVEX_V256, VEX_W;
5914 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5915 EVEX_V128, VEX_W;
5916 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5917 EVEX_V256;
5918 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5919 EVEX_V128;
5920 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005921
Igor Bregerfca0a342016-01-28 13:19:25 +00005922 let Predicates = [HasAVX512, NoVLX] in {
5923 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5924 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5925 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5926 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005927 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005928
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005929}
5930
5931multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5932 SDNode OpNode> :
5933 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5934 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5935
5936defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5937defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005938
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005940//===----------------------------------------------------------------------===//
5941// AVX-512 Shift instructions
5942//===----------------------------------------------------------------------===//
5943multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005944 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005945 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005946 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005947 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005948 "$src2, $src1", "$src1, $src2",
5949 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005950 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005951 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005952 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005953 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005954 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5955 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005956 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005957 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005958}
5959
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005960multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5961 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005962 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005963 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5964 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5965 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5966 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005967 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005968}
5969
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005970multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005971 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005972 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005973 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005974 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5975 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5976 "$src2, $src1", "$src1, $src2",
5977 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005978 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005979 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5980 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5981 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005982 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005983 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005984 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005985 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005986}
5987
Cameron McInally5fb084e2014-12-11 17:13:05 +00005988multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005989 ValueType SrcVT, PatFrag bc_frag,
5990 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5991 let Predicates = [prd] in
5992 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5993 VTInfo.info512>, EVEX_V512,
5994 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5995 let Predicates = [prd, HasVLX] in {
5996 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5997 VTInfo.info256>, EVEX_V256,
5998 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5999 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
6000 VTInfo.info128>, EVEX_V128,
6001 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
6002 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006003}
6004
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006005multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
6006 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00006007 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006008 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006009 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006010 avx512vl_i64_info, HasAVX512>, VEX_W;
6011 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
6012 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006013}
6014
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006015multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6016 string OpcodeStr, SDNode OpNode,
6017 AVX512VLVectorVTInfo VTInfo> {
6018 let Predicates = [HasAVX512] in
6019 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6020 VTInfo.info512>,
6021 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6022 VTInfo.info512>, EVEX_V512;
6023 let Predicates = [HasAVX512, HasVLX] in {
6024 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6025 VTInfo.info256>,
6026 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6027 VTInfo.info256>, EVEX_V256;
6028 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6029 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00006030 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006031 VTInfo.info128>, EVEX_V128;
6032 }
6033}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006034
Michael Liao66233b72015-08-06 09:06:20 +00006035multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006036 Format ImmFormR, Format ImmFormM,
6037 string OpcodeStr, SDNode OpNode> {
6038 let Predicates = [HasBWI] in
6039 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6040 v32i16_info>, EVEX_V512;
6041 let Predicates = [HasVLX, HasBWI] in {
6042 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6043 v16i16x_info>, EVEX_V256;
6044 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6045 v8i16x_info>, EVEX_V128;
6046 }
6047}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006048
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006049multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
6050 Format ImmFormR, Format ImmFormM,
6051 string OpcodeStr, SDNode OpNode> {
6052 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
6053 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
6054 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
6055 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
6056}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00006057
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006058defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006059 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006060
6061defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006062 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006063
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00006064defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006065 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006066
Michael Zuckerman298a6802016-01-13 12:39:33 +00006067defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00006068defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006069
6070defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
6071defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
6072defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006073
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00006074// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
6075let Predicates = [HasAVX512, NoVLX] in {
6076 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
6077 (EXTRACT_SUBREG (v8i64
6078 (VPSRAQZrr
6079 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6080 VR128X:$src2)), sub_ymm)>;
6081
6082 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6083 (EXTRACT_SUBREG (v8i64
6084 (VPSRAQZrr
6085 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6086 VR128X:$src2)), sub_xmm)>;
6087
6088 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
6089 (EXTRACT_SUBREG (v8i64
6090 (VPSRAQZri
6091 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6092 imm:$src2)), sub_ymm)>;
6093
6094 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
6095 (EXTRACT_SUBREG (v8i64
6096 (VPSRAQZri
6097 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6098 imm:$src2)), sub_xmm)>;
6099}
6100
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006101//===-------------------------------------------------------------------===//
6102// Variable Bit Shifts
6103//===-------------------------------------------------------------------===//
6104multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00006105 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006106 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00006107 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6108 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6109 "$src2, $src1", "$src1, $src2",
6110 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006111 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006112 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6113 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
6114 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006115 (_.VT (OpNode _.RC:$src1,
6116 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006117 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006118 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00006119 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006120}
6121
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006122multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
6123 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00006124 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006125 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6126 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6127 "${src2}"##_.BroadcastStr##", $src1",
6128 "$src1, ${src2}"##_.BroadcastStr,
6129 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
6130 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006131 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006132 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6133}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006134
Cameron McInally5fb084e2014-12-11 17:13:05 +00006135multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
6136 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006137 let Predicates = [HasAVX512] in
6138 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6139 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6140
6141 let Predicates = [HasAVX512, HasVLX] in {
6142 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6143 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6144 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
6145 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
6146 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00006147}
6148
6149multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
6150 SDNode OpNode> {
6151 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006152 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006153 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006154 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00006155}
6156
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006157// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006158multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
6159 SDNode OpNode, list<Predicate> p> {
6160 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006161 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006162 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006163 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006164 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006165 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
6166 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
6167 sub_ymm)>;
6168
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006169 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00006170 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006171 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006172 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00006173 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
6174 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
6175 sub_xmm)>;
6176 }
6177}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006178multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
6179 SDNode OpNode> {
6180 let Predicates = [HasBWI] in
6181 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
6182 EVEX_V512, VEX_W;
6183 let Predicates = [HasVLX, HasBWI] in {
6184
6185 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
6186 EVEX_V256, VEX_W;
6187 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
6188 EVEX_V128, VEX_W;
6189 }
6190}
6191
6192defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006193 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00006194
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006195defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006196 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00006197
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006198defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006199 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
6200
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00006201defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
6202defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006203
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00006204defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
6205defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
6206defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
6207defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
6208
Craig Topper05629d02016-07-24 07:32:45 +00006209// Special handing for handling VPSRAV intrinsics.
6210multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
6211 list<Predicate> p> {
6212 let Predicates = p in {
6213 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
6214 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
6215 _.RC:$src2)>;
6216 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
6217 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
6218 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006219 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6220 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
6221 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
6222 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
6223 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6224 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6225 _.RC:$src0)),
6226 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
6227 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006228 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6229 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
6230 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
6231 _.RC:$src1, _.RC:$src2)>;
6232 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6233 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
6234 _.ImmAllZerosV)),
6235 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
6236 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006237 }
6238}
6239
6240multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
6241 list<Predicate> p> :
6242 avx512_var_shift_int_lowering<InstrStr, _, p> {
6243 let Predicates = p in {
6244 def : Pat<(_.VT (X86vsrav _.RC:$src1,
6245 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
6246 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
6247 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006248 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6249 (X86vsrav _.RC:$src1,
6250 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6251 _.RC:$src0)),
6252 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
6253 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00006254 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6255 (X86vsrav _.RC:$src1,
6256 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
6257 _.ImmAllZerosV)),
6258 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
6259 _.RC:$src1, addr:$src2)>;
6260 }
6261}
6262
6263defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
6264defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
6265defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
6266defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
6267defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
6268defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
6269defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
6270defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
6271defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
6272
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006273
6274// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6275let Predicates = [HasAVX512, NoVLX] in {
6276 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6277 (EXTRACT_SUBREG (v8i64
6278 (VPROLVQZrr
6279 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6280 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6281 sub_xmm)>;
6282 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6283 (EXTRACT_SUBREG (v8i64
6284 (VPROLVQZrr
6285 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6286 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6287 sub_ymm)>;
6288
6289 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6290 (EXTRACT_SUBREG (v16i32
6291 (VPROLVDZrr
6292 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6293 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6294 sub_xmm)>;
6295 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6296 (EXTRACT_SUBREG (v16i32
6297 (VPROLVDZrr
6298 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6299 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6300 sub_ymm)>;
6301
6302 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6303 (EXTRACT_SUBREG (v8i64
6304 (VPROLQZri
6305 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6306 imm:$src2)), sub_xmm)>;
6307 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6308 (EXTRACT_SUBREG (v8i64
6309 (VPROLQZri
6310 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6311 imm:$src2)), sub_ymm)>;
6312
6313 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6314 (EXTRACT_SUBREG (v16i32
6315 (VPROLDZri
6316 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6317 imm:$src2)), sub_xmm)>;
6318 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6319 (EXTRACT_SUBREG (v16i32
6320 (VPROLDZri
6321 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6322 imm:$src2)), sub_ymm)>;
6323}
6324
6325// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6326let Predicates = [HasAVX512, NoVLX] in {
6327 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6328 (EXTRACT_SUBREG (v8i64
6329 (VPRORVQZrr
6330 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6331 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6332 sub_xmm)>;
6333 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6334 (EXTRACT_SUBREG (v8i64
6335 (VPRORVQZrr
6336 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6337 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6338 sub_ymm)>;
6339
6340 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6341 (EXTRACT_SUBREG (v16i32
6342 (VPRORVDZrr
6343 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6344 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6345 sub_xmm)>;
6346 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6347 (EXTRACT_SUBREG (v16i32
6348 (VPRORVDZrr
6349 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6350 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6351 sub_ymm)>;
6352
6353 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6354 (EXTRACT_SUBREG (v8i64
6355 (VPRORQZri
6356 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6357 imm:$src2)), sub_xmm)>;
6358 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6359 (EXTRACT_SUBREG (v8i64
6360 (VPRORQZri
6361 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6362 imm:$src2)), sub_ymm)>;
6363
6364 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6365 (EXTRACT_SUBREG (v16i32
6366 (VPRORDZri
6367 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6368 imm:$src2)), sub_xmm)>;
6369 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6370 (EXTRACT_SUBREG (v16i32
6371 (VPRORDZri
6372 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6373 imm:$src2)), sub_ymm)>;
6374}
6375
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006376//===-------------------------------------------------------------------===//
6377// 1-src variable permutation VPERMW/D/Q
6378//===-------------------------------------------------------------------===//
6379multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
6380 AVX512VLVectorVTInfo _> {
6381 let Predicates = [HasAVX512] in
6382 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6383 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6384
6385 let Predicates = [HasAVX512, HasVLX] in
6386 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6387 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6388}
6389
6390multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6391 string OpcodeStr, SDNode OpNode,
6392 AVX512VLVectorVTInfo VTInfo> {
6393 let Predicates = [HasAVX512] in
6394 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6395 VTInfo.info512>,
6396 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6397 VTInfo.info512>, EVEX_V512;
6398 let Predicates = [HasAVX512, HasVLX] in
6399 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6400 VTInfo.info256>,
6401 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6402 VTInfo.info256>, EVEX_V256;
6403}
6404
Michael Zuckermand9cac592016-01-19 17:07:43 +00006405multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6406 Predicate prd, SDNode OpNode,
6407 AVX512VLVectorVTInfo _> {
6408 let Predicates = [prd] in
6409 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6410 EVEX_V512 ;
6411 let Predicates = [HasVLX, prd] in {
6412 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6413 EVEX_V256 ;
6414 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
6415 EVEX_V128 ;
6416 }
6417}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006418
Michael Zuckermand9cac592016-01-19 17:07:43 +00006419defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
6420 avx512vl_i16_info>, VEX_W;
6421defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
6422 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006423
6424defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
6425 avx512vl_i32_info>;
6426defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
6427 avx512vl_i64_info>, VEX_W;
6428defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
6429 avx512vl_f32_info>;
6430defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
6431 avx512vl_f64_info>, VEX_W;
6432
6433defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
6434 X86VPermi, avx512vl_i64_info>,
6435 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6436defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
6437 X86VPermi, avx512vl_f64_info>,
6438 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00006439//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006440// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006441//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006442
Igor Breger78741a12015-10-04 07:20:41 +00006443multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
6444 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
6445 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6446 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6447 "$src2, $src1", "$src1, $src2",
6448 (_.VT (OpNode _.RC:$src1,
6449 (Ctrl.VT Ctrl.RC:$src2)))>,
6450 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00006451 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6452 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6453 "$src2, $src1", "$src1, $src2",
6454 (_.VT (OpNode
6455 _.RC:$src1,
6456 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6457 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6458 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6459 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6460 "${src2}"##_.BroadcastStr##", $src1",
6461 "$src1, ${src2}"##_.BroadcastStr,
6462 (_.VT (OpNode
6463 _.RC:$src1,
6464 (Ctrl.VT (X86VBroadcast
6465 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6466 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006467}
6468
6469multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
6470 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6471 let Predicates = [HasAVX512] in {
6472 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
6473 Ctrl.info512>, EVEX_V512;
6474 }
6475 let Predicates = [HasAVX512, HasVLX] in {
6476 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
6477 Ctrl.info128>, EVEX_V128;
6478 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
6479 Ctrl.info256>, EVEX_V256;
6480 }
6481}
6482
6483multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6484 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6485
6486 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
6487 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
6488 X86VPermilpi, _>,
6489 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006490}
6491
Craig Topper05948fb2016-08-02 05:11:15 +00006492let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006493defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6494 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006495let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006496defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6497 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006498//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006499// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6500//===----------------------------------------------------------------------===//
6501
6502defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00006503 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006504 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6505defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006506 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006507defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006508 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006509
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006510multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6511 let Predicates = [HasBWI] in
6512 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
6513
6514 let Predicates = [HasVLX, HasBWI] in {
6515 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
6516 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
6517 }
6518}
6519
6520defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
6521
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006522//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006523// Move Low to High and High to Low packed FP Instructions
6524//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006525def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6526 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006527 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006528 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
6529 IIC_SSE_MOV_LH>, EVEX_4V;
6530def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6531 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006532 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006533 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
6534 IIC_SSE_MOV_LH>, EVEX_4V;
6535
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006536let Predicates = [HasAVX512] in {
6537 // MOVLHPS patterns
6538 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6539 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
6540 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6541 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006542
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006543 // MOVHLPS patterns
6544 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
6545 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
6546}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006547
6548//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006549// VMOVHPS/PD VMOVLPS Instructions
6550// All patterns was taken from SSS implementation.
6551//===----------------------------------------------------------------------===//
6552multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6553 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006554 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006555 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6556 (ins _.RC:$src1, f64mem:$src2),
6557 !strconcat(OpcodeStr,
6558 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6559 [(set _.RC:$dst,
6560 (OpNode _.RC:$src1,
6561 (_.VT (bitconvert
6562 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6563 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006564}
6565
6566defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6567 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6568defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
6569 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6570defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6571 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6572defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6573 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6574
6575let Predicates = [HasAVX512] in {
6576 // VMOVHPS patterns
6577 def : Pat<(X86Movlhps VR128X:$src1,
6578 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6579 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6580 def : Pat<(X86Movlhps VR128X:$src1,
6581 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
6582 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6583 // VMOVHPD patterns
6584 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6585 (scalar_to_vector (loadf64 addr:$src2)))),
6586 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6587 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6588 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6589 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6590 // VMOVLPS patterns
6591 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6592 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6593 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6594 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6595 // VMOVLPD patterns
6596 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6597 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6598 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6599 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6600 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6601 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6602 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6603}
6604
Igor Bregerb6b27af2015-11-10 07:09:07 +00006605def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6606 (ins f64mem:$dst, VR128X:$src),
6607 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006608 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006609 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6610 (bc_v2f64 (v4f32 VR128X:$src))),
6611 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6612 EVEX, EVEX_CD8<32, CD8VT2>;
6613def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6614 (ins f64mem:$dst, VR128X:$src),
6615 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006616 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006617 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6618 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6619 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6620def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6621 (ins f64mem:$dst, VR128X:$src),
6622 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006623 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006624 (iPTR 0))), addr:$dst)],
6625 IIC_SSE_MOV_LH>,
6626 EVEX, EVEX_CD8<32, CD8VT2>;
6627def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6628 (ins f64mem:$dst, VR128X:$src),
6629 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006630 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006631 (iPTR 0))), addr:$dst)],
6632 IIC_SSE_MOV_LH>,
6633 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006634
Igor Bregerb6b27af2015-11-10 07:09:07 +00006635let Predicates = [HasAVX512] in {
6636 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006637 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006638 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6639 (iPTR 0))), addr:$dst),
6640 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6641 // VMOVLPS patterns
6642 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6643 addr:$src1),
6644 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6645 def : Pat<(store (v4i32 (X86Movlps
6646 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
6647 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6648 // VMOVLPD patterns
6649 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6650 addr:$src1),
6651 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6652 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6653 addr:$src1),
6654 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6655}
6656//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006657// FMA - Fused Multiply Operations
6658//
Adam Nemet26371ce2014-10-24 00:02:55 +00006659
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006660multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006661 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006662 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006663 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006664 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006665 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006666 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006667 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006668
Craig Toppere1cac152016-06-07 07:27:54 +00006669 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6670 (ins _.RC:$src2, _.MemOp:$src3),
6671 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006672 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006673 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006674
Craig Toppere1cac152016-06-07 07:27:54 +00006675 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6676 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6677 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6678 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006679 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006680 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006681 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006682 }
Craig Topper318e40b2016-07-25 07:20:31 +00006683
6684 // Additional pattern for folding broadcast nodes in other orders.
6685 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6686 (OpNode _.RC:$src1, _.RC:$src2,
6687 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6688 _.RC:$src1)),
6689 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6690 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006691}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006692
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006693multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006694 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006695 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006696 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006697 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6698 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006699 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006700 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006701}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006702
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006703multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006704 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6705 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006706 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006707 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6708 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6709 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006710 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006711 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006712 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006713 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006714 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006715 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006716 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006717}
6718
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006719multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006720 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006721 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006722 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006723 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006724 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006725}
6726
Craig Topperf1417ca2017-08-23 16:28:04 +00006727defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006728defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6729defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6730defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6731defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6732defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6733
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006734
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006735multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006736 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006737 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006738 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6739 (ins _.RC:$src2, _.RC:$src3),
6740 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006741 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006742 AVX512FMA3Base;
6743
Craig Toppere1cac152016-06-07 07:27:54 +00006744 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6745 (ins _.RC:$src2, _.MemOp:$src3),
6746 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006747 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006748 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006749
Craig Toppere1cac152016-06-07 07:27:54 +00006750 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6751 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6752 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6753 "$src2, ${src3}"##_.BroadcastStr,
6754 (_.VT (OpNode _.RC:$src2,
6755 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006756 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006757 }
Craig Topper318e40b2016-07-25 07:20:31 +00006758
6759 // Additional patterns for folding broadcast nodes in other orders.
6760 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6761 _.RC:$src2, _.RC:$src1)),
6762 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
6763 _.RC:$src2, addr:$src3)>;
6764 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6765 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6766 _.RC:$src2, _.RC:$src1),
6767 _.RC:$src1)),
6768 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6769 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
6770 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6771 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6772 _.RC:$src2, _.RC:$src1),
6773 _.ImmAllZerosV)),
6774 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
6775 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006776}
6777
6778multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006779 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006780 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006781 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6782 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6783 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006784 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
6785 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006786 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006787}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006788
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006789multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006790 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6791 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006792 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006793 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6794 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6795 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006796 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006797 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006798 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006799 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006800 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006801 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006802 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006803}
6804
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006805multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006806 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006807 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006808 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006809 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006810 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006811}
6812
Craig Topperf1417ca2017-08-23 16:28:04 +00006813defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006814defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6815defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6816defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6817defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6818defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6819
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006820multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006821 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006822 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006823 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006824 (ins _.RC:$src2, _.RC:$src3),
6825 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006826 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006827 AVX512FMA3Base;
6828
Craig Toppere1cac152016-06-07 07:27:54 +00006829 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006830 (ins _.RC:$src2, _.MemOp:$src3),
6831 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006832 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006833 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006834
Craig Toppere1cac152016-06-07 07:27:54 +00006835 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006836 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6837 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6838 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00006839 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00006840 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00006841 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006842 }
Craig Topper318e40b2016-07-25 07:20:31 +00006843
6844 // Additional patterns for folding broadcast nodes in other orders.
6845 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6846 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6847 _.RC:$src1, _.RC:$src2),
6848 _.RC:$src1)),
6849 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6850 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006851}
6852
6853multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006854 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006855 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006856 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006857 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6858 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006859 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
6860 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006861 AVX512FMA3Base, EVEX_B, EVEX_RC;
6862}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006863
6864multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006865 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6866 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006867 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006868 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6869 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6870 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006871 }
6872 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006873 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006874 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006875 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006876 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6877 }
6878}
6879
6880multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006881 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006882 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006883 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006884 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006885 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006886}
6887
Craig Topperf1417ca2017-08-23 16:28:04 +00006888defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006889defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6890defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6891defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6892defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6893defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006894
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006895// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006896multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6897 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topperb16598d2017-09-01 07:58:16 +00006898 dag RHS_r, dag RHS_m, bit MaskOnlyReg,
6899 bit MaskOnlyRegInt> {
6900let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006901 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6902 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topperb16598d2017-09-01 07:58:16 +00006903 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1, MaskOnlyRegInt>,
6904 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006905
Craig Toppere1cac152016-06-07 07:27:54 +00006906 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006907 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006908 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006909
6910 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6911 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topperb16598d2017-09-01 07:58:16 +00006912 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1,
6913 MaskOnlyRegInt>, AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00006914
Craig Toppereafdbec2016-08-13 06:48:41 +00006915 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006916 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6917 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6918 !strconcat(OpcodeStr,
6919 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00006920 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00006921 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6922 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6923 !strconcat(OpcodeStr,
6924 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6925 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006926 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006927}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006928}
Igor Breger15820b02015-07-01 13:24:28 +00006929
6930multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006931 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6932 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006933 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006934 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006935 // Operands for intrinsic are in 123 order to preserve passthu
6936 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006937 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6938 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006939 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006940 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006941 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006942 (i32 imm:$rc))),
6943 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6944 _.FRC:$src3))),
6945 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topperb16598d2017-09-01 07:58:16 +00006946 (_.ScalarLdFrag addr:$src3)))), 0, 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006947
Craig Topperb16598d2017-09-01 07:58:16 +00006948 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6949 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6950 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006951 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006952 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006953 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006954 (i32 imm:$rc))),
6955 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6956 _.FRC:$src1))),
6957 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topperb16598d2017-09-01 07:58:16 +00006958 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1, 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006959
Craig Topperb16598d2017-09-01 07:58:16 +00006960 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
6961 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
6962 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006963 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006964 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006965 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00006966 (i32 imm:$rc))),
6967 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6968 _.FRC:$src2))),
6969 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
Craig Topperb16598d2017-09-01 07:58:16 +00006970 (_.ScalarLdFrag addr:$src3), _.FRC:$src2))), 1, 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006971 }
Igor Breger15820b02015-07-01 13:24:28 +00006972}
6973
6974multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006975 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6976 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006977 let Predicates = [HasAVX512] in {
6978 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006979 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6980 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006981 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006982 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6983 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006984 }
6985}
6986
Craig Topperf1417ca2017-08-23 16:28:04 +00006987defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", fma, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006988 X86FmaddRnds3>;
6989defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6990 X86FmsubRnds3>;
6991defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6992 X86FnmaddRnds1, X86FnmaddRnds3>;
6993defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6994 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006995
6996//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006997// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6998//===----------------------------------------------------------------------===//
6999let Constraints = "$src1 = $dst" in {
7000multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7001 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00007002 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00007003 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7004 (ins _.RC:$src2, _.RC:$src3),
7005 OpcodeStr, "$src3, $src2", "$src2, $src3",
7006 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
7007 AVX512FMA3Base;
7008
Craig Toppere1cac152016-06-07 07:27:54 +00007009 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7010 (ins _.RC:$src2, _.MemOp:$src3),
7011 OpcodeStr, "$src3, $src2", "$src2, $src3",
7012 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
7013 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00007014
Craig Toppere1cac152016-06-07 07:27:54 +00007015 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7016 (ins _.RC:$src2, _.ScalarMemOp:$src3),
7017 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
7018 !strconcat("$src2, ${src3}", _.BroadcastStr ),
7019 (OpNode _.RC:$src1,
7020 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
7021 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00007022 }
Craig Topper32ddaff2017-09-01 07:58:13 +00007023
7024 // TODO: Should be able to match a memory op in operand 2.
7025 // TODO: These instructions should be marked Commutable on operand 2 and 3.
Asaf Badouh655822a2016-01-25 11:14:24 +00007026}
7027} // Constraints = "$src1 = $dst"
7028
7029multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7030 AVX512VLVectorVTInfo _> {
7031 let Predicates = [HasIFMA] in {
7032 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
7033 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
7034 }
7035 let Predicates = [HasVLX, HasIFMA] in {
7036 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
7037 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
7038 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
7039 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
7040 }
7041}
7042
7043defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
7044 avx512vl_i64_info>, VEX_W;
7045defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
7046 avx512vl_i64_info>, VEX_W;
7047
7048//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007049// AVX-512 Scalar convert from sign integer to float/double
7050//===----------------------------------------------------------------------===//
7051
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007052multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
7053 X86VectorVTInfo DstVT, X86MemOperand x86memop,
7054 PatFrag ld_frag, string asm> {
7055 let hasSideEffects = 0 in {
7056 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
7057 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007058 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007059 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007060 let mayLoad = 1 in
7061 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
7062 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007063 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007064 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007065 } // hasSideEffects = 0
7066 let isCodeGenOnly = 1 in {
7067 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7068 (ins DstVT.RC:$src1, SrcRC:$src2),
7069 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7070 [(set DstVT.RC:$dst,
7071 (OpNode (DstVT.VT DstVT.RC:$src1),
7072 SrcRC:$src2,
7073 (i32 FROUND_CURRENT)))]>, EVEX_4V;
7074
7075 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
7076 (ins DstVT.RC:$src1, x86memop:$src2),
7077 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7078 [(set DstVT.RC:$dst,
7079 (OpNode (DstVT.VT DstVT.RC:$src1),
7080 (ld_frag addr:$src2),
7081 (i32 FROUND_CURRENT)))]>, EVEX_4V;
7082 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007083}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00007084
Igor Bregerabe4a792015-06-14 12:44:55 +00007085multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007086 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00007087 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
7088 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007089 !strconcat(asm,
7090 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00007091 [(set DstVT.RC:$dst,
7092 (OpNode (DstVT.VT DstVT.RC:$src1),
7093 SrcRC:$src2,
7094 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
7095}
7096
7097multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007098 X86VectorVTInfo DstVT, X86MemOperand x86memop,
7099 PatFrag ld_frag, string asm> {
7100 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
7101 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
7102 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00007103}
7104
Andrew Trick15a47742013-10-09 05:11:10 +00007105let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00007106defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007107 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
7108 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007109defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007110 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
7111 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007112defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007113 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
7114 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00007115defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007116 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
7117 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007118
Craig Topper8f85ad12016-11-14 02:46:58 +00007119def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
7120 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7121def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
7122 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7123
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007124def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
7125 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7126def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007127 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007128def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
7129 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7130def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007131 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007132
7133def : Pat<(f32 (sint_to_fp GR32:$src)),
7134 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7135def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007136 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007137def : Pat<(f64 (sint_to_fp GR32:$src)),
7138 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7139def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007140 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
7141
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007142defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007143 v4f32x_info, i32mem, loadi32,
7144 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007145defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007146 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
7147 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007148defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007149 i32mem, loadi32, "cvtusi2sd{l}">,
7150 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007151defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00007152 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
7153 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007154
Craig Topper8f85ad12016-11-14 02:46:58 +00007155def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
7156 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7157def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
7158 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
7159
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007160def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
7161 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7162def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
7163 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
7164def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
7165 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7166def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
7167 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
7168
7169def : Pat<(f32 (uint_to_fp GR32:$src)),
7170 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
7171def : Pat<(f32 (uint_to_fp GR64:$src)),
7172 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
7173def : Pat<(f64 (uint_to_fp GR32:$src)),
7174 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
7175def : Pat<(f64 (uint_to_fp GR64:$src)),
7176 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00007177}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007178
7179//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007180// AVX-512 Scalar convert from float/double to integer
7181//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007182multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
7183 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00007184 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007185 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007186 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007187 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
7188 EVEX, VEX_LIG;
7189 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
7190 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007191 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007192 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00007193 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007194 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007195 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00007196 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007197 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007198 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007199 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007200}
Asaf Badouh2744d212015-09-20 14:31:19 +00007201
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007202// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007203defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007204 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007205 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007206defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007207 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007208 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007209defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007210 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007211 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007212defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007213 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007214 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007215defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007216 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007217 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007218defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007219 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007220 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007221defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007222 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007223 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007224defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00007225 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007226 EVEX_CD8<64, CD8VT1>;
7227
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007228// The SSE version of these instructions are disabled for AVX512.
7229// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
7230let Predicates = [HasAVX512] in {
7231 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007232 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007233 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
7234 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007235 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007236 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007237 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
7238 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007239 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007240 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007241 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
7242 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007243 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007244 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00007245 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
7246 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00007247} // HasAVX512
7248
Craig Topperac941b92016-09-25 16:33:53 +00007249let Predicates = [HasAVX512] in {
7250 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
7251 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
7252 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
7253 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
7254 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
7255 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
7256 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
7257 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
7258 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
7259 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
7260 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
7261 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
7262 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
7263 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
7264 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
7265 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
7266 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
7267 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
7268 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
7269 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
7270} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007271
Elad Cohen0c260102017-01-11 09:11:48 +00007272// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
7273// which produce unnecessary vmovs{s,d} instructions
7274let Predicates = [HasAVX512] in {
7275def : Pat<(v4f32 (X86Movss
7276 (v4f32 VR128X:$dst),
7277 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
7278 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
7279
7280def : Pat<(v4f32 (X86Movss
7281 (v4f32 VR128X:$dst),
7282 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
7283 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
7284
7285def : Pat<(v2f64 (X86Movsd
7286 (v2f64 VR128X:$dst),
7287 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
7288 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
7289
7290def : Pat<(v2f64 (X86Movsd
7291 (v2f64 VR128X:$dst),
7292 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
7293 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
7294} // Predicates = [HasAVX512]
7295
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007296// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007297multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
7298 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00007299 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007300let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007301 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007302 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7303 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00007304 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00007305 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007306 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7307 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007308 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007309 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007310 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007311 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007312
Igor Bregerc59b3a22016-08-03 10:58:05 +00007313 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7314 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7315 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
7316 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7317 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00007318 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
7319 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007320
Craig Toppere1cac152016-06-07 07:27:54 +00007321 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007322 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7323 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7324 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7325 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
7326 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7327 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7328 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7329 (i32 FROUND_NO_EXC)))]>,
7330 EVEX,VEX_LIG , EVEX_B;
7331 let mayLoad = 1, hasSideEffects = 0 in
7332 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00007333 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00007334 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7335 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00007336
Craig Toppere1cac152016-06-07 07:27:54 +00007337 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00007338} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007339}
7340
Asaf Badouh2744d212015-09-20 14:31:19 +00007341
Igor Bregerc59b3a22016-08-03 10:58:05 +00007342defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
7343 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007344 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007345defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
7346 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007347 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007348defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
7349 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007350 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007351defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
7352 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007353 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7354
Igor Bregerc59b3a22016-08-03 10:58:05 +00007355defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
7356 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007357 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007358defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
7359 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007360 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007361defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
7362 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007363 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007364defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
7365 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007366 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
7367let Predicates = [HasAVX512] in {
7368 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007369 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007370 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7371 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007372 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007373 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007374 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7375 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007376 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007377 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007378 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7379 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007380 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007381 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007382 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7383 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007384} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007385//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007386// AVX-512 Convert form float to double and back
7387//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00007388multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7389 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007390 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007391 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007392 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007393 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007394 (_Src.VT _Src.RC:$src2),
7395 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007396 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007397 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007398 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007399 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007400 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007401 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00007402 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007403 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007404
Craig Topperd2011e32017-02-25 18:43:42 +00007405 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7406 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7407 (ins _.FRC:$src1, _Src.FRC:$src2),
7408 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7409 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
7410 let mayLoad = 1 in
7411 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7412 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
7413 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7414 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
7415 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007416}
7417
Asaf Badouh2744d212015-09-20 14:31:19 +00007418// Scalar Coversion with SAE - suppress all exceptions
7419multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7420 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007421 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007422 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007423 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007424 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007425 (_Src.VT _Src.RC:$src2),
7426 (i32 FROUND_NO_EXC)))>,
7427 EVEX_4V, VEX_LIG, EVEX_B;
7428}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007429
Asaf Badouh2744d212015-09-20 14:31:19 +00007430// Scalar Conversion with rounding control (RC)
7431multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7432 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007433 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007434 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007435 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007436 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007437 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
7438 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
7439 EVEX_B, EVEX_RC;
7440}
Craig Toppera02e3942016-09-23 06:24:43 +00007441multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007442 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007443 X86VectorVTInfo _dst> {
7444 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007445 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007446 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007447 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007448 }
7449}
7450
Craig Toppera02e3942016-09-23 06:24:43 +00007451multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007452 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007453 X86VectorVTInfo _dst> {
7454 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007455 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007456 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007457 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007458 }
7459}
Craig Toppera02e3942016-09-23 06:24:43 +00007460defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00007461 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007462defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00007463 X86fpextRnd,f32x_info, f64x_info >;
7464
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007465def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007466 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007467 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007468def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007469 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007470 Requires<[HasAVX512]>;
7471
7472def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007473 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007474 Requires<[HasAVX512, OptForSize]>;
7475
Asaf Badouh2744d212015-09-20 14:31:19 +00007476def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007477 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007478 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007479
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007480def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007481 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007482 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007483
7484def : Pat<(v4f32 (X86Movss
7485 (v4f32 VR128X:$dst),
7486 (v4f32 (scalar_to_vector
7487 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007488 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007489 Requires<[HasAVX512]>;
7490
7491def : Pat<(v2f64 (X86Movsd
7492 (v2f64 VR128X:$dst),
7493 (v2f64 (scalar_to_vector
7494 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007495 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007496 Requires<[HasAVX512]>;
7497
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007498//===----------------------------------------------------------------------===//
7499// AVX-512 Vector convert from signed/unsigned integer to float/double
7500// and from float/double to signed/unsigned integer
7501//===----------------------------------------------------------------------===//
7502
7503multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7504 X86VectorVTInfo _Src, SDNode OpNode,
7505 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007506 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007507
7508 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7509 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
7510 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
7511
7512 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007513 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007514 (_.VT (OpNode (_Src.VT
7515 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
7516
7517 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007518 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007519 "${src}"##Broadcast, "${src}"##Broadcast,
7520 (_.VT (OpNode (_Src.VT
7521 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
7522 ))>, EVEX, EVEX_B;
7523}
7524// Coversion with SAE - suppress all exceptions
7525multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7526 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7527 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7528 (ins _Src.RC:$src), OpcodeStr,
7529 "{sae}, $src", "$src, {sae}",
7530 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
7531 (i32 FROUND_NO_EXC)))>,
7532 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007533}
7534
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007535// Conversion with rounding control (RC)
7536multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7537 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7538 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7539 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7540 "$rc, $src", "$src, $rc",
7541 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
7542 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007543}
7544
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007545// Extend Float to Double
7546multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
7547 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007548 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007549 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
7550 X86vfpextRnd>, EVEX_V512;
7551 }
7552 let Predicates = [HasVLX] in {
7553 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007554 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007555 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007556 EVEX_V256;
7557 }
7558}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007559
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007560// Truncate Double to Float
7561multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7562 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007563 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007564 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7565 X86vfproundRnd>, EVEX_V512;
7566 }
7567 let Predicates = [HasVLX] in {
7568 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7569 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007570 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007571 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007572
7573 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7574 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7575 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7576 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7577 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7578 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7579 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7580 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007581 }
7582}
7583
7584defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7585 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7586defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7587 PS, EVEX_CD8<32, CD8VH>;
7588
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007589def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7590 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007591
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007592let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007593 let AddedComplexity = 15 in
7594 def : Pat<(X86vzmovl (v2f64 (bitconvert
7595 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7596 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007597 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7598 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007599 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7600 (VCVTPS2PDZ256rm addr:$src)>;
7601}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007602
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007603// Convert Signed/Unsigned Doubleword to Double
7604multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7605 SDNode OpNode128> {
7606 // No rounding in this op
7607 let Predicates = [HasAVX512] in
7608 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7609 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007610
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007611 let Predicates = [HasVLX] in {
7612 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007613 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007614 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7615 EVEX_V256;
7616 }
7617}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007618
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007619// Convert Signed/Unsigned Doubleword to Float
7620multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7621 SDNode OpNodeRnd> {
7622 let Predicates = [HasAVX512] in
7623 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7624 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7625 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007626
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007627 let Predicates = [HasVLX] in {
7628 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7629 EVEX_V128;
7630 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7631 EVEX_V256;
7632 }
7633}
7634
7635// Convert Float to Signed/Unsigned Doubleword with truncation
7636multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7637 SDNode OpNode, SDNode OpNodeRnd> {
7638 let Predicates = [HasAVX512] in {
7639 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7640 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7641 OpNodeRnd>, EVEX_V512;
7642 }
7643 let Predicates = [HasVLX] in {
7644 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7645 EVEX_V128;
7646 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7647 EVEX_V256;
7648 }
7649}
7650
7651// Convert Float to Signed/Unsigned Doubleword
7652multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7653 SDNode OpNode, SDNode OpNodeRnd> {
7654 let Predicates = [HasAVX512] in {
7655 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7656 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7657 OpNodeRnd>, EVEX_V512;
7658 }
7659 let Predicates = [HasVLX] in {
7660 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7661 EVEX_V128;
7662 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7663 EVEX_V256;
7664 }
7665}
7666
7667// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007668multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7669 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007670 let Predicates = [HasAVX512] in {
7671 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7672 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7673 OpNodeRnd>, EVEX_V512;
7674 }
7675 let Predicates = [HasVLX] in {
7676 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007677 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007678 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7679 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007680 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7681 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007682 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7683 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007684
7685 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7686 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7687 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7688 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7689 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7690 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7691 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7692 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007693 }
7694}
7695
7696// Convert Double to Signed/Unsigned Doubleword
7697multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7698 SDNode OpNode, SDNode OpNodeRnd> {
7699 let Predicates = [HasAVX512] in {
7700 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7701 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7702 OpNodeRnd>, EVEX_V512;
7703 }
7704 let Predicates = [HasVLX] in {
7705 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7706 // memory forms of these instructions in Asm Parcer. They have the same
7707 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7708 // due to the same reason.
7709 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7710 "{1to2}", "{x}">, EVEX_V128;
7711 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7712 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007713
7714 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7715 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7716 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7717 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7718 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7719 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7720 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7721 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007722 }
7723}
7724
7725// Convert Double to Signed/Unsigned Quardword
7726multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7727 SDNode OpNode, SDNode OpNodeRnd> {
7728 let Predicates = [HasDQI] in {
7729 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7730 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7731 OpNodeRnd>, EVEX_V512;
7732 }
7733 let Predicates = [HasDQI, HasVLX] in {
7734 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7735 EVEX_V128;
7736 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7737 EVEX_V256;
7738 }
7739}
7740
7741// Convert Double to Signed/Unsigned Quardword with truncation
7742multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7743 SDNode OpNode, SDNode OpNodeRnd> {
7744 let Predicates = [HasDQI] in {
7745 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7746 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7747 OpNodeRnd>, EVEX_V512;
7748 }
7749 let Predicates = [HasDQI, HasVLX] in {
7750 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7751 EVEX_V128;
7752 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7753 EVEX_V256;
7754 }
7755}
7756
7757// Convert Signed/Unsigned Quardword to Double
7758multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7759 SDNode OpNode, SDNode OpNodeRnd> {
7760 let Predicates = [HasDQI] in {
7761 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7762 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7763 OpNodeRnd>, EVEX_V512;
7764 }
7765 let Predicates = [HasDQI, HasVLX] in {
7766 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7767 EVEX_V128;
7768 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7769 EVEX_V256;
7770 }
7771}
7772
7773// Convert Float to Signed/Unsigned Quardword
7774multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7775 SDNode OpNode, SDNode OpNodeRnd> {
7776 let Predicates = [HasDQI] in {
7777 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7778 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7779 OpNodeRnd>, EVEX_V512;
7780 }
7781 let Predicates = [HasDQI, HasVLX] in {
7782 // Explicitly specified broadcast string, since we take only 2 elements
7783 // from v4f32x_info source
7784 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007785 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007786 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7787 EVEX_V256;
7788 }
7789}
7790
7791// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007792multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7793 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007794 let Predicates = [HasDQI] in {
7795 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7796 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7797 OpNodeRnd>, EVEX_V512;
7798 }
7799 let Predicates = [HasDQI, HasVLX] in {
7800 // Explicitly specified broadcast string, since we take only 2 elements
7801 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007802 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007803 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007804 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7805 EVEX_V256;
7806 }
7807}
7808
7809// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007810multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7811 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007812 let Predicates = [HasDQI] in {
7813 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7814 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7815 OpNodeRnd>, EVEX_V512;
7816 }
7817 let Predicates = [HasDQI, HasVLX] in {
7818 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7819 // memory forms of these instructions in Asm Parcer. They have the same
7820 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7821 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007822 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007823 "{1to2}", "{x}">, EVEX_V128;
7824 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7825 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007826
7827 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7828 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7829 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7830 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7831 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7832 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7833 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7834 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007835 }
7836}
7837
Simon Pilgrima3af7962016-11-24 12:13:46 +00007838defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007839 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007840
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007841defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7842 X86VSintToFpRnd>,
7843 PS, EVEX_CD8<32, CD8VF>;
7844
7845defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007846 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007847 XS, EVEX_CD8<32, CD8VF>;
7848
Simon Pilgrima3af7962016-11-24 12:13:46 +00007849defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007850 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007851 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7852
7853defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007854 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007855 EVEX_CD8<32, CD8VF>;
7856
Craig Topperf334ac192016-11-09 07:48:51 +00007857defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007858 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007859 EVEX_CD8<64, CD8VF>;
7860
Simon Pilgrima3af7962016-11-24 12:13:46 +00007861defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007862 XS, EVEX_CD8<32, CD8VH>;
7863
7864defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7865 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007866 EVEX_CD8<32, CD8VF>;
7867
Craig Topper19e04b62016-05-19 06:13:58 +00007868defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7869 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007870
Craig Topper19e04b62016-05-19 06:13:58 +00007871defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7872 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007873 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007874
Craig Topper19e04b62016-05-19 06:13:58 +00007875defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7876 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007877 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007878defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7879 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007880 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007881
Craig Topper19e04b62016-05-19 06:13:58 +00007882defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7883 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007884 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007885
Craig Topper19e04b62016-05-19 06:13:58 +00007886defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7887 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007888
Craig Topper19e04b62016-05-19 06:13:58 +00007889defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7890 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007891 PD, EVEX_CD8<64, CD8VF>;
7892
Craig Topper19e04b62016-05-19 06:13:58 +00007893defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7894 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007895
7896defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007897 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007898 PD, EVEX_CD8<64, CD8VF>;
7899
Craig Toppera39b6502016-12-10 06:02:48 +00007900defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007901 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007902
7903defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007904 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007905 PD, EVEX_CD8<64, CD8VF>;
7906
Craig Toppera39b6502016-12-10 06:02:48 +00007907defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007908 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007909
7910defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007911 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007912
7913defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007914 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007915
Simon Pilgrima3af7962016-11-24 12:13:46 +00007916defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007917 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007918
Simon Pilgrima3af7962016-11-24 12:13:46 +00007919defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007920 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007921
Craig Toppere38c57a2015-11-27 05:44:02 +00007922let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007923def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007924 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007925 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7926 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007927
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007928def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7929 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007930 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7931 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007932
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007933def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7934 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007935 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7936 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007937
Simon Pilgrima3af7962016-11-24 12:13:46 +00007938def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007939 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7940 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7941 VR128X:$src, sub_xmm)))), sub_xmm)>;
7942
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007943def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7944 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007945 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7946 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007947
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007948def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7949 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007950 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7951 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007952
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007953def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7954 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007955 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7956 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007957
Simon Pilgrima3af7962016-11-24 12:13:46 +00007958def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007959 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7960 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7961 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007962}
7963
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007964let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007965 let AddedComplexity = 15 in {
7966 def : Pat<(X86vzmovl (v2i64 (bitconvert
7967 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007968 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007969 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7970 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007971 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007972 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007973 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007974 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007975 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007976 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007977 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007978 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007979}
7980
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007981let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007982 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007983 (VCVTPD2PSZrm addr:$src)>;
7984 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7985 (VCVTPS2PDZrm addr:$src)>;
7986}
7987
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007988let Predicates = [HasDQI, HasVLX] in {
7989 let AddedComplexity = 15 in {
7990 def : Pat<(X86vzmovl (v2f64 (bitconvert
7991 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007992 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007993 def : Pat<(X86vzmovl (v2f64 (bitconvert
7994 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007995 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007996 }
7997}
7998
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007999let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008000def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
8001 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8002 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8003 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8004
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008005def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
8006 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
8007 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8008 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8009
8010def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
8011 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
8012 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8013 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8014
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008015def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
8016 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8017 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8018 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8019
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008020def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
8021 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
8022 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
8023 VR128X:$src1, sub_xmm)))), sub_ymm)>;
8024
8025def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
8026 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
8027 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
8028 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8029
8030def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
8031 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
8032 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8033 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8034
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008035def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
8036 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8037 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8038 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8039
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008040def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
8041 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
8042 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8043 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8044
8045def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
8046 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
8047 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8048 VR256X:$src1, sub_ymm)))), sub_xmm)>;
8049
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00008050def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
8051 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8052 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8053 VR128X:$src1, sub_xmm)))), sub_xmm)>;
8054
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00008055def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
8056 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
8057 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
8058 VR256X:$src1, sub_ymm)))), sub_ymm)>;
8059}
8060
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008061//===----------------------------------------------------------------------===//
8062// Half precision conversion instructions
8063//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008064multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00008065 X86MemOperand x86memop, PatFrag ld_frag> {
8066 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
8067 "vcvtph2ps", "$src", "$src",
8068 (X86cvtph2ps (_src.VT _src.RC:$src),
8069 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00008070 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
8071 "vcvtph2ps", "$src", "$src",
8072 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
8073 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00008074}
8075
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008076multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00008077 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
8078 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
8079 (X86cvtph2ps (_src.VT _src.RC:$src),
8080 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
8081
8082}
8083
8084let Predicates = [HasAVX512] in {
8085 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008086 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00008087 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
8088 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008089 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00008090 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
8091 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
8092 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
8093 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008094}
8095
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008096multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008097 X86MemOperand x86memop> {
8098 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008099 (ins _src.RC:$src1, i32u8imm:$src2),
8100 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008101 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00008102 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00008103 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00008104 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
8105 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
8106 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8107 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00008108 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00008109 addr:$dst)]>;
8110 let hasSideEffects = 0, mayStore = 1 in
8111 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
8112 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
8113 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
8114 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00008115}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008116multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00008117 let hasSideEffects = 0 in
8118 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
8119 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00008120 (ins _src.RC:$src1, i32u8imm:$src2),
8121 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00008122 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008123}
8124let Predicates = [HasAVX512] in {
8125 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
8126 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
8127 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
8128 let Predicates = [HasVLX] in {
8129 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
8130 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00008131 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00008132 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
8133 }
8134}
Asaf Badouh2489f352015-12-02 08:17:51 +00008135
Craig Topper9820e342016-09-20 05:44:47 +00008136// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00008137let Predicates = [HasVLX] in {
8138 // Use MXCSR.RC for rounding instead of explicitly specifying the default
8139 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
8140 // configurations we support (the default). However, falling back to MXCSR is
8141 // more consistent with other instructions, which are always controlled by it.
8142 // It's encoded as 0b100.
8143 def : Pat<(fp_to_f16 FR32X:$src),
8144 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
8145 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
8146
8147 def : Pat<(f16_to_fp GR16:$src),
8148 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8149 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
8150
8151 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8152 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
8153 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
8154}
8155
Craig Topper9820e342016-09-20 05:44:47 +00008156// Patterns for matching float to half-float conversion when AVX512 is supported
8157// but F16C isn't. In that case we have to use 512-bit vectors.
8158let Predicates = [HasAVX512, NoVLX, NoF16C] in {
8159 def : Pat<(fp_to_f16 FR32X:$src),
8160 (i16 (EXTRACT_SUBREG
8161 (VMOVPDI2DIZrr
8162 (v8i16 (EXTRACT_SUBREG
8163 (VCVTPS2PHZrr
8164 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
8165 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
8166 sub_xmm), 4), sub_xmm))), sub_16bit))>;
8167
8168 def : Pat<(f16_to_fp GR16:$src),
8169 (f32 (COPY_TO_REGCLASS
8170 (v4f32 (EXTRACT_SUBREG
8171 (VCVTPH2PSZrr
8172 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
8173 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
8174 sub_xmm)), sub_xmm)), FR32X))>;
8175
8176 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
8177 (f32 (COPY_TO_REGCLASS
8178 (v4f32 (EXTRACT_SUBREG
8179 (VCVTPH2PSZrr
8180 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
8181 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
8182 sub_xmm), 4)), sub_xmm)), FR32X))>;
8183}
8184
Asaf Badouh2489f352015-12-02 08:17:51 +00008185// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00008186multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00008187 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00008188 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00008189 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
8190 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00008191 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00008192 Sched<[WriteFAdd]>;
8193}
8194
8195let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00008196 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008197 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008198 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008199 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008200 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008201 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00008202 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00008203 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
8204}
8205
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008206let Defs = [EFLAGS], Predicates = [HasAVX512] in {
8207 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00008208 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008209 EVEX_CD8<32, CD8VT1>;
8210 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00008211 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008212 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8213 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008214 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00008215 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008216 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00008217 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00008218 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008219 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8220 }
Craig Topper9dd48c82014-01-02 17:28:14 +00008221 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00008222 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
8223 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00008224 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00008225 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
8226 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00008227 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008228
Ayman Musa02f95332017-01-04 08:21:54 +00008229 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
8230 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00008231 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00008232 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
8233 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00008234 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
8235 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008236}
Michael Liao5bf95782014-12-04 05:20:33 +00008237
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008238/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00008239multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
8240 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008241 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00008242 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8243 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8244 "$src2, $src1", "$src1, $src2",
8245 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00008246 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008247 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00008248 "$src2, $src1", "$src1, $src2",
8249 (OpNode (_.VT _.RC:$src1),
8250 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008251}
8252}
8253
Asaf Badouheaf2da12015-09-21 10:23:53 +00008254defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
8255 EVEX_CD8<32, CD8VT1>, T8PD;
8256defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
8257 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
8258defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
8259 EVEX_CD8<32, CD8VT1>, T8PD;
8260defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
8261 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008262
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008263/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8264multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008265 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008266 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008267 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8268 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8269 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00008270 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8271 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8272 (OpNode (_.FloatVT
8273 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
8274 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8275 (ins _.ScalarMemOp:$src), OpcodeStr,
8276 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8277 (OpNode (_.FloatVT
8278 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
8279 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008280 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008281}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008282
8283multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8284 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
8285 EVEX_V512, EVEX_CD8<32, CD8VF>;
8286 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
8287 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
8288
8289 // Define only if AVX512VL feature is present.
8290 let Predicates = [HasVLX] in {
8291 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
8292 OpNode, v4f32x_info>,
8293 EVEX_V128, EVEX_CD8<32, CD8VF>;
8294 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
8295 OpNode, v8f32x_info>,
8296 EVEX_V256, EVEX_CD8<32, CD8VF>;
8297 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
8298 OpNode, v2f64x_info>,
8299 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8300 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
8301 OpNode, v4f64x_info>,
8302 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8303 }
8304}
8305
8306defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
8307defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008308
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008309/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008310multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8311 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008312 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008313 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8314 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8315 "$src2, $src1", "$src1, $src2",
8316 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
8317 (i32 FROUND_CURRENT))>;
8318
8319 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8320 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008321 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008322 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008323 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008324
8325 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008326 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008327 "$src2, $src1", "$src1, $src2",
8328 (OpNode (_.VT _.RC:$src1),
8329 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8330 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00008331 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008332}
8333
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008334multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8335 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
8336 EVEX_CD8<32, CD8VT1>;
8337 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
8338 EVEX_CD8<64, CD8VT1>, VEX_W;
8339}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008340
Craig Toppere1cac152016-06-07 07:27:54 +00008341let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008342 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
8343 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
8344}
Igor Breger8352a0d2015-07-28 06:53:28 +00008345
8346defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008347/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008348
8349multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8350 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008351 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008352 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8353 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8354 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
8355
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008356 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8357 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8358 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008359 (bitconvert (_.LdFrag addr:$src))),
8360 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008361
8362 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008363 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008364 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008365 (OpNode (_.FloatVT
8366 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
8367 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008368 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008369}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008370multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8371 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008372 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008373 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8374 (ins _.RC:$src), OpcodeStr,
8375 "{sae}, $src", "$src, {sae}",
8376 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
8377}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008378
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008379multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8380 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008381 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
8382 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008383 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008384 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
8385 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008386}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008387
Asaf Badouh402ebb32015-06-03 13:41:48 +00008388multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
8389 SDNode OpNode> {
8390 // Define only if AVX512VL feature is present.
8391 let Predicates = [HasVLX] in {
8392 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
8393 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
8394 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
8395 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
8396 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
8397 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8398 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
8399 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8400 }
8401}
Craig Toppere1cac152016-06-07 07:27:54 +00008402let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00008403
Asaf Badouh402ebb32015-06-03 13:41:48 +00008404 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
8405 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
8406 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
8407}
8408defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
8409 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
8410
8411multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8412 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008413 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008414 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8415 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
8416 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
8417 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008418}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008419
Robert Khasanoveb126392014-10-28 18:15:20 +00008420multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8421 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008422 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008423 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008424 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8425 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008426 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8427 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8428 (OpNode (_.FloatVT
8429 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008430
Craig Toppere1cac152016-06-07 07:27:54 +00008431 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8432 (ins _.ScalarMemOp:$src), OpcodeStr,
8433 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8434 (OpNode (_.FloatVT
8435 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
8436 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008437 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008438}
8439
Robert Khasanoveb126392014-10-28 18:15:20 +00008440multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
8441 SDNode OpNode> {
8442 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
8443 v16f32_info>,
8444 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8445 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
8446 v8f64_info>,
8447 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8448 // Define only if AVX512VL feature is present.
8449 let Predicates = [HasVLX] in {
8450 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8451 OpNode, v4f32x_info>,
8452 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8453 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8454 OpNode, v8f32x_info>,
8455 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8456 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8457 OpNode, v2f64x_info>,
8458 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8459 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8460 OpNode, v4f64x_info>,
8461 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8462 }
8463}
8464
Asaf Badouh402ebb32015-06-03 13:41:48 +00008465multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
8466 SDNode OpNodeRnd> {
8467 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
8468 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8469 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
8470 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8471}
8472
Igor Breger4c4cd782015-09-20 09:13:41 +00008473multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8474 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00008475 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00008476 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8477 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8478 "$src2, $src1", "$src1, $src2",
8479 (OpNodeRnd (_.VT _.RC:$src1),
8480 (_.VT _.RC:$src2),
8481 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008482 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8483 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
8484 "$src2, $src1", "$src1, $src2",
8485 (OpNodeRnd (_.VT _.RC:$src1),
8486 (_.VT (scalar_to_vector
8487 (_.ScalarLdFrag addr:$src2))),
8488 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008489
8490 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8491 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8492 "$rc, $src2, $src1", "$src1, $src2, $rc",
8493 (OpNodeRnd (_.VT _.RC:$src1),
8494 (_.VT _.RC:$src2),
8495 (i32 imm:$rc))>,
8496 EVEX_B, EVEX_RC;
8497
Craig Toppere1cac152016-06-07 07:27:54 +00008498 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008499 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008500 (ins _.FRC:$src1, _.FRC:$src2),
8501 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8502
8503 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008504 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008505 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8506 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8507 }
Craig Topper176f3312017-02-25 19:18:11 +00008508 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008509
8510 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
8511 (!cast<Instruction>(NAME#SUFF#Zr)
8512 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
8513
8514 def : Pat<(_.EltVT (OpNode (load addr:$src))),
8515 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00008516 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008517}
8518
8519multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
8520 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
8521 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
8522 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
8523 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
8524}
8525
Asaf Badouh402ebb32015-06-03 13:41:48 +00008526defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
8527 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008528
Igor Breger4c4cd782015-09-20 09:13:41 +00008529defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008530
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008531let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008532 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008533 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008534 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008535 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008536 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008537 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008538 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008539 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008540 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008541 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008542}
8543
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008544multiclass
8545avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008546
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008547 let ExeDomain = _.ExeDomain in {
8548 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8549 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8550 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008551 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008552 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8553
8554 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8555 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008556 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8557 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008558 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008559
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008560 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008561 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8562 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008563 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008564 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008565 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8566 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8567 }
8568 let Predicates = [HasAVX512] in {
8569 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8570 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008571 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008572 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8573 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008574 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008575 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8576 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008577 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008578 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8579 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8580 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8581 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8582 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8583 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8584
8585 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8586 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008587 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008588 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8589 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008590 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008591 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8592 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008593 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008594 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8595 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8596 addr:$src, (i32 0x4))), _.FRC)>;
8597 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8598 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8599 addr:$src, (i32 0xc))), _.FRC)>;
8600 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008601}
8602
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008603defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8604 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008605
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008606defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8607 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008608
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008609//-------------------------------------------------
8610// Integer truncate and extend operations
8611//-------------------------------------------------
8612
Igor Breger074a64e2015-07-24 17:24:15 +00008613multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8614 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8615 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008616 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008617 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8618 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8619 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8620 EVEX, T8XS;
8621
8622 // for intrinsic patter match
8623 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8624 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8625 undef)),
8626 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8627 SrcInfo.RC:$src1)>;
8628
8629 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8630 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8631 DestInfo.ImmAllZerosV)),
8632 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8633 SrcInfo.RC:$src1)>;
8634
8635 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8636 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8637 DestInfo.RC:$src0)),
8638 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
8639 DestInfo.KRCWM:$mask ,
8640 SrcInfo.RC:$src1)>;
8641
Craig Topper52e2e832016-07-22 05:46:44 +00008642 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8643 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008644 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8645 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008646 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008647 []>, EVEX;
8648
Igor Breger074a64e2015-07-24 17:24:15 +00008649 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8650 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008651 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008652 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008653 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008654}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008655
Igor Breger074a64e2015-07-24 17:24:15 +00008656multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8657 X86VectorVTInfo DestInfo,
8658 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008659
Igor Breger074a64e2015-07-24 17:24:15 +00008660 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8661 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8662 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008663
Igor Breger074a64e2015-07-24 17:24:15 +00008664 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8665 (SrcInfo.VT SrcInfo.RC:$src)),
8666 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8667 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8668}
8669
Igor Breger074a64e2015-07-24 17:24:15 +00008670multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8671 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8672 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8673 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8674 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8675 Predicate prd = HasAVX512>{
8676
8677 let Predicates = [HasVLX, prd] in {
8678 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8679 DestInfoZ128, x86memopZ128>,
8680 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8681 truncFrag, mtruncFrag>, EVEX_V128;
8682
8683 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8684 DestInfoZ256, x86memopZ256>,
8685 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8686 truncFrag, mtruncFrag>, EVEX_V256;
8687 }
8688 let Predicates = [prd] in
8689 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8690 DestInfoZ, x86memopZ>,
8691 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8692 truncFrag, mtruncFrag>, EVEX_V512;
8693}
8694
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008695multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8696 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008697 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8698 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008699 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008700}
8701
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008702multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8703 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008704 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8705 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008706 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008707}
8708
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008709multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8710 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008711 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8712 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008713 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008714}
8715
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008716multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8717 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008718 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8719 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008720 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008721}
8722
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008723multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8724 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008725 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8726 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008727 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008728}
8729
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008730multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8731 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008732 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8733 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008734 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008735}
8736
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008737defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8738 truncstorevi8, masked_truncstorevi8>;
8739defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8740 truncstore_s_vi8, masked_truncstore_s_vi8>;
8741defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8742 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008743
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008744defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8745 truncstorevi16, masked_truncstorevi16>;
8746defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8747 truncstore_s_vi16, masked_truncstore_s_vi16>;
8748defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8749 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008750
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008751defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8752 truncstorevi32, masked_truncstorevi32>;
8753defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8754 truncstore_s_vi32, masked_truncstore_s_vi32>;
8755defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8756 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008757
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008758defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8759 truncstorevi8, masked_truncstorevi8>;
8760defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8761 truncstore_s_vi8, masked_truncstore_s_vi8>;
8762defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8763 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008764
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008765defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8766 truncstorevi16, masked_truncstorevi16>;
8767defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8768 truncstore_s_vi16, masked_truncstore_s_vi16>;
8769defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8770 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008771
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008772defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8773 truncstorevi8, masked_truncstorevi8>;
8774defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8775 truncstore_s_vi8, masked_truncstore_s_vi8>;
8776defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8777 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008778
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008779let Predicates = [HasAVX512, NoVLX] in {
8780def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8781 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008782 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008783 VR256X:$src, sub_ymm)))), sub_xmm))>;
8784def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8785 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008786 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008787 VR256X:$src, sub_ymm)))), sub_xmm))>;
8788}
8789
8790let Predicates = [HasBWI, NoVLX] in {
8791def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008792 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008793 VR256X:$src, sub_ymm))), sub_xmm))>;
8794}
8795
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008796multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008797 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008798 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008799 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008800 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8801 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8802 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8803 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008804
Craig Toppere1cac152016-06-07 07:27:54 +00008805 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8806 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8807 (DestInfo.VT (LdFrag addr:$src))>,
8808 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008809 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008810}
8811
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008812multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008813 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008814 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8815 let Predicates = [HasVLX, HasBWI] in {
8816 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008817 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008818 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008819
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008820 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008821 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008822 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8823 }
8824 let Predicates = [HasBWI] in {
8825 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008826 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008827 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8828 }
8829}
8830
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008831multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008832 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008833 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8834 let Predicates = [HasVLX, HasAVX512] in {
8835 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008836 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008837 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8838
8839 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008840 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008841 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8842 }
8843 let Predicates = [HasAVX512] in {
8844 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008845 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008846 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8847 }
8848}
8849
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008850multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008851 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008852 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8853 let Predicates = [HasVLX, HasAVX512] in {
8854 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008855 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008856 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8857
8858 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008859 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008860 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8861 }
8862 let Predicates = [HasAVX512] in {
8863 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008864 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008865 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8866 }
8867}
8868
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008869multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008870 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008871 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8872 let Predicates = [HasVLX, HasAVX512] in {
8873 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008874 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008875 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8876
8877 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008878 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008879 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8880 }
8881 let Predicates = [HasAVX512] in {
8882 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008883 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008884 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8885 }
8886}
8887
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008888multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008889 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008890 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8891 let Predicates = [HasVLX, HasAVX512] in {
8892 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008893 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008894 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8895
8896 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008897 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008898 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8899 }
8900 let Predicates = [HasAVX512] in {
8901 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008902 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008903 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8904 }
8905}
8906
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008907multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008908 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008909 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8910
8911 let Predicates = [HasVLX, HasAVX512] in {
8912 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008913 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008914 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8915
8916 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008917 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008918 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8919 }
8920 let Predicates = [HasAVX512] in {
8921 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008922 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008923 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8924 }
8925}
8926
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008927defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8928defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8929defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8930defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8931defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8932defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008933
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008934defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8935defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8936defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8937defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8938defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8939defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008940
Igor Breger2ba64ab2016-05-22 10:21:04 +00008941// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008942multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8943 X86VectorVTInfo From, PatFrag LdFrag> {
8944 def : Pat<(To.VT (LdFrag addr:$src)),
8945 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8946 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8947 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8948 To.KRC:$mask, addr:$src)>;
8949 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8950 To.ImmAllZerosV)),
8951 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8952 addr:$src)>;
8953}
8954
8955let Predicates = [HasVLX, HasBWI] in {
8956 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8957 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8958}
8959let Predicates = [HasBWI] in {
8960 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8961}
8962let Predicates = [HasVLX, HasAVX512] in {
8963 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8964 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8965 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8966 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8967 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8968 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8969 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8970 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8971 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8972 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8973}
8974let Predicates = [HasAVX512] in {
8975 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8976 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8977 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8978 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8979 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8980}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008981
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008982multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8983 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008984 // 128-bit patterns
8985 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008986 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008987 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008988 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008989 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008990 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008991 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008992 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008993 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008994 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008995 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8996 }
8997 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008998 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008999 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009000 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009001 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009002 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009003 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009004 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009005 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
9006
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009007 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009008 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009009 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009010 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009011 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009012 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009013 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009014 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
9015
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009016 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009017 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009018 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009019 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009020 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009021 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009022 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009023 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009024 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009025 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
9026
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009027 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009028 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009029 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009030 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009031 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009032 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009033 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009034 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
9035
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009036 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009037 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009038 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00009039 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009040 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009041 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009042 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009043 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009044 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00009045 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
9046 }
9047 // 256-bit patterns
9048 let Predicates = [HasVLX, HasBWI] in {
9049 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9050 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9051 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9052 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9053 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9054 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
9055 }
9056 let Predicates = [HasVLX] in {
9057 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9058 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9059 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
9060 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9061 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9062 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9063 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9064 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
9065
9066 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
9067 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9068 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
9069 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9070 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
9071 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9072 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9073 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
9074
9075 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9076 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9077 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9078 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9079 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9080 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
9081
9082 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9083 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9084 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
9085 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9086 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
9087 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9088 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9089 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
9090
9091 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
9092 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9093 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
9094 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9095 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
9096 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
9097 }
9098 // 512-bit patterns
9099 let Predicates = [HasBWI] in {
9100 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
9101 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
9102 }
9103 let Predicates = [HasAVX512] in {
9104 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9105 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
9106
9107 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
9108 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00009109 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
9110 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00009111
9112 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
9113 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
9114
9115 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
9116 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
9117
9118 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
9119 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
9120 }
9121}
9122
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00009123defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
9124defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00009125
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009126//===----------------------------------------------------------------------===//
9127// GATHER - SCATTER Operations
9128
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009129multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
9130 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009131 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
9132 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009133 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
9134 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009135 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00009136 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009137 [(set _.RC:$dst, _.KRCWM:$mask_wb,
9138 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
9139 vectoraddr:$src2))]>, EVEX, EVEX_K,
9140 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009141}
Cameron McInally45325962014-03-26 13:50:50 +00009142
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009143multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
9144 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9145 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009146 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009147 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009148 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009149let Predicates = [HasVLX] in {
9150 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009151 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009152 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009153 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009154 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009155 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009156 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009157 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009158}
Cameron McInally45325962014-03-26 13:50:50 +00009159}
9160
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009161multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
9162 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009163 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009164 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009165 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009166 mgatherv8i64>, EVEX_V512;
9167let Predicates = [HasVLX] in {
9168 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009169 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009170 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009171 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009172 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009173 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009174 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00009175 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009176}
Cameron McInally45325962014-03-26 13:50:50 +00009177}
Michael Liao5bf95782014-12-04 05:20:33 +00009178
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009179
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00009180defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
9181 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
9182
9183defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
9184 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009185
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009186multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
9187 X86MemOperand memop, PatFrag ScatterNode> {
9188
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009189let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009190
9191 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
9192 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009193 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00009194 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
9195 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
9196 _.KRCWM:$mask, vectoraddr:$dst))]>,
9197 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009198}
9199
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009200multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
9201 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
9202 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009203 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009204 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00009205 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009206let Predicates = [HasVLX] in {
9207 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009208 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009209 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009210 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009211 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009212 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009213 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009214 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009215}
Cameron McInally45325962014-03-26 13:50:50 +00009216}
9217
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009218multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
9219 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00009220 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009221 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00009222 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009223 mscatterv8i64>, EVEX_V512;
9224let Predicates = [HasVLX] in {
9225 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00009226 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009227 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009228 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009229 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00009230 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009231 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
9232 vx64xmem, mscatterv2i64>, EVEX_V128;
9233}
Cameron McInally45325962014-03-26 13:50:50 +00009234}
9235
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009236defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
9237 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009238
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00009239defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
9240 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009241
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009242// prefetch
9243multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9244 RegisterClass KRC, X86MemOperand memop> {
9245 let Predicates = [HasPFI], hasSideEffects = 1 in
9246 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009247 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009248 []>, EVEX, EVEX_K;
9249}
9250
9251defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009252 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009253
9254defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009255 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009256
9257defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009258 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009259
9260defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009261 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009262
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009263defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009264 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009265
9266defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009267 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009268
9269defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009270 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009271
9272defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009273 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009274
9275defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009276 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009277
9278defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009279 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009280
9281defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009282 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009283
9284defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009285 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009286
9287defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009288 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009289
9290defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009291 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009292
9293defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009294 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009295
9296defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009297 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009298
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009299// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00009300def v64i1sextv64i8 : PatLeaf<(v64i8
9301 (X86vsext
9302 (v64i1 (X86pcmpgtm
9303 (bc_v64i8 (v16i32 immAllZerosV)),
9304 VR512:$src))))>;
9305def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
9306def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
9307def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009308
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009309multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009310def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009311 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009312 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
9313}
Michael Liao5bf95782014-12-04 05:20:33 +00009314
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009315// Use 512bit version to implement 128/256 bit in case NoVLX.
9316multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
9317 X86VectorVTInfo _> {
9318
9319 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
9320 (X86Info.VT (EXTRACT_SUBREG
9321 (_.VT (!cast<Instruction>(NAME#"Zrr")
9322 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
9323 X86Info.SubRegIdx))>;
9324}
9325
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009326multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9327 string OpcodeStr, Predicate prd> {
9328let Predicates = [prd] in
9329 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9330
9331 let Predicates = [prd, HasVLX] in {
9332 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9333 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9334 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009335let Predicates = [prd, NoVLX] in {
9336 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
9337 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
9338 }
9339
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009340}
9341
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009342defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9343defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9344defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9345defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009346
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009347multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009348 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9349 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
9350 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
9351}
9352
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009353// Use 512bit version to implement 128/256 bit in case NoVLX.
9354multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00009355 X86VectorVTInfo _> {
9356
9357 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
9358 (_.KVT (COPY_TO_REGCLASS
9359 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009360 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009361 _.RC:$src, _.SubRegIdx)),
9362 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009363}
9364
9365multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009366 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9367 let Predicates = [prd] in
9368 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9369 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009370
9371 let Predicates = [prd, HasVLX] in {
9372 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009373 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009374 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009375 EVEX_V128;
9376 }
9377 let Predicates = [prd, NoVLX] in {
9378 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
9379 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009380 }
9381}
9382
9383defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9384 avx512vl_i8_info, HasBWI>;
9385defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9386 avx512vl_i16_info, HasBWI>, VEX_W;
9387defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9388 avx512vl_i32_info, HasDQI>;
9389defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9390 avx512vl_i64_info, HasDQI>, VEX_W;
9391
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009392//===----------------------------------------------------------------------===//
9393// AVX-512 - COMPRESS and EXPAND
9394//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009395
Ayman Musad7a5ed42016-09-26 06:22:08 +00009396multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009397 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009398 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009399 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009400 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009401
Craig Toppere1cac152016-06-07 07:27:54 +00009402 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009403 def mr : AVX5128I<opc, MRMDestMem, (outs),
9404 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009405 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009406 []>, EVEX_CD8<_.EltSize, CD8VT1>;
9407
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009408 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9409 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009410 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009411 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009412 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009413}
9414
Ayman Musad7a5ed42016-09-26 06:22:08 +00009415multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
9416
9417 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9418 (_.VT _.RC:$src)),
9419 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9420 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9421}
9422
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009423multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
9424 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009425 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
9426 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009427
9428 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009429 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
9430 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9431 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
9432 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009433 }
9434}
9435
9436defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
9437 EVEX;
9438defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
9439 EVEX, VEX_W;
9440defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
9441 EVEX;
9442defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
9443 EVEX, VEX_W;
9444
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009445// expand
9446multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
9447 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009448 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009449 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009450 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009451
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009452 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9453 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9454 (_.VT (X86expand (_.VT (bitconvert
9455 (_.LdFrag addr:$src1)))))>,
9456 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009457}
9458
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009459multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9460
9461 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9462 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9463 _.KRCWM:$mask, addr:$src)>;
9464
9465 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9466 (_.VT _.RC:$src0))),
9467 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9468 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9469}
9470
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009471multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
9472 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009473 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
9474 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009475
9476 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009477 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
9478 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9479 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
9480 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009481 }
9482}
9483
9484defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
9485 EVEX;
9486defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
9487 EVEX, VEX_W;
9488defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
9489 EVEX;
9490defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
9491 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009492
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009493//handle instruction reg_vec1 = op(reg_vec,imm)
9494// op(mem_vec,imm)
9495// op(broadcast(eltVt),imm)
9496//all instruction created with FROUND_CURRENT
9497multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009498 X86VectorVTInfo _>{
9499 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009500 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9501 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009502 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009503 (OpNode (_.VT _.RC:$src1),
9504 (i32 imm:$src2),
9505 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009506 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9507 (ins _.MemOp:$src1, i32u8imm:$src2),
9508 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9509 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
9510 (i32 imm:$src2),
9511 (i32 FROUND_CURRENT))>;
9512 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9513 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9514 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9515 "${src1}"##_.BroadcastStr##", $src2",
9516 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
9517 (i32 imm:$src2),
9518 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009519 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009520}
9521
9522//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9523multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9524 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009525 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009526 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9527 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009528 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009529 "$src1, {sae}, $src2",
9530 (OpNode (_.VT _.RC:$src1),
9531 (i32 imm:$src2),
9532 (i32 FROUND_NO_EXC))>, EVEX_B;
9533}
9534
9535multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
9536 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9537 let Predicates = [prd] in {
9538 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9539 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9540 EVEX_V512;
9541 }
9542 let Predicates = [prd, HasVLX] in {
9543 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
9544 EVEX_V128;
9545 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
9546 EVEX_V256;
9547 }
9548}
9549
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009550//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9551// op(reg_vec2,mem_vec,imm)
9552// op(reg_vec2,broadcast(eltVt),imm)
9553//all instruction created with FROUND_CURRENT
9554multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009555 X86VectorVTInfo _>{
9556 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009557 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009558 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009559 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9560 (OpNode (_.VT _.RC:$src1),
9561 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009562 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009563 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009564 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9565 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9566 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9567 (OpNode (_.VT _.RC:$src1),
9568 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9569 (i32 imm:$src3),
9570 (i32 FROUND_CURRENT))>;
9571 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9572 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9573 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9574 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9575 (OpNode (_.VT _.RC:$src1),
9576 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9577 (i32 imm:$src3),
9578 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009579 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009580}
9581
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009582//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9583// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009584multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9585 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009586 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009587 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9588 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9589 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9590 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9591 (SrcInfo.VT SrcInfo.RC:$src2),
9592 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009593 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9594 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9595 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9596 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9597 (SrcInfo.VT (bitconvert
9598 (SrcInfo.LdFrag addr:$src2))),
9599 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009600 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009601}
9602
9603//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9604// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009605// op(reg_vec2,broadcast(eltVt),imm)
9606multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009607 X86VectorVTInfo _>:
9608 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9609
Craig Topper05948fb2016-08-02 05:11:15 +00009610 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009611 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9612 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9613 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9614 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9615 (OpNode (_.VT _.RC:$src1),
9616 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9617 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009618}
9619
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009620//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9621// op(reg_vec2,mem_scalar,imm)
9622//all instruction created with FROUND_CURRENT
9623multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009624 X86VectorVTInfo _> {
9625 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009626 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009627 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009628 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9629 (OpNode (_.VT _.RC:$src1),
9630 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009631 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009632 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009633 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009634 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009635 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9636 (OpNode (_.VT _.RC:$src1),
9637 (_.VT (scalar_to_vector
9638 (_.ScalarLdFrag addr:$src2))),
9639 (i32 imm:$src3),
9640 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009641 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009642}
9643
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009644//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9645multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9646 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009647 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009648 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009649 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009650 OpcodeStr, "$src3, {sae}, $src2, $src1",
9651 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009652 (OpNode (_.VT _.RC:$src1),
9653 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009654 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009655 (i32 FROUND_NO_EXC))>, EVEX_B;
9656}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009657//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9658multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9659 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009660 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009661 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9662 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009663 OpcodeStr, "$src3, {sae}, $src2, $src1",
9664 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009665 (OpNode (_.VT _.RC:$src1),
9666 (_.VT _.RC:$src2),
9667 (i32 imm:$src3),
9668 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009669}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009670
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009671multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9672 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009673 let Predicates = [prd] in {
9674 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009675 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009676 EVEX_V512;
9677
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009678 }
9679 let Predicates = [prd, HasVLX] in {
9680 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009681 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009682 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009683 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009684 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009685}
9686
Igor Breger2ae0fe32015-08-31 11:14:02 +00009687multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9688 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9689 let Predicates = [HasBWI] in {
9690 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9691 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9692 }
9693 let Predicates = [HasBWI, HasVLX] in {
9694 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9695 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9696 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9697 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9698 }
9699}
9700
Igor Breger00d9f842015-06-08 14:03:17 +00009701multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9702 bits<8> opc, SDNode OpNode>{
9703 let Predicates = [HasAVX512] in {
9704 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9705 }
9706 let Predicates = [HasAVX512, HasVLX] in {
9707 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9708 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9709 }
9710}
9711
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009712multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9713 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9714 let Predicates = [prd] in {
9715 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9716 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009717 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009718}
9719
Igor Breger1e58e8a2015-09-02 11:18:55 +00009720multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9721 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9722 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9723 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9724 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9725 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009726}
9727
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009728
Igor Breger1e58e8a2015-09-02 11:18:55 +00009729defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9730 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9731defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9732 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9733defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9734 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9735
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009736
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009737defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9738 0x50, X86VRange, HasDQI>,
9739 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9740defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9741 0x50, X86VRange, HasDQI>,
9742 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9743
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009744defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9745 0x51, X86VRange, HasDQI>,
9746 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9747defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9748 0x51, X86VRange, HasDQI>,
9749 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9750
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009751defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9752 0x57, X86Reduces, HasDQI>,
9753 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9754defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9755 0x57, X86Reduces, HasDQI>,
9756 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009757
Igor Breger1e58e8a2015-09-02 11:18:55 +00009758defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9759 0x27, X86GetMants, HasAVX512>,
9760 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9761defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9762 0x27, X86GetMants, HasAVX512>,
9763 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9764
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009765let Predicates = [HasAVX512] in {
9766def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009767 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009768def : Pat<(v16f32 (fnearbyint VR512:$src)),
9769 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9770def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009771 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009772def : Pat<(v16f32 (frint VR512:$src)),
9773 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9774def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009775 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009776
9777def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009778 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009779def : Pat<(v8f64 (fnearbyint VR512:$src)),
9780 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9781def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009782 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009783def : Pat<(v8f64 (frint VR512:$src)),
9784 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9785def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009786 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009787}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009788
Craig Topper42a53532017-08-16 23:38:25 +00009789multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9790 bits<8> opc>{
9791 let Predicates = [HasAVX512] in {
9792 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
9793
9794 }
9795 let Predicates = [HasAVX512, HasVLX] in {
9796 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
9797 }
9798}
9799
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009800defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9801 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9802defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9803 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9804defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9805 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9806defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9807 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009808
Craig Topperb561e662017-01-19 02:34:29 +00009809let Predicates = [HasAVX512] in {
9810// Provide fallback in case the load node that is used in the broadcast
9811// patterns above is used by additional users, which prevents the pattern
9812// selection.
9813def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9814 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9815 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9816 0)>;
9817def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9818 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9819 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9820 0)>;
9821
9822def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9823 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9824 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9825 0)>;
9826def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9827 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9828 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9829 0)>;
9830
9831def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9832 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9833 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9834 0)>;
9835
9836def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9837 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9838 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9839 0)>;
9840}
9841
Craig Topperc48fa892015-12-27 19:45:21 +00009842multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009843 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9844 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009845}
9846
Craig Topperc48fa892015-12-27 19:45:21 +00009847defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009848 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009849defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009850 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009851
Craig Topper7a299302016-06-09 07:06:38 +00009852defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009853 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009854 EVEX_CD8<8, CD8VF>;
9855
Igor Bregerf3ded812015-08-31 13:09:30 +00009856defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9857 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9858
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009859multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9860 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009861 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009862 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009863 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009864 "$src1", "$src1",
9865 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9866
Craig Toppere1cac152016-06-07 07:27:54 +00009867 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9868 (ins _.MemOp:$src1), OpcodeStr,
9869 "$src1", "$src1",
9870 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9871 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009872 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009873}
9874
9875multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9876 X86VectorVTInfo _> :
9877 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009878 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9879 (ins _.ScalarMemOp:$src1), OpcodeStr,
9880 "${src1}"##_.BroadcastStr,
9881 "${src1}"##_.BroadcastStr,
9882 (_.VT (OpNode (X86VBroadcast
9883 (_.ScalarLdFrag addr:$src1))))>,
9884 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009885}
9886
9887multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9888 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9889 let Predicates = [prd] in
9890 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9891
9892 let Predicates = [prd, HasVLX] in {
9893 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9894 EVEX_V256;
9895 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9896 EVEX_V128;
9897 }
9898}
9899
9900multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9901 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9902 let Predicates = [prd] in
9903 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9904 EVEX_V512;
9905
9906 let Predicates = [prd, HasVLX] in {
9907 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9908 EVEX_V256;
9909 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9910 EVEX_V128;
9911 }
9912}
9913
9914multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9915 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009916 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009917 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009918 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9919 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009920}
9921
9922multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9923 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009924 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9925 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009926}
9927
9928multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9929 bits<8> opc_d, bits<8> opc_q,
9930 string OpcodeStr, SDNode OpNode> {
9931 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9932 HasAVX512>,
9933 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9934 HasBWI>;
9935}
9936
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009937defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009938
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009939// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9940let Predicates = [HasAVX512, NoVLX] in {
9941 def : Pat<(v4i64 (abs VR256X:$src)),
9942 (EXTRACT_SUBREG
9943 (VPABSQZrr
9944 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9945 sub_ymm)>;
9946 def : Pat<(v2i64 (abs VR128X:$src)),
9947 (EXTRACT_SUBREG
9948 (VPABSQZrr
9949 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9950 sub_xmm)>;
9951}
9952
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009953multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9954
9955 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009956}
9957
9958defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9959defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9960
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009961// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9962let Predicates = [HasCDI, NoVLX] in {
9963 def : Pat<(v4i64 (ctlz VR256X:$src)),
9964 (EXTRACT_SUBREG
9965 (VPLZCNTQZrr
9966 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9967 sub_ymm)>;
9968 def : Pat<(v2i64 (ctlz VR128X:$src)),
9969 (EXTRACT_SUBREG
9970 (VPLZCNTQZrr
9971 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9972 sub_xmm)>;
9973
9974 def : Pat<(v8i32 (ctlz VR256X:$src)),
9975 (EXTRACT_SUBREG
9976 (VPLZCNTDZrr
9977 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9978 sub_ymm)>;
9979 def : Pat<(v4i32 (ctlz VR128X:$src)),
9980 (EXTRACT_SUBREG
9981 (VPLZCNTDZrr
9982 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9983 sub_xmm)>;
9984}
9985
Igor Breger24cab0f2015-11-16 07:22:00 +00009986//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009987// Counts number of ones - VPOPCNTD and VPOPCNTQ
9988//===---------------------------------------------------------------------===//
9989
9990multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9991 let Predicates = [HasVPOPCNTDQ] in
9992 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9993}
9994
9995// Use 512bit version to implement 128/256 bit.
9996multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9997 let Predicates = [prd] in {
9998 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9999 (EXTRACT_SUBREG
10000 (!cast<Instruction>(NAME # "Zrr")
10001 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10002 _.info256.RC:$src1,
10003 _.info256.SubRegIdx)),
10004 _.info256.SubRegIdx)>;
10005
10006 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
10007 (EXTRACT_SUBREG
10008 (!cast<Instruction>(NAME # "Zrr")
10009 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
10010 _.info128.RC:$src1,
10011 _.info128.SubRegIdx)),
10012 _.info128.SubRegIdx)>;
10013 }
10014}
10015
10016defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
10017 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
10018defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
10019 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
10020
10021//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +000010022// Replicate Single FP - MOVSHDUP and MOVSLDUP
10023//===---------------------------------------------------------------------===//
10024multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
10025 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
10026 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +000010027}
10028
10029defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
10030defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +000010031
10032//===----------------------------------------------------------------------===//
10033// AVX-512 - MOVDDUP
10034//===----------------------------------------------------------------------===//
10035
10036multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
10037 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010038 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010039 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10040 (ins _.RC:$src), OpcodeStr, "$src", "$src",
10041 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +000010042 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10043 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10044 (_.VT (OpNode (_.VT (scalar_to_vector
10045 (_.ScalarLdFrag addr:$src)))))>,
10046 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010047 }
Igor Breger1f782962015-11-19 08:26:56 +000010048}
10049
10050multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
10051 AVX512VLVectorVTInfo VTInfo> {
10052
10053 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
10054
10055 let Predicates = [HasAVX512, HasVLX] in {
10056 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
10057 EVEX_V256;
10058 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
10059 EVEX_V128;
10060 }
10061}
10062
10063multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
10064 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
10065 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010066}
10067
10068defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
10069
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010070let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010071def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010072 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +000010073def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010074 (VMOVDDUPZ128rm addr:$src)>;
10075def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10076 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +000010077
10078def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
10079 (v2f64 VR128X:$src0)),
10080 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10081def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
10082 (bitconvert (v4i32 immAllZerosV))),
10083 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
10084
10085def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10086 (v2f64 VR128X:$src0)),
10087 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10088 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10089def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10090 (bitconvert (v4i32 immAllZerosV))),
10091 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10092
10093def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10094 (v2f64 VR128X:$src0)),
10095 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10096def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10097 (bitconvert (v4i32 immAllZerosV))),
10098 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010099}
Igor Breger1f782962015-11-19 08:26:56 +000010100
Igor Bregerf2460112015-07-26 14:41:44 +000010101//===----------------------------------------------------------------------===//
10102// AVX-512 - Unpack Instructions
10103//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +000010104defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
10105 SSE_ALU_ITINS_S>;
10106defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
10107 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +000010108
10109defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
10110 SSE_INTALU_ITINS_P, HasBWI>;
10111defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
10112 SSE_INTALU_ITINS_P, HasBWI>;
10113defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
10114 SSE_INTALU_ITINS_P, HasBWI>;
10115defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
10116 SSE_INTALU_ITINS_P, HasBWI>;
10117
10118defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
10119 SSE_INTALU_ITINS_P, HasAVX512>;
10120defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
10121 SSE_INTALU_ITINS_P, HasAVX512>;
10122defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
10123 SSE_INTALU_ITINS_P, HasAVX512>;
10124defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
10125 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010126
10127//===----------------------------------------------------------------------===//
10128// AVX-512 - Extract & Insert Integer Instructions
10129//===----------------------------------------------------------------------===//
10130
10131multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10132 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010133 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10134 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10135 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10136 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
10137 imm:$src2)))),
10138 addr:$dst)]>,
10139 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010140}
10141
10142multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10143 let Predicates = [HasBWI] in {
10144 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10145 (ins _.RC:$src1, u8imm:$src2),
10146 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10147 [(set GR32orGR64:$dst,
10148 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
10149 EVEX, TAPD;
10150
10151 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10152 }
10153}
10154
10155multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10156 let Predicates = [HasBWI] in {
10157 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10158 (ins _.RC:$src1, u8imm:$src2),
10159 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10160 [(set GR32orGR64:$dst,
10161 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
10162 EVEX, PD;
10163
Craig Topper99f6b622016-05-01 01:03:56 +000010164 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010165 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10166 (ins _.RC:$src1, u8imm:$src2),
10167 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +000010168 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +000010169
Igor Bregerdefab3c2015-10-08 12:55:01 +000010170 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10171 }
10172}
10173
10174multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10175 RegisterClass GRC> {
10176 let Predicates = [HasDQI] in {
10177 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10178 (ins _.RC:$src1, u8imm:$src2),
10179 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10180 [(set GRC:$dst,
10181 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
10182 EVEX, TAPD;
10183
Craig Toppere1cac152016-06-07 07:27:54 +000010184 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10185 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10186 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10187 [(store (extractelt (_.VT _.RC:$src1),
10188 imm:$src2),addr:$dst)]>,
10189 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010190 }
10191}
10192
10193defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
10194defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
10195defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10196defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10197
10198multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10199 X86VectorVTInfo _, PatFrag LdFrag> {
10200 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10201 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10202 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10203 [(set _.RC:$dst,
10204 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
10205 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
10206}
10207
10208multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10209 X86VectorVTInfo _, PatFrag LdFrag> {
10210 let Predicates = [HasBWI] in {
10211 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10212 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10213 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10214 [(set _.RC:$dst,
10215 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
10216
10217 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10218 }
10219}
10220
10221multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10222 X86VectorVTInfo _, RegisterClass GRC> {
10223 let Predicates = [HasDQI] in {
10224 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10225 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10226 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10227 [(set _.RC:$dst,
10228 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
10229 EVEX_4V, TAPD;
10230
10231 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10232 _.ScalarLdFrag>, TAPD;
10233 }
10234}
10235
10236defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
10237 extloadi8>, TAPD;
10238defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
10239 extloadi16>, PD;
10240defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10241defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +000010242//===----------------------------------------------------------------------===//
10243// VSHUFPS - VSHUFPD Operations
10244//===----------------------------------------------------------------------===//
10245multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
10246 AVX512VLVectorVTInfo VTInfo_FP>{
10247 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
10248 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10249 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010250}
10251
10252defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10253defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010254//===----------------------------------------------------------------------===//
10255// AVX-512 - Byte shift Left/Right
10256//===----------------------------------------------------------------------===//
10257
10258multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
10259 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
10260 def rr : AVX512<opc, MRMr,
10261 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10262 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10263 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010264 def rm : AVX512<opc, MRMm,
10265 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10266 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10267 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010268 (_.VT (bitconvert (_.LdFrag addr:$src1))),
10269 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010270}
10271
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010272multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +000010273 Format MRMm, string OpcodeStr, Predicate prd>{
10274 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010275 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010276 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010277 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010278 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010279 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010280 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010281 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010282 }
10283}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010284defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010285 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010286defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010287 HasBWI>, AVX512PDIi8Base, EVEX_4V;
10288
10289
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010290multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +000010291 string OpcodeStr, X86VectorVTInfo _dst,
10292 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010293 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010294 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010295 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010296 [(set _dst.RC:$dst,(_dst.VT
10297 (OpNode (_src.VT _src.RC:$src1),
10298 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010299 def rm : AVX512BI<opc, MRMSrcMem,
10300 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10301 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10302 [(set _dst.RC:$dst,(_dst.VT
10303 (OpNode (_src.VT _src.RC:$src1),
10304 (_src.VT (bitconvert
10305 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010306}
10307
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010308multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +000010309 string OpcodeStr, Predicate prd> {
10310 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +000010311 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
10312 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010313 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +000010314 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
10315 v32i8x_info>, EVEX_V256;
10316 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
10317 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010318 }
10319}
10320
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010321defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010322 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010323
Craig Topper4e794c72017-02-19 19:36:58 +000010324// Transforms to swizzle an immediate to enable better matching when
10325// memory operand isn't in the right place.
10326def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10327 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10328 uint8_t Imm = N->getZExtValue();
10329 // Swap bits 1/4 and 3/6.
10330 uint8_t NewImm = Imm & 0xa5;
10331 if (Imm & 0x02) NewImm |= 0x10;
10332 if (Imm & 0x10) NewImm |= 0x02;
10333 if (Imm & 0x08) NewImm |= 0x40;
10334 if (Imm & 0x40) NewImm |= 0x08;
10335 return getI8Imm(NewImm, SDLoc(N));
10336}]>;
10337def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10338 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10339 uint8_t Imm = N->getZExtValue();
10340 // Swap bits 2/4 and 3/5.
10341 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010342 if (Imm & 0x04) NewImm |= 0x10;
10343 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010344 if (Imm & 0x08) NewImm |= 0x20;
10345 if (Imm & 0x20) NewImm |= 0x08;
10346 return getI8Imm(NewImm, SDLoc(N));
10347}]>;
Craig Topper48905772017-02-19 21:32:15 +000010348def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10349 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10350 uint8_t Imm = N->getZExtValue();
10351 // Swap bits 1/2 and 5/6.
10352 uint8_t NewImm = Imm & 0x99;
10353 if (Imm & 0x02) NewImm |= 0x04;
10354 if (Imm & 0x04) NewImm |= 0x02;
10355 if (Imm & 0x20) NewImm |= 0x40;
10356 if (Imm & 0x40) NewImm |= 0x20;
10357 return getI8Imm(NewImm, SDLoc(N));
10358}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010359def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10360 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10361 uint8_t Imm = N->getZExtValue();
10362 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10363 uint8_t NewImm = Imm & 0x81;
10364 if (Imm & 0x02) NewImm |= 0x04;
10365 if (Imm & 0x04) NewImm |= 0x10;
10366 if (Imm & 0x08) NewImm |= 0x40;
10367 if (Imm & 0x10) NewImm |= 0x02;
10368 if (Imm & 0x20) NewImm |= 0x08;
10369 if (Imm & 0x40) NewImm |= 0x20;
10370 return getI8Imm(NewImm, SDLoc(N));
10371}]>;
10372def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10373 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10374 uint8_t Imm = N->getZExtValue();
10375 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10376 uint8_t NewImm = Imm & 0x81;
10377 if (Imm & 0x02) NewImm |= 0x10;
10378 if (Imm & 0x04) NewImm |= 0x02;
10379 if (Imm & 0x08) NewImm |= 0x20;
10380 if (Imm & 0x10) NewImm |= 0x04;
10381 if (Imm & 0x20) NewImm |= 0x40;
10382 if (Imm & 0x40) NewImm |= 0x08;
10383 return getI8Imm(NewImm, SDLoc(N));
10384}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010385
Igor Bregerb4bb1902015-10-15 12:33:24 +000010386multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010387 X86VectorVTInfo _>{
10388 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010389 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10390 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010391 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010392 (OpNode (_.VT _.RC:$src1),
10393 (_.VT _.RC:$src2),
10394 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +000010395 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +000010396 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10397 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10398 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10399 (OpNode (_.VT _.RC:$src1),
10400 (_.VT _.RC:$src2),
10401 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010402 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +000010403 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
10404 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10405 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10406 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10407 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10408 (OpNode (_.VT _.RC:$src1),
10409 (_.VT _.RC:$src2),
10410 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010411 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +000010412 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010413 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010414
10415 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010416 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10417 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10418 _.RC:$src1)),
10419 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10420 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10421 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10422 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10423 _.RC:$src1)),
10424 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10425 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010426
10427 // Additional patterns for matching loads in other positions.
10428 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10429 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10430 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10431 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10432 def : Pat<(_.VT (OpNode _.RC:$src1,
10433 (bitconvert (_.LdFrag addr:$src3)),
10434 _.RC:$src2, (i8 imm:$src4))),
10435 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10436 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10437
10438 // Additional patterns for matching zero masking with loads in other
10439 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010440 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10441 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10442 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10443 _.ImmAllZerosV)),
10444 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10445 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10446 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10447 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10448 _.RC:$src2, (i8 imm:$src4)),
10449 _.ImmAllZerosV)),
10450 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10451 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010452
10453 // Additional patterns for matching masked loads with different
10454 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010455 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10456 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10457 _.RC:$src2, (i8 imm:$src4)),
10458 _.RC:$src1)),
10459 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10460 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010461 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10462 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10463 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10464 _.RC:$src1)),
10465 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10466 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10467 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10468 (OpNode _.RC:$src2, _.RC:$src1,
10469 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10470 _.RC:$src1)),
10471 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10472 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10473 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10474 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10475 _.RC:$src1, (i8 imm:$src4)),
10476 _.RC:$src1)),
10477 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10478 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10479 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10480 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10481 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10482 _.RC:$src1)),
10483 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10484 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010485
10486 // Additional patterns for matching broadcasts in other positions.
10487 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10488 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10489 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10490 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10491 def : Pat<(_.VT (OpNode _.RC:$src1,
10492 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10493 _.RC:$src2, (i8 imm:$src4))),
10494 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10495 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10496
10497 // Additional patterns for matching zero masking with broadcasts in other
10498 // positions.
10499 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10500 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10501 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10502 _.ImmAllZerosV)),
10503 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10504 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10505 (VPTERNLOG321_imm8 imm:$src4))>;
10506 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10507 (OpNode _.RC:$src1,
10508 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10509 _.RC:$src2, (i8 imm:$src4)),
10510 _.ImmAllZerosV)),
10511 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10512 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10513 (VPTERNLOG132_imm8 imm:$src4))>;
10514
10515 // Additional patterns for matching masked broadcasts with different
10516 // operand orders.
10517 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10518 (OpNode _.RC:$src1,
10519 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10520 _.RC:$src2, (i8 imm:$src4)),
10521 _.RC:$src1)),
10522 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10523 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010524 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10525 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10526 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10527 _.RC:$src1)),
10528 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10529 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10530 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10531 (OpNode _.RC:$src2, _.RC:$src1,
10532 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10533 (i8 imm:$src4)), _.RC:$src1)),
10534 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10535 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10536 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10537 (OpNode _.RC:$src2,
10538 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10539 _.RC:$src1, (i8 imm:$src4)),
10540 _.RC:$src1)),
10541 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10542 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10543 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10544 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10545 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10546 _.RC:$src1)),
10547 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10548 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010549}
10550
10551multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10552 let Predicates = [HasAVX512] in
10553 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10554 let Predicates = [HasAVX512, HasVLX] in {
10555 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10556 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10557 }
10558}
10559
10560defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10561defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10562
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010563//===----------------------------------------------------------------------===//
10564// AVX-512 - FixupImm
10565//===----------------------------------------------------------------------===//
10566
10567multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010568 X86VectorVTInfo _>{
10569 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010570 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10571 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10572 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10573 (OpNode (_.VT _.RC:$src1),
10574 (_.VT _.RC:$src2),
10575 (_.IntVT _.RC:$src3),
10576 (i32 imm:$src4),
10577 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010578 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10579 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10580 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10581 (OpNode (_.VT _.RC:$src1),
10582 (_.VT _.RC:$src2),
10583 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10584 (i32 imm:$src4),
10585 (i32 FROUND_CURRENT))>;
10586 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10587 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10588 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10589 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10590 (OpNode (_.VT _.RC:$src1),
10591 (_.VT _.RC:$src2),
10592 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10593 (i32 imm:$src4),
10594 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010595 } // Constraints = "$src1 = $dst"
10596}
10597
10598multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010599 SDNode OpNode, X86VectorVTInfo _>{
10600let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010601 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10602 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010603 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010604 "$src2, $src3, {sae}, $src4",
10605 (OpNode (_.VT _.RC:$src1),
10606 (_.VT _.RC:$src2),
10607 (_.IntVT _.RC:$src3),
10608 (i32 imm:$src4),
10609 (i32 FROUND_NO_EXC))>, EVEX_B;
10610 }
10611}
10612
10613multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10614 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010615 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10616 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010617 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10618 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10619 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10620 (OpNode (_.VT _.RC:$src1),
10621 (_.VT _.RC:$src2),
10622 (_src3VT.VT _src3VT.RC:$src3),
10623 (i32 imm:$src4),
10624 (i32 FROUND_CURRENT))>;
10625
10626 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10627 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10628 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10629 "$src2, $src3, {sae}, $src4",
10630 (OpNode (_.VT _.RC:$src1),
10631 (_.VT _.RC:$src2),
10632 (_src3VT.VT _src3VT.RC:$src3),
10633 (i32 imm:$src4),
10634 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010635 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10636 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10637 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10638 (OpNode (_.VT _.RC:$src1),
10639 (_.VT _.RC:$src2),
10640 (_src3VT.VT (scalar_to_vector
10641 (_src3VT.ScalarLdFrag addr:$src3))),
10642 (i32 imm:$src4),
10643 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010644 }
10645}
10646
10647multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10648 let Predicates = [HasAVX512] in
10649 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10650 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10651 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10652 let Predicates = [HasAVX512, HasVLX] in {
10653 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10654 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10655 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10656 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10657 }
10658}
10659
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010660defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10661 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010662 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010663defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10664 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010665 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010666defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010667 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010668defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010669 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010670
10671
10672
10673// Patterns used to select SSE scalar fp arithmetic instructions from
10674// either:
10675//
10676// (1) a scalar fp operation followed by a blend
10677//
10678// The effect is that the backend no longer emits unnecessary vector
10679// insert instructions immediately after SSE scalar fp instructions
10680// like addss or mulss.
10681//
10682// For example, given the following code:
10683// __m128 foo(__m128 A, __m128 B) {
10684// A[0] += B[0];
10685// return A;
10686// }
10687//
10688// Previously we generated:
10689// addss %xmm0, %xmm1
10690// movss %xmm1, %xmm0
10691//
10692// We now generate:
10693// addss %xmm1, %xmm0
10694//
10695// (2) a vector packed single/double fp operation followed by a vector insert
10696//
10697// The effect is that the backend converts the packed fp instruction
10698// followed by a vector insert into a single SSE scalar fp instruction.
10699//
10700// For example, given the following code:
10701// __m128 foo(__m128 A, __m128 B) {
10702// __m128 C = A + B;
10703// return (__m128) {c[0], a[1], a[2], a[3]};
10704// }
10705//
10706// Previously we generated:
10707// addps %xmm0, %xmm1
10708// movss %xmm1, %xmm0
10709//
10710// We now generate:
10711// addss %xmm1, %xmm0
10712
10713// TODO: Some canonicalization in lowering would simplify the number of
10714// patterns we have to try to match.
10715multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10716 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010717 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010718 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10719 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10720 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010721 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010722 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010723
Craig Topper5625d242016-07-29 06:06:00 +000010724 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010725 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10726 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10727 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010728 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010729 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010730
10731 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010732 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10733 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010734 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10735
10736 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010737 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10738 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010739 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010740
10741 // extracted masked scalar math op with insert via movss
10742 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10743 (scalar_to_vector
10744 (X86selects VK1WM:$mask,
10745 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10746 FR32X:$src2),
10747 FR32X:$src0))),
10748 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10749 VK1WM:$mask, v4f32:$src1,
10750 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010751 }
10752}
10753
10754defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10755defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10756defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10757defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10758
10759multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10760 let Predicates = [HasAVX512] in {
10761 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010762 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10763 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10764 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010765 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010766 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010767
10768 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010769 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10770 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10771 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010772 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010773 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010774
10775 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010776 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10777 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010778 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10779
10780 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010781 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10782 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010783 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010784
10785 // extracted masked scalar math op with insert via movss
10786 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10787 (scalar_to_vector
10788 (X86selects VK1WM:$mask,
10789 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10790 FR64X:$src2),
10791 FR64X:$src0))),
10792 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10793 VK1WM:$mask, v2f64:$src1,
10794 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010795 }
10796}
10797
10798defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10799defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10800defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10801defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;