blob: 0c52fa889e8112f48d7b9cc930942e1a7a141a99 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
433// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
434// swizzled by ExecutionDepsFix to pxor.
435// We set canFoldAsLoad because this can be converted to a constant-pool
436// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000438 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000440 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000441def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
442 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper6393afc2017-01-09 02:44:34 +0000445// Alias instructions that allow VPTERNLOG to be used with a mask to create
446// a mix of all ones and all zeros elements. This is done this way to force
447// the same register to be used as input for all three sources.
448let isPseudo = 1, Predicates = [HasAVX512] in {
449def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
450 (ins VK16WM:$mask), "",
451 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
452 (v16i32 immAllOnesV),
453 (v16i32 immAllZerosV)))]>;
454def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
455 (ins VK8WM:$mask), "",
456 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
457 (bc_v8i64 (v16i32 immAllOnesV)),
458 (bc_v8i64 (v16i32 immAllZerosV))))]>;
459}
460
Craig Toppere5ce84a2016-05-08 21:33:53 +0000461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000462 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000463def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
464 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
465def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
466 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
467}
468
Craig Topperadd9cc62016-12-18 06:23:14 +0000469// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
470// This is expanded by ExpandPostRAPseudos.
471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000473 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
474 [(set FR32X:$dst, fp32imm0)]>;
475 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
476 [(set FR64X:$dst, fpimm0)]>;
477}
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479//===----------------------------------------------------------------------===//
480// AVX-512 - VECTOR INSERT
481//
Craig Topper3a622a12017-08-17 15:40:25 +0000482
483// Supports two different pattern operators for mask and unmasked ops. Allows
484// null_frag to be passed for one.
485multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
486 X86VectorVTInfo To,
487 SDPatternOperator vinsert_insert,
488 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000489 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000490 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000491 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 "vinsert" # From.EltTypeName # "x" # From.NumElts,
493 "$src3, $src2, $src1", "$src1, $src2, $src3",
494 (vinsert_insert:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000496 (iPTR imm)),
497 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Craig Topperc228d792017-09-05 05:49:44 +0000501 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000502 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000503 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000508 (iPTR imm)),
509 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
510 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
512 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000514}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000515
Craig Topper3a622a12017-08-17 15:40:25 +0000516// Passes the same pattern operator for masked and unmasked ops.
517multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
518 X86VectorVTInfo To,
519 SDPatternOperator vinsert_insert> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
534 (From.VT (bitconvert (From.LdFrag addr:$src2))),
535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
543 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
549 vinsert128_insert>, EVEX_V256;
550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert128_insert>, EVEX_V512;
555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 vinsert256_insert>, VEX_W, EVEX_V512;
560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000566 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000578 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000586// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000618// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000619let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000620def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000621 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000622 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000623 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000625def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000626 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000627 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000628 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
630 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000631}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632
633//===----------------------------------------------------------------------===//
634// AVX-512 VECTOR EXTRACT
635//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636
Craig Topper3a622a12017-08-17 15:40:25 +0000637// Supports two different pattern operators for mask and unmasked ops. Allows
638// null_frag to be passed for one.
639multiclass vextract_for_size_split<int Opcode,
640 X86VectorVTInfo From, X86VectorVTInfo To,
641 SDPatternOperator vextract_extract,
642 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000643
644 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000645 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000646 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000647 "vextract" # To.EltTypeName # "x" # To.NumElts,
648 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000649 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
650 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000651 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000652 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000653 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000654 "vextract" # To.EltTypeName # "x" # To.NumElts #
655 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
656 [(store (To.VT (vextract_extract:$idx
657 (From.VT From.RC:$src1), (iPTR imm))),
658 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000659
Craig Toppere1cac152016-06-07 07:27:54 +0000660 let mayStore = 1, hasSideEffects = 0 in
661 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
662 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000663 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000664 "vextract" # To.EltTypeName # "x" # To.NumElts #
665 "\t{$idx, $src1, $dst {${mask}}|"
666 "$dst {${mask}}, $src1, $idx}",
667 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000668 }
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Craig Topper3a622a12017-08-17 15:40:25 +0000671// Passes the same pattern operator for masked and unmasked ops.
672multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
673 X86VectorVTInfo To,
674 SDPatternOperator vextract_extract> :
675 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
676
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677// Codegen pattern for the alternative types
678multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
679 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000680 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000682 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
683 (To.VT (!cast<Instruction>(InstrStr#"rr")
684 From.RC:$src1,
685 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000686 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
687 (iPTR imm))), addr:$dst),
688 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
689 (EXTRACT_get_vextract_imm To.RC:$ext))>;
690 }
Igor Breger7f69a992015-09-10 12:54:54 +0000691}
692
693multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000694 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000695 let Predicates = [HasAVX512] in {
696 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
697 X86VectorVTInfo<16, EltVT32, VR512>,
698 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000699 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000700 EVEX_V512, EVEX_CD8<32, CD8VT4>;
701 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
702 X86VectorVTInfo< 8, EltVT64, VR512>,
703 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000704 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000705 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
706 }
Igor Breger7f69a992015-09-10 12:54:54 +0000707 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000709 X86VectorVTInfo< 8, EltVT32, VR256X>,
710 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000711 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000712 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000713
714 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000715 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000716 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 X86VectorVTInfo< 4, EltVT64, VR256X>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000719 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000721
722 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000723 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000724 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT64, VR512>,
726 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000727 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000729 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 X86VectorVTInfo<16, EltVT32, VR512>,
731 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000732 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 EVEX_V512, EVEX_CD8<32, CD8VT8>;
734 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000735}
736
Adam Nemet55536c62014-09-25 23:48:45 +0000737defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
738defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000739
Igor Bregerdefab3c2015-10-08 12:55:01 +0000740// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000741// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000742defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000746
747defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000748 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000749defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000750 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000751
752defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000756
Craig Topper08a68572016-05-21 22:50:04 +0000757// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
762
763// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000764defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
768// Codegen pattern with the alternative types extract VEC256 from VEC512
769defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
770 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
771defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
772 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
773
Craig Topper5f3fef82016-05-22 07:40:58 +0000774
Craig Topper48a79172017-08-30 07:26:12 +0000775// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
776// smaller extract to enable EVEX->VEX.
777let Predicates = [NoVLX] in {
778def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
779 (v2i64 (VEXTRACTI128rr
780 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
781 (iPTR 1)))>;
782def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
783 (v2f64 (VEXTRACTF128rr
784 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
785 (iPTR 1)))>;
786def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
787 (v4i32 (VEXTRACTI128rr
788 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
789 (iPTR 1)))>;
790def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
791 (v4f32 (VEXTRACTF128rr
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
793 (iPTR 1)))>;
794def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
795 (v8i16 (VEXTRACTI128rr
796 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
797 (iPTR 1)))>;
798def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
799 (v16i8 (VEXTRACTI128rr
800 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
801 (iPTR 1)))>;
802}
803
804// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
805// smaller extract to enable EVEX->VEX.
806let Predicates = [HasVLX] in {
807def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
808 (v2i64 (VEXTRACTI32x4Z256rr
809 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
810 (iPTR 1)))>;
811def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
812 (v2f64 (VEXTRACTF32x4Z256rr
813 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
814 (iPTR 1)))>;
815def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
816 (v4i32 (VEXTRACTI32x4Z256rr
817 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
818 (iPTR 1)))>;
819def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
820 (v4f32 (VEXTRACTF32x4Z256rr
821 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
822 (iPTR 1)))>;
823def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
824 (v8i16 (VEXTRACTI32x4Z256rr
825 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
826 (iPTR 1)))>;
827def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
828 (v16i8 (VEXTRACTI32x4Z256rr
829 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
830 (iPTR 1)))>;
831}
832
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833
Craig Toppera0883622017-08-26 22:24:57 +0000834// Additional patterns for handling a bitcast between the vselect and the
835// extract_subvector.
836multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
837 X86VectorVTInfo To, X86VectorVTInfo Cast,
838 PatFrag vextract_extract,
839 SDNodeXForm EXTRACT_get_vextract_imm,
840 list<Predicate> p> {
841let Predicates = p in {
842 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
843 (bitconvert
844 (To.VT (vextract_extract:$ext
845 (From.VT From.RC:$src), (iPTR imm)))),
846 To.RC:$src0)),
847 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
848 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
849 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
850
851 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
852 (bitconvert
853 (To.VT (vextract_extract:$ext
854 (From.VT From.RC:$src), (iPTR imm)))),
855 Cast.ImmAllZerosV)),
856 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
857 Cast.KRCWM:$mask, From.RC:$src,
858 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
859}
860}
861
862defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
863 v4f32x_info, vextract128_extract,
864 EXTRACT_get_vextract128_imm, [HasVLX]>;
865defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
866 v2f64x_info, vextract128_extract,
867 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
868
869defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
870 v4i32x_info, vextract128_extract,
871 EXTRACT_get_vextract128_imm, [HasVLX]>;
872defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
873 v4i32x_info, vextract128_extract,
874 EXTRACT_get_vextract128_imm, [HasVLX]>;
875defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
876 v4i32x_info, vextract128_extract,
877 EXTRACT_get_vextract128_imm, [HasVLX]>;
878defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
879 v2i64x_info, vextract128_extract,
880 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
881defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
882 v2i64x_info, vextract128_extract,
883 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
884defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
885 v2i64x_info, vextract128_extract,
886 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
887
888defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
889 v4f32x_info, vextract128_extract,
890 EXTRACT_get_vextract128_imm, [HasAVX512]>;
891defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
892 v2f64x_info, vextract128_extract,
893 EXTRACT_get_vextract128_imm, [HasDQI]>;
894
895defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
896 v4i32x_info, vextract128_extract,
897 EXTRACT_get_vextract128_imm, [HasAVX512]>;
898defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
899 v4i32x_info, vextract128_extract,
900 EXTRACT_get_vextract128_imm, [HasAVX512]>;
901defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
902 v4i32x_info, vextract128_extract,
903 EXTRACT_get_vextract128_imm, [HasAVX512]>;
904defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
905 v2i64x_info, vextract128_extract,
906 EXTRACT_get_vextract128_imm, [HasDQI]>;
907defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
908 v2i64x_info, vextract128_extract,
909 EXTRACT_get_vextract128_imm, [HasDQI]>;
910defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
911 v2i64x_info, vextract128_extract,
912 EXTRACT_get_vextract128_imm, [HasDQI]>;
913
914defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
915 v8f32x_info, vextract256_extract,
916 EXTRACT_get_vextract256_imm, [HasDQI]>;
917defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
918 v4f64x_info, vextract256_extract,
919 EXTRACT_get_vextract256_imm, [HasAVX512]>;
920
921defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
922 v8i32x_info, vextract256_extract,
923 EXTRACT_get_vextract256_imm, [HasDQI]>;
924defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
925 v8i32x_info, vextract256_extract,
926 EXTRACT_get_vextract256_imm, [HasDQI]>;
927defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
928 v8i32x_info, vextract256_extract,
929 EXTRACT_get_vextract256_imm, [HasDQI]>;
930defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
931 v4i64x_info, vextract256_extract,
932 EXTRACT_get_vextract256_imm, [HasAVX512]>;
933defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
934 v4i64x_info, vextract256_extract,
935 EXTRACT_get_vextract256_imm, [HasAVX512]>;
936defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
937 v4i64x_info, vextract256_extract,
938 EXTRACT_get_vextract256_imm, [HasAVX512]>;
939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000941def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000942 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000943 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
945 EVEX;
946
Craig Topper03b849e2016-05-21 22:50:11 +0000947def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000948 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000949 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000951 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
953//===---------------------------------------------------------------------===//
954// AVX-512 BROADCAST
955//---
Igor Breger131008f2016-05-01 08:40:00 +0000956// broadcast with a scalar argument.
957multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
958 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000959 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
960 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
961 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
962 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
963 (X86VBroadcast SrcInfo.FRC:$src),
964 DestInfo.RC:$src0)),
965 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
966 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
967 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
968 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
969 (X86VBroadcast SrcInfo.FRC:$src),
970 DestInfo.ImmAllZerosV)),
971 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
972 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000973}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000974
Craig Topper17854ec2017-08-30 07:48:39 +0000975// Split version to allow mask and broadcast node to be different types. This
976// helps support the 32x2 broadcasts.
977multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
978 X86VectorVTInfo MaskInfo,
979 X86VectorVTInfo DestInfo,
980 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000981 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +0000982 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +0000983 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +0000984 (MaskInfo.VT
985 (bitconvert
986 (DestInfo.VT
987 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +0000988 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +0000989 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000990 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +0000991 (MaskInfo.VT
992 (bitconvert
993 (DestInfo.VT (X86VBroadcast
994 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000995 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000996 }
Craig Toppere1cac152016-06-07 07:27:54 +0000997
Craig Topper17854ec2017-08-30 07:48:39 +0000998 def : Pat<(MaskInfo.VT
999 (bitconvert
1000 (DestInfo.VT (X86VBroadcast
1001 (SrcInfo.VT (scalar_to_vector
1002 (SrcInfo.ScalarLdFrag addr:$src))))))),
1003 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1004 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1005 (bitconvert
1006 (DestInfo.VT
1007 (X86VBroadcast
1008 (SrcInfo.VT (scalar_to_vector
1009 (SrcInfo.ScalarLdFrag addr:$src)))))),
1010 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001011 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001012 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1013 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1014 (bitconvert
1015 (DestInfo.VT
1016 (X86VBroadcast
1017 (SrcInfo.VT (scalar_to_vector
1018 (SrcInfo.ScalarLdFrag addr:$src)))))),
1019 MaskInfo.ImmAllZerosV)),
1020 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1021 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001022}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001023
Craig Topper17854ec2017-08-30 07:48:39 +00001024// Helper class to force mask and broadcast result to same type.
1025multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1026 X86VectorVTInfo DestInfo,
1027 X86VectorVTInfo SrcInfo> :
1028 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1029
Craig Topper80934372016-07-16 03:42:59 +00001030multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001031 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001032 let Predicates = [HasAVX512] in
1033 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1034 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1035 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001036
1037 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001038 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001039 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001040 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001041 }
1042}
1043
Craig Topper80934372016-07-16 03:42:59 +00001044multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1045 AVX512VLVectorVTInfo _> {
1046 let Predicates = [HasAVX512] in
1047 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1048 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1049 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001050
Craig Topper80934372016-07-16 03:42:59 +00001051 let Predicates = [HasVLX] in {
1052 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1053 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1054 EVEX_V256;
1055 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1056 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1057 EVEX_V128;
1058 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001059}
Craig Topper80934372016-07-16 03:42:59 +00001060defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1061 avx512vl_f32_info>;
1062defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1063 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001064
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001065def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001066 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001067def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001068 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001069
Robert Khasanovcbc57032014-12-09 16:38:41 +00001070multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001071 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001072 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001073 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001074 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001075 (ins SrcRC:$src),
1076 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001077 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001078}
1079
Guy Blank7f60c992017-08-09 17:21:01 +00001080multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1081 X86VectorVTInfo _, SDPatternOperator OpNode,
1082 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001083 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001084 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1085 (outs _.RC:$dst), (ins GR32:$src),
1086 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1087 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1088 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1089 "$src0 = $dst">, T8PD, EVEX;
1090
1091 def : Pat <(_.VT (OpNode SrcRC:$src)),
1092 (!cast<Instruction>(Name#r)
1093 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1094
1095 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1096 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1097 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1098
1099 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1100 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1101 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1102}
1103
1104multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1105 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1106 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1107 let Predicates = [prd] in
1108 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1109 Subreg>, EVEX_V512;
1110 let Predicates = [prd, HasVLX] in {
1111 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1112 SrcRC, Subreg>, EVEX_V256;
1113 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1114 SrcRC, Subreg>, EVEX_V128;
1115 }
1116}
1117
Robert Khasanovcbc57032014-12-09 16:38:41 +00001118multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001119 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001120 RegisterClass SrcRC, Predicate prd> {
1121 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001122 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001123 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001124 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1125 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001126 }
1127}
1128
Guy Blank7f60c992017-08-09 17:21:01 +00001129defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1130 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1131defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1132 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1133 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001134defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1135 X86VBroadcast, GR32, HasAVX512>;
1136defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1137 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001139def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001140 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001142 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143
Igor Breger21296d22015-10-20 11:56:42 +00001144// Provide aliases for broadcast from the same register class that
1145// automatically does the extract.
1146multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1147 X86VectorVTInfo SrcInfo> {
1148 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1149 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1150 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1151}
1152
1153multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1154 AVX512VLVectorVTInfo _, Predicate prd> {
1155 let Predicates = [prd] in {
1156 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1157 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1158 EVEX_V512;
1159 // Defined separately to avoid redefinition.
1160 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1161 }
1162 let Predicates = [prd, HasVLX] in {
1163 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1164 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1165 EVEX_V256;
1166 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1167 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001168 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001169}
1170
Igor Breger21296d22015-10-20 11:56:42 +00001171defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1172 avx512vl_i8_info, HasBWI>;
1173defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1174 avx512vl_i16_info, HasBWI>;
1175defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1176 avx512vl_i32_info, HasAVX512>;
1177defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1178 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001179
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001180multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1181 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001182 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001183 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1184 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001185 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001186 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001187}
1188
Craig Topperd6f4be92017-08-21 05:29:02 +00001189// This should be used for the AVX512DQ broadcast instructions. It disables
1190// the unmasked patterns so that we only use the DQ instructions when masking
1191// is requested.
1192multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1193 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001194 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001195 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1196 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1197 (null_frag),
1198 (_Dst.VT (X86SubVBroadcast
1199 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1200 AVX5128IBase, EVEX;
1201}
1202
Simon Pilgrim79195582017-02-21 16:41:44 +00001203let Predicates = [HasAVX512] in {
1204 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1205 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1206 (VPBROADCASTQZm addr:$src)>;
1207}
1208
Craig Topperbe351ee2016-10-01 06:01:23 +00001209let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001210 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1211 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1212 (VPBROADCASTQZ128m addr:$src)>;
1213 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1214 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001215 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1216 // This means we'll encounter truncated i32 loads; match that here.
1217 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1218 (VPBROADCASTWZ128m addr:$src)>;
1219 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1220 (VPBROADCASTWZ256m addr:$src)>;
1221 def : Pat<(v8i16 (X86VBroadcast
1222 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1223 (VPBROADCASTWZ128m addr:$src)>;
1224 def : Pat<(v16i16 (X86VBroadcast
1225 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1226 (VPBROADCASTWZ256m addr:$src)>;
1227}
1228
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001229//===----------------------------------------------------------------------===//
1230// AVX-512 BROADCAST SUBVECTORS
1231//
1232
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001233defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1234 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001235 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001236defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1237 v16f32_info, v4f32x_info>,
1238 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1239defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1240 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001241 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001242defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1243 v8f64_info, v4f64x_info>, VEX_W,
1244 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1245
Craig Topper715ad7f2016-10-16 23:29:51 +00001246let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001247def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1248 (VBROADCASTF64X4rm addr:$src)>;
1249def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1250 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001251def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1252 (VBROADCASTI64X4rm addr:$src)>;
1253def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1254 (VBROADCASTI64X4rm addr:$src)>;
1255
1256// Provide fallback in case the load node that is used in the patterns above
1257// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001258def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1259 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001260 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001261def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1262 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1263 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001264def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1265 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001266 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001267def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1268 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1269 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001270def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1271 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1272 (v16i16 VR256X:$src), 1)>;
1273def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1274 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1275 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001276
Craig Topperd6f4be92017-08-21 05:29:02 +00001277def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1278 (VBROADCASTF32X4rm addr:$src)>;
1279def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1280 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001281def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1282 (VBROADCASTI32X4rm addr:$src)>;
1283def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1284 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001285}
1286
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001287let Predicates = [HasVLX] in {
1288defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1289 v8i32x_info, v4i32x_info>,
1290 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1291defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1292 v8f32x_info, v4f32x_info>,
1293 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001294
Craig Topperd6f4be92017-08-21 05:29:02 +00001295def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1296 (VBROADCASTF32X4Z256rm addr:$src)>;
1297def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1298 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001299def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1300 (VBROADCASTI32X4Z256rm addr:$src)>;
1301def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1302 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001303
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001304// Provide fallback in case the load node that is used in the patterns above
1305// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001306def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1307 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1308 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001309def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001310 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001311 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001312def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1313 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1314 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001315def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001316 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001317 (v4i32 VR128X:$src), 1)>;
1318def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001319 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001320 (v8i16 VR128X:$src), 1)>;
1321def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001322 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001323 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001324}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001325
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001326let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001327defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001328 v4i64x_info, v2i64x_info>, VEX_W,
1329 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001330defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001331 v4f64x_info, v2f64x_info>, VEX_W,
1332 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001333}
1334
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001335let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001336defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001337 v8i64_info, v2i64x_info>, VEX_W,
1338 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001339defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001340 v16i32_info, v8i32x_info>,
1341 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001342defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001343 v8f64_info, v2f64x_info>, VEX_W,
1344 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001345defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001346 v16f32_info, v8f32x_info>,
1347 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1348}
Adam Nemet73f72e12014-06-27 00:43:38 +00001349
Igor Bregerfa798a92015-11-02 07:39:36 +00001350multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001351 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001352 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001353 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1354 _Src.info512, _Src.info128>,
1355 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001356 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001357 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1358 _Src.info256, _Src.info128>,
1359 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001360}
1361
1362multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001363 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1364 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001365
1366 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001367 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1368 _Src.info128, _Src.info128>,
1369 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001370}
1371
Craig Topper51e052f2016-10-15 16:26:02 +00001372defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1373 avx512vl_i32_info, avx512vl_i64_info>;
1374defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1375 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001376
Craig Topper52317e82017-01-15 05:47:45 +00001377let Predicates = [HasVLX] in {
1378def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1379 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1380def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1381 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1382}
1383
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001384def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001385 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001386def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1387 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1388
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001389def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001390 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001391def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1392 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394//===----------------------------------------------------------------------===//
1395// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1396//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001397multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1398 X86VectorVTInfo _, RegisterClass KRC> {
1399 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001400 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001401 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001402}
1403
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001404multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001405 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1406 let Predicates = [HasCDI] in
1407 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1408 let Predicates = [HasCDI, HasVLX] in {
1409 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1410 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1411 }
1412}
1413
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001414defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001415 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001416defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001417 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001418
1419//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001420// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001421multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001422let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001423 // The index operand in the pattern should really be an integer type. However,
1424 // if we do that and it happens to come from a bitcast, then it becomes
1425 // difficult to find the bitcast needed to convert the index to the
1426 // destination type for the passthru since it will be folded with the bitcast
1427 // of the index operand.
1428 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001429 (ins _.RC:$src2, _.RC:$src3),
1430 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001431 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001432 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433
Craig Topper4fa3b502016-09-06 06:56:59 +00001434 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001435 (ins _.RC:$src2, _.MemOp:$src3),
1436 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001437 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001438 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001439 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 }
1441}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001443 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001444 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001445 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001446 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1447 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1448 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001449 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001450 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1451 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001452}
1453
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001454multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001455 AVX512VLVectorVTInfo VTInfo> {
1456 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1457 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001458 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001459 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1460 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1461 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1462 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001463 }
1464}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001465
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001466multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001467 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001468 Predicate Prd> {
1469 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001470 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001471 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001472 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1473 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001474 }
1475}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001476
Craig Topperaad5f112015-11-30 00:13:24 +00001477defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001478 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001479defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001480 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001481defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001482 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001483 VEX_W, EVEX_CD8<16, CD8VF>;
1484defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001485 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001486 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001487defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001488 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001489defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001490 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001491
Craig Topperaad5f112015-11-30 00:13:24 +00001492// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001494 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001495let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001496 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1497 (ins IdxVT.RC:$src2, _.RC:$src3),
1498 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001499 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1500 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001501
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001502 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1503 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1504 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001505 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001506 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001507 EVEX_4V, AVX5128IBase;
1508 }
1509}
1510multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001511 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001512 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001513 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1514 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1515 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1516 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001517 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001518 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1519 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001520}
1521
1522multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001523 AVX512VLVectorVTInfo VTInfo,
1524 AVX512VLVectorVTInfo ShuffleMask> {
1525 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001526 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001527 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001528 ShuffleMask.info512>, EVEX_V512;
1529 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001530 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001531 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001532 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001533 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001534 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001535 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001536 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1537 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001538 }
1539}
1540
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001541multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001542 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001543 AVX512VLVectorVTInfo Idx,
1544 Predicate Prd> {
1545 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001546 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1547 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001548 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001549 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1550 Idx.info128>, EVEX_V128;
1551 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1552 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001553 }
1554}
1555
Craig Toppera47576f2015-11-26 20:21:29 +00001556defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001557 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001558defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001559 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001560defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1561 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1562 VEX_W, EVEX_CD8<16, CD8VF>;
1563defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1564 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1565 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001566defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001567 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001568defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001569 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001570
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001571//===----------------------------------------------------------------------===//
1572// AVX-512 - BLEND using mask
1573//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001574multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001575 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1577 (ins _.RC:$src1, _.RC:$src2),
1578 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001579 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001580 []>, EVEX_4V;
1581 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1582 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001583 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001584 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001585 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001586 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1587 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1588 !strconcat(OpcodeStr,
1589 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1590 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001591 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001592 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1593 (ins _.RC:$src1, _.MemOp:$src2),
1594 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001595 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001596 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1597 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1598 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001599 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001600 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001601 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001602 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1603 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1604 !strconcat(OpcodeStr,
1605 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1606 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1607 }
Craig Toppera74e3082017-01-07 22:20:34 +00001608 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001609}
1610multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1611
Craig Topper81f20aa2017-01-07 22:20:26 +00001612 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001613 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1614 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1615 !strconcat(OpcodeStr,
1616 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1617 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001618 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001619
1620 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1621 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1622 !strconcat(OpcodeStr,
1623 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1624 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001625 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627}
1628
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001629multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1630 AVX512VLVectorVTInfo VTInfo> {
1631 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1632 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001634 let Predicates = [HasVLX] in {
1635 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1636 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1637 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1638 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1639 }
1640}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001641
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001642multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1643 AVX512VLVectorVTInfo VTInfo> {
1644 let Predicates = [HasBWI] in
1645 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001646
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001647 let Predicates = [HasBWI, HasVLX] in {
1648 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1649 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1650 }
1651}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001654defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1655defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1656defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1657defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1658defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1659defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001660
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001661
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001662//===----------------------------------------------------------------------===//
1663// Compare Instructions
1664//===----------------------------------------------------------------------===//
1665
1666// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001667
1668multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1669
1670 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1671 (outs _.KRC:$dst),
1672 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1673 "vcmp${cc}"#_.Suffix,
1674 "$src2, $src1", "$src1, $src2",
1675 (OpNode (_.VT _.RC:$src1),
1676 (_.VT _.RC:$src2),
1677 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001678 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001679 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1680 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001681 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001682 "vcmp${cc}"#_.Suffix,
1683 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001684 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001685 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001686
1687 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1688 (outs _.KRC:$dst),
1689 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1690 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001691 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001692 (OpNodeRnd (_.VT _.RC:$src1),
1693 (_.VT _.RC:$src2),
1694 imm:$cc,
1695 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1696 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001697 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001698 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1699 (outs VK1:$dst),
1700 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1701 "vcmp"#_.Suffix,
1702 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001703 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001704 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1705 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001706 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001707 "vcmp"#_.Suffix,
1708 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1709 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1710
1711 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1712 (outs _.KRC:$dst),
1713 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1714 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001715 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001716 EVEX_4V, EVEX_B;
1717 }// let isAsmParserOnly = 1, hasSideEffects = 0
1718
1719 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001720 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001721 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1722 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1723 !strconcat("vcmp${cc}", _.Suffix,
1724 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1725 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1726 _.FRC:$src2,
1727 imm:$cc))],
1728 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001729 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1730 (outs _.KRC:$dst),
1731 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1732 !strconcat("vcmp${cc}", _.Suffix,
1733 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1734 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1735 (_.ScalarLdFrag addr:$src2),
1736 imm:$cc))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001738 }
1739}
1740
1741let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001742 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001743 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1744 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001745 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001746 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1747 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001750multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001751 X86VectorVTInfo _, bit IsCommutable> {
1752 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001754 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1755 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1756 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1758 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001759 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1760 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1761 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1762 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001764 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001765 def rrk : AVX512BI<opc, MRMSrcReg,
1766 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1767 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1768 "$dst {${mask}}, $src1, $src2}"),
1769 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1770 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1771 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772 def rmk : AVX512BI<opc, MRMSrcMem,
1773 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1774 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1775 "$dst {${mask}}, $src1, $src2}"),
1776 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1777 (OpNode (_.VT _.RC:$src1),
1778 (_.VT (bitconvert
1779 (_.LdFrag addr:$src2))))))],
1780 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781}
1782
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001783multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001784 X86VectorVTInfo _, bit IsCommutable> :
1785 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001786 def rmb : AVX512BI<opc, MRMSrcMem,
1787 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1788 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1789 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1790 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1791 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1792 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1793 def rmbk : AVX512BI<opc, MRMSrcMem,
1794 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1795 _.ScalarMemOp:$src2),
1796 !strconcat(OpcodeStr,
1797 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1798 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1799 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1800 (OpNode (_.VT _.RC:$src1),
1801 (X86VBroadcast
1802 (_.ScalarLdFrag addr:$src2)))))],
1803 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001804}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001806multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001807 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1808 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001809 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001810 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1811 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001812
1813 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001814 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1815 IsCommutable>, EVEX_V256;
1816 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1817 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001818 }
1819}
1820
1821multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1822 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001823 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001824 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001825 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1826 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001827
1828 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001829 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1830 IsCommutable>, EVEX_V256;
1831 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1832 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001833 }
1834}
1835
1836defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001837 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001838 EVEX_CD8<8, CD8VF>;
1839
1840defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001841 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001842 EVEX_CD8<16, CD8VF>;
1843
Robert Khasanovf70f7982014-09-18 14:06:55 +00001844defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001845 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001846 EVEX_CD8<32, CD8VF>;
1847
Robert Khasanovf70f7982014-09-18 14:06:55 +00001848defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001849 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001850 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1851
1852defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1853 avx512vl_i8_info, HasBWI>,
1854 EVEX_CD8<8, CD8VF>;
1855
1856defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1857 avx512vl_i16_info, HasBWI>,
1858 EVEX_CD8<16, CD8VF>;
1859
Robert Khasanovf70f7982014-09-18 14:06:55 +00001860defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001861 avx512vl_i32_info, HasAVX512>,
1862 EVEX_CD8<32, CD8VF>;
1863
Robert Khasanovf70f7982014-09-18 14:06:55 +00001864defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001865 avx512vl_i64_info, HasAVX512>,
1866 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001868
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1870 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001871 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001873 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001874 !strconcat("vpcmp${cc}", Suffix,
1875 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001876 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1877 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001878 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1879 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001880 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001881 !strconcat("vpcmp${cc}", Suffix,
1882 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001883 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1884 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001885 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001886 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00001887 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001888 def rrik : AVX512AIi8<opc, MRMSrcReg,
1889 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001890 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001891 !strconcat("vpcmp${cc}", Suffix,
1892 "\t{$src2, $src1, $dst {${mask}}|",
1893 "$dst {${mask}}, $src1, $src2}"),
1894 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1895 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001896 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001897 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001898 def rmik : AVX512AIi8<opc, MRMSrcMem,
1899 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001900 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001901 !strconcat("vpcmp${cc}", Suffix,
1902 "\t{$src2, $src1, $dst {${mask}}|",
1903 "$dst {${mask}}, $src1, $src2}"),
1904 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1905 (OpNode (_.VT _.RC:$src1),
1906 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001907 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1909
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001911 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001913 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001914 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1915 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001916 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001917 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001918 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001919 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001920 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1921 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001922 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001923 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1924 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001925 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001926 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001927 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1928 "$dst {${mask}}, $src1, $src2, $cc}"),
1929 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001930 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001931 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1932 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001933 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001934 !strconcat("vpcmp", Suffix,
1935 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1936 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001937 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938 }
1939}
1940
Robert Khasanov29e3b962014-08-27 09:34:37 +00001941multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001942 X86VectorVTInfo _> :
1943 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001944 def rmib : AVX512AIi8<opc, MRMSrcMem,
1945 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001946 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001947 !strconcat("vpcmp${cc}", Suffix,
1948 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1949 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1950 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1951 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001952 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001953 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1954 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1955 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001956 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001957 !strconcat("vpcmp${cc}", Suffix,
1958 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1959 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1960 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1961 (OpNode (_.VT _.RC:$src1),
1962 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001963 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001964 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965
Robert Khasanov29e3b962014-08-27 09:34:37 +00001966 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001967 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001968 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1969 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001970 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001971 !strconcat("vpcmp", Suffix,
1972 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1973 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1974 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1975 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1976 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001977 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 !strconcat("vpcmp", Suffix,
1979 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1980 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1981 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1982 }
1983}
1984
1985multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1986 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1987 let Predicates = [prd] in
1988 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1989
1990 let Predicates = [prd, HasVLX] in {
1991 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1992 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1993 }
1994}
1995
1996multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1997 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1998 let Predicates = [prd] in
1999 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2000 EVEX_V512;
2001
2002 let Predicates = [prd, HasVLX] in {
2003 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2004 EVEX_V256;
2005 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2006 EVEX_V128;
2007 }
2008}
2009
2010defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2011 HasBWI>, EVEX_CD8<8, CD8VF>;
2012defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2013 HasBWI>, EVEX_CD8<8, CD8VF>;
2014
2015defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2016 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2017defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2018 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2019
Robert Khasanovf70f7982014-09-18 14:06:55 +00002020defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002021 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002022defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002023 HasAVX512>, EVEX_CD8<32, CD8VF>;
2024
Robert Khasanovf70f7982014-09-18 14:06:55 +00002025defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002026 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002027defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002028 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029
Ayman Musa721d97f2017-06-27 12:08:37 +00002030
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002031multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002033 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2034 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2035 "vcmp${cc}"#_.Suffix,
2036 "$src2, $src1", "$src1, $src2",
2037 (X86cmpm (_.VT _.RC:$src1),
2038 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002039 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002040
Craig Toppere1cac152016-06-07 07:27:54 +00002041 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2042 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2043 "vcmp${cc}"#_.Suffix,
2044 "$src2, $src1", "$src1, $src2",
2045 (X86cmpm (_.VT _.RC:$src1),
2046 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2047 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002048
Craig Toppere1cac152016-06-07 07:27:54 +00002049 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2050 (outs _.KRC:$dst),
2051 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2052 "vcmp${cc}"#_.Suffix,
2053 "${src2}"##_.BroadcastStr##", $src1",
2054 "$src1, ${src2}"##_.BroadcastStr,
2055 (X86cmpm (_.VT _.RC:$src1),
2056 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2057 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002059 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002060 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2061 (outs _.KRC:$dst),
2062 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2063 "vcmp"#_.Suffix,
2064 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2065
2066 let mayLoad = 1 in {
2067 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2068 (outs _.KRC:$dst),
2069 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2070 "vcmp"#_.Suffix,
2071 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2072
2073 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2074 (outs _.KRC:$dst),
2075 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2076 "vcmp"#_.Suffix,
2077 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2078 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2079 }
Craig Topper61956982017-09-30 17:02:39 +00002080 }
2081
2082 // Patterns for selecting with loads in other operand.
2083 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2084 CommutableCMPCC:$cc),
2085 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2086 imm:$cc)>;
2087
2088 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2089 (_.VT _.RC:$src1),
2090 CommutableCMPCC:$cc)),
2091 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2092 _.RC:$src1, addr:$src2,
2093 imm:$cc)>;
2094
2095 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2096 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2097 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2098 imm:$cc)>;
2099
2100 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2101 (_.ScalarLdFrag addr:$src2)),
2102 (_.VT _.RC:$src1),
2103 CommutableCMPCC:$cc)),
2104 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2105 _.RC:$src1, addr:$src2,
2106 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002107}
2108
2109multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2110 // comparison code form (VCMP[EQ/LT/LE/...]
2111 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2112 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2113 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002114 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002115 (X86cmpmRnd (_.VT _.RC:$src1),
2116 (_.VT _.RC:$src2),
2117 imm:$cc,
2118 (i32 FROUND_NO_EXC))>, EVEX_B;
2119
2120 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2121 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2122 (outs _.KRC:$dst),
2123 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2124 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002125 "$cc, {sae}, $src2, $src1",
2126 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002127 }
2128}
2129
2130multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2131 let Predicates = [HasAVX512] in {
2132 defm Z : avx512_vcmp_common<_.info512>,
2133 avx512_vcmp_sae<_.info512>, EVEX_V512;
2134
2135 }
2136 let Predicates = [HasAVX512,HasVLX] in {
2137 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2138 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139 }
2140}
2141
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002142defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2143 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2144defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2145 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002146
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002147
Craig Topper61956982017-09-30 17:02:39 +00002148// Patterns to select fp compares with load as first operand.
2149let Predicates = [HasAVX512] in {
2150 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2151 CommutableCMPCC:$cc)),
2152 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2153
2154 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2155 CommutableCMPCC:$cc)),
2156 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2157}
2158
Asaf Badouh572bbce2015-09-20 08:46:07 +00002159// ----------------------------------------------------------------
2160// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002161//handle fpclass instruction mask = op(reg_scalar,imm)
2162// op(mem_scalar,imm)
2163multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2164 X86VectorVTInfo _, Predicate prd> {
2165 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002166 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002167 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002168 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002169 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2170 (i32 imm:$src2)))], NoItinerary>;
2171 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2172 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2173 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002174 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002175 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002176 (OpNode (_.VT _.RC:$src1),
2177 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002178 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002179 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002180 OpcodeStr##_.Suffix##
2181 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2182 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002183 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002184 (i32 imm:$src2)))], NoItinerary>;
2185 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002186 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002187 OpcodeStr##_.Suffix##
2188 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2189 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002190 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002191 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002192 }
2193}
2194
Asaf Badouh572bbce2015-09-20 08:46:07 +00002195//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2196// fpclass(reg_vec, mem_vec, imm)
2197// fpclass(reg_vec, broadcast(eltVt), imm)
2198multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2199 X86VectorVTInfo _, string mem, string broadcast>{
2200 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2201 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002202 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002203 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2204 (i32 imm:$src2)))], NoItinerary>;
2205 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2206 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2207 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002208 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002209 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002210 (OpNode (_.VT _.RC:$src1),
2211 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002212 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2213 (ins _.MemOp:$src1, i32u8imm:$src2),
2214 OpcodeStr##_.Suffix##mem#
2215 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002216 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002217 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2218 (i32 imm:$src2)))], NoItinerary>;
2219 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2220 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2221 OpcodeStr##_.Suffix##mem#
2222 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002223 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002224 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2225 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2226 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2227 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2228 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2229 _.BroadcastStr##", $dst|$dst, ${src1}"
2230 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002231 [(set _.KRC:$dst,(OpNode
2232 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002233 (_.ScalarLdFrag addr:$src1))),
2234 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2235 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2236 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2237 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2238 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2239 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002240 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2241 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002242 (_.ScalarLdFrag addr:$src1))),
2243 (i32 imm:$src2))))], NoItinerary>,
2244 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002245}
2246
Asaf Badouh572bbce2015-09-20 08:46:07 +00002247multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002248 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002249 string broadcast>{
2250 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002251 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002252 broadcast>, EVEX_V512;
2253 }
2254 let Predicates = [prd, HasVLX] in {
2255 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2256 broadcast>, EVEX_V128;
2257 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2258 broadcast>, EVEX_V256;
2259 }
2260}
2261
2262multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002263 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002264 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002265 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002266 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002267 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2268 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2269 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2270 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2271 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002272}
2273
Asaf Badouh696e8e02015-10-18 11:04:38 +00002274defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2275 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002276
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002277//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278// Mask register copy, including
2279// - copy between mask registers
2280// - load/store mask registers
2281// - copy from GPR to mask register and vice versa
2282//
2283multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2284 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002285 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002286 let hasSideEffects = 0 in
2287 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2288 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2289 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2290 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2291 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2292 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2294 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295}
2296
2297multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2298 string OpcodeStr,
2299 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002300 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002301 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002302 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002304 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305 }
2306}
2307
Robert Khasanov74acbb72014-07-23 14:49:42 +00002308let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002309 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002310 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2311 VEX, PD;
2312
2313let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002314 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002315 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002316 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002317
2318let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002319 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2320 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002321 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2322 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002323 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2324 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002325 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2326 VEX, XD, VEX_W;
2327}
2328
2329// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002330def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002331 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002332def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002333 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002334
2335def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002336 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002337def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002338 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002339
2340def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002341 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002342def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002343 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002344
2345def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002346 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002347def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2348 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002349def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002350 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002351
2352def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2353 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2354def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2355 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2356def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2357 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2358def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2359 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360
Robert Khasanov74acbb72014-07-23 14:49:42 +00002361// Load/store kreg
2362let Predicates = [HasDQI] in {
2363 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2364 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002365 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2366 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002367
2368 def : Pat<(store VK4:$src, addr:$dst),
2369 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2370 def : Pat<(store VK2:$src, addr:$dst),
2371 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002372 def : Pat<(store VK1:$src, addr:$dst),
2373 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002374
2375 def : Pat<(v2i1 (load addr:$src)),
2376 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2377 def : Pat<(v4i1 (load addr:$src)),
2378 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002379}
2380let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002381 def : Pat<(store VK1:$src, addr:$dst),
2382 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002383 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2384 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002385 def : Pat<(store VK2:$src, addr:$dst),
2386 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002387 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2388 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002389 def : Pat<(store VK4:$src, addr:$dst),
2390 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002391 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2392 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002393 def : Pat<(store VK8:$src, addr:$dst),
2394 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002395 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2396 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002397
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002398 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002399 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002400 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002401 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002402 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002403 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002404}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002405
Robert Khasanov74acbb72014-07-23 14:49:42 +00002406let Predicates = [HasAVX512] in {
2407 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002409 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002410 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002411 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2412 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002413}
2414let Predicates = [HasBWI] in {
2415 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2416 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002417 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2418 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002419 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2420 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002421 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2422 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002423}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002424
Robert Khasanov74acbb72014-07-23 14:49:42 +00002425let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002426 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2427 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2428 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002429
Simon Pilgrim64fff142017-07-16 18:37:23 +00002430 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002431 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002432
Guy Blank548e22a2017-05-19 12:35:15 +00002433 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2434 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002435
Simon Pilgrim64fff142017-07-16 18:37:23 +00002436 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002437 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002438
Simon Pilgrim64fff142017-07-16 18:37:23 +00002439 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002440 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2441 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002442
Guy Blank548e22a2017-05-19 12:35:15 +00002443 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2444 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2445 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2446 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2447 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2448 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2449 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002450
Guy Blank548e22a2017-05-19 12:35:15 +00002451 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2452 (COPY_TO_REGCLASS
2453 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2454 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2455 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2456 (COPY_TO_REGCLASS
2457 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2458 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2459 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2460 (COPY_TO_REGCLASS
2461 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2462 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465
2466// Mask unary operation
2467// - KNOT
2468multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002469 RegisterClass KRC, SDPatternOperator OpNode,
2470 Predicate prd> {
2471 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002473 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474 [(set KRC:$dst, (OpNode KRC:$src))]>;
2475}
2476
Robert Khasanov74acbb72014-07-23 14:49:42 +00002477multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2478 SDPatternOperator OpNode> {
2479 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2480 HasDQI>, VEX, PD;
2481 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2482 HasAVX512>, VEX, PS;
2483 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2484 HasBWI>, VEX, PD, VEX_W;
2485 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2486 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487}
2488
Craig Topper7b9cc142016-11-03 06:04:28 +00002489defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490
Robert Khasanov74acbb72014-07-23 14:49:42 +00002491// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002492let Predicates = [HasAVX512, NoDQI] in
2493def : Pat<(vnot VK8:$src),
2494 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2495
2496def : Pat<(vnot VK4:$src),
2497 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2498def : Pat<(vnot VK2:$src),
2499 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500
2501// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002502// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002504 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002505 Predicate prd, bit IsCommutable> {
2506 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2508 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002509 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2511}
2512
Robert Khasanov595683d2014-07-28 13:46:45 +00002513multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002514 SDPatternOperator OpNode, bit IsCommutable,
2515 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002516 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002517 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002518 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002519 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002520 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002521 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002522 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002523 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524}
2525
2526def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2527def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002528// These nodes use 'vnot' instead of 'not' to support vectors.
2529def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2530def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531
Craig Topper7b9cc142016-11-03 06:04:28 +00002532defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2533defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2534defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2535defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2536defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2537defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002538
Craig Topper7b9cc142016-11-03 06:04:28 +00002539multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2540 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002541 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2542 // for the DQI set, this type is legal and KxxxB instruction is used
2543 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002544 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002545 (COPY_TO_REGCLASS
2546 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2547 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2548
2549 // All types smaller than 8 bits require conversion anyway
2550 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2551 (COPY_TO_REGCLASS (Inst
2552 (COPY_TO_REGCLASS VK1:$src1, VK16),
2553 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002554 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002555 (COPY_TO_REGCLASS (Inst
2556 (COPY_TO_REGCLASS VK2:$src1, VK16),
2557 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002558 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002559 (COPY_TO_REGCLASS (Inst
2560 (COPY_TO_REGCLASS VK4:$src1, VK16),
2561 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002562}
2563
Craig Topper7b9cc142016-11-03 06:04:28 +00002564defm : avx512_binop_pat<and, and, KANDWrr>;
2565defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2566defm : avx512_binop_pat<or, or, KORWrr>;
2567defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2568defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002569
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002571multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2572 RegisterClass KRCSrc, Predicate prd> {
2573 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002574 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002575 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2576 (ins KRC:$src1, KRC:$src2),
2577 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2578 VEX_4V, VEX_L;
2579
2580 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2581 (!cast<Instruction>(NAME##rr)
2582 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2583 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2584 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585}
2586
Igor Bregera54a1a82015-09-08 13:10:00 +00002587defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2588defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2589defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591// Mask bit testing
2592multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002593 SDNode OpNode, Predicate prd> {
2594 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002596 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2598}
2599
Igor Breger5ea0a6812015-08-31 13:30:19 +00002600multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2601 Predicate prdW = HasAVX512> {
2602 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2603 VEX, PD;
2604 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2605 VEX, PS;
2606 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2607 VEX, PS, VEX_W;
2608 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2609 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002610}
2611
2612defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002613defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002614
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002615// Mask shift
2616multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2617 SDNode OpNode> {
2618 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002619 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002621 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2623}
2624
2625multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2626 SDNode OpNode> {
2627 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002628 VEX, TAPD, VEX_W;
2629 let Predicates = [HasDQI] in
2630 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2631 VEX, TAPD;
2632 let Predicates = [HasBWI] in {
2633 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2634 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002635 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2636 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002637 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638}
2639
Craig Topper3b7e8232017-01-30 00:06:01 +00002640defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2641defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642
Ayman Musa721d97f2017-06-27 12:08:37 +00002643multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2644def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2645 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2646 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2647 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2648
Craig Toppereb5c4112017-09-24 05:24:52 +00002649def : Pat<(v8i1 (and VK8:$mask,
2650 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2651 (COPY_TO_REGCLASS
2652 (!cast<Instruction>(InstStr##Zrrk)
2653 (COPY_TO_REGCLASS VK8:$mask, VK16),
2654 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2655 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2656 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002657}
2658
2659multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2660 AVX512VLVectorVTInfo _> {
2661def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2662 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2663 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2664 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2665 imm:$cc), VK8)>;
2666
Craig Toppereb5c4112017-09-24 05:24:52 +00002667def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2668 (_.info256.VT VR256X:$src2), imm:$cc))),
2669 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2670 (COPY_TO_REGCLASS VK8:$mask, VK16),
2671 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2672 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2673 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002674}
2675
2676let Predicates = [HasAVX512, NoVLX] in {
2677 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2678 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2679
2680 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2681 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2682 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2683}
2684
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002685// Mask setting all 0s or 1s
2686multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2687 let Predicates = [HasAVX512] in
2688 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2689 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2690 [(set KRC:$dst, (VT Val))]>;
2691}
2692
2693multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002694 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002695 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2696 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002697}
2698
2699defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2700defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2701
2702// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2703let Predicates = [HasAVX512] in {
2704 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002705 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2706 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002707 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002709 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2710 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002711 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002712}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002713
2714// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2715multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2716 RegisterClass RC, ValueType VT> {
2717 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2718 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002719
Igor Bregerf1bd7612016-03-06 07:46:03 +00002720 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002721 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002722}
Guy Blank548e22a2017-05-19 12:35:15 +00002723defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2724defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2725defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2726defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2727defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2728defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002729
2730defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2731defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2732defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2733defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2734defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2735
2736defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2737defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2738defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2739defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2740
2741defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2742defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2743defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2744
2745defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2746defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2747
2748defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002749
Igor Breger999ac752016-03-08 15:21:25 +00002750def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002751 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002752 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2753 VK2))>;
2754def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002755 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002756 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2757 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2759 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002760def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2761 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002762def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2763 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2764
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002765
Igor Breger86724082016-08-14 05:25:07 +00002766// Patterns for kmask shift
2767multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002768 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002769 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002770 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002771 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002772 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002773 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002774 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002775 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002776 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002777 RC))>;
2778}
2779
2780defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2781defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2782defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783//===----------------------------------------------------------------------===//
2784// AVX-512 - Aligned and unaligned load and store
2785//
2786
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002787
2788multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002789 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00002790 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00002791 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002792 let hasSideEffects = 0 in {
2793 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795 _.ExeDomain>, EVEX;
2796 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2797 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002799 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002800 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002801 (_.VT _.RC:$src),
2802 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002803 EVEX, EVEX_KZ;
2804
Craig Toppercb0e7492017-07-31 17:35:44 +00002805 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002806 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002807 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002808 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00002809 !if(NoRMPattern, [],
2810 [(set _.RC:$dst,
2811 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002812 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002813
Craig Topper63e2cd62017-01-14 07:50:52 +00002814 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2816 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2817 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2818 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002819 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002820 (_.VT _.RC:$src1),
2821 (_.VT _.RC:$src0))))], _.ExeDomain>,
2822 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002823 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002824 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2825 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002826 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2827 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 [(set _.RC:$dst, (_.VT
2829 (vselect _.KRCWM:$mask,
2830 (_.VT (bitconvert (ld_frag addr:$src1))),
2831 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002832 }
Craig Toppere1cac152016-06-07 07:27:54 +00002833 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002834 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2835 (ins _.KRCWM:$mask, _.MemOp:$src),
2836 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2837 "${dst} {${mask}} {z}, $src}",
2838 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2839 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2840 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002841 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002842 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2843 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2844
2845 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2846 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2847
2848 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2849 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2850 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002851}
2852
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002853multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2854 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002855 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002856 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002857 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002858 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002859
2860 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002861 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002862 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002863 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002864 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002865 }
2866}
2867
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002868multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2869 AVX512VLVectorVTInfo _,
2870 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00002871 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00002872 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002873 let Predicates = [prd] in
2874 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00002875 masked_load_unaligned, NoRMPattern,
2876 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002877
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002878 let Predicates = [prd, HasVLX] in {
2879 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00002880 masked_load_unaligned, NoRMPattern,
2881 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002882 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00002883 masked_load_unaligned, NoRMPattern,
2884 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002885 }
2886}
2887
2888multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00002889 PatFrag st_frag, PatFrag mstore, string Name,
2890 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00002891
Craig Topper99f6b622016-05-01 01:03:56 +00002892 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002893 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2894 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002895 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00002896 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2897 (ins _.KRCWM:$mask, _.RC:$src),
2898 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2899 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002900 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00002901 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002902 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002903 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002904 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002905 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00002906 }
Igor Breger81b79de2015-11-19 07:43:43 +00002907
Craig Topper2462a712017-08-01 15:31:24 +00002908 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002909 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002910 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00002911 !if(NoMRPattern, [],
2912 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
2913 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002914 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002915 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2916 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2917 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002918
2919 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2920 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2921 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002922}
2923
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002924
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002925multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002926 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00002927 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002928 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002929 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00002930 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002931
2932 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002933 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00002934 masked_store_unaligned, Name#Z256,
2935 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002936 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00002937 masked_store_unaligned, Name#Z128,
2938 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002939 }
2940}
2941
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002942multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002943 AVX512VLVectorVTInfo _, Predicate prd,
2944 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002945 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00002946 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002947 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002948
2949 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00002950 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002951 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002952 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002953 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002954 }
2955}
2956
2957defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2958 HasAVX512>,
2959 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002960 HasAVX512, "VMOVAPS">,
2961 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002962
2963defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2964 HasAVX512>,
2965 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002966 HasAVX512, "VMOVAPD">,
2967 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002968
Craig Topperc9293492016-02-26 06:50:29 +00002969defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00002970 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002971 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
2972 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002973 PS, EVEX_CD8<32, CD8VF>;
2974
Craig Topper4e7b8882016-10-03 02:00:29 +00002975defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00002976 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002977 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
2978 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002979 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002980
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002981defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2982 HasAVX512>,
2983 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002984 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002985 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002986
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002987defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2988 HasAVX512>,
2989 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002990 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002991 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002992
Craig Toppercb0e7492017-07-31 17:35:44 +00002993defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002994 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00002995 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002996 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002997
Craig Toppercb0e7492017-07-31 17:35:44 +00002998defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002999 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003000 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003001 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003002
Craig Topperc9293492016-02-26 06:50:29 +00003003defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003004 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003005 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003006 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003007 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003008
Craig Topperc9293492016-02-26 06:50:29 +00003009defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003010 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003011 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003012 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003013 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003014
Craig Topperd875d6b2016-09-29 06:07:09 +00003015// Special instructions to help with spilling when we don't have VLX. We need
3016// to load or store from a ZMM register instead. These are converted in
3017// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003018let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003019 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3020def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3021 "", []>;
3022def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3023 "", []>;
3024def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3025 "", []>;
3026def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3027 "", []>;
3028}
3029
3030let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003031def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003032 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003033def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003034 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003035def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003036 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003037def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003038 "", []>;
3039}
3040
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003041def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003042 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003043 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003044 VK8), VR512:$src)>;
3045
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003046def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003047 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003048 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003049
Craig Topper33c550c2016-05-22 00:39:30 +00003050// These patterns exist to prevent the above patterns from introducing a second
3051// mask inversion when one already exists.
3052def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3053 (bc_v8i64 (v16i32 immAllZerosV)),
3054 (v8i64 VR512:$src))),
3055 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3056def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3057 (v16i32 immAllZerosV),
3058 (v16i32 VR512:$src))),
3059 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3060
Craig Topper96ab6fd2017-01-09 04:19:34 +00003061// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3062// available. Use a 512-bit operation and extract.
3063let Predicates = [HasAVX512, NoVLX] in {
3064def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3065 (v8f32 VR256X:$src0))),
3066 (EXTRACT_SUBREG
3067 (v16f32
3068 (VMOVAPSZrrk
3069 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3070 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3071 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3072 sub_ymm)>;
3073
3074def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3075 (v8i32 VR256X:$src0))),
3076 (EXTRACT_SUBREG
3077 (v16i32
3078 (VMOVDQA32Zrrk
3079 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3080 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3081 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3082 sub_ymm)>;
3083}
3084
Craig Topper2462a712017-08-01 15:31:24 +00003085let Predicates = [HasAVX512] in {
3086 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003087 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003088 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003089 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003090 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3091 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3092 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3093 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3094 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3095}
3096
3097let Predicates = [HasVLX] in {
3098 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003099 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3100 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3101 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3102 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3103 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3104 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3105 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3106 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003107
Craig Topper2462a712017-08-01 15:31:24 +00003108 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003109 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003110 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003111 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003112 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3113 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3114 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3115 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3116 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003117}
3118
Craig Topper80075a52017-08-27 19:03:36 +00003119multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3120 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3121 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3122 (bitconvert
3123 (To.VT (extract_subvector
3124 (From.VT From.RC:$src), (iPTR 0)))),
3125 To.RC:$src0)),
3126 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3127 Cast.RC:$src0, Cast.KRCWM:$mask,
3128 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3129
3130 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3131 (bitconvert
3132 (To.VT (extract_subvector
3133 (From.VT From.RC:$src), (iPTR 0)))),
3134 Cast.ImmAllZerosV)),
3135 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3136 Cast.KRCWM:$mask,
3137 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3138}
3139
3140
Craig Topperd27386a2017-08-25 23:34:59 +00003141let Predicates = [HasVLX] in {
3142// A masked extract from the first 128-bits of a 256-bit vector can be
3143// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003144defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3145defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3146defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3147defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3148defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3149defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3150defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3151defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3152defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3153defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3154defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3155defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003156
3157// A masked extract from the first 128-bits of a 512-bit vector can be
3158// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003159defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3160defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3161defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3162defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3163defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3164defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3165defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3166defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3167defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3168defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3169defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3170defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003171
3172// A masked extract from the first 256-bits of a 512-bit vector can be
3173// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003174defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3175defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3176defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3177defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3178defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3179defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3180defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3181defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3182defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3183defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3184defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3185defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003186}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003187
3188// Move Int Doubleword to Packed Double Int
3189//
3190let ExeDomain = SSEPackedInt in {
3191def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3192 "vmovd\t{$src, $dst|$dst, $src}",
3193 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003195 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003196def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003197 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198 [(set VR128X:$dst,
3199 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003200 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003201def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003202 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003203 [(set VR128X:$dst,
3204 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003205 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003206let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3207def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3208 (ins i64mem:$src),
3209 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003210 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003211let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003212def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003213 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003214 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003216def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3217 "vmovq\t{$src, $dst|$dst, $src}",
3218 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3219 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003220def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003221 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003222 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003224def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003225 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003226 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003227 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3228 EVEX_CD8<64, CD8VT1>;
3229}
3230} // ExeDomain = SSEPackedInt
3231
3232// Move Int Doubleword to Single Scalar
3233//
3234let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3235def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3236 "vmovd\t{$src, $dst|$dst, $src}",
3237 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003238 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003239
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003240def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003241 "vmovd\t{$src, $dst|$dst, $src}",
3242 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3243 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3244} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3245
3246// Move doubleword from xmm register to r/m32
3247//
3248let ExeDomain = SSEPackedInt in {
3249def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3250 "vmovd\t{$src, $dst|$dst, $src}",
3251 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003252 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003253 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003254def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003255 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003256 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003257 [(store (i32 (extractelt (v4i32 VR128X:$src),
3258 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3259 EVEX, EVEX_CD8<32, CD8VT1>;
3260} // ExeDomain = SSEPackedInt
3261
3262// Move quadword from xmm1 register to r/m64
3263//
3264let ExeDomain = SSEPackedInt in {
3265def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3266 "vmovq\t{$src, $dst|$dst, $src}",
3267 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003268 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003269 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270 Requires<[HasAVX512, In64BitMode]>;
3271
Craig Topperc648c9b2015-12-28 06:11:42 +00003272let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3273def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3274 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003275 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003276 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277
Craig Topperc648c9b2015-12-28 06:11:42 +00003278def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3279 (ins i64mem:$dst, VR128X:$src),
3280 "vmovq\t{$src, $dst|$dst, $src}",
3281 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3282 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003283 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003284 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3285
3286let hasSideEffects = 0 in
3287def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003288 (ins VR128X:$src),
3289 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3290 EVEX, VEX_W;
3291} // ExeDomain = SSEPackedInt
3292
3293// Move Scalar Single to Double Int
3294//
3295let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3296def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3297 (ins FR32X:$src),
3298 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003299 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003300 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003301def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003302 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003303 "vmovd\t{$src, $dst|$dst, $src}",
3304 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3305 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3306} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3307
3308// Move Quadword Int to Packed Quadword Int
3309//
3310let ExeDomain = SSEPackedInt in {
3311def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3312 (ins i64mem:$src),
3313 "vmovq\t{$src, $dst|$dst, $src}",
3314 [(set VR128X:$dst,
3315 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3316 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3317} // ExeDomain = SSEPackedInt
3318
3319//===----------------------------------------------------------------------===//
3320// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321//===----------------------------------------------------------------------===//
3322
Craig Topperc7de3a12016-07-29 02:49:08 +00003323multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003324 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003325 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003326 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003327 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003328 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003329 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3330 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003331 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003332 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3333 "$dst {${mask}} {z}, $src1, $src2}"),
3334 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003335 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003336 _.ImmAllZerosV)))],
3337 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3338 let Constraints = "$src0 = $dst" in
3339 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003340 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003341 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3342 "$dst {${mask}}, $src1, $src2}"),
3343 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003344 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003345 (_.VT _.RC:$src0))))],
3346 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003347 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003348 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3349 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3350 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3351 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3352 let mayLoad = 1, hasSideEffects = 0 in {
3353 let Constraints = "$src0 = $dst" in
3354 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3355 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3356 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3357 "$dst {${mask}}, $src}"),
3358 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3359 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3360 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3361 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3362 "$dst {${mask}} {z}, $src}"),
3363 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003364 }
Craig Toppere1cac152016-06-07 07:27:54 +00003365 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3366 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3367 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3368 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003369 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003370 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3371 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3372 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3373 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003374}
3375
Asaf Badouh41ecf462015-12-06 13:26:56 +00003376defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3377 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378
Asaf Badouh41ecf462015-12-06 13:26:56 +00003379defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3380 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381
Ayman Musa46af8f92016-11-13 14:29:32 +00003382
3383multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3384 PatLeaf ZeroFP, X86VectorVTInfo _> {
3385
3386def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003387 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003388 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003389 (_.EltVT _.FRC:$src1),
3390 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003391 (!cast<Instruction>(InstrStr#rrk)
3392 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3393 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003394 (_.VT _.RC:$src0),
3395 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003396
3397def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003398 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003399 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003400 (_.EltVT _.FRC:$src1),
3401 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003402 (!cast<Instruction>(InstrStr#rrkz)
3403 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003404 (_.VT _.RC:$src0),
3405 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003406}
3407
3408multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3409 dag Mask, RegisterClass MaskRC> {
3410
3411def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003412 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003413 (_.info256.VT (insert_subvector undef,
3414 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003415 (iPTR 0))),
3416 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003417 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003418 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003419 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003420
3421}
3422
Craig Topper058f2f62017-03-28 16:35:29 +00003423multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3424 AVX512VLVectorVTInfo _,
3425 dag Mask, RegisterClass MaskRC,
3426 SubRegIndex subreg> {
3427
3428def : Pat<(masked_store addr:$dst, Mask,
3429 (_.info512.VT (insert_subvector undef,
3430 (_.info256.VT (insert_subvector undef,
3431 (_.info128.VT _.info128.RC:$src),
3432 (iPTR 0))),
3433 (iPTR 0)))),
3434 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003435 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003436 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3437
3438}
3439
Ayman Musa46af8f92016-11-13 14:29:32 +00003440multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3441 dag Mask, RegisterClass MaskRC> {
3442
3443def : Pat<(_.info128.VT (extract_subvector
3444 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003445 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003446 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003447 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003448 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003449 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003450 addr:$srcAddr)>;
3451
3452def : Pat<(_.info128.VT (extract_subvector
3453 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3454 (_.info512.VT (insert_subvector undef,
3455 (_.info256.VT (insert_subvector undef,
3456 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003457 (iPTR 0))),
3458 (iPTR 0))))),
3459 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003460 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003461 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003462 addr:$srcAddr)>;
3463
3464}
3465
Craig Topper058f2f62017-03-28 16:35:29 +00003466multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3467 AVX512VLVectorVTInfo _,
3468 dag Mask, RegisterClass MaskRC,
3469 SubRegIndex subreg> {
3470
3471def : Pat<(_.info128.VT (extract_subvector
3472 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3473 (_.info512.VT (bitconvert
3474 (v16i32 immAllZerosV))))),
3475 (iPTR 0))),
3476 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003477 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003478 addr:$srcAddr)>;
3479
3480def : Pat<(_.info128.VT (extract_subvector
3481 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3482 (_.info512.VT (insert_subvector undef,
3483 (_.info256.VT (insert_subvector undef,
3484 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3485 (iPTR 0))),
3486 (iPTR 0))))),
3487 (iPTR 0))),
3488 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003489 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003490 addr:$srcAddr)>;
3491
3492}
3493
Ayman Musa46af8f92016-11-13 14:29:32 +00003494defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3495defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3496
3497defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3498 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003499defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3500 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3501defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3502 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003503
3504defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3505 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003506defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3507 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3508defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3509 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003510
Guy Blankb169d56d2017-07-31 08:26:14 +00003511def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3512 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3513 (COPY_TO_REGCLASS
3514 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3515 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3516 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003517 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3518 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003519
Craig Topper74ed0872016-05-18 06:55:59 +00003520def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003521 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003522 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3523 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003524
Guy Blankb169d56d2017-07-31 08:26:14 +00003525def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3526 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3527 (COPY_TO_REGCLASS
3528 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3529 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3530 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003531 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3532 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003533
Craig Topper74ed0872016-05-18 06:55:59 +00003534def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003535 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003536 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3537 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003539def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003540 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003541 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3542
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003543let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003544 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003545 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003546 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3547 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3548 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003549
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003550let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003551 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3552 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003553 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003554 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3555 "$dst {${mask}}, $src1, $src2}",
3556 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3557 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003558
3559 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003560 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003561 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3562 "$dst {${mask}} {z}, $src1, $src2}",
3563 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3564 FoldGenData<"VMOVSSZrrkz">;
3565
Simon Pilgrim64fff142017-07-16 18:37:23 +00003566 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003567 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003568 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3569 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3570 FoldGenData<"VMOVSDZrr">;
3571
3572let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003573 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3574 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003575 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003576 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3577 "$dst {${mask}}, $src1, $src2}",
3578 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003579 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003580
Simon Pilgrim64fff142017-07-16 18:37:23 +00003581 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3582 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003583 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003584 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3585 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003586 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003587 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3588}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003589
3590let Predicates = [HasAVX512] in {
3591 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003593 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003595 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003597 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3598 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003599 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600
3601 // Move low f32 and clear high bits.
3602 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3603 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003604 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003605 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3606 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3607 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003608 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003609 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003610 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3611 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003612 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003613 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3614 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3615 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003616 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003617 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618
3619 let AddedComplexity = 20 in {
3620 // MOVSSrm zeros the high parts of the register; represent this
3621 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3622 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3623 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3624 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3625 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3626 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3627 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003628 def : Pat<(v4f32 (X86vzload addr:$src)),
3629 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630
3631 // MOVSDrm zeros the high parts of the register; represent this
3632 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3633 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3634 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3635 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3636 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3637 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3638 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3639 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3640 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3641 def : Pat<(v2f64 (X86vzload addr:$src)),
3642 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3643
3644 // Represent the same patterns above but in the form they appear for
3645 // 256-bit types
3646 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3647 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003648 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3650 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3651 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003652 def : Pat<(v8f32 (X86vzload addr:$src)),
3653 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003654 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3655 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3656 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003657 def : Pat<(v4f64 (X86vzload addr:$src)),
3658 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003659
3660 // Represent the same patterns above but in the form they appear for
3661 // 512-bit types
3662 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3663 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3664 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3665 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3666 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3667 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003668 def : Pat<(v16f32 (X86vzload addr:$src)),
3669 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003670 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3671 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3672 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003673 def : Pat<(v8f64 (X86vzload addr:$src)),
3674 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003675 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003676 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3677 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003678 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679
3680 // Move low f64 and clear high bits.
3681 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3682 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003683 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003684 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003685 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3686 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003687 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003688 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003689
3690 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003691 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003692 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003693 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003694 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003695 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003696
3697 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003698 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003699 addr:$dst),
3700 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003701
3702 // Shuffle with VMOVSS
3703 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003704 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
3705
3706 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
3707 (VMOVSSZrr VR128X:$src1,
3708 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003709
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003710 // Shuffle with VMOVSD
3711 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003712 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
3713
3714 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
3715 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003716
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003717 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003718 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003719 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003720 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003721}
3722
3723let AddedComplexity = 15 in
3724def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3725 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003726 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003727 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003728 (v2i64 VR128X:$src))))],
3729 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3730
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003731let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003732 let AddedComplexity = 15 in {
3733 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3734 (VMOVDI2PDIZrr GR32:$src)>;
3735
3736 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3737 (VMOV64toPQIZrr GR64:$src)>;
3738
3739 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3740 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3741 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003742
3743 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3744 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3745 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003747 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3748 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003749 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3750 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003751 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3752 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003753 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3754 (VMOVDI2PDIZrm addr:$src)>;
3755 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3756 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003757 def : Pat<(v4i32 (X86vzload addr:$src)),
3758 (VMOVDI2PDIZrm addr:$src)>;
3759 def : Pat<(v8i32 (X86vzload addr:$src)),
3760 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003761 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003762 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003763 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003764 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003765 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003766 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003767 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003768 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003769 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003771 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3772 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3773 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3774 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003775 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3776 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3777 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3778
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003779 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003780 def : Pat<(v16i32 (X86vzload addr:$src)),
3781 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003782 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003783 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003784}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003785//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003786// AVX-512 - Non-temporals
3787//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003788let SchedRW = [WriteLoad] in {
3789 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3790 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003791 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003792 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003793
Craig Topper2f90c1f2016-06-07 07:27:57 +00003794 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003795 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003796 (ins i256mem:$src),
3797 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003798 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003799 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003800
Robert Khasanoved882972014-08-13 10:46:00 +00003801 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003802 (ins i128mem:$src),
3803 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003804 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003805 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003806 }
Adam Nemetefd07852014-06-18 16:51:10 +00003807}
3808
Igor Bregerd3341f52016-01-20 13:11:47 +00003809multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3810 PatFrag st_frag = alignednontemporalstore,
3811 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003812 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003813 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003814 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003815 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3816 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003817}
3818
Igor Bregerd3341f52016-01-20 13:11:47 +00003819multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3820 AVX512VLVectorVTInfo VTInfo> {
3821 let Predicates = [HasAVX512] in
3822 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003823
Igor Bregerd3341f52016-01-20 13:11:47 +00003824 let Predicates = [HasAVX512, HasVLX] in {
3825 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3826 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003827 }
3828}
3829
Igor Bregerd3341f52016-01-20 13:11:47 +00003830defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3831defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3832defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003833
Craig Topper707c89c2016-05-08 23:43:17 +00003834let Predicates = [HasAVX512], AddedComplexity = 400 in {
3835 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3836 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3837 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3838 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3839 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3840 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003841
3842 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3843 (VMOVNTDQAZrm addr:$src)>;
3844 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3845 (VMOVNTDQAZrm addr:$src)>;
3846 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3847 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003848 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003849 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003850 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003851 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003852 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003853 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003854}
3855
Craig Topperc41320d2016-05-08 23:08:45 +00003856let Predicates = [HasVLX], AddedComplexity = 400 in {
3857 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3858 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3859 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3860 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3861 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3862 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3863
Simon Pilgrim9a896232016-06-07 13:34:24 +00003864 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3865 (VMOVNTDQAZ256rm addr:$src)>;
3866 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3867 (VMOVNTDQAZ256rm addr:$src)>;
3868 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3869 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00003870 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003871 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00003872 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003873 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00003874 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003875 (VMOVNTDQAZ256rm addr:$src)>;
3876
Craig Topperc41320d2016-05-08 23:08:45 +00003877 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3878 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3879 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3880 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3881 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3882 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003883
3884 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3885 (VMOVNTDQAZ128rm addr:$src)>;
3886 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3887 (VMOVNTDQAZ128rm addr:$src)>;
3888 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3889 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003890 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003891 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003892 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003893 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003894 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003895 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003896}
3897
Adam Nemet7f62b232014-06-10 16:39:53 +00003898//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003899// AVX-512 - Integer arithmetic
3900//
3901multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003902 X86VectorVTInfo _, OpndItins itins,
3903 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003904 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003905 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003906 "$src2, $src1", "$src1, $src2",
3907 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003908 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003909 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003910
Craig Toppere1cac152016-06-07 07:27:54 +00003911 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3912 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3913 "$src2, $src1", "$src1, $src2",
3914 (_.VT (OpNode _.RC:$src1,
3915 (bitconvert (_.LdFrag addr:$src2)))),
3916 itins.rm>,
3917 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003918}
3919
3920multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3921 X86VectorVTInfo _, OpndItins itins,
3922 bit IsCommutable = 0> :
3923 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003924 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3925 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3926 "${src2}"##_.BroadcastStr##", $src1",
3927 "$src1, ${src2}"##_.BroadcastStr,
3928 (_.VT (OpNode _.RC:$src1,
3929 (X86VBroadcast
3930 (_.ScalarLdFrag addr:$src2)))),
3931 itins.rm>,
3932 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003933}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003934
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003935multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3936 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3937 Predicate prd, bit IsCommutable = 0> {
3938 let Predicates = [prd] in
3939 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3940 IsCommutable>, EVEX_V512;
3941
3942 let Predicates = [prd, HasVLX] in {
3943 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3944 IsCommutable>, EVEX_V256;
3945 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3946 IsCommutable>, EVEX_V128;
3947 }
3948}
3949
Robert Khasanov545d1b72014-10-14 14:36:19 +00003950multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3951 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3952 Predicate prd, bit IsCommutable = 0> {
3953 let Predicates = [prd] in
3954 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3955 IsCommutable>, EVEX_V512;
3956
3957 let Predicates = [prd, HasVLX] in {
3958 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3959 IsCommutable>, EVEX_V256;
3960 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3961 IsCommutable>, EVEX_V128;
3962 }
3963}
3964
3965multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3966 OpndItins itins, Predicate prd,
3967 bit IsCommutable = 0> {
3968 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3969 itins, prd, IsCommutable>,
3970 VEX_W, EVEX_CD8<64, CD8VF>;
3971}
3972
3973multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3974 OpndItins itins, Predicate prd,
3975 bit IsCommutable = 0> {
3976 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3977 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3978}
3979
3980multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3981 OpndItins itins, Predicate prd,
3982 bit IsCommutable = 0> {
3983 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3984 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3985}
3986
3987multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3988 OpndItins itins, Predicate prd,
3989 bit IsCommutable = 0> {
3990 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3991 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3992}
3993
3994multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3995 SDNode OpNode, OpndItins itins, Predicate prd,
3996 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003997 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003998 IsCommutable>;
3999
Igor Bregerf2460112015-07-26 14:41:44 +00004000 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004001 IsCommutable>;
4002}
4003
4004multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4005 SDNode OpNode, OpndItins itins, Predicate prd,
4006 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004007 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004008 IsCommutable>;
4009
Igor Bregerf2460112015-07-26 14:41:44 +00004010 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004011 IsCommutable>;
4012}
4013
4014multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4015 bits<8> opc_d, bits<8> opc_q,
4016 string OpcodeStr, SDNode OpNode,
4017 OpndItins itins, bit IsCommutable = 0> {
4018 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4019 itins, HasAVX512, IsCommutable>,
4020 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4021 itins, HasBWI, IsCommutable>;
4022}
4023
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004024multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004025 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004026 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4027 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004028 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004029 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004030 "$src2, $src1","$src1, $src2",
4031 (_Dst.VT (OpNode
4032 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004033 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004034 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004035 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004036 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4037 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4038 "$src2, $src1", "$src1, $src2",
4039 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4040 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004041 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004042 AVX512BIBase, EVEX_4V;
4043
4044 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004045 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004046 OpcodeStr,
4047 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004048 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004049 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4050 (_Brdct.VT (X86VBroadcast
4051 (_Brdct.ScalarLdFrag addr:$src2)))))),
4052 itins.rm>,
4053 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054}
4055
Robert Khasanov545d1b72014-10-14 14:36:19 +00004056defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4057 SSE_INTALU_ITINS_P, 1>;
4058defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4059 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004060defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4061 SSE_INTALU_ITINS_P, HasBWI, 1>;
4062defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4063 SSE_INTALU_ITINS_P, HasBWI, 0>;
4064defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004065 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004066defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004067 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004068defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004069 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004070defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004071 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004072defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004073 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004074defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004075 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004076defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004077 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004078defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004079 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004080defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004081 SSE_INTALU_ITINS_P, HasBWI, 1>;
4082
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004083multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004084 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4085 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4086 let Predicates = [prd] in
4087 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4088 _SrcVTInfo.info512, _DstVTInfo.info512,
4089 v8i64_info, IsCommutable>,
4090 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4091 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004092 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004093 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004094 v4i64x_info, IsCommutable>,
4095 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004096 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004097 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004098 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004099 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4100 }
Michael Liao66233b72015-08-06 09:06:20 +00004101}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004102
4103defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004104 avx512vl_i32_info, avx512vl_i64_info,
4105 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004106defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004107 avx512vl_i32_info, avx512vl_i64_info,
4108 X86pmuludq, HasAVX512, 1>;
4109defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4110 avx512vl_i8_info, avx512vl_i8_info,
4111 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004112
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004113multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4114 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004115 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4116 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4117 OpcodeStr,
4118 "${src2}"##_Src.BroadcastStr##", $src1",
4119 "$src1, ${src2}"##_Src.BroadcastStr,
4120 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4121 (_Src.VT (X86VBroadcast
4122 (_Src.ScalarLdFrag addr:$src2))))))>,
4123 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004124}
4125
Michael Liao66233b72015-08-06 09:06:20 +00004126multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4127 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004128 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004129 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004130 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004131 "$src2, $src1","$src1, $src2",
4132 (_Dst.VT (OpNode
4133 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004134 (_Src.VT _Src.RC:$src2))),
4135 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004136 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004137 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4138 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4139 "$src2, $src1", "$src1, $src2",
4140 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4141 (bitconvert (_Src.LdFrag addr:$src2))))>,
4142 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004143}
4144
4145multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4146 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004147 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004148 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4149 v32i16_info>,
4150 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4151 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004152 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004153 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4154 v16i16x_info>,
4155 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4156 v16i16x_info>, EVEX_V256;
4157 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4158 v8i16x_info>,
4159 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4160 v8i16x_info>, EVEX_V128;
4161 }
4162}
4163multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4164 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004165 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004166 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4167 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004168 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004169 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4170 v32i8x_info>, EVEX_V256;
4171 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4172 v16i8x_info>, EVEX_V128;
4173 }
4174}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004175
4176multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4177 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004178 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004179 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004180 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004181 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004182 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004183 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004184 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004185 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004186 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004187 }
4188}
4189
Craig Topperb6da6542016-05-01 17:38:32 +00004190defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4191defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4192defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4193defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004194
Craig Topper5acb5a12016-05-01 06:24:57 +00004195defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4196 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4197defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004198 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004199
Igor Bregerf2460112015-07-26 14:41:44 +00004200defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004201 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004202defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004203 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004204defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004205 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004206
Igor Bregerf2460112015-07-26 14:41:44 +00004207defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004208 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004209defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004210 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004211defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004212 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004213
Igor Bregerf2460112015-07-26 14:41:44 +00004214defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004215 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004216defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004217 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004218defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004219 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004220
Igor Bregerf2460112015-07-26 14:41:44 +00004221defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004222 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004223defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004224 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004225defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004226 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004227
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004228// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4229let Predicates = [HasDQI, NoVLX] in {
4230 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4231 (EXTRACT_SUBREG
4232 (VPMULLQZrr
4233 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4234 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4235 sub_ymm)>;
4236
4237 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4238 (EXTRACT_SUBREG
4239 (VPMULLQZrr
4240 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4241 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4242 sub_xmm)>;
4243}
4244
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004246// AVX-512 Logical Instructions
4247//===----------------------------------------------------------------------===//
4248
Craig Topperafce0ba2017-08-30 16:38:33 +00004249// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4250// be set to null_frag for 32-bit elements.
4251multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4252 SDPatternOperator OpNode,
4253 SDNode OpNodeMsk, X86VectorVTInfo _,
4254 bit IsCommutable = 0> {
4255 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004256 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4257 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4258 "$src2, $src1", "$src1, $src2",
4259 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4260 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004261 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4262 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004263 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004264 AVX512BIBase, EVEX_4V;
4265
Craig Topperafce0ba2017-08-30 16:38:33 +00004266 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004267 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4268 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4269 "$src2, $src1", "$src1, $src2",
4270 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4271 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004272 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004273 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004274 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004275 AVX512BIBase, EVEX_4V;
4276}
4277
Craig Topperafce0ba2017-08-30 16:38:33 +00004278// OpNodeMsk is the OpNode to use where element size is important. So use
4279// for all of the broadcast patterns.
4280multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4281 SDPatternOperator OpNode,
4282 SDNode OpNodeMsk, X86VectorVTInfo _,
4283 bit IsCommutable = 0> :
4284 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004285 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4286 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4287 "${src2}"##_.BroadcastStr##", $src1",
4288 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004289 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004290 (bitconvert
4291 (_.VT (X86VBroadcast
4292 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004293 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004294 (bitconvert
4295 (_.VT (X86VBroadcast
4296 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004297 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004298 AVX512BIBase, EVEX_4V, EVEX_B;
4299}
4300
Craig Topperafce0ba2017-08-30 16:38:33 +00004301multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4302 SDPatternOperator OpNode,
4303 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004304 bit IsCommutable = 0> {
4305 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004306 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004307 IsCommutable>, EVEX_V512;
4308
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004309 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004310 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4311 VTInfo.info256, IsCommutable>, EVEX_V256;
4312 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4313 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004314 }
4315}
4316
Craig Topperabe80cc2016-08-28 06:06:28 +00004317multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004318 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004319 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4320 avx512vl_i64_info, IsCommutable>,
4321 VEX_W, EVEX_CD8<64, CD8VF>;
4322 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4323 avx512vl_i32_info, IsCommutable>,
4324 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004325}
4326
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004327defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4328defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4329defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4330defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331
4332//===----------------------------------------------------------------------===//
4333// AVX-512 FP arithmetic
4334//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004335multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4336 SDNode OpNode, SDNode VecNode, OpndItins itins,
4337 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004338 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004339 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4340 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4341 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004342 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4343 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004344 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004345
4346 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004347 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004348 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004349 (_.VT (VecNode _.RC:$src1,
4350 _.ScalarIntMemCPat:$src2,
4351 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004352 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004353 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004354 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004355 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004356 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4357 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004358 itins.rr> {
4359 let isCommutable = IsCommutable;
4360 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004361 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004362 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004363 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4364 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004365 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004366 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004367 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368}
4369
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004370multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004371 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004372 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004373 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4374 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4375 "$rc, $src2, $src1", "$src1, $src2, $rc",
4376 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004377 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004378 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004380multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004381 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4382 OpndItins itins, bit IsCommutable> {
4383 let ExeDomain = _.ExeDomain in {
4384 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4385 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4386 "$src2, $src1", "$src1, $src2",
4387 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4388 itins.rr>;
4389
4390 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4391 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4392 "$src2, $src1", "$src1, $src2",
4393 (_.VT (VecNode _.RC:$src1,
4394 _.ScalarIntMemCPat:$src2)),
4395 itins.rm>;
4396
4397 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4398 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4399 (ins _.FRC:$src1, _.FRC:$src2),
4400 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4401 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4402 itins.rr> {
4403 let isCommutable = IsCommutable;
4404 }
4405 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4406 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4407 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4408 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4409 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4410 }
4411
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004412 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4413 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004414 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004415 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004416 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004417 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004418}
4419
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004420multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4421 SDNode VecNode,
4422 SizeItins itins, bit IsCommutable> {
4423 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4424 itins.s, IsCommutable>,
4425 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4426 itins.s, IsCommutable>,
4427 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4428 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4429 itins.d, IsCommutable>,
4430 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4431 itins.d, IsCommutable>,
4432 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4433}
4434
4435multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004436 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004437 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004438 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4439 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004440 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004441 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4442 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004443 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4444}
Craig Topper8783bbb2017-02-24 07:21:10 +00004445defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4446defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4447defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4448defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4449defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004450 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004451defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004452 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004453
4454// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4455// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4456multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4457 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004458 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004459 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4460 (ins _.FRC:$src1, _.FRC:$src2),
4461 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4462 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004463 itins.rr> {
4464 let isCommutable = 1;
4465 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004466 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4467 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4468 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4469 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4470 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4471 }
4472}
4473defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4474 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4475 EVEX_CD8<32, CD8VT1>;
4476
4477defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4478 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4479 EVEX_CD8<64, CD8VT1>;
4480
4481defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4482 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4483 EVEX_CD8<32, CD8VT1>;
4484
4485defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4486 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4487 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004488
Craig Topper375aa902016-12-19 00:42:28 +00004489multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004490 X86VectorVTInfo _, OpndItins itins,
4491 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004492 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004493 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4494 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4495 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004496 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4497 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004498 let mayLoad = 1 in {
4499 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4500 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4501 "$src2, $src1", "$src1, $src2",
4502 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4503 EVEX_4V;
4504 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4505 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4506 "${src2}"##_.BroadcastStr##", $src1",
4507 "$src1, ${src2}"##_.BroadcastStr,
4508 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4509 (_.ScalarLdFrag addr:$src2)))),
4510 itins.rm>, EVEX_4V, EVEX_B;
4511 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004512 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004513}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004514
Craig Topper375aa902016-12-19 00:42:28 +00004515multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004516 X86VectorVTInfo _> {
4517 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004518 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4519 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4520 "$rc, $src2, $src1", "$src1, $src2, $rc",
4521 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4522 EVEX_4V, EVEX_B, EVEX_RC;
4523}
4524
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004525
Craig Topper375aa902016-12-19 00:42:28 +00004526multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004527 X86VectorVTInfo _> {
4528 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004529 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4530 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4531 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4532 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4533 EVEX_4V, EVEX_B;
4534}
4535
Craig Topper375aa902016-12-19 00:42:28 +00004536multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004537 Predicate prd, SizeItins itins,
4538 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004539 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004540 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004541 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004542 EVEX_CD8<32, CD8VF>;
4543 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004544 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004545 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004546 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004547
Robert Khasanov595e5982014-10-29 15:43:02 +00004548 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004549 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004550 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004551 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004552 EVEX_CD8<32, CD8VF>;
4553 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004554 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004555 EVEX_CD8<32, CD8VF>;
4556 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004557 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004558 EVEX_CD8<64, CD8VF>;
4559 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004560 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004561 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004562 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004563}
4564
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004565multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004566 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004567 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004568 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004569 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4570}
4571
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004572multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004573 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004574 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004575 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004576 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4577}
4578
Craig Topper9433f972016-08-02 06:16:53 +00004579defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4580 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004581 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004582defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4583 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004584 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004585defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004586 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004587defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004588 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004589defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4590 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004591 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004592defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4593 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004594 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004595let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004596 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4597 SSE_ALU_ITINS_P, 1>;
4598 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4599 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004600}
Craig Topper375aa902016-12-19 00:42:28 +00004601defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004602 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004603defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004604 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004605defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004606 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004607defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004608 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004609
Craig Topper8f6827c2016-08-31 05:37:52 +00004610// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004611multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4612 X86VectorVTInfo _, Predicate prd> {
4613let Predicates = [prd] in {
4614 // Masked register-register logical operations.
4615 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4616 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4617 _.RC:$src0)),
4618 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4619 _.RC:$src1, _.RC:$src2)>;
4620 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4621 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4622 _.ImmAllZerosV)),
4623 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4624 _.RC:$src2)>;
4625 // Masked register-memory logical operations.
4626 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4627 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4628 (load addr:$src2)))),
4629 _.RC:$src0)),
4630 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4631 _.RC:$src1, addr:$src2)>;
4632 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4633 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4634 _.ImmAllZerosV)),
4635 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4636 addr:$src2)>;
4637 // Register-broadcast logical operations.
4638 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4639 (bitconvert (_.VT (X86VBroadcast
4640 (_.ScalarLdFrag addr:$src2)))))),
4641 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4642 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4643 (bitconvert
4644 (_.i64VT (OpNode _.RC:$src1,
4645 (bitconvert (_.VT
4646 (X86VBroadcast
4647 (_.ScalarLdFrag addr:$src2))))))),
4648 _.RC:$src0)),
4649 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4650 _.RC:$src1, addr:$src2)>;
4651 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4652 (bitconvert
4653 (_.i64VT (OpNode _.RC:$src1,
4654 (bitconvert (_.VT
4655 (X86VBroadcast
4656 (_.ScalarLdFrag addr:$src2))))))),
4657 _.ImmAllZerosV)),
4658 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4659 _.RC:$src1, addr:$src2)>;
4660}
Craig Topper8f6827c2016-08-31 05:37:52 +00004661}
4662
Craig Topper45d65032016-09-02 05:29:13 +00004663multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4664 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4665 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4666 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4667 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4668 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4669 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004670}
4671
Craig Topper45d65032016-09-02 05:29:13 +00004672defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4673defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4674defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4675defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4676
Craig Topper2baef8f2016-12-18 04:17:00 +00004677let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004678 // Use packed logical operations for scalar ops.
4679 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4680 (COPY_TO_REGCLASS (VANDPDZ128rr
4681 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4682 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4683 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4684 (COPY_TO_REGCLASS (VORPDZ128rr
4685 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4686 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4687 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4688 (COPY_TO_REGCLASS (VXORPDZ128rr
4689 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4690 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4691 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4692 (COPY_TO_REGCLASS (VANDNPDZ128rr
4693 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4694 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4695
4696 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4697 (COPY_TO_REGCLASS (VANDPSZ128rr
4698 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4699 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4700 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4701 (COPY_TO_REGCLASS (VORPSZ128rr
4702 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4703 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4704 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4705 (COPY_TO_REGCLASS (VXORPSZ128rr
4706 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4707 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4708 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4709 (COPY_TO_REGCLASS (VANDNPSZ128rr
4710 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4711 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4712}
4713
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004714multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4715 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004716 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004717 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4718 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4719 "$src2, $src1", "$src1, $src2",
4720 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004721 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4722 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4723 "$src2, $src1", "$src1, $src2",
4724 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4725 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4726 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4727 "${src2}"##_.BroadcastStr##", $src1",
4728 "$src1, ${src2}"##_.BroadcastStr,
4729 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4730 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4731 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004732 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004733}
4734
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004735multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4736 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004737 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004738 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4739 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4740 "$src2, $src1", "$src1, $src2",
4741 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004742 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4743 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4744 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004745 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004746 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4747 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004748 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004749}
4750
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004751multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004752 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004753 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4754 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004755 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004756 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4757 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004758 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4759 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004760 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004761 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4762 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004763 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4764
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004765 // Define only if AVX512VL feature is present.
4766 let Predicates = [HasVLX] in {
4767 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4768 EVEX_V128, EVEX_CD8<32, CD8VF>;
4769 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4770 EVEX_V256, EVEX_CD8<32, CD8VF>;
4771 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4772 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4773 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4774 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4775 }
4776}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004777defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004778
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004779//===----------------------------------------------------------------------===//
4780// AVX-512 VPTESTM instructions
4781//===----------------------------------------------------------------------===//
4782
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004783multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4784 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004785 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004786 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4787 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4788 "$src2, $src1", "$src1, $src2",
4789 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4790 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004791 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4792 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4793 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004794 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004795 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4796 EVEX_4V,
4797 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004798}
4799
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004800multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4801 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004802 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4803 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4804 "${src2}"##_.BroadcastStr##", $src1",
4805 "$src1, ${src2}"##_.BroadcastStr,
4806 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4807 (_.ScalarLdFrag addr:$src2))))>,
4808 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004809}
Igor Bregerfca0a342016-01-28 13:19:25 +00004810
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004811// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004812multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4813 X86VectorVTInfo _, string Suffix> {
4814 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4815 (_.KVT (COPY_TO_REGCLASS
4816 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004817 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004818 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004819 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004820 _.RC:$src2, _.SubRegIdx)),
4821 _.KRC))>;
4822}
4823
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004824multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004825 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004826 let Predicates = [HasAVX512] in
4827 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4828 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4829
4830 let Predicates = [HasAVX512, HasVLX] in {
4831 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4832 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4833 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4834 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4835 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004836 let Predicates = [HasAVX512, NoVLX] in {
4837 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4838 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004839 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004840}
4841
4842multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4843 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004844 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004845 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004846 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004847}
4848
4849multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4850 SDNode OpNode> {
4851 let Predicates = [HasBWI] in {
4852 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4853 EVEX_V512, VEX_W;
4854 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4855 EVEX_V512;
4856 }
4857 let Predicates = [HasVLX, HasBWI] in {
4858
4859 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4860 EVEX_V256, VEX_W;
4861 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4862 EVEX_V128, VEX_W;
4863 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4864 EVEX_V256;
4865 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4866 EVEX_V128;
4867 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004868
Igor Bregerfca0a342016-01-28 13:19:25 +00004869 let Predicates = [HasAVX512, NoVLX] in {
4870 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4871 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4872 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4873 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004874 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004875
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004876}
4877
4878multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4879 SDNode OpNode> :
4880 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4881 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4882
4883defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4884defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004885
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004886
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004887//===----------------------------------------------------------------------===//
4888// AVX-512 Shift instructions
4889//===----------------------------------------------------------------------===//
4890multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004891 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004892 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004893 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004894 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004895 "$src2, $src1", "$src1, $src2",
4896 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004897 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004898 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004899 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004900 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004901 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4902 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004903 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004904 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004905}
4906
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004907multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4908 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004909 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004910 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4911 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4912 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4913 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004914 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004915}
4916
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004917multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004918 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004919 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004920 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004921 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4922 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4923 "$src2, $src1", "$src1, $src2",
4924 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004925 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004926 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4927 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4928 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004929 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004930 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004931 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004932 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004933}
4934
Cameron McInally5fb084e2014-12-11 17:13:05 +00004935multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004936 ValueType SrcVT, PatFrag bc_frag,
4937 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4938 let Predicates = [prd] in
4939 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4940 VTInfo.info512>, EVEX_V512,
4941 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4942 let Predicates = [prd, HasVLX] in {
4943 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4944 VTInfo.info256>, EVEX_V256,
4945 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4946 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4947 VTInfo.info128>, EVEX_V128,
4948 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4949 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004950}
4951
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004952multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4953 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004954 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004955 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004956 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004957 avx512vl_i64_info, HasAVX512>, VEX_W;
4958 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4959 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004960}
4961
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004962multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4963 string OpcodeStr, SDNode OpNode,
4964 AVX512VLVectorVTInfo VTInfo> {
4965 let Predicates = [HasAVX512] in
4966 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4967 VTInfo.info512>,
4968 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4969 VTInfo.info512>, EVEX_V512;
4970 let Predicates = [HasAVX512, HasVLX] in {
4971 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4972 VTInfo.info256>,
4973 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4974 VTInfo.info256>, EVEX_V256;
4975 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4976 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004977 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004978 VTInfo.info128>, EVEX_V128;
4979 }
4980}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004981
Michael Liao66233b72015-08-06 09:06:20 +00004982multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004983 Format ImmFormR, Format ImmFormM,
4984 string OpcodeStr, SDNode OpNode> {
4985 let Predicates = [HasBWI] in
4986 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4987 v32i16_info>, EVEX_V512;
4988 let Predicates = [HasVLX, HasBWI] in {
4989 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4990 v16i16x_info>, EVEX_V256;
4991 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4992 v8i16x_info>, EVEX_V128;
4993 }
4994}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004995
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004996multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4997 Format ImmFormR, Format ImmFormM,
4998 string OpcodeStr, SDNode OpNode> {
4999 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5000 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5001 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5002 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5003}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005004
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005005defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005006 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005007
5008defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005009 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005010
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005011defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005012 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005013
Michael Zuckerman298a6802016-01-13 12:39:33 +00005014defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005015defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005016
5017defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5018defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5019defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005020
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005021// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5022let Predicates = [HasAVX512, NoVLX] in {
5023 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5024 (EXTRACT_SUBREG (v8i64
5025 (VPSRAQZrr
5026 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5027 VR128X:$src2)), sub_ymm)>;
5028
5029 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5030 (EXTRACT_SUBREG (v8i64
5031 (VPSRAQZrr
5032 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5033 VR128X:$src2)), sub_xmm)>;
5034
5035 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5036 (EXTRACT_SUBREG (v8i64
5037 (VPSRAQZri
5038 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5039 imm:$src2)), sub_ymm)>;
5040
5041 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5042 (EXTRACT_SUBREG (v8i64
5043 (VPSRAQZri
5044 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5045 imm:$src2)), sub_xmm)>;
5046}
5047
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005048//===-------------------------------------------------------------------===//
5049// Variable Bit Shifts
5050//===-------------------------------------------------------------------===//
5051multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005052 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005053 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005054 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5055 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5056 "$src2, $src1", "$src1, $src2",
5057 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005058 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005059 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5060 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5061 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005062 (_.VT (OpNode _.RC:$src1,
5063 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005064 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005065 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005066 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005067}
5068
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005069multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5070 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005071 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005072 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5073 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5074 "${src2}"##_.BroadcastStr##", $src1",
5075 "$src1, ${src2}"##_.BroadcastStr,
5076 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5077 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005078 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005079 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5080}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005081
Cameron McInally5fb084e2014-12-11 17:13:05 +00005082multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5083 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005084 let Predicates = [HasAVX512] in
5085 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5086 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5087
5088 let Predicates = [HasAVX512, HasVLX] in {
5089 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5090 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5091 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5092 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5093 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005094}
5095
5096multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5097 SDNode OpNode> {
5098 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005099 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005100 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005101 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005102}
5103
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005104// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005105multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5106 SDNode OpNode, list<Predicate> p> {
5107 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005108 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005109 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005110 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005111 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005112 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5113 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5114 sub_ymm)>;
5115
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005116 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005117 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005118 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005119 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005120 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5121 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5122 sub_xmm)>;
5123 }
5124}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005125multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5126 SDNode OpNode> {
5127 let Predicates = [HasBWI] in
5128 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5129 EVEX_V512, VEX_W;
5130 let Predicates = [HasVLX, HasBWI] in {
5131
5132 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5133 EVEX_V256, VEX_W;
5134 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5135 EVEX_V128, VEX_W;
5136 }
5137}
5138
5139defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005140 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005141
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005142defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005143 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005144
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005145defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005146 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5147
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005148defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5149defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005150
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005151defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5152defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5153defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5154defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5155
Craig Topper05629d02016-07-24 07:32:45 +00005156// Special handing for handling VPSRAV intrinsics.
5157multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5158 list<Predicate> p> {
5159 let Predicates = p in {
5160 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5161 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5162 _.RC:$src2)>;
5163 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5164 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5165 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005166 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5167 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5168 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5169 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5170 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5171 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5172 _.RC:$src0)),
5173 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5174 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005175 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5176 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5177 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5178 _.RC:$src1, _.RC:$src2)>;
5179 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5180 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5181 _.ImmAllZerosV)),
5182 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5183 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005184 }
5185}
5186
5187multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5188 list<Predicate> p> :
5189 avx512_var_shift_int_lowering<InstrStr, _, p> {
5190 let Predicates = p in {
5191 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5192 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5193 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5194 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005195 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5196 (X86vsrav _.RC:$src1,
5197 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5198 _.RC:$src0)),
5199 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5200 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005201 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5202 (X86vsrav _.RC:$src1,
5203 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5204 _.ImmAllZerosV)),
5205 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5206 _.RC:$src1, addr:$src2)>;
5207 }
5208}
5209
5210defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5211defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5212defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5213defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5214defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5215defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5216defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5217defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5218defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5219
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005220
5221// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5222let Predicates = [HasAVX512, NoVLX] in {
5223 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5224 (EXTRACT_SUBREG (v8i64
5225 (VPROLVQZrr
5226 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5227 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5228 sub_xmm)>;
5229 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5230 (EXTRACT_SUBREG (v8i64
5231 (VPROLVQZrr
5232 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5233 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5234 sub_ymm)>;
5235
5236 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5237 (EXTRACT_SUBREG (v16i32
5238 (VPROLVDZrr
5239 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5240 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5241 sub_xmm)>;
5242 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5243 (EXTRACT_SUBREG (v16i32
5244 (VPROLVDZrr
5245 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5246 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5247 sub_ymm)>;
5248
5249 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5250 (EXTRACT_SUBREG (v8i64
5251 (VPROLQZri
5252 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5253 imm:$src2)), sub_xmm)>;
5254 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5255 (EXTRACT_SUBREG (v8i64
5256 (VPROLQZri
5257 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5258 imm:$src2)), sub_ymm)>;
5259
5260 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5261 (EXTRACT_SUBREG (v16i32
5262 (VPROLDZri
5263 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5264 imm:$src2)), sub_xmm)>;
5265 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5266 (EXTRACT_SUBREG (v16i32
5267 (VPROLDZri
5268 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5269 imm:$src2)), sub_ymm)>;
5270}
5271
5272// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5273let Predicates = [HasAVX512, NoVLX] in {
5274 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5275 (EXTRACT_SUBREG (v8i64
5276 (VPRORVQZrr
5277 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5278 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5279 sub_xmm)>;
5280 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5281 (EXTRACT_SUBREG (v8i64
5282 (VPRORVQZrr
5283 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5284 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5285 sub_ymm)>;
5286
5287 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5288 (EXTRACT_SUBREG (v16i32
5289 (VPRORVDZrr
5290 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5291 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5292 sub_xmm)>;
5293 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5294 (EXTRACT_SUBREG (v16i32
5295 (VPRORVDZrr
5296 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5297 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5298 sub_ymm)>;
5299
5300 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5301 (EXTRACT_SUBREG (v8i64
5302 (VPRORQZri
5303 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5304 imm:$src2)), sub_xmm)>;
5305 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5306 (EXTRACT_SUBREG (v8i64
5307 (VPRORQZri
5308 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5309 imm:$src2)), sub_ymm)>;
5310
5311 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5312 (EXTRACT_SUBREG (v16i32
5313 (VPRORDZri
5314 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5315 imm:$src2)), sub_xmm)>;
5316 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5317 (EXTRACT_SUBREG (v16i32
5318 (VPRORDZri
5319 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5320 imm:$src2)), sub_ymm)>;
5321}
5322
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005323//===-------------------------------------------------------------------===//
5324// 1-src variable permutation VPERMW/D/Q
5325//===-------------------------------------------------------------------===//
5326multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5327 AVX512VLVectorVTInfo _> {
5328 let Predicates = [HasAVX512] in
5329 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5330 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5331
5332 let Predicates = [HasAVX512, HasVLX] in
5333 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5334 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5335}
5336
5337multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5338 string OpcodeStr, SDNode OpNode,
5339 AVX512VLVectorVTInfo VTInfo> {
5340 let Predicates = [HasAVX512] in
5341 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5342 VTInfo.info512>,
5343 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5344 VTInfo.info512>, EVEX_V512;
5345 let Predicates = [HasAVX512, HasVLX] in
5346 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5347 VTInfo.info256>,
5348 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5349 VTInfo.info256>, EVEX_V256;
5350}
5351
Michael Zuckermand9cac592016-01-19 17:07:43 +00005352multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5353 Predicate prd, SDNode OpNode,
5354 AVX512VLVectorVTInfo _> {
5355 let Predicates = [prd] in
5356 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5357 EVEX_V512 ;
5358 let Predicates = [HasVLX, prd] in {
5359 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5360 EVEX_V256 ;
5361 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5362 EVEX_V128 ;
5363 }
5364}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005365
Michael Zuckermand9cac592016-01-19 17:07:43 +00005366defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5367 avx512vl_i16_info>, VEX_W;
5368defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5369 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005370
5371defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5372 avx512vl_i32_info>;
5373defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5374 avx512vl_i64_info>, VEX_W;
5375defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5376 avx512vl_f32_info>;
5377defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5378 avx512vl_f64_info>, VEX_W;
5379
5380defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5381 X86VPermi, avx512vl_i64_info>,
5382 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5383defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5384 X86VPermi, avx512vl_f64_info>,
5385 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005386//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005387// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005388//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005389
Igor Breger78741a12015-10-04 07:20:41 +00005390multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5391 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5392 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5393 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5394 "$src2, $src1", "$src1, $src2",
5395 (_.VT (OpNode _.RC:$src1,
5396 (Ctrl.VT Ctrl.RC:$src2)))>,
5397 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005398 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5399 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5400 "$src2, $src1", "$src1, $src2",
5401 (_.VT (OpNode
5402 _.RC:$src1,
5403 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5404 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5405 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5406 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5407 "${src2}"##_.BroadcastStr##", $src1",
5408 "$src1, ${src2}"##_.BroadcastStr,
5409 (_.VT (OpNode
5410 _.RC:$src1,
5411 (Ctrl.VT (X86VBroadcast
5412 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5413 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005414}
5415
5416multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5417 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5418 let Predicates = [HasAVX512] in {
5419 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5420 Ctrl.info512>, EVEX_V512;
5421 }
5422 let Predicates = [HasAVX512, HasVLX] in {
5423 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5424 Ctrl.info128>, EVEX_V128;
5425 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5426 Ctrl.info256>, EVEX_V256;
5427 }
5428}
5429
5430multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5431 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5432
5433 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5434 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5435 X86VPermilpi, _>,
5436 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005437}
5438
Craig Topper05948fb2016-08-02 05:11:15 +00005439let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005440defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5441 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005442let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005443defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5444 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005445//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005446// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5447//===----------------------------------------------------------------------===//
5448
5449defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005450 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005451 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5452defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005453 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005454defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005455 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005456
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005457multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5458 let Predicates = [HasBWI] in
5459 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5460
5461 let Predicates = [HasVLX, HasBWI] in {
5462 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5463 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5464 }
5465}
5466
5467defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5468
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005469//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005470// Move Low to High and High to Low packed FP Instructions
5471//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005472def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5473 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005474 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005475 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5476 IIC_SSE_MOV_LH>, EVEX_4V;
5477def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5478 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005479 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005480 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5481 IIC_SSE_MOV_LH>, EVEX_4V;
5482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005483//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005484// VMOVHPS/PD VMOVLPS Instructions
5485// All patterns was taken from SSS implementation.
5486//===----------------------------------------------------------------------===//
5487multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5488 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005489 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005490 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5491 (ins _.RC:$src1, f64mem:$src2),
5492 !strconcat(OpcodeStr,
5493 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5494 [(set _.RC:$dst,
5495 (OpNode _.RC:$src1,
5496 (_.VT (bitconvert
5497 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5498 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005499}
5500
5501defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5502 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005503defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005504 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5505defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5506 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5507defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5508 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5509
5510let Predicates = [HasAVX512] in {
5511 // VMOVHPS patterns
5512 def : Pat<(X86Movlhps VR128X:$src1,
5513 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5514 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5515 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005516 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005517 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5518 // VMOVHPD patterns
5519 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005520 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5521 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5522 // VMOVLPS patterns
5523 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5524 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005525 // VMOVLPD patterns
5526 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5527 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005528 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5529 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5530 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5531}
5532
Igor Bregerb6b27af2015-11-10 07:09:07 +00005533def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5534 (ins f64mem:$dst, VR128X:$src),
5535 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005536 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005537 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5538 (bc_v2f64 (v4f32 VR128X:$src))),
5539 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5540 EVEX, EVEX_CD8<32, CD8VT2>;
5541def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5542 (ins f64mem:$dst, VR128X:$src),
5543 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005544 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005545 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5546 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5547 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5548def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5549 (ins f64mem:$dst, VR128X:$src),
5550 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005551 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005552 (iPTR 0))), addr:$dst)],
5553 IIC_SSE_MOV_LH>,
5554 EVEX, EVEX_CD8<32, CD8VT2>;
5555def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5556 (ins f64mem:$dst, VR128X:$src),
5557 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005558 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005559 (iPTR 0))), addr:$dst)],
5560 IIC_SSE_MOV_LH>,
5561 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005562
Igor Bregerb6b27af2015-11-10 07:09:07 +00005563let Predicates = [HasAVX512] in {
5564 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005565 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005566 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5567 (iPTR 0))), addr:$dst),
5568 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5569 // VMOVLPS patterns
5570 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5571 addr:$src1),
5572 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005573 // VMOVLPD patterns
5574 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5575 addr:$src1),
5576 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005577}
5578//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005579// FMA - Fused Multiply Operations
5580//
Adam Nemet26371ce2014-10-24 00:02:55 +00005581
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005582multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005583 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005584 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005585 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005586 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005587 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005588 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005589 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590
Craig Toppere1cac152016-06-07 07:27:54 +00005591 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5592 (ins _.RC:$src2, _.MemOp:$src3),
5593 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005594 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005595 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005596
Craig Toppere1cac152016-06-07 07:27:54 +00005597 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5598 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5599 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5600 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005601 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005602 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005603 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005604 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005605}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005606
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005607multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005608 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005609 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005610 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005611 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5612 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005613 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005614 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005615}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005616
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005617multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005618 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5619 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005620 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005621 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5622 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5623 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005624 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005625 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005626 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005627 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005628 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005629 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005630 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005631}
5632
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005633multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005634 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005635 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005636 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005637 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005638 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005639}
5640
Craig Topperaf0b9922017-09-04 06:59:50 +00005641defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005642defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5643defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5644defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5645defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5646defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5647
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005648
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005649multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005650 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005651 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005652 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5653 (ins _.RC:$src2, _.RC:$src3),
5654 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005655 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005656 AVX512FMA3Base;
5657
Craig Toppere1cac152016-06-07 07:27:54 +00005658 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5659 (ins _.RC:$src2, _.MemOp:$src3),
5660 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005661 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005662 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005663
Craig Toppere1cac152016-06-07 07:27:54 +00005664 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5665 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5666 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5667 "$src2, ${src3}"##_.BroadcastStr,
5668 (_.VT (OpNode _.RC:$src2,
5669 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005670 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005671 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005672}
5673
5674multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005675 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005676 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005677 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5678 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5679 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005680 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
5681 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005682 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005683}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005684
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005685multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005686 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5687 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005688 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005689 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5690 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5691 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005692 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005693 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005694 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005695 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005696 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005697 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005698 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005699}
5700
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005701multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005702 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005703 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005704 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005705 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005706 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005707}
5708
Craig Topperaf0b9922017-09-04 06:59:50 +00005709defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005710defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5711defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5712defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5713defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5714defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5715
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005716multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005717 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005718 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005719 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005720 (ins _.RC:$src2, _.RC:$src3),
5721 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005722 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005723 AVX512FMA3Base;
5724
Craig Topper69e22782017-09-04 07:35:05 +00005725 // Pattern is 312 order so that the load is in a different place from the
5726 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005727 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005728 (ins _.RC:$src2, _.MemOp:$src3),
5729 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00005730 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005731 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005732
Craig Topper69e22782017-09-04 07:35:05 +00005733 // Pattern is 312 order so that the load is in a different place from the
5734 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005735 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005736 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5737 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5738 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00005739 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5740 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005741 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005742}
5743
5744multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005745 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005746 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005747 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005748 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5749 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005750 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
5751 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005752 AVX512FMA3Base, EVEX_B, EVEX_RC;
5753}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005754
5755multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005756 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5757 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005758 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005759 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5760 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5761 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005762 }
5763 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005764 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005765 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005766 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005767 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5768 }
5769}
5770
5771multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005772 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005773 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005774 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005775 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005776 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005777}
5778
Craig Topperaf0b9922017-09-04 06:59:50 +00005779defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005780defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5781defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5782defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5783defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5784defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005785
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005786// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00005787multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5788 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00005789 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00005790let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00005791 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5792 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00005793 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005794
Craig Toppere1cac152016-06-07 07:27:54 +00005795 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005796 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005797 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005798
5799 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5800 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00005801 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
5802 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00005803
Craig Toppereafdbec2016-08-13 06:48:41 +00005804 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005805 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5806 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5807 !strconcat(OpcodeStr,
5808 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00005809 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00005810 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5811 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5812 !strconcat(OpcodeStr,
5813 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5814 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005815 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00005816}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00005817}
Igor Breger15820b02015-07-01 13:24:28 +00005818
5819multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005820 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5821 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005822 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00005823 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00005824 // Operands for intrinsic are in 123 order to preserve passthu
5825 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00005826 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
5827 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005828 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005829 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005830 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005831 (i32 imm:$rc))),
5832 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5833 _.FRC:$src3))),
5834 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00005835 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00005836
Craig Topperb16598d2017-09-01 07:58:16 +00005837 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
5838 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
5839 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005840 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005841 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005842 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005843 (i32 imm:$rc))),
5844 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5845 _.FRC:$src1))),
5846 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00005847 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00005848
Craig Toppereec768b2017-09-06 03:35:58 +00005849 // One pattern is 312 order so that the load is in a different place from the
5850 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00005851 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00005852 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00005853 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005854 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00005855 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00005856 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5857 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00005858 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
5859 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00005860 }
Igor Breger15820b02015-07-01 13:24:28 +00005861}
5862
5863multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005864 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5865 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005866 let Predicates = [HasAVX512] in {
5867 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005868 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5869 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005870 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005871 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5872 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005873 }
5874}
5875
Craig Topperaf0b9922017-09-04 06:59:50 +00005876defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00005877 X86FmaddRnds3>;
5878defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5879 X86FmsubRnds3>;
5880defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5881 X86FnmaddRnds1, X86FnmaddRnds3>;
5882defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5883 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005884
5885//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005886// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5887//===----------------------------------------------------------------------===//
5888let Constraints = "$src1 = $dst" in {
5889multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5890 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00005891 // NOTE: The SDNode have the multiply operands first with the add last.
5892 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00005893 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00005894 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5895 (ins _.RC:$src2, _.RC:$src3),
5896 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00005897 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00005898 AVX512FMA3Base;
5899
Craig Toppere1cac152016-06-07 07:27:54 +00005900 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5901 (ins _.RC:$src2, _.MemOp:$src3),
5902 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00005903 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00005904 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005905
Craig Toppere1cac152016-06-07 07:27:54 +00005906 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5907 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5908 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5909 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00005910 (OpNode _.RC:$src2,
5911 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5912 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00005913 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00005914 }
Asaf Badouh655822a2016-01-25 11:14:24 +00005915}
5916} // Constraints = "$src1 = $dst"
5917
5918multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5919 AVX512VLVectorVTInfo _> {
5920 let Predicates = [HasIFMA] in {
5921 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5922 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5923 }
5924 let Predicates = [HasVLX, HasIFMA] in {
5925 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5926 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5927 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5928 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5929 }
5930}
5931
5932defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5933 avx512vl_i64_info>, VEX_W;
5934defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5935 avx512vl_i64_info>, VEX_W;
5936
5937//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005938// AVX-512 Scalar convert from sign integer to float/double
5939//===----------------------------------------------------------------------===//
5940
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005941multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5942 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5943 PatFrag ld_frag, string asm> {
5944 let hasSideEffects = 0 in {
5945 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5946 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005947 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005948 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005949 let mayLoad = 1 in
5950 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5951 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005952 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005953 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005954 } // hasSideEffects = 0
5955 let isCodeGenOnly = 1 in {
5956 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5957 (ins DstVT.RC:$src1, SrcRC:$src2),
5958 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5959 [(set DstVT.RC:$dst,
5960 (OpNode (DstVT.VT DstVT.RC:$src1),
5961 SrcRC:$src2,
5962 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5963
5964 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5965 (ins DstVT.RC:$src1, x86memop:$src2),
5966 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5967 [(set DstVT.RC:$dst,
5968 (OpNode (DstVT.VT DstVT.RC:$src1),
5969 (ld_frag addr:$src2),
5970 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5971 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005972}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005973
Igor Bregerabe4a792015-06-14 12:44:55 +00005974multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005975 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005976 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5977 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005978 !strconcat(asm,
5979 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005980 [(set DstVT.RC:$dst,
5981 (OpNode (DstVT.VT DstVT.RC:$src1),
5982 SrcRC:$src2,
5983 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5984}
5985
5986multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005987 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5988 PatFrag ld_frag, string asm> {
5989 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5990 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5991 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005992}
5993
Andrew Trick15a47742013-10-09 05:11:10 +00005994let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005995defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005996 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5997 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005998defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005999 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6000 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006001defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006002 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6003 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006004defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006005 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6006 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006007
Craig Topper8f85ad12016-11-14 02:46:58 +00006008def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6009 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6010def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6011 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6012
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006013def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6014 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6015def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006016 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006017def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6018 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6019def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006020 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006021
6022def : Pat<(f32 (sint_to_fp GR32:$src)),
6023 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6024def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006025 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006026def : Pat<(f64 (sint_to_fp GR32:$src)),
6027 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6028def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006029 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6030
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006031defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006032 v4f32x_info, i32mem, loadi32,
6033 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006034defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006035 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6036 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006037defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006038 i32mem, loadi32, "cvtusi2sd{l}">,
6039 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006040defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006041 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6042 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006043
Craig Topper8f85ad12016-11-14 02:46:58 +00006044def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6045 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6046def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6047 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6048
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006049def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6050 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6051def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6052 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6053def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6054 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6055def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6056 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6057
6058def : Pat<(f32 (uint_to_fp GR32:$src)),
6059 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6060def : Pat<(f32 (uint_to_fp GR64:$src)),
6061 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6062def : Pat<(f64 (uint_to_fp GR32:$src)),
6063 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6064def : Pat<(f64 (uint_to_fp GR64:$src)),
6065 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006066}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006067
6068//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006069// AVX-512 Scalar convert from float/double to integer
6070//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006071multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6072 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006073 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006074 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006075 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006076 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6077 EVEX, VEX_LIG;
6078 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6079 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006080 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006081 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006082 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006083 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006084 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006085 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006086 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006087 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006088 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006089}
Asaf Badouh2744d212015-09-20 14:31:19 +00006090
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006091// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006092defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006093 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006094 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006095defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006096 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006097 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006098defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006099 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006100 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006101defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006102 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006103 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006104defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006105 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006106 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006107defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006108 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006109 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006110defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006111 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006112 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006113defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006114 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006115 EVEX_CD8<64, CD8VT1>;
6116
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006117// The SSE version of these instructions are disabled for AVX512.
6118// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6119let Predicates = [HasAVX512] in {
6120 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006121 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006122 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6123 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006124 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006125 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006126 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6127 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006128 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006129 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006130 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6131 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006132 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006133 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006134 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6135 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006136} // HasAVX512
6137
Craig Topperac941b92016-09-25 16:33:53 +00006138let Predicates = [HasAVX512] in {
6139 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6140 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6141 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6142 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6143 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6144 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6145 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6146 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6147 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6148 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6149 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6150 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6151 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6152 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6153 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6154 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6155 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6156 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6157 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6158 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6159} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006160
Elad Cohen0c260102017-01-11 09:11:48 +00006161// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6162// which produce unnecessary vmovs{s,d} instructions
6163let Predicates = [HasAVX512] in {
6164def : Pat<(v4f32 (X86Movss
6165 (v4f32 VR128X:$dst),
6166 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6167 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6168
6169def : Pat<(v4f32 (X86Movss
6170 (v4f32 VR128X:$dst),
6171 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6172 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6173
6174def : Pat<(v2f64 (X86Movsd
6175 (v2f64 VR128X:$dst),
6176 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6177 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6178
6179def : Pat<(v2f64 (X86Movsd
6180 (v2f64 VR128X:$dst),
6181 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6182 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6183} // Predicates = [HasAVX512]
6184
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006185// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006186multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6187 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006188 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006189let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006190 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006191 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6192 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006193 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006194 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006195 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6196 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006197 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006198 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006199 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006200 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006201
Igor Bregerc59b3a22016-08-03 10:58:05 +00006202 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6203 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6204 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6205 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6206 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006207 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6208 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006209
Craig Toppere1cac152016-06-07 07:27:54 +00006210 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006211 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6212 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6213 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6214 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6215 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6216 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6217 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6218 (i32 FROUND_NO_EXC)))]>,
6219 EVEX,VEX_LIG , EVEX_B;
6220 let mayLoad = 1, hasSideEffects = 0 in
6221 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006222 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006223 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6224 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006225
Craig Toppere1cac152016-06-07 07:27:54 +00006226 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006227} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006228}
6229
Asaf Badouh2744d212015-09-20 14:31:19 +00006230
Igor Bregerc59b3a22016-08-03 10:58:05 +00006231defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6232 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006233 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006234defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6235 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006236 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006237defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6238 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006239 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006240defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6241 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006242 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6243
Igor Bregerc59b3a22016-08-03 10:58:05 +00006244defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6245 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006246 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006247defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6248 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006249 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006250defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6251 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006252 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006253defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6254 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006255 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6256let Predicates = [HasAVX512] in {
6257 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006258 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006259 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6260 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006261 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006262 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006263 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6264 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006265 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006266 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006267 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6268 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006269 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006270 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006271 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6272 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006273} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006274//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006275// AVX-512 Convert form float to double and back
6276//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006277multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6278 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006279 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006280 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006281 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006282 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006283 (_Src.VT _Src.RC:$src2),
6284 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006285 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006286 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006287 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006288 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006289 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006290 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006291 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006292 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006293
Craig Topperd2011e32017-02-25 18:43:42 +00006294 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6295 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6296 (ins _.FRC:$src1, _Src.FRC:$src2),
6297 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6298 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6299 let mayLoad = 1 in
6300 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6301 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6302 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6303 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6304 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006305}
6306
Asaf Badouh2744d212015-09-20 14:31:19 +00006307// Scalar Coversion with SAE - suppress all exceptions
6308multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6309 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006310 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006311 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006312 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006313 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006314 (_Src.VT _Src.RC:$src2),
6315 (i32 FROUND_NO_EXC)))>,
6316 EVEX_4V, VEX_LIG, EVEX_B;
6317}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006318
Asaf Badouh2744d212015-09-20 14:31:19 +00006319// Scalar Conversion with rounding control (RC)
6320multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6321 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006322 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006323 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006324 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006325 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006326 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6327 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6328 EVEX_B, EVEX_RC;
6329}
Craig Toppera02e3942016-09-23 06:24:43 +00006330multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006331 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006332 X86VectorVTInfo _dst> {
6333 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006334 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006335 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006336 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006337 }
6338}
6339
Craig Toppera02e3942016-09-23 06:24:43 +00006340multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006341 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006342 X86VectorVTInfo _dst> {
6343 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006344 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006345 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006346 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006347 }
6348}
Craig Toppera02e3942016-09-23 06:24:43 +00006349defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006350 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006351defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006352 X86fpextRnd,f32x_info, f64x_info >;
6353
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006354def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006355 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006356 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006357def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006358 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006359 Requires<[HasAVX512]>;
6360
6361def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006362 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006363 Requires<[HasAVX512, OptForSize]>;
6364
Asaf Badouh2744d212015-09-20 14:31:19 +00006365def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006366 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006367 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006368
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006369def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006370 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006371 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006372
6373def : Pat<(v4f32 (X86Movss
6374 (v4f32 VR128X:$dst),
6375 (v4f32 (scalar_to_vector
6376 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006377 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006378 Requires<[HasAVX512]>;
6379
6380def : Pat<(v2f64 (X86Movsd
6381 (v2f64 VR128X:$dst),
6382 (v2f64 (scalar_to_vector
6383 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006384 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006385 Requires<[HasAVX512]>;
6386
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006387//===----------------------------------------------------------------------===//
6388// AVX-512 Vector convert from signed/unsigned integer to float/double
6389// and from float/double to signed/unsigned integer
6390//===----------------------------------------------------------------------===//
6391
6392multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6393 X86VectorVTInfo _Src, SDNode OpNode,
6394 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006395 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006396
6397 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6398 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6399 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6400
6401 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006402 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006403 (_.VT (OpNode (_Src.VT
6404 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6405
6406 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006407 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006408 "${src}"##Broadcast, "${src}"##Broadcast,
6409 (_.VT (OpNode (_Src.VT
6410 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6411 ))>, EVEX, EVEX_B;
6412}
6413// Coversion with SAE - suppress all exceptions
6414multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6415 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6416 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6417 (ins _Src.RC:$src), OpcodeStr,
6418 "{sae}, $src", "$src, {sae}",
6419 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6420 (i32 FROUND_NO_EXC)))>,
6421 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006422}
6423
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006424// Conversion with rounding control (RC)
6425multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6426 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6427 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6428 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6429 "$rc, $src", "$src, $rc",
6430 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6431 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006432}
6433
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006434// Extend Float to Double
6435multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6436 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006437 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006438 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6439 X86vfpextRnd>, EVEX_V512;
6440 }
6441 let Predicates = [HasVLX] in {
6442 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006443 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006444 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006445 EVEX_V256;
6446 }
6447}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006448
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006449// Truncate Double to Float
6450multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6451 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006452 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006453 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6454 X86vfproundRnd>, EVEX_V512;
6455 }
6456 let Predicates = [HasVLX] in {
6457 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6458 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006459 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006460 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006461
6462 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6463 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6464 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6465 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6466 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6467 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6468 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6469 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006470 }
6471}
6472
6473defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6474 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6475defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6476 PS, EVEX_CD8<32, CD8VH>;
6477
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006478def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6479 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006480
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006481let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006482 let AddedComplexity = 15 in
6483 def : Pat<(X86vzmovl (v2f64 (bitconvert
6484 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6485 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006486 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6487 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006488 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6489 (VCVTPS2PDZ256rm addr:$src)>;
6490}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006491
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006492// Convert Signed/Unsigned Doubleword to Double
6493multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6494 SDNode OpNode128> {
6495 // No rounding in this op
6496 let Predicates = [HasAVX512] in
6497 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6498 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006499
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006500 let Predicates = [HasVLX] in {
6501 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006502 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6504 EVEX_V256;
6505 }
6506}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006507
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508// Convert Signed/Unsigned Doubleword to Float
6509multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6510 SDNode OpNodeRnd> {
6511 let Predicates = [HasAVX512] in
6512 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6513 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6514 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006515
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006516 let Predicates = [HasVLX] in {
6517 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6518 EVEX_V128;
6519 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6520 EVEX_V256;
6521 }
6522}
6523
6524// Convert Float to Signed/Unsigned Doubleword with truncation
6525multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6526 SDNode OpNode, SDNode OpNodeRnd> {
6527 let Predicates = [HasAVX512] in {
6528 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6529 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6530 OpNodeRnd>, EVEX_V512;
6531 }
6532 let Predicates = [HasVLX] in {
6533 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6534 EVEX_V128;
6535 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6536 EVEX_V256;
6537 }
6538}
6539
6540// Convert Float to Signed/Unsigned Doubleword
6541multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6542 SDNode OpNode, SDNode OpNodeRnd> {
6543 let Predicates = [HasAVX512] in {
6544 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6545 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6546 OpNodeRnd>, EVEX_V512;
6547 }
6548 let Predicates = [HasVLX] in {
6549 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6550 EVEX_V128;
6551 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6552 EVEX_V256;
6553 }
6554}
6555
6556// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006557multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6558 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006559 let Predicates = [HasAVX512] in {
6560 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6561 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6562 OpNodeRnd>, EVEX_V512;
6563 }
6564 let Predicates = [HasVLX] in {
6565 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006566 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006567 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6568 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006569 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6570 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006571 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6572 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006573
6574 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6575 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6576 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6577 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6578 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6579 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6580 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6581 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006582 }
6583}
6584
6585// Convert Double to Signed/Unsigned Doubleword
6586multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6587 SDNode OpNode, SDNode OpNodeRnd> {
6588 let Predicates = [HasAVX512] in {
6589 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6590 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6591 OpNodeRnd>, EVEX_V512;
6592 }
6593 let Predicates = [HasVLX] in {
6594 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6595 // memory forms of these instructions in Asm Parcer. They have the same
6596 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6597 // due to the same reason.
6598 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6599 "{1to2}", "{x}">, EVEX_V128;
6600 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6601 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006602
6603 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6604 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6605 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6606 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6607 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6608 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6609 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6610 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006611 }
6612}
6613
6614// Convert Double to Signed/Unsigned Quardword
6615multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6616 SDNode OpNode, SDNode OpNodeRnd> {
6617 let Predicates = [HasDQI] in {
6618 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6619 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6620 OpNodeRnd>, EVEX_V512;
6621 }
6622 let Predicates = [HasDQI, HasVLX] in {
6623 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6624 EVEX_V128;
6625 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6626 EVEX_V256;
6627 }
6628}
6629
6630// Convert Double to Signed/Unsigned Quardword with truncation
6631multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6632 SDNode OpNode, SDNode OpNodeRnd> {
6633 let Predicates = [HasDQI] in {
6634 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6635 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6636 OpNodeRnd>, EVEX_V512;
6637 }
6638 let Predicates = [HasDQI, HasVLX] in {
6639 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6640 EVEX_V128;
6641 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6642 EVEX_V256;
6643 }
6644}
6645
6646// Convert Signed/Unsigned Quardword to Double
6647multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6648 SDNode OpNode, SDNode OpNodeRnd> {
6649 let Predicates = [HasDQI] in {
6650 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6651 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6652 OpNodeRnd>, EVEX_V512;
6653 }
6654 let Predicates = [HasDQI, HasVLX] in {
6655 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6656 EVEX_V128;
6657 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6658 EVEX_V256;
6659 }
6660}
6661
6662// Convert Float to Signed/Unsigned Quardword
6663multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6664 SDNode OpNode, SDNode OpNodeRnd> {
6665 let Predicates = [HasDQI] in {
6666 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6667 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6668 OpNodeRnd>, EVEX_V512;
6669 }
6670 let Predicates = [HasDQI, HasVLX] in {
6671 // Explicitly specified broadcast string, since we take only 2 elements
6672 // from v4f32x_info source
6673 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006674 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006675 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6676 EVEX_V256;
6677 }
6678}
6679
6680// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006681multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6682 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006683 let Predicates = [HasDQI] in {
6684 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6685 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6686 OpNodeRnd>, EVEX_V512;
6687 }
6688 let Predicates = [HasDQI, HasVLX] in {
6689 // Explicitly specified broadcast string, since we take only 2 elements
6690 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006691 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006692 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006693 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6694 EVEX_V256;
6695 }
6696}
6697
6698// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006699multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6700 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006701 let Predicates = [HasDQI] in {
6702 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6703 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6704 OpNodeRnd>, EVEX_V512;
6705 }
6706 let Predicates = [HasDQI, HasVLX] in {
6707 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6708 // memory forms of these instructions in Asm Parcer. They have the same
6709 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6710 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006711 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006712 "{1to2}", "{x}">, EVEX_V128;
6713 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6714 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006715
6716 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6717 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6718 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6719 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6720 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6721 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6722 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6723 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006724 }
6725}
6726
Simon Pilgrima3af7962016-11-24 12:13:46 +00006727defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006728 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006729
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006730defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6731 X86VSintToFpRnd>,
6732 PS, EVEX_CD8<32, CD8VF>;
6733
6734defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006735 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006736 XS, EVEX_CD8<32, CD8VF>;
6737
Simon Pilgrima3af7962016-11-24 12:13:46 +00006738defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006739 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006740 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6741
6742defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006743 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006744 EVEX_CD8<32, CD8VF>;
6745
Craig Topperf334ac192016-11-09 07:48:51 +00006746defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006747 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006748 EVEX_CD8<64, CD8VF>;
6749
Simon Pilgrima3af7962016-11-24 12:13:46 +00006750defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006751 XS, EVEX_CD8<32, CD8VH>;
6752
6753defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6754 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006755 EVEX_CD8<32, CD8VF>;
6756
Craig Topper19e04b62016-05-19 06:13:58 +00006757defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6758 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006759
Craig Topper19e04b62016-05-19 06:13:58 +00006760defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6761 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006762 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006763
Craig Topper19e04b62016-05-19 06:13:58 +00006764defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6765 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006766 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006767defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6768 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006769 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006770
Craig Topper19e04b62016-05-19 06:13:58 +00006771defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6772 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006773 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006774
Craig Topper19e04b62016-05-19 06:13:58 +00006775defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6776 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006777
Craig Topper19e04b62016-05-19 06:13:58 +00006778defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6779 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006780 PD, EVEX_CD8<64, CD8VF>;
6781
Craig Topper19e04b62016-05-19 06:13:58 +00006782defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6783 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006784
6785defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006786 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006787 PD, EVEX_CD8<64, CD8VF>;
6788
Craig Toppera39b6502016-12-10 06:02:48 +00006789defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006790 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006791
6792defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006793 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006794 PD, EVEX_CD8<64, CD8VF>;
6795
Craig Toppera39b6502016-12-10 06:02:48 +00006796defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006797 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006798
6799defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006800 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006801
6802defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006803 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006804
Simon Pilgrima3af7962016-11-24 12:13:46 +00006805defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006806 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006807
Simon Pilgrima3af7962016-11-24 12:13:46 +00006808defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006809 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006810
Craig Toppere38c57a2015-11-27 05:44:02 +00006811let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006812def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006813 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006814 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6815 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006816
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006817def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6818 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006819 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6820 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006821
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006822def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6823 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006824 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6825 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006826
Simon Pilgrima3af7962016-11-24 12:13:46 +00006827def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006828 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6829 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6830 VR128X:$src, sub_xmm)))), sub_xmm)>;
6831
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006832def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6833 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006834 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6835 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006836
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006837def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6838 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006839 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6840 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006841
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006842def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6843 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006844 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6845 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006846
Simon Pilgrima3af7962016-11-24 12:13:46 +00006847def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006848 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6849 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6850 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006851}
6852
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006853let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006854 let AddedComplexity = 15 in {
6855 def : Pat<(X86vzmovl (v2i64 (bitconvert
6856 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006857 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006858 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6859 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006860 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006861 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006862 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006863 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006864 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006865 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006866 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006867 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006868}
6869
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006870let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006871 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006872 (VCVTPD2PSZrm addr:$src)>;
6873 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6874 (VCVTPS2PDZrm addr:$src)>;
6875}
6876
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006877let Predicates = [HasDQI, HasVLX] in {
6878 let AddedComplexity = 15 in {
6879 def : Pat<(X86vzmovl (v2f64 (bitconvert
6880 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006881 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006882 def : Pat<(X86vzmovl (v2f64 (bitconvert
6883 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006884 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006885 }
6886}
6887
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006888let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006889def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6890 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6891 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6892 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6893
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006894def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6895 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6896 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6897 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6898
6899def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6900 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6901 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6902 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6903
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006904def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6905 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6906 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6907 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6908
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006909def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6910 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6911 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6912 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6913
6914def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6915 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6916 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6917 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6918
6919def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6920 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6921 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6922 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6923
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006924def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6925 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6926 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6927 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6928
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006929def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6930 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6931 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6932 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6933
6934def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6935 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6936 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6937 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6938
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006939def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6940 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6941 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6942 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6943
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006944def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6945 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6946 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6947 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6948}
6949
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006950//===----------------------------------------------------------------------===//
6951// Half precision conversion instructions
6952//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006953multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006954 X86MemOperand x86memop, PatFrag ld_frag> {
6955 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6956 "vcvtph2ps", "$src", "$src",
6957 (X86cvtph2ps (_src.VT _src.RC:$src),
6958 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006959 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6960 "vcvtph2ps", "$src", "$src",
6961 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6962 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006963}
6964
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006965multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006966 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6967 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6968 (X86cvtph2ps (_src.VT _src.RC:$src),
6969 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6970
6971}
6972
6973let Predicates = [HasAVX512] in {
6974 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006975 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006976 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6977 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006978 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006979 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6980 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6981 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6982 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006983}
6984
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006985multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006986 X86MemOperand x86memop> {
6987 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006988 (ins _src.RC:$src1, i32u8imm:$src2),
6989 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006990 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006991 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00006992 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006993 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6994 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6995 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6996 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006997 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006998 addr:$dst)]>;
6999 let hasSideEffects = 0, mayStore = 1 in
7000 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7001 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7002 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7003 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007004}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007005multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007006 let hasSideEffects = 0 in
7007 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7008 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007009 (ins _src.RC:$src1, i32u8imm:$src2),
7010 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007011 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007012}
7013let Predicates = [HasAVX512] in {
7014 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7015 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7016 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7017 let Predicates = [HasVLX] in {
7018 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7019 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007020 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007021 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7022 }
7023}
Asaf Badouh2489f352015-12-02 08:17:51 +00007024
Craig Topper9820e342016-09-20 05:44:47 +00007025// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007026let Predicates = [HasVLX] in {
7027 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7028 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7029 // configurations we support (the default). However, falling back to MXCSR is
7030 // more consistent with other instructions, which are always controlled by it.
7031 // It's encoded as 0b100.
7032 def : Pat<(fp_to_f16 FR32X:$src),
7033 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7034 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7035
7036 def : Pat<(f16_to_fp GR16:$src),
7037 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7038 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7039
7040 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7041 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7042 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7043}
7044
Craig Topper9820e342016-09-20 05:44:47 +00007045// Patterns for matching float to half-float conversion when AVX512 is supported
7046// but F16C isn't. In that case we have to use 512-bit vectors.
7047let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7048 def : Pat<(fp_to_f16 FR32X:$src),
7049 (i16 (EXTRACT_SUBREG
7050 (VMOVPDI2DIZrr
7051 (v8i16 (EXTRACT_SUBREG
7052 (VCVTPS2PHZrr
7053 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7054 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7055 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7056
7057 def : Pat<(f16_to_fp GR16:$src),
7058 (f32 (COPY_TO_REGCLASS
7059 (v4f32 (EXTRACT_SUBREG
7060 (VCVTPH2PSZrr
7061 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7062 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7063 sub_xmm)), sub_xmm)), FR32X))>;
7064
7065 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7066 (f32 (COPY_TO_REGCLASS
7067 (v4f32 (EXTRACT_SUBREG
7068 (VCVTPH2PSZrr
7069 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7070 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7071 sub_xmm), 4)), sub_xmm)), FR32X))>;
7072}
7073
Asaf Badouh2489f352015-12-02 08:17:51 +00007074// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007075multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007076 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007077 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007078 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7079 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007080 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007081 Sched<[WriteFAdd]>;
7082}
7083
7084let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007085 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007086 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007087 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007088 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007089 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007090 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007091 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007092 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7093}
7094
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007095let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7096 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007097 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007098 EVEX_CD8<32, CD8VT1>;
7099 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007100 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007101 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7102 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007103 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007104 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007105 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007106 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007107 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007108 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7109 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007110 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007111 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7112 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007113 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007114 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7115 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007116 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007117
Ayman Musa02f95332017-01-04 08:21:54 +00007118 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7119 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007120 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007121 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7122 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007123 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7124 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007125}
Michael Liao5bf95782014-12-04 05:20:33 +00007126
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007127/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007128multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7129 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007130 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007131 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7132 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7133 "$src2, $src1", "$src1, $src2",
7134 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007135 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007136 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007137 "$src2, $src1", "$src1, $src2",
7138 (OpNode (_.VT _.RC:$src1),
7139 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007140}
7141}
7142
Asaf Badouheaf2da12015-09-21 10:23:53 +00007143defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
7144 EVEX_CD8<32, CD8VT1>, T8PD;
7145defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
7146 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
7147defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
7148 EVEX_CD8<32, CD8VT1>, T8PD;
7149defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
7150 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007151
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007152/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7153multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007154 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007155 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007156 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7157 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7158 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007159 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7160 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7161 (OpNode (_.FloatVT
7162 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7163 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7164 (ins _.ScalarMemOp:$src), OpcodeStr,
7165 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7166 (OpNode (_.FloatVT
7167 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7168 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007169 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007170}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007171
7172multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7173 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7174 EVEX_V512, EVEX_CD8<32, CD8VF>;
7175 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7176 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7177
7178 // Define only if AVX512VL feature is present.
7179 let Predicates = [HasVLX] in {
7180 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7181 OpNode, v4f32x_info>,
7182 EVEX_V128, EVEX_CD8<32, CD8VF>;
7183 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7184 OpNode, v8f32x_info>,
7185 EVEX_V256, EVEX_CD8<32, CD8VF>;
7186 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7187 OpNode, v2f64x_info>,
7188 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7189 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7190 OpNode, v4f64x_info>,
7191 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7192 }
7193}
7194
7195defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7196defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007197
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007198/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007199multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7200 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007201 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007202 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7203 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7204 "$src2, $src1", "$src1, $src2",
7205 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7206 (i32 FROUND_CURRENT))>;
7207
7208 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7209 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007210 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007211 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007212 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007213
7214 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007215 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007216 "$src2, $src1", "$src1, $src2",
7217 (OpNode (_.VT _.RC:$src1),
7218 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7219 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007220 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007221}
7222
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007223multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7224 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7225 EVEX_CD8<32, CD8VT1>;
7226 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7227 EVEX_CD8<64, CD8VT1>, VEX_W;
7228}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007229
Craig Toppere1cac152016-06-07 07:27:54 +00007230let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007231 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7232 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7233}
Igor Breger8352a0d2015-07-28 06:53:28 +00007234
7235defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007236/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007237
7238multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7239 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007240 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007241 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7242 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7243 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7244
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007245 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7246 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7247 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007248 (bitconvert (_.LdFrag addr:$src))),
7249 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007250
7251 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007252 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007253 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007254 (OpNode (_.FloatVT
7255 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7256 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007257 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007258}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007259multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7260 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007261 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007262 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7263 (ins _.RC:$src), OpcodeStr,
7264 "{sae}, $src", "$src, {sae}",
7265 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7266}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007267
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007268multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7269 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007270 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7271 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007272 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007273 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7274 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007275}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007276
Asaf Badouh402ebb32015-06-03 13:41:48 +00007277multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7278 SDNode OpNode> {
7279 // Define only if AVX512VL feature is present.
7280 let Predicates = [HasVLX] in {
7281 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7282 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7283 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7284 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7285 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7286 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7287 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7288 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7289 }
7290}
Craig Toppere1cac152016-06-07 07:27:54 +00007291let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007292
Asaf Badouh402ebb32015-06-03 13:41:48 +00007293 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7294 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7295 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7296}
7297defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7298 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7299
7300multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7301 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007302 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007303 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7304 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7305 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7306 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007307}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007308
Robert Khasanoveb126392014-10-28 18:15:20 +00007309multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7310 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007311 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007312 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007313 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7314 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007315 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7316 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7317 (OpNode (_.FloatVT
7318 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007319
Craig Toppere1cac152016-06-07 07:27:54 +00007320 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7321 (ins _.ScalarMemOp:$src), OpcodeStr,
7322 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7323 (OpNode (_.FloatVT
7324 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7325 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007326 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007327}
7328
Robert Khasanoveb126392014-10-28 18:15:20 +00007329multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7330 SDNode OpNode> {
7331 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7332 v16f32_info>,
7333 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7334 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7335 v8f64_info>,
7336 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7337 // Define only if AVX512VL feature is present.
7338 let Predicates = [HasVLX] in {
7339 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7340 OpNode, v4f32x_info>,
7341 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7342 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7343 OpNode, v8f32x_info>,
7344 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7345 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7346 OpNode, v2f64x_info>,
7347 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7348 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7349 OpNode, v4f64x_info>,
7350 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7351 }
7352}
7353
Asaf Badouh402ebb32015-06-03 13:41:48 +00007354multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7355 SDNode OpNodeRnd> {
7356 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7357 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7358 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7359 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7360}
7361
Igor Breger4c4cd782015-09-20 09:13:41 +00007362multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7363 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007364 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007365 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7366 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7367 "$src2, $src1", "$src1, $src2",
7368 (OpNodeRnd (_.VT _.RC:$src1),
7369 (_.VT _.RC:$src2),
7370 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007371 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7372 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7373 "$src2, $src1", "$src1, $src2",
7374 (OpNodeRnd (_.VT _.RC:$src1),
7375 (_.VT (scalar_to_vector
7376 (_.ScalarLdFrag addr:$src2))),
7377 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007378
7379 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7380 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7381 "$rc, $src2, $src1", "$src1, $src2, $rc",
7382 (OpNodeRnd (_.VT _.RC:$src1),
7383 (_.VT _.RC:$src2),
7384 (i32 imm:$rc))>,
7385 EVEX_B, EVEX_RC;
7386
Craig Toppere1cac152016-06-07 07:27:54 +00007387 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007388 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007389 (ins _.FRC:$src1, _.FRC:$src2),
7390 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7391
7392 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007393 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007394 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7395 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7396 }
Craig Topper176f3312017-02-25 19:18:11 +00007397 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007398
7399 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7400 (!cast<Instruction>(NAME#SUFF#Zr)
7401 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7402
7403 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7404 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007405 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007406}
7407
7408multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7409 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7410 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7411 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7412 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7413}
7414
Asaf Badouh402ebb32015-06-03 13:41:48 +00007415defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7416 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007417
Igor Breger4c4cd782015-09-20 09:13:41 +00007418defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007419
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007420let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007421 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007422 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007423 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007424 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007425 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007426 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007427 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007428 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007429 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007430 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007431}
7432
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007433multiclass
7434avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007435
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007436 let ExeDomain = _.ExeDomain in {
7437 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7438 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7439 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007440 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007441 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7442
7443 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7444 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007445 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7446 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007447 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007448
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007449 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007450 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7451 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007452 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007453 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007454 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7455 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7456 }
7457 let Predicates = [HasAVX512] in {
7458 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7459 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007460 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007461 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7462 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007463 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007464 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7465 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007466 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007467 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7468 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7469 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7470 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7471 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7472 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7473
7474 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7475 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007476 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007477 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7478 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007479 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007480 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7481 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007482 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007483 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7484 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7485 addr:$src, (i32 0x4))), _.FRC)>;
7486 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7487 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7488 addr:$src, (i32 0xc))), _.FRC)>;
7489 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007490}
7491
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007492defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7493 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007494
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007495defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7496 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007497
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007498//-------------------------------------------------
7499// Integer truncate and extend operations
7500//-------------------------------------------------
7501
Igor Breger074a64e2015-07-24 17:24:15 +00007502multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7503 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7504 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007505 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007506 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7507 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7508 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7509 EVEX, T8XS;
7510
Craig Topper52e2e832016-07-22 05:46:44 +00007511 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7512 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007513 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7514 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007515 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007516 []>, EVEX;
7517
Igor Breger074a64e2015-07-24 17:24:15 +00007518 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7519 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007520 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007521 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007522 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007523}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007524
Igor Breger074a64e2015-07-24 17:24:15 +00007525multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7526 X86VectorVTInfo DestInfo,
7527 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007528
Igor Breger074a64e2015-07-24 17:24:15 +00007529 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7530 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7531 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007532
Igor Breger074a64e2015-07-24 17:24:15 +00007533 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7534 (SrcInfo.VT SrcInfo.RC:$src)),
7535 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7536 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7537}
7538
Igor Breger074a64e2015-07-24 17:24:15 +00007539multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7540 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7541 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7542 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7543 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7544 Predicate prd = HasAVX512>{
7545
7546 let Predicates = [HasVLX, prd] in {
7547 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7548 DestInfoZ128, x86memopZ128>,
7549 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7550 truncFrag, mtruncFrag>, EVEX_V128;
7551
7552 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7553 DestInfoZ256, x86memopZ256>,
7554 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7555 truncFrag, mtruncFrag>, EVEX_V256;
7556 }
7557 let Predicates = [prd] in
7558 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7559 DestInfoZ, x86memopZ>,
7560 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7561 truncFrag, mtruncFrag>, EVEX_V512;
7562}
7563
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007564multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7565 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007566 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7567 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007568 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007569}
7570
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007571multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7572 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007573 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7574 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007575 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007576}
7577
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007578multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7579 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007580 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7581 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007582 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007583}
7584
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007585multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7586 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007587 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7588 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007589 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007590}
7591
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007592multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7593 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007594 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7595 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007596 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007597}
7598
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007599multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7600 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007601 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7602 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007603 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007604}
7605
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007606defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7607 truncstorevi8, masked_truncstorevi8>;
7608defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7609 truncstore_s_vi8, masked_truncstore_s_vi8>;
7610defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7611 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007612
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007613defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7614 truncstorevi16, masked_truncstorevi16>;
7615defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7616 truncstore_s_vi16, masked_truncstore_s_vi16>;
7617defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7618 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007619
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007620defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7621 truncstorevi32, masked_truncstorevi32>;
7622defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7623 truncstore_s_vi32, masked_truncstore_s_vi32>;
7624defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7625 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007626
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007627defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7628 truncstorevi8, masked_truncstorevi8>;
7629defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7630 truncstore_s_vi8, masked_truncstore_s_vi8>;
7631defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7632 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007633
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007634defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7635 truncstorevi16, masked_truncstorevi16>;
7636defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7637 truncstore_s_vi16, masked_truncstore_s_vi16>;
7638defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7639 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007640
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007641defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7642 truncstorevi8, masked_truncstorevi8>;
7643defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7644 truncstore_s_vi8, masked_truncstore_s_vi8>;
7645defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7646 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007647
Zvi Rackover25799d92017-09-07 07:40:34 +00007648def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
7649 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7650def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
7651 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7652
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007653let Predicates = [HasAVX512, NoVLX] in {
7654def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7655 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007656 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007657 VR256X:$src, sub_ymm)))), sub_xmm))>;
7658def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7659 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007660 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007661 VR256X:$src, sub_ymm)))), sub_xmm))>;
7662}
7663
7664let Predicates = [HasBWI, NoVLX] in {
7665def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007666 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007667 VR256X:$src, sub_ymm))), sub_xmm))>;
7668}
7669
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007670multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007671 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007672 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007673 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007674 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7675 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7676 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7677 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007678
Craig Toppere1cac152016-06-07 07:27:54 +00007679 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7680 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7681 (DestInfo.VT (LdFrag addr:$src))>,
7682 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007683 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007684}
7685
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007686multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007687 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007688 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7689 let Predicates = [HasVLX, HasBWI] in {
7690 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007691 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007692 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007693
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007694 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007695 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007696 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7697 }
7698 let Predicates = [HasBWI] in {
7699 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007700 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007701 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7702 }
7703}
7704
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007705multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007706 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007707 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7708 let Predicates = [HasVLX, HasAVX512] in {
7709 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007710 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007711 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7712
7713 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007714 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007715 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7716 }
7717 let Predicates = [HasAVX512] in {
7718 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007719 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007720 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7721 }
7722}
7723
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007724multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007725 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007726 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7727 let Predicates = [HasVLX, HasAVX512] in {
7728 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007729 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007730 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7731
7732 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007733 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007734 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7735 }
7736 let Predicates = [HasAVX512] in {
7737 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007738 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007739 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7740 }
7741}
7742
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007743multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007744 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007745 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7746 let Predicates = [HasVLX, HasAVX512] in {
7747 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007748 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007749 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7750
7751 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007752 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007753 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7754 }
7755 let Predicates = [HasAVX512] in {
7756 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007757 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007758 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7759 }
7760}
7761
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007762multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007763 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007764 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7765 let Predicates = [HasVLX, HasAVX512] in {
7766 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007767 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007768 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7769
7770 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007771 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007772 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7773 }
7774 let Predicates = [HasAVX512] in {
7775 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007776 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007777 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7778 }
7779}
7780
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007781multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007782 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007783 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7784
7785 let Predicates = [HasVLX, HasAVX512] in {
7786 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007787 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007788 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7789
7790 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007791 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007792 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7793 }
7794 let Predicates = [HasAVX512] in {
7795 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007796 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007797 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7798 }
7799}
7800
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007801defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7802defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7803defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7804defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7805defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7806defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007807
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007808defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7809defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7810defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7811defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7812defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7813defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007814
Igor Breger2ba64ab2016-05-22 10:21:04 +00007815// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007816multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7817 X86VectorVTInfo From, PatFrag LdFrag> {
7818 def : Pat<(To.VT (LdFrag addr:$src)),
7819 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7820 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7821 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7822 To.KRC:$mask, addr:$src)>;
7823 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7824 To.ImmAllZerosV)),
7825 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7826 addr:$src)>;
7827}
7828
7829let Predicates = [HasVLX, HasBWI] in {
7830 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7831 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7832}
7833let Predicates = [HasBWI] in {
7834 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7835}
7836let Predicates = [HasVLX, HasAVX512] in {
7837 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7838 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7839 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7840 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7841 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7842 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7843 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7844 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7845 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7846 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7847}
7848let Predicates = [HasAVX512] in {
7849 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7850 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7851 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7852 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7853 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7854}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007855
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007856multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
7857 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00007858 // 128-bit patterns
7859 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007860 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007861 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007862 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007863 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007864 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007865 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007866 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007867 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007868 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007869 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7870 }
7871 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007872 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007873 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007874 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007875 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007876 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007877 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007878 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007879 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7880
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007881 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007882 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007883 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007884 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007885 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007886 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007887 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007888 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7889
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007890 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007891 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007892 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007893 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007894 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007895 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007896 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007897 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007898 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007899 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7900
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007901 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007902 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007903 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007904 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007905 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007906 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007907 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007908 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7909
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007910 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007911 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007912 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007913 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007914 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007915 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007916 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007917 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007918 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007919 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7920 }
7921 // 256-bit patterns
7922 let Predicates = [HasVLX, HasBWI] in {
7923 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7924 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7925 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7926 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7927 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7928 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7929 }
7930 let Predicates = [HasVLX] in {
7931 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7932 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7933 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7934 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7935 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7936 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7937 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7938 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7939
7940 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7941 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7942 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7943 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7944 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7945 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7946 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7947 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7948
7949 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7950 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7951 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7952 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7953 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7954 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7955
7956 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7957 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7958 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7959 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7960 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7961 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7962 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7963 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7964
7965 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7966 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7967 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7968 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7969 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7970 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7971 }
7972 // 512-bit patterns
7973 let Predicates = [HasBWI] in {
7974 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7975 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7976 }
7977 let Predicates = [HasAVX512] in {
7978 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7979 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7980
7981 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7982 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007983 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7984 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007985
7986 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7987 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7988
7989 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7990 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7991
7992 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7993 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7994 }
7995}
7996
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007997defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
7998defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008000//===----------------------------------------------------------------------===//
8001// GATHER - SCATTER Operations
8002
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008003multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8004 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008005 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8006 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008007 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8008 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008009 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008010 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008011 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8012 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8013 vectoraddr:$src2))]>, EVEX, EVEX_K,
8014 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008015}
Cameron McInally45325962014-03-26 13:50:50 +00008016
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008017multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8018 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8019 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008020 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008021 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008022 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008023let Predicates = [HasVLX] in {
8024 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008025 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008026 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008027 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008028 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008029 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008030 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008031 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008032}
Cameron McInally45325962014-03-26 13:50:50 +00008033}
8034
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008035multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8036 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008037 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008038 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008039 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008040 mgatherv8i64>, EVEX_V512;
8041let Predicates = [HasVLX] in {
8042 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008043 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008044 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008045 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008046 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008047 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008048 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008049 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008050}
Cameron McInally45325962014-03-26 13:50:50 +00008051}
Michael Liao5bf95782014-12-04 05:20:33 +00008052
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008053
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008054defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8055 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8056
8057defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8058 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008059
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008060multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8061 X86MemOperand memop, PatFrag ScatterNode> {
8062
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008063let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008064
8065 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8066 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008067 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008068 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8069 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8070 _.KRCWM:$mask, vectoraddr:$dst))]>,
8071 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008072}
8073
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008074multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8075 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8076 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008077 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008078 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008079 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008080let Predicates = [HasVLX] in {
8081 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008082 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008083 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008084 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008085 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008086 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008087 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008088 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008089}
Cameron McInally45325962014-03-26 13:50:50 +00008090}
8091
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008092multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8093 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008094 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008095 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008096 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008097 mscatterv8i64>, EVEX_V512;
8098let Predicates = [HasVLX] in {
8099 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008100 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008101 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008102 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008103 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008104 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008105 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8106 vx64xmem, mscatterv2i64>, EVEX_V128;
8107}
Cameron McInally45325962014-03-26 13:50:50 +00008108}
8109
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008110defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8111 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008112
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008113defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8114 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008115
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008116// prefetch
8117multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8118 RegisterClass KRC, X86MemOperand memop> {
8119 let Predicates = [HasPFI], hasSideEffects = 1 in
8120 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008121 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008122 []>, EVEX, EVEX_K;
8123}
8124
8125defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008126 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008127
8128defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008129 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008130
8131defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008132 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008133
8134defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008135 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008136
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008137defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008138 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008139
8140defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008141 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008142
8143defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008144 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008145
8146defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008147 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008148
8149defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008150 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008151
8152defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008153 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008154
8155defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008156 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008157
8158defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008159 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008160
8161defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008162 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008163
8164defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008165 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008166
8167defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008168 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008169
8170defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008171 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008172
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008173// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008174def v64i1sextv64i8 : PatLeaf<(v64i8
8175 (X86vsext
8176 (v64i1 (X86pcmpgtm
8177 (bc_v64i8 (v16i32 immAllZerosV)),
8178 VR512:$src))))>;
8179def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8180def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8181def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008182
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008183multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008184def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008185 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008186 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8187}
Michael Liao5bf95782014-12-04 05:20:33 +00008188
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008189// Use 512bit version to implement 128/256 bit in case NoVLX.
8190multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8191 X86VectorVTInfo _> {
8192
8193 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8194 (X86Info.VT (EXTRACT_SUBREG
8195 (_.VT (!cast<Instruction>(NAME#"Zrr")
8196 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8197 X86Info.SubRegIdx))>;
8198}
8199
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008200multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8201 string OpcodeStr, Predicate prd> {
8202let Predicates = [prd] in
8203 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8204
8205 let Predicates = [prd, HasVLX] in {
8206 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8207 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8208 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008209let Predicates = [prd, NoVLX] in {
8210 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8211 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8212 }
8213
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008214}
8215
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008216defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8217defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8218defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8219defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008220
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008221multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008222 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8223 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8224 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8225}
8226
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008227// Use 512bit version to implement 128/256 bit in case NoVLX.
8228multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008229 X86VectorVTInfo _> {
8230
8231 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8232 (_.KVT (COPY_TO_REGCLASS
8233 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008234 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008235 _.RC:$src, _.SubRegIdx)),
8236 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008237}
8238
8239multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008240 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8241 let Predicates = [prd] in
8242 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8243 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008244
8245 let Predicates = [prd, HasVLX] in {
8246 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008247 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008248 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008249 EVEX_V128;
8250 }
8251 let Predicates = [prd, NoVLX] in {
8252 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8253 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008254 }
8255}
8256
8257defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8258 avx512vl_i8_info, HasBWI>;
8259defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8260 avx512vl_i16_info, HasBWI>, VEX_W;
8261defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8262 avx512vl_i32_info, HasDQI>;
8263defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8264 avx512vl_i64_info, HasDQI>, VEX_W;
8265
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008266//===----------------------------------------------------------------------===//
8267// AVX-512 - COMPRESS and EXPAND
8268//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008269
Ayman Musad7a5ed42016-09-26 06:22:08 +00008270multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008271 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008272 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008273 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008274 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008275
Craig Toppere1cac152016-06-07 07:27:54 +00008276 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008277 def mr : AVX5128I<opc, MRMDestMem, (outs),
8278 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008279 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008280 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8281
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008282 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8283 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008284 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008285 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008286 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008287}
8288
Ayman Musad7a5ed42016-09-26 06:22:08 +00008289multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8290
8291 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8292 (_.VT _.RC:$src)),
8293 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8294 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8295}
8296
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008297multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8298 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008299 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8300 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008301
8302 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008303 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8304 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8305 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8306 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008307 }
8308}
8309
8310defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8311 EVEX;
8312defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8313 EVEX, VEX_W;
8314defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8315 EVEX;
8316defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8317 EVEX, VEX_W;
8318
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008319// expand
8320multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8321 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008322 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008323 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008324 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008325
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008326 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8327 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8328 (_.VT (X86expand (_.VT (bitconvert
8329 (_.LdFrag addr:$src1)))))>,
8330 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008331}
8332
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008333multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8334
8335 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8336 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8337 _.KRCWM:$mask, addr:$src)>;
8338
8339 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8340 (_.VT _.RC:$src0))),
8341 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8342 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8343}
8344
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008345multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8346 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008347 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8348 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008349
8350 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008351 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8352 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8353 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8354 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008355 }
8356}
8357
8358defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8359 EVEX;
8360defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8361 EVEX, VEX_W;
8362defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8363 EVEX;
8364defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8365 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008366
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008367//handle instruction reg_vec1 = op(reg_vec,imm)
8368// op(mem_vec,imm)
8369// op(broadcast(eltVt),imm)
8370//all instruction created with FROUND_CURRENT
8371multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008372 X86VectorVTInfo _>{
8373 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008374 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8375 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008376 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008377 (OpNode (_.VT _.RC:$src1),
8378 (i32 imm:$src2),
8379 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008380 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8381 (ins _.MemOp:$src1, i32u8imm:$src2),
8382 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8383 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8384 (i32 imm:$src2),
8385 (i32 FROUND_CURRENT))>;
8386 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8387 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8388 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8389 "${src1}"##_.BroadcastStr##", $src2",
8390 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8391 (i32 imm:$src2),
8392 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008393 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008394}
8395
8396//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8397multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8398 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008399 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008400 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8401 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008402 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008403 "$src1, {sae}, $src2",
8404 (OpNode (_.VT _.RC:$src1),
8405 (i32 imm:$src2),
8406 (i32 FROUND_NO_EXC))>, EVEX_B;
8407}
8408
8409multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8410 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8411 let Predicates = [prd] in {
8412 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8413 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8414 EVEX_V512;
8415 }
8416 let Predicates = [prd, HasVLX] in {
8417 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8418 EVEX_V128;
8419 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8420 EVEX_V256;
8421 }
8422}
8423
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008424//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8425// op(reg_vec2,mem_vec,imm)
8426// op(reg_vec2,broadcast(eltVt),imm)
8427//all instruction created with FROUND_CURRENT
8428multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008429 X86VectorVTInfo _>{
8430 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008431 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008432 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008433 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8434 (OpNode (_.VT _.RC:$src1),
8435 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008436 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008437 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008438 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8439 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8440 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8441 (OpNode (_.VT _.RC:$src1),
8442 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8443 (i32 imm:$src3),
8444 (i32 FROUND_CURRENT))>;
8445 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8446 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8447 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8448 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8449 (OpNode (_.VT _.RC:$src1),
8450 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8451 (i32 imm:$src3),
8452 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008453 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008454}
8455
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008456//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8457// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008458multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8459 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008460 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008461 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8462 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8463 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8464 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8465 (SrcInfo.VT SrcInfo.RC:$src2),
8466 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008467 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8468 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8469 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8470 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8471 (SrcInfo.VT (bitconvert
8472 (SrcInfo.LdFrag addr:$src2))),
8473 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008474 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008475}
8476
8477//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8478// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008479// op(reg_vec2,broadcast(eltVt),imm)
8480multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008481 X86VectorVTInfo _>:
8482 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8483
Craig Topper05948fb2016-08-02 05:11:15 +00008484 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008485 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8486 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8487 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8488 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8489 (OpNode (_.VT _.RC:$src1),
8490 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8491 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008492}
8493
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008494//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8495// op(reg_vec2,mem_scalar,imm)
8496//all instruction created with FROUND_CURRENT
8497multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008498 X86VectorVTInfo _> {
8499 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008500 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008501 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008502 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8503 (OpNode (_.VT _.RC:$src1),
8504 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008505 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008506 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008507 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008508 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008509 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8510 (OpNode (_.VT _.RC:$src1),
8511 (_.VT (scalar_to_vector
8512 (_.ScalarLdFrag addr:$src2))),
8513 (i32 imm:$src3),
8514 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008515 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008516}
8517
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008518//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8519multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8520 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008521 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008522 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008523 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008524 OpcodeStr, "$src3, {sae}, $src2, $src1",
8525 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008526 (OpNode (_.VT _.RC:$src1),
8527 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008528 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008529 (i32 FROUND_NO_EXC))>, EVEX_B;
8530}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008531//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8532multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8533 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008534 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008535 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8536 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008537 OpcodeStr, "$src3, {sae}, $src2, $src1",
8538 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008539 (OpNode (_.VT _.RC:$src1),
8540 (_.VT _.RC:$src2),
8541 (i32 imm:$src3),
8542 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008543}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008544
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008545multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8546 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008547 let Predicates = [prd] in {
8548 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008549 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008550 EVEX_V512;
8551
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008552 }
8553 let Predicates = [prd, HasVLX] in {
8554 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008555 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008556 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008557 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008558 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008559}
8560
Igor Breger2ae0fe32015-08-31 11:14:02 +00008561multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8562 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8563 let Predicates = [HasBWI] in {
8564 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8565 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8566 }
8567 let Predicates = [HasBWI, HasVLX] in {
8568 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8569 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8570 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8571 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8572 }
8573}
8574
Igor Breger00d9f842015-06-08 14:03:17 +00008575multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8576 bits<8> opc, SDNode OpNode>{
8577 let Predicates = [HasAVX512] in {
8578 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8579 }
8580 let Predicates = [HasAVX512, HasVLX] in {
8581 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8582 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8583 }
8584}
8585
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008586multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8587 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8588 let Predicates = [prd] in {
8589 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8590 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008591 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008592}
8593
Igor Breger1e58e8a2015-09-02 11:18:55 +00008594multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8595 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8596 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8597 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8598 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8599 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008600}
8601
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008602
Igor Breger1e58e8a2015-09-02 11:18:55 +00008603defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8604 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8605defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8606 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8607defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8608 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8609
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008610
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008611defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8612 0x50, X86VRange, HasDQI>,
8613 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8614defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8615 0x50, X86VRange, HasDQI>,
8616 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8617
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008618defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8619 0x51, X86VRange, HasDQI>,
8620 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8621defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8622 0x51, X86VRange, HasDQI>,
8623 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8624
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008625defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8626 0x57, X86Reduces, HasDQI>,
8627 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8628defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8629 0x57, X86Reduces, HasDQI>,
8630 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008631
Igor Breger1e58e8a2015-09-02 11:18:55 +00008632defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8633 0x27, X86GetMants, HasAVX512>,
8634 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8635defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8636 0x27, X86GetMants, HasAVX512>,
8637 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8638
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008639let Predicates = [HasAVX512] in {
8640def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008641 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008642def : Pat<(v16f32 (fnearbyint VR512:$src)),
8643 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8644def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008645 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008646def : Pat<(v16f32 (frint VR512:$src)),
8647 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8648def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008649 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008650
8651def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008652 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008653def : Pat<(v8f64 (fnearbyint VR512:$src)),
8654 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8655def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008656 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008657def : Pat<(v8f64 (frint VR512:$src)),
8658 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8659def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008660 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008661}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008662
Craig Topper42a53532017-08-16 23:38:25 +00008663multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8664 bits<8> opc>{
8665 let Predicates = [HasAVX512] in {
8666 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
8667
8668 }
8669 let Predicates = [HasAVX512, HasVLX] in {
8670 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
8671 }
8672}
8673
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008674defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8675 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8676defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8677 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8678defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8679 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8680defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8681 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008682
Craig Topperb561e662017-01-19 02:34:29 +00008683let Predicates = [HasAVX512] in {
8684// Provide fallback in case the load node that is used in the broadcast
8685// patterns above is used by additional users, which prevents the pattern
8686// selection.
8687def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8688 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8689 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8690 0)>;
8691def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8692 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8693 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8694 0)>;
8695
8696def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8697 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8698 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8699 0)>;
8700def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8701 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8702 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8703 0)>;
8704
8705def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8706 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8707 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8708 0)>;
8709
8710def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8711 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8712 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8713 0)>;
8714}
8715
Craig Topperc48fa892015-12-27 19:45:21 +00008716multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008717 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8718 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008719}
8720
Craig Topperc48fa892015-12-27 19:45:21 +00008721defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008722 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008723defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008724 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008725
Craig Topper7a299302016-06-09 07:06:38 +00008726defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008727 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008728 EVEX_CD8<8, CD8VF>;
8729
Igor Bregerf3ded812015-08-31 13:09:30 +00008730defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8731 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8732
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008733multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8734 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008735 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008736 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008737 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008738 "$src1", "$src1",
8739 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8740
Craig Toppere1cac152016-06-07 07:27:54 +00008741 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8742 (ins _.MemOp:$src1), OpcodeStr,
8743 "$src1", "$src1",
8744 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8745 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008746 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008747}
8748
8749multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8750 X86VectorVTInfo _> :
8751 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008752 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8753 (ins _.ScalarMemOp:$src1), OpcodeStr,
8754 "${src1}"##_.BroadcastStr,
8755 "${src1}"##_.BroadcastStr,
8756 (_.VT (OpNode (X86VBroadcast
8757 (_.ScalarLdFrag addr:$src1))))>,
8758 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008759}
8760
8761multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8762 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8763 let Predicates = [prd] in
8764 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8765
8766 let Predicates = [prd, HasVLX] in {
8767 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8768 EVEX_V256;
8769 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8770 EVEX_V128;
8771 }
8772}
8773
8774multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8775 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8776 let Predicates = [prd] in
8777 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8778 EVEX_V512;
8779
8780 let Predicates = [prd, HasVLX] in {
8781 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8782 EVEX_V256;
8783 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8784 EVEX_V128;
8785 }
8786}
8787
8788multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8789 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008790 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008791 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008792 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8793 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008794}
8795
8796multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8797 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008798 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8799 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008800}
8801
8802multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8803 bits<8> opc_d, bits<8> opc_q,
8804 string OpcodeStr, SDNode OpNode> {
8805 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8806 HasAVX512>,
8807 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8808 HasBWI>;
8809}
8810
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008811defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008812
Simon Pilgrimfea153f2017-05-06 19:11:59 +00008813// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
8814let Predicates = [HasAVX512, NoVLX] in {
8815 def : Pat<(v4i64 (abs VR256X:$src)),
8816 (EXTRACT_SUBREG
8817 (VPABSQZrr
8818 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8819 sub_ymm)>;
8820 def : Pat<(v2i64 (abs VR128X:$src)),
8821 (EXTRACT_SUBREG
8822 (VPABSQZrr
8823 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8824 sub_xmm)>;
8825}
8826
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008827multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8828
8829 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008830}
8831
8832defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8833defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8834
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00008835// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
8836let Predicates = [HasCDI, NoVLX] in {
8837 def : Pat<(v4i64 (ctlz VR256X:$src)),
8838 (EXTRACT_SUBREG
8839 (VPLZCNTQZrr
8840 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8841 sub_ymm)>;
8842 def : Pat<(v2i64 (ctlz VR128X:$src)),
8843 (EXTRACT_SUBREG
8844 (VPLZCNTQZrr
8845 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8846 sub_xmm)>;
8847
8848 def : Pat<(v8i32 (ctlz VR256X:$src)),
8849 (EXTRACT_SUBREG
8850 (VPLZCNTDZrr
8851 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8852 sub_ymm)>;
8853 def : Pat<(v4i32 (ctlz VR128X:$src)),
8854 (EXTRACT_SUBREG
8855 (VPLZCNTDZrr
8856 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8857 sub_xmm)>;
8858}
8859
Igor Breger24cab0f2015-11-16 07:22:00 +00008860//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00008861// Counts number of ones - VPOPCNTD and VPOPCNTQ
8862//===---------------------------------------------------------------------===//
8863
8864multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
8865 let Predicates = [HasVPOPCNTDQ] in
8866 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
8867}
8868
8869// Use 512bit version to implement 128/256 bit.
8870multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
8871 let Predicates = [prd] in {
8872 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
8873 (EXTRACT_SUBREG
8874 (!cast<Instruction>(NAME # "Zrr")
8875 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
8876 _.info256.RC:$src1,
8877 _.info256.SubRegIdx)),
8878 _.info256.SubRegIdx)>;
8879
8880 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
8881 (EXTRACT_SUBREG
8882 (!cast<Instruction>(NAME # "Zrr")
8883 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
8884 _.info128.RC:$src1,
8885 _.info128.SubRegIdx)),
8886 _.info128.SubRegIdx)>;
8887 }
8888}
8889
8890defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
8891 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
8892defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
8893 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
8894
8895//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00008896// Replicate Single FP - MOVSHDUP and MOVSLDUP
8897//===---------------------------------------------------------------------===//
8898multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8899 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8900 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008901}
8902
8903defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8904defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008905
8906//===----------------------------------------------------------------------===//
8907// AVX-512 - MOVDDUP
8908//===----------------------------------------------------------------------===//
8909
8910multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8911 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008912 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008913 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8914 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8915 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008916 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8917 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8918 (_.VT (OpNode (_.VT (scalar_to_vector
8919 (_.ScalarLdFrag addr:$src)))))>,
8920 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008921 }
Igor Breger1f782962015-11-19 08:26:56 +00008922}
8923
8924multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8925 AVX512VLVectorVTInfo VTInfo> {
8926
8927 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8928
8929 let Predicates = [HasAVX512, HasVLX] in {
8930 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8931 EVEX_V256;
8932 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8933 EVEX_V128;
8934 }
8935}
8936
8937multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8938 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8939 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008940}
8941
8942defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8943
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008944let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008945def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008946 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008947def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008948 (VMOVDDUPZ128rm addr:$src)>;
8949def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8950 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008951
8952def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8953 (v2f64 VR128X:$src0)),
8954 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8955def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8956 (bitconvert (v4i32 immAllZerosV))),
8957 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8958
8959def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8960 (v2f64 VR128X:$src0)),
8961 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8962 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8963def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8964 (bitconvert (v4i32 immAllZerosV))),
8965 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8966
8967def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8968 (v2f64 VR128X:$src0)),
8969 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8970def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8971 (bitconvert (v4i32 immAllZerosV))),
8972 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008973}
Igor Breger1f782962015-11-19 08:26:56 +00008974
Igor Bregerf2460112015-07-26 14:41:44 +00008975//===----------------------------------------------------------------------===//
8976// AVX-512 - Unpack Instructions
8977//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008978defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8979 SSE_ALU_ITINS_S>;
8980defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8981 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008982
8983defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8984 SSE_INTALU_ITINS_P, HasBWI>;
8985defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8986 SSE_INTALU_ITINS_P, HasBWI>;
8987defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8988 SSE_INTALU_ITINS_P, HasBWI>;
8989defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8990 SSE_INTALU_ITINS_P, HasBWI>;
8991
8992defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8993 SSE_INTALU_ITINS_P, HasAVX512>;
8994defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8995 SSE_INTALU_ITINS_P, HasAVX512>;
8996defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8997 SSE_INTALU_ITINS_P, HasAVX512>;
8998defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8999 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009000
9001//===----------------------------------------------------------------------===//
9002// AVX-512 - Extract & Insert Integer Instructions
9003//===----------------------------------------------------------------------===//
9004
9005multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9006 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009007 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9008 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9009 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9010 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9011 imm:$src2)))),
9012 addr:$dst)]>,
9013 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009014}
9015
9016multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9017 let Predicates = [HasBWI] in {
9018 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9019 (ins _.RC:$src1, u8imm:$src2),
9020 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9021 [(set GR32orGR64:$dst,
9022 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9023 EVEX, TAPD;
9024
9025 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9026 }
9027}
9028
9029multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9030 let Predicates = [HasBWI] in {
9031 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9032 (ins _.RC:$src1, u8imm:$src2),
9033 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9034 [(set GR32orGR64:$dst,
9035 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9036 EVEX, PD;
9037
Craig Topper99f6b622016-05-01 01:03:56 +00009038 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009039 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9040 (ins _.RC:$src1, u8imm:$src2),
9041 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009042 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009043
Igor Bregerdefab3c2015-10-08 12:55:01 +00009044 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9045 }
9046}
9047
9048multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9049 RegisterClass GRC> {
9050 let Predicates = [HasDQI] in {
9051 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9052 (ins _.RC:$src1, u8imm:$src2),
9053 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9054 [(set GRC:$dst,
9055 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9056 EVEX, TAPD;
9057
Craig Toppere1cac152016-06-07 07:27:54 +00009058 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9059 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9060 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9061 [(store (extractelt (_.VT _.RC:$src1),
9062 imm:$src2),addr:$dst)]>,
9063 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009064 }
9065}
9066
9067defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9068defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9069defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9070defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9071
9072multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9073 X86VectorVTInfo _, PatFrag LdFrag> {
9074 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9075 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9076 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9077 [(set _.RC:$dst,
9078 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9079 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9080}
9081
9082multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9083 X86VectorVTInfo _, PatFrag LdFrag> {
9084 let Predicates = [HasBWI] in {
9085 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9086 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9087 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9088 [(set _.RC:$dst,
9089 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9090
9091 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9092 }
9093}
9094
9095multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9096 X86VectorVTInfo _, RegisterClass GRC> {
9097 let Predicates = [HasDQI] in {
9098 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9099 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9100 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9101 [(set _.RC:$dst,
9102 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9103 EVEX_4V, TAPD;
9104
9105 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9106 _.ScalarLdFrag>, TAPD;
9107 }
9108}
9109
9110defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9111 extloadi8>, TAPD;
9112defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9113 extloadi16>, PD;
9114defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9115defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009116//===----------------------------------------------------------------------===//
9117// VSHUFPS - VSHUFPD Operations
9118//===----------------------------------------------------------------------===//
9119multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9120 AVX512VLVectorVTInfo VTInfo_FP>{
9121 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9122 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9123 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009124}
9125
9126defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9127defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009128//===----------------------------------------------------------------------===//
9129// AVX-512 - Byte shift Left/Right
9130//===----------------------------------------------------------------------===//
9131
9132multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9133 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9134 def rr : AVX512<opc, MRMr,
9135 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9136 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9137 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009138 def rm : AVX512<opc, MRMm,
9139 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9140 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9141 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009142 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9143 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009144}
9145
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009146multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009147 Format MRMm, string OpcodeStr, Predicate prd>{
9148 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009149 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009150 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009151 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009152 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009153 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009154 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009155 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009156 }
9157}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009158defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009159 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009160defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009161 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9162
9163
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009164multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009165 string OpcodeStr, X86VectorVTInfo _dst,
9166 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009167 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009168 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009169 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009170 [(set _dst.RC:$dst,(_dst.VT
9171 (OpNode (_src.VT _src.RC:$src1),
9172 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009173 def rm : AVX512BI<opc, MRMSrcMem,
9174 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9175 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9176 [(set _dst.RC:$dst,(_dst.VT
9177 (OpNode (_src.VT _src.RC:$src1),
9178 (_src.VT (bitconvert
9179 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009180}
9181
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009182multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009183 string OpcodeStr, Predicate prd> {
9184 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009185 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9186 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009187 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009188 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9189 v32i8x_info>, EVEX_V256;
9190 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9191 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009192 }
9193}
9194
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009195defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009196 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009197
Craig Topper4e794c72017-02-19 19:36:58 +00009198// Transforms to swizzle an immediate to enable better matching when
9199// memory operand isn't in the right place.
9200def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9201 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9202 uint8_t Imm = N->getZExtValue();
9203 // Swap bits 1/4 and 3/6.
9204 uint8_t NewImm = Imm & 0xa5;
9205 if (Imm & 0x02) NewImm |= 0x10;
9206 if (Imm & 0x10) NewImm |= 0x02;
9207 if (Imm & 0x08) NewImm |= 0x40;
9208 if (Imm & 0x40) NewImm |= 0x08;
9209 return getI8Imm(NewImm, SDLoc(N));
9210}]>;
9211def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9212 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9213 uint8_t Imm = N->getZExtValue();
9214 // Swap bits 2/4 and 3/5.
9215 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009216 if (Imm & 0x04) NewImm |= 0x10;
9217 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009218 if (Imm & 0x08) NewImm |= 0x20;
9219 if (Imm & 0x20) NewImm |= 0x08;
9220 return getI8Imm(NewImm, SDLoc(N));
9221}]>;
Craig Topper48905772017-02-19 21:32:15 +00009222def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9223 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9224 uint8_t Imm = N->getZExtValue();
9225 // Swap bits 1/2 and 5/6.
9226 uint8_t NewImm = Imm & 0x99;
9227 if (Imm & 0x02) NewImm |= 0x04;
9228 if (Imm & 0x04) NewImm |= 0x02;
9229 if (Imm & 0x20) NewImm |= 0x40;
9230 if (Imm & 0x40) NewImm |= 0x20;
9231 return getI8Imm(NewImm, SDLoc(N));
9232}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009233def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9234 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9235 uint8_t Imm = N->getZExtValue();
9236 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9237 uint8_t NewImm = Imm & 0x81;
9238 if (Imm & 0x02) NewImm |= 0x04;
9239 if (Imm & 0x04) NewImm |= 0x10;
9240 if (Imm & 0x08) NewImm |= 0x40;
9241 if (Imm & 0x10) NewImm |= 0x02;
9242 if (Imm & 0x20) NewImm |= 0x08;
9243 if (Imm & 0x40) NewImm |= 0x20;
9244 return getI8Imm(NewImm, SDLoc(N));
9245}]>;
9246def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9247 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9248 uint8_t Imm = N->getZExtValue();
9249 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9250 uint8_t NewImm = Imm & 0x81;
9251 if (Imm & 0x02) NewImm |= 0x10;
9252 if (Imm & 0x04) NewImm |= 0x02;
9253 if (Imm & 0x08) NewImm |= 0x20;
9254 if (Imm & 0x10) NewImm |= 0x04;
9255 if (Imm & 0x20) NewImm |= 0x40;
9256 if (Imm & 0x40) NewImm |= 0x08;
9257 return getI8Imm(NewImm, SDLoc(N));
9258}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009259
Igor Bregerb4bb1902015-10-15 12:33:24 +00009260multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009261 X86VectorVTInfo _>{
9262 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009263 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9264 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009265 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009266 (OpNode (_.VT _.RC:$src1),
9267 (_.VT _.RC:$src2),
9268 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009269 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009270 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9271 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9272 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9273 (OpNode (_.VT _.RC:$src1),
9274 (_.VT _.RC:$src2),
9275 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009276 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009277 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9278 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9279 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9280 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9281 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9282 (OpNode (_.VT _.RC:$src1),
9283 (_.VT _.RC:$src2),
9284 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009285 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009286 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009287 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009288
9289 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009290 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9291 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9292 _.RC:$src1)),
9293 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9294 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9295 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9296 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9297 _.RC:$src1)),
9298 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9299 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009300
9301 // Additional patterns for matching loads in other positions.
9302 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9303 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9304 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9305 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9306 def : Pat<(_.VT (OpNode _.RC:$src1,
9307 (bitconvert (_.LdFrag addr:$src3)),
9308 _.RC:$src2, (i8 imm:$src4))),
9309 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9310 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9311
9312 // Additional patterns for matching zero masking with loads in other
9313 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009314 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9315 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9316 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9317 _.ImmAllZerosV)),
9318 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9319 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9320 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9321 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9322 _.RC:$src2, (i8 imm:$src4)),
9323 _.ImmAllZerosV)),
9324 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9325 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009326
9327 // Additional patterns for matching masked loads with different
9328 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009329 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9330 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9331 _.RC:$src2, (i8 imm:$src4)),
9332 _.RC:$src1)),
9333 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9334 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009335 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9336 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9337 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9338 _.RC:$src1)),
9339 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9340 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9341 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9342 (OpNode _.RC:$src2, _.RC:$src1,
9343 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9344 _.RC:$src1)),
9345 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9346 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9347 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9348 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9349 _.RC:$src1, (i8 imm:$src4)),
9350 _.RC:$src1)),
9351 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9352 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9353 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9354 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9355 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9356 _.RC:$src1)),
9357 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9358 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009359
9360 // Additional patterns for matching broadcasts in other positions.
9361 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9362 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9363 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9364 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9365 def : Pat<(_.VT (OpNode _.RC:$src1,
9366 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9367 _.RC:$src2, (i8 imm:$src4))),
9368 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9369 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9370
9371 // Additional patterns for matching zero masking with broadcasts in other
9372 // positions.
9373 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9374 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9375 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9376 _.ImmAllZerosV)),
9377 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9378 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9379 (VPTERNLOG321_imm8 imm:$src4))>;
9380 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9381 (OpNode _.RC:$src1,
9382 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9383 _.RC:$src2, (i8 imm:$src4)),
9384 _.ImmAllZerosV)),
9385 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9386 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9387 (VPTERNLOG132_imm8 imm:$src4))>;
9388
9389 // Additional patterns for matching masked broadcasts with different
9390 // operand orders.
9391 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9392 (OpNode _.RC:$src1,
9393 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9394 _.RC:$src2, (i8 imm:$src4)),
9395 _.RC:$src1)),
9396 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9397 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009398 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9399 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9400 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9401 _.RC:$src1)),
9402 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9403 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9404 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9405 (OpNode _.RC:$src2, _.RC:$src1,
9406 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9407 (i8 imm:$src4)), _.RC:$src1)),
9408 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9409 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9410 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9411 (OpNode _.RC:$src2,
9412 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9413 _.RC:$src1, (i8 imm:$src4)),
9414 _.RC:$src1)),
9415 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9416 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9417 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9418 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9419 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9420 _.RC:$src1)),
9421 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9422 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009423}
9424
9425multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9426 let Predicates = [HasAVX512] in
9427 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9428 let Predicates = [HasAVX512, HasVLX] in {
9429 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9430 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9431 }
9432}
9433
9434defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9435defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9436
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009437//===----------------------------------------------------------------------===//
9438// AVX-512 - FixupImm
9439//===----------------------------------------------------------------------===//
9440
9441multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009442 X86VectorVTInfo _>{
9443 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009444 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9445 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9446 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9447 (OpNode (_.VT _.RC:$src1),
9448 (_.VT _.RC:$src2),
9449 (_.IntVT _.RC:$src3),
9450 (i32 imm:$src4),
9451 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009452 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9453 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9454 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9455 (OpNode (_.VT _.RC:$src1),
9456 (_.VT _.RC:$src2),
9457 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9458 (i32 imm:$src4),
9459 (i32 FROUND_CURRENT))>;
9460 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9461 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9462 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9463 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9464 (OpNode (_.VT _.RC:$src1),
9465 (_.VT _.RC:$src2),
9466 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9467 (i32 imm:$src4),
9468 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009469 } // Constraints = "$src1 = $dst"
9470}
9471
9472multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009473 SDNode OpNode, X86VectorVTInfo _>{
9474let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009475 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9476 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009477 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009478 "$src2, $src3, {sae}, $src4",
9479 (OpNode (_.VT _.RC:$src1),
9480 (_.VT _.RC:$src2),
9481 (_.IntVT _.RC:$src3),
9482 (i32 imm:$src4),
9483 (i32 FROUND_NO_EXC))>, EVEX_B;
9484 }
9485}
9486
9487multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9488 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009489 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9490 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009491 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9492 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9493 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9494 (OpNode (_.VT _.RC:$src1),
9495 (_.VT _.RC:$src2),
9496 (_src3VT.VT _src3VT.RC:$src3),
9497 (i32 imm:$src4),
9498 (i32 FROUND_CURRENT))>;
9499
9500 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9501 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9502 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9503 "$src2, $src3, {sae}, $src4",
9504 (OpNode (_.VT _.RC:$src1),
9505 (_.VT _.RC:$src2),
9506 (_src3VT.VT _src3VT.RC:$src3),
9507 (i32 imm:$src4),
9508 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009509 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9510 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9511 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9512 (OpNode (_.VT _.RC:$src1),
9513 (_.VT _.RC:$src2),
9514 (_src3VT.VT (scalar_to_vector
9515 (_src3VT.ScalarLdFrag addr:$src3))),
9516 (i32 imm:$src4),
9517 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009518 }
9519}
9520
9521multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9522 let Predicates = [HasAVX512] in
9523 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9524 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9525 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9526 let Predicates = [HasAVX512, HasVLX] in {
9527 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9528 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9529 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9530 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9531 }
9532}
9533
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009534defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9535 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009536 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009537defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9538 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009539 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009540defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009541 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009542defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009543 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009544
9545
9546
9547// Patterns used to select SSE scalar fp arithmetic instructions from
9548// either:
9549//
9550// (1) a scalar fp operation followed by a blend
9551//
9552// The effect is that the backend no longer emits unnecessary vector
9553// insert instructions immediately after SSE scalar fp instructions
9554// like addss or mulss.
9555//
9556// For example, given the following code:
9557// __m128 foo(__m128 A, __m128 B) {
9558// A[0] += B[0];
9559// return A;
9560// }
9561//
9562// Previously we generated:
9563// addss %xmm0, %xmm1
9564// movss %xmm1, %xmm0
9565//
9566// We now generate:
9567// addss %xmm1, %xmm0
9568//
9569// (2) a vector packed single/double fp operation followed by a vector insert
9570//
9571// The effect is that the backend converts the packed fp instruction
9572// followed by a vector insert into a single SSE scalar fp instruction.
9573//
9574// For example, given the following code:
9575// __m128 foo(__m128 A, __m128 B) {
9576// __m128 C = A + B;
9577// return (__m128) {c[0], a[1], a[2], a[3]};
9578// }
9579//
9580// Previously we generated:
9581// addps %xmm0, %xmm1
9582// movss %xmm1, %xmm0
9583//
9584// We now generate:
9585// addss %xmm1, %xmm0
9586
9587// TODO: Some canonicalization in lowering would simplify the number of
9588// patterns we have to try to match.
9589multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9590 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009591 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009592 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9593 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9594 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009595 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009596 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009597
Craig Topper5625d242016-07-29 06:06:00 +00009598 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009599 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9600 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9601 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009602 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009603 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009604
9605 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009606 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9607 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009608 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9609
9610 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009611 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9612 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009613 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009614
9615 // extracted masked scalar math op with insert via movss
9616 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9617 (scalar_to_vector
9618 (X86selects VK1WM:$mask,
9619 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9620 FR32X:$src2),
9621 FR32X:$src0))),
9622 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9623 VK1WM:$mask, v4f32:$src1,
9624 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009625 }
9626}
9627
9628defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9629defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9630defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9631defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9632
9633multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9634 let Predicates = [HasAVX512] in {
9635 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009636 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9637 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9638 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009639 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009640 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009641
9642 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009643 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9644 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9645 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009646 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009647 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009648
9649 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009650 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9651 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009652 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9653
9654 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009655 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9656 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009657 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009658
9659 // extracted masked scalar math op with insert via movss
9660 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9661 (scalar_to_vector
9662 (X86selects VK1WM:$mask,
9663 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9664 FR64X:$src2),
9665 FR64X:$src0))),
9666 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9667 VK1WM:$mask, v2f64:$src1,
9668 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009669 }
9670}
9671
9672defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9673defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9674defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9675defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;