blob: 7ae4352683b76dd4e167a10b60563fcc406a4321 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
433// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
434// swizzled by ExecutionDepsFix to pxor.
435// We set canFoldAsLoad because this can be converted to a constant-pool
436// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000438 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000440 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000441def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
442 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper6393afc2017-01-09 02:44:34 +0000445// Alias instructions that allow VPTERNLOG to be used with a mask to create
446// a mix of all ones and all zeros elements. This is done this way to force
447// the same register to be used as input for all three sources.
448let isPseudo = 1, Predicates = [HasAVX512] in {
449def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
450 (ins VK16WM:$mask), "",
451 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
452 (v16i32 immAllOnesV),
453 (v16i32 immAllZerosV)))]>;
454def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
455 (ins VK8WM:$mask), "",
456 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
457 (bc_v8i64 (v16i32 immAllOnesV)),
458 (bc_v8i64 (v16i32 immAllZerosV))))]>;
459}
460
Craig Toppere5ce84a2016-05-08 21:33:53 +0000461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000462 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000463def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
464 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
465def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
466 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
467}
468
Craig Topperadd9cc62016-12-18 06:23:14 +0000469// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
470// This is expanded by ExpandPostRAPseudos.
471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000473 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
474 [(set FR32X:$dst, fp32imm0)]>;
475 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
476 [(set FR64X:$dst, fpimm0)]>;
477}
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479//===----------------------------------------------------------------------===//
480// AVX-512 - VECTOR INSERT
481//
Craig Topper3a622a12017-08-17 15:40:25 +0000482
483// Supports two different pattern operators for mask and unmasked ops. Allows
484// null_frag to be passed for one.
485multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
486 X86VectorVTInfo To,
487 SDPatternOperator vinsert_insert,
488 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000489 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000490 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000491 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 "vinsert" # From.EltTypeName # "x" # From.NumElts,
493 "$src3, $src2, $src1", "$src1, $src2, $src3",
494 (vinsert_insert:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000496 (iPTR imm)),
497 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Craig Topperc228d792017-09-05 05:49:44 +0000501 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000502 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000503 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000508 (iPTR imm)),
509 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
510 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
512 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000514}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000515
Craig Topper3a622a12017-08-17 15:40:25 +0000516// Passes the same pattern operator for masked and unmasked ops.
517multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
518 X86VectorVTInfo To,
519 SDPatternOperator vinsert_insert> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
534 (From.VT (bitconvert (From.LdFrag addr:$src2))),
535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
543 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
549 vinsert128_insert>, EVEX_V256;
550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert128_insert>, EVEX_V512;
555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 vinsert256_insert>, VEX_W, EVEX_V512;
560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000566 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000578 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000586// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000618// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000619let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000620def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000621 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000622 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000623 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000625def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000626 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000627 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000628 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
630 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000631}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632
633//===----------------------------------------------------------------------===//
634// AVX-512 VECTOR EXTRACT
635//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636
Craig Topper3a622a12017-08-17 15:40:25 +0000637// Supports two different pattern operators for mask and unmasked ops. Allows
638// null_frag to be passed for one.
639multiclass vextract_for_size_split<int Opcode,
640 X86VectorVTInfo From, X86VectorVTInfo To,
641 SDPatternOperator vextract_extract,
642 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000643
644 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000645 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000646 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000647 "vextract" # To.EltTypeName # "x" # To.NumElts,
648 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000649 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
650 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000651 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000652 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000653 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000654 "vextract" # To.EltTypeName # "x" # To.NumElts #
655 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
656 [(store (To.VT (vextract_extract:$idx
657 (From.VT From.RC:$src1), (iPTR imm))),
658 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000659
Craig Toppere1cac152016-06-07 07:27:54 +0000660 let mayStore = 1, hasSideEffects = 0 in
661 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
662 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000663 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000664 "vextract" # To.EltTypeName # "x" # To.NumElts #
665 "\t{$idx, $src1, $dst {${mask}}|"
666 "$dst {${mask}}, $src1, $idx}",
667 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000668 }
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Craig Topper3a622a12017-08-17 15:40:25 +0000671// Passes the same pattern operator for masked and unmasked ops.
672multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
673 X86VectorVTInfo To,
674 SDPatternOperator vextract_extract> :
675 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
676
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677// Codegen pattern for the alternative types
678multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
679 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000680 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000682 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
683 (To.VT (!cast<Instruction>(InstrStr#"rr")
684 From.RC:$src1,
685 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000686 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
687 (iPTR imm))), addr:$dst),
688 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
689 (EXTRACT_get_vextract_imm To.RC:$ext))>;
690 }
Igor Breger7f69a992015-09-10 12:54:54 +0000691}
692
693multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000694 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000695 let Predicates = [HasAVX512] in {
696 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
697 X86VectorVTInfo<16, EltVT32, VR512>,
698 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000699 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000700 EVEX_V512, EVEX_CD8<32, CD8VT4>;
701 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
702 X86VectorVTInfo< 8, EltVT64, VR512>,
703 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000704 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000705 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
706 }
Igor Breger7f69a992015-09-10 12:54:54 +0000707 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000709 X86VectorVTInfo< 8, EltVT32, VR256X>,
710 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000711 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000712 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000713
714 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000715 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000716 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 X86VectorVTInfo< 4, EltVT64, VR256X>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000719 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000721
722 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000723 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000724 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT64, VR512>,
726 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000727 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000729 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 X86VectorVTInfo<16, EltVT32, VR512>,
731 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000732 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000733 EVEX_V512, EVEX_CD8<32, CD8VT8>;
734 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000735}
736
Adam Nemet55536c62014-09-25 23:48:45 +0000737defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
738defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000739
Igor Bregerdefab3c2015-10-08 12:55:01 +0000740// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000741// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000742defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000743 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000745 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000746
747defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000748 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000749defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000750 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000751
752defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000756
Craig Topper08a68572016-05-21 22:50:04 +0000757// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
762
763// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000764defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
768// Codegen pattern with the alternative types extract VEC256 from VEC512
769defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
770 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
771defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
772 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
773
Craig Topper5f3fef82016-05-22 07:40:58 +0000774
Craig Topper48a79172017-08-30 07:26:12 +0000775// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
776// smaller extract to enable EVEX->VEX.
777let Predicates = [NoVLX] in {
778def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
779 (v2i64 (VEXTRACTI128rr
780 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
781 (iPTR 1)))>;
782def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
783 (v2f64 (VEXTRACTF128rr
784 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
785 (iPTR 1)))>;
786def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
787 (v4i32 (VEXTRACTI128rr
788 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
789 (iPTR 1)))>;
790def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
791 (v4f32 (VEXTRACTF128rr
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
793 (iPTR 1)))>;
794def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
795 (v8i16 (VEXTRACTI128rr
796 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
797 (iPTR 1)))>;
798def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
799 (v16i8 (VEXTRACTI128rr
800 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
801 (iPTR 1)))>;
802}
803
804// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
805// smaller extract to enable EVEX->VEX.
806let Predicates = [HasVLX] in {
807def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
808 (v2i64 (VEXTRACTI32x4Z256rr
809 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
810 (iPTR 1)))>;
811def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
812 (v2f64 (VEXTRACTF32x4Z256rr
813 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
814 (iPTR 1)))>;
815def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
816 (v4i32 (VEXTRACTI32x4Z256rr
817 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
818 (iPTR 1)))>;
819def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
820 (v4f32 (VEXTRACTF32x4Z256rr
821 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
822 (iPTR 1)))>;
823def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
824 (v8i16 (VEXTRACTI32x4Z256rr
825 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
826 (iPTR 1)))>;
827def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
828 (v16i8 (VEXTRACTI32x4Z256rr
829 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
830 (iPTR 1)))>;
831}
832
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833
Craig Toppera0883622017-08-26 22:24:57 +0000834// Additional patterns for handling a bitcast between the vselect and the
835// extract_subvector.
836multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
837 X86VectorVTInfo To, X86VectorVTInfo Cast,
838 PatFrag vextract_extract,
839 SDNodeXForm EXTRACT_get_vextract_imm,
840 list<Predicate> p> {
841let Predicates = p in {
842 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
843 (bitconvert
844 (To.VT (vextract_extract:$ext
845 (From.VT From.RC:$src), (iPTR imm)))),
846 To.RC:$src0)),
847 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
848 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
849 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
850
851 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
852 (bitconvert
853 (To.VT (vextract_extract:$ext
854 (From.VT From.RC:$src), (iPTR imm)))),
855 Cast.ImmAllZerosV)),
856 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
857 Cast.KRCWM:$mask, From.RC:$src,
858 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
859}
860}
861
862defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
863 v4f32x_info, vextract128_extract,
864 EXTRACT_get_vextract128_imm, [HasVLX]>;
865defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
866 v2f64x_info, vextract128_extract,
867 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
868
869defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
870 v4i32x_info, vextract128_extract,
871 EXTRACT_get_vextract128_imm, [HasVLX]>;
872defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
873 v4i32x_info, vextract128_extract,
874 EXTRACT_get_vextract128_imm, [HasVLX]>;
875defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
876 v4i32x_info, vextract128_extract,
877 EXTRACT_get_vextract128_imm, [HasVLX]>;
878defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
879 v2i64x_info, vextract128_extract,
880 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
881defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
882 v2i64x_info, vextract128_extract,
883 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
884defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
885 v2i64x_info, vextract128_extract,
886 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
887
888defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
889 v4f32x_info, vextract128_extract,
890 EXTRACT_get_vextract128_imm, [HasAVX512]>;
891defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
892 v2f64x_info, vextract128_extract,
893 EXTRACT_get_vextract128_imm, [HasDQI]>;
894
895defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
896 v4i32x_info, vextract128_extract,
897 EXTRACT_get_vextract128_imm, [HasAVX512]>;
898defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
899 v4i32x_info, vextract128_extract,
900 EXTRACT_get_vextract128_imm, [HasAVX512]>;
901defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
902 v4i32x_info, vextract128_extract,
903 EXTRACT_get_vextract128_imm, [HasAVX512]>;
904defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
905 v2i64x_info, vextract128_extract,
906 EXTRACT_get_vextract128_imm, [HasDQI]>;
907defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
908 v2i64x_info, vextract128_extract,
909 EXTRACT_get_vextract128_imm, [HasDQI]>;
910defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
911 v2i64x_info, vextract128_extract,
912 EXTRACT_get_vextract128_imm, [HasDQI]>;
913
914defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
915 v8f32x_info, vextract256_extract,
916 EXTRACT_get_vextract256_imm, [HasDQI]>;
917defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
918 v4f64x_info, vextract256_extract,
919 EXTRACT_get_vextract256_imm, [HasAVX512]>;
920
921defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
922 v8i32x_info, vextract256_extract,
923 EXTRACT_get_vextract256_imm, [HasDQI]>;
924defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
925 v8i32x_info, vextract256_extract,
926 EXTRACT_get_vextract256_imm, [HasDQI]>;
927defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
928 v8i32x_info, vextract256_extract,
929 EXTRACT_get_vextract256_imm, [HasDQI]>;
930defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
931 v4i64x_info, vextract256_extract,
932 EXTRACT_get_vextract256_imm, [HasAVX512]>;
933defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
934 v4i64x_info, vextract256_extract,
935 EXTRACT_get_vextract256_imm, [HasAVX512]>;
936defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
937 v4i64x_info, vextract256_extract,
938 EXTRACT_get_vextract256_imm, [HasAVX512]>;
939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000941def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000942 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000943 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
945 EVEX;
946
Craig Topper03b849e2016-05-21 22:50:11 +0000947def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000948 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000949 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000951 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952
953//===---------------------------------------------------------------------===//
954// AVX-512 BROADCAST
955//---
Igor Breger131008f2016-05-01 08:40:00 +0000956// broadcast with a scalar argument.
957multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
958 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000959 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
960 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
961 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
962 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
963 (X86VBroadcast SrcInfo.FRC:$src),
964 DestInfo.RC:$src0)),
965 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
966 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
967 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
968 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
969 (X86VBroadcast SrcInfo.FRC:$src),
970 DestInfo.ImmAllZerosV)),
971 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
972 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000973}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000974
Craig Topper17854ec2017-08-30 07:48:39 +0000975// Split version to allow mask and broadcast node to be different types. This
976// helps support the 32x2 broadcasts.
977multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
978 X86VectorVTInfo MaskInfo,
979 X86VectorVTInfo DestInfo,
980 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000981 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +0000982 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +0000983 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +0000984 (MaskInfo.VT
985 (bitconvert
986 (DestInfo.VT
987 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +0000988 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +0000989 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000990 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +0000991 (MaskInfo.VT
992 (bitconvert
993 (DestInfo.VT (X86VBroadcast
994 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000995 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000996 }
Craig Toppere1cac152016-06-07 07:27:54 +0000997
Craig Topper17854ec2017-08-30 07:48:39 +0000998 def : Pat<(MaskInfo.VT
999 (bitconvert
1000 (DestInfo.VT (X86VBroadcast
1001 (SrcInfo.VT (scalar_to_vector
1002 (SrcInfo.ScalarLdFrag addr:$src))))))),
1003 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1004 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1005 (bitconvert
1006 (DestInfo.VT
1007 (X86VBroadcast
1008 (SrcInfo.VT (scalar_to_vector
1009 (SrcInfo.ScalarLdFrag addr:$src)))))),
1010 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001011 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001012 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1013 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1014 (bitconvert
1015 (DestInfo.VT
1016 (X86VBroadcast
1017 (SrcInfo.VT (scalar_to_vector
1018 (SrcInfo.ScalarLdFrag addr:$src)))))),
1019 MaskInfo.ImmAllZerosV)),
1020 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1021 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001022}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001023
Craig Topper17854ec2017-08-30 07:48:39 +00001024// Helper class to force mask and broadcast result to same type.
1025multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1026 X86VectorVTInfo DestInfo,
1027 X86VectorVTInfo SrcInfo> :
1028 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1029
Craig Topper80934372016-07-16 03:42:59 +00001030multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001031 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001032 let Predicates = [HasAVX512] in
1033 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1034 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1035 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001036
1037 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001038 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001039 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001040 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001041 }
1042}
1043
Craig Topper80934372016-07-16 03:42:59 +00001044multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1045 AVX512VLVectorVTInfo _> {
1046 let Predicates = [HasAVX512] in
1047 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1048 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1049 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001050
Craig Topper80934372016-07-16 03:42:59 +00001051 let Predicates = [HasVLX] in {
1052 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1053 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1054 EVEX_V256;
1055 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1056 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1057 EVEX_V128;
1058 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001059}
Craig Topper80934372016-07-16 03:42:59 +00001060defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1061 avx512vl_f32_info>;
1062defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1063 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001064
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001065def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001066 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001067def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001068 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001069
Robert Khasanovcbc57032014-12-09 16:38:41 +00001070multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001071 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001072 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001073 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001074 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001075 (ins SrcRC:$src),
1076 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001077 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001078}
1079
Guy Blank7f60c992017-08-09 17:21:01 +00001080multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1081 X86VectorVTInfo _, SDPatternOperator OpNode,
1082 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001083 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001084 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1085 (outs _.RC:$dst), (ins GR32:$src),
1086 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1087 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1088 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1089 "$src0 = $dst">, T8PD, EVEX;
1090
1091 def : Pat <(_.VT (OpNode SrcRC:$src)),
1092 (!cast<Instruction>(Name#r)
1093 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1094
1095 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1096 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1097 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1098
1099 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1100 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1101 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1102}
1103
1104multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1105 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1106 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1107 let Predicates = [prd] in
1108 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1109 Subreg>, EVEX_V512;
1110 let Predicates = [prd, HasVLX] in {
1111 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1112 SrcRC, Subreg>, EVEX_V256;
1113 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1114 SrcRC, Subreg>, EVEX_V128;
1115 }
1116}
1117
Robert Khasanovcbc57032014-12-09 16:38:41 +00001118multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001119 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001120 RegisterClass SrcRC, Predicate prd> {
1121 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001122 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001123 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001124 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1125 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001126 }
1127}
1128
Guy Blank7f60c992017-08-09 17:21:01 +00001129defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1130 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1131defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1132 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1133 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001134defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1135 X86VBroadcast, GR32, HasAVX512>;
1136defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1137 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001139def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001140 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001142 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143
Igor Breger21296d22015-10-20 11:56:42 +00001144// Provide aliases for broadcast from the same register class that
1145// automatically does the extract.
1146multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1147 X86VectorVTInfo SrcInfo> {
1148 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1149 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1150 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1151}
1152
1153multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1154 AVX512VLVectorVTInfo _, Predicate prd> {
1155 let Predicates = [prd] in {
1156 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1157 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1158 EVEX_V512;
1159 // Defined separately to avoid redefinition.
1160 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1161 }
1162 let Predicates = [prd, HasVLX] in {
1163 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1164 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1165 EVEX_V256;
1166 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1167 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001168 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001169}
1170
Igor Breger21296d22015-10-20 11:56:42 +00001171defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1172 avx512vl_i8_info, HasBWI>;
1173defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1174 avx512vl_i16_info, HasBWI>;
1175defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1176 avx512vl_i32_info, HasAVX512>;
1177defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1178 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001179
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001180multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1181 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001182 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001183 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1184 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001185 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001186 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001187}
1188
Craig Topperd6f4be92017-08-21 05:29:02 +00001189// This should be used for the AVX512DQ broadcast instructions. It disables
1190// the unmasked patterns so that we only use the DQ instructions when masking
1191// is requested.
1192multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1193 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001194 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001195 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1196 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1197 (null_frag),
1198 (_Dst.VT (X86SubVBroadcast
1199 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1200 AVX5128IBase, EVEX;
1201}
1202
Simon Pilgrim79195582017-02-21 16:41:44 +00001203let Predicates = [HasAVX512] in {
1204 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1205 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1206 (VPBROADCASTQZm addr:$src)>;
1207}
1208
Craig Topperbe351ee2016-10-01 06:01:23 +00001209let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001210 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1211 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1212 (VPBROADCASTQZ128m addr:$src)>;
1213 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1214 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001215 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1216 // This means we'll encounter truncated i32 loads; match that here.
1217 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1218 (VPBROADCASTWZ128m addr:$src)>;
1219 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1220 (VPBROADCASTWZ256m addr:$src)>;
1221 def : Pat<(v8i16 (X86VBroadcast
1222 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1223 (VPBROADCASTWZ128m addr:$src)>;
1224 def : Pat<(v16i16 (X86VBroadcast
1225 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1226 (VPBROADCASTWZ256m addr:$src)>;
1227}
1228
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001229//===----------------------------------------------------------------------===//
1230// AVX-512 BROADCAST SUBVECTORS
1231//
1232
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001233defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1234 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001235 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001236defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1237 v16f32_info, v4f32x_info>,
1238 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1239defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1240 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001241 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001242defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1243 v8f64_info, v4f64x_info>, VEX_W,
1244 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1245
Craig Topper715ad7f2016-10-16 23:29:51 +00001246let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001247def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1248 (VBROADCASTF64X4rm addr:$src)>;
1249def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1250 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001251def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1252 (VBROADCASTI64X4rm addr:$src)>;
1253def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1254 (VBROADCASTI64X4rm addr:$src)>;
1255
1256// Provide fallback in case the load node that is used in the patterns above
1257// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001258def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1259 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001260 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001261def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1262 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1263 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001264def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1265 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001266 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001267def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1268 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1269 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001270def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1271 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1272 (v16i16 VR256X:$src), 1)>;
1273def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1274 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1275 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001276
Craig Topperd6f4be92017-08-21 05:29:02 +00001277def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1278 (VBROADCASTF32X4rm addr:$src)>;
1279def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1280 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001281def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1282 (VBROADCASTI32X4rm addr:$src)>;
1283def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1284 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001285}
1286
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001287let Predicates = [HasVLX] in {
1288defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1289 v8i32x_info, v4i32x_info>,
1290 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1291defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1292 v8f32x_info, v4f32x_info>,
1293 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001294
Craig Topperd6f4be92017-08-21 05:29:02 +00001295def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1296 (VBROADCASTF32X4Z256rm addr:$src)>;
1297def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1298 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001299def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1300 (VBROADCASTI32X4Z256rm addr:$src)>;
1301def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1302 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001303
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001304// Provide fallback in case the load node that is used in the patterns above
1305// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001306def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1307 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1308 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001309def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001310 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001311 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001312def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1313 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1314 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001315def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001316 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001317 (v4i32 VR128X:$src), 1)>;
1318def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001319 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001320 (v8i16 VR128X:$src), 1)>;
1321def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001322 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001323 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001324}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001325
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001326let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001327defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001328 v4i64x_info, v2i64x_info>, VEX_W,
1329 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001330defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001331 v4f64x_info, v2f64x_info>, VEX_W,
1332 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001333}
1334
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001335let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001336defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001337 v8i64_info, v2i64x_info>, VEX_W,
1338 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001339defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001340 v16i32_info, v8i32x_info>,
1341 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001342defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001343 v8f64_info, v2f64x_info>, VEX_W,
1344 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001345defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001346 v16f32_info, v8f32x_info>,
1347 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1348}
Adam Nemet73f72e12014-06-27 00:43:38 +00001349
Igor Bregerfa798a92015-11-02 07:39:36 +00001350multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001351 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001352 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001353 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1354 _Src.info512, _Src.info128>,
1355 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001356 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001357 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1358 _Src.info256, _Src.info128>,
1359 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001360}
1361
1362multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001363 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1364 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001365
1366 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001367 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1368 _Src.info128, _Src.info128>,
1369 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001370}
1371
Craig Topper51e052f2016-10-15 16:26:02 +00001372defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1373 avx512vl_i32_info, avx512vl_i64_info>;
1374defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1375 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001376
Craig Topper52317e82017-01-15 05:47:45 +00001377let Predicates = [HasVLX] in {
1378def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1379 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1380def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1381 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1382}
1383
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001384def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001385 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001386def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1387 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1388
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001389def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001390 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001391def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1392 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001394//===----------------------------------------------------------------------===//
1395// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1396//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001397multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1398 X86VectorVTInfo _, RegisterClass KRC> {
1399 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001400 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001401 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001402}
1403
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001404multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001405 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1406 let Predicates = [HasCDI] in
1407 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1408 let Predicates = [HasCDI, HasVLX] in {
1409 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1410 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1411 }
1412}
1413
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001414defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001415 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001416defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001417 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001418
1419//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001420// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001421multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001422let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001423 // The index operand in the pattern should really be an integer type. However,
1424 // if we do that and it happens to come from a bitcast, then it becomes
1425 // difficult to find the bitcast needed to convert the index to the
1426 // destination type for the passthru since it will be folded with the bitcast
1427 // of the index operand.
1428 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001429 (ins _.RC:$src2, _.RC:$src3),
1430 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001431 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001432 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433
Craig Topper4fa3b502016-09-06 06:56:59 +00001434 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001435 (ins _.RC:$src2, _.MemOp:$src3),
1436 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001437 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001438 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001439 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 }
1441}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001443 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001444 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001445 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001446 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1447 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1448 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001449 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001450 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1451 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001452}
1453
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001454multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001455 AVX512VLVectorVTInfo VTInfo> {
1456 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1457 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001458 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001459 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1460 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1461 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1462 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001463 }
1464}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001465
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001466multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001467 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001468 Predicate Prd> {
1469 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001470 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001471 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001472 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1473 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001474 }
1475}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001476
Craig Topperaad5f112015-11-30 00:13:24 +00001477defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001478 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001479defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001480 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001481defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001482 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001483 VEX_W, EVEX_CD8<16, CD8VF>;
1484defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001485 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001486 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001487defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001488 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001489defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001490 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001491
Craig Topperaad5f112015-11-30 00:13:24 +00001492// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001494 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001495let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001496 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1497 (ins IdxVT.RC:$src2, _.RC:$src3),
1498 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001499 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1500 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001501
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001502 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1503 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1504 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001505 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001506 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001507 EVEX_4V, AVX5128IBase;
1508 }
1509}
1510multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001511 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001512 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001513 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1514 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1515 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1516 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001517 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001518 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1519 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001520}
1521
1522multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001523 AVX512VLVectorVTInfo VTInfo,
1524 AVX512VLVectorVTInfo ShuffleMask> {
1525 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001526 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001527 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001528 ShuffleMask.info512>, EVEX_V512;
1529 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001530 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001531 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001532 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001533 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001534 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001535 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001536 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1537 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001538 }
1539}
1540
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001541multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001542 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001543 AVX512VLVectorVTInfo Idx,
1544 Predicate Prd> {
1545 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001546 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1547 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001548 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001549 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1550 Idx.info128>, EVEX_V128;
1551 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1552 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001553 }
1554}
1555
Craig Toppera47576f2015-11-26 20:21:29 +00001556defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001557 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001558defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001559 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001560defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1561 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1562 VEX_W, EVEX_CD8<16, CD8VF>;
1563defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1564 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1565 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001566defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001567 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001568defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001569 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001570
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001571//===----------------------------------------------------------------------===//
1572// AVX-512 - BLEND using mask
1573//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001574multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001575 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1577 (ins _.RC:$src1, _.RC:$src2),
1578 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001579 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001580 []>, EVEX_4V;
1581 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1582 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001583 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001584 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001585 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001586 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1587 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1588 !strconcat(OpcodeStr,
1589 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1590 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001591 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001592 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1593 (ins _.RC:$src1, _.MemOp:$src2),
1594 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001595 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001596 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1597 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1598 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001599 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001600 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001601 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001602 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1603 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1604 !strconcat(OpcodeStr,
1605 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1606 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1607 }
Craig Toppera74e3082017-01-07 22:20:34 +00001608 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001609}
1610multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1611
Craig Topper81f20aa2017-01-07 22:20:26 +00001612 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001613 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1614 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1615 !strconcat(OpcodeStr,
1616 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1617 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001618 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001619
1620 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1621 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1622 !strconcat(OpcodeStr,
1623 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1624 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001625 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627}
1628
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001629multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1630 AVX512VLVectorVTInfo VTInfo> {
1631 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1632 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001634 let Predicates = [HasVLX] in {
1635 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1636 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1637 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1638 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1639 }
1640}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001641
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001642multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1643 AVX512VLVectorVTInfo VTInfo> {
1644 let Predicates = [HasBWI] in
1645 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001646
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001647 let Predicates = [HasBWI, HasVLX] in {
1648 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1649 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1650 }
1651}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001654defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1655defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1656defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1657defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1658defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1659defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001660
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001661
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001662//===----------------------------------------------------------------------===//
1663// Compare Instructions
1664//===----------------------------------------------------------------------===//
1665
1666// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001667
1668multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1669
1670 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1671 (outs _.KRC:$dst),
1672 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1673 "vcmp${cc}"#_.Suffix,
1674 "$src2, $src1", "$src1, $src2",
1675 (OpNode (_.VT _.RC:$src1),
1676 (_.VT _.RC:$src2),
1677 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001678 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001679 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1680 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001681 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001682 "vcmp${cc}"#_.Suffix,
1683 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001684 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001685 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001686
1687 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1688 (outs _.KRC:$dst),
1689 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1690 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001691 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001692 (OpNodeRnd (_.VT _.RC:$src1),
1693 (_.VT _.RC:$src2),
1694 imm:$cc,
1695 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1696 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001697 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001698 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1699 (outs VK1:$dst),
1700 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1701 "vcmp"#_.Suffix,
1702 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001703 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001704 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1705 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001706 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001707 "vcmp"#_.Suffix,
1708 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1709 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1710
1711 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1712 (outs _.KRC:$dst),
1713 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1714 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001715 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001716 EVEX_4V, EVEX_B;
1717 }// let isAsmParserOnly = 1, hasSideEffects = 0
1718
1719 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001720 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001721 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1722 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1723 !strconcat("vcmp${cc}", _.Suffix,
1724 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1725 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1726 _.FRC:$src2,
1727 imm:$cc))],
1728 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001729 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1730 (outs _.KRC:$dst),
1731 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1732 !strconcat("vcmp${cc}", _.Suffix,
1733 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1734 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1735 (_.ScalarLdFrag addr:$src2),
1736 imm:$cc))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001738 }
1739}
1740
1741let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001742 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001743 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1744 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001745 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001746 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1747 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001750multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001751 X86VectorVTInfo _, bit IsCommutable> {
1752 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001754 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1755 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1756 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1758 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001759 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1760 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1761 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1762 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001764 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001765 def rrk : AVX512BI<opc, MRMSrcReg,
1766 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1767 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1768 "$dst {${mask}}, $src1, $src2}"),
1769 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1770 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1771 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772 def rmk : AVX512BI<opc, MRMSrcMem,
1773 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1774 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1775 "$dst {${mask}}, $src1, $src2}"),
1776 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1777 (OpNode (_.VT _.RC:$src1),
1778 (_.VT (bitconvert
1779 (_.LdFrag addr:$src2))))))],
1780 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781}
1782
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001783multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001784 X86VectorVTInfo _, bit IsCommutable> :
1785 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001786 def rmb : AVX512BI<opc, MRMSrcMem,
1787 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1788 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1789 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1790 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1791 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1792 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1793 def rmbk : AVX512BI<opc, MRMSrcMem,
1794 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1795 _.ScalarMemOp:$src2),
1796 !strconcat(OpcodeStr,
1797 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1798 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1799 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1800 (OpNode (_.VT _.RC:$src1),
1801 (X86VBroadcast
1802 (_.ScalarLdFrag addr:$src2)))))],
1803 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001804}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001806multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001807 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1808 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001809 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001810 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1811 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001812
1813 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001814 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1815 IsCommutable>, EVEX_V256;
1816 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1817 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001818 }
1819}
1820
1821multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1822 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001823 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001824 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001825 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1826 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001827
1828 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001829 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1830 IsCommutable>, EVEX_V256;
1831 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1832 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001833 }
1834}
1835
1836defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001837 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001838 EVEX_CD8<8, CD8VF>;
1839
1840defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001841 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001842 EVEX_CD8<16, CD8VF>;
1843
Robert Khasanovf70f7982014-09-18 14:06:55 +00001844defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001845 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001846 EVEX_CD8<32, CD8VF>;
1847
Robert Khasanovf70f7982014-09-18 14:06:55 +00001848defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001849 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001850 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1851
1852defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1853 avx512vl_i8_info, HasBWI>,
1854 EVEX_CD8<8, CD8VF>;
1855
1856defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1857 avx512vl_i16_info, HasBWI>,
1858 EVEX_CD8<16, CD8VF>;
1859
Robert Khasanovf70f7982014-09-18 14:06:55 +00001860defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001861 avx512vl_i32_info, HasAVX512>,
1862 EVEX_CD8<32, CD8VF>;
1863
Robert Khasanovf70f7982014-09-18 14:06:55 +00001864defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001865 avx512vl_i64_info, HasAVX512>,
1866 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001868
Ayman Musa721d97f2017-06-27 12:08:37 +00001869multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1870 SDNode OpNode, string InstrStr,
1871 list<Predicate> Preds> {
1872let Predicates = Preds in {
1873 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1874 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1875 (i64 0)),
1876 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1877 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001878
Ayman Musa721d97f2017-06-27 12:08:37 +00001879 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001880 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001881 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1882 (i64 0)),
1883 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1884 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001885
Ayman Musa721d97f2017-06-27 12:08:37 +00001886 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001887 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001888 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1889 (i64 0)),
1890 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1891 _.RC:$src1, _.RC:$src2),
1892 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001893
Ayman Musa721d97f2017-06-27 12:08:37 +00001894 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001895 (_.KVT (and (_.KVT _.KRCWM:$mask),
1896 (_.KVT (OpNode (_.VT _.RC:$src1),
1897 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001898 (_.LdFrag addr:$src2))))))),
1899 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001900 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001901 _.RC:$src1, addr:$src2),
1902 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001903}
Ayman Musa721d97f2017-06-27 12:08:37 +00001904}
1905
1906multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1907 SDNode OpNode, string InstrStr,
1908 list<Predicate> Preds>
1909 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
1910let Predicates = Preds in {
1911 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1912 (_.KVT (OpNode (_.VT _.RC:$src1),
1913 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
1914 (i64 0)),
1915 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
1916 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001917
Ayman Musa721d97f2017-06-27 12:08:37 +00001918 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1919 (_.KVT (and (_.KVT _.KRCWM:$mask),
1920 (_.KVT (OpNode (_.VT _.RC:$src1),
1921 (X86VBroadcast
1922 (_.ScalarLdFrag addr:$src2)))))),
1923 (i64 0)),
1924 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
1925 _.RC:$src1, addr:$src2),
1926 NewInf.KRC)>;
1927}
1928}
1929
1930// VPCMPEQB - i8
1931defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
1932 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1933defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
1934 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1935
1936defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
1937 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
1938
1939// VPCMPEQW - i16
1940defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
1941 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1942defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
1943 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1944defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
1945 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1946
1947defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
1948 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1949defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
1950 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1951
1952defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
1953 "VPCMPEQWZ", [HasBWI]>;
1954
1955// VPCMPEQD - i32
1956defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
1957 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1958defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
1959 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1960defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
1961 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1962defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
1963 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1964
1965defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
1966 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1967defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
1968 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1969defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
1970 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1971
1972defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
1973 "VPCMPEQDZ", [HasAVX512]>;
1974defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
1975 "VPCMPEQDZ", [HasAVX512]>;
1976
1977// VPCMPEQQ - i64
1978defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
1979 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1980defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
1981 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1982defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
1983 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1984defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
1985 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1986defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
1987 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1988
1989defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
1990 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1991defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
1992 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1993defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
1994 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1995defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
1996 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1997
Simon Pilgrim64fff142017-07-16 18:37:23 +00001998defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00001999 "VPCMPEQQZ", [HasAVX512]>;
2000defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
2001 "VPCMPEQQZ", [HasAVX512]>;
2002defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
2003 "VPCMPEQQZ", [HasAVX512]>;
2004
2005// VPCMPGTB - i8
2006defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
2007 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2008defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
2009 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2010
2011defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
2012 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
2013
2014// VPCMPGTW - i16
2015defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
2016 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2017defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
2018 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2019defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
2020 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2021
2022defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
2023 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2024defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
2025 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2026
2027defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
2028 "VPCMPGTWZ", [HasBWI]>;
2029
2030// VPCMPGTD - i32
2031defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
2032 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2033defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
2034 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2035defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
2036 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2037defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
2038 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2039
2040defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
2041 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2042defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
2043 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2044defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
2045 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2046
2047defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
2048 "VPCMPGTDZ", [HasAVX512]>;
2049defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
2050 "VPCMPGTDZ", [HasAVX512]>;
2051
2052// VPCMPGTQ - i64
2053defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
2054 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2055defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
2056 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2057defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
2058 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2059defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
2060 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2061defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
2062 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2063
2064defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
2065 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2066defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
2067 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2068defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
2069 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2070defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
2071 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2072
2073defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
2074 "VPCMPGTQZ", [HasAVX512]>;
2075defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
2076 "VPCMPGTQZ", [HasAVX512]>;
2077defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
2078 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079
Robert Khasanov29e3b962014-08-27 09:34:37 +00002080multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2081 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002082 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002083 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002084 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002085 !strconcat("vpcmp${cc}", Suffix,
2086 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002087 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2088 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2090 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002091 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002092 !strconcat("vpcmp${cc}", Suffix,
2093 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002094 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2095 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002096 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002097 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002098 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002099 def rrik : AVX512AIi8<opc, MRMSrcReg,
2100 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002101 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002102 !strconcat("vpcmp${cc}", Suffix,
2103 "\t{$src2, $src1, $dst {${mask}}|",
2104 "$dst {${mask}}, $src1, $src2}"),
2105 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2106 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002107 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002108 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002109 def rmik : AVX512AIi8<opc, MRMSrcMem,
2110 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002111 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002112 !strconcat("vpcmp${cc}", Suffix,
2113 "\t{$src2, $src1, $dst {${mask}}|",
2114 "$dst {${mask}}, $src1, $src2}"),
2115 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2116 (OpNode (_.VT _.RC:$src1),
2117 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002118 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002119 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2120
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002122 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002124 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002125 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2126 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002127 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002128 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002130 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002131 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2132 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002133 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002134 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2135 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002136 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002137 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002138 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2139 "$dst {${mask}}, $src1, $src2, $cc}"),
2140 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002141 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002142 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2143 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002144 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002145 !strconcat("vpcmp", Suffix,
2146 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2147 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002148 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149 }
2150}
2151
Robert Khasanov29e3b962014-08-27 09:34:37 +00002152multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002153 X86VectorVTInfo _> :
2154 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002155 def rmib : AVX512AIi8<opc, MRMSrcMem,
2156 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002157 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002158 !strconcat("vpcmp${cc}", Suffix,
2159 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2160 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2161 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2162 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002163 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002164 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2165 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2166 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002167 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002168 !strconcat("vpcmp${cc}", Suffix,
2169 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2170 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2171 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2172 (OpNode (_.VT _.RC:$src1),
2173 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002174 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002175 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176
Robert Khasanov29e3b962014-08-27 09:34:37 +00002177 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002178 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002179 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2180 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002181 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002182 !strconcat("vpcmp", Suffix,
2183 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2184 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2185 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2186 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2187 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002188 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002189 !strconcat("vpcmp", Suffix,
2190 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2191 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2192 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2193 }
2194}
2195
2196multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2197 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2198 let Predicates = [prd] in
2199 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2200
2201 let Predicates = [prd, HasVLX] in {
2202 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2203 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2204 }
2205}
2206
2207multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2208 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2209 let Predicates = [prd] in
2210 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2211 EVEX_V512;
2212
2213 let Predicates = [prd, HasVLX] in {
2214 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2215 EVEX_V256;
2216 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2217 EVEX_V128;
2218 }
2219}
2220
2221defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2222 HasBWI>, EVEX_CD8<8, CD8VF>;
2223defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2224 HasBWI>, EVEX_CD8<8, CD8VF>;
2225
2226defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2227 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2228defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2229 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2230
Robert Khasanovf70f7982014-09-18 14:06:55 +00002231defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002232 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002233defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002234 HasAVX512>, EVEX_CD8<32, CD8VF>;
2235
Robert Khasanovf70f7982014-09-18 14:06:55 +00002236defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002237 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002238defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002239 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240
Ayman Musa721d97f2017-06-27 12:08:37 +00002241multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2242 SDNode OpNode, string InstrStr,
2243 list<Predicate> Preds> {
2244let Predicates = Preds in {
2245 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002246 (_.KVT (OpNode (_.VT _.RC:$src1),
2247 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002248 imm:$cc)),
2249 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002250 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002251 _.RC:$src2,
2252 imm:$cc),
2253 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002254
Ayman Musa721d97f2017-06-27 12:08:37 +00002255 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002256 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002257 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2258 imm:$cc)),
2259 (i64 0)),
2260 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2261 addr:$src2,
2262 imm:$cc),
2263 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002264
Ayman Musa721d97f2017-06-27 12:08:37 +00002265 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002266 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002267 (OpNode (_.VT _.RC:$src1),
2268 (_.VT _.RC:$src2),
2269 imm:$cc))),
2270 (i64 0)),
2271 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002272 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002273 _.RC:$src2,
2274 imm:$cc),
2275 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002276
Ayman Musa721d97f2017-06-27 12:08:37 +00002277 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002278 (_.KVT (and (_.KVT _.KRCWM:$mask),
2279 (_.KVT (OpNode (_.VT _.RC:$src1),
2280 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002281 (_.LdFrag addr:$src2))),
2282 imm:$cc)))),
2283 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002284 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002285 _.RC:$src1,
2286 addr:$src2,
2287 imm:$cc),
2288 NewInf.KRC)>;
2289}
2290}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002291
Ayman Musa721d97f2017-06-27 12:08:37 +00002292multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2293 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002294 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002295 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2296let Predicates = Preds in {
2297 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2298 (_.KVT (OpNode (_.VT _.RC:$src1),
2299 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2300 imm:$cc)),
2301 (i64 0)),
2302 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2303 addr:$src2,
2304 imm:$cc),
2305 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002306
Ayman Musa721d97f2017-06-27 12:08:37 +00002307 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2308 (_.KVT (and (_.KVT _.KRCWM:$mask),
2309 (_.KVT (OpNode (_.VT _.RC:$src1),
2310 (X86VBroadcast
2311 (_.ScalarLdFrag addr:$src2)),
2312 imm:$cc)))),
2313 (i64 0)),
2314 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2315 _.RC:$src1,
2316 addr:$src2,
2317 imm:$cc),
2318 NewInf.KRC)>;
2319}
2320}
2321
2322// VPCMPB - i8
2323defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2324 "VPCMPBZ128", [HasBWI, HasVLX]>;
2325defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2326 "VPCMPBZ128", [HasBWI, HasVLX]>;
2327
2328defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2329 "VPCMPBZ256", [HasBWI, HasVLX]>;
2330
2331// VPCMPW - i16
2332defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2333 "VPCMPWZ128", [HasBWI, HasVLX]>;
2334defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2335 "VPCMPWZ128", [HasBWI, HasVLX]>;
2336defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2337 "VPCMPWZ128", [HasBWI, HasVLX]>;
2338
2339defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2340 "VPCMPWZ256", [HasBWI, HasVLX]>;
2341defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2342 "VPCMPWZ256", [HasBWI, HasVLX]>;
2343
2344defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2345 "VPCMPWZ", [HasBWI]>;
2346
2347// VPCMPD - i32
2348defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2349 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2350defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2351 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2352defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2353 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2354defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2355 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2356
2357defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2358 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2359defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2360 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2361defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2362 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2363
2364defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2365 "VPCMPDZ", [HasAVX512]>;
2366defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2367 "VPCMPDZ", [HasAVX512]>;
2368
2369// VPCMPQ - i64
2370defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2371 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2372defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2373 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2374defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2375 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2376defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2377 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2378defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2379 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2380
2381defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2382 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2383defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2384 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2385defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2386 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2387defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2388 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2389
2390defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2391 "VPCMPQZ", [HasAVX512]>;
2392defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2393 "VPCMPQZ", [HasAVX512]>;
2394defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2395 "VPCMPQZ", [HasAVX512]>;
2396
2397// VPCMPUB - i8
2398defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2399 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2400defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2401 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2402
2403defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2404 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2405
2406// VPCMPUW - i16
2407defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2408 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2409defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2410 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2411defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2412 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2413
2414defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2415 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2416defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2417 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2418
2419defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2420 "VPCMPUWZ", [HasBWI]>;
2421
2422// VPCMPUD - i32
2423defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2424 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2425defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2426 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2427defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2428 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2429defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2430 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2431
2432defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2433 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2434defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2435 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2436defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2437 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2438
2439defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2440 "VPCMPUDZ", [HasAVX512]>;
2441defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2442 "VPCMPUDZ", [HasAVX512]>;
2443
2444// VPCMPUQ - i64
2445defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2446 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2447defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2448 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2449defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2450 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2451defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2452 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2453defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2454 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2455
2456defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2457 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2458defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2459 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2460defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2461 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2462defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2463 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2464
2465defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2466 "VPCMPUQZ", [HasAVX512]>;
2467defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2468 "VPCMPUQZ", [HasAVX512]>;
2469defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2470 "VPCMPUQZ", [HasAVX512]>;
2471
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002472multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002474 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2475 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2476 "vcmp${cc}"#_.Suffix,
2477 "$src2, $src1", "$src1, $src2",
2478 (X86cmpm (_.VT _.RC:$src1),
2479 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002480 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002481
Craig Toppere1cac152016-06-07 07:27:54 +00002482 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2483 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2484 "vcmp${cc}"#_.Suffix,
2485 "$src2, $src1", "$src1, $src2",
2486 (X86cmpm (_.VT _.RC:$src1),
2487 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2488 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002489
Craig Toppere1cac152016-06-07 07:27:54 +00002490 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2491 (outs _.KRC:$dst),
2492 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2493 "vcmp${cc}"#_.Suffix,
2494 "${src2}"##_.BroadcastStr##", $src1",
2495 "$src1, ${src2}"##_.BroadcastStr,
2496 (X86cmpm (_.VT _.RC:$src1),
2497 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2498 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002500 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002501 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2502 (outs _.KRC:$dst),
2503 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2504 "vcmp"#_.Suffix,
2505 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2506
2507 let mayLoad = 1 in {
2508 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2509 (outs _.KRC:$dst),
2510 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2511 "vcmp"#_.Suffix,
2512 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2513
2514 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2515 (outs _.KRC:$dst),
2516 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2517 "vcmp"#_.Suffix,
2518 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2519 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2520 }
2521 }
2522}
2523
2524multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2525 // comparison code form (VCMP[EQ/LT/LE/...]
2526 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2527 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2528 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002529 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002530 (X86cmpmRnd (_.VT _.RC:$src1),
2531 (_.VT _.RC:$src2),
2532 imm:$cc,
2533 (i32 FROUND_NO_EXC))>, EVEX_B;
2534
2535 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2536 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2537 (outs _.KRC:$dst),
2538 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2539 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002540 "$cc, {sae}, $src2, $src1",
2541 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002542 }
2543}
2544
2545multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2546 let Predicates = [HasAVX512] in {
2547 defm Z : avx512_vcmp_common<_.info512>,
2548 avx512_vcmp_sae<_.info512>, EVEX_V512;
2549
2550 }
2551 let Predicates = [HasAVX512,HasVLX] in {
2552 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2553 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554 }
2555}
2556
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002557defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2558 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2559defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2560 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561
Ayman Musa721d97f2017-06-27 12:08:37 +00002562multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2563 string InstrStr, list<Predicate> Preds> {
2564let Predicates = Preds in {
2565 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002566 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2567 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002568 imm:$cc)),
2569 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002570 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002571 _.RC:$src2,
2572 imm:$cc),
2573 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002574
Ayman Musa721d97f2017-06-27 12:08:37 +00002575 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002576 (_.KVT (and _.KRCWM:$mask,
2577 (X86cmpm (_.VT _.RC:$src1),
2578 (_.VT _.RC:$src2),
2579 imm:$cc))),
2580 (i64 0)),
2581 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2582 _.RC:$src1,
2583 _.RC:$src2,
2584 imm:$cc),
2585 NewInf.KRC)>;
2586
2587 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2588 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002589 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2590 imm:$cc)),
2591 (i64 0)),
2592 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2593 addr:$src2,
2594 imm:$cc),
2595 NewInf.KRC)>;
2596
2597 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002598 (_.KVT (and _.KRCWM:$mask,
2599 (X86cmpm (_.VT _.RC:$src1),
2600 (_.VT (bitconvert
2601 (_.LdFrag addr:$src2))),
2602 imm:$cc))),
2603 (i64 0)),
2604 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2605 _.RC:$src1,
2606 addr:$src2,
2607 imm:$cc),
2608 NewInf.KRC)>;
2609
2610 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002611 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2612 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2613 imm:$cc)),
2614 (i64 0)),
2615 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2616 addr:$src2,
2617 imm:$cc),
2618 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002619
2620 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2621 (_.KVT (and _.KRCWM:$mask,
2622 (X86cmpm (_.VT _.RC:$src1),
2623 (X86VBroadcast
2624 (_.ScalarLdFrag addr:$src2)),
2625 imm:$cc))),
2626 (i64 0)),
2627 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2628 _.RC:$src1,
2629 addr:$src2,
2630 imm:$cc),
2631 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002632}
2633}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002634
Ayman Musa721d97f2017-06-27 12:08:37 +00002635multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002636 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002637 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2638
2639let Predicates = Preds in
2640 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002641 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2642 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002643 imm:$cc,
2644 (i32 FROUND_NO_EXC))),
2645 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002646 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002647 _.RC:$src2,
2648 imm:$cc),
2649 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002650
2651 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2652 (_.KVT (and _.KRCWM:$mask,
2653 (X86cmpmRnd (_.VT _.RC:$src1),
2654 (_.VT _.RC:$src2),
2655 imm:$cc,
2656 (i32 FROUND_NO_EXC)))),
2657 (i64 0)),
2658 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2659 _.RC:$src1,
2660 _.RC:$src2,
2661 imm:$cc),
2662 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002663}
2664
2665
2666// VCMPPS - f32
2667defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2668 [HasAVX512, HasVLX]>;
2669defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2670 [HasAVX512, HasVLX]>;
2671defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2672 [HasAVX512, HasVLX]>;
2673defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2674 [HasAVX512, HasVLX]>;
2675
2676defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2677 [HasAVX512, HasVLX]>;
2678defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2679 [HasAVX512, HasVLX]>;
2680defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2681 [HasAVX512, HasVLX]>;
2682
2683defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2684 [HasAVX512]>;
2685defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2686 [HasAVX512]>;
2687
2688// VCMPPD - f64
2689defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2690 [HasAVX512, HasVLX]>;
2691defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2692 [HasAVX512, HasVLX]>;
2693defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2694 [HasAVX512, HasVLX]>;
2695defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2696 [HasAVX512, HasVLX]>;
2697defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2698 [HasAVX512, HasVLX]>;
2699
2700defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2701 [HasAVX512, HasVLX]>;
2702defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2703 [HasAVX512, HasVLX]>;
2704defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2705 [HasAVX512, HasVLX]>;
2706defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2707 [HasAVX512, HasVLX]>;
2708
2709defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2710 [HasAVX512]>;
2711defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2712 [HasAVX512]>;
2713defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2714 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002715
Asaf Badouh572bbce2015-09-20 08:46:07 +00002716// ----------------------------------------------------------------
2717// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002718//handle fpclass instruction mask = op(reg_scalar,imm)
2719// op(mem_scalar,imm)
2720multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2721 X86VectorVTInfo _, Predicate prd> {
2722 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002723 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002724 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002725 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002726 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2727 (i32 imm:$src2)))], NoItinerary>;
2728 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2729 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2730 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002731 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002732 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002733 (OpNode (_.VT _.RC:$src1),
2734 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002735 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002736 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002737 OpcodeStr##_.Suffix##
2738 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2739 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002740 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002741 (i32 imm:$src2)))], NoItinerary>;
2742 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002743 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002744 OpcodeStr##_.Suffix##
2745 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2746 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002747 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002748 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002749 }
2750}
2751
Asaf Badouh572bbce2015-09-20 08:46:07 +00002752//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2753// fpclass(reg_vec, mem_vec, imm)
2754// fpclass(reg_vec, broadcast(eltVt), imm)
2755multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2756 X86VectorVTInfo _, string mem, string broadcast>{
2757 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2758 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002759 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002760 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2761 (i32 imm:$src2)))], NoItinerary>;
2762 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2763 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2764 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002765 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002766 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002767 (OpNode (_.VT _.RC:$src1),
2768 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002769 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2770 (ins _.MemOp:$src1, i32u8imm:$src2),
2771 OpcodeStr##_.Suffix##mem#
2772 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002773 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002774 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2775 (i32 imm:$src2)))], NoItinerary>;
2776 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2777 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2778 OpcodeStr##_.Suffix##mem#
2779 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002780 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002781 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2782 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2783 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2784 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2785 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2786 _.BroadcastStr##", $dst|$dst, ${src1}"
2787 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002788 [(set _.KRC:$dst,(OpNode
2789 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002790 (_.ScalarLdFrag addr:$src1))),
2791 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2792 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2793 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2794 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2795 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2796 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002797 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2798 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002799 (_.ScalarLdFrag addr:$src1))),
2800 (i32 imm:$src2))))], NoItinerary>,
2801 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002802}
2803
Asaf Badouh572bbce2015-09-20 08:46:07 +00002804multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002805 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002806 string broadcast>{
2807 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002808 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002809 broadcast>, EVEX_V512;
2810 }
2811 let Predicates = [prd, HasVLX] in {
2812 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2813 broadcast>, EVEX_V128;
2814 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2815 broadcast>, EVEX_V256;
2816 }
2817}
2818
2819multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002820 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002821 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002822 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002823 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002824 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2825 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2826 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2827 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2828 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002829}
2830
Asaf Badouh696e8e02015-10-18 11:04:38 +00002831defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2832 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002833
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002834//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835// Mask register copy, including
2836// - copy between mask registers
2837// - load/store mask registers
2838// - copy from GPR to mask register and vice versa
2839//
2840multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2841 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002842 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002843 let hasSideEffects = 0 in
2844 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2845 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2846 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2848 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2849 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2850 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2851 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852}
2853
2854multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2855 string OpcodeStr,
2856 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002857 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002859 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002861 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 }
2863}
2864
Robert Khasanov74acbb72014-07-23 14:49:42 +00002865let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002866 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002867 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2868 VEX, PD;
2869
2870let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002871 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002872 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002873 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002874
2875let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002876 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2877 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002878 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2879 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002880 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2881 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002882 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2883 VEX, XD, VEX_W;
2884}
2885
2886// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002887def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002888 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002889def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002890 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002891
2892def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002893 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002894def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002895 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002896
2897def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002898 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002899def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002900 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002901
2902def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002903 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002904def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2905 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002906def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002907 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002908
2909def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2910 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2911def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2912 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2913def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2914 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2915def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2916 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917
Robert Khasanov74acbb72014-07-23 14:49:42 +00002918// Load/store kreg
2919let Predicates = [HasDQI] in {
2920 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2921 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002922 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2923 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002924
2925 def : Pat<(store VK4:$src, addr:$dst),
2926 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2927 def : Pat<(store VK2:$src, addr:$dst),
2928 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002929 def : Pat<(store VK1:$src, addr:$dst),
2930 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002931
2932 def : Pat<(v2i1 (load addr:$src)),
2933 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2934 def : Pat<(v4i1 (load addr:$src)),
2935 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002936}
2937let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002938 def : Pat<(store VK1:$src, addr:$dst),
2939 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002940 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2941 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002942 def : Pat<(store VK2:$src, addr:$dst),
2943 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002944 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2945 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002946 def : Pat<(store VK4:$src, addr:$dst),
2947 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002948 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2949 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002950 def : Pat<(store VK8:$src, addr:$dst),
2951 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002952 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2953 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002954
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002955 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002956 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002957 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002958 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002959 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002960 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002961}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002962
Robert Khasanov74acbb72014-07-23 14:49:42 +00002963let Predicates = [HasAVX512] in {
2964 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002966 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002967 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002968 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2969 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002970}
2971let Predicates = [HasBWI] in {
2972 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2973 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002974 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2975 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002976 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2977 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002978 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2979 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002980}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002981
Robert Khasanov74acbb72014-07-23 14:49:42 +00002982let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002983 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2984 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2985 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002986
Simon Pilgrim64fff142017-07-16 18:37:23 +00002987 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002988 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002989
Guy Blank548e22a2017-05-19 12:35:15 +00002990 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2991 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002992
Simon Pilgrim64fff142017-07-16 18:37:23 +00002993 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002994 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002995
Simon Pilgrim64fff142017-07-16 18:37:23 +00002996 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002997 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2998 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002999
Guy Blank548e22a2017-05-19 12:35:15 +00003000 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
3001 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
3002 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
3003 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
3004 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
3005 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
3006 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003007
Guy Blank548e22a2017-05-19 12:35:15 +00003008 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3009 (COPY_TO_REGCLASS
3010 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3011 GR8:$src, sub_8bit), (i32 1))), VK1)>;
3012 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3013 (COPY_TO_REGCLASS
3014 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3015 GR8:$src, sub_8bit), (i32 1))), VK16)>;
3016 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3017 (COPY_TO_REGCLASS
3018 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3019 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00003020
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022
3023// Mask unary operation
3024// - KNOT
3025multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00003026 RegisterClass KRC, SDPatternOperator OpNode,
3027 Predicate prd> {
3028 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003030 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 [(set KRC:$dst, (OpNode KRC:$src))]>;
3032}
3033
Robert Khasanov74acbb72014-07-23 14:49:42 +00003034multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
3035 SDPatternOperator OpNode> {
3036 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
3037 HasDQI>, VEX, PD;
3038 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
3039 HasAVX512>, VEX, PS;
3040 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
3041 HasBWI>, VEX, PD, VEX_W;
3042 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
3043 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044}
3045
Craig Topper7b9cc142016-11-03 06:04:28 +00003046defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003047
Robert Khasanov74acbb72014-07-23 14:49:42 +00003048// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00003049let Predicates = [HasAVX512, NoDQI] in
3050def : Pat<(vnot VK8:$src),
3051 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
3052
3053def : Pat<(vnot VK4:$src),
3054 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
3055def : Pat<(vnot VK2:$src),
3056 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057
3058// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00003059// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00003061 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003062 Predicate prd, bit IsCommutable> {
3063 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
3065 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003066 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003067 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
3068}
3069
Robert Khasanov595683d2014-07-28 13:46:45 +00003070multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00003071 SDPatternOperator OpNode, bit IsCommutable,
3072 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003073 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003074 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003075 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00003076 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003077 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003078 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003079 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003080 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081}
3082
3083def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3084def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003085// These nodes use 'vnot' instead of 'not' to support vectors.
3086def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3087def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088
Craig Topper7b9cc142016-11-03 06:04:28 +00003089defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
3090defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
3091defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
3092defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
3093defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
3094defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003095
Craig Topper7b9cc142016-11-03 06:04:28 +00003096multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3097 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003098 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3099 // for the DQI set, this type is legal and KxxxB instruction is used
3100 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003101 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003102 (COPY_TO_REGCLASS
3103 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3104 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3105
3106 // All types smaller than 8 bits require conversion anyway
3107 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3108 (COPY_TO_REGCLASS (Inst
3109 (COPY_TO_REGCLASS VK1:$src1, VK16),
3110 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003111 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003112 (COPY_TO_REGCLASS (Inst
3113 (COPY_TO_REGCLASS VK2:$src1, VK16),
3114 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003115 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003116 (COPY_TO_REGCLASS (Inst
3117 (COPY_TO_REGCLASS VK4:$src1, VK16),
3118 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119}
3120
Craig Topper7b9cc142016-11-03 06:04:28 +00003121defm : avx512_binop_pat<and, and, KANDWrr>;
3122defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3123defm : avx512_binop_pat<or, or, KORWrr>;
3124defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3125defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003126
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003128multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3129 RegisterClass KRCSrc, Predicate prd> {
3130 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003131 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003132 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3133 (ins KRC:$src1, KRC:$src2),
3134 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3135 VEX_4V, VEX_L;
3136
3137 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3138 (!cast<Instruction>(NAME##rr)
3139 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3140 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3141 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142}
3143
Igor Bregera54a1a82015-09-08 13:10:00 +00003144defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3145defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3146defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148// Mask bit testing
3149multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003150 SDNode OpNode, Predicate prd> {
3151 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003152 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003153 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003154 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3155}
3156
Igor Breger5ea0a6812015-08-31 13:30:19 +00003157multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3158 Predicate prdW = HasAVX512> {
3159 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3160 VEX, PD;
3161 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3162 VEX, PS;
3163 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3164 VEX, PS, VEX_W;
3165 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3166 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167}
3168
3169defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003170defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003171
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003172// Mask shift
3173multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3174 SDNode OpNode> {
3175 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003176 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003178 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3180}
3181
3182multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3183 SDNode OpNode> {
3184 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003185 VEX, TAPD, VEX_W;
3186 let Predicates = [HasDQI] in
3187 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3188 VEX, TAPD;
3189 let Predicates = [HasBWI] in {
3190 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3191 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003192 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3193 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003194 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195}
3196
Craig Topper3b7e8232017-01-30 00:06:01 +00003197defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3198defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199
Ayman Musa721d97f2017-06-27 12:08:37 +00003200multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3201def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3202 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3203 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3204 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3205
Craig Toppereb5c4112017-09-24 05:24:52 +00003206def : Pat<(v8i1 (and VK8:$mask,
3207 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3208 (COPY_TO_REGCLASS
3209 (!cast<Instruction>(InstStr##Zrrk)
3210 (COPY_TO_REGCLASS VK8:$mask, VK16),
3211 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3212 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3213 VK8)>;
3214
Simon Pilgrim64fff142017-07-16 18:37:23 +00003215def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003216 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3217 (i64 0)),
3218 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3219 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3220 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3221 (i8 8)), (i8 8))>;
3222
Simon Pilgrim64fff142017-07-16 18:37:23 +00003223def : Pat<(insert_subvector (v16i1 immAllZerosV),
3224 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003225 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3226 (i64 0)),
3227 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3228 (COPY_TO_REGCLASS VK8:$mask, VK16),
3229 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3230 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3231 (i8 8)), (i8 8))>;
3232}
3233
3234multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3235 AVX512VLVectorVTInfo _> {
3236def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3237 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3238 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3239 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3240 imm:$cc), VK8)>;
3241
Craig Toppereb5c4112017-09-24 05:24:52 +00003242def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
3243 (_.info256.VT VR256X:$src2), imm:$cc))),
3244 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3245 (COPY_TO_REGCLASS VK8:$mask, VK16),
3246 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3247 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3248 imm:$cc), VK8)>;
3249
Simon Pilgrim64fff142017-07-16 18:37:23 +00003250def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003251 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3252 (i64 0)),
3253 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3254 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3255 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3256 imm:$cc),
3257 (i8 8)), (i8 8))>;
3258
Simon Pilgrim64fff142017-07-16 18:37:23 +00003259def : Pat<(insert_subvector (v16i1 immAllZerosV),
3260 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003261 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3262 (i64 0)),
3263 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3264 (COPY_TO_REGCLASS VK8:$mask, VK16),
3265 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3266 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3267 imm:$cc),
3268 (i8 8)), (i8 8))>;
3269}
3270
3271let Predicates = [HasAVX512, NoVLX] in {
3272 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3273 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3274
3275 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3276 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3277 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3278}
3279
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280// Mask setting all 0s or 1s
3281multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3282 let Predicates = [HasAVX512] in
3283 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3284 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3285 [(set KRC:$dst, (VT Val))]>;
3286}
3287
3288multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003290 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3291 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003292}
3293
3294defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3295defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3296
3297// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3298let Predicates = [HasAVX512] in {
3299 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003300 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3301 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003302 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003303 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003304 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3305 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003306 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003308
3309// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3310multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3311 RegisterClass RC, ValueType VT> {
3312 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3313 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003314
Igor Bregerf1bd7612016-03-06 07:46:03 +00003315 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003316 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003317}
Guy Blank548e22a2017-05-19 12:35:15 +00003318defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3319defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3320defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3321defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3322defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3323defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003324
3325defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3326defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3327defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3328defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3329defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3330
3331defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3332defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3333defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3334defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3335
3336defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3337defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3338defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3339
3340defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3341defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3342
3343defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003344
Igor Breger999ac752016-03-08 15:21:25 +00003345def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003346 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003347 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3348 VK2))>;
3349def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003350 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003351 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3352 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003353def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3354 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003355def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3356 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003357def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3358 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3359
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003360
Igor Breger86724082016-08-14 05:25:07 +00003361// Patterns for kmask shift
3362multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003363 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003364 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003365 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003366 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003367 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003368 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003369 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003370 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003371 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003372 RC))>;
3373}
3374
3375defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3376defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3377defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378//===----------------------------------------------------------------------===//
3379// AVX-512 - Aligned and unaligned load and store
3380//
3381
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003382
3383multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003384 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003385 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003386 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003387 let hasSideEffects = 0 in {
3388 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003389 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003390 _.ExeDomain>, EVEX;
3391 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3392 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003393 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003394 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003395 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003396 (_.VT _.RC:$src),
3397 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003398 EVEX, EVEX_KZ;
3399
Craig Toppercb0e7492017-07-31 17:35:44 +00003400 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003401 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003402 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003403 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003404 !if(NoRMPattern, [],
3405 [(set _.RC:$dst,
3406 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003407 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003408
Craig Topper63e2cd62017-01-14 07:50:52 +00003409 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003410 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3411 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3412 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3413 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003414 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003415 (_.VT _.RC:$src1),
3416 (_.VT _.RC:$src0))))], _.ExeDomain>,
3417 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003418 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003419 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3420 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003421 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3422 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003423 [(set _.RC:$dst, (_.VT
3424 (vselect _.KRCWM:$mask,
3425 (_.VT (bitconvert (ld_frag addr:$src1))),
3426 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003427 }
Craig Toppere1cac152016-06-07 07:27:54 +00003428 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003429 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3430 (ins _.KRCWM:$mask, _.MemOp:$src),
3431 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3432 "${dst} {${mask}} {z}, $src}",
3433 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3434 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3435 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003436 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003437 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3438 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3439
3440 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3441 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3442
3443 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3444 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3445 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446}
3447
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003448multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3449 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003450 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003451 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003452 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003453 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003454
3455 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003456 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003457 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003458 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003459 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003460 }
3461}
3462
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003463multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3464 AVX512VLVectorVTInfo _,
3465 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003466 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003467 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003468 let Predicates = [prd] in
3469 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003470 masked_load_unaligned, NoRMPattern,
3471 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003472
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003473 let Predicates = [prd, HasVLX] in {
3474 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003475 masked_load_unaligned, NoRMPattern,
3476 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003477 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003478 masked_load_unaligned, NoRMPattern,
3479 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003480 }
3481}
3482
3483multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003484 PatFrag st_frag, PatFrag mstore, string Name,
3485 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003486
Craig Topper99f6b622016-05-01 01:03:56 +00003487 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003488 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3489 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003490 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003491 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3492 (ins _.KRCWM:$mask, _.RC:$src),
3493 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3494 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003495 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003496 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003497 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003498 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003499 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003500 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003501 }
Igor Breger81b79de2015-11-19 07:43:43 +00003502
Craig Topper2462a712017-08-01 15:31:24 +00003503 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003504 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003505 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003506 !if(NoMRPattern, [],
3507 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3508 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003509 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003510 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3511 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3512 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003513
3514 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3515 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3516 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003517}
3518
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003519
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003520multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003521 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003522 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003523 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003524 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003525 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003526
3527 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003528 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003529 masked_store_unaligned, Name#Z256,
3530 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003531 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003532 masked_store_unaligned, Name#Z128,
3533 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003534 }
3535}
3536
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003537multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003538 AVX512VLVectorVTInfo _, Predicate prd,
3539 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003540 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003541 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003542 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003543
3544 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003545 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003546 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003547 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003548 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003549 }
3550}
3551
3552defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3553 HasAVX512>,
3554 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003555 HasAVX512, "VMOVAPS">,
3556 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003557
3558defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3559 HasAVX512>,
3560 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003561 HasAVX512, "VMOVAPD">,
3562 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003563
Craig Topperc9293492016-02-26 06:50:29 +00003564defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003565 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003566 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3567 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003568 PS, EVEX_CD8<32, CD8VF>;
3569
Craig Topper4e7b8882016-10-03 02:00:29 +00003570defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003571 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003572 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3573 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003574 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003575
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003576defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3577 HasAVX512>,
3578 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003579 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003580 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003581
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003582defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3583 HasAVX512>,
3584 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003585 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003586 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003587
Craig Toppercb0e7492017-07-31 17:35:44 +00003588defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003589 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003590 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003591 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003592
Craig Toppercb0e7492017-07-31 17:35:44 +00003593defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003594 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003595 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003596 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003597
Craig Topperc9293492016-02-26 06:50:29 +00003598defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003599 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003600 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003601 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003602 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003603
Craig Topperc9293492016-02-26 06:50:29 +00003604defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003605 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003606 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003607 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003608 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003609
Craig Topperd875d6b2016-09-29 06:07:09 +00003610// Special instructions to help with spilling when we don't have VLX. We need
3611// to load or store from a ZMM register instead. These are converted in
3612// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003613let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003614 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3615def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3616 "", []>;
3617def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3618 "", []>;
3619def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3620 "", []>;
3621def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3622 "", []>;
3623}
3624
3625let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003626def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003627 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003628def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003629 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003630def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003631 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003632def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003633 "", []>;
3634}
3635
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003636def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003637 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003638 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003639 VK8), VR512:$src)>;
3640
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003641def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003642 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003643 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003644
Craig Topper33c550c2016-05-22 00:39:30 +00003645// These patterns exist to prevent the above patterns from introducing a second
3646// mask inversion when one already exists.
3647def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3648 (bc_v8i64 (v16i32 immAllZerosV)),
3649 (v8i64 VR512:$src))),
3650 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3651def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3652 (v16i32 immAllZerosV),
3653 (v16i32 VR512:$src))),
3654 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3655
Craig Topper96ab6fd2017-01-09 04:19:34 +00003656// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3657// available. Use a 512-bit operation and extract.
3658let Predicates = [HasAVX512, NoVLX] in {
3659def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3660 (v8f32 VR256X:$src0))),
3661 (EXTRACT_SUBREG
3662 (v16f32
3663 (VMOVAPSZrrk
3664 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3665 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3666 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3667 sub_ymm)>;
3668
3669def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3670 (v8i32 VR256X:$src0))),
3671 (EXTRACT_SUBREG
3672 (v16i32
3673 (VMOVDQA32Zrrk
3674 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3675 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3676 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3677 sub_ymm)>;
3678}
3679
Craig Topper2462a712017-08-01 15:31:24 +00003680let Predicates = [HasAVX512] in {
3681 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003682 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003683 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003684 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003685 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3686 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3687 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3688 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3689 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3690}
3691
3692let Predicates = [HasVLX] in {
3693 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003694 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3695 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3696 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3697 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3698 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3699 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3700 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3701 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003702
Craig Topper2462a712017-08-01 15:31:24 +00003703 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003704 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003705 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003706 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003707 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3708 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3709 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3710 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3711 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003712}
3713
Craig Topper80075a52017-08-27 19:03:36 +00003714multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3715 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3716 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3717 (bitconvert
3718 (To.VT (extract_subvector
3719 (From.VT From.RC:$src), (iPTR 0)))),
3720 To.RC:$src0)),
3721 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3722 Cast.RC:$src0, Cast.KRCWM:$mask,
3723 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3724
3725 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3726 (bitconvert
3727 (To.VT (extract_subvector
3728 (From.VT From.RC:$src), (iPTR 0)))),
3729 Cast.ImmAllZerosV)),
3730 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3731 Cast.KRCWM:$mask,
3732 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3733}
3734
3735
Craig Topperd27386a2017-08-25 23:34:59 +00003736let Predicates = [HasVLX] in {
3737// A masked extract from the first 128-bits of a 256-bit vector can be
3738// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003739defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3740defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3741defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3742defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3743defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3744defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3745defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3746defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3747defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3748defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3749defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3750defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003751
3752// A masked extract from the first 128-bits of a 512-bit vector can be
3753// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003754defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3755defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3756defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3757defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3758defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3759defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3760defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3761defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3762defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3763defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3764defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3765defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003766
3767// A masked extract from the first 256-bits of a 512-bit vector can be
3768// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003769defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3770defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3771defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3772defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3773defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3774defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3775defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3776defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3777defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3778defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3779defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3780defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003781}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003782
3783// Move Int Doubleword to Packed Double Int
3784//
3785let ExeDomain = SSEPackedInt in {
3786def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3787 "vmovd\t{$src, $dst|$dst, $src}",
3788 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003789 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003790 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003791def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003792 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003793 [(set VR128X:$dst,
3794 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003795 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003796def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003797 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003798 [(set VR128X:$dst,
3799 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003800 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003801let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3802def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3803 (ins i64mem:$src),
3804 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003805 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003806let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003807def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003808 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003809 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003810 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003811def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3812 "vmovq\t{$src, $dst|$dst, $src}",
3813 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3814 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003815def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003816 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003817 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003819def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003820 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003821 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003822 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3823 EVEX_CD8<64, CD8VT1>;
3824}
3825} // ExeDomain = SSEPackedInt
3826
3827// Move Int Doubleword to Single Scalar
3828//
3829let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3830def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3831 "vmovd\t{$src, $dst|$dst, $src}",
3832 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003833 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003835def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003836 "vmovd\t{$src, $dst|$dst, $src}",
3837 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3838 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3839} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3840
3841// Move doubleword from xmm register to r/m32
3842//
3843let ExeDomain = SSEPackedInt in {
3844def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3845 "vmovd\t{$src, $dst|$dst, $src}",
3846 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003847 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003848 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003849def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003850 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003851 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003852 [(store (i32 (extractelt (v4i32 VR128X:$src),
3853 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3854 EVEX, EVEX_CD8<32, CD8VT1>;
3855} // ExeDomain = SSEPackedInt
3856
3857// Move quadword from xmm1 register to r/m64
3858//
3859let ExeDomain = SSEPackedInt in {
3860def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3861 "vmovq\t{$src, $dst|$dst, $src}",
3862 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003864 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003865 Requires<[HasAVX512, In64BitMode]>;
3866
Craig Topperc648c9b2015-12-28 06:11:42 +00003867let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3868def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3869 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003870 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003871 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872
Craig Topperc648c9b2015-12-28 06:11:42 +00003873def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3874 (ins i64mem:$dst, VR128X:$src),
3875 "vmovq\t{$src, $dst|$dst, $src}",
3876 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3877 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003878 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003879 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3880
3881let hasSideEffects = 0 in
3882def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003883 (ins VR128X:$src),
3884 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3885 EVEX, VEX_W;
3886} // ExeDomain = SSEPackedInt
3887
3888// Move Scalar Single to Double Int
3889//
3890let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3891def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3892 (ins FR32X:$src),
3893 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003895 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003896def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003898 "vmovd\t{$src, $dst|$dst, $src}",
3899 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3900 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3901} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3902
3903// Move Quadword Int to Packed Quadword Int
3904//
3905let ExeDomain = SSEPackedInt in {
3906def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3907 (ins i64mem:$src),
3908 "vmovq\t{$src, $dst|$dst, $src}",
3909 [(set VR128X:$dst,
3910 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3911 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3912} // ExeDomain = SSEPackedInt
3913
3914//===----------------------------------------------------------------------===//
3915// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916//===----------------------------------------------------------------------===//
3917
Craig Topperc7de3a12016-07-29 02:49:08 +00003918multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003919 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003920 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3921 (ins _.RC:$src1, _.FRC:$src2),
3922 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3923 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3924 (scalar_to_vector _.FRC:$src2))))],
3925 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3926 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003927 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003928 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3929 "$dst {${mask}} {z}, $src1, $src2}"),
3930 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003931 (_.VT (OpNode _.RC:$src1,
3932 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003933 _.ImmAllZerosV)))],
3934 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3935 let Constraints = "$src0 = $dst" in
3936 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003937 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003938 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3939 "$dst {${mask}}, $src1, $src2}"),
3940 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003941 (_.VT (OpNode _.RC:$src1,
3942 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003943 (_.VT _.RC:$src0))))],
3944 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003945 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003946 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3947 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3948 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3949 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3950 let mayLoad = 1, hasSideEffects = 0 in {
3951 let Constraints = "$src0 = $dst" in
3952 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3953 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3954 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3955 "$dst {${mask}}, $src}"),
3956 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3957 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3958 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3959 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3960 "$dst {${mask}} {z}, $src}"),
3961 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003962 }
Craig Toppere1cac152016-06-07 07:27:54 +00003963 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3964 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3965 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3966 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003967 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003968 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3969 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3970 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3971 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972}
3973
Asaf Badouh41ecf462015-12-06 13:26:56 +00003974defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3975 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976
Asaf Badouh41ecf462015-12-06 13:26:56 +00003977defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3978 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979
Ayman Musa46af8f92016-11-13 14:29:32 +00003980
3981multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3982 PatLeaf ZeroFP, X86VectorVTInfo _> {
3983
3984def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003985 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003986 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003987 (_.EltVT _.FRC:$src1),
3988 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003989 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003990 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3991 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003992 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003993 _.RC)>;
3994
3995def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003996 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003997 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003998 (_.EltVT _.FRC:$src1),
3999 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004000 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00004001 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004002 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004003 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004004}
4005
4006multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4007 dag Mask, RegisterClass MaskRC> {
4008
4009def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004010 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00004011 (_.info256.VT (insert_subvector undef,
4012 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004013 (iPTR 0))),
4014 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004015 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004016 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004017 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004018
4019}
4020
Craig Topper058f2f62017-03-28 16:35:29 +00004021multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4022 AVX512VLVectorVTInfo _,
4023 dag Mask, RegisterClass MaskRC,
4024 SubRegIndex subreg> {
4025
4026def : Pat<(masked_store addr:$dst, Mask,
4027 (_.info512.VT (insert_subvector undef,
4028 (_.info256.VT (insert_subvector undef,
4029 (_.info128.VT _.info128.RC:$src),
4030 (iPTR 0))),
4031 (iPTR 0)))),
4032 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004033 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004034 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4035
4036}
4037
Ayman Musa46af8f92016-11-13 14:29:32 +00004038multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4039 dag Mask, RegisterClass MaskRC> {
4040
4041def : Pat<(_.info128.VT (extract_subvector
4042 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004043 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004044 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004045 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004046 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004047 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004048 addr:$srcAddr)>;
4049
4050def : Pat<(_.info128.VT (extract_subvector
4051 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4052 (_.info512.VT (insert_subvector undef,
4053 (_.info256.VT (insert_subvector undef,
4054 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004055 (iPTR 0))),
4056 (iPTR 0))))),
4057 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004058 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004059 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004060 addr:$srcAddr)>;
4061
4062}
4063
Craig Topper058f2f62017-03-28 16:35:29 +00004064multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4065 AVX512VLVectorVTInfo _,
4066 dag Mask, RegisterClass MaskRC,
4067 SubRegIndex subreg> {
4068
4069def : Pat<(_.info128.VT (extract_subvector
4070 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4071 (_.info512.VT (bitconvert
4072 (v16i32 immAllZerosV))))),
4073 (iPTR 0))),
4074 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004075 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004076 addr:$srcAddr)>;
4077
4078def : Pat<(_.info128.VT (extract_subvector
4079 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4080 (_.info512.VT (insert_subvector undef,
4081 (_.info256.VT (insert_subvector undef,
4082 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4083 (iPTR 0))),
4084 (iPTR 0))))),
4085 (iPTR 0))),
4086 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004087 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004088 addr:$srcAddr)>;
4089
4090}
4091
Ayman Musa46af8f92016-11-13 14:29:32 +00004092defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4093defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4094
4095defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4096 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004097defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4098 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4099defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4100 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004101
4102defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4103 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004104defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4105 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4106defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4107 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004108
Guy Blankb169d56d2017-07-31 08:26:14 +00004109def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4110 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4111 (COPY_TO_REGCLASS
4112 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4113 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4114 GR8:$mask, sub_8bit)), VK1WM),
4115 (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
4116
Craig Topper74ed0872016-05-18 06:55:59 +00004117def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004118 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004119 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004120
Guy Blankb169d56d2017-07-31 08:26:14 +00004121def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4122 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4123 (COPY_TO_REGCLASS
4124 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4125 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4126 GR8:$mask, sub_8bit)), VK1WM),
4127 (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
4128
Craig Topper74ed0872016-05-18 06:55:59 +00004129def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004130 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004131 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004132
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004133def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004134 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004135 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4136
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004137let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004138 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004139 (ins VR128X:$src1, FR32X:$src2),
4140 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4141 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4142 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004143
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004144let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004145 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4146 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004147 VR128X:$src1, FR32X:$src2),
4148 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4149 "$dst {${mask}}, $src1, $src2}",
4150 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4151 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004152
4153 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004154 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4155 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4156 "$dst {${mask}} {z}, $src1, $src2}",
4157 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4158 FoldGenData<"VMOVSSZrrkz">;
4159
Simon Pilgrim64fff142017-07-16 18:37:23 +00004160 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004161 (ins VR128X:$src1, FR64X:$src2),
4162 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4163 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4164 FoldGenData<"VMOVSDZrr">;
4165
4166let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004167 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4168 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004169 VR128X:$src1, FR64X:$src2),
4170 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4171 "$dst {${mask}}, $src1, $src2}",
4172 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004173 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004174
Simon Pilgrim64fff142017-07-16 18:37:23 +00004175 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4176 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004177 FR64X:$src2),
4178 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4179 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004180 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004181 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4182}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004183
4184let Predicates = [HasAVX512] in {
4185 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004186 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004187 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004189 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004190 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004191 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004192 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193
4194 // Move low f32 and clear high bits.
4195 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4196 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004197 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4199 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4200 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004201 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004202 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004203 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4204 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004205 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004206 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4207 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4208 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004209 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004210 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211
4212 let AddedComplexity = 20 in {
4213 // MOVSSrm zeros the high parts of the register; represent this
4214 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4215 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4216 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4217 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4218 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4219 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4220 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004221 def : Pat<(v4f32 (X86vzload addr:$src)),
4222 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004223
4224 // MOVSDrm zeros the high parts of the register; represent this
4225 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4226 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4227 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4228 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4229 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4230 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4231 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4232 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4233 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4234 def : Pat<(v2f64 (X86vzload addr:$src)),
4235 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4236
4237 // Represent the same patterns above but in the form they appear for
4238 // 256-bit types
4239 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4240 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004241 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004242 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4243 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4244 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004245 def : Pat<(v8f32 (X86vzload addr:$src)),
4246 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4248 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4249 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004250 def : Pat<(v4f64 (X86vzload addr:$src)),
4251 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004252
4253 // Represent the same patterns above but in the form they appear for
4254 // 512-bit types
4255 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4256 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4257 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4258 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4259 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4260 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004261 def : Pat<(v16f32 (X86vzload addr:$src)),
4262 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004263 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4264 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4265 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004266 def : Pat<(v8f64 (X86vzload addr:$src)),
4267 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004268 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004269 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4270 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004271 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004272
4273 // Move low f64 and clear high bits.
4274 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4275 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004276 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004277 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004278 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4279 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004280 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004281 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282
4283 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004284 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004285 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004286 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004287 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004288 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004289
4290 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004291 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292 addr:$dst),
4293 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004294
4295 // Shuffle with VMOVSS
4296 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4297 (VMOVSSZrr (v4i32 VR128X:$src1),
4298 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4299 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4300 (VMOVSSZrr (v4f32 VR128X:$src1),
4301 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4302
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004303 // Shuffle with VMOVSD
4304 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4305 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4306 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4307 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004308
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4310 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004311 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4312 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004313}
4314
4315let AddedComplexity = 15 in
4316def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4317 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004318 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004319 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004320 (v2i64 VR128X:$src))))],
4321 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004323let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004324 let AddedComplexity = 15 in {
4325 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4326 (VMOVDI2PDIZrr GR32:$src)>;
4327
4328 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4329 (VMOV64toPQIZrr GR64:$src)>;
4330
4331 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4332 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4333 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004334
4335 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4336 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4337 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004338 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004339 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4340 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004341 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4342 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004343 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4344 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004345 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4346 (VMOVDI2PDIZrm addr:$src)>;
4347 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4348 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004349 def : Pat<(v4i32 (X86vzload addr:$src)),
4350 (VMOVDI2PDIZrm addr:$src)>;
4351 def : Pat<(v8i32 (X86vzload addr:$src)),
4352 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004353 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004354 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004355 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004356 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004357 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004358 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004359 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004360 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004361 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004362
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004363 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4364 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4365 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4366 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004367 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4368 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4369 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4370
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004371 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004372 def : Pat<(v16i32 (X86vzload addr:$src)),
4373 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004374 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004375 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004376}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004378// AVX-512 - Non-temporals
4379//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004380let SchedRW = [WriteLoad] in {
4381 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4382 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004383 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004384 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004385
Craig Topper2f90c1f2016-06-07 07:27:57 +00004386 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004387 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004388 (ins i256mem:$src),
4389 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004390 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004391 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004392
Robert Khasanoved882972014-08-13 10:46:00 +00004393 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004394 (ins i128mem:$src),
4395 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004396 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004397 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004398 }
Adam Nemetefd07852014-06-18 16:51:10 +00004399}
4400
Igor Bregerd3341f52016-01-20 13:11:47 +00004401multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4402 PatFrag st_frag = alignednontemporalstore,
4403 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004404 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004405 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004406 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004407 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4408 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004409}
4410
Igor Bregerd3341f52016-01-20 13:11:47 +00004411multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4412 AVX512VLVectorVTInfo VTInfo> {
4413 let Predicates = [HasAVX512] in
4414 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004415
Igor Bregerd3341f52016-01-20 13:11:47 +00004416 let Predicates = [HasAVX512, HasVLX] in {
4417 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4418 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004419 }
4420}
4421
Igor Bregerd3341f52016-01-20 13:11:47 +00004422defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4423defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4424defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004425
Craig Topper707c89c2016-05-08 23:43:17 +00004426let Predicates = [HasAVX512], AddedComplexity = 400 in {
4427 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4428 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4429 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4430 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4431 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4432 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004433
4434 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4435 (VMOVNTDQAZrm addr:$src)>;
4436 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4437 (VMOVNTDQAZrm addr:$src)>;
4438 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4439 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004440 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004441 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004442 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004443 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004444 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004445 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004446}
4447
Craig Topperc41320d2016-05-08 23:08:45 +00004448let Predicates = [HasVLX], AddedComplexity = 400 in {
4449 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4450 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4451 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4452 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4453 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4454 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4455
Simon Pilgrim9a896232016-06-07 13:34:24 +00004456 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4457 (VMOVNTDQAZ256rm addr:$src)>;
4458 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4459 (VMOVNTDQAZ256rm addr:$src)>;
4460 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4461 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004462 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004463 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004464 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004465 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004466 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004467 (VMOVNTDQAZ256rm addr:$src)>;
4468
Craig Topperc41320d2016-05-08 23:08:45 +00004469 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4470 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4471 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4472 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4473 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4474 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004475
4476 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4477 (VMOVNTDQAZ128rm addr:$src)>;
4478 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4479 (VMOVNTDQAZ128rm addr:$src)>;
4480 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4481 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004482 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004483 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004484 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004485 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004486 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004487 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004488}
4489
Adam Nemet7f62b232014-06-10 16:39:53 +00004490//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004491// AVX-512 - Integer arithmetic
4492//
4493multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004494 X86VectorVTInfo _, OpndItins itins,
4495 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004496 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004497 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004498 "$src2, $src1", "$src1, $src2",
4499 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004500 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004501 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004502
Craig Toppere1cac152016-06-07 07:27:54 +00004503 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4504 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4505 "$src2, $src1", "$src1, $src2",
4506 (_.VT (OpNode _.RC:$src1,
4507 (bitconvert (_.LdFrag addr:$src2)))),
4508 itins.rm>,
4509 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004510}
4511
4512multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4513 X86VectorVTInfo _, OpndItins itins,
4514 bit IsCommutable = 0> :
4515 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004516 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4517 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4518 "${src2}"##_.BroadcastStr##", $src1",
4519 "$src1, ${src2}"##_.BroadcastStr,
4520 (_.VT (OpNode _.RC:$src1,
4521 (X86VBroadcast
4522 (_.ScalarLdFrag addr:$src2)))),
4523 itins.rm>,
4524 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004525}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004526
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004527multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4528 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4529 Predicate prd, bit IsCommutable = 0> {
4530 let Predicates = [prd] in
4531 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4532 IsCommutable>, EVEX_V512;
4533
4534 let Predicates = [prd, HasVLX] in {
4535 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4536 IsCommutable>, EVEX_V256;
4537 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4538 IsCommutable>, EVEX_V128;
4539 }
4540}
4541
Robert Khasanov545d1b72014-10-14 14:36:19 +00004542multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4543 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4544 Predicate prd, bit IsCommutable = 0> {
4545 let Predicates = [prd] in
4546 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4547 IsCommutable>, EVEX_V512;
4548
4549 let Predicates = [prd, HasVLX] in {
4550 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4551 IsCommutable>, EVEX_V256;
4552 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4553 IsCommutable>, EVEX_V128;
4554 }
4555}
4556
4557multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4558 OpndItins itins, Predicate prd,
4559 bit IsCommutable = 0> {
4560 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4561 itins, prd, IsCommutable>,
4562 VEX_W, EVEX_CD8<64, CD8VF>;
4563}
4564
4565multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4566 OpndItins itins, Predicate prd,
4567 bit IsCommutable = 0> {
4568 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4569 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4570}
4571
4572multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4573 OpndItins itins, Predicate prd,
4574 bit IsCommutable = 0> {
4575 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4576 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4577}
4578
4579multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 OpndItins itins, Predicate prd,
4581 bit IsCommutable = 0> {
4582 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4583 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4584}
4585
4586multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4587 SDNode OpNode, OpndItins itins, Predicate prd,
4588 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004589 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004590 IsCommutable>;
4591
Igor Bregerf2460112015-07-26 14:41:44 +00004592 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004593 IsCommutable>;
4594}
4595
4596multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4597 SDNode OpNode, OpndItins itins, Predicate prd,
4598 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004599 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004600 IsCommutable>;
4601
Igor Bregerf2460112015-07-26 14:41:44 +00004602 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004603 IsCommutable>;
4604}
4605
4606multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4607 bits<8> opc_d, bits<8> opc_q,
4608 string OpcodeStr, SDNode OpNode,
4609 OpndItins itins, bit IsCommutable = 0> {
4610 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4611 itins, HasAVX512, IsCommutable>,
4612 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4613 itins, HasBWI, IsCommutable>;
4614}
4615
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004616multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004617 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004618 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4619 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004620 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004621 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004622 "$src2, $src1","$src1, $src2",
4623 (_Dst.VT (OpNode
4624 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004625 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004626 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004627 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004628 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4629 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4630 "$src2, $src1", "$src1, $src2",
4631 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4632 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004633 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004634 AVX512BIBase, EVEX_4V;
4635
4636 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004637 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004638 OpcodeStr,
4639 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004640 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004641 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4642 (_Brdct.VT (X86VBroadcast
4643 (_Brdct.ScalarLdFrag addr:$src2)))))),
4644 itins.rm>,
4645 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004646}
4647
Robert Khasanov545d1b72014-10-14 14:36:19 +00004648defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4649 SSE_INTALU_ITINS_P, 1>;
4650defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4651 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004652defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4653 SSE_INTALU_ITINS_P, HasBWI, 1>;
4654defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4655 SSE_INTALU_ITINS_P, HasBWI, 0>;
4656defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004657 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004658defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004659 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004660defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004661 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004662defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004663 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004664defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004665 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004666defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004667 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004668defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004669 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004670defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004671 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004672defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004673 SSE_INTALU_ITINS_P, HasBWI, 1>;
4674
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004675multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004676 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4677 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4678 let Predicates = [prd] in
4679 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4680 _SrcVTInfo.info512, _DstVTInfo.info512,
4681 v8i64_info, IsCommutable>,
4682 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4683 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004684 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004685 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004686 v4i64x_info, IsCommutable>,
4687 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004688 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004689 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004690 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004691 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4692 }
Michael Liao66233b72015-08-06 09:06:20 +00004693}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004694
4695defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004696 avx512vl_i32_info, avx512vl_i64_info,
4697 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004698defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004699 avx512vl_i32_info, avx512vl_i64_info,
4700 X86pmuludq, HasAVX512, 1>;
4701defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4702 avx512vl_i8_info, avx512vl_i8_info,
4703 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004704
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004705multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4706 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004707 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4708 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4709 OpcodeStr,
4710 "${src2}"##_Src.BroadcastStr##", $src1",
4711 "$src1, ${src2}"##_Src.BroadcastStr,
4712 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4713 (_Src.VT (X86VBroadcast
4714 (_Src.ScalarLdFrag addr:$src2))))))>,
4715 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004716}
4717
Michael Liao66233b72015-08-06 09:06:20 +00004718multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4719 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004720 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004721 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004722 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004723 "$src2, $src1","$src1, $src2",
4724 (_Dst.VT (OpNode
4725 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004726 (_Src.VT _Src.RC:$src2))),
4727 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004728 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004729 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4730 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4731 "$src2, $src1", "$src1, $src2",
4732 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4733 (bitconvert (_Src.LdFrag addr:$src2))))>,
4734 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004735}
4736
4737multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4738 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004739 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004740 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4741 v32i16_info>,
4742 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4743 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004744 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004745 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4746 v16i16x_info>,
4747 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4748 v16i16x_info>, EVEX_V256;
4749 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4750 v8i16x_info>,
4751 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4752 v8i16x_info>, EVEX_V128;
4753 }
4754}
4755multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4756 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004757 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004758 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4759 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004760 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004761 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4762 v32i8x_info>, EVEX_V256;
4763 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4764 v16i8x_info>, EVEX_V128;
4765 }
4766}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004767
4768multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4769 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004770 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004771 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004772 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004773 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004774 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004775 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004776 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004777 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004778 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004779 }
4780}
4781
Craig Topperb6da6542016-05-01 17:38:32 +00004782defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4783defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4784defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4785defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004786
Craig Topper5acb5a12016-05-01 06:24:57 +00004787defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4788 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4789defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004790 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004791
Igor Bregerf2460112015-07-26 14:41:44 +00004792defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004793 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004794defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004795 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004796defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004797 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004798
Igor Bregerf2460112015-07-26 14:41:44 +00004799defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004800 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004801defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004802 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004803defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004804 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004805
Igor Bregerf2460112015-07-26 14:41:44 +00004806defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004807 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004808defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004809 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004810defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004811 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004812
Igor Bregerf2460112015-07-26 14:41:44 +00004813defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004814 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004815defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004816 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004817defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004818 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004819
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004820// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4821let Predicates = [HasDQI, NoVLX] in {
4822 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4823 (EXTRACT_SUBREG
4824 (VPMULLQZrr
4825 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4826 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4827 sub_ymm)>;
4828
4829 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4830 (EXTRACT_SUBREG
4831 (VPMULLQZrr
4832 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4833 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4834 sub_xmm)>;
4835}
4836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004838// AVX-512 Logical Instructions
4839//===----------------------------------------------------------------------===//
4840
Craig Topperafce0ba2017-08-30 16:38:33 +00004841// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4842// be set to null_frag for 32-bit elements.
4843multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4844 SDPatternOperator OpNode,
4845 SDNode OpNodeMsk, X86VectorVTInfo _,
4846 bit IsCommutable = 0> {
4847 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004848 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4849 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4850 "$src2, $src1", "$src1, $src2",
4851 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4852 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004853 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4854 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004855 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004856 AVX512BIBase, EVEX_4V;
4857
Craig Topperafce0ba2017-08-30 16:38:33 +00004858 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004859 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4860 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4861 "$src2, $src1", "$src1, $src2",
4862 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4863 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004864 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004865 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004866 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004867 AVX512BIBase, EVEX_4V;
4868}
4869
Craig Topperafce0ba2017-08-30 16:38:33 +00004870// OpNodeMsk is the OpNode to use where element size is important. So use
4871// for all of the broadcast patterns.
4872multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4873 SDPatternOperator OpNode,
4874 SDNode OpNodeMsk, X86VectorVTInfo _,
4875 bit IsCommutable = 0> :
4876 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004877 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4878 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4879 "${src2}"##_.BroadcastStr##", $src1",
4880 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004881 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004882 (bitconvert
4883 (_.VT (X86VBroadcast
4884 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004885 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004886 (bitconvert
4887 (_.VT (X86VBroadcast
4888 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004889 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004890 AVX512BIBase, EVEX_4V, EVEX_B;
4891}
4892
Craig Topperafce0ba2017-08-30 16:38:33 +00004893multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4894 SDPatternOperator OpNode,
4895 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004896 bit IsCommutable = 0> {
4897 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004898 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004899 IsCommutable>, EVEX_V512;
4900
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004901 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004902 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4903 VTInfo.info256, IsCommutable>, EVEX_V256;
4904 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4905 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004906 }
4907}
4908
Craig Topperabe80cc2016-08-28 06:06:28 +00004909multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004910 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004911 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4912 avx512vl_i64_info, IsCommutable>,
4913 VEX_W, EVEX_CD8<64, CD8VF>;
4914 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4915 avx512vl_i32_info, IsCommutable>,
4916 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004917}
4918
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004919defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4920defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4921defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4922defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004923
4924//===----------------------------------------------------------------------===//
4925// AVX-512 FP arithmetic
4926//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004927multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4928 SDNode OpNode, SDNode VecNode, OpndItins itins,
4929 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004930 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004931 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4932 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4933 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004934 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4935 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004936 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004937
4938 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004939 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004940 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004941 (_.VT (VecNode _.RC:$src1,
4942 _.ScalarIntMemCPat:$src2,
4943 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004944 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004945 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004946 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004947 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004948 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4949 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004950 itins.rr> {
4951 let isCommutable = IsCommutable;
4952 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004953 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004954 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004955 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4956 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004957 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004958 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004959 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004960}
4961
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004962multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004963 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004964 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004965 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4966 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4967 "$rc, $src2, $src1", "$src1, $src2, $rc",
4968 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004969 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004970 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004971}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004972multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004973 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4974 OpndItins itins, bit IsCommutable> {
4975 let ExeDomain = _.ExeDomain in {
4976 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4977 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4978 "$src2, $src1", "$src1, $src2",
4979 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4980 itins.rr>;
4981
4982 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4983 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4984 "$src2, $src1", "$src1, $src2",
4985 (_.VT (VecNode _.RC:$src1,
4986 _.ScalarIntMemCPat:$src2)),
4987 itins.rm>;
4988
4989 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4990 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4991 (ins _.FRC:$src1, _.FRC:$src2),
4992 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4993 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4994 itins.rr> {
4995 let isCommutable = IsCommutable;
4996 }
4997 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4998 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4999 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5000 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5001 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5002 }
5003
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005004 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5005 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005006 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005007 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005008 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00005009 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005010}
5011
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005012multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
5013 SDNode VecNode,
5014 SizeItins itins, bit IsCommutable> {
5015 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
5016 itins.s, IsCommutable>,
5017 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
5018 itins.s, IsCommutable>,
5019 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5020 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
5021 itins.d, IsCommutable>,
5022 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
5023 itins.d, IsCommutable>,
5024 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5025}
5026
5027multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00005028 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005029 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005030 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
5031 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005032 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005033 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
5034 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005035 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5036}
Craig Topper8783bbb2017-02-24 07:21:10 +00005037defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
5038defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
5039defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
5040defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
5041defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005042 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00005043defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005044 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005045
5046// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5047// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5048multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
5049 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00005050 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005051 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5052 (ins _.FRC:$src1, _.FRC:$src2),
5053 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5054 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005055 itins.rr> {
5056 let isCommutable = 1;
5057 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005058 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5059 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5060 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5061 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5062 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5063 }
5064}
5065defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
5066 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5067 EVEX_CD8<32, CD8VT1>;
5068
5069defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
5070 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5071 EVEX_CD8<64, CD8VT1>;
5072
5073defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
5074 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5075 EVEX_CD8<32, CD8VT1>;
5076
5077defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
5078 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5079 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005080
Craig Topper375aa902016-12-19 00:42:28 +00005081multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005082 X86VectorVTInfo _, OpndItins itins,
5083 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005084 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005085 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5086 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5087 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005088 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5089 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005090 let mayLoad = 1 in {
5091 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5092 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5093 "$src2, $src1", "$src1, $src2",
5094 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5095 EVEX_4V;
5096 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5097 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5098 "${src2}"##_.BroadcastStr##", $src1",
5099 "$src1, ${src2}"##_.BroadcastStr,
5100 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5101 (_.ScalarLdFrag addr:$src2)))),
5102 itins.rm>, EVEX_4V, EVEX_B;
5103 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005104 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005105}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005106
Craig Topper375aa902016-12-19 00:42:28 +00005107multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005108 X86VectorVTInfo _> {
5109 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005110 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5111 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5112 "$rc, $src2, $src1", "$src1, $src2, $rc",
5113 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5114 EVEX_4V, EVEX_B, EVEX_RC;
5115}
5116
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005117
Craig Topper375aa902016-12-19 00:42:28 +00005118multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005119 X86VectorVTInfo _> {
5120 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005121 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5122 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5123 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5124 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5125 EVEX_4V, EVEX_B;
5126}
5127
Craig Topper375aa902016-12-19 00:42:28 +00005128multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005129 Predicate prd, SizeItins itins,
5130 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005131 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005132 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005133 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005134 EVEX_CD8<32, CD8VF>;
5135 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005136 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005137 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005138 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005139
Robert Khasanov595e5982014-10-29 15:43:02 +00005140 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005141 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005142 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005143 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005144 EVEX_CD8<32, CD8VF>;
5145 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005146 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005147 EVEX_CD8<32, CD8VF>;
5148 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005149 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005150 EVEX_CD8<64, CD8VF>;
5151 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005152 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005153 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005154 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005155}
5156
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005157multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005158 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005159 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005160 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005161 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5162}
5163
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005164multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005165 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005166 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005167 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005168 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5169}
5170
Craig Topper9433f972016-08-02 06:16:53 +00005171defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5172 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005173 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005174defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5175 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005176 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005177defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005178 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005179defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005180 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005181defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5182 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005183 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005184defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5185 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005186 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005187let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005188 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5189 SSE_ALU_ITINS_P, 1>;
5190 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5191 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005192}
Craig Topper375aa902016-12-19 00:42:28 +00005193defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005194 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005195defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005196 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005197defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005198 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005199defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005200 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005201
Craig Topper8f6827c2016-08-31 05:37:52 +00005202// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005203multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5204 X86VectorVTInfo _, Predicate prd> {
5205let Predicates = [prd] in {
5206 // Masked register-register logical operations.
5207 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5208 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5209 _.RC:$src0)),
5210 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5211 _.RC:$src1, _.RC:$src2)>;
5212 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5213 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5214 _.ImmAllZerosV)),
5215 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5216 _.RC:$src2)>;
5217 // Masked register-memory logical operations.
5218 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5219 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5220 (load addr:$src2)))),
5221 _.RC:$src0)),
5222 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5223 _.RC:$src1, addr:$src2)>;
5224 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5225 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5226 _.ImmAllZerosV)),
5227 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5228 addr:$src2)>;
5229 // Register-broadcast logical operations.
5230 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5231 (bitconvert (_.VT (X86VBroadcast
5232 (_.ScalarLdFrag addr:$src2)))))),
5233 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5234 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5235 (bitconvert
5236 (_.i64VT (OpNode _.RC:$src1,
5237 (bitconvert (_.VT
5238 (X86VBroadcast
5239 (_.ScalarLdFrag addr:$src2))))))),
5240 _.RC:$src0)),
5241 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5242 _.RC:$src1, addr:$src2)>;
5243 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5244 (bitconvert
5245 (_.i64VT (OpNode _.RC:$src1,
5246 (bitconvert (_.VT
5247 (X86VBroadcast
5248 (_.ScalarLdFrag addr:$src2))))))),
5249 _.ImmAllZerosV)),
5250 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5251 _.RC:$src1, addr:$src2)>;
5252}
Craig Topper8f6827c2016-08-31 05:37:52 +00005253}
5254
Craig Topper45d65032016-09-02 05:29:13 +00005255multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5256 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5257 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5258 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5259 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5260 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5261 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005262}
5263
Craig Topper45d65032016-09-02 05:29:13 +00005264defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5265defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5266defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5267defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5268
Craig Topper2baef8f2016-12-18 04:17:00 +00005269let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005270 // Use packed logical operations for scalar ops.
5271 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5272 (COPY_TO_REGCLASS (VANDPDZ128rr
5273 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5274 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5275 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5276 (COPY_TO_REGCLASS (VORPDZ128rr
5277 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5278 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5279 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5280 (COPY_TO_REGCLASS (VXORPDZ128rr
5281 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5282 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5283 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5284 (COPY_TO_REGCLASS (VANDNPDZ128rr
5285 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5286 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5287
5288 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5289 (COPY_TO_REGCLASS (VANDPSZ128rr
5290 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5291 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5292 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5293 (COPY_TO_REGCLASS (VORPSZ128rr
5294 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5295 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5296 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5297 (COPY_TO_REGCLASS (VXORPSZ128rr
5298 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5299 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5300 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5301 (COPY_TO_REGCLASS (VANDNPSZ128rr
5302 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5303 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5304}
5305
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005306multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5307 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005308 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005309 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5310 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5311 "$src2, $src1", "$src1, $src2",
5312 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005313 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5314 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5315 "$src2, $src1", "$src1, $src2",
5316 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5317 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5318 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5319 "${src2}"##_.BroadcastStr##", $src1",
5320 "$src1, ${src2}"##_.BroadcastStr,
5321 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5322 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5323 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005324 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005325}
5326
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005327multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5328 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005329 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005330 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5331 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5332 "$src2, $src1", "$src1, $src2",
5333 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005334 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5335 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5336 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005337 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005338 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5339 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005340 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005341}
5342
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005343multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005344 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005345 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5346 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005347 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005348 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5349 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005350 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5351 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005352 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005353 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5354 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005355 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5356
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005357 // Define only if AVX512VL feature is present.
5358 let Predicates = [HasVLX] in {
5359 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5360 EVEX_V128, EVEX_CD8<32, CD8VF>;
5361 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5362 EVEX_V256, EVEX_CD8<32, CD8VF>;
5363 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5364 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5365 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5366 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5367 }
5368}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005369defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005370
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005371//===----------------------------------------------------------------------===//
5372// AVX-512 VPTESTM instructions
5373//===----------------------------------------------------------------------===//
5374
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005375multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5376 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005377 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005378 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5379 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5380 "$src2, $src1", "$src1, $src2",
5381 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5382 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005383 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5384 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5385 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005386 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005387 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5388 EVEX_4V,
5389 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005390}
5391
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005392multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5393 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005394 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5395 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5396 "${src2}"##_.BroadcastStr##", $src1",
5397 "$src1, ${src2}"##_.BroadcastStr,
5398 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5399 (_.ScalarLdFrag addr:$src2))))>,
5400 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005401}
Igor Bregerfca0a342016-01-28 13:19:25 +00005402
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005403// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005404multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5405 X86VectorVTInfo _, string Suffix> {
5406 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5407 (_.KVT (COPY_TO_REGCLASS
5408 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005409 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005410 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005411 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005412 _.RC:$src2, _.SubRegIdx)),
5413 _.KRC))>;
5414}
5415
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005416multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005417 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005418 let Predicates = [HasAVX512] in
5419 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5420 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5421
5422 let Predicates = [HasAVX512, HasVLX] in {
5423 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5424 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5425 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5426 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5427 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005428 let Predicates = [HasAVX512, NoVLX] in {
5429 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5430 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005431 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005432}
5433
5434multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5435 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005436 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005437 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005438 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005439}
5440
5441multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5442 SDNode OpNode> {
5443 let Predicates = [HasBWI] in {
5444 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5445 EVEX_V512, VEX_W;
5446 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5447 EVEX_V512;
5448 }
5449 let Predicates = [HasVLX, HasBWI] in {
5450
5451 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5452 EVEX_V256, VEX_W;
5453 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5454 EVEX_V128, VEX_W;
5455 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5456 EVEX_V256;
5457 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5458 EVEX_V128;
5459 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005460
Igor Bregerfca0a342016-01-28 13:19:25 +00005461 let Predicates = [HasAVX512, NoVLX] in {
5462 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5463 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5464 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5465 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005466 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005467
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005468}
5469
5470multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5471 SDNode OpNode> :
5472 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5473 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5474
5475defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5476defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005477
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005479//===----------------------------------------------------------------------===//
5480// AVX-512 Shift instructions
5481//===----------------------------------------------------------------------===//
5482multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005483 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005484 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005485 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005486 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005487 "$src2, $src1", "$src1, $src2",
5488 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005489 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005490 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005491 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005492 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005493 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5494 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005495 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005497}
5498
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005499multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5500 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005501 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005502 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5503 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5504 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5505 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005506 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005507}
5508
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005509multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005510 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005511 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005512 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005513 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5514 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5515 "$src2, $src1", "$src1, $src2",
5516 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005517 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005518 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5519 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5520 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005521 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005522 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005523 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005524 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005525}
5526
Cameron McInally5fb084e2014-12-11 17:13:05 +00005527multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005528 ValueType SrcVT, PatFrag bc_frag,
5529 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5530 let Predicates = [prd] in
5531 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5532 VTInfo.info512>, EVEX_V512,
5533 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5534 let Predicates = [prd, HasVLX] in {
5535 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5536 VTInfo.info256>, EVEX_V256,
5537 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5538 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5539 VTInfo.info128>, EVEX_V128,
5540 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5541 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005542}
5543
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005544multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5545 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005546 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005547 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005548 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005549 avx512vl_i64_info, HasAVX512>, VEX_W;
5550 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5551 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005552}
5553
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005554multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5555 string OpcodeStr, SDNode OpNode,
5556 AVX512VLVectorVTInfo VTInfo> {
5557 let Predicates = [HasAVX512] in
5558 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5559 VTInfo.info512>,
5560 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5561 VTInfo.info512>, EVEX_V512;
5562 let Predicates = [HasAVX512, HasVLX] in {
5563 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5564 VTInfo.info256>,
5565 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5566 VTInfo.info256>, EVEX_V256;
5567 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5568 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005569 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005570 VTInfo.info128>, EVEX_V128;
5571 }
5572}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005573
Michael Liao66233b72015-08-06 09:06:20 +00005574multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005575 Format ImmFormR, Format ImmFormM,
5576 string OpcodeStr, SDNode OpNode> {
5577 let Predicates = [HasBWI] in
5578 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5579 v32i16_info>, EVEX_V512;
5580 let Predicates = [HasVLX, HasBWI] in {
5581 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5582 v16i16x_info>, EVEX_V256;
5583 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5584 v8i16x_info>, EVEX_V128;
5585 }
5586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005587
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005588multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5589 Format ImmFormR, Format ImmFormM,
5590 string OpcodeStr, SDNode OpNode> {
5591 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5592 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5593 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5594 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5595}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005596
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005597defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005598 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005599
5600defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005601 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005602
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005603defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005604 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005605
Michael Zuckerman298a6802016-01-13 12:39:33 +00005606defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005607defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005608
5609defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5610defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5611defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005612
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005613// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5614let Predicates = [HasAVX512, NoVLX] in {
5615 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5616 (EXTRACT_SUBREG (v8i64
5617 (VPSRAQZrr
5618 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5619 VR128X:$src2)), sub_ymm)>;
5620
5621 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5622 (EXTRACT_SUBREG (v8i64
5623 (VPSRAQZrr
5624 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5625 VR128X:$src2)), sub_xmm)>;
5626
5627 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5628 (EXTRACT_SUBREG (v8i64
5629 (VPSRAQZri
5630 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5631 imm:$src2)), sub_ymm)>;
5632
5633 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5634 (EXTRACT_SUBREG (v8i64
5635 (VPSRAQZri
5636 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5637 imm:$src2)), sub_xmm)>;
5638}
5639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005640//===-------------------------------------------------------------------===//
5641// Variable Bit Shifts
5642//===-------------------------------------------------------------------===//
5643multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005644 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005645 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005646 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5647 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5648 "$src2, $src1", "$src1, $src2",
5649 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005650 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005651 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5652 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5653 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005654 (_.VT (OpNode _.RC:$src1,
5655 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005656 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005657 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005658 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005659}
5660
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005661multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5662 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005663 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005664 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5665 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5666 "${src2}"##_.BroadcastStr##", $src1",
5667 "$src1, ${src2}"##_.BroadcastStr,
5668 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5669 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005670 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005671 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5672}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005673
Cameron McInally5fb084e2014-12-11 17:13:05 +00005674multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5675 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005676 let Predicates = [HasAVX512] in
5677 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5678 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5679
5680 let Predicates = [HasAVX512, HasVLX] in {
5681 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5682 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5683 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5684 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5685 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005686}
5687
5688multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5689 SDNode OpNode> {
5690 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005691 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005692 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005693 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005694}
5695
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005696// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005697multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5698 SDNode OpNode, list<Predicate> p> {
5699 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005700 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005701 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005702 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005703 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005704 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5705 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5706 sub_ymm)>;
5707
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005708 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005709 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005710 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005711 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005712 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5713 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5714 sub_xmm)>;
5715 }
5716}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005717multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5718 SDNode OpNode> {
5719 let Predicates = [HasBWI] in
5720 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5721 EVEX_V512, VEX_W;
5722 let Predicates = [HasVLX, HasBWI] in {
5723
5724 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5725 EVEX_V256, VEX_W;
5726 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5727 EVEX_V128, VEX_W;
5728 }
5729}
5730
5731defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005732 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005733
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005734defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005735 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005736
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005737defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005738 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5739
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005740defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5741defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005742
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005743defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5744defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5745defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5746defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5747
Craig Topper05629d02016-07-24 07:32:45 +00005748// Special handing for handling VPSRAV intrinsics.
5749multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5750 list<Predicate> p> {
5751 let Predicates = p in {
5752 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5753 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5754 _.RC:$src2)>;
5755 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5756 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5757 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005758 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5759 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5760 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5761 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5762 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5763 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5764 _.RC:$src0)),
5765 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5766 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005767 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5768 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5769 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5770 _.RC:$src1, _.RC:$src2)>;
5771 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5772 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5773 _.ImmAllZerosV)),
5774 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5775 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005776 }
5777}
5778
5779multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5780 list<Predicate> p> :
5781 avx512_var_shift_int_lowering<InstrStr, _, p> {
5782 let Predicates = p in {
5783 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5784 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5785 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5786 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005787 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5788 (X86vsrav _.RC:$src1,
5789 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5790 _.RC:$src0)),
5791 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5792 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005793 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5794 (X86vsrav _.RC:$src1,
5795 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5796 _.ImmAllZerosV)),
5797 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5798 _.RC:$src1, addr:$src2)>;
5799 }
5800}
5801
5802defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5803defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5804defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5805defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5806defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5807defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5808defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5809defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5810defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5811
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005812
5813// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5814let Predicates = [HasAVX512, NoVLX] in {
5815 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5816 (EXTRACT_SUBREG (v8i64
5817 (VPROLVQZrr
5818 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5819 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5820 sub_xmm)>;
5821 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5822 (EXTRACT_SUBREG (v8i64
5823 (VPROLVQZrr
5824 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5825 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5826 sub_ymm)>;
5827
5828 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5829 (EXTRACT_SUBREG (v16i32
5830 (VPROLVDZrr
5831 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5832 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5833 sub_xmm)>;
5834 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5835 (EXTRACT_SUBREG (v16i32
5836 (VPROLVDZrr
5837 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5838 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5839 sub_ymm)>;
5840
5841 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5842 (EXTRACT_SUBREG (v8i64
5843 (VPROLQZri
5844 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5845 imm:$src2)), sub_xmm)>;
5846 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5847 (EXTRACT_SUBREG (v8i64
5848 (VPROLQZri
5849 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5850 imm:$src2)), sub_ymm)>;
5851
5852 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5853 (EXTRACT_SUBREG (v16i32
5854 (VPROLDZri
5855 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5856 imm:$src2)), sub_xmm)>;
5857 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5858 (EXTRACT_SUBREG (v16i32
5859 (VPROLDZri
5860 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5861 imm:$src2)), sub_ymm)>;
5862}
5863
5864// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5865let Predicates = [HasAVX512, NoVLX] in {
5866 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5867 (EXTRACT_SUBREG (v8i64
5868 (VPRORVQZrr
5869 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5870 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5871 sub_xmm)>;
5872 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5873 (EXTRACT_SUBREG (v8i64
5874 (VPRORVQZrr
5875 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5876 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5877 sub_ymm)>;
5878
5879 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5880 (EXTRACT_SUBREG (v16i32
5881 (VPRORVDZrr
5882 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5883 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5884 sub_xmm)>;
5885 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5886 (EXTRACT_SUBREG (v16i32
5887 (VPRORVDZrr
5888 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5889 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5890 sub_ymm)>;
5891
5892 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5893 (EXTRACT_SUBREG (v8i64
5894 (VPRORQZri
5895 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5896 imm:$src2)), sub_xmm)>;
5897 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5898 (EXTRACT_SUBREG (v8i64
5899 (VPRORQZri
5900 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5901 imm:$src2)), sub_ymm)>;
5902
5903 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5904 (EXTRACT_SUBREG (v16i32
5905 (VPRORDZri
5906 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5907 imm:$src2)), sub_xmm)>;
5908 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5909 (EXTRACT_SUBREG (v16i32
5910 (VPRORDZri
5911 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5912 imm:$src2)), sub_ymm)>;
5913}
5914
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005915//===-------------------------------------------------------------------===//
5916// 1-src variable permutation VPERMW/D/Q
5917//===-------------------------------------------------------------------===//
5918multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5919 AVX512VLVectorVTInfo _> {
5920 let Predicates = [HasAVX512] in
5921 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5922 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5923
5924 let Predicates = [HasAVX512, HasVLX] in
5925 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5926 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5927}
5928
5929multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5930 string OpcodeStr, SDNode OpNode,
5931 AVX512VLVectorVTInfo VTInfo> {
5932 let Predicates = [HasAVX512] in
5933 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5934 VTInfo.info512>,
5935 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5936 VTInfo.info512>, EVEX_V512;
5937 let Predicates = [HasAVX512, HasVLX] in
5938 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5939 VTInfo.info256>,
5940 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5941 VTInfo.info256>, EVEX_V256;
5942}
5943
Michael Zuckermand9cac592016-01-19 17:07:43 +00005944multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5945 Predicate prd, SDNode OpNode,
5946 AVX512VLVectorVTInfo _> {
5947 let Predicates = [prd] in
5948 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5949 EVEX_V512 ;
5950 let Predicates = [HasVLX, prd] in {
5951 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5952 EVEX_V256 ;
5953 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5954 EVEX_V128 ;
5955 }
5956}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005957
Michael Zuckermand9cac592016-01-19 17:07:43 +00005958defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5959 avx512vl_i16_info>, VEX_W;
5960defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5961 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005962
5963defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5964 avx512vl_i32_info>;
5965defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5966 avx512vl_i64_info>, VEX_W;
5967defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5968 avx512vl_f32_info>;
5969defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5970 avx512vl_f64_info>, VEX_W;
5971
5972defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5973 X86VPermi, avx512vl_i64_info>,
5974 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5975defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5976 X86VPermi, avx512vl_f64_info>,
5977 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005978//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005979// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005980//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005981
Igor Breger78741a12015-10-04 07:20:41 +00005982multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5983 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5984 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5985 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5986 "$src2, $src1", "$src1, $src2",
5987 (_.VT (OpNode _.RC:$src1,
5988 (Ctrl.VT Ctrl.RC:$src2)))>,
5989 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005990 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5991 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5992 "$src2, $src1", "$src1, $src2",
5993 (_.VT (OpNode
5994 _.RC:$src1,
5995 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5996 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5997 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5998 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5999 "${src2}"##_.BroadcastStr##", $src1",
6000 "$src1, ${src2}"##_.BroadcastStr,
6001 (_.VT (OpNode
6002 _.RC:$src1,
6003 (Ctrl.VT (X86VBroadcast
6004 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6005 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006006}
6007
6008multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
6009 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6010 let Predicates = [HasAVX512] in {
6011 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
6012 Ctrl.info512>, EVEX_V512;
6013 }
6014 let Predicates = [HasAVX512, HasVLX] in {
6015 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
6016 Ctrl.info128>, EVEX_V128;
6017 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
6018 Ctrl.info256>, EVEX_V256;
6019 }
6020}
6021
6022multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6023 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6024
6025 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
6026 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
6027 X86VPermilpi, _>,
6028 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006029}
6030
Craig Topper05948fb2016-08-02 05:11:15 +00006031let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006032defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6033 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006034let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006035defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6036 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006037//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006038// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6039//===----------------------------------------------------------------------===//
6040
6041defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00006042 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006043 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6044defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006045 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006046defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006047 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006048
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006049multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6050 let Predicates = [HasBWI] in
6051 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
6052
6053 let Predicates = [HasVLX, HasBWI] in {
6054 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
6055 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
6056 }
6057}
6058
6059defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
6060
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006061//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006062// Move Low to High and High to Low packed FP Instructions
6063//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006064def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6065 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006066 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006067 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
6068 IIC_SSE_MOV_LH>, EVEX_4V;
6069def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6070 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006071 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006072 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
6073 IIC_SSE_MOV_LH>, EVEX_4V;
6074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006075//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006076// VMOVHPS/PD VMOVLPS Instructions
6077// All patterns was taken from SSS implementation.
6078//===----------------------------------------------------------------------===//
6079multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6080 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006081 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006082 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6083 (ins _.RC:$src1, f64mem:$src2),
6084 !strconcat(OpcodeStr,
6085 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6086 [(set _.RC:$dst,
6087 (OpNode _.RC:$src1,
6088 (_.VT (bitconvert
6089 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6090 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006091}
6092
6093defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6094 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006095defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006096 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6097defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6098 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6099defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6100 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6101
6102let Predicates = [HasAVX512] in {
6103 // VMOVHPS patterns
6104 def : Pat<(X86Movlhps VR128X:$src1,
6105 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6106 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6107 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006108 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006109 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6110 // VMOVHPD patterns
6111 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006112 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6113 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6114 // VMOVLPS patterns
6115 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6116 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006117 // VMOVLPD patterns
6118 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6119 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006120 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6121 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6122 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6123}
6124
Igor Bregerb6b27af2015-11-10 07:09:07 +00006125def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6126 (ins f64mem:$dst, VR128X:$src),
6127 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006128 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006129 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6130 (bc_v2f64 (v4f32 VR128X:$src))),
6131 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6132 EVEX, EVEX_CD8<32, CD8VT2>;
6133def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6134 (ins f64mem:$dst, VR128X:$src),
6135 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006136 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006137 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6138 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6139 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6140def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6141 (ins f64mem:$dst, VR128X:$src),
6142 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006143 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006144 (iPTR 0))), addr:$dst)],
6145 IIC_SSE_MOV_LH>,
6146 EVEX, EVEX_CD8<32, CD8VT2>;
6147def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6148 (ins f64mem:$dst, VR128X:$src),
6149 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006150 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006151 (iPTR 0))), addr:$dst)],
6152 IIC_SSE_MOV_LH>,
6153 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006154
Igor Bregerb6b27af2015-11-10 07:09:07 +00006155let Predicates = [HasAVX512] in {
6156 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006157 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006158 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6159 (iPTR 0))), addr:$dst),
6160 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6161 // VMOVLPS patterns
6162 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6163 addr:$src1),
6164 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006165 // VMOVLPD patterns
6166 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6167 addr:$src1),
6168 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006169}
6170//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006171// FMA - Fused Multiply Operations
6172//
Adam Nemet26371ce2014-10-24 00:02:55 +00006173
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006174multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006175 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006176 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006177 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006178 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006179 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006180 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006181 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006182
Craig Toppere1cac152016-06-07 07:27:54 +00006183 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6184 (ins _.RC:$src2, _.MemOp:$src3),
6185 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006186 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006187 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006188
Craig Toppere1cac152016-06-07 07:27:54 +00006189 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6190 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6191 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6192 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006193 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006194 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006195 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006196 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006197}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006198
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006199multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006200 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006201 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006202 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006203 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6204 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006205 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006206 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006207}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006208
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006209multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006210 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6211 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006212 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006213 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6214 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6215 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006216 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006217 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006218 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006219 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006220 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006221 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006222 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006223}
6224
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006225multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006226 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006227 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006228 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006229 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006230 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006231}
6232
Craig Topperaf0b9922017-09-04 06:59:50 +00006233defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006234defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6235defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6236defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6237defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6238defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6239
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006240
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006241multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006242 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006243 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006244 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6245 (ins _.RC:$src2, _.RC:$src3),
6246 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006247 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006248 AVX512FMA3Base;
6249
Craig Toppere1cac152016-06-07 07:27:54 +00006250 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6251 (ins _.RC:$src2, _.MemOp:$src3),
6252 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006253 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006254 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006255
Craig Toppere1cac152016-06-07 07:27:54 +00006256 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6257 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6258 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6259 "$src2, ${src3}"##_.BroadcastStr,
6260 (_.VT (OpNode _.RC:$src2,
6261 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006262 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006263 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006264}
6265
6266multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006267 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006268 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006269 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6270 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6271 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006272 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
6273 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006274 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006275}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006276
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006277multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006278 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6279 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006280 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006281 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6282 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6283 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006284 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006285 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006286 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006287 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006288 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006289 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006290 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006291}
6292
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006293multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006294 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006295 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006296 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006297 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006298 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006299}
6300
Craig Topperaf0b9922017-09-04 06:59:50 +00006301defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006302defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6303defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6304defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6305defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6306defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6307
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006308multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006309 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006310 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006311 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006312 (ins _.RC:$src2, _.RC:$src3),
6313 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00006314 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006315 AVX512FMA3Base;
6316
Craig Topper69e22782017-09-04 07:35:05 +00006317 // Pattern is 312 order so that the load is in a different place from the
6318 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006319 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006320 (ins _.RC:$src2, _.MemOp:$src3),
6321 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00006322 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006323 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006324
Craig Topper69e22782017-09-04 07:35:05 +00006325 // Pattern is 312 order so that the load is in a different place from the
6326 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006327 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006328 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6329 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6330 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006331 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
6332 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006333 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006334}
6335
6336multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006337 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006338 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006339 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006340 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6341 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00006342 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
6343 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006344 AVX512FMA3Base, EVEX_B, EVEX_RC;
6345}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006346
6347multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006348 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6349 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006350 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006351 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6352 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6353 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006354 }
6355 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006356 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006357 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006358 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006359 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6360 }
6361}
6362
6363multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006364 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006365 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006366 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006367 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006368 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006369}
6370
Craig Topperaf0b9922017-09-04 06:59:50 +00006371defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006372defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6373defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6374defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6375defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6376defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006377
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006378// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006379multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6380 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006381 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006382let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006383 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6384 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00006385 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006386
Craig Toppere1cac152016-06-07 07:27:54 +00006387 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006388 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006389 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006390
6391 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6392 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00006393 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
6394 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00006395
Craig Toppereafdbec2016-08-13 06:48:41 +00006396 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006397 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6398 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6399 !strconcat(OpcodeStr,
6400 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00006401 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00006402 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6403 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6404 !strconcat(OpcodeStr,
6405 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6406 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006407 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006408}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006409}
Igor Breger15820b02015-07-01 13:24:28 +00006410
6411multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006412 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6413 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006414 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006415 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006416 // Operands for intrinsic are in 123 order to preserve passthu
6417 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006418 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6419 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006420 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006421 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006422 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006423 (i32 imm:$rc))),
6424 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6425 _.FRC:$src3))),
6426 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006427 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006428
Craig Topperb16598d2017-09-01 07:58:16 +00006429 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6430 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6431 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006432 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006433 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006434 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006435 (i32 imm:$rc))),
6436 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6437 _.FRC:$src1))),
6438 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006439 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006440
Craig Toppereec768b2017-09-06 03:35:58 +00006441 // One pattern is 312 order so that the load is in a different place from the
6442 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006443 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006444 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00006445 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006446 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00006447 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006448 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6449 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006450 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6451 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006452 }
Igor Breger15820b02015-07-01 13:24:28 +00006453}
6454
6455multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006456 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6457 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006458 let Predicates = [HasAVX512] in {
6459 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006460 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6461 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006462 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006463 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6464 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006465 }
6466}
6467
Craig Topperaf0b9922017-09-04 06:59:50 +00006468defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006469 X86FmaddRnds3>;
6470defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6471 X86FmsubRnds3>;
6472defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6473 X86FnmaddRnds1, X86FnmaddRnds3>;
6474defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6475 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006476
6477//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006478// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6479//===----------------------------------------------------------------------===//
6480let Constraints = "$src1 = $dst" in {
6481multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6482 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006483 // NOTE: The SDNode have the multiply operands first with the add last.
6484 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006485 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006486 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6487 (ins _.RC:$src2, _.RC:$src3),
6488 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006489 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006490 AVX512FMA3Base;
6491
Craig Toppere1cac152016-06-07 07:27:54 +00006492 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6493 (ins _.RC:$src2, _.MemOp:$src3),
6494 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006495 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006496 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006497
Craig Toppere1cac152016-06-07 07:27:54 +00006498 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6499 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6500 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6501 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006502 (OpNode _.RC:$src2,
6503 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6504 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006505 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006506 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006507}
6508} // Constraints = "$src1 = $dst"
6509
6510multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6511 AVX512VLVectorVTInfo _> {
6512 let Predicates = [HasIFMA] in {
6513 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6514 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6515 }
6516 let Predicates = [HasVLX, HasIFMA] in {
6517 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6518 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6519 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6520 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6521 }
6522}
6523
6524defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6525 avx512vl_i64_info>, VEX_W;
6526defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6527 avx512vl_i64_info>, VEX_W;
6528
6529//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006530// AVX-512 Scalar convert from sign integer to float/double
6531//===----------------------------------------------------------------------===//
6532
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006533multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6534 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6535 PatFrag ld_frag, string asm> {
6536 let hasSideEffects = 0 in {
6537 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6538 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006539 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006540 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006541 let mayLoad = 1 in
6542 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6543 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006544 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006545 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006546 } // hasSideEffects = 0
6547 let isCodeGenOnly = 1 in {
6548 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6549 (ins DstVT.RC:$src1, SrcRC:$src2),
6550 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6551 [(set DstVT.RC:$dst,
6552 (OpNode (DstVT.VT DstVT.RC:$src1),
6553 SrcRC:$src2,
6554 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6555
6556 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6557 (ins DstVT.RC:$src1, x86memop:$src2),
6558 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6559 [(set DstVT.RC:$dst,
6560 (OpNode (DstVT.VT DstVT.RC:$src1),
6561 (ld_frag addr:$src2),
6562 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6563 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006564}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006565
Igor Bregerabe4a792015-06-14 12:44:55 +00006566multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006567 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006568 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6569 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006570 !strconcat(asm,
6571 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006572 [(set DstVT.RC:$dst,
6573 (OpNode (DstVT.VT DstVT.RC:$src1),
6574 SrcRC:$src2,
6575 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6576}
6577
6578multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006579 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6580 PatFrag ld_frag, string asm> {
6581 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6582 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6583 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006584}
6585
Andrew Trick15a47742013-10-09 05:11:10 +00006586let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006587defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006588 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6589 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006590defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006591 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6592 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006593defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006594 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6595 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006596defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006597 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6598 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006599
Craig Topper8f85ad12016-11-14 02:46:58 +00006600def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6601 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6602def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6603 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6604
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006605def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6606 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6607def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006608 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006609def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6610 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6611def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006612 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006613
6614def : Pat<(f32 (sint_to_fp GR32:$src)),
6615 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6616def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006617 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006618def : Pat<(f64 (sint_to_fp GR32:$src)),
6619 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6620def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006621 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6622
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006623defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006624 v4f32x_info, i32mem, loadi32,
6625 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006626defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006627 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6628 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006629defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006630 i32mem, loadi32, "cvtusi2sd{l}">,
6631 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006632defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006633 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6634 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006635
Craig Topper8f85ad12016-11-14 02:46:58 +00006636def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6637 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6638def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6639 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6640
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006641def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6642 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6643def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6644 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6645def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6646 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6647def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6648 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6649
6650def : Pat<(f32 (uint_to_fp GR32:$src)),
6651 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6652def : Pat<(f32 (uint_to_fp GR64:$src)),
6653 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6654def : Pat<(f64 (uint_to_fp GR32:$src)),
6655 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6656def : Pat<(f64 (uint_to_fp GR64:$src)),
6657 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006658}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006659
6660//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006661// AVX-512 Scalar convert from float/double to integer
6662//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006663multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6664 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006665 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006666 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006667 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006668 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6669 EVEX, VEX_LIG;
6670 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6671 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006672 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006673 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006674 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006675 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006676 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006677 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006678 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006679 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006680 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006681}
Asaf Badouh2744d212015-09-20 14:31:19 +00006682
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006683// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006684defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006685 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006686 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006687defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006688 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006689 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006690defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006691 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006692 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006693defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006694 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006695 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006696defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006697 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006698 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006699defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006700 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006701 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006702defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006703 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006704 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006705defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006706 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006707 EVEX_CD8<64, CD8VT1>;
6708
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006709// The SSE version of these instructions are disabled for AVX512.
6710// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6711let Predicates = [HasAVX512] in {
6712 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006713 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006714 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6715 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006716 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006717 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006718 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6719 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006720 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006721 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006722 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6723 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006724 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006725 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006726 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6727 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006728} // HasAVX512
6729
Craig Topperac941b92016-09-25 16:33:53 +00006730let Predicates = [HasAVX512] in {
6731 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6732 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6733 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6734 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6735 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6736 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6737 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6738 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6739 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6740 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6741 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6742 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6743 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6744 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6745 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6746 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6747 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6748 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6749 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6750 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6751} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006752
Elad Cohen0c260102017-01-11 09:11:48 +00006753// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6754// which produce unnecessary vmovs{s,d} instructions
6755let Predicates = [HasAVX512] in {
6756def : Pat<(v4f32 (X86Movss
6757 (v4f32 VR128X:$dst),
6758 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6759 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6760
6761def : Pat<(v4f32 (X86Movss
6762 (v4f32 VR128X:$dst),
6763 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6764 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6765
6766def : Pat<(v2f64 (X86Movsd
6767 (v2f64 VR128X:$dst),
6768 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6769 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6770
6771def : Pat<(v2f64 (X86Movsd
6772 (v2f64 VR128X:$dst),
6773 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6774 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6775} // Predicates = [HasAVX512]
6776
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006777// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006778multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6779 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006780 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006781let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006782 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006783 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6784 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006785 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006786 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006787 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6788 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006789 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006790 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006791 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006792 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006793
Igor Bregerc59b3a22016-08-03 10:58:05 +00006794 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6795 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6796 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6797 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6798 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006799 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6800 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006801
Craig Toppere1cac152016-06-07 07:27:54 +00006802 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006803 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6804 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6805 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6806 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6807 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6808 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6809 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6810 (i32 FROUND_NO_EXC)))]>,
6811 EVEX,VEX_LIG , EVEX_B;
6812 let mayLoad = 1, hasSideEffects = 0 in
6813 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006814 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006815 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6816 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006817
Craig Toppere1cac152016-06-07 07:27:54 +00006818 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006819} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006820}
6821
Asaf Badouh2744d212015-09-20 14:31:19 +00006822
Igor Bregerc59b3a22016-08-03 10:58:05 +00006823defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6824 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006825 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006826defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6827 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006828 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006829defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6830 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006831 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006832defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6833 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006834 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6835
Igor Bregerc59b3a22016-08-03 10:58:05 +00006836defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6837 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006838 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006839defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6840 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006841 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006842defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6843 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006844 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006845defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6846 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006847 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6848let Predicates = [HasAVX512] in {
6849 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006850 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006851 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6852 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006853 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006854 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006855 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6856 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006857 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006858 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006859 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6860 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006861 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006862 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006863 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6864 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006865} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006866//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006867// AVX-512 Convert form float to double and back
6868//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006869multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6870 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006871 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006872 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006873 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006874 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006875 (_Src.VT _Src.RC:$src2),
6876 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006877 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006878 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006879 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006880 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006881 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006882 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006883 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006884 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006885
Craig Topperd2011e32017-02-25 18:43:42 +00006886 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6887 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6888 (ins _.FRC:$src1, _Src.FRC:$src2),
6889 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6890 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6891 let mayLoad = 1 in
6892 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6893 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6894 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6895 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6896 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006897}
6898
Asaf Badouh2744d212015-09-20 14:31:19 +00006899// Scalar Coversion with SAE - suppress all exceptions
6900multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6901 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006902 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006903 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006904 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006905 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006906 (_Src.VT _Src.RC:$src2),
6907 (i32 FROUND_NO_EXC)))>,
6908 EVEX_4V, VEX_LIG, EVEX_B;
6909}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006910
Asaf Badouh2744d212015-09-20 14:31:19 +00006911// Scalar Conversion with rounding control (RC)
6912multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6913 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006914 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006915 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006916 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006917 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006918 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6919 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6920 EVEX_B, EVEX_RC;
6921}
Craig Toppera02e3942016-09-23 06:24:43 +00006922multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006923 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006924 X86VectorVTInfo _dst> {
6925 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006926 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006927 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006928 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006929 }
6930}
6931
Craig Toppera02e3942016-09-23 06:24:43 +00006932multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006933 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006934 X86VectorVTInfo _dst> {
6935 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006936 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006937 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006938 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006939 }
6940}
Craig Toppera02e3942016-09-23 06:24:43 +00006941defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006942 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006943defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006944 X86fpextRnd,f32x_info, f64x_info >;
6945
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006946def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006947 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006948 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006949def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006950 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006951 Requires<[HasAVX512]>;
6952
6953def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006954 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006955 Requires<[HasAVX512, OptForSize]>;
6956
Asaf Badouh2744d212015-09-20 14:31:19 +00006957def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006958 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006959 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006960
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006961def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006962 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006963 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006964
6965def : Pat<(v4f32 (X86Movss
6966 (v4f32 VR128X:$dst),
6967 (v4f32 (scalar_to_vector
6968 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006969 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006970 Requires<[HasAVX512]>;
6971
6972def : Pat<(v2f64 (X86Movsd
6973 (v2f64 VR128X:$dst),
6974 (v2f64 (scalar_to_vector
6975 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006976 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006977 Requires<[HasAVX512]>;
6978
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006979//===----------------------------------------------------------------------===//
6980// AVX-512 Vector convert from signed/unsigned integer to float/double
6981// and from float/double to signed/unsigned integer
6982//===----------------------------------------------------------------------===//
6983
6984multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6985 X86VectorVTInfo _Src, SDNode OpNode,
6986 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006987 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006988
6989 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6990 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6991 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6992
6993 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006994 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006995 (_.VT (OpNode (_Src.VT
6996 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6997
6998 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006999 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007000 "${src}"##Broadcast, "${src}"##Broadcast,
7001 (_.VT (OpNode (_Src.VT
7002 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
7003 ))>, EVEX, EVEX_B;
7004}
7005// Coversion with SAE - suppress all exceptions
7006multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7007 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7008 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7009 (ins _Src.RC:$src), OpcodeStr,
7010 "{sae}, $src", "$src, {sae}",
7011 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
7012 (i32 FROUND_NO_EXC)))>,
7013 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007014}
7015
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007016// Conversion with rounding control (RC)
7017multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7018 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7019 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7020 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7021 "$rc, $src", "$src, $rc",
7022 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
7023 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007024}
7025
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007026// Extend Float to Double
7027multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
7028 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007029 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007030 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
7031 X86vfpextRnd>, EVEX_V512;
7032 }
7033 let Predicates = [HasVLX] in {
7034 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007035 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007036 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007037 EVEX_V256;
7038 }
7039}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007040
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007041// Truncate Double to Float
7042multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7043 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007044 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007045 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7046 X86vfproundRnd>, EVEX_V512;
7047 }
7048 let Predicates = [HasVLX] in {
7049 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7050 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007051 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007052 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007053
7054 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7055 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7056 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7057 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7058 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7059 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7060 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7061 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007062 }
7063}
7064
7065defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7066 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7067defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7068 PS, EVEX_CD8<32, CD8VH>;
7069
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007070def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7071 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007072
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007073let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007074 let AddedComplexity = 15 in
7075 def : Pat<(X86vzmovl (v2f64 (bitconvert
7076 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7077 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007078 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7079 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007080 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7081 (VCVTPS2PDZ256rm addr:$src)>;
7082}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007083
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007084// Convert Signed/Unsigned Doubleword to Double
7085multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7086 SDNode OpNode128> {
7087 // No rounding in this op
7088 let Predicates = [HasAVX512] in
7089 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7090 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007091
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007092 let Predicates = [HasVLX] in {
7093 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007094 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007095 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7096 EVEX_V256;
7097 }
7098}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007099
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007100// Convert Signed/Unsigned Doubleword to Float
7101multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7102 SDNode OpNodeRnd> {
7103 let Predicates = [HasAVX512] in
7104 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7105 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7106 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007107
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007108 let Predicates = [HasVLX] in {
7109 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7110 EVEX_V128;
7111 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7112 EVEX_V256;
7113 }
7114}
7115
7116// Convert Float to Signed/Unsigned Doubleword with truncation
7117multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7118 SDNode OpNode, SDNode OpNodeRnd> {
7119 let Predicates = [HasAVX512] in {
7120 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7121 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7122 OpNodeRnd>, EVEX_V512;
7123 }
7124 let Predicates = [HasVLX] in {
7125 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7126 EVEX_V128;
7127 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7128 EVEX_V256;
7129 }
7130}
7131
7132// Convert Float to Signed/Unsigned Doubleword
7133multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7134 SDNode OpNode, SDNode OpNodeRnd> {
7135 let Predicates = [HasAVX512] in {
7136 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7137 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7138 OpNodeRnd>, EVEX_V512;
7139 }
7140 let Predicates = [HasVLX] in {
7141 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7142 EVEX_V128;
7143 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7144 EVEX_V256;
7145 }
7146}
7147
7148// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007149multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7150 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007151 let Predicates = [HasAVX512] in {
7152 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7153 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7154 OpNodeRnd>, EVEX_V512;
7155 }
7156 let Predicates = [HasVLX] in {
7157 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007158 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007159 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7160 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007161 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7162 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007163 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7164 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007165
7166 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7167 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7168 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7169 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7170 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7171 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7172 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7173 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007174 }
7175}
7176
7177// Convert Double to Signed/Unsigned Doubleword
7178multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7179 SDNode OpNode, SDNode OpNodeRnd> {
7180 let Predicates = [HasAVX512] in {
7181 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7182 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7183 OpNodeRnd>, EVEX_V512;
7184 }
7185 let Predicates = [HasVLX] in {
7186 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7187 // memory forms of these instructions in Asm Parcer. They have the same
7188 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7189 // due to the same reason.
7190 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7191 "{1to2}", "{x}">, EVEX_V128;
7192 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7193 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007194
7195 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7196 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7197 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7198 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7199 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7200 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7201 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7202 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007203 }
7204}
7205
7206// Convert Double to Signed/Unsigned Quardword
7207multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7208 SDNode OpNode, SDNode OpNodeRnd> {
7209 let Predicates = [HasDQI] in {
7210 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7211 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7212 OpNodeRnd>, EVEX_V512;
7213 }
7214 let Predicates = [HasDQI, HasVLX] in {
7215 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7216 EVEX_V128;
7217 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7218 EVEX_V256;
7219 }
7220}
7221
7222// Convert Double to Signed/Unsigned Quardword with truncation
7223multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7224 SDNode OpNode, SDNode OpNodeRnd> {
7225 let Predicates = [HasDQI] in {
7226 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7227 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7228 OpNodeRnd>, EVEX_V512;
7229 }
7230 let Predicates = [HasDQI, HasVLX] in {
7231 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7232 EVEX_V128;
7233 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7234 EVEX_V256;
7235 }
7236}
7237
7238// Convert Signed/Unsigned Quardword to Double
7239multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7240 SDNode OpNode, SDNode OpNodeRnd> {
7241 let Predicates = [HasDQI] in {
7242 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7243 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7244 OpNodeRnd>, EVEX_V512;
7245 }
7246 let Predicates = [HasDQI, HasVLX] in {
7247 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7248 EVEX_V128;
7249 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7250 EVEX_V256;
7251 }
7252}
7253
7254// Convert Float to Signed/Unsigned Quardword
7255multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7256 SDNode OpNode, SDNode OpNodeRnd> {
7257 let Predicates = [HasDQI] in {
7258 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7259 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7260 OpNodeRnd>, EVEX_V512;
7261 }
7262 let Predicates = [HasDQI, HasVLX] in {
7263 // Explicitly specified broadcast string, since we take only 2 elements
7264 // from v4f32x_info source
7265 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007266 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007267 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7268 EVEX_V256;
7269 }
7270}
7271
7272// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007273multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7274 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007275 let Predicates = [HasDQI] in {
7276 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7277 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7278 OpNodeRnd>, EVEX_V512;
7279 }
7280 let Predicates = [HasDQI, HasVLX] in {
7281 // Explicitly specified broadcast string, since we take only 2 elements
7282 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007283 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007284 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007285 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7286 EVEX_V256;
7287 }
7288}
7289
7290// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007291multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7292 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007293 let Predicates = [HasDQI] in {
7294 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7295 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7296 OpNodeRnd>, EVEX_V512;
7297 }
7298 let Predicates = [HasDQI, HasVLX] in {
7299 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7300 // memory forms of these instructions in Asm Parcer. They have the same
7301 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7302 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007303 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007304 "{1to2}", "{x}">, EVEX_V128;
7305 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7306 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007307
7308 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7309 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7310 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7311 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7312 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7313 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7314 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7315 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007316 }
7317}
7318
Simon Pilgrima3af7962016-11-24 12:13:46 +00007319defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007320 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007321
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007322defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7323 X86VSintToFpRnd>,
7324 PS, EVEX_CD8<32, CD8VF>;
7325
7326defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007327 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007328 XS, EVEX_CD8<32, CD8VF>;
7329
Simon Pilgrima3af7962016-11-24 12:13:46 +00007330defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007331 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007332 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7333
7334defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007335 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007336 EVEX_CD8<32, CD8VF>;
7337
Craig Topperf334ac192016-11-09 07:48:51 +00007338defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007339 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007340 EVEX_CD8<64, CD8VF>;
7341
Simon Pilgrima3af7962016-11-24 12:13:46 +00007342defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007343 XS, EVEX_CD8<32, CD8VH>;
7344
7345defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7346 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007347 EVEX_CD8<32, CD8VF>;
7348
Craig Topper19e04b62016-05-19 06:13:58 +00007349defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7350 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007351
Craig Topper19e04b62016-05-19 06:13:58 +00007352defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7353 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007354 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007355
Craig Topper19e04b62016-05-19 06:13:58 +00007356defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7357 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007358 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007359defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7360 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007361 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007362
Craig Topper19e04b62016-05-19 06:13:58 +00007363defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7364 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007365 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007366
Craig Topper19e04b62016-05-19 06:13:58 +00007367defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7368 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007369
Craig Topper19e04b62016-05-19 06:13:58 +00007370defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7371 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007372 PD, EVEX_CD8<64, CD8VF>;
7373
Craig Topper19e04b62016-05-19 06:13:58 +00007374defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7375 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007376
7377defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007378 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007379 PD, EVEX_CD8<64, CD8VF>;
7380
Craig Toppera39b6502016-12-10 06:02:48 +00007381defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007382 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007383
7384defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007385 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007386 PD, EVEX_CD8<64, CD8VF>;
7387
Craig Toppera39b6502016-12-10 06:02:48 +00007388defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007389 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007390
7391defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007392 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007393
7394defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007395 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007396
Simon Pilgrima3af7962016-11-24 12:13:46 +00007397defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007398 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007399
Simon Pilgrima3af7962016-11-24 12:13:46 +00007400defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007401 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007402
Craig Toppere38c57a2015-11-27 05:44:02 +00007403let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007404def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007405 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007406 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7407 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007408
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007409def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7410 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007411 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7412 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007413
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007414def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7415 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007416 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7417 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007418
Simon Pilgrima3af7962016-11-24 12:13:46 +00007419def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007420 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7421 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7422 VR128X:$src, sub_xmm)))), sub_xmm)>;
7423
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007424def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7425 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007426 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7427 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007428
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007429def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7430 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007431 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7432 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007433
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007434def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7435 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007436 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7437 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007438
Simon Pilgrima3af7962016-11-24 12:13:46 +00007439def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007440 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7441 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7442 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007443}
7444
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007445let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007446 let AddedComplexity = 15 in {
7447 def : Pat<(X86vzmovl (v2i64 (bitconvert
7448 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007449 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007450 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7451 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007452 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007453 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007454 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007455 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007456 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007457 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007458 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007459 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007460}
7461
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007462let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007463 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007464 (VCVTPD2PSZrm addr:$src)>;
7465 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7466 (VCVTPS2PDZrm addr:$src)>;
7467}
7468
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007469let Predicates = [HasDQI, HasVLX] in {
7470 let AddedComplexity = 15 in {
7471 def : Pat<(X86vzmovl (v2f64 (bitconvert
7472 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007473 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007474 def : Pat<(X86vzmovl (v2f64 (bitconvert
7475 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007476 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007477 }
7478}
7479
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007480let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007481def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7482 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7483 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7484 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7485
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007486def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7487 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7488 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7489 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7490
7491def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7492 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7493 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7494 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7495
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007496def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7497 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7498 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7499 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7500
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007501def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7502 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7503 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7504 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7505
7506def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7507 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7508 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7509 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7510
7511def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7512 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7513 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7514 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7515
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007516def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7517 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7518 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7519 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7520
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007521def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7522 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7523 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7524 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7525
7526def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7527 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7528 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7529 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7530
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007531def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7532 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7533 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7534 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7535
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007536def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7537 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7538 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7539 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7540}
7541
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007542//===----------------------------------------------------------------------===//
7543// Half precision conversion instructions
7544//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007545multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007546 X86MemOperand x86memop, PatFrag ld_frag> {
7547 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7548 "vcvtph2ps", "$src", "$src",
7549 (X86cvtph2ps (_src.VT _src.RC:$src),
7550 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007551 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7552 "vcvtph2ps", "$src", "$src",
7553 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7554 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007555}
7556
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007557multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007558 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7559 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7560 (X86cvtph2ps (_src.VT _src.RC:$src),
7561 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7562
7563}
7564
7565let Predicates = [HasAVX512] in {
7566 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007567 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007568 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7569 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007570 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007571 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7572 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7573 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7574 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007575}
7576
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007577multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007578 X86MemOperand x86memop> {
7579 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007580 (ins _src.RC:$src1, i32u8imm:$src2),
7581 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007582 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007583 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00007584 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007585 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7586 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7587 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7588 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007589 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007590 addr:$dst)]>;
7591 let hasSideEffects = 0, mayStore = 1 in
7592 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7593 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7594 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7595 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007596}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007597multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007598 let hasSideEffects = 0 in
7599 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7600 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007601 (ins _src.RC:$src1, i32u8imm:$src2),
7602 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007603 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007604}
7605let Predicates = [HasAVX512] in {
7606 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7607 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7608 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7609 let Predicates = [HasVLX] in {
7610 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7611 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007612 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007613 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7614 }
7615}
Asaf Badouh2489f352015-12-02 08:17:51 +00007616
Craig Topper9820e342016-09-20 05:44:47 +00007617// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007618let Predicates = [HasVLX] in {
7619 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7620 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7621 // configurations we support (the default). However, falling back to MXCSR is
7622 // more consistent with other instructions, which are always controlled by it.
7623 // It's encoded as 0b100.
7624 def : Pat<(fp_to_f16 FR32X:$src),
7625 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7626 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7627
7628 def : Pat<(f16_to_fp GR16:$src),
7629 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7630 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7631
7632 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7633 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7634 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7635}
7636
Craig Topper9820e342016-09-20 05:44:47 +00007637// Patterns for matching float to half-float conversion when AVX512 is supported
7638// but F16C isn't. In that case we have to use 512-bit vectors.
7639let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7640 def : Pat<(fp_to_f16 FR32X:$src),
7641 (i16 (EXTRACT_SUBREG
7642 (VMOVPDI2DIZrr
7643 (v8i16 (EXTRACT_SUBREG
7644 (VCVTPS2PHZrr
7645 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7646 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7647 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7648
7649 def : Pat<(f16_to_fp GR16:$src),
7650 (f32 (COPY_TO_REGCLASS
7651 (v4f32 (EXTRACT_SUBREG
7652 (VCVTPH2PSZrr
7653 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7654 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7655 sub_xmm)), sub_xmm)), FR32X))>;
7656
7657 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7658 (f32 (COPY_TO_REGCLASS
7659 (v4f32 (EXTRACT_SUBREG
7660 (VCVTPH2PSZrr
7661 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7662 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7663 sub_xmm), 4)), sub_xmm)), FR32X))>;
7664}
7665
Asaf Badouh2489f352015-12-02 08:17:51 +00007666// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007667multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007668 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007669 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007670 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7671 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007672 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007673 Sched<[WriteFAdd]>;
7674}
7675
7676let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007677 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007678 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007679 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007680 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007681 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007682 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007683 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007684 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7685}
7686
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007687let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7688 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007689 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007690 EVEX_CD8<32, CD8VT1>;
7691 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007692 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007693 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7694 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007695 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007696 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007697 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007698 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007699 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007700 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7701 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007702 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007703 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7704 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007705 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007706 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7707 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007708 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007709
Ayman Musa02f95332017-01-04 08:21:54 +00007710 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7711 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007712 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007713 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7714 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007715 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7716 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007717}
Michael Liao5bf95782014-12-04 05:20:33 +00007718
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007719/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007720multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7721 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007722 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007723 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7724 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7725 "$src2, $src1", "$src1, $src2",
7726 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007727 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007728 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007729 "$src2, $src1", "$src1, $src2",
7730 (OpNode (_.VT _.RC:$src1),
7731 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007732}
7733}
7734
Asaf Badouheaf2da12015-09-21 10:23:53 +00007735defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
7736 EVEX_CD8<32, CD8VT1>, T8PD;
7737defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
7738 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
7739defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
7740 EVEX_CD8<32, CD8VT1>, T8PD;
7741defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
7742 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007743
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007744/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7745multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007746 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007747 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007748 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7749 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7750 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007751 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7752 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7753 (OpNode (_.FloatVT
7754 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7755 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7756 (ins _.ScalarMemOp:$src), OpcodeStr,
7757 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7758 (OpNode (_.FloatVT
7759 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7760 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007761 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007762}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007763
7764multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7765 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7766 EVEX_V512, EVEX_CD8<32, CD8VF>;
7767 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7768 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7769
7770 // Define only if AVX512VL feature is present.
7771 let Predicates = [HasVLX] in {
7772 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7773 OpNode, v4f32x_info>,
7774 EVEX_V128, EVEX_CD8<32, CD8VF>;
7775 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7776 OpNode, v8f32x_info>,
7777 EVEX_V256, EVEX_CD8<32, CD8VF>;
7778 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7779 OpNode, v2f64x_info>,
7780 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7781 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7782 OpNode, v4f64x_info>,
7783 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7784 }
7785}
7786
7787defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7788defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007789
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007790/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007791multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7792 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007793 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007794 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7795 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7796 "$src2, $src1", "$src1, $src2",
7797 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7798 (i32 FROUND_CURRENT))>;
7799
7800 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7801 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007802 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007803 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007804 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007805
7806 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007807 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007808 "$src2, $src1", "$src1, $src2",
7809 (OpNode (_.VT _.RC:$src1),
7810 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7811 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007812 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007813}
7814
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007815multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7816 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7817 EVEX_CD8<32, CD8VT1>;
7818 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7819 EVEX_CD8<64, CD8VT1>, VEX_W;
7820}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007821
Craig Toppere1cac152016-06-07 07:27:54 +00007822let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007823 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7824 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7825}
Igor Breger8352a0d2015-07-28 06:53:28 +00007826
7827defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007828/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007829
7830multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7831 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007832 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007833 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7834 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7835 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7836
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007837 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7838 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7839 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007840 (bitconvert (_.LdFrag addr:$src))),
7841 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007842
7843 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007844 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007845 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007846 (OpNode (_.FloatVT
7847 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7848 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007849 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007850}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007851multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7852 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007853 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007854 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7855 (ins _.RC:$src), OpcodeStr,
7856 "{sae}, $src", "$src, {sae}",
7857 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7858}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007859
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007860multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7861 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007862 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7863 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007864 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007865 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7866 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007867}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007868
Asaf Badouh402ebb32015-06-03 13:41:48 +00007869multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7870 SDNode OpNode> {
7871 // Define only if AVX512VL feature is present.
7872 let Predicates = [HasVLX] in {
7873 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7874 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7875 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7876 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7877 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7878 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7879 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7880 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7881 }
7882}
Craig Toppere1cac152016-06-07 07:27:54 +00007883let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007884
Asaf Badouh402ebb32015-06-03 13:41:48 +00007885 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7886 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7887 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7888}
7889defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7890 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7891
7892multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7893 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007894 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007895 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7896 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7897 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7898 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007899}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007900
Robert Khasanoveb126392014-10-28 18:15:20 +00007901multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7902 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007903 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007904 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007905 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7906 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007907 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7908 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7909 (OpNode (_.FloatVT
7910 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007911
Craig Toppere1cac152016-06-07 07:27:54 +00007912 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7913 (ins _.ScalarMemOp:$src), OpcodeStr,
7914 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7915 (OpNode (_.FloatVT
7916 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7917 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007918 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007919}
7920
Robert Khasanoveb126392014-10-28 18:15:20 +00007921multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7922 SDNode OpNode> {
7923 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7924 v16f32_info>,
7925 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7926 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7927 v8f64_info>,
7928 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7929 // Define only if AVX512VL feature is present.
7930 let Predicates = [HasVLX] in {
7931 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7932 OpNode, v4f32x_info>,
7933 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7934 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7935 OpNode, v8f32x_info>,
7936 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7937 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7938 OpNode, v2f64x_info>,
7939 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7940 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7941 OpNode, v4f64x_info>,
7942 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7943 }
7944}
7945
Asaf Badouh402ebb32015-06-03 13:41:48 +00007946multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7947 SDNode OpNodeRnd> {
7948 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7949 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7950 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7951 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7952}
7953
Igor Breger4c4cd782015-09-20 09:13:41 +00007954multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7955 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007956 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007957 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7958 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7959 "$src2, $src1", "$src1, $src2",
7960 (OpNodeRnd (_.VT _.RC:$src1),
7961 (_.VT _.RC:$src2),
7962 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007963 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7964 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7965 "$src2, $src1", "$src1, $src2",
7966 (OpNodeRnd (_.VT _.RC:$src1),
7967 (_.VT (scalar_to_vector
7968 (_.ScalarLdFrag addr:$src2))),
7969 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007970
7971 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7972 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7973 "$rc, $src2, $src1", "$src1, $src2, $rc",
7974 (OpNodeRnd (_.VT _.RC:$src1),
7975 (_.VT _.RC:$src2),
7976 (i32 imm:$rc))>,
7977 EVEX_B, EVEX_RC;
7978
Craig Toppere1cac152016-06-07 07:27:54 +00007979 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007980 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007981 (ins _.FRC:$src1, _.FRC:$src2),
7982 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7983
7984 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007985 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007986 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7987 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7988 }
Craig Topper176f3312017-02-25 19:18:11 +00007989 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007990
7991 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7992 (!cast<Instruction>(NAME#SUFF#Zr)
7993 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7994
7995 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7996 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007997 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007998}
7999
8000multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
8001 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
8002 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
8003 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
8004 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
8005}
8006
Asaf Badouh402ebb32015-06-03 13:41:48 +00008007defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
8008 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008009
Igor Breger4c4cd782015-09-20 09:13:41 +00008010defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008011
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008012let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008013 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008014 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008015 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008016 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008017 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008018 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008019 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008020 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008021 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008022 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008023}
8024
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008025multiclass
8026avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008027
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008028 let ExeDomain = _.ExeDomain in {
8029 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8030 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8031 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008032 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008033 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8034
8035 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8036 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008037 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8038 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008039 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008040
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008041 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008042 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8043 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008044 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008045 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008046 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8047 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8048 }
8049 let Predicates = [HasAVX512] in {
8050 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8051 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008052 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008053 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8054 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008055 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008056 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8057 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008058 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008059 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8060 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8061 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8062 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8063 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8064 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8065
8066 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8067 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008068 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008069 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8070 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008071 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008072 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8073 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008074 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008075 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8076 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8077 addr:$src, (i32 0x4))), _.FRC)>;
8078 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8079 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8080 addr:$src, (i32 0xc))), _.FRC)>;
8081 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008082}
8083
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008084defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8085 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008086
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008087defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8088 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008089
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008090//-------------------------------------------------
8091// Integer truncate and extend operations
8092//-------------------------------------------------
8093
Igor Breger074a64e2015-07-24 17:24:15 +00008094multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8095 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8096 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008097 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008098 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8099 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8100 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8101 EVEX, T8XS;
8102
Craig Topper52e2e832016-07-22 05:46:44 +00008103 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8104 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008105 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8106 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008107 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008108 []>, EVEX;
8109
Igor Breger074a64e2015-07-24 17:24:15 +00008110 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8111 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008112 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008113 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008114 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008115}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008116
Igor Breger074a64e2015-07-24 17:24:15 +00008117multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8118 X86VectorVTInfo DestInfo,
8119 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008120
Igor Breger074a64e2015-07-24 17:24:15 +00008121 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8122 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8123 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008124
Igor Breger074a64e2015-07-24 17:24:15 +00008125 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8126 (SrcInfo.VT SrcInfo.RC:$src)),
8127 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8128 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8129}
8130
Igor Breger074a64e2015-07-24 17:24:15 +00008131multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8132 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8133 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8134 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8135 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8136 Predicate prd = HasAVX512>{
8137
8138 let Predicates = [HasVLX, prd] in {
8139 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8140 DestInfoZ128, x86memopZ128>,
8141 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8142 truncFrag, mtruncFrag>, EVEX_V128;
8143
8144 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8145 DestInfoZ256, x86memopZ256>,
8146 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8147 truncFrag, mtruncFrag>, EVEX_V256;
8148 }
8149 let Predicates = [prd] in
8150 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8151 DestInfoZ, x86memopZ>,
8152 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8153 truncFrag, mtruncFrag>, EVEX_V512;
8154}
8155
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008156multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8157 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008158 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8159 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008160 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008161}
8162
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008163multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8164 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008165 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8166 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008167 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008168}
8169
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008170multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8171 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008172 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8173 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008174 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008175}
8176
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008177multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8178 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008179 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8180 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008181 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008182}
8183
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008184multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8185 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008186 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8187 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008188 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008189}
8190
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008191multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8192 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008193 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8194 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008195 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008196}
8197
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008198defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8199 truncstorevi8, masked_truncstorevi8>;
8200defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8201 truncstore_s_vi8, masked_truncstore_s_vi8>;
8202defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8203 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008204
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008205defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8206 truncstorevi16, masked_truncstorevi16>;
8207defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8208 truncstore_s_vi16, masked_truncstore_s_vi16>;
8209defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8210 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008211
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008212defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8213 truncstorevi32, masked_truncstorevi32>;
8214defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8215 truncstore_s_vi32, masked_truncstore_s_vi32>;
8216defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8217 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008218
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008219defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8220 truncstorevi8, masked_truncstorevi8>;
8221defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8222 truncstore_s_vi8, masked_truncstore_s_vi8>;
8223defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8224 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008225
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008226defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8227 truncstorevi16, masked_truncstorevi16>;
8228defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8229 truncstore_s_vi16, masked_truncstore_s_vi16>;
8230defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8231 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008232
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008233defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8234 truncstorevi8, masked_truncstorevi8>;
8235defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8236 truncstore_s_vi8, masked_truncstore_s_vi8>;
8237defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8238 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008239
Zvi Rackover25799d92017-09-07 07:40:34 +00008240def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
8241 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
8242def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
8243 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
8244
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008245let Predicates = [HasAVX512, NoVLX] in {
8246def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8247 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008248 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008249 VR256X:$src, sub_ymm)))), sub_xmm))>;
8250def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8251 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008252 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008253 VR256X:$src, sub_ymm)))), sub_xmm))>;
8254}
8255
8256let Predicates = [HasBWI, NoVLX] in {
8257def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008258 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008259 VR256X:$src, sub_ymm))), sub_xmm))>;
8260}
8261
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008262multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008263 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008264 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008265 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008266 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8267 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8268 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8269 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008270
Craig Toppere1cac152016-06-07 07:27:54 +00008271 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8272 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8273 (DestInfo.VT (LdFrag addr:$src))>,
8274 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008275 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008276}
8277
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008278multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008279 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008280 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8281 let Predicates = [HasVLX, HasBWI] in {
8282 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008283 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008284 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008285
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008286 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008287 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008288 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8289 }
8290 let Predicates = [HasBWI] in {
8291 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008292 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008293 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8294 }
8295}
8296
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008297multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008298 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008299 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8300 let Predicates = [HasVLX, HasAVX512] in {
8301 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008302 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008303 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8304
8305 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008306 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008307 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8308 }
8309 let Predicates = [HasAVX512] in {
8310 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008311 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008312 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8313 }
8314}
8315
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008316multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008317 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008318 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8319 let Predicates = [HasVLX, HasAVX512] in {
8320 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008321 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008322 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8323
8324 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008325 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008326 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8327 }
8328 let Predicates = [HasAVX512] in {
8329 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008330 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008331 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8332 }
8333}
8334
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008335multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008336 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008337 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8338 let Predicates = [HasVLX, HasAVX512] in {
8339 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008340 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008341 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8342
8343 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008344 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008345 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8346 }
8347 let Predicates = [HasAVX512] in {
8348 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008349 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008350 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8351 }
8352}
8353
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008354multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008355 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008356 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8357 let Predicates = [HasVLX, HasAVX512] in {
8358 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008359 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008360 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8361
8362 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008363 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008364 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8365 }
8366 let Predicates = [HasAVX512] in {
8367 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008368 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008369 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8370 }
8371}
8372
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008373multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008374 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008375 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8376
8377 let Predicates = [HasVLX, HasAVX512] in {
8378 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008379 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008380 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8381
8382 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008383 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008384 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8385 }
8386 let Predicates = [HasAVX512] in {
8387 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008388 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008389 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8390 }
8391}
8392
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008393defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8394defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8395defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8396defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8397defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8398defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008399
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008400defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8401defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8402defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8403defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8404defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8405defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008406
Igor Breger2ba64ab2016-05-22 10:21:04 +00008407// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008408multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8409 X86VectorVTInfo From, PatFrag LdFrag> {
8410 def : Pat<(To.VT (LdFrag addr:$src)),
8411 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8412 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8413 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8414 To.KRC:$mask, addr:$src)>;
8415 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8416 To.ImmAllZerosV)),
8417 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8418 addr:$src)>;
8419}
8420
8421let Predicates = [HasVLX, HasBWI] in {
8422 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8423 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8424}
8425let Predicates = [HasBWI] in {
8426 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8427}
8428let Predicates = [HasVLX, HasAVX512] in {
8429 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8430 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8431 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8432 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8433 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8434 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8435 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8436 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8437 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8438 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8439}
8440let Predicates = [HasAVX512] in {
8441 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8442 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8443 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8444 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8445 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8446}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008447
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008448multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8449 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008450 // 128-bit patterns
8451 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008452 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008453 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008454 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008455 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008456 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008457 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008458 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008459 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008460 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008461 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8462 }
8463 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008464 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008465 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008466 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008467 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008468 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008469 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008470 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008471 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8472
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008473 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008474 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008475 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008476 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008477 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008478 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008479 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008480 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8481
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008482 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008483 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008484 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008485 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008486 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008487 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008488 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008489 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008490 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008491 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8492
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008493 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008494 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008495 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008496 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008497 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008498 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008499 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008500 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8501
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008502 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008503 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008504 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008505 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008506 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008507 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008508 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008509 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008510 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008511 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8512 }
8513 // 256-bit patterns
8514 let Predicates = [HasVLX, HasBWI] in {
8515 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8516 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8517 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8518 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8519 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8520 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8521 }
8522 let Predicates = [HasVLX] in {
8523 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8524 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8525 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8526 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8527 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8528 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8529 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8530 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8531
8532 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8533 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8534 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8535 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8536 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8537 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8538 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8539 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8540
8541 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8542 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8543 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8544 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8545 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8546 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8547
8548 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8549 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8550 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8551 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8552 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8553 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8554 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8555 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8556
8557 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8558 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8559 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8560 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8561 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8562 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8563 }
8564 // 512-bit patterns
8565 let Predicates = [HasBWI] in {
8566 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8567 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8568 }
8569 let Predicates = [HasAVX512] in {
8570 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8571 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8572
8573 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8574 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008575 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8576 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008577
8578 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8579 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8580
8581 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8582 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8583
8584 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8585 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8586 }
8587}
8588
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008589defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8590defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008591
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008592//===----------------------------------------------------------------------===//
8593// GATHER - SCATTER Operations
8594
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008595multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8596 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008597 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8598 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008599 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8600 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008601 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008602 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008603 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8604 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8605 vectoraddr:$src2))]>, EVEX, EVEX_K,
8606 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008607}
Cameron McInally45325962014-03-26 13:50:50 +00008608
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008609multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8610 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8611 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008612 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008613 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008614 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008615let Predicates = [HasVLX] in {
8616 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008617 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008618 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008619 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008620 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008621 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008622 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008623 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008624}
Cameron McInally45325962014-03-26 13:50:50 +00008625}
8626
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008627multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8628 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008629 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008630 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008631 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008632 mgatherv8i64>, EVEX_V512;
8633let Predicates = [HasVLX] in {
8634 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008635 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008636 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008637 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008638 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008639 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008640 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008641 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008642}
Cameron McInally45325962014-03-26 13:50:50 +00008643}
Michael Liao5bf95782014-12-04 05:20:33 +00008644
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008645
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008646defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8647 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8648
8649defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8650 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008651
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008652multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8653 X86MemOperand memop, PatFrag ScatterNode> {
8654
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008655let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008656
8657 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8658 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008659 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008660 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8661 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8662 _.KRCWM:$mask, vectoraddr:$dst))]>,
8663 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008664}
8665
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008666multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8667 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8668 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008669 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008670 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008671 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008672let Predicates = [HasVLX] in {
8673 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008674 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008675 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008676 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008677 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008678 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008679 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008680 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008681}
Cameron McInally45325962014-03-26 13:50:50 +00008682}
8683
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008684multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8685 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008686 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008687 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008688 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008689 mscatterv8i64>, EVEX_V512;
8690let Predicates = [HasVLX] in {
8691 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008692 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008693 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008694 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008695 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008696 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008697 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8698 vx64xmem, mscatterv2i64>, EVEX_V128;
8699}
Cameron McInally45325962014-03-26 13:50:50 +00008700}
8701
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008702defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8703 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008704
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008705defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8706 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008707
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008708// prefetch
8709multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8710 RegisterClass KRC, X86MemOperand memop> {
8711 let Predicates = [HasPFI], hasSideEffects = 1 in
8712 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008713 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008714 []>, EVEX, EVEX_K;
8715}
8716
8717defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008718 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008719
8720defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008721 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008722
8723defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008724 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008725
8726defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008727 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008728
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008729defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008730 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008731
8732defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008733 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008734
8735defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008736 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008737
8738defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008739 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008740
8741defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008742 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008743
8744defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008745 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008746
8747defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008748 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008749
8750defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008751 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008752
8753defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008754 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008755
8756defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008757 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008758
8759defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008760 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008761
8762defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008763 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008764
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008765// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008766def v64i1sextv64i8 : PatLeaf<(v64i8
8767 (X86vsext
8768 (v64i1 (X86pcmpgtm
8769 (bc_v64i8 (v16i32 immAllZerosV)),
8770 VR512:$src))))>;
8771def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8772def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8773def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008774
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008775multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008776def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008777 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008778 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8779}
Michael Liao5bf95782014-12-04 05:20:33 +00008780
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008781// Use 512bit version to implement 128/256 bit in case NoVLX.
8782multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8783 X86VectorVTInfo _> {
8784
8785 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8786 (X86Info.VT (EXTRACT_SUBREG
8787 (_.VT (!cast<Instruction>(NAME#"Zrr")
8788 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8789 X86Info.SubRegIdx))>;
8790}
8791
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008792multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8793 string OpcodeStr, Predicate prd> {
8794let Predicates = [prd] in
8795 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8796
8797 let Predicates = [prd, HasVLX] in {
8798 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8799 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8800 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008801let Predicates = [prd, NoVLX] in {
8802 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8803 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8804 }
8805
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008806}
8807
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008808defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8809defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8810defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8811defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008812
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008813multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008814 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8815 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8816 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8817}
8818
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008819// Use 512bit version to implement 128/256 bit in case NoVLX.
8820multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008821 X86VectorVTInfo _> {
8822
8823 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8824 (_.KVT (COPY_TO_REGCLASS
8825 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008826 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008827 _.RC:$src, _.SubRegIdx)),
8828 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008829}
8830
8831multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008832 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8833 let Predicates = [prd] in
8834 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8835 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008836
8837 let Predicates = [prd, HasVLX] in {
8838 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008839 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008840 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008841 EVEX_V128;
8842 }
8843 let Predicates = [prd, NoVLX] in {
8844 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8845 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008846 }
8847}
8848
8849defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8850 avx512vl_i8_info, HasBWI>;
8851defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8852 avx512vl_i16_info, HasBWI>, VEX_W;
8853defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8854 avx512vl_i32_info, HasDQI>;
8855defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8856 avx512vl_i64_info, HasDQI>, VEX_W;
8857
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008858//===----------------------------------------------------------------------===//
8859// AVX-512 - COMPRESS and EXPAND
8860//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008861
Ayman Musad7a5ed42016-09-26 06:22:08 +00008862multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008863 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008864 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008865 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008866 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008867
Craig Toppere1cac152016-06-07 07:27:54 +00008868 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008869 def mr : AVX5128I<opc, MRMDestMem, (outs),
8870 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008871 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008872 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8873
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008874 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8875 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008876 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008877 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008878 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008879}
8880
Ayman Musad7a5ed42016-09-26 06:22:08 +00008881multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8882
8883 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8884 (_.VT _.RC:$src)),
8885 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8886 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8887}
8888
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008889multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8890 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008891 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8892 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008893
8894 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008895 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8896 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8897 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8898 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008899 }
8900}
8901
8902defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8903 EVEX;
8904defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8905 EVEX, VEX_W;
8906defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8907 EVEX;
8908defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8909 EVEX, VEX_W;
8910
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008911// expand
8912multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8913 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008914 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008915 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008916 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008917
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008918 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8919 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8920 (_.VT (X86expand (_.VT (bitconvert
8921 (_.LdFrag addr:$src1)))))>,
8922 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008923}
8924
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008925multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8926
8927 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8928 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8929 _.KRCWM:$mask, addr:$src)>;
8930
8931 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8932 (_.VT _.RC:$src0))),
8933 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8934 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8935}
8936
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008937multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8938 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008939 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8940 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008941
8942 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008943 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8944 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8945 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8946 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008947 }
8948}
8949
8950defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8951 EVEX;
8952defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8953 EVEX, VEX_W;
8954defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8955 EVEX;
8956defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8957 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008958
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008959//handle instruction reg_vec1 = op(reg_vec,imm)
8960// op(mem_vec,imm)
8961// op(broadcast(eltVt),imm)
8962//all instruction created with FROUND_CURRENT
8963multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008964 X86VectorVTInfo _>{
8965 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008966 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8967 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008968 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008969 (OpNode (_.VT _.RC:$src1),
8970 (i32 imm:$src2),
8971 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008972 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8973 (ins _.MemOp:$src1, i32u8imm:$src2),
8974 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8975 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8976 (i32 imm:$src2),
8977 (i32 FROUND_CURRENT))>;
8978 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8979 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8980 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8981 "${src1}"##_.BroadcastStr##", $src2",
8982 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8983 (i32 imm:$src2),
8984 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008985 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008986}
8987
8988//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8989multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8990 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008991 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008992 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8993 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008994 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008995 "$src1, {sae}, $src2",
8996 (OpNode (_.VT _.RC:$src1),
8997 (i32 imm:$src2),
8998 (i32 FROUND_NO_EXC))>, EVEX_B;
8999}
9000
9001multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
9002 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9003 let Predicates = [prd] in {
9004 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9005 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9006 EVEX_V512;
9007 }
9008 let Predicates = [prd, HasVLX] in {
9009 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
9010 EVEX_V128;
9011 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
9012 EVEX_V256;
9013 }
9014}
9015
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009016//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9017// op(reg_vec2,mem_vec,imm)
9018// op(reg_vec2,broadcast(eltVt),imm)
9019//all instruction created with FROUND_CURRENT
9020multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009021 X86VectorVTInfo _>{
9022 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009023 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009024 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009025 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9026 (OpNode (_.VT _.RC:$src1),
9027 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009028 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009029 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009030 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9031 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9032 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9033 (OpNode (_.VT _.RC:$src1),
9034 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9035 (i32 imm:$src3),
9036 (i32 FROUND_CURRENT))>;
9037 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9038 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9039 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9040 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9041 (OpNode (_.VT _.RC:$src1),
9042 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9043 (i32 imm:$src3),
9044 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009045 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009046}
9047
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009048//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9049// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009050multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9051 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009052 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009053 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9054 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9055 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9056 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9057 (SrcInfo.VT SrcInfo.RC:$src2),
9058 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009059 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9060 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9061 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9062 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9063 (SrcInfo.VT (bitconvert
9064 (SrcInfo.LdFrag addr:$src2))),
9065 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009066 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009067}
9068
9069//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9070// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009071// op(reg_vec2,broadcast(eltVt),imm)
9072multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009073 X86VectorVTInfo _>:
9074 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9075
Craig Topper05948fb2016-08-02 05:11:15 +00009076 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009077 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9078 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9079 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9080 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9081 (OpNode (_.VT _.RC:$src1),
9082 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9083 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009084}
9085
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009086//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9087// op(reg_vec2,mem_scalar,imm)
9088//all instruction created with FROUND_CURRENT
9089multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009090 X86VectorVTInfo _> {
9091 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009092 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009093 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009094 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9095 (OpNode (_.VT _.RC:$src1),
9096 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009097 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009098 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009099 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009100 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009101 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9102 (OpNode (_.VT _.RC:$src1),
9103 (_.VT (scalar_to_vector
9104 (_.ScalarLdFrag addr:$src2))),
9105 (i32 imm:$src3),
9106 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009107 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009108}
9109
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009110//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9111multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9112 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009113 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009114 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009115 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009116 OpcodeStr, "$src3, {sae}, $src2, $src1",
9117 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009118 (OpNode (_.VT _.RC:$src1),
9119 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009120 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009121 (i32 FROUND_NO_EXC))>, EVEX_B;
9122}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009123//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9124multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9125 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009126 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009127 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9128 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009129 OpcodeStr, "$src3, {sae}, $src2, $src1",
9130 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009131 (OpNode (_.VT _.RC:$src1),
9132 (_.VT _.RC:$src2),
9133 (i32 imm:$src3),
9134 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009135}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009136
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009137multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9138 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009139 let Predicates = [prd] in {
9140 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009141 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009142 EVEX_V512;
9143
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009144 }
9145 let Predicates = [prd, HasVLX] in {
9146 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009147 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009148 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009149 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009150 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009151}
9152
Igor Breger2ae0fe32015-08-31 11:14:02 +00009153multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9154 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9155 let Predicates = [HasBWI] in {
9156 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9157 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9158 }
9159 let Predicates = [HasBWI, HasVLX] in {
9160 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9161 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9162 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9163 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9164 }
9165}
9166
Igor Breger00d9f842015-06-08 14:03:17 +00009167multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9168 bits<8> opc, SDNode OpNode>{
9169 let Predicates = [HasAVX512] in {
9170 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9171 }
9172 let Predicates = [HasAVX512, HasVLX] in {
9173 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9174 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9175 }
9176}
9177
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009178multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9179 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9180 let Predicates = [prd] in {
9181 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9182 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009183 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009184}
9185
Igor Breger1e58e8a2015-09-02 11:18:55 +00009186multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9187 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9188 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9189 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9190 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9191 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009192}
9193
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009194
Igor Breger1e58e8a2015-09-02 11:18:55 +00009195defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9196 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9197defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9198 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9199defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9200 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9201
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009202
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009203defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9204 0x50, X86VRange, HasDQI>,
9205 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9206defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9207 0x50, X86VRange, HasDQI>,
9208 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9209
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009210defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9211 0x51, X86VRange, HasDQI>,
9212 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9213defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9214 0x51, X86VRange, HasDQI>,
9215 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9216
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009217defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9218 0x57, X86Reduces, HasDQI>,
9219 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9220defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9221 0x57, X86Reduces, HasDQI>,
9222 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009223
Igor Breger1e58e8a2015-09-02 11:18:55 +00009224defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9225 0x27, X86GetMants, HasAVX512>,
9226 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9227defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9228 0x27, X86GetMants, HasAVX512>,
9229 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9230
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009231let Predicates = [HasAVX512] in {
9232def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009233 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009234def : Pat<(v16f32 (fnearbyint VR512:$src)),
9235 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9236def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009237 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009238def : Pat<(v16f32 (frint VR512:$src)),
9239 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9240def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009241 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009242
9243def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009244 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009245def : Pat<(v8f64 (fnearbyint VR512:$src)),
9246 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9247def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009248 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009249def : Pat<(v8f64 (frint VR512:$src)),
9250 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9251def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009252 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009253}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009254
Craig Topper42a53532017-08-16 23:38:25 +00009255multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9256 bits<8> opc>{
9257 let Predicates = [HasAVX512] in {
9258 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
9259
9260 }
9261 let Predicates = [HasAVX512, HasVLX] in {
9262 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
9263 }
9264}
9265
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009266defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9267 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9268defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9269 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9270defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9271 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9272defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9273 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009274
Craig Topperb561e662017-01-19 02:34:29 +00009275let Predicates = [HasAVX512] in {
9276// Provide fallback in case the load node that is used in the broadcast
9277// patterns above is used by additional users, which prevents the pattern
9278// selection.
9279def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9280 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9281 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9282 0)>;
9283def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9284 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9285 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9286 0)>;
9287
9288def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9289 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9290 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9291 0)>;
9292def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9293 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9294 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9295 0)>;
9296
9297def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9298 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9299 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9300 0)>;
9301
9302def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9303 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9304 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9305 0)>;
9306}
9307
Craig Topperc48fa892015-12-27 19:45:21 +00009308multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009309 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9310 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009311}
9312
Craig Topperc48fa892015-12-27 19:45:21 +00009313defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009314 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009315defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009316 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009317
Craig Topper7a299302016-06-09 07:06:38 +00009318defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009319 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009320 EVEX_CD8<8, CD8VF>;
9321
Igor Bregerf3ded812015-08-31 13:09:30 +00009322defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9323 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9324
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009325multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9326 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009327 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009328 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009329 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009330 "$src1", "$src1",
9331 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9332
Craig Toppere1cac152016-06-07 07:27:54 +00009333 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9334 (ins _.MemOp:$src1), OpcodeStr,
9335 "$src1", "$src1",
9336 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9337 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009338 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009339}
9340
9341multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9342 X86VectorVTInfo _> :
9343 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009344 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9345 (ins _.ScalarMemOp:$src1), OpcodeStr,
9346 "${src1}"##_.BroadcastStr,
9347 "${src1}"##_.BroadcastStr,
9348 (_.VT (OpNode (X86VBroadcast
9349 (_.ScalarLdFrag addr:$src1))))>,
9350 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009351}
9352
9353multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9354 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9355 let Predicates = [prd] in
9356 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9357
9358 let Predicates = [prd, HasVLX] in {
9359 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9360 EVEX_V256;
9361 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9362 EVEX_V128;
9363 }
9364}
9365
9366multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9367 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9368 let Predicates = [prd] in
9369 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9370 EVEX_V512;
9371
9372 let Predicates = [prd, HasVLX] in {
9373 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9374 EVEX_V256;
9375 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9376 EVEX_V128;
9377 }
9378}
9379
9380multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9381 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009382 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009383 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009384 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9385 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009386}
9387
9388multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9389 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009390 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9391 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009392}
9393
9394multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9395 bits<8> opc_d, bits<8> opc_q,
9396 string OpcodeStr, SDNode OpNode> {
9397 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9398 HasAVX512>,
9399 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9400 HasBWI>;
9401}
9402
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009403defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009404
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009405// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9406let Predicates = [HasAVX512, NoVLX] in {
9407 def : Pat<(v4i64 (abs VR256X:$src)),
9408 (EXTRACT_SUBREG
9409 (VPABSQZrr
9410 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9411 sub_ymm)>;
9412 def : Pat<(v2i64 (abs VR128X:$src)),
9413 (EXTRACT_SUBREG
9414 (VPABSQZrr
9415 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9416 sub_xmm)>;
9417}
9418
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009419multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9420
9421 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009422}
9423
9424defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9425defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9426
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009427// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9428let Predicates = [HasCDI, NoVLX] in {
9429 def : Pat<(v4i64 (ctlz VR256X:$src)),
9430 (EXTRACT_SUBREG
9431 (VPLZCNTQZrr
9432 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9433 sub_ymm)>;
9434 def : Pat<(v2i64 (ctlz VR128X:$src)),
9435 (EXTRACT_SUBREG
9436 (VPLZCNTQZrr
9437 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9438 sub_xmm)>;
9439
9440 def : Pat<(v8i32 (ctlz VR256X:$src)),
9441 (EXTRACT_SUBREG
9442 (VPLZCNTDZrr
9443 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9444 sub_ymm)>;
9445 def : Pat<(v4i32 (ctlz VR128X:$src)),
9446 (EXTRACT_SUBREG
9447 (VPLZCNTDZrr
9448 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9449 sub_xmm)>;
9450}
9451
Igor Breger24cab0f2015-11-16 07:22:00 +00009452//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009453// Counts number of ones - VPOPCNTD and VPOPCNTQ
9454//===---------------------------------------------------------------------===//
9455
9456multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9457 let Predicates = [HasVPOPCNTDQ] in
9458 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9459}
9460
9461// Use 512bit version to implement 128/256 bit.
9462multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9463 let Predicates = [prd] in {
9464 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9465 (EXTRACT_SUBREG
9466 (!cast<Instruction>(NAME # "Zrr")
9467 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9468 _.info256.RC:$src1,
9469 _.info256.SubRegIdx)),
9470 _.info256.SubRegIdx)>;
9471
9472 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9473 (EXTRACT_SUBREG
9474 (!cast<Instruction>(NAME # "Zrr")
9475 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9476 _.info128.RC:$src1,
9477 _.info128.SubRegIdx)),
9478 _.info128.SubRegIdx)>;
9479 }
9480}
9481
9482defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9483 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9484defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9485 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9486
9487//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009488// Replicate Single FP - MOVSHDUP and MOVSLDUP
9489//===---------------------------------------------------------------------===//
9490multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9491 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9492 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009493}
9494
9495defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9496defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009497
9498//===----------------------------------------------------------------------===//
9499// AVX-512 - MOVDDUP
9500//===----------------------------------------------------------------------===//
9501
9502multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9503 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009504 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009505 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9506 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9507 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009508 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9509 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9510 (_.VT (OpNode (_.VT (scalar_to_vector
9511 (_.ScalarLdFrag addr:$src)))))>,
9512 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009513 }
Igor Breger1f782962015-11-19 08:26:56 +00009514}
9515
9516multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9517 AVX512VLVectorVTInfo VTInfo> {
9518
9519 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9520
9521 let Predicates = [HasAVX512, HasVLX] in {
9522 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9523 EVEX_V256;
9524 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9525 EVEX_V128;
9526 }
9527}
9528
9529multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9530 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9531 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009532}
9533
9534defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9535
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009536let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009537def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009538 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009539def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009540 (VMOVDDUPZ128rm addr:$src)>;
9541def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9542 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009543
9544def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9545 (v2f64 VR128X:$src0)),
9546 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9547def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9548 (bitconvert (v4i32 immAllZerosV))),
9549 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9550
9551def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9552 (v2f64 VR128X:$src0)),
9553 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9554 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9555def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9556 (bitconvert (v4i32 immAllZerosV))),
9557 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9558
9559def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9560 (v2f64 VR128X:$src0)),
9561 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9562def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9563 (bitconvert (v4i32 immAllZerosV))),
9564 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009565}
Igor Breger1f782962015-11-19 08:26:56 +00009566
Igor Bregerf2460112015-07-26 14:41:44 +00009567//===----------------------------------------------------------------------===//
9568// AVX-512 - Unpack Instructions
9569//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009570defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9571 SSE_ALU_ITINS_S>;
9572defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9573 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009574
9575defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9576 SSE_INTALU_ITINS_P, HasBWI>;
9577defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9578 SSE_INTALU_ITINS_P, HasBWI>;
9579defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9580 SSE_INTALU_ITINS_P, HasBWI>;
9581defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9582 SSE_INTALU_ITINS_P, HasBWI>;
9583
9584defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9585 SSE_INTALU_ITINS_P, HasAVX512>;
9586defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9587 SSE_INTALU_ITINS_P, HasAVX512>;
9588defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9589 SSE_INTALU_ITINS_P, HasAVX512>;
9590defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9591 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009592
9593//===----------------------------------------------------------------------===//
9594// AVX-512 - Extract & Insert Integer Instructions
9595//===----------------------------------------------------------------------===//
9596
9597multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9598 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009599 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9600 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9601 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9602 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9603 imm:$src2)))),
9604 addr:$dst)]>,
9605 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009606}
9607
9608multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9609 let Predicates = [HasBWI] in {
9610 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9611 (ins _.RC:$src1, u8imm:$src2),
9612 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9613 [(set GR32orGR64:$dst,
9614 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9615 EVEX, TAPD;
9616
9617 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9618 }
9619}
9620
9621multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9622 let Predicates = [HasBWI] in {
9623 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9624 (ins _.RC:$src1, u8imm:$src2),
9625 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9626 [(set GR32orGR64:$dst,
9627 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9628 EVEX, PD;
9629
Craig Topper99f6b622016-05-01 01:03:56 +00009630 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009631 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9632 (ins _.RC:$src1, u8imm:$src2),
9633 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009634 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009635
Igor Bregerdefab3c2015-10-08 12:55:01 +00009636 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9637 }
9638}
9639
9640multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9641 RegisterClass GRC> {
9642 let Predicates = [HasDQI] in {
9643 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9644 (ins _.RC:$src1, u8imm:$src2),
9645 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9646 [(set GRC:$dst,
9647 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9648 EVEX, TAPD;
9649
Craig Toppere1cac152016-06-07 07:27:54 +00009650 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9651 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9652 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9653 [(store (extractelt (_.VT _.RC:$src1),
9654 imm:$src2),addr:$dst)]>,
9655 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009656 }
9657}
9658
9659defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9660defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9661defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9662defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9663
9664multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9665 X86VectorVTInfo _, PatFrag LdFrag> {
9666 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9667 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9668 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9669 [(set _.RC:$dst,
9670 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9671 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9672}
9673
9674multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9675 X86VectorVTInfo _, PatFrag LdFrag> {
9676 let Predicates = [HasBWI] in {
9677 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9678 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9679 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9680 [(set _.RC:$dst,
9681 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9682
9683 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9684 }
9685}
9686
9687multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9688 X86VectorVTInfo _, RegisterClass GRC> {
9689 let Predicates = [HasDQI] in {
9690 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9691 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9692 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9693 [(set _.RC:$dst,
9694 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9695 EVEX_4V, TAPD;
9696
9697 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9698 _.ScalarLdFrag>, TAPD;
9699 }
9700}
9701
9702defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9703 extloadi8>, TAPD;
9704defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9705 extloadi16>, PD;
9706defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9707defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009708//===----------------------------------------------------------------------===//
9709// VSHUFPS - VSHUFPD Operations
9710//===----------------------------------------------------------------------===//
9711multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9712 AVX512VLVectorVTInfo VTInfo_FP>{
9713 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9714 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9715 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009716}
9717
9718defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9719defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009720//===----------------------------------------------------------------------===//
9721// AVX-512 - Byte shift Left/Right
9722//===----------------------------------------------------------------------===//
9723
9724multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9725 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9726 def rr : AVX512<opc, MRMr,
9727 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9728 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9729 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009730 def rm : AVX512<opc, MRMm,
9731 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9732 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9733 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009734 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9735 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009736}
9737
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009738multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009739 Format MRMm, string OpcodeStr, Predicate prd>{
9740 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009741 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009742 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009743 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009744 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009745 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009746 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009747 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009748 }
9749}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009750defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009751 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009752defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009753 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9754
9755
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009756multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009757 string OpcodeStr, X86VectorVTInfo _dst,
9758 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009759 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009760 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009761 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009762 [(set _dst.RC:$dst,(_dst.VT
9763 (OpNode (_src.VT _src.RC:$src1),
9764 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009765 def rm : AVX512BI<opc, MRMSrcMem,
9766 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9767 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9768 [(set _dst.RC:$dst,(_dst.VT
9769 (OpNode (_src.VT _src.RC:$src1),
9770 (_src.VT (bitconvert
9771 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009772}
9773
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009774multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009775 string OpcodeStr, Predicate prd> {
9776 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009777 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9778 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009779 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009780 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9781 v32i8x_info>, EVEX_V256;
9782 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9783 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009784 }
9785}
9786
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009787defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009788 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009789
Craig Topper4e794c72017-02-19 19:36:58 +00009790// Transforms to swizzle an immediate to enable better matching when
9791// memory operand isn't in the right place.
9792def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9793 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9794 uint8_t Imm = N->getZExtValue();
9795 // Swap bits 1/4 and 3/6.
9796 uint8_t NewImm = Imm & 0xa5;
9797 if (Imm & 0x02) NewImm |= 0x10;
9798 if (Imm & 0x10) NewImm |= 0x02;
9799 if (Imm & 0x08) NewImm |= 0x40;
9800 if (Imm & 0x40) NewImm |= 0x08;
9801 return getI8Imm(NewImm, SDLoc(N));
9802}]>;
9803def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9804 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9805 uint8_t Imm = N->getZExtValue();
9806 // Swap bits 2/4 and 3/5.
9807 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009808 if (Imm & 0x04) NewImm |= 0x10;
9809 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009810 if (Imm & 0x08) NewImm |= 0x20;
9811 if (Imm & 0x20) NewImm |= 0x08;
9812 return getI8Imm(NewImm, SDLoc(N));
9813}]>;
Craig Topper48905772017-02-19 21:32:15 +00009814def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9815 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9816 uint8_t Imm = N->getZExtValue();
9817 // Swap bits 1/2 and 5/6.
9818 uint8_t NewImm = Imm & 0x99;
9819 if (Imm & 0x02) NewImm |= 0x04;
9820 if (Imm & 0x04) NewImm |= 0x02;
9821 if (Imm & 0x20) NewImm |= 0x40;
9822 if (Imm & 0x40) NewImm |= 0x20;
9823 return getI8Imm(NewImm, SDLoc(N));
9824}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009825def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9826 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9827 uint8_t Imm = N->getZExtValue();
9828 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9829 uint8_t NewImm = Imm & 0x81;
9830 if (Imm & 0x02) NewImm |= 0x04;
9831 if (Imm & 0x04) NewImm |= 0x10;
9832 if (Imm & 0x08) NewImm |= 0x40;
9833 if (Imm & 0x10) NewImm |= 0x02;
9834 if (Imm & 0x20) NewImm |= 0x08;
9835 if (Imm & 0x40) NewImm |= 0x20;
9836 return getI8Imm(NewImm, SDLoc(N));
9837}]>;
9838def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9839 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9840 uint8_t Imm = N->getZExtValue();
9841 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9842 uint8_t NewImm = Imm & 0x81;
9843 if (Imm & 0x02) NewImm |= 0x10;
9844 if (Imm & 0x04) NewImm |= 0x02;
9845 if (Imm & 0x08) NewImm |= 0x20;
9846 if (Imm & 0x10) NewImm |= 0x04;
9847 if (Imm & 0x20) NewImm |= 0x40;
9848 if (Imm & 0x40) NewImm |= 0x08;
9849 return getI8Imm(NewImm, SDLoc(N));
9850}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009851
Igor Bregerb4bb1902015-10-15 12:33:24 +00009852multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009853 X86VectorVTInfo _>{
9854 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009855 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9856 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009857 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009858 (OpNode (_.VT _.RC:$src1),
9859 (_.VT _.RC:$src2),
9860 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009861 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009862 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9863 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9864 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9865 (OpNode (_.VT _.RC:$src1),
9866 (_.VT _.RC:$src2),
9867 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009868 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009869 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9870 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9871 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9872 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9873 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9874 (OpNode (_.VT _.RC:$src1),
9875 (_.VT _.RC:$src2),
9876 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009877 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009878 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009879 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009880
9881 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009882 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9883 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9884 _.RC:$src1)),
9885 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9886 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9887 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9888 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9889 _.RC:$src1)),
9890 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9891 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009892
9893 // Additional patterns for matching loads in other positions.
9894 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9895 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9896 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9897 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9898 def : Pat<(_.VT (OpNode _.RC:$src1,
9899 (bitconvert (_.LdFrag addr:$src3)),
9900 _.RC:$src2, (i8 imm:$src4))),
9901 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9902 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9903
9904 // Additional patterns for matching zero masking with loads in other
9905 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009906 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9907 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9908 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9909 _.ImmAllZerosV)),
9910 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9911 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9912 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9913 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9914 _.RC:$src2, (i8 imm:$src4)),
9915 _.ImmAllZerosV)),
9916 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9917 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009918
9919 // Additional patterns for matching masked loads with different
9920 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009921 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9922 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9923 _.RC:$src2, (i8 imm:$src4)),
9924 _.RC:$src1)),
9925 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9926 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009927 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9928 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9929 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9930 _.RC:$src1)),
9931 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9932 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9933 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9934 (OpNode _.RC:$src2, _.RC:$src1,
9935 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9936 _.RC:$src1)),
9937 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9938 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9939 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9940 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9941 _.RC:$src1, (i8 imm:$src4)),
9942 _.RC:$src1)),
9943 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9944 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9945 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9946 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9947 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9948 _.RC:$src1)),
9949 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9950 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009951
9952 // Additional patterns for matching broadcasts in other positions.
9953 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9954 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9955 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9956 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9957 def : Pat<(_.VT (OpNode _.RC:$src1,
9958 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9959 _.RC:$src2, (i8 imm:$src4))),
9960 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9961 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9962
9963 // Additional patterns for matching zero masking with broadcasts in other
9964 // positions.
9965 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9966 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9967 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9968 _.ImmAllZerosV)),
9969 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9970 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9971 (VPTERNLOG321_imm8 imm:$src4))>;
9972 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9973 (OpNode _.RC:$src1,
9974 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9975 _.RC:$src2, (i8 imm:$src4)),
9976 _.ImmAllZerosV)),
9977 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9978 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9979 (VPTERNLOG132_imm8 imm:$src4))>;
9980
9981 // Additional patterns for matching masked broadcasts with different
9982 // operand orders.
9983 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9984 (OpNode _.RC:$src1,
9985 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9986 _.RC:$src2, (i8 imm:$src4)),
9987 _.RC:$src1)),
9988 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9989 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009990 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9991 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9992 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9993 _.RC:$src1)),
9994 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9995 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9996 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9997 (OpNode _.RC:$src2, _.RC:$src1,
9998 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9999 (i8 imm:$src4)), _.RC:$src1)),
10000 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10001 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10002 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10003 (OpNode _.RC:$src2,
10004 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10005 _.RC:$src1, (i8 imm:$src4)),
10006 _.RC:$src1)),
10007 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10008 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10009 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10010 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10011 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10012 _.RC:$src1)),
10013 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10014 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010015}
10016
10017multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10018 let Predicates = [HasAVX512] in
10019 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10020 let Predicates = [HasAVX512, HasVLX] in {
10021 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10022 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10023 }
10024}
10025
10026defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10027defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10028
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010029//===----------------------------------------------------------------------===//
10030// AVX-512 - FixupImm
10031//===----------------------------------------------------------------------===//
10032
10033multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010034 X86VectorVTInfo _>{
10035 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010036 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10037 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10038 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10039 (OpNode (_.VT _.RC:$src1),
10040 (_.VT _.RC:$src2),
10041 (_.IntVT _.RC:$src3),
10042 (i32 imm:$src4),
10043 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010044 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10045 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10046 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10047 (OpNode (_.VT _.RC:$src1),
10048 (_.VT _.RC:$src2),
10049 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10050 (i32 imm:$src4),
10051 (i32 FROUND_CURRENT))>;
10052 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10053 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10054 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10055 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10056 (OpNode (_.VT _.RC:$src1),
10057 (_.VT _.RC:$src2),
10058 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10059 (i32 imm:$src4),
10060 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010061 } // Constraints = "$src1 = $dst"
10062}
10063
10064multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010065 SDNode OpNode, X86VectorVTInfo _>{
10066let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010067 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10068 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010069 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010070 "$src2, $src3, {sae}, $src4",
10071 (OpNode (_.VT _.RC:$src1),
10072 (_.VT _.RC:$src2),
10073 (_.IntVT _.RC:$src3),
10074 (i32 imm:$src4),
10075 (i32 FROUND_NO_EXC))>, EVEX_B;
10076 }
10077}
10078
10079multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10080 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010081 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10082 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010083 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10084 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10085 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10086 (OpNode (_.VT _.RC:$src1),
10087 (_.VT _.RC:$src2),
10088 (_src3VT.VT _src3VT.RC:$src3),
10089 (i32 imm:$src4),
10090 (i32 FROUND_CURRENT))>;
10091
10092 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10093 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10094 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10095 "$src2, $src3, {sae}, $src4",
10096 (OpNode (_.VT _.RC:$src1),
10097 (_.VT _.RC:$src2),
10098 (_src3VT.VT _src3VT.RC:$src3),
10099 (i32 imm:$src4),
10100 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010101 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10102 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10103 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10104 (OpNode (_.VT _.RC:$src1),
10105 (_.VT _.RC:$src2),
10106 (_src3VT.VT (scalar_to_vector
10107 (_src3VT.ScalarLdFrag addr:$src3))),
10108 (i32 imm:$src4),
10109 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010110 }
10111}
10112
10113multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10114 let Predicates = [HasAVX512] in
10115 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10116 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10117 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10118 let Predicates = [HasAVX512, HasVLX] in {
10119 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10120 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10121 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10122 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10123 }
10124}
10125
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010126defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10127 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010128 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010129defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10130 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010131 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010132defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010133 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010134defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010135 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010136
10137
10138
10139// Patterns used to select SSE scalar fp arithmetic instructions from
10140// either:
10141//
10142// (1) a scalar fp operation followed by a blend
10143//
10144// The effect is that the backend no longer emits unnecessary vector
10145// insert instructions immediately after SSE scalar fp instructions
10146// like addss or mulss.
10147//
10148// For example, given the following code:
10149// __m128 foo(__m128 A, __m128 B) {
10150// A[0] += B[0];
10151// return A;
10152// }
10153//
10154// Previously we generated:
10155// addss %xmm0, %xmm1
10156// movss %xmm1, %xmm0
10157//
10158// We now generate:
10159// addss %xmm1, %xmm0
10160//
10161// (2) a vector packed single/double fp operation followed by a vector insert
10162//
10163// The effect is that the backend converts the packed fp instruction
10164// followed by a vector insert into a single SSE scalar fp instruction.
10165//
10166// For example, given the following code:
10167// __m128 foo(__m128 A, __m128 B) {
10168// __m128 C = A + B;
10169// return (__m128) {c[0], a[1], a[2], a[3]};
10170// }
10171//
10172// Previously we generated:
10173// addps %xmm0, %xmm1
10174// movss %xmm1, %xmm0
10175//
10176// We now generate:
10177// addss %xmm1, %xmm0
10178
10179// TODO: Some canonicalization in lowering would simplify the number of
10180// patterns we have to try to match.
10181multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10182 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010183 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010184 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10185 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10186 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010187 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010188 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010189
Craig Topper5625d242016-07-29 06:06:00 +000010190 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010191 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10192 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10193 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010194 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010195 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010196
10197 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010198 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10199 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010200 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10201
10202 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010203 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10204 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010205 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010206
10207 // extracted masked scalar math op with insert via movss
10208 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10209 (scalar_to_vector
10210 (X86selects VK1WM:$mask,
10211 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10212 FR32X:$src2),
10213 FR32X:$src0))),
10214 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10215 VK1WM:$mask, v4f32:$src1,
10216 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010217 }
10218}
10219
10220defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10221defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10222defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10223defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10224
10225multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10226 let Predicates = [HasAVX512] in {
10227 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010228 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10229 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10230 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010231 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010232 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010233
10234 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010235 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10236 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10237 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010238 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010239 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010240
10241 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010242 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10243 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010244 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10245
10246 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010247 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10248 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010249 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010250
10251 // extracted masked scalar math op with insert via movss
10252 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10253 (scalar_to_vector
10254 (X86selects VK1WM:$mask,
10255 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10256 FR64X:$src2),
10257 FR64X:$src0))),
10258 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10259 VK1WM:$mask, v2f64:$src1,
10260 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010261 }
10262}
10263
10264defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10265defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10266defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10267defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;