blob: 5fd8694eb3b91d9817c2c3a7de310d160f0359ee [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
433// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
434// swizzled by ExecutionDepsFix to pxor.
435// We set canFoldAsLoad because this can be converted to a constant-pool
436// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000438 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000440 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000441def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
442 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper6393afc2017-01-09 02:44:34 +0000445// Alias instructions that allow VPTERNLOG to be used with a mask to create
446// a mix of all ones and all zeros elements. This is done this way to force
447// the same register to be used as input for all three sources.
448let isPseudo = 1, Predicates = [HasAVX512] in {
449def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
450 (ins VK16WM:$mask), "",
451 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
452 (v16i32 immAllOnesV),
453 (v16i32 immAllZerosV)))]>;
454def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
455 (ins VK8WM:$mask), "",
456 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
457 (bc_v8i64 (v16i32 immAllOnesV)),
458 (bc_v8i64 (v16i32 immAllZerosV))))]>;
459}
460
Craig Toppere5ce84a2016-05-08 21:33:53 +0000461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000462 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000463def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
464 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
465def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
466 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
467}
468
Craig Topperadd9cc62016-12-18 06:23:14 +0000469// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
470// This is expanded by ExpandPostRAPseudos.
471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000473 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
474 [(set FR32X:$dst, fp32imm0)]>;
475 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
476 [(set FR64X:$dst, fpimm0)]>;
477}
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479//===----------------------------------------------------------------------===//
480// AVX-512 - VECTOR INSERT
481//
Craig Topper3a622a12017-08-17 15:40:25 +0000482
483// Supports two different pattern operators for mask and unmasked ops. Allows
484// null_frag to be passed for one.
485multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
486 X86VectorVTInfo To,
487 SDPatternOperator vinsert_insert,
488 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000489 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000490 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000491 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 "vinsert" # From.EltTypeName # "x" # From.NumElts,
493 "$src3, $src2, $src1", "$src1, $src2, $src3",
494 (vinsert_insert:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000496 (iPTR imm)),
497 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Craig Topperc228d792017-09-05 05:49:44 +0000501 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000502 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000503 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000508 (iPTR imm)),
509 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
510 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
512 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000514}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000515
Craig Topper3a622a12017-08-17 15:40:25 +0000516// Passes the same pattern operator for masked and unmasked ops.
517multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
518 X86VectorVTInfo To,
519 SDPatternOperator vinsert_insert> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
534 (From.VT (bitconvert (From.LdFrag addr:$src2))),
535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
543 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
549 vinsert128_insert>, EVEX_V256;
550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert128_insert>, EVEX_V512;
555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 vinsert256_insert>, VEX_W, EVEX_V512;
560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000566 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000578 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000586// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Craig Topperf7a19db2017-10-08 01:33:40 +0000618
619multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
620 X86VectorVTInfo To, X86VectorVTInfo Cast,
621 PatFrag vinsert_insert,
622 SDNodeXForm INSERT_get_vinsert_imm,
623 list<Predicate> p> {
624let Predicates = p in {
625 def : Pat<(Cast.VT
626 (vselect Cast.KRCWM:$mask,
627 (bitconvert
628 (vinsert_insert:$ins (To.VT To.RC:$src1),
629 (From.VT From.RC:$src2),
630 (iPTR imm))),
631 Cast.RC:$src0)),
632 (!cast<Instruction>(InstrStr#"rrk")
633 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
634 (INSERT_get_vinsert_imm To.RC:$ins))>;
635 def : Pat<(Cast.VT
636 (vselect Cast.KRCWM:$mask,
637 (bitconvert
638 (vinsert_insert:$ins (To.VT To.RC:$src1),
639 (From.VT
640 (bitconvert
641 (From.LdFrag addr:$src2))),
642 (iPTR imm))),
643 Cast.RC:$src0)),
644 (!cast<Instruction>(InstrStr#"rmk")
645 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
646 (INSERT_get_vinsert_imm To.RC:$ins))>;
647
648 def : Pat<(Cast.VT
649 (vselect Cast.KRCWM:$mask,
650 (bitconvert
651 (vinsert_insert:$ins (To.VT To.RC:$src1),
652 (From.VT From.RC:$src2),
653 (iPTR imm))),
654 Cast.ImmAllZerosV)),
655 (!cast<Instruction>(InstrStr#"rrkz")
656 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
657 (INSERT_get_vinsert_imm To.RC:$ins))>;
658 def : Pat<(Cast.VT
659 (vselect Cast.KRCWM:$mask,
660 (bitconvert
661 (vinsert_insert:$ins (To.VT To.RC:$src1),
662 (From.VT
663 (bitconvert
664 (From.LdFrag addr:$src2))),
665 (iPTR imm))),
666 Cast.ImmAllZerosV)),
667 (!cast<Instruction>(InstrStr#"rmkz")
668 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
669 (INSERT_get_vinsert_imm To.RC:$ins))>;
670}
671}
672
673defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
674 v8f32x_info, vinsert128_insert,
675 INSERT_get_vinsert128_imm, [HasVLX]>;
676defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
677 v4f64x_info, vinsert128_insert,
678 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
679
680defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
681 v8i32x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasVLX]>;
683defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
684 v8i32x_info, vinsert128_insert,
685 INSERT_get_vinsert128_imm, [HasVLX]>;
686defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
687 v8i32x_info, vinsert128_insert,
688 INSERT_get_vinsert128_imm, [HasVLX]>;
689defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
690 v4i64x_info, vinsert128_insert,
691 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
692defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
693 v4i64x_info, vinsert128_insert,
694 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
695defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
696 v4i64x_info, vinsert128_insert,
697 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
698
699defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
700 v16f32_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasAVX512]>;
702defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
703 v8f64_info, vinsert128_insert,
704 INSERT_get_vinsert128_imm, [HasDQI]>;
705
706defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
707 v16i32_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasAVX512]>;
709defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
710 v16i32_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasAVX512]>;
712defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
713 v16i32_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasAVX512]>;
715defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
716 v8i64_info, vinsert128_insert,
717 INSERT_get_vinsert128_imm, [HasDQI]>;
718defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
719 v8i64_info, vinsert128_insert,
720 INSERT_get_vinsert128_imm, [HasDQI]>;
721defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
722 v8i64_info, vinsert128_insert,
723 INSERT_get_vinsert128_imm, [HasDQI]>;
724
725defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
726 v16f32_info, vinsert256_insert,
727 INSERT_get_vinsert256_imm, [HasDQI]>;
728defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
729 v8f64_info, vinsert256_insert,
730 INSERT_get_vinsert256_imm, [HasAVX512]>;
731
732defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
733 v16i32_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasDQI]>;
735defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
736 v16i32_info, vinsert256_insert,
737 INSERT_get_vinsert256_imm, [HasDQI]>;
738defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
739 v16i32_info, vinsert256_insert,
740 INSERT_get_vinsert256_imm, [HasDQI]>;
741defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
742 v8i64_info, vinsert256_insert,
743 INSERT_get_vinsert256_imm, [HasAVX512]>;
744defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
745 v8i64_info, vinsert256_insert,
746 INSERT_get_vinsert256_imm, [HasAVX512]>;
747defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
748 v8i64_info, vinsert256_insert,
749 INSERT_get_vinsert256_imm, [HasAVX512]>;
750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000752let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000753def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000754 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000755 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000756 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000758def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000759 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000760 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000761 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
763 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
766//===----------------------------------------------------------------------===//
767// AVX-512 VECTOR EXTRACT
768//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769
Craig Topper3a622a12017-08-17 15:40:25 +0000770// Supports two different pattern operators for mask and unmasked ops. Allows
771// null_frag to be passed for one.
772multiclass vextract_for_size_split<int Opcode,
773 X86VectorVTInfo From, X86VectorVTInfo To,
774 SDPatternOperator vextract_extract,
775 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000776
777 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000778 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000779 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000780 "vextract" # To.EltTypeName # "x" # To.NumElts,
781 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000782 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
783 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000784 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000785 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts #
788 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
789 [(store (To.VT (vextract_extract:$idx
790 (From.VT From.RC:$src1), (iPTR imm))),
791 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000792
Craig Toppere1cac152016-06-07 07:27:54 +0000793 let mayStore = 1, hasSideEffects = 0 in
794 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
795 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000796 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000797 "vextract" # To.EltTypeName # "x" # To.NumElts #
798 "\t{$idx, $src1, $dst {${mask}}|"
799 "$dst {${mask}}, $src1, $idx}",
800 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000801 }
Igor Bregerac29a822015-09-09 14:35:09 +0000802}
803
Craig Topper3a622a12017-08-17 15:40:25 +0000804// Passes the same pattern operator for masked and unmasked ops.
805multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
806 X86VectorVTInfo To,
807 SDPatternOperator vextract_extract> :
808 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
809
Igor Bregerdefab3c2015-10-08 12:55:01 +0000810// Codegen pattern for the alternative types
811multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
812 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000813 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000814 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000815 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
816 (To.VT (!cast<Instruction>(InstrStr#"rr")
817 From.RC:$src1,
818 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000819 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
820 (iPTR imm))), addr:$dst),
821 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
822 (EXTRACT_get_vextract_imm To.RC:$ext))>;
823 }
Igor Breger7f69a992015-09-10 12:54:54 +0000824}
825
826multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000827 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000828 let Predicates = [HasAVX512] in {
829 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
830 X86VectorVTInfo<16, EltVT32, VR512>,
831 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000832 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000833 EVEX_V512, EVEX_CD8<32, CD8VT4>;
834 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
835 X86VectorVTInfo< 8, EltVT64, VR512>,
836 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000837 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000838 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
839 }
Igor Breger7f69a992015-09-10 12:54:54 +0000840 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000841 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000842 X86VectorVTInfo< 8, EltVT32, VR256X>,
843 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000844 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000845 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000846
847 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000848 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000849 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000850 X86VectorVTInfo< 4, EltVT64, VR256X>,
851 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000852 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000853 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000854
855 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000856 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000857 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000858 X86VectorVTInfo< 8, EltVT64, VR512>,
859 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000860 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000861 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000862 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000863 X86VectorVTInfo<16, EltVT32, VR512>,
864 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000865 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000866 EVEX_V512, EVEX_CD8<32, CD8VT8>;
867 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
869
Adam Nemet55536c62014-09-25 23:48:45 +0000870defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
871defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872
Igor Bregerdefab3c2015-10-08 12:55:01 +0000873// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000874// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000875defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000876 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000877defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000878 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000879
880defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000881 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000882defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000883 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000884
885defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000886 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000887defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889
Craig Topper08a68572016-05-21 22:50:04 +0000890// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000891defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
892 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
893defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
894 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
895
896// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000897defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
898 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
899defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
900 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
901// Codegen pattern with the alternative types extract VEC256 from VEC512
902defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
903 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
904defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
905 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
906
Craig Topper5f3fef82016-05-22 07:40:58 +0000907
Craig Topper48a79172017-08-30 07:26:12 +0000908// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
909// smaller extract to enable EVEX->VEX.
910let Predicates = [NoVLX] in {
911def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
912 (v2i64 (VEXTRACTI128rr
913 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
914 (iPTR 1)))>;
915def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
916 (v2f64 (VEXTRACTF128rr
917 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
918 (iPTR 1)))>;
919def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
920 (v4i32 (VEXTRACTI128rr
921 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
922 (iPTR 1)))>;
923def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
924 (v4f32 (VEXTRACTF128rr
925 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
926 (iPTR 1)))>;
927def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
928 (v8i16 (VEXTRACTI128rr
929 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
930 (iPTR 1)))>;
931def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
932 (v16i8 (VEXTRACTI128rr
933 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
934 (iPTR 1)))>;
935}
936
937// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
938// smaller extract to enable EVEX->VEX.
939let Predicates = [HasVLX] in {
940def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
941 (v2i64 (VEXTRACTI32x4Z256rr
942 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
943 (iPTR 1)))>;
944def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
945 (v2f64 (VEXTRACTF32x4Z256rr
946 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
947 (iPTR 1)))>;
948def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
949 (v4i32 (VEXTRACTI32x4Z256rr
950 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
951 (iPTR 1)))>;
952def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
953 (v4f32 (VEXTRACTF32x4Z256rr
954 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
957 (v8i16 (VEXTRACTI32x4Z256rr
958 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
961 (v16i8 (VEXTRACTI32x4Z256rr
962 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964}
965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Craig Toppera0883622017-08-26 22:24:57 +0000967// Additional patterns for handling a bitcast between the vselect and the
968// extract_subvector.
969multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
970 X86VectorVTInfo To, X86VectorVTInfo Cast,
971 PatFrag vextract_extract,
972 SDNodeXForm EXTRACT_get_vextract_imm,
973 list<Predicate> p> {
974let Predicates = p in {
975 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
976 (bitconvert
977 (To.VT (vextract_extract:$ext
978 (From.VT From.RC:$src), (iPTR imm)))),
979 To.RC:$src0)),
980 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
981 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
982 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
983
984 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
985 (bitconvert
986 (To.VT (vextract_extract:$ext
987 (From.VT From.RC:$src), (iPTR imm)))),
988 Cast.ImmAllZerosV)),
989 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
990 Cast.KRCWM:$mask, From.RC:$src,
991 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
992}
993}
994
995defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
996 v4f32x_info, vextract128_extract,
997 EXTRACT_get_vextract128_imm, [HasVLX]>;
998defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
999 v2f64x_info, vextract128_extract,
1000 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1001
1002defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1003 v4i32x_info, vextract128_extract,
1004 EXTRACT_get_vextract128_imm, [HasVLX]>;
1005defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1006 v4i32x_info, vextract128_extract,
1007 EXTRACT_get_vextract128_imm, [HasVLX]>;
1008defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1009 v4i32x_info, vextract128_extract,
1010 EXTRACT_get_vextract128_imm, [HasVLX]>;
1011defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1012 v2i64x_info, vextract128_extract,
1013 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1014defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1015 v2i64x_info, vextract128_extract,
1016 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1017defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1018 v2i64x_info, vextract128_extract,
1019 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1020
1021defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1022 v4f32x_info, vextract128_extract,
1023 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1024defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1025 v2f64x_info, vextract128_extract,
1026 EXTRACT_get_vextract128_imm, [HasDQI]>;
1027
1028defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1029 v4i32x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1031defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1032 v4i32x_info, vextract128_extract,
1033 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1034defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1035 v4i32x_info, vextract128_extract,
1036 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1037defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1038 v2i64x_info, vextract128_extract,
1039 EXTRACT_get_vextract128_imm, [HasDQI]>;
1040defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1041 v2i64x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasDQI]>;
1043defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1044 v2i64x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasDQI]>;
1046
1047defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1048 v8f32x_info, vextract256_extract,
1049 EXTRACT_get_vextract256_imm, [HasDQI]>;
1050defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1051 v4f64x_info, vextract256_extract,
1052 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1053
1054defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1055 v8i32x_info, vextract256_extract,
1056 EXTRACT_get_vextract256_imm, [HasDQI]>;
1057defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1058 v8i32x_info, vextract256_extract,
1059 EXTRACT_get_vextract256_imm, [HasDQI]>;
1060defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1061 v8i32x_info, vextract256_extract,
1062 EXTRACT_get_vextract256_imm, [HasDQI]>;
1063defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1064 v4i64x_info, vextract256_extract,
1065 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1066defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1067 v4i64x_info, vextract256_extract,
1068 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1069defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1070 v4i64x_info, vextract256_extract,
1071 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1072
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001074def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001075 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001076 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1078 EVEX;
1079
Craig Topper03b849e2016-05-21 22:50:11 +00001080def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001081 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001082 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001084 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085
1086//===---------------------------------------------------------------------===//
1087// AVX-512 BROADCAST
1088//---
Igor Breger131008f2016-05-01 08:40:00 +00001089// broadcast with a scalar argument.
1090multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1091 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001092 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1093 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1094 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1095 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1096 (X86VBroadcast SrcInfo.FRC:$src),
1097 DestInfo.RC:$src0)),
1098 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1099 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1100 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1101 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1102 (X86VBroadcast SrcInfo.FRC:$src),
1103 DestInfo.ImmAllZerosV)),
1104 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1105 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001106}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001107
Craig Topper17854ec2017-08-30 07:48:39 +00001108// Split version to allow mask and broadcast node to be different types. This
1109// helps support the 32x2 broadcasts.
1110multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1111 X86VectorVTInfo MaskInfo,
1112 X86VectorVTInfo DestInfo,
1113 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +00001114 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +00001115 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001116 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001117 (MaskInfo.VT
1118 (bitconvert
1119 (DestInfo.VT
1120 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001121 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +00001122 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001123 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001124 (MaskInfo.VT
1125 (bitconvert
1126 (DestInfo.VT (X86VBroadcast
1127 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001128 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001129 }
Craig Toppere1cac152016-06-07 07:27:54 +00001130
Craig Topper17854ec2017-08-30 07:48:39 +00001131 def : Pat<(MaskInfo.VT
1132 (bitconvert
1133 (DestInfo.VT (X86VBroadcast
1134 (SrcInfo.VT (scalar_to_vector
1135 (SrcInfo.ScalarLdFrag addr:$src))))))),
1136 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1137 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1138 (bitconvert
1139 (DestInfo.VT
1140 (X86VBroadcast
1141 (SrcInfo.VT (scalar_to_vector
1142 (SrcInfo.ScalarLdFrag addr:$src)))))),
1143 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001144 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001145 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1146 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1147 (bitconvert
1148 (DestInfo.VT
1149 (X86VBroadcast
1150 (SrcInfo.VT (scalar_to_vector
1151 (SrcInfo.ScalarLdFrag addr:$src)))))),
1152 MaskInfo.ImmAllZerosV)),
1153 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1154 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001155}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001156
Craig Topper17854ec2017-08-30 07:48:39 +00001157// Helper class to force mask and broadcast result to same type.
1158multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1159 X86VectorVTInfo DestInfo,
1160 X86VectorVTInfo SrcInfo> :
1161 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1162
Craig Topper80934372016-07-16 03:42:59 +00001163multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001164 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001165 let Predicates = [HasAVX512] in
1166 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1167 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1168 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001169
1170 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001171 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001172 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001173 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001174 }
1175}
1176
Craig Topper80934372016-07-16 03:42:59 +00001177multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1178 AVX512VLVectorVTInfo _> {
1179 let Predicates = [HasAVX512] in
1180 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1181 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1182 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001183
Craig Topper80934372016-07-16 03:42:59 +00001184 let Predicates = [HasVLX] in {
1185 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1186 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1187 EVEX_V256;
1188 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1189 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1190 EVEX_V128;
1191 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192}
Craig Topper80934372016-07-16 03:42:59 +00001193defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1194 avx512vl_f32_info>;
1195defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1196 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001198def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001199 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001200def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001201 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001202
Robert Khasanovcbc57032014-12-09 16:38:41 +00001203multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001204 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001205 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001206 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001207 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001208 (ins SrcRC:$src),
1209 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001210 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211}
1212
Guy Blank7f60c992017-08-09 17:21:01 +00001213multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1214 X86VectorVTInfo _, SDPatternOperator OpNode,
1215 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001216 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001217 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1218 (outs _.RC:$dst), (ins GR32:$src),
1219 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1220 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1221 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1222 "$src0 = $dst">, T8PD, EVEX;
1223
1224 def : Pat <(_.VT (OpNode SrcRC:$src)),
1225 (!cast<Instruction>(Name#r)
1226 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1227
1228 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1229 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1230 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1231
1232 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1233 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1234 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1235}
1236
1237multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1238 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1239 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1240 let Predicates = [prd] in
1241 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1242 Subreg>, EVEX_V512;
1243 let Predicates = [prd, HasVLX] in {
1244 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1245 SrcRC, Subreg>, EVEX_V256;
1246 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1247 SrcRC, Subreg>, EVEX_V128;
1248 }
1249}
1250
Robert Khasanovcbc57032014-12-09 16:38:41 +00001251multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001252 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001253 RegisterClass SrcRC, Predicate prd> {
1254 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001255 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001257 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1258 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001259 }
1260}
1261
Guy Blank7f60c992017-08-09 17:21:01 +00001262defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1263 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1264defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1265 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1266 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001267defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1268 X86VBroadcast, GR32, HasAVX512>;
1269defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1270 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001273 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001275 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276
Igor Breger21296d22015-10-20 11:56:42 +00001277// Provide aliases for broadcast from the same register class that
1278// automatically does the extract.
1279multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1280 X86VectorVTInfo SrcInfo> {
1281 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1282 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1283 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1284}
1285
1286multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1287 AVX512VLVectorVTInfo _, Predicate prd> {
1288 let Predicates = [prd] in {
1289 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1290 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1291 EVEX_V512;
1292 // Defined separately to avoid redefinition.
1293 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1294 }
1295 let Predicates = [prd, HasVLX] in {
1296 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1297 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1298 EVEX_V256;
1299 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1300 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001301 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302}
1303
Igor Breger21296d22015-10-20 11:56:42 +00001304defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1305 avx512vl_i8_info, HasBWI>;
1306defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1307 avx512vl_i16_info, HasBWI>;
1308defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1309 avx512vl_i32_info, HasAVX512>;
1310defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1311 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001312
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001313multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1314 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001315 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001316 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1317 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001318 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001319 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001320}
1321
Craig Topperd6f4be92017-08-21 05:29:02 +00001322// This should be used for the AVX512DQ broadcast instructions. It disables
1323// the unmasked patterns so that we only use the DQ instructions when masking
1324// is requested.
1325multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1326 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001327 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001328 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1329 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1330 (null_frag),
1331 (_Dst.VT (X86SubVBroadcast
1332 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1333 AVX5128IBase, EVEX;
1334}
1335
Simon Pilgrim79195582017-02-21 16:41:44 +00001336let Predicates = [HasAVX512] in {
1337 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1338 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1339 (VPBROADCASTQZm addr:$src)>;
1340}
1341
Craig Topperbe351ee2016-10-01 06:01:23 +00001342let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001343 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1344 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1345 (VPBROADCASTQZ128m addr:$src)>;
1346 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1347 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001348 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1349 // This means we'll encounter truncated i32 loads; match that here.
1350 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1351 (VPBROADCASTWZ128m addr:$src)>;
1352 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1353 (VPBROADCASTWZ256m addr:$src)>;
1354 def : Pat<(v8i16 (X86VBroadcast
1355 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1356 (VPBROADCASTWZ128m addr:$src)>;
1357 def : Pat<(v16i16 (X86VBroadcast
1358 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1359 (VPBROADCASTWZ256m addr:$src)>;
1360}
1361
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001362//===----------------------------------------------------------------------===//
1363// AVX-512 BROADCAST SUBVECTORS
1364//
1365
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001366defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1367 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001368 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001369defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1370 v16f32_info, v4f32x_info>,
1371 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1372defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1373 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001374 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001375defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1376 v8f64_info, v4f64x_info>, VEX_W,
1377 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1378
Craig Topper715ad7f2016-10-16 23:29:51 +00001379let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001380def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1381 (VBROADCASTF64X4rm addr:$src)>;
1382def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1383 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001384def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1385 (VBROADCASTI64X4rm addr:$src)>;
1386def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1387 (VBROADCASTI64X4rm addr:$src)>;
1388
1389// Provide fallback in case the load node that is used in the patterns above
1390// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001391def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1392 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001393 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001394def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1395 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1396 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001397def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1398 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001399 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001400def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1401 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1402 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001403def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1404 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1405 (v16i16 VR256X:$src), 1)>;
1406def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1407 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1408 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001409
Craig Topperd6f4be92017-08-21 05:29:02 +00001410def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1411 (VBROADCASTF32X4rm addr:$src)>;
1412def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1413 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001414def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1415 (VBROADCASTI32X4rm addr:$src)>;
1416def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1417 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001418}
1419
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001420let Predicates = [HasVLX] in {
1421defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1422 v8i32x_info, v4i32x_info>,
1423 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1424defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1425 v8f32x_info, v4f32x_info>,
1426 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001427
Craig Topperd6f4be92017-08-21 05:29:02 +00001428def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1429 (VBROADCASTF32X4Z256rm addr:$src)>;
1430def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1431 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001432def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1433 (VBROADCASTI32X4Z256rm addr:$src)>;
1434def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1435 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001436
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001437// Provide fallback in case the load node that is used in the patterns above
1438// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001439def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1440 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1441 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001442def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001443 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001444 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001445def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1446 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1447 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001448def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001449 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001450 (v4i32 VR128X:$src), 1)>;
1451def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001452 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001453 (v8i16 VR128X:$src), 1)>;
1454def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001455 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001456 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001457}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001458
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001459let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001460defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001461 v4i64x_info, v2i64x_info>, VEX_W,
1462 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001463defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001464 v4f64x_info, v2f64x_info>, VEX_W,
1465 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001466}
1467
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001468let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001469defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001470 v8i64_info, v2i64x_info>, VEX_W,
1471 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001472defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001473 v16i32_info, v8i32x_info>,
1474 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001475defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001476 v8f64_info, v2f64x_info>, VEX_W,
1477 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001478defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001479 v16f32_info, v8f32x_info>,
1480 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1481}
Adam Nemet73f72e12014-06-27 00:43:38 +00001482
Igor Bregerfa798a92015-11-02 07:39:36 +00001483multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001484 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001485 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001486 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1487 _Src.info512, _Src.info128>,
1488 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001489 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001490 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1491 _Src.info256, _Src.info128>,
1492 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001493}
1494
1495multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001496 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1497 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001498
1499 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001500 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1501 _Src.info128, _Src.info128>,
1502 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001503}
1504
Craig Topper51e052f2016-10-15 16:26:02 +00001505defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1506 avx512vl_i32_info, avx512vl_i64_info>;
1507defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1508 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001509
Craig Topper52317e82017-01-15 05:47:45 +00001510let Predicates = [HasVLX] in {
1511def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1512 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1513def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1514 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1515}
1516
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001517def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001518 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001519def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1520 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1521
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001522def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001523 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001524def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1525 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001526
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001527//===----------------------------------------------------------------------===//
1528// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1529//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001530multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1531 X86VectorVTInfo _, RegisterClass KRC> {
1532 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001533 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001534 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535}
1536
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001537multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001538 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1539 let Predicates = [HasCDI] in
1540 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1541 let Predicates = [HasCDI, HasVLX] in {
1542 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1543 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1544 }
1545}
1546
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001547defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001548 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001549defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001550 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001551
1552//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001553// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001554multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001555let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001556 // The index operand in the pattern should really be an integer type. However,
1557 // if we do that and it happens to come from a bitcast, then it becomes
1558 // difficult to find the bitcast needed to convert the index to the
1559 // destination type for the passthru since it will be folded with the bitcast
1560 // of the index operand.
1561 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001562 (ins _.RC:$src2, _.RC:$src3),
1563 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001564 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001565 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001566
Craig Topper4fa3b502016-09-06 06:56:59 +00001567 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001568 (ins _.RC:$src2, _.MemOp:$src3),
1569 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001570 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001571 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001572 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573 }
1574}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001575multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001576 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001577 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001578 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001579 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1580 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1581 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001582 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001583 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1584 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001585}
1586
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001587multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001588 AVX512VLVectorVTInfo VTInfo> {
1589 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1590 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001591 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001592 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1593 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1594 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1595 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001596 }
1597}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001598
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001599multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001600 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001601 Predicate Prd> {
1602 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001603 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001604 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001605 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1606 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001607 }
1608}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001609
Craig Topperaad5f112015-11-30 00:13:24 +00001610defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001611 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001612defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001613 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001614defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001615 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001616 VEX_W, EVEX_CD8<16, CD8VF>;
1617defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001618 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001619 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001620defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001621 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001622defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001623 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001624
Craig Topperaad5f112015-11-30 00:13:24 +00001625// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001626multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001627 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001628let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001629 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1630 (ins IdxVT.RC:$src2, _.RC:$src3),
1631 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001632 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1633 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001634
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001635 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1636 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1637 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001638 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001639 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001640 EVEX_4V, AVX5128IBase;
1641 }
1642}
1643multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001644 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001645 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001646 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1647 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1648 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1649 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001650 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001651 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1652 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001653}
1654
1655multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001656 AVX512VLVectorVTInfo VTInfo,
1657 AVX512VLVectorVTInfo ShuffleMask> {
1658 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001659 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001660 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001661 ShuffleMask.info512>, EVEX_V512;
1662 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001663 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001664 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001665 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001666 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001667 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001668 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001669 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1670 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001671 }
1672}
1673
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001674multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001675 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001676 AVX512VLVectorVTInfo Idx,
1677 Predicate Prd> {
1678 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001679 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1680 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001681 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001682 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1683 Idx.info128>, EVEX_V128;
1684 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1685 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001686 }
1687}
1688
Craig Toppera47576f2015-11-26 20:21:29 +00001689defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001690 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001691defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001692 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001693defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1694 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1695 VEX_W, EVEX_CD8<16, CD8VF>;
1696defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1697 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1698 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001699defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001700 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001701defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001702 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001703
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704//===----------------------------------------------------------------------===//
1705// AVX-512 - BLEND using mask
1706//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001707multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001708 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001709 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1710 (ins _.RC:$src1, _.RC:$src2),
1711 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001712 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001713 []>, EVEX_4V;
1714 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1715 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001716 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001717 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001718 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001719 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1720 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1721 !strconcat(OpcodeStr,
1722 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1723 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001724 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001725 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1726 (ins _.RC:$src1, _.MemOp:$src2),
1727 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001728 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001729 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1730 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1731 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001732 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001733 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001734 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001735 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1736 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1737 !strconcat(OpcodeStr,
1738 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1739 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1740 }
Craig Toppera74e3082017-01-07 22:20:34 +00001741 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001742}
1743multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1744
Craig Topper81f20aa2017-01-07 22:20:26 +00001745 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001746 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1747 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1748 !strconcat(OpcodeStr,
1749 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1750 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001751 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001752
1753 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1754 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1755 !strconcat(OpcodeStr,
1756 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1757 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001758 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001759 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760}
1761
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001762multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1763 AVX512VLVectorVTInfo VTInfo> {
1764 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1765 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001767 let Predicates = [HasVLX] in {
1768 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1769 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1770 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1771 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1772 }
1773}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001774
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001775multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1776 AVX512VLVectorVTInfo VTInfo> {
1777 let Predicates = [HasBWI] in
1778 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001779
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001780 let Predicates = [HasBWI, HasVLX] in {
1781 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1782 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1783 }
1784}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001785
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001786
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001787defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1788defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1789defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1790defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1791defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1792defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001793
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001794
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001795//===----------------------------------------------------------------------===//
1796// Compare Instructions
1797//===----------------------------------------------------------------------===//
1798
1799// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001800
1801multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1802
1803 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1804 (outs _.KRC:$dst),
1805 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1806 "vcmp${cc}"#_.Suffix,
1807 "$src2, $src1", "$src1, $src2",
1808 (OpNode (_.VT _.RC:$src1),
1809 (_.VT _.RC:$src2),
1810 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001811 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001812 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1813 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001814 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001815 "vcmp${cc}"#_.Suffix,
1816 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001817 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001818 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001819
1820 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1821 (outs _.KRC:$dst),
1822 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1823 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001824 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001825 (OpNodeRnd (_.VT _.RC:$src1),
1826 (_.VT _.RC:$src2),
1827 imm:$cc,
1828 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1829 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001830 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001831 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1832 (outs VK1:$dst),
1833 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1834 "vcmp"#_.Suffix,
1835 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001836 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001837 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1838 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001839 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001840 "vcmp"#_.Suffix,
1841 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1842 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1843
1844 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1845 (outs _.KRC:$dst),
1846 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1847 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001848 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001849 EVEX_4V, EVEX_B;
1850 }// let isAsmParserOnly = 1, hasSideEffects = 0
1851
1852 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001853 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001854 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1855 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1856 !strconcat("vcmp${cc}", _.Suffix,
1857 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1858 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1859 _.FRC:$src2,
1860 imm:$cc))],
1861 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001862 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1863 (outs _.KRC:$dst),
1864 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1865 !strconcat("vcmp${cc}", _.Suffix,
1866 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1867 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1868 (_.ScalarLdFrag addr:$src2),
1869 imm:$cc))],
1870 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001871 }
1872}
1873
1874let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001875 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001876 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1877 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001878 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001879 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1880 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001881}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001883multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001884 X86VectorVTInfo _, bit IsCommutable> {
1885 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001886 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001887 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1888 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1889 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1891 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001892 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1893 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1894 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1895 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001897 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001898 def rrk : AVX512BI<opc, MRMSrcReg,
1899 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1900 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1901 "$dst {${mask}}, $src1, $src2}"),
1902 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1903 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1904 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001905 def rmk : AVX512BI<opc, MRMSrcMem,
1906 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1907 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1908 "$dst {${mask}}, $src1, $src2}"),
1909 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1910 (OpNode (_.VT _.RC:$src1),
1911 (_.VT (bitconvert
1912 (_.LdFrag addr:$src2))))))],
1913 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001914}
1915
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001916multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001917 X86VectorVTInfo _, bit IsCommutable> :
1918 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001919 def rmb : AVX512BI<opc, MRMSrcMem,
1920 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1921 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1922 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1923 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1924 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1925 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1926 def rmbk : AVX512BI<opc, MRMSrcMem,
1927 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1928 _.ScalarMemOp:$src2),
1929 !strconcat(OpcodeStr,
1930 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1931 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1932 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1933 (OpNode (_.VT _.RC:$src1),
1934 (X86VBroadcast
1935 (_.ScalarLdFrag addr:$src2)))))],
1936 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001937}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001939multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001940 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1941 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001942 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001943 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1944 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001945
1946 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001947 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1948 IsCommutable>, EVEX_V256;
1949 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1950 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001951 }
1952}
1953
1954multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1955 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001956 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001957 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001958 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1959 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001960
1961 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001962 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1963 IsCommutable>, EVEX_V256;
1964 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1965 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001966 }
1967}
1968
1969defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001970 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001971 EVEX_CD8<8, CD8VF>;
1972
1973defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001974 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001975 EVEX_CD8<16, CD8VF>;
1976
Robert Khasanovf70f7982014-09-18 14:06:55 +00001977defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001978 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001979 EVEX_CD8<32, CD8VF>;
1980
Robert Khasanovf70f7982014-09-18 14:06:55 +00001981defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001982 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001983 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1984
1985defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1986 avx512vl_i8_info, HasBWI>,
1987 EVEX_CD8<8, CD8VF>;
1988
1989defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1990 avx512vl_i16_info, HasBWI>,
1991 EVEX_CD8<16, CD8VF>;
1992
Robert Khasanovf70f7982014-09-18 14:06:55 +00001993defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001994 avx512vl_i32_info, HasAVX512>,
1995 EVEX_CD8<32, CD8VF>;
1996
Robert Khasanovf70f7982014-09-18 14:06:55 +00001997defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001998 avx512vl_i64_info, HasAVX512>,
1999 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002000
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001
Robert Khasanov29e3b962014-08-27 09:34:37 +00002002multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2003 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002004 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002006 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002007 !strconcat("vpcmp${cc}", Suffix,
2008 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002009 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2010 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002011 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2012 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002013 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002014 !strconcat("vpcmp${cc}", Suffix,
2015 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002016 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2017 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002018 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002019 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002020 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002021 def rrik : AVX512AIi8<opc, MRMSrcReg,
2022 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002023 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002024 !strconcat("vpcmp${cc}", Suffix,
2025 "\t{$src2, $src1, $dst {${mask}}|",
2026 "$dst {${mask}}, $src1, $src2}"),
2027 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2028 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002029 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002030 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002031 def rmik : AVX512AIi8<opc, MRMSrcMem,
2032 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002033 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002034 !strconcat("vpcmp${cc}", Suffix,
2035 "\t{$src2, $src1, $dst {${mask}}|",
2036 "$dst {${mask}}, $src1, $src2}"),
2037 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2038 (OpNode (_.VT _.RC:$src1),
2039 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002040 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002041 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2042
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002044 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002045 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002046 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002047 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2048 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002049 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002050 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002052 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002053 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2054 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002055 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002056 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2057 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002058 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002059 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002060 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2061 "$dst {${mask}}, $src1, $src2, $cc}"),
2062 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002063 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002064 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2065 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002066 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002067 !strconcat("vpcmp", Suffix,
2068 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2069 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002070 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002071 }
2072}
2073
Robert Khasanov29e3b962014-08-27 09:34:37 +00002074multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002075 X86VectorVTInfo _> :
2076 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002077 def rmib : AVX512AIi8<opc, MRMSrcMem,
2078 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002079 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002080 !strconcat("vpcmp${cc}", Suffix,
2081 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2082 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2083 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2084 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002085 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002086 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2087 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2088 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002089 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002090 !strconcat("vpcmp${cc}", Suffix,
2091 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2092 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2093 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2094 (OpNode (_.VT _.RC:$src1),
2095 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002096 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002097 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002098
Robert Khasanov29e3b962014-08-27 09:34:37 +00002099 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002100 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002101 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2102 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002103 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002104 !strconcat("vpcmp", Suffix,
2105 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2106 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2107 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2108 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2109 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002110 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002111 !strconcat("vpcmp", Suffix,
2112 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2113 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2114 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2115 }
2116}
2117
2118multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2119 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2120 let Predicates = [prd] in
2121 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2122
2123 let Predicates = [prd, HasVLX] in {
2124 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2125 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2126 }
2127}
2128
2129multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2130 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2131 let Predicates = [prd] in
2132 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2133 EVEX_V512;
2134
2135 let Predicates = [prd, HasVLX] in {
2136 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2137 EVEX_V256;
2138 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2139 EVEX_V128;
2140 }
2141}
2142
2143defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2144 HasBWI>, EVEX_CD8<8, CD8VF>;
2145defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2146 HasBWI>, EVEX_CD8<8, CD8VF>;
2147
2148defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2149 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2150defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2151 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2152
Robert Khasanovf70f7982014-09-18 14:06:55 +00002153defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002154 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002155defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002156 HasAVX512>, EVEX_CD8<32, CD8VF>;
2157
Robert Khasanovf70f7982014-09-18 14:06:55 +00002158defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002159 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002160defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002161 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162
Ayman Musa721d97f2017-06-27 12:08:37 +00002163
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002164multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002165
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002166 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2167 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2168 "vcmp${cc}"#_.Suffix,
2169 "$src2, $src1", "$src1, $src2",
2170 (X86cmpm (_.VT _.RC:$src1),
2171 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002172 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002173
Craig Toppere1cac152016-06-07 07:27:54 +00002174 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2175 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2176 "vcmp${cc}"#_.Suffix,
2177 "$src2, $src1", "$src1, $src2",
2178 (X86cmpm (_.VT _.RC:$src1),
2179 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2180 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002181
Craig Toppere1cac152016-06-07 07:27:54 +00002182 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2183 (outs _.KRC:$dst),
2184 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2185 "vcmp${cc}"#_.Suffix,
2186 "${src2}"##_.BroadcastStr##", $src1",
2187 "$src1, ${src2}"##_.BroadcastStr,
2188 (X86cmpm (_.VT _.RC:$src1),
2189 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2190 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002191 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002192 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002193 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2194 (outs _.KRC:$dst),
2195 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2196 "vcmp"#_.Suffix,
2197 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2198
2199 let mayLoad = 1 in {
2200 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2201 (outs _.KRC:$dst),
2202 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2203 "vcmp"#_.Suffix,
2204 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2205
2206 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2207 (outs _.KRC:$dst),
2208 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2209 "vcmp"#_.Suffix,
2210 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2211 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2212 }
Craig Topper61956982017-09-30 17:02:39 +00002213 }
2214
2215 // Patterns for selecting with loads in other operand.
2216 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2217 CommutableCMPCC:$cc),
2218 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2219 imm:$cc)>;
2220
2221 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2222 (_.VT _.RC:$src1),
2223 CommutableCMPCC:$cc)),
2224 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2225 _.RC:$src1, addr:$src2,
2226 imm:$cc)>;
2227
2228 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2229 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2230 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2231 imm:$cc)>;
2232
2233 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2234 (_.ScalarLdFrag addr:$src2)),
2235 (_.VT _.RC:$src1),
2236 CommutableCMPCC:$cc)),
2237 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2238 _.RC:$src1, addr:$src2,
2239 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002240}
2241
2242multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2243 // comparison code form (VCMP[EQ/LT/LE/...]
2244 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2245 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2246 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002247 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002248 (X86cmpmRnd (_.VT _.RC:$src1),
2249 (_.VT _.RC:$src2),
2250 imm:$cc,
2251 (i32 FROUND_NO_EXC))>, EVEX_B;
2252
2253 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2254 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2255 (outs _.KRC:$dst),
2256 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2257 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002258 "$cc, {sae}, $src2, $src1",
2259 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002260 }
2261}
2262
2263multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2264 let Predicates = [HasAVX512] in {
2265 defm Z : avx512_vcmp_common<_.info512>,
2266 avx512_vcmp_sae<_.info512>, EVEX_V512;
2267
2268 }
2269 let Predicates = [HasAVX512,HasVLX] in {
2270 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2271 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272 }
2273}
2274
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002275defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2276 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2277defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2278 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002280
Craig Topper61956982017-09-30 17:02:39 +00002281// Patterns to select fp compares with load as first operand.
2282let Predicates = [HasAVX512] in {
2283 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2284 CommutableCMPCC:$cc)),
2285 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2286
2287 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2288 CommutableCMPCC:$cc)),
2289 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2290}
2291
Asaf Badouh572bbce2015-09-20 08:46:07 +00002292// ----------------------------------------------------------------
2293// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002294//handle fpclass instruction mask = op(reg_scalar,imm)
2295// op(mem_scalar,imm)
2296multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2297 X86VectorVTInfo _, Predicate prd> {
2298 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002299 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002300 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002301 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002302 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2303 (i32 imm:$src2)))], NoItinerary>;
2304 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2305 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2306 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002307 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002308 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002309 (OpNode (_.VT _.RC:$src1),
2310 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002311 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002312 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002313 OpcodeStr##_.Suffix##
2314 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2315 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002316 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002317 (i32 imm:$src2)))], NoItinerary>;
2318 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002319 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002320 OpcodeStr##_.Suffix##
2321 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2322 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002323 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002324 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002325 }
2326}
2327
Asaf Badouh572bbce2015-09-20 08:46:07 +00002328//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2329// fpclass(reg_vec, mem_vec, imm)
2330// fpclass(reg_vec, broadcast(eltVt), imm)
2331multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2332 X86VectorVTInfo _, string mem, string broadcast>{
2333 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2334 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002335 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002336 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2337 (i32 imm:$src2)))], NoItinerary>;
2338 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2339 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2340 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002341 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002342 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002343 (OpNode (_.VT _.RC:$src1),
2344 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002345 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2346 (ins _.MemOp:$src1, i32u8imm:$src2),
2347 OpcodeStr##_.Suffix##mem#
2348 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002349 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002350 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2351 (i32 imm:$src2)))], NoItinerary>;
2352 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2353 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2354 OpcodeStr##_.Suffix##mem#
2355 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002356 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002357 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2358 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2359 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2360 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2361 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2362 _.BroadcastStr##", $dst|$dst, ${src1}"
2363 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002364 [(set _.KRC:$dst,(OpNode
2365 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002366 (_.ScalarLdFrag addr:$src1))),
2367 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2368 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2369 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2370 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2371 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2372 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002373 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2374 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002375 (_.ScalarLdFrag addr:$src1))),
2376 (i32 imm:$src2))))], NoItinerary>,
2377 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002378}
2379
Asaf Badouh572bbce2015-09-20 08:46:07 +00002380multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002381 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002382 string broadcast>{
2383 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002384 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002385 broadcast>, EVEX_V512;
2386 }
2387 let Predicates = [prd, HasVLX] in {
2388 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2389 broadcast>, EVEX_V128;
2390 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2391 broadcast>, EVEX_V256;
2392 }
2393}
2394
2395multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002396 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002397 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002398 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002399 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002400 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2401 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2402 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2403 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2404 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002405}
2406
Asaf Badouh696e8e02015-10-18 11:04:38 +00002407defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2408 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002409
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002410//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002411// Mask register copy, including
2412// - copy between mask registers
2413// - load/store mask registers
2414// - copy from GPR to mask register and vice versa
2415//
2416multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2417 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002418 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002419 let hasSideEffects = 0 in
2420 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2421 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2422 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2423 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2424 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2425 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2426 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2427 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428}
2429
2430multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2431 string OpcodeStr,
2432 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002433 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002435 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002437 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438 }
2439}
2440
Robert Khasanov74acbb72014-07-23 14:49:42 +00002441let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002442 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002443 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2444 VEX, PD;
2445
2446let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002447 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002448 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002449 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002450
2451let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002452 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2453 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002454 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2455 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002456 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2457 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002458 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2459 VEX, XD, VEX_W;
2460}
2461
2462// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002463def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002464 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002465def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002466 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002467
2468def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002469 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002470def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002471 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002472
2473def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002474 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002475def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002476 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002477
2478def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002479 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002480def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2481 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002482def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002483 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002484
2485def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2486 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2487def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2488 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2489def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2490 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2491def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2492 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493
Robert Khasanov74acbb72014-07-23 14:49:42 +00002494// Load/store kreg
2495let Predicates = [HasDQI] in {
2496 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2497 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002498 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2499 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002500
2501 def : Pat<(store VK4:$src, addr:$dst),
2502 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2503 def : Pat<(store VK2:$src, addr:$dst),
2504 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002505 def : Pat<(store VK1:$src, addr:$dst),
2506 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002507
2508 def : Pat<(v2i1 (load addr:$src)),
2509 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2510 def : Pat<(v4i1 (load addr:$src)),
2511 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002512}
2513let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002514 def : Pat<(store VK1:$src, addr:$dst),
2515 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002516 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2517 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002518 def : Pat<(store VK2:$src, addr:$dst),
2519 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002520 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2521 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002522 def : Pat<(store VK4:$src, addr:$dst),
2523 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002524 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2525 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002526 def : Pat<(store VK8:$src, addr:$dst),
2527 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002528 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2529 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002530
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002531 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002532 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002533 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002534 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002535 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002536 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002537}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002538
Robert Khasanov74acbb72014-07-23 14:49:42 +00002539let Predicates = [HasAVX512] in {
2540 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002542 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002543 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002544 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2545 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002546}
2547let Predicates = [HasBWI] in {
2548 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2549 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002550 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2551 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002552 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2553 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002554 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2555 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002556}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002557
Robert Khasanov74acbb72014-07-23 14:49:42 +00002558let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002559 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2560 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2561 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002562
Simon Pilgrim64fff142017-07-16 18:37:23 +00002563 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002564 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002565
Guy Blank548e22a2017-05-19 12:35:15 +00002566 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2567 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002568
Simon Pilgrim64fff142017-07-16 18:37:23 +00002569 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002570 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002571
Simon Pilgrim64fff142017-07-16 18:37:23 +00002572 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002573 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2574 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002575
Guy Blank548e22a2017-05-19 12:35:15 +00002576 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2577 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2578 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2579 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2580 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2581 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2582 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002583
Guy Blank548e22a2017-05-19 12:35:15 +00002584 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2585 (COPY_TO_REGCLASS
2586 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2587 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2588 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2589 (COPY_TO_REGCLASS
2590 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2591 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2592 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2593 (COPY_TO_REGCLASS
2594 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2595 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002596
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002597}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598
2599// Mask unary operation
2600// - KNOT
2601multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002602 RegisterClass KRC, SDPatternOperator OpNode,
2603 Predicate prd> {
2604 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002606 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 [(set KRC:$dst, (OpNode KRC:$src))]>;
2608}
2609
Robert Khasanov74acbb72014-07-23 14:49:42 +00002610multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2611 SDPatternOperator OpNode> {
2612 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2613 HasDQI>, VEX, PD;
2614 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2615 HasAVX512>, VEX, PS;
2616 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2617 HasBWI>, VEX, PD, VEX_W;
2618 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2619 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620}
2621
Craig Topper7b9cc142016-11-03 06:04:28 +00002622defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623
Robert Khasanov74acbb72014-07-23 14:49:42 +00002624// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002625let Predicates = [HasAVX512, NoDQI] in
2626def : Pat<(vnot VK8:$src),
2627 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2628
2629def : Pat<(vnot VK4:$src),
2630 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2631def : Pat<(vnot VK2:$src),
2632 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002633
2634// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002635// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002637 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002638 Predicate prd, bit IsCommutable> {
2639 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2641 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002642 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002643 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2644}
2645
Robert Khasanov595683d2014-07-28 13:46:45 +00002646multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002647 SDPatternOperator OpNode, bit IsCommutable,
2648 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002649 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002650 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002651 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002652 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002653 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002654 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002655 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002656 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657}
2658
2659def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2660def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002661// These nodes use 'vnot' instead of 'not' to support vectors.
2662def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2663def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002664
Craig Topper7b9cc142016-11-03 06:04:28 +00002665defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2666defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2667defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2668defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2669defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2670defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002671
Craig Topper7b9cc142016-11-03 06:04:28 +00002672multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2673 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002674 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2675 // for the DQI set, this type is legal and KxxxB instruction is used
2676 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002677 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002678 (COPY_TO_REGCLASS
2679 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2680 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2681
2682 // All types smaller than 8 bits require conversion anyway
2683 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2684 (COPY_TO_REGCLASS (Inst
2685 (COPY_TO_REGCLASS VK1:$src1, VK16),
2686 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002687 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002688 (COPY_TO_REGCLASS (Inst
2689 (COPY_TO_REGCLASS VK2:$src1, VK16),
2690 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002691 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002692 (COPY_TO_REGCLASS (Inst
2693 (COPY_TO_REGCLASS VK4:$src1, VK16),
2694 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002695}
2696
Craig Topper7b9cc142016-11-03 06:04:28 +00002697defm : avx512_binop_pat<and, and, KANDWrr>;
2698defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2699defm : avx512_binop_pat<or, or, KORWrr>;
2700defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2701defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002702
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002703// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002704multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2705 RegisterClass KRCSrc, Predicate prd> {
2706 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002707 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002708 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2709 (ins KRC:$src1, KRC:$src2),
2710 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2711 VEX_4V, VEX_L;
2712
2713 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2714 (!cast<Instruction>(NAME##rr)
2715 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2716 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2717 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002718}
2719
Igor Bregera54a1a82015-09-08 13:10:00 +00002720defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2721defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2722defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002723
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002724// Mask bit testing
2725multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002726 SDNode OpNode, Predicate prd> {
2727 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002729 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002730 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2731}
2732
Igor Breger5ea0a6812015-08-31 13:30:19 +00002733multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2734 Predicate prdW = HasAVX512> {
2735 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2736 VEX, PD;
2737 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2738 VEX, PS;
2739 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2740 VEX, PS, VEX_W;
2741 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2742 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743}
2744
2745defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002746defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002747
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002748// Mask shift
2749multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2750 SDNode OpNode> {
2751 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002752 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002753 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002754 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002755 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2756}
2757
2758multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2759 SDNode OpNode> {
2760 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002761 VEX, TAPD, VEX_W;
2762 let Predicates = [HasDQI] in
2763 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2764 VEX, TAPD;
2765 let Predicates = [HasBWI] in {
2766 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2767 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002768 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2769 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002770 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771}
2772
Craig Topper3b7e8232017-01-30 00:06:01 +00002773defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2774defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002775
Ayman Musa721d97f2017-06-27 12:08:37 +00002776multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2777def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2778 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2779 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2780 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2781
Craig Toppereb5c4112017-09-24 05:24:52 +00002782def : Pat<(v8i1 (and VK8:$mask,
2783 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2784 (COPY_TO_REGCLASS
2785 (!cast<Instruction>(InstStr##Zrrk)
2786 (COPY_TO_REGCLASS VK8:$mask, VK16),
2787 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2788 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2789 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002790}
2791
2792multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2793 AVX512VLVectorVTInfo _> {
2794def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2795 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2796 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2797 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2798 imm:$cc), VK8)>;
2799
Craig Toppereb5c4112017-09-24 05:24:52 +00002800def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2801 (_.info256.VT VR256X:$src2), imm:$cc))),
2802 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2803 (COPY_TO_REGCLASS VK8:$mask, VK16),
2804 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2805 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2806 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002807}
2808
2809let Predicates = [HasAVX512, NoVLX] in {
2810 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2811 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2812
2813 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2814 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2815 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2816}
2817
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818// Mask setting all 0s or 1s
2819multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2820 let Predicates = [HasAVX512] in
2821 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2822 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2823 [(set KRC:$dst, (VT Val))]>;
2824}
2825
2826multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002827 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002828 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2829 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830}
2831
2832defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2833defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2834
2835// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2836let Predicates = [HasAVX512] in {
2837 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002838 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2839 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002840 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002841 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002842 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2843 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002844 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002846
2847// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2848multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2849 RegisterClass RC, ValueType VT> {
2850 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2851 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002852
Igor Bregerf1bd7612016-03-06 07:46:03 +00002853 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002854 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002855}
Guy Blank548e22a2017-05-19 12:35:15 +00002856defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2857defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2858defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2859defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2860defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2861defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002862
2863defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2864defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2865defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2866defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2867defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2868
2869defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2870defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2871defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2872defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2873
2874defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2875defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2876defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2877
2878defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2879defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2880
2881defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882
Igor Breger999ac752016-03-08 15:21:25 +00002883def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002884 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002885 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2886 VK2))>;
2887def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002888 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002889 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2890 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2892 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002893def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2894 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002895def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2896 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2897
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002898
Igor Breger86724082016-08-14 05:25:07 +00002899// Patterns for kmask shift
2900multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002901 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002902 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002903 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002904 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002905 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002906 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002907 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002908 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002909 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002910 RC))>;
2911}
2912
2913defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2914defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2915defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002916//===----------------------------------------------------------------------===//
2917// AVX-512 - Aligned and unaligned load and store
2918//
2919
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002920
2921multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002922 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00002923 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00002924 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002925 let hasSideEffects = 0 in {
2926 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002927 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002928 _.ExeDomain>, EVEX;
2929 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2930 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002931 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002932 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002933 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002934 (_.VT _.RC:$src),
2935 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002936 EVEX, EVEX_KZ;
2937
Craig Toppercb0e7492017-07-31 17:35:44 +00002938 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002939 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002940 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002941 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00002942 !if(NoRMPattern, [],
2943 [(set _.RC:$dst,
2944 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002945 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002946
Craig Topper63e2cd62017-01-14 07:50:52 +00002947 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002948 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2949 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2950 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2951 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002952 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002953 (_.VT _.RC:$src1),
2954 (_.VT _.RC:$src0))))], _.ExeDomain>,
2955 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002956 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002957 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2958 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002959 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2960 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002961 [(set _.RC:$dst, (_.VT
2962 (vselect _.KRCWM:$mask,
2963 (_.VT (bitconvert (ld_frag addr:$src1))),
2964 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002965 }
Craig Toppere1cac152016-06-07 07:27:54 +00002966 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002967 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2968 (ins _.KRCWM:$mask, _.MemOp:$src),
2969 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2970 "${dst} {${mask}} {z}, $src}",
2971 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2972 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2973 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002974 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002975 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2976 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2977
2978 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2979 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2980
2981 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2982 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2983 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984}
2985
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002986multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2987 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002988 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002989 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002990 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002991 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002992
2993 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002994 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002995 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002996 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002997 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002998 }
2999}
3000
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003001multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3002 AVX512VLVectorVTInfo _,
3003 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003004 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003005 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003006 let Predicates = [prd] in
3007 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003008 masked_load_unaligned, NoRMPattern,
3009 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003010
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003011 let Predicates = [prd, HasVLX] in {
3012 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003013 masked_load_unaligned, NoRMPattern,
3014 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003015 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003016 masked_load_unaligned, NoRMPattern,
3017 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003018 }
3019}
3020
3021multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003022 PatFrag st_frag, PatFrag mstore, string Name,
3023 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003024
Craig Topper99f6b622016-05-01 01:03:56 +00003025 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003026 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3027 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003028 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003029 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3030 (ins _.KRCWM:$mask, _.RC:$src),
3031 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3032 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003033 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003034 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003035 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003036 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003037 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003038 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003039 }
Igor Breger81b79de2015-11-19 07:43:43 +00003040
Craig Topper2462a712017-08-01 15:31:24 +00003041 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003042 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003043 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003044 !if(NoMRPattern, [],
3045 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3046 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003047 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003048 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3049 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3050 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003051
3052 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3053 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3054 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003055}
3056
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003057
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003058multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003059 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003060 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003061 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003062 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003063 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003064
3065 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003066 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003067 masked_store_unaligned, Name#Z256,
3068 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003069 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003070 masked_store_unaligned, Name#Z128,
3071 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003072 }
3073}
3074
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003075multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003076 AVX512VLVectorVTInfo _, Predicate prd,
3077 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003078 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003079 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003080 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003081
3082 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003083 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003084 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003085 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003086 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003087 }
3088}
3089
3090defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3091 HasAVX512>,
3092 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003093 HasAVX512, "VMOVAPS">,
3094 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003095
3096defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3097 HasAVX512>,
3098 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003099 HasAVX512, "VMOVAPD">,
3100 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003101
Craig Topperc9293492016-02-26 06:50:29 +00003102defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003103 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003104 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3105 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003106 PS, EVEX_CD8<32, CD8VF>;
3107
Craig Topper4e7b8882016-10-03 02:00:29 +00003108defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003109 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003110 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3111 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003112 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003113
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003114defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3115 HasAVX512>,
3116 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003117 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003118 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003119
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003120defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3121 HasAVX512>,
3122 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003123 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003124 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003125
Craig Toppercb0e7492017-07-31 17:35:44 +00003126defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003127 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003128 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003129 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003130
Craig Toppercb0e7492017-07-31 17:35:44 +00003131defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003132 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003133 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003134 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003135
Craig Topperc9293492016-02-26 06:50:29 +00003136defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003137 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003138 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003139 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003140 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003141
Craig Topperc9293492016-02-26 06:50:29 +00003142defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003143 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003144 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003145 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003146 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003147
Craig Topperd875d6b2016-09-29 06:07:09 +00003148// Special instructions to help with spilling when we don't have VLX. We need
3149// to load or store from a ZMM register instead. These are converted in
3150// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003151let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003152 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3153def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3154 "", []>;
3155def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3156 "", []>;
3157def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3158 "", []>;
3159def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3160 "", []>;
3161}
3162
3163let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003164def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003165 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003166def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003167 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003168def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003169 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003170def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003171 "", []>;
3172}
3173
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003174def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003175 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003176 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003177 VK8), VR512:$src)>;
3178
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003179def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003180 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003181 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003182
Craig Topper33c550c2016-05-22 00:39:30 +00003183// These patterns exist to prevent the above patterns from introducing a second
3184// mask inversion when one already exists.
3185def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3186 (bc_v8i64 (v16i32 immAllZerosV)),
3187 (v8i64 VR512:$src))),
3188 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3189def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3190 (v16i32 immAllZerosV),
3191 (v16i32 VR512:$src))),
3192 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3193
Craig Topper96ab6fd2017-01-09 04:19:34 +00003194// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3195// available. Use a 512-bit operation and extract.
3196let Predicates = [HasAVX512, NoVLX] in {
3197def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3198 (v8f32 VR256X:$src0))),
3199 (EXTRACT_SUBREG
3200 (v16f32
3201 (VMOVAPSZrrk
3202 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3203 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3204 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3205 sub_ymm)>;
3206
3207def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3208 (v8i32 VR256X:$src0))),
3209 (EXTRACT_SUBREG
3210 (v16i32
3211 (VMOVDQA32Zrrk
3212 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3213 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3214 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3215 sub_ymm)>;
3216}
3217
Craig Topper2462a712017-08-01 15:31:24 +00003218let Predicates = [HasAVX512] in {
3219 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003220 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003221 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003222 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003223 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3224 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3225 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3226 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3227 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3228}
3229
3230let Predicates = [HasVLX] in {
3231 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003232 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3233 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3234 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3235 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3236 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3237 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3238 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3239 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003240
Craig Topper2462a712017-08-01 15:31:24 +00003241 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003242 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003243 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003244 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003245 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3246 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3247 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3248 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3249 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003250}
3251
Craig Topper80075a52017-08-27 19:03:36 +00003252multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3253 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3254 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3255 (bitconvert
3256 (To.VT (extract_subvector
3257 (From.VT From.RC:$src), (iPTR 0)))),
3258 To.RC:$src0)),
3259 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3260 Cast.RC:$src0, Cast.KRCWM:$mask,
3261 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3262
3263 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3264 (bitconvert
3265 (To.VT (extract_subvector
3266 (From.VT From.RC:$src), (iPTR 0)))),
3267 Cast.ImmAllZerosV)),
3268 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3269 Cast.KRCWM:$mask,
3270 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3271}
3272
3273
Craig Topperd27386a2017-08-25 23:34:59 +00003274let Predicates = [HasVLX] in {
3275// A masked extract from the first 128-bits of a 256-bit vector can be
3276// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003277defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3278defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3279defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3280defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3281defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3282defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3283defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3284defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3285defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3286defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3287defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3288defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003289
3290// A masked extract from the first 128-bits of a 512-bit vector can be
3291// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003292defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3293defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3294defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3295defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3296defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3297defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3298defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3299defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3300defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3301defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3302defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3303defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003304
3305// A masked extract from the first 256-bits of a 512-bit vector can be
3306// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003307defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3308defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3309defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3310defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3311defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3312defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3313defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3314defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3315defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3316defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3317defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3318defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003319}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003320
3321// Move Int Doubleword to Packed Double Int
3322//
3323let ExeDomain = SSEPackedInt in {
3324def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3325 "vmovd\t{$src, $dst|$dst, $src}",
3326 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003328 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003329def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003330 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003331 [(set VR128X:$dst,
3332 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003333 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003334def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003335 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003336 [(set VR128X:$dst,
3337 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003338 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003339let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3340def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3341 (ins i64mem:$src),
3342 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003343 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003344let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003345def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003346 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003347 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003348 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003349def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3350 "vmovq\t{$src, $dst|$dst, $src}",
3351 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3352 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003353def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003354 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003355 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003357def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003358 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003359 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003360 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3361 EVEX_CD8<64, CD8VT1>;
3362}
3363} // ExeDomain = SSEPackedInt
3364
3365// Move Int Doubleword to Single Scalar
3366//
3367let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3368def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3369 "vmovd\t{$src, $dst|$dst, $src}",
3370 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003371 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003373def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003374 "vmovd\t{$src, $dst|$dst, $src}",
3375 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3376 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3377} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3378
3379// Move doubleword from xmm register to r/m32
3380//
3381let ExeDomain = SSEPackedInt in {
3382def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3383 "vmovd\t{$src, $dst|$dst, $src}",
3384 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003386 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003387def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003388 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003389 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003390 [(store (i32 (extractelt (v4i32 VR128X:$src),
3391 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3392 EVEX, EVEX_CD8<32, CD8VT1>;
3393} // ExeDomain = SSEPackedInt
3394
3395// Move quadword from xmm1 register to r/m64
3396//
3397let ExeDomain = SSEPackedInt in {
3398def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3399 "vmovq\t{$src, $dst|$dst, $src}",
3400 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003401 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003402 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 Requires<[HasAVX512, In64BitMode]>;
3404
Craig Topperc648c9b2015-12-28 06:11:42 +00003405let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3406def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3407 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003408 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003409 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410
Craig Topperc648c9b2015-12-28 06:11:42 +00003411def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3412 (ins i64mem:$dst, VR128X:$src),
3413 "vmovq\t{$src, $dst|$dst, $src}",
3414 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3415 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003416 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003417 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3418
3419let hasSideEffects = 0 in
3420def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003421 (ins VR128X:$src),
3422 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3423 EVEX, VEX_W;
3424} // ExeDomain = SSEPackedInt
3425
3426// Move Scalar Single to Double Int
3427//
3428let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3429def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3430 (ins FR32X:$src),
3431 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003433 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003434def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003435 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003436 "vmovd\t{$src, $dst|$dst, $src}",
3437 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3438 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3439} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3440
3441// Move Quadword Int to Packed Quadword Int
3442//
3443let ExeDomain = SSEPackedInt in {
3444def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3445 (ins i64mem:$src),
3446 "vmovq\t{$src, $dst|$dst, $src}",
3447 [(set VR128X:$dst,
3448 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3449 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3450} // ExeDomain = SSEPackedInt
3451
3452//===----------------------------------------------------------------------===//
3453// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454//===----------------------------------------------------------------------===//
3455
Craig Topperc7de3a12016-07-29 02:49:08 +00003456multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003457 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003458 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003459 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003460 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003461 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003462 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3463 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003464 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003465 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3466 "$dst {${mask}} {z}, $src1, $src2}"),
3467 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003468 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003469 _.ImmAllZerosV)))],
3470 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3471 let Constraints = "$src0 = $dst" in
3472 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003473 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003474 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3475 "$dst {${mask}}, $src1, $src2}"),
3476 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003477 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003478 (_.VT _.RC:$src0))))],
3479 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003480 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003481 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3482 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3483 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3484 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3485 let mayLoad = 1, hasSideEffects = 0 in {
3486 let Constraints = "$src0 = $dst" in
3487 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3488 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3489 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3490 "$dst {${mask}}, $src}"),
3491 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3492 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3493 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3494 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3495 "$dst {${mask}} {z}, $src}"),
3496 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003497 }
Craig Toppere1cac152016-06-07 07:27:54 +00003498 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3499 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3500 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3501 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003502 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003503 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3504 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3505 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3506 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003507}
3508
Asaf Badouh41ecf462015-12-06 13:26:56 +00003509defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3510 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003511
Asaf Badouh41ecf462015-12-06 13:26:56 +00003512defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3513 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514
Ayman Musa46af8f92016-11-13 14:29:32 +00003515
3516multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3517 PatLeaf ZeroFP, X86VectorVTInfo _> {
3518
3519def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003520 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003521 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003522 (_.EltVT _.FRC:$src1),
3523 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003524 (!cast<Instruction>(InstrStr#rrk)
3525 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3526 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003527 (_.VT _.RC:$src0),
3528 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003529
3530def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003531 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003532 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003533 (_.EltVT _.FRC:$src1),
3534 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003535 (!cast<Instruction>(InstrStr#rrkz)
3536 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003537 (_.VT _.RC:$src0),
3538 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003539}
3540
3541multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3542 dag Mask, RegisterClass MaskRC> {
3543
3544def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003545 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003546 (_.info256.VT (insert_subvector undef,
3547 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003548 (iPTR 0))),
3549 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003550 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003551 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003552 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003553
3554}
3555
Craig Topper058f2f62017-03-28 16:35:29 +00003556multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3557 AVX512VLVectorVTInfo _,
3558 dag Mask, RegisterClass MaskRC,
3559 SubRegIndex subreg> {
3560
3561def : Pat<(masked_store addr:$dst, Mask,
3562 (_.info512.VT (insert_subvector undef,
3563 (_.info256.VT (insert_subvector undef,
3564 (_.info128.VT _.info128.RC:$src),
3565 (iPTR 0))),
3566 (iPTR 0)))),
3567 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003568 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003569 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3570
3571}
3572
Ayman Musa46af8f92016-11-13 14:29:32 +00003573multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3574 dag Mask, RegisterClass MaskRC> {
3575
3576def : Pat<(_.info128.VT (extract_subvector
3577 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003578 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003579 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003580 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003581 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003582 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003583 addr:$srcAddr)>;
3584
3585def : Pat<(_.info128.VT (extract_subvector
3586 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3587 (_.info512.VT (insert_subvector undef,
3588 (_.info256.VT (insert_subvector undef,
3589 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003590 (iPTR 0))),
3591 (iPTR 0))))),
3592 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003593 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003594 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003595 addr:$srcAddr)>;
3596
3597}
3598
Craig Topper058f2f62017-03-28 16:35:29 +00003599multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3600 AVX512VLVectorVTInfo _,
3601 dag Mask, RegisterClass MaskRC,
3602 SubRegIndex subreg> {
3603
3604def : Pat<(_.info128.VT (extract_subvector
3605 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3606 (_.info512.VT (bitconvert
3607 (v16i32 immAllZerosV))))),
3608 (iPTR 0))),
3609 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003610 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003611 addr:$srcAddr)>;
3612
3613def : Pat<(_.info128.VT (extract_subvector
3614 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3615 (_.info512.VT (insert_subvector undef,
3616 (_.info256.VT (insert_subvector undef,
3617 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3618 (iPTR 0))),
3619 (iPTR 0))))),
3620 (iPTR 0))),
3621 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003622 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003623 addr:$srcAddr)>;
3624
3625}
3626
Ayman Musa46af8f92016-11-13 14:29:32 +00003627defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3628defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3629
3630defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3631 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003632defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3633 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3634defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3635 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003636
3637defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3638 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003639defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3640 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3641defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3642 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003643
Guy Blankb169d56d2017-07-31 08:26:14 +00003644def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3645 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3646 (COPY_TO_REGCLASS
3647 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3648 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3649 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003650 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3651 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003652
Craig Topper74ed0872016-05-18 06:55:59 +00003653def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003654 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003655 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3656 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003657
Guy Blankb169d56d2017-07-31 08:26:14 +00003658def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3659 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3660 (COPY_TO_REGCLASS
3661 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3662 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3663 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003664 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3665 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003666
Craig Topper74ed0872016-05-18 06:55:59 +00003667def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003668 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003669 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3670 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003671
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003672def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003673 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003674 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3675
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003676let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003677 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003678 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003679 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3680 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3681 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003682
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003683let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003684 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3685 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003686 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003687 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3688 "$dst {${mask}}, $src1, $src2}",
3689 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3690 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003691
3692 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003693 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003694 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3695 "$dst {${mask}} {z}, $src1, $src2}",
3696 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3697 FoldGenData<"VMOVSSZrrkz">;
3698
Simon Pilgrim64fff142017-07-16 18:37:23 +00003699 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003700 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003701 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3702 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3703 FoldGenData<"VMOVSDZrr">;
3704
3705let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003706 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3707 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003708 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003709 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3710 "$dst {${mask}}, $src1, $src2}",
3711 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003712 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003713
Simon Pilgrim64fff142017-07-16 18:37:23 +00003714 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3715 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003716 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003717 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3718 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003719 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003720 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3721}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722
3723let Predicates = [HasAVX512] in {
3724 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003725 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003726 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003727 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003728 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003729 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003730 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3731 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003732 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003733
3734 // Move low f32 and clear high bits.
3735 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3736 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003737 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003738 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3739 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3740 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003741 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003742 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003743 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3744 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003745 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003746 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3747 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3748 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003749 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003750 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003751
3752 let AddedComplexity = 20 in {
3753 // MOVSSrm zeros the high parts of the register; represent this
3754 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3755 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3756 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3757 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3758 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3759 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3760 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003761 def : Pat<(v4f32 (X86vzload addr:$src)),
3762 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003763
3764 // MOVSDrm zeros the high parts of the register; represent this
3765 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3766 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3767 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3768 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3769 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3770 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3771 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3772 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3773 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3774 def : Pat<(v2f64 (X86vzload addr:$src)),
3775 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3776
3777 // Represent the same patterns above but in the form they appear for
3778 // 256-bit types
3779 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3780 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003781 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003782 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3783 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3784 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003785 def : Pat<(v8f32 (X86vzload addr:$src)),
3786 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003787 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3788 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3789 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003790 def : Pat<(v4f64 (X86vzload addr:$src)),
3791 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003792
3793 // Represent the same patterns above but in the form they appear for
3794 // 512-bit types
3795 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3796 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3797 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3798 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3799 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3800 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003801 def : Pat<(v16f32 (X86vzload addr:$src)),
3802 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003803 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3804 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3805 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003806 def : Pat<(v8f64 (X86vzload addr:$src)),
3807 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3810 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003811 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812
3813 // Move low f64 and clear high bits.
3814 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3815 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003816 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003817 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003818 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3819 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003820 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003821 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003822
3823 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003824 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003826 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003827 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003828 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003829
3830 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003831 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003832 addr:$dst),
3833 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834
3835 // Shuffle with VMOVSS
3836 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003837 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
3838
3839 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
3840 (VMOVSSZrr VR128X:$src1,
3841 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003842
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843 // Shuffle with VMOVSD
3844 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003845 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
3846
3847 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
3848 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003850 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003851 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003853 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854}
3855
3856let AddedComplexity = 15 in
3857def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3858 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003859 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003860 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003861 (v2i64 VR128X:$src))))],
3862 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3863
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003865 let AddedComplexity = 15 in {
3866 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3867 (VMOVDI2PDIZrr GR32:$src)>;
3868
3869 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3870 (VMOV64toPQIZrr GR64:$src)>;
3871
3872 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3873 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3874 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003875
3876 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3877 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3878 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003879 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3881 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003882 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3883 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003884 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3885 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003886 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3887 (VMOVDI2PDIZrm addr:$src)>;
3888 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3889 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003890 def : Pat<(v4i32 (X86vzload addr:$src)),
3891 (VMOVDI2PDIZrm addr:$src)>;
3892 def : Pat<(v8i32 (X86vzload addr:$src)),
3893 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003895 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003896 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003897 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003898 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003899 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003900 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003901 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003904 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3905 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3906 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3907 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003908 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3909 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3910 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3911
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003912 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003913 def : Pat<(v16i32 (X86vzload addr:$src)),
3914 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003915 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003916 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003917}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003918//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003919// AVX-512 - Non-temporals
3920//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003921let SchedRW = [WriteLoad] in {
3922 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3923 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003924 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003925 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003926
Craig Topper2f90c1f2016-06-07 07:27:57 +00003927 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003928 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003929 (ins i256mem:$src),
3930 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003931 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003932 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003933
Robert Khasanoved882972014-08-13 10:46:00 +00003934 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003935 (ins i128mem:$src),
3936 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003937 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003938 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003939 }
Adam Nemetefd07852014-06-18 16:51:10 +00003940}
3941
Igor Bregerd3341f52016-01-20 13:11:47 +00003942multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3943 PatFrag st_frag = alignednontemporalstore,
3944 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003945 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003946 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003947 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003948 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3949 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003950}
3951
Igor Bregerd3341f52016-01-20 13:11:47 +00003952multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3953 AVX512VLVectorVTInfo VTInfo> {
3954 let Predicates = [HasAVX512] in
3955 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003956
Igor Bregerd3341f52016-01-20 13:11:47 +00003957 let Predicates = [HasAVX512, HasVLX] in {
3958 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3959 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003960 }
3961}
3962
Igor Bregerd3341f52016-01-20 13:11:47 +00003963defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3964defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3965defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003966
Craig Topper707c89c2016-05-08 23:43:17 +00003967let Predicates = [HasAVX512], AddedComplexity = 400 in {
3968 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3969 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3970 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3971 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3972 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3973 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003974
3975 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3976 (VMOVNTDQAZrm addr:$src)>;
3977 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3978 (VMOVNTDQAZrm addr:$src)>;
3979 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3980 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003981 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003982 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003983 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003984 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003985 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003986 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003987}
3988
Craig Topperc41320d2016-05-08 23:08:45 +00003989let Predicates = [HasVLX], AddedComplexity = 400 in {
3990 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3991 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3992 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3993 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3994 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3995 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3996
Simon Pilgrim9a896232016-06-07 13:34:24 +00003997 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3998 (VMOVNTDQAZ256rm addr:$src)>;
3999 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4000 (VMOVNTDQAZ256rm addr:$src)>;
4001 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4002 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004003 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004004 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004005 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004006 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004007 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004008 (VMOVNTDQAZ256rm addr:$src)>;
4009
Craig Topperc41320d2016-05-08 23:08:45 +00004010 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4011 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4012 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4013 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4014 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4015 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004016
4017 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4018 (VMOVNTDQAZ128rm addr:$src)>;
4019 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4020 (VMOVNTDQAZ128rm addr:$src)>;
4021 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4022 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004023 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004024 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004025 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004026 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004027 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004028 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004029}
4030
Adam Nemet7f62b232014-06-10 16:39:53 +00004031//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004032// AVX-512 - Integer arithmetic
4033//
4034multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004035 X86VectorVTInfo _, OpndItins itins,
4036 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004037 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004038 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004039 "$src2, $src1", "$src1, $src2",
4040 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004041 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004042 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004043
Craig Toppere1cac152016-06-07 07:27:54 +00004044 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4045 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4046 "$src2, $src1", "$src1, $src2",
4047 (_.VT (OpNode _.RC:$src1,
4048 (bitconvert (_.LdFrag addr:$src2)))),
4049 itins.rm>,
4050 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004051}
4052
4053multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4054 X86VectorVTInfo _, OpndItins itins,
4055 bit IsCommutable = 0> :
4056 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004057 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4058 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4059 "${src2}"##_.BroadcastStr##", $src1",
4060 "$src1, ${src2}"##_.BroadcastStr,
4061 (_.VT (OpNode _.RC:$src1,
4062 (X86VBroadcast
4063 (_.ScalarLdFrag addr:$src2)))),
4064 itins.rm>,
4065 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004066}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004067
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004068multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4069 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4070 Predicate prd, bit IsCommutable = 0> {
4071 let Predicates = [prd] in
4072 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4073 IsCommutable>, EVEX_V512;
4074
4075 let Predicates = [prd, HasVLX] in {
4076 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4077 IsCommutable>, EVEX_V256;
4078 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4079 IsCommutable>, EVEX_V128;
4080 }
4081}
4082
Robert Khasanov545d1b72014-10-14 14:36:19 +00004083multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4084 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4085 Predicate prd, bit IsCommutable = 0> {
4086 let Predicates = [prd] in
4087 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4088 IsCommutable>, EVEX_V512;
4089
4090 let Predicates = [prd, HasVLX] in {
4091 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4092 IsCommutable>, EVEX_V256;
4093 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4094 IsCommutable>, EVEX_V128;
4095 }
4096}
4097
4098multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4099 OpndItins itins, Predicate prd,
4100 bit IsCommutable = 0> {
4101 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4102 itins, prd, IsCommutable>,
4103 VEX_W, EVEX_CD8<64, CD8VF>;
4104}
4105
4106multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4107 OpndItins itins, Predicate prd,
4108 bit IsCommutable = 0> {
4109 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4110 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4111}
4112
4113multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4114 OpndItins itins, Predicate prd,
4115 bit IsCommutable = 0> {
4116 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4117 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4118}
4119
4120multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4121 OpndItins itins, Predicate prd,
4122 bit IsCommutable = 0> {
4123 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4124 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4125}
4126
4127multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4128 SDNode OpNode, OpndItins itins, Predicate prd,
4129 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004130 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004131 IsCommutable>;
4132
Igor Bregerf2460112015-07-26 14:41:44 +00004133 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004134 IsCommutable>;
4135}
4136
4137multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4138 SDNode OpNode, OpndItins itins, Predicate prd,
4139 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004140 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004141 IsCommutable>;
4142
Igor Bregerf2460112015-07-26 14:41:44 +00004143 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004144 IsCommutable>;
4145}
4146
4147multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4148 bits<8> opc_d, bits<8> opc_q,
4149 string OpcodeStr, SDNode OpNode,
4150 OpndItins itins, bit IsCommutable = 0> {
4151 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4152 itins, HasAVX512, IsCommutable>,
4153 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4154 itins, HasBWI, IsCommutable>;
4155}
4156
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004157multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004158 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004159 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4160 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004161 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004162 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004163 "$src2, $src1","$src1, $src2",
4164 (_Dst.VT (OpNode
4165 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004166 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004167 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004168 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004169 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4170 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4171 "$src2, $src1", "$src1, $src2",
4172 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4173 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004174 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004175 AVX512BIBase, EVEX_4V;
4176
4177 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004178 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004179 OpcodeStr,
4180 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004181 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004182 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4183 (_Brdct.VT (X86VBroadcast
4184 (_Brdct.ScalarLdFrag addr:$src2)))))),
4185 itins.rm>,
4186 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004187}
4188
Robert Khasanov545d1b72014-10-14 14:36:19 +00004189defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4190 SSE_INTALU_ITINS_P, 1>;
4191defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4192 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004193defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4194 SSE_INTALU_ITINS_P, HasBWI, 1>;
4195defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4196 SSE_INTALU_ITINS_P, HasBWI, 0>;
4197defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004198 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004199defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004200 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004201defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004202 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004203defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004204 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004205defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004206 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004207defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004208 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004209defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004210 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004211defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004212 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004213defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004214 SSE_INTALU_ITINS_P, HasBWI, 1>;
4215
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004216multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004217 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4218 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4219 let Predicates = [prd] in
4220 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4221 _SrcVTInfo.info512, _DstVTInfo.info512,
4222 v8i64_info, IsCommutable>,
4223 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4224 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004225 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004226 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004227 v4i64x_info, IsCommutable>,
4228 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004229 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004230 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004231 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004232 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4233 }
Michael Liao66233b72015-08-06 09:06:20 +00004234}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004235
4236defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004237 avx512vl_i32_info, avx512vl_i64_info,
4238 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004239defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004240 avx512vl_i32_info, avx512vl_i64_info,
4241 X86pmuludq, HasAVX512, 1>;
4242defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4243 avx512vl_i8_info, avx512vl_i8_info,
4244 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004245
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004246multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4247 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004248 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4249 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4250 OpcodeStr,
4251 "${src2}"##_Src.BroadcastStr##", $src1",
4252 "$src1, ${src2}"##_Src.BroadcastStr,
4253 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4254 (_Src.VT (X86VBroadcast
4255 (_Src.ScalarLdFrag addr:$src2))))))>,
4256 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004257}
4258
Michael Liao66233b72015-08-06 09:06:20 +00004259multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4260 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004261 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004262 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004263 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004264 "$src2, $src1","$src1, $src2",
4265 (_Dst.VT (OpNode
4266 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004267 (_Src.VT _Src.RC:$src2))),
4268 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004269 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004270 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4271 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4272 "$src2, $src1", "$src1, $src2",
4273 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4274 (bitconvert (_Src.LdFrag addr:$src2))))>,
4275 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004276}
4277
4278multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4279 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004280 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004281 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4282 v32i16_info>,
4283 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4284 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004285 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004286 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4287 v16i16x_info>,
4288 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4289 v16i16x_info>, EVEX_V256;
4290 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4291 v8i16x_info>,
4292 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4293 v8i16x_info>, EVEX_V128;
4294 }
4295}
4296multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4297 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004298 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004299 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4300 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004301 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004302 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4303 v32i8x_info>, EVEX_V256;
4304 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4305 v16i8x_info>, EVEX_V128;
4306 }
4307}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004308
4309multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4310 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004311 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004312 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004313 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004314 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004315 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004316 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004317 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004318 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004319 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004320 }
4321}
4322
Craig Topperb6da6542016-05-01 17:38:32 +00004323defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4324defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4325defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4326defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004327
Craig Topper5acb5a12016-05-01 06:24:57 +00004328defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4329 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4330defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004331 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004332
Igor Bregerf2460112015-07-26 14:41:44 +00004333defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004334 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004335defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004336 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004337defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004338 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004339
Igor Bregerf2460112015-07-26 14:41:44 +00004340defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004341 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004342defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004343 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004344defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004345 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004346
Igor Bregerf2460112015-07-26 14:41:44 +00004347defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004348 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004349defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004350 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004351defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004352 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004353
Igor Bregerf2460112015-07-26 14:41:44 +00004354defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004355 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004356defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004357 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004358defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004359 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004360
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004361// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4362let Predicates = [HasDQI, NoVLX] in {
4363 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4364 (EXTRACT_SUBREG
4365 (VPMULLQZrr
4366 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4367 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4368 sub_ymm)>;
4369
4370 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4371 (EXTRACT_SUBREG
4372 (VPMULLQZrr
4373 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4374 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4375 sub_xmm)>;
4376}
4377
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004378//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379// AVX-512 Logical Instructions
4380//===----------------------------------------------------------------------===//
4381
Craig Topperafce0ba2017-08-30 16:38:33 +00004382// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4383// be set to null_frag for 32-bit elements.
4384multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4385 SDPatternOperator OpNode,
4386 SDNode OpNodeMsk, X86VectorVTInfo _,
4387 bit IsCommutable = 0> {
4388 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004389 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4390 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4391 "$src2, $src1", "$src1, $src2",
4392 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4393 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004394 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4395 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004396 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004397 AVX512BIBase, EVEX_4V;
4398
Craig Topperafce0ba2017-08-30 16:38:33 +00004399 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004400 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4401 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4402 "$src2, $src1", "$src1, $src2",
4403 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4404 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004405 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004406 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004407 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004408 AVX512BIBase, EVEX_4V;
4409}
4410
Craig Topperafce0ba2017-08-30 16:38:33 +00004411// OpNodeMsk is the OpNode to use where element size is important. So use
4412// for all of the broadcast patterns.
4413multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4414 SDPatternOperator OpNode,
4415 SDNode OpNodeMsk, X86VectorVTInfo _,
4416 bit IsCommutable = 0> :
4417 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004418 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4419 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4420 "${src2}"##_.BroadcastStr##", $src1",
4421 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004422 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004423 (bitconvert
4424 (_.VT (X86VBroadcast
4425 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004426 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004427 (bitconvert
4428 (_.VT (X86VBroadcast
4429 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004430 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004431 AVX512BIBase, EVEX_4V, EVEX_B;
4432}
4433
Craig Topperafce0ba2017-08-30 16:38:33 +00004434multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4435 SDPatternOperator OpNode,
4436 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004437 bit IsCommutable = 0> {
4438 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004439 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004440 IsCommutable>, EVEX_V512;
4441
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004442 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004443 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4444 VTInfo.info256, IsCommutable>, EVEX_V256;
4445 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4446 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004447 }
4448}
4449
Craig Topperabe80cc2016-08-28 06:06:28 +00004450multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004451 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004452 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4453 avx512vl_i64_info, IsCommutable>,
4454 VEX_W, EVEX_CD8<64, CD8VF>;
4455 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4456 avx512vl_i32_info, IsCommutable>,
4457 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004458}
4459
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004460defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4461defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4462defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4463defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004464
4465//===----------------------------------------------------------------------===//
4466// AVX-512 FP arithmetic
4467//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004468multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4469 SDNode OpNode, SDNode VecNode, OpndItins itins,
4470 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004471 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004472 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4473 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4474 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004475 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4476 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004477 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004478
4479 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004480 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004481 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004482 (_.VT (VecNode _.RC:$src1,
4483 _.ScalarIntMemCPat:$src2,
4484 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004485 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004486 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004487 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004488 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004489 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4490 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004491 itins.rr> {
4492 let isCommutable = IsCommutable;
4493 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004494 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004495 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004496 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4497 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004498 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004499 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004500 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004501}
4502
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004503multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004504 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004505 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004506 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4507 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4508 "$rc, $src2, $src1", "$src1, $src2, $rc",
4509 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004510 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004511 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004512}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004513multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004514 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4515 OpndItins itins, bit IsCommutable> {
4516 let ExeDomain = _.ExeDomain in {
4517 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4518 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4519 "$src2, $src1", "$src1, $src2",
4520 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4521 itins.rr>;
4522
4523 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4524 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4525 "$src2, $src1", "$src1, $src2",
4526 (_.VT (VecNode _.RC:$src1,
4527 _.ScalarIntMemCPat:$src2)),
4528 itins.rm>;
4529
4530 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4531 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4532 (ins _.FRC:$src1, _.FRC:$src2),
4533 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4534 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4535 itins.rr> {
4536 let isCommutable = IsCommutable;
4537 }
4538 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4539 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4540 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4541 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4542 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4543 }
4544
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004545 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4546 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004547 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004548 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004549 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551}
4552
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004553multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4554 SDNode VecNode,
4555 SizeItins itins, bit IsCommutable> {
4556 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4557 itins.s, IsCommutable>,
4558 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4559 itins.s, IsCommutable>,
4560 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4561 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4562 itins.d, IsCommutable>,
4563 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4564 itins.d, IsCommutable>,
4565 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4566}
4567
4568multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004569 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004570 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004571 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4572 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004573 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004574 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4575 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004576 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4577}
Craig Topper8783bbb2017-02-24 07:21:10 +00004578defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4579defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4580defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4581defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4582defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004583 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004584defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004585 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004586
4587// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4588// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4589multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4590 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004591 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004592 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4593 (ins _.FRC:$src1, _.FRC:$src2),
4594 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4595 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004596 itins.rr> {
4597 let isCommutable = 1;
4598 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004599 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4600 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4601 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4602 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4603 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4604 }
4605}
4606defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4607 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4608 EVEX_CD8<32, CD8VT1>;
4609
4610defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4611 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4612 EVEX_CD8<64, CD8VT1>;
4613
4614defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4615 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4616 EVEX_CD8<32, CD8VT1>;
4617
4618defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4619 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4620 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004621
Craig Topper375aa902016-12-19 00:42:28 +00004622multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004623 X86VectorVTInfo _, OpndItins itins,
4624 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004625 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004626 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4627 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4628 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004629 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4630 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004631 let mayLoad = 1 in {
4632 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4633 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4634 "$src2, $src1", "$src1, $src2",
4635 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4636 EVEX_4V;
4637 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4638 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4639 "${src2}"##_.BroadcastStr##", $src1",
4640 "$src1, ${src2}"##_.BroadcastStr,
4641 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4642 (_.ScalarLdFrag addr:$src2)))),
4643 itins.rm>, EVEX_4V, EVEX_B;
4644 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004645 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004646}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004647
Craig Topper375aa902016-12-19 00:42:28 +00004648multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004649 X86VectorVTInfo _> {
4650 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004651 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4652 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4653 "$rc, $src2, $src1", "$src1, $src2, $rc",
4654 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4655 EVEX_4V, EVEX_B, EVEX_RC;
4656}
4657
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004658
Craig Topper375aa902016-12-19 00:42:28 +00004659multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004660 X86VectorVTInfo _> {
4661 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004662 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4663 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4664 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4665 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4666 EVEX_4V, EVEX_B;
4667}
4668
Craig Topper375aa902016-12-19 00:42:28 +00004669multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004670 Predicate prd, SizeItins itins,
4671 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004672 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004673 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004674 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004675 EVEX_CD8<32, CD8VF>;
4676 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004677 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004678 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004679 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004680
Robert Khasanov595e5982014-10-29 15:43:02 +00004681 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004682 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004683 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004684 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004685 EVEX_CD8<32, CD8VF>;
4686 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004687 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004688 EVEX_CD8<32, CD8VF>;
4689 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004690 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004691 EVEX_CD8<64, CD8VF>;
4692 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004693 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004694 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004695 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696}
4697
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004698multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004699 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004700 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004701 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004702 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4703}
4704
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004705multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004706 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004707 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004708 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004709 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4710}
4711
Craig Topper9433f972016-08-02 06:16:53 +00004712defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4713 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004714 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004715defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4716 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004717 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004718defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004719 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004720defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004721 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004722defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4723 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004724 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004725defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4726 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004727 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004728let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004729 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4730 SSE_ALU_ITINS_P, 1>;
4731 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4732 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004733}
Craig Topper375aa902016-12-19 00:42:28 +00004734defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004735 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004736defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004737 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004738defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004739 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004740defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004741 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004742
Craig Topper8f6827c2016-08-31 05:37:52 +00004743// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004744multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4745 X86VectorVTInfo _, Predicate prd> {
4746let Predicates = [prd] in {
4747 // Masked register-register logical operations.
4748 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4749 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4750 _.RC:$src0)),
4751 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4752 _.RC:$src1, _.RC:$src2)>;
4753 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4754 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4755 _.ImmAllZerosV)),
4756 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4757 _.RC:$src2)>;
4758 // Masked register-memory logical operations.
4759 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4760 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4761 (load addr:$src2)))),
4762 _.RC:$src0)),
4763 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4764 _.RC:$src1, addr:$src2)>;
4765 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4766 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4767 _.ImmAllZerosV)),
4768 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4769 addr:$src2)>;
4770 // Register-broadcast logical operations.
4771 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4772 (bitconvert (_.VT (X86VBroadcast
4773 (_.ScalarLdFrag addr:$src2)))))),
4774 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4775 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4776 (bitconvert
4777 (_.i64VT (OpNode _.RC:$src1,
4778 (bitconvert (_.VT
4779 (X86VBroadcast
4780 (_.ScalarLdFrag addr:$src2))))))),
4781 _.RC:$src0)),
4782 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4783 _.RC:$src1, addr:$src2)>;
4784 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4785 (bitconvert
4786 (_.i64VT (OpNode _.RC:$src1,
4787 (bitconvert (_.VT
4788 (X86VBroadcast
4789 (_.ScalarLdFrag addr:$src2))))))),
4790 _.ImmAllZerosV)),
4791 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4792 _.RC:$src1, addr:$src2)>;
4793}
Craig Topper8f6827c2016-08-31 05:37:52 +00004794}
4795
Craig Topper45d65032016-09-02 05:29:13 +00004796multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4797 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4798 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4799 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4800 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4801 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4802 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004803}
4804
Craig Topper45d65032016-09-02 05:29:13 +00004805defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4806defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4807defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4808defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4809
Craig Topper2baef8f2016-12-18 04:17:00 +00004810let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004811 // Use packed logical operations for scalar ops.
4812 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4813 (COPY_TO_REGCLASS (VANDPDZ128rr
4814 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4815 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4816 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4817 (COPY_TO_REGCLASS (VORPDZ128rr
4818 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4819 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4820 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4821 (COPY_TO_REGCLASS (VXORPDZ128rr
4822 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4823 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4824 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4825 (COPY_TO_REGCLASS (VANDNPDZ128rr
4826 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4827 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4828
4829 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4830 (COPY_TO_REGCLASS (VANDPSZ128rr
4831 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4832 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4833 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4834 (COPY_TO_REGCLASS (VORPSZ128rr
4835 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4836 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4837 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4838 (COPY_TO_REGCLASS (VXORPSZ128rr
4839 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4840 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4841 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4842 (COPY_TO_REGCLASS (VANDNPSZ128rr
4843 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4844 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4845}
4846
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004847multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4848 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004849 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004850 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4851 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4852 "$src2, $src1", "$src1, $src2",
4853 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004854 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4855 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4856 "$src2, $src1", "$src1, $src2",
4857 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4858 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4859 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4860 "${src2}"##_.BroadcastStr##", $src1",
4861 "$src1, ${src2}"##_.BroadcastStr,
4862 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4863 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4864 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004865 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004866}
4867
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004868multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4869 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004870 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004871 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4872 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4873 "$src2, $src1", "$src1, $src2",
4874 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004875 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4876 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4877 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004878 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004879 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4880 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004881 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004882}
4883
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004884multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004885 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004886 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4887 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004888 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004889 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4890 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004891 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4892 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004893 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004894 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4895 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004896 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4897
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004898 // Define only if AVX512VL feature is present.
4899 let Predicates = [HasVLX] in {
4900 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4901 EVEX_V128, EVEX_CD8<32, CD8VF>;
4902 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4903 EVEX_V256, EVEX_CD8<32, CD8VF>;
4904 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4905 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4906 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4907 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4908 }
4909}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004910defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912//===----------------------------------------------------------------------===//
4913// AVX-512 VPTESTM instructions
4914//===----------------------------------------------------------------------===//
4915
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004916multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4917 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004918 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004919 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4920 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4921 "$src2, $src1", "$src1, $src2",
4922 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4923 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004924 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4925 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4926 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004927 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004928 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4929 EVEX_4V,
4930 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004931}
4932
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004933multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4934 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004935 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4936 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4937 "${src2}"##_.BroadcastStr##", $src1",
4938 "$src1, ${src2}"##_.BroadcastStr,
4939 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4940 (_.ScalarLdFrag addr:$src2))))>,
4941 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004942}
Igor Bregerfca0a342016-01-28 13:19:25 +00004943
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004944// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004945multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4946 X86VectorVTInfo _, string Suffix> {
4947 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4948 (_.KVT (COPY_TO_REGCLASS
4949 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004950 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004951 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004952 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004953 _.RC:$src2, _.SubRegIdx)),
4954 _.KRC))>;
4955}
4956
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004957multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004958 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004959 let Predicates = [HasAVX512] in
4960 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4961 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4962
4963 let Predicates = [HasAVX512, HasVLX] in {
4964 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4965 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4966 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4967 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4968 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004969 let Predicates = [HasAVX512, NoVLX] in {
4970 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4971 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004972 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004973}
4974
4975multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4976 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004977 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004978 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004979 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004980}
4981
4982multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4983 SDNode OpNode> {
4984 let Predicates = [HasBWI] in {
4985 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4986 EVEX_V512, VEX_W;
4987 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4988 EVEX_V512;
4989 }
4990 let Predicates = [HasVLX, HasBWI] in {
4991
4992 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4993 EVEX_V256, VEX_W;
4994 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4995 EVEX_V128, VEX_W;
4996 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4997 EVEX_V256;
4998 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4999 EVEX_V128;
5000 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005001
Igor Bregerfca0a342016-01-28 13:19:25 +00005002 let Predicates = [HasAVX512, NoVLX] in {
5003 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5004 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5005 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5006 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005007 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005008
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005009}
5010
5011multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5012 SDNode OpNode> :
5013 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5014 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5015
5016defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5017defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005018
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005019
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005020//===----------------------------------------------------------------------===//
5021// AVX-512 Shift instructions
5022//===----------------------------------------------------------------------===//
5023multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005024 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005025 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005026 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005027 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005028 "$src2, $src1", "$src1, $src2",
5029 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005030 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005031 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005032 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005033 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005034 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5035 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005036 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005037 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005038}
5039
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005040multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5041 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005042 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005043 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5044 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5045 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5046 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005047 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005048}
5049
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005050multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005051 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005052 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005053 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005054 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5055 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5056 "$src2, $src1", "$src1, $src2",
5057 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005058 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005059 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5060 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5061 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005062 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005063 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005064 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005065 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005066}
5067
Cameron McInally5fb084e2014-12-11 17:13:05 +00005068multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005069 ValueType SrcVT, PatFrag bc_frag,
5070 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5071 let Predicates = [prd] in
5072 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5073 VTInfo.info512>, EVEX_V512,
5074 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5075 let Predicates = [prd, HasVLX] in {
5076 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5077 VTInfo.info256>, EVEX_V256,
5078 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5079 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5080 VTInfo.info128>, EVEX_V128,
5081 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5082 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005083}
5084
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005085multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5086 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005087 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005088 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005089 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005090 avx512vl_i64_info, HasAVX512>, VEX_W;
5091 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5092 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005093}
5094
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005095multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5096 string OpcodeStr, SDNode OpNode,
5097 AVX512VLVectorVTInfo VTInfo> {
5098 let Predicates = [HasAVX512] in
5099 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5100 VTInfo.info512>,
5101 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5102 VTInfo.info512>, EVEX_V512;
5103 let Predicates = [HasAVX512, HasVLX] in {
5104 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5105 VTInfo.info256>,
5106 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5107 VTInfo.info256>, EVEX_V256;
5108 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5109 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005110 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005111 VTInfo.info128>, EVEX_V128;
5112 }
5113}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005114
Michael Liao66233b72015-08-06 09:06:20 +00005115multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005116 Format ImmFormR, Format ImmFormM,
5117 string OpcodeStr, SDNode OpNode> {
5118 let Predicates = [HasBWI] in
5119 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5120 v32i16_info>, EVEX_V512;
5121 let Predicates = [HasVLX, HasBWI] in {
5122 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5123 v16i16x_info>, EVEX_V256;
5124 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5125 v8i16x_info>, EVEX_V128;
5126 }
5127}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005128
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005129multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5130 Format ImmFormR, Format ImmFormM,
5131 string OpcodeStr, SDNode OpNode> {
5132 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5133 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5134 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5135 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5136}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005137
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005138defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005139 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005140
5141defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005142 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005143
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005144defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005145 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005146
Michael Zuckerman298a6802016-01-13 12:39:33 +00005147defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005148defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005149
5150defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5151defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5152defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005153
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005154// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5155let Predicates = [HasAVX512, NoVLX] in {
5156 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5157 (EXTRACT_SUBREG (v8i64
5158 (VPSRAQZrr
5159 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5160 VR128X:$src2)), sub_ymm)>;
5161
5162 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5163 (EXTRACT_SUBREG (v8i64
5164 (VPSRAQZrr
5165 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5166 VR128X:$src2)), sub_xmm)>;
5167
5168 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5169 (EXTRACT_SUBREG (v8i64
5170 (VPSRAQZri
5171 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5172 imm:$src2)), sub_ymm)>;
5173
5174 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5175 (EXTRACT_SUBREG (v8i64
5176 (VPSRAQZri
5177 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5178 imm:$src2)), sub_xmm)>;
5179}
5180
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005181//===-------------------------------------------------------------------===//
5182// Variable Bit Shifts
5183//===-------------------------------------------------------------------===//
5184multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005185 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005186 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005187 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5188 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5189 "$src2, $src1", "$src1, $src2",
5190 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005191 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005192 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5193 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5194 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005195 (_.VT (OpNode _.RC:$src1,
5196 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005197 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005198 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005199 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005200}
5201
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005202multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5203 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005204 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005205 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5206 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5207 "${src2}"##_.BroadcastStr##", $src1",
5208 "$src1, ${src2}"##_.BroadcastStr,
5209 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5210 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005211 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005212 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5213}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005214
Cameron McInally5fb084e2014-12-11 17:13:05 +00005215multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5216 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005217 let Predicates = [HasAVX512] in
5218 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5219 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5220
5221 let Predicates = [HasAVX512, HasVLX] in {
5222 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5223 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5224 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5225 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5226 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005227}
5228
5229multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5230 SDNode OpNode> {
5231 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005232 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005233 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005234 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005235}
5236
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005237// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005238multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5239 SDNode OpNode, list<Predicate> p> {
5240 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005241 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005242 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005243 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005244 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005245 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5246 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5247 sub_ymm)>;
5248
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005249 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005250 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005251 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005252 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005253 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5254 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5255 sub_xmm)>;
5256 }
5257}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005258multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5259 SDNode OpNode> {
5260 let Predicates = [HasBWI] in
5261 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5262 EVEX_V512, VEX_W;
5263 let Predicates = [HasVLX, HasBWI] in {
5264
5265 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5266 EVEX_V256, VEX_W;
5267 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5268 EVEX_V128, VEX_W;
5269 }
5270}
5271
5272defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005273 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005274
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005275defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005276 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005277
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005278defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005279 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5280
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005281defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5282defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005283
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005284defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5285defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5286defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5287defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5288
Craig Topper05629d02016-07-24 07:32:45 +00005289// Special handing for handling VPSRAV intrinsics.
5290multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5291 list<Predicate> p> {
5292 let Predicates = p in {
5293 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5294 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5295 _.RC:$src2)>;
5296 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5297 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5298 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005299 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5300 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5301 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5302 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5303 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5304 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5305 _.RC:$src0)),
5306 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5307 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005308 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5309 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5310 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5311 _.RC:$src1, _.RC:$src2)>;
5312 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5313 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5314 _.ImmAllZerosV)),
5315 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5316 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005317 }
5318}
5319
5320multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5321 list<Predicate> p> :
5322 avx512_var_shift_int_lowering<InstrStr, _, p> {
5323 let Predicates = p in {
5324 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5325 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5326 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5327 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005328 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5329 (X86vsrav _.RC:$src1,
5330 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5331 _.RC:$src0)),
5332 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5333 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005334 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5335 (X86vsrav _.RC:$src1,
5336 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5337 _.ImmAllZerosV)),
5338 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5339 _.RC:$src1, addr:$src2)>;
5340 }
5341}
5342
5343defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5344defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5345defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5346defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5347defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5348defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5349defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5350defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5351defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5352
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005353
5354// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5355let Predicates = [HasAVX512, NoVLX] in {
5356 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5357 (EXTRACT_SUBREG (v8i64
5358 (VPROLVQZrr
5359 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5360 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5361 sub_xmm)>;
5362 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5363 (EXTRACT_SUBREG (v8i64
5364 (VPROLVQZrr
5365 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5366 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5367 sub_ymm)>;
5368
5369 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5370 (EXTRACT_SUBREG (v16i32
5371 (VPROLVDZrr
5372 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5373 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5374 sub_xmm)>;
5375 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5376 (EXTRACT_SUBREG (v16i32
5377 (VPROLVDZrr
5378 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5379 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5380 sub_ymm)>;
5381
5382 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5383 (EXTRACT_SUBREG (v8i64
5384 (VPROLQZri
5385 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5386 imm:$src2)), sub_xmm)>;
5387 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5388 (EXTRACT_SUBREG (v8i64
5389 (VPROLQZri
5390 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5391 imm:$src2)), sub_ymm)>;
5392
5393 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5394 (EXTRACT_SUBREG (v16i32
5395 (VPROLDZri
5396 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5397 imm:$src2)), sub_xmm)>;
5398 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5399 (EXTRACT_SUBREG (v16i32
5400 (VPROLDZri
5401 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5402 imm:$src2)), sub_ymm)>;
5403}
5404
5405// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5406let Predicates = [HasAVX512, NoVLX] in {
5407 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5408 (EXTRACT_SUBREG (v8i64
5409 (VPRORVQZrr
5410 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5411 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5412 sub_xmm)>;
5413 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5414 (EXTRACT_SUBREG (v8i64
5415 (VPRORVQZrr
5416 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5417 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5418 sub_ymm)>;
5419
5420 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5421 (EXTRACT_SUBREG (v16i32
5422 (VPRORVDZrr
5423 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5424 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5425 sub_xmm)>;
5426 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5427 (EXTRACT_SUBREG (v16i32
5428 (VPRORVDZrr
5429 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5430 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5431 sub_ymm)>;
5432
5433 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5434 (EXTRACT_SUBREG (v8i64
5435 (VPRORQZri
5436 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5437 imm:$src2)), sub_xmm)>;
5438 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5439 (EXTRACT_SUBREG (v8i64
5440 (VPRORQZri
5441 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5442 imm:$src2)), sub_ymm)>;
5443
5444 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5445 (EXTRACT_SUBREG (v16i32
5446 (VPRORDZri
5447 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5448 imm:$src2)), sub_xmm)>;
5449 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5450 (EXTRACT_SUBREG (v16i32
5451 (VPRORDZri
5452 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5453 imm:$src2)), sub_ymm)>;
5454}
5455
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005456//===-------------------------------------------------------------------===//
5457// 1-src variable permutation VPERMW/D/Q
5458//===-------------------------------------------------------------------===//
5459multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5460 AVX512VLVectorVTInfo _> {
5461 let Predicates = [HasAVX512] in
5462 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5463 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5464
5465 let Predicates = [HasAVX512, HasVLX] in
5466 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5467 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5468}
5469
5470multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5471 string OpcodeStr, SDNode OpNode,
5472 AVX512VLVectorVTInfo VTInfo> {
5473 let Predicates = [HasAVX512] in
5474 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5475 VTInfo.info512>,
5476 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5477 VTInfo.info512>, EVEX_V512;
5478 let Predicates = [HasAVX512, HasVLX] in
5479 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5480 VTInfo.info256>,
5481 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5482 VTInfo.info256>, EVEX_V256;
5483}
5484
Michael Zuckermand9cac592016-01-19 17:07:43 +00005485multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5486 Predicate prd, SDNode OpNode,
5487 AVX512VLVectorVTInfo _> {
5488 let Predicates = [prd] in
5489 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5490 EVEX_V512 ;
5491 let Predicates = [HasVLX, prd] in {
5492 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5493 EVEX_V256 ;
5494 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5495 EVEX_V128 ;
5496 }
5497}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005498
Michael Zuckermand9cac592016-01-19 17:07:43 +00005499defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5500 avx512vl_i16_info>, VEX_W;
5501defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5502 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005503
5504defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5505 avx512vl_i32_info>;
5506defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5507 avx512vl_i64_info>, VEX_W;
5508defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5509 avx512vl_f32_info>;
5510defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5511 avx512vl_f64_info>, VEX_W;
5512
5513defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5514 X86VPermi, avx512vl_i64_info>,
5515 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5516defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5517 X86VPermi, avx512vl_f64_info>,
5518 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005519//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005520// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005521//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005522
Igor Breger78741a12015-10-04 07:20:41 +00005523multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5524 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5525 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5526 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5527 "$src2, $src1", "$src1, $src2",
5528 (_.VT (OpNode _.RC:$src1,
5529 (Ctrl.VT Ctrl.RC:$src2)))>,
5530 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005531 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5532 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5533 "$src2, $src1", "$src1, $src2",
5534 (_.VT (OpNode
5535 _.RC:$src1,
5536 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5537 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5538 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5539 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5540 "${src2}"##_.BroadcastStr##", $src1",
5541 "$src1, ${src2}"##_.BroadcastStr,
5542 (_.VT (OpNode
5543 _.RC:$src1,
5544 (Ctrl.VT (X86VBroadcast
5545 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5546 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005547}
5548
5549multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5550 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5551 let Predicates = [HasAVX512] in {
5552 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5553 Ctrl.info512>, EVEX_V512;
5554 }
5555 let Predicates = [HasAVX512, HasVLX] in {
5556 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5557 Ctrl.info128>, EVEX_V128;
5558 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5559 Ctrl.info256>, EVEX_V256;
5560 }
5561}
5562
5563multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5564 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5565
5566 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5567 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5568 X86VPermilpi, _>,
5569 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005570}
5571
Craig Topper05948fb2016-08-02 05:11:15 +00005572let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005573defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5574 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005575let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005576defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5577 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005578//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005579// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5580//===----------------------------------------------------------------------===//
5581
5582defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005583 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005584 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5585defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005586 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005587defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005588 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005589
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005590multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5591 let Predicates = [HasBWI] in
5592 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5593
5594 let Predicates = [HasVLX, HasBWI] in {
5595 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5596 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5597 }
5598}
5599
5600defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5601
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005602//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005603// Move Low to High and High to Low packed FP Instructions
5604//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005605def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5606 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005607 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005608 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5609 IIC_SSE_MOV_LH>, EVEX_4V;
5610def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5611 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005612 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005613 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5614 IIC_SSE_MOV_LH>, EVEX_4V;
5615
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005616//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005617// VMOVHPS/PD VMOVLPS Instructions
5618// All patterns was taken from SSS implementation.
5619//===----------------------------------------------------------------------===//
5620multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5621 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005622 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005623 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5624 (ins _.RC:$src1, f64mem:$src2),
5625 !strconcat(OpcodeStr,
5626 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5627 [(set _.RC:$dst,
5628 (OpNode _.RC:$src1,
5629 (_.VT (bitconvert
5630 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5631 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005632}
5633
5634defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5635 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005636defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005637 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5638defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5639 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5640defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5641 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5642
5643let Predicates = [HasAVX512] in {
5644 // VMOVHPS patterns
5645 def : Pat<(X86Movlhps VR128X:$src1,
5646 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5647 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5648 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005649 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005650 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5651 // VMOVHPD patterns
5652 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005653 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5654 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5655 // VMOVLPS patterns
5656 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5657 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005658 // VMOVLPD patterns
5659 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5660 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005661 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5662 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5663 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5664}
5665
Igor Bregerb6b27af2015-11-10 07:09:07 +00005666def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5667 (ins f64mem:$dst, VR128X:$src),
5668 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005669 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005670 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5671 (bc_v2f64 (v4f32 VR128X:$src))),
5672 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5673 EVEX, EVEX_CD8<32, CD8VT2>;
5674def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5675 (ins f64mem:$dst, VR128X:$src),
5676 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005677 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005678 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5679 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5680 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5681def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5682 (ins f64mem:$dst, VR128X:$src),
5683 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005684 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005685 (iPTR 0))), addr:$dst)],
5686 IIC_SSE_MOV_LH>,
5687 EVEX, EVEX_CD8<32, CD8VT2>;
5688def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5689 (ins f64mem:$dst, VR128X:$src),
5690 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005691 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005692 (iPTR 0))), addr:$dst)],
5693 IIC_SSE_MOV_LH>,
5694 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005695
Igor Bregerb6b27af2015-11-10 07:09:07 +00005696let Predicates = [HasAVX512] in {
5697 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005698 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005699 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5700 (iPTR 0))), addr:$dst),
5701 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5702 // VMOVLPS patterns
5703 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5704 addr:$src1),
5705 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005706 // VMOVLPD patterns
5707 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5708 addr:$src1),
5709 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005710}
5711//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005712// FMA - Fused Multiply Operations
5713//
Adam Nemet26371ce2014-10-24 00:02:55 +00005714
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005715multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005716 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005717 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005718 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005719 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005720 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005721 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005722 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005723
Craig Toppere1cac152016-06-07 07:27:54 +00005724 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5725 (ins _.RC:$src2, _.MemOp:$src3),
5726 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005727 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005728 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005729
Craig Toppere1cac152016-06-07 07:27:54 +00005730 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5731 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5732 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5733 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005734 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005735 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005736 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005737 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005738}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005739
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005740multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005741 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005742 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005743 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005744 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5745 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005746 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005747 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005748}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005749
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005750multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005751 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5752 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005753 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005754 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5755 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5756 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005757 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005758 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005759 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005760 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005761 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005762 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005763 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005764}
5765
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005766multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005767 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005768 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005769 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005770 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005771 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005772}
5773
Craig Topperaf0b9922017-09-04 06:59:50 +00005774defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005775defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5776defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5777defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5778defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5779defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5780
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005781
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005782multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005783 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005784 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005785 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5786 (ins _.RC:$src2, _.RC:$src3),
5787 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005788 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005789 AVX512FMA3Base;
5790
Craig Toppere1cac152016-06-07 07:27:54 +00005791 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5792 (ins _.RC:$src2, _.MemOp:$src3),
5793 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005794 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005795 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005796
Craig Toppere1cac152016-06-07 07:27:54 +00005797 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5798 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5799 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5800 "$src2, ${src3}"##_.BroadcastStr,
5801 (_.VT (OpNode _.RC:$src2,
5802 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005803 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005804 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005805}
5806
5807multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005808 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005809 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005810 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5811 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5812 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005813 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
5814 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005815 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005816}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005817
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005818multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005819 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5820 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005821 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005822 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5823 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5824 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005825 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005826 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005827 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005828 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005829 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005830 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005831 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005832}
5833
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005834multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005835 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005836 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005837 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005838 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005839 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005840}
5841
Craig Topperaf0b9922017-09-04 06:59:50 +00005842defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005843defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5844defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5845defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5846defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5847defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5848
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005849multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005850 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005851 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005852 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005853 (ins _.RC:$src2, _.RC:$src3),
5854 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005855 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005856 AVX512FMA3Base;
5857
Craig Topper69e22782017-09-04 07:35:05 +00005858 // Pattern is 312 order so that the load is in a different place from the
5859 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005860 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005861 (ins _.RC:$src2, _.MemOp:$src3),
5862 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00005863 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005864 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005865
Craig Topper69e22782017-09-04 07:35:05 +00005866 // Pattern is 312 order so that the load is in a different place from the
5867 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005868 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005869 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5870 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5871 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00005872 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5873 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005874 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005875}
5876
5877multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005878 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005879 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005880 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005881 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5882 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005883 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
5884 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005885 AVX512FMA3Base, EVEX_B, EVEX_RC;
5886}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005887
5888multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005889 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5890 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005891 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005892 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5893 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5894 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005895 }
5896 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005897 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005898 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005899 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005900 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5901 }
5902}
5903
5904multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005905 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005906 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005907 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005908 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005909 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005910}
5911
Craig Topperaf0b9922017-09-04 06:59:50 +00005912defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005913defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5914defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5915defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5916defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5917defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005918
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005919// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00005920multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5921 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00005922 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00005923let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00005924 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5925 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00005926 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005927
Craig Toppere1cac152016-06-07 07:27:54 +00005928 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005929 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005930 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005931
5932 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5933 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00005934 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
5935 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00005936
Craig Toppereafdbec2016-08-13 06:48:41 +00005937 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005938 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5939 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5940 !strconcat(OpcodeStr,
5941 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00005942 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00005943 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5944 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5945 !strconcat(OpcodeStr,
5946 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5947 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005948 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00005949}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00005950}
Igor Breger15820b02015-07-01 13:24:28 +00005951
5952multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005953 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5954 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005955 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00005956 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00005957 // Operands for intrinsic are in 123 order to preserve passthu
5958 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00005959 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
5960 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005961 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005962 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005963 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005964 (i32 imm:$rc))),
5965 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5966 _.FRC:$src3))),
5967 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00005968 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00005969
Craig Topperb16598d2017-09-01 07:58:16 +00005970 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
5971 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
5972 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005973 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005974 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005975 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005976 (i32 imm:$rc))),
5977 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5978 _.FRC:$src1))),
5979 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00005980 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00005981
Craig Toppereec768b2017-09-06 03:35:58 +00005982 // One pattern is 312 order so that the load is in a different place from the
5983 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00005984 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00005985 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00005986 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005987 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00005988 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00005989 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5990 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00005991 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
5992 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00005993 }
Igor Breger15820b02015-07-01 13:24:28 +00005994}
5995
5996multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005997 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5998 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005999 let Predicates = [HasAVX512] in {
6000 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006001 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6002 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006003 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006004 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6005 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006006 }
6007}
6008
Craig Topperaf0b9922017-09-04 06:59:50 +00006009defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006010 X86FmaddRnds3>;
6011defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6012 X86FmsubRnds3>;
6013defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6014 X86FnmaddRnds1, X86FnmaddRnds3>;
6015defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6016 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006017
6018//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006019// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6020//===----------------------------------------------------------------------===//
6021let Constraints = "$src1 = $dst" in {
6022multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6023 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006024 // NOTE: The SDNode have the multiply operands first with the add last.
6025 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006026 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006027 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6028 (ins _.RC:$src2, _.RC:$src3),
6029 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006030 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006031 AVX512FMA3Base;
6032
Craig Toppere1cac152016-06-07 07:27:54 +00006033 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6034 (ins _.RC:$src2, _.MemOp:$src3),
6035 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006036 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006037 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006038
Craig Toppere1cac152016-06-07 07:27:54 +00006039 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6040 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6041 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6042 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006043 (OpNode _.RC:$src2,
6044 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6045 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006046 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006047 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006048}
6049} // Constraints = "$src1 = $dst"
6050
6051multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6052 AVX512VLVectorVTInfo _> {
6053 let Predicates = [HasIFMA] in {
6054 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6055 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6056 }
6057 let Predicates = [HasVLX, HasIFMA] in {
6058 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6059 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6060 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6061 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6062 }
6063}
6064
6065defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6066 avx512vl_i64_info>, VEX_W;
6067defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6068 avx512vl_i64_info>, VEX_W;
6069
6070//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006071// AVX-512 Scalar convert from sign integer to float/double
6072//===----------------------------------------------------------------------===//
6073
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006074multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6075 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6076 PatFrag ld_frag, string asm> {
6077 let hasSideEffects = 0 in {
6078 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6079 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006080 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006081 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006082 let mayLoad = 1 in
6083 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6084 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006085 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006086 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006087 } // hasSideEffects = 0
6088 let isCodeGenOnly = 1 in {
6089 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6090 (ins DstVT.RC:$src1, SrcRC:$src2),
6091 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6092 [(set DstVT.RC:$dst,
6093 (OpNode (DstVT.VT DstVT.RC:$src1),
6094 SrcRC:$src2,
6095 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6096
6097 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6098 (ins DstVT.RC:$src1, x86memop:$src2),
6099 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6100 [(set DstVT.RC:$dst,
6101 (OpNode (DstVT.VT DstVT.RC:$src1),
6102 (ld_frag addr:$src2),
6103 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6104 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006105}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006106
Igor Bregerabe4a792015-06-14 12:44:55 +00006107multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006108 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006109 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6110 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006111 !strconcat(asm,
6112 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006113 [(set DstVT.RC:$dst,
6114 (OpNode (DstVT.VT DstVT.RC:$src1),
6115 SrcRC:$src2,
6116 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6117}
6118
6119multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006120 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6121 PatFrag ld_frag, string asm> {
6122 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6123 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6124 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006125}
6126
Andrew Trick15a47742013-10-09 05:11:10 +00006127let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006128defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006129 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6130 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006131defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006132 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6133 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006134defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006135 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6136 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006137defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006138 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6139 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006140
Craig Topper8f85ad12016-11-14 02:46:58 +00006141def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6142 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6143def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6144 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6145
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6147 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6148def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006149 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006150def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6151 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6152def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006153 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006154
6155def : Pat<(f32 (sint_to_fp GR32:$src)),
6156 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6157def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006158 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006159def : Pat<(f64 (sint_to_fp GR32:$src)),
6160 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6161def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006162 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6163
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006164defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006165 v4f32x_info, i32mem, loadi32,
6166 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006167defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006168 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6169 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006170defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006171 i32mem, loadi32, "cvtusi2sd{l}">,
6172 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006173defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006174 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6175 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006176
Craig Topper8f85ad12016-11-14 02:46:58 +00006177def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6178 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6179def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6180 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6181
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006182def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6183 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6184def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6185 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6186def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6187 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6188def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6189 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6190
6191def : Pat<(f32 (uint_to_fp GR32:$src)),
6192 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6193def : Pat<(f32 (uint_to_fp GR64:$src)),
6194 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6195def : Pat<(f64 (uint_to_fp GR32:$src)),
6196 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6197def : Pat<(f64 (uint_to_fp GR64:$src)),
6198 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006199}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006200
6201//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006202// AVX-512 Scalar convert from float/double to integer
6203//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006204multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6205 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006206 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006207 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006208 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006209 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6210 EVEX, VEX_LIG;
6211 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6212 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006213 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006214 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006215 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006216 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006217 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006218 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006219 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006220 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006221 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006222}
Asaf Badouh2744d212015-09-20 14:31:19 +00006223
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006224// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006225defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006226 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006227 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006228defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006229 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006230 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006231defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006232 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006233 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006234defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006235 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006236 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006237defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006238 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006239 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006240defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006241 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006242 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006243defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006244 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006245 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006246defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006247 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006248 EVEX_CD8<64, CD8VT1>;
6249
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006250// The SSE version of these instructions are disabled for AVX512.
6251// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6252let Predicates = [HasAVX512] in {
6253 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006254 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006255 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6256 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006257 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006258 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006259 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6260 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006261 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006262 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006263 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6264 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006265 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006266 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006267 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6268 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006269} // HasAVX512
6270
Craig Topperac941b92016-09-25 16:33:53 +00006271let Predicates = [HasAVX512] in {
6272 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6273 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6274 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6275 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6276 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6277 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6278 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6279 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6280 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6281 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6282 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6283 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6284 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6285 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6286 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6287 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6288 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6289 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6290 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6291 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6292} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006293
Elad Cohen0c260102017-01-11 09:11:48 +00006294// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6295// which produce unnecessary vmovs{s,d} instructions
6296let Predicates = [HasAVX512] in {
6297def : Pat<(v4f32 (X86Movss
6298 (v4f32 VR128X:$dst),
6299 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6300 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6301
6302def : Pat<(v4f32 (X86Movss
6303 (v4f32 VR128X:$dst),
6304 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6305 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6306
6307def : Pat<(v2f64 (X86Movsd
6308 (v2f64 VR128X:$dst),
6309 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6310 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6311
6312def : Pat<(v2f64 (X86Movsd
6313 (v2f64 VR128X:$dst),
6314 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6315 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6316} // Predicates = [HasAVX512]
6317
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006318// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006319multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6320 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006321 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006322let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006323 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006324 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6325 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006326 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006327 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006328 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6329 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006330 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006331 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006332 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006333 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006334
Igor Bregerc59b3a22016-08-03 10:58:05 +00006335 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6336 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6337 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6338 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6339 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006340 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6341 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006342
Craig Toppere1cac152016-06-07 07:27:54 +00006343 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006344 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6345 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6346 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6347 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6348 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6349 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6350 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6351 (i32 FROUND_NO_EXC)))]>,
6352 EVEX,VEX_LIG , EVEX_B;
6353 let mayLoad = 1, hasSideEffects = 0 in
6354 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006355 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006356 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6357 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006358
Craig Toppere1cac152016-06-07 07:27:54 +00006359 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006360} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006361}
6362
Asaf Badouh2744d212015-09-20 14:31:19 +00006363
Igor Bregerc59b3a22016-08-03 10:58:05 +00006364defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6365 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006366 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006367defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6368 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006369 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006370defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6371 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006372 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006373defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6374 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006375 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6376
Igor Bregerc59b3a22016-08-03 10:58:05 +00006377defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6378 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006379 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006380defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6381 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006382 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006383defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6384 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006385 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006386defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6387 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006388 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6389let Predicates = [HasAVX512] in {
6390 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006391 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006392 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6393 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006394 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006395 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006396 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6397 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006398 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006399 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006400 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6401 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006402 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006403 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006404 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6405 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006406} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006407//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006408// AVX-512 Convert form float to double and back
6409//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006410multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6411 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006412 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006413 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006414 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006415 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006416 (_Src.VT _Src.RC:$src2),
6417 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006418 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006419 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006420 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006421 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006422 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006423 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006424 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006425 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006426
Craig Topperd2011e32017-02-25 18:43:42 +00006427 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6428 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6429 (ins _.FRC:$src1, _Src.FRC:$src2),
6430 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6431 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6432 let mayLoad = 1 in
6433 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6434 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6435 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6436 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6437 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006438}
6439
Asaf Badouh2744d212015-09-20 14:31:19 +00006440// Scalar Coversion with SAE - suppress all exceptions
6441multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6442 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006443 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006444 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006445 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006446 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006447 (_Src.VT _Src.RC:$src2),
6448 (i32 FROUND_NO_EXC)))>,
6449 EVEX_4V, VEX_LIG, EVEX_B;
6450}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006451
Asaf Badouh2744d212015-09-20 14:31:19 +00006452// Scalar Conversion with rounding control (RC)
6453multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6454 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006455 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006456 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006457 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006458 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006459 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6460 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6461 EVEX_B, EVEX_RC;
6462}
Craig Toppera02e3942016-09-23 06:24:43 +00006463multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006464 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006465 X86VectorVTInfo _dst> {
6466 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006467 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006468 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006469 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006470 }
6471}
6472
Craig Toppera02e3942016-09-23 06:24:43 +00006473multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006474 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006475 X86VectorVTInfo _dst> {
6476 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006477 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006478 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006479 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006480 }
6481}
Craig Toppera02e3942016-09-23 06:24:43 +00006482defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006483 X86froundRnd, f64x_info, f32x_info>,
6484 NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006485defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006486 X86fpextRnd,f32x_info, f64x_info >,
6487 NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006488
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006489def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006490 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006491 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006492def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006493 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006494 Requires<[HasAVX512]>;
6495
6496def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006497 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006498 Requires<[HasAVX512, OptForSize]>;
6499
Asaf Badouh2744d212015-09-20 14:31:19 +00006500def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006501 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006502 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006503
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006504def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006505 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006506 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006507
6508def : Pat<(v4f32 (X86Movss
6509 (v4f32 VR128X:$dst),
6510 (v4f32 (scalar_to_vector
6511 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006512 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006513 Requires<[HasAVX512]>;
6514
6515def : Pat<(v2f64 (X86Movsd
6516 (v2f64 VR128X:$dst),
6517 (v2f64 (scalar_to_vector
6518 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006519 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006520 Requires<[HasAVX512]>;
6521
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006522//===----------------------------------------------------------------------===//
6523// AVX-512 Vector convert from signed/unsigned integer to float/double
6524// and from float/double to signed/unsigned integer
6525//===----------------------------------------------------------------------===//
6526
6527multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6528 X86VectorVTInfo _Src, SDNode OpNode,
6529 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006530 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006531
6532 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6533 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6534 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6535
6536 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006537 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006538 (_.VT (OpNode (_Src.VT
6539 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6540
6541 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006542 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006543 "${src}"##Broadcast, "${src}"##Broadcast,
6544 (_.VT (OpNode (_Src.VT
6545 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6546 ))>, EVEX, EVEX_B;
6547}
6548// Coversion with SAE - suppress all exceptions
6549multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6550 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6551 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6552 (ins _Src.RC:$src), OpcodeStr,
6553 "{sae}, $src", "$src, {sae}",
6554 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6555 (i32 FROUND_NO_EXC)))>,
6556 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006557}
6558
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006559// Conversion with rounding control (RC)
6560multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6561 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6562 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6563 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6564 "$rc, $src", "$src, $rc",
6565 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6566 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006567}
6568
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006569// Extend Float to Double
6570multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6571 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006572 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006573 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6574 X86vfpextRnd>, EVEX_V512;
6575 }
6576 let Predicates = [HasVLX] in {
6577 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006578 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006579 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006580 EVEX_V256;
6581 }
6582}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006583
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006584// Truncate Double to Float
6585multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6586 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006587 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006588 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6589 X86vfproundRnd>, EVEX_V512;
6590 }
6591 let Predicates = [HasVLX] in {
6592 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6593 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006594 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006595 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006596
6597 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6598 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6599 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6600 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6601 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6602 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6603 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6604 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006605 }
6606}
6607
6608defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6609 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6610defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6611 PS, EVEX_CD8<32, CD8VH>;
6612
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006613def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6614 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006615
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006616let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006617 let AddedComplexity = 15 in
6618 def : Pat<(X86vzmovl (v2f64 (bitconvert
6619 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6620 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006621 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6622 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006623 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6624 (VCVTPS2PDZ256rm addr:$src)>;
6625}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006626
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006627// Convert Signed/Unsigned Doubleword to Double
6628multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6629 SDNode OpNode128> {
6630 // No rounding in this op
6631 let Predicates = [HasAVX512] in
6632 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6633 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006634
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006635 let Predicates = [HasVLX] in {
6636 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006637 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006638 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6639 EVEX_V256;
6640 }
6641}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006642
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006643// Convert Signed/Unsigned Doubleword to Float
6644multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6645 SDNode OpNodeRnd> {
6646 let Predicates = [HasAVX512] in
6647 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6648 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6649 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006650
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006651 let Predicates = [HasVLX] in {
6652 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6653 EVEX_V128;
6654 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6655 EVEX_V256;
6656 }
6657}
6658
6659// Convert Float to Signed/Unsigned Doubleword with truncation
6660multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6661 SDNode OpNode, SDNode OpNodeRnd> {
6662 let Predicates = [HasAVX512] in {
6663 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6664 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6665 OpNodeRnd>, EVEX_V512;
6666 }
6667 let Predicates = [HasVLX] in {
6668 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6669 EVEX_V128;
6670 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6671 EVEX_V256;
6672 }
6673}
6674
6675// Convert Float to Signed/Unsigned Doubleword
6676multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6677 SDNode OpNode, SDNode OpNodeRnd> {
6678 let Predicates = [HasAVX512] in {
6679 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6680 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6681 OpNodeRnd>, EVEX_V512;
6682 }
6683 let Predicates = [HasVLX] in {
6684 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6685 EVEX_V128;
6686 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6687 EVEX_V256;
6688 }
6689}
6690
6691// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006692multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6693 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006694 let Predicates = [HasAVX512] in {
6695 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6696 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6697 OpNodeRnd>, EVEX_V512;
6698 }
6699 let Predicates = [HasVLX] in {
6700 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006701 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006702 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6703 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006704 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6705 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006706 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6707 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006708
6709 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6710 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6711 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6712 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6713 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6714 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6715 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6716 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006717 }
6718}
6719
6720// Convert Double to Signed/Unsigned Doubleword
6721multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6722 SDNode OpNode, SDNode OpNodeRnd> {
6723 let Predicates = [HasAVX512] in {
6724 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6725 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6726 OpNodeRnd>, EVEX_V512;
6727 }
6728 let Predicates = [HasVLX] in {
6729 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6730 // memory forms of these instructions in Asm Parcer. They have the same
6731 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6732 // due to the same reason.
6733 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6734 "{1to2}", "{x}">, EVEX_V128;
6735 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6736 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006737
6738 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6739 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6740 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6741 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6742 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6743 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6744 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6745 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006746 }
6747}
6748
6749// Convert Double to Signed/Unsigned Quardword
6750multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6751 SDNode OpNode, SDNode OpNodeRnd> {
6752 let Predicates = [HasDQI] in {
6753 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6754 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6755 OpNodeRnd>, EVEX_V512;
6756 }
6757 let Predicates = [HasDQI, HasVLX] in {
6758 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6759 EVEX_V128;
6760 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6761 EVEX_V256;
6762 }
6763}
6764
6765// Convert Double to Signed/Unsigned Quardword with truncation
6766multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6767 SDNode OpNode, SDNode OpNodeRnd> {
6768 let Predicates = [HasDQI] in {
6769 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6770 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6771 OpNodeRnd>, EVEX_V512;
6772 }
6773 let Predicates = [HasDQI, HasVLX] in {
6774 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6775 EVEX_V128;
6776 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6777 EVEX_V256;
6778 }
6779}
6780
6781// Convert Signed/Unsigned Quardword to Double
6782multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6783 SDNode OpNode, SDNode OpNodeRnd> {
6784 let Predicates = [HasDQI] in {
6785 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6786 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6787 OpNodeRnd>, EVEX_V512;
6788 }
6789 let Predicates = [HasDQI, HasVLX] in {
6790 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6791 EVEX_V128;
6792 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6793 EVEX_V256;
6794 }
6795}
6796
6797// Convert Float to Signed/Unsigned Quardword
6798multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6799 SDNode OpNode, SDNode OpNodeRnd> {
6800 let Predicates = [HasDQI] in {
6801 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6802 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6803 OpNodeRnd>, EVEX_V512;
6804 }
6805 let Predicates = [HasDQI, HasVLX] in {
6806 // Explicitly specified broadcast string, since we take only 2 elements
6807 // from v4f32x_info source
6808 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006809 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006810 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6811 EVEX_V256;
6812 }
6813}
6814
6815// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006816multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6817 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006818 let Predicates = [HasDQI] in {
6819 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6820 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6821 OpNodeRnd>, EVEX_V512;
6822 }
6823 let Predicates = [HasDQI, HasVLX] in {
6824 // Explicitly specified broadcast string, since we take only 2 elements
6825 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006826 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006827 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006828 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6829 EVEX_V256;
6830 }
6831}
6832
6833// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006834multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6835 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006836 let Predicates = [HasDQI] in {
6837 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6838 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6839 OpNodeRnd>, EVEX_V512;
6840 }
6841 let Predicates = [HasDQI, HasVLX] in {
6842 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6843 // memory forms of these instructions in Asm Parcer. They have the same
6844 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6845 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006846 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006847 "{1to2}", "{x}">, EVEX_V128;
6848 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6849 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006850
6851 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6852 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6853 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6854 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6855 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6856 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6857 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6858 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006859 }
6860}
6861
Simon Pilgrima3af7962016-11-24 12:13:46 +00006862defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006863 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006864
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006865defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6866 X86VSintToFpRnd>,
6867 PS, EVEX_CD8<32, CD8VF>;
6868
6869defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006870 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006871 XS, EVEX_CD8<32, CD8VF>;
6872
Simon Pilgrima3af7962016-11-24 12:13:46 +00006873defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006874 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006875 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6876
6877defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006878 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006879 EVEX_CD8<32, CD8VF>;
6880
Craig Topperf334ac192016-11-09 07:48:51 +00006881defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006882 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006883 EVEX_CD8<64, CD8VF>;
6884
Simon Pilgrima3af7962016-11-24 12:13:46 +00006885defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006886 XS, EVEX_CD8<32, CD8VH>;
6887
6888defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6889 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006890 EVEX_CD8<32, CD8VF>;
6891
Craig Topper19e04b62016-05-19 06:13:58 +00006892defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6893 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006894
Craig Topper19e04b62016-05-19 06:13:58 +00006895defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6896 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006897 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006898
Craig Topper19e04b62016-05-19 06:13:58 +00006899defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6900 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006901 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006902defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6903 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006904 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006905
Craig Topper19e04b62016-05-19 06:13:58 +00006906defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6907 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006908 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006909
Craig Topper19e04b62016-05-19 06:13:58 +00006910defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6911 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006912
Craig Topper19e04b62016-05-19 06:13:58 +00006913defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6914 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006915 PD, EVEX_CD8<64, CD8VF>;
6916
Craig Topper19e04b62016-05-19 06:13:58 +00006917defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6918 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006919
6920defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006921 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006922 PD, EVEX_CD8<64, CD8VF>;
6923
Craig Toppera39b6502016-12-10 06:02:48 +00006924defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006925 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006926
6927defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006928 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006929 PD, EVEX_CD8<64, CD8VF>;
6930
Craig Toppera39b6502016-12-10 06:02:48 +00006931defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006932 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006933
6934defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006935 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006936
6937defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006938 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006939
Simon Pilgrima3af7962016-11-24 12:13:46 +00006940defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006941 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006942
Simon Pilgrima3af7962016-11-24 12:13:46 +00006943defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006944 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006945
Craig Toppere38c57a2015-11-27 05:44:02 +00006946let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006947def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006948 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006949 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6950 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006951
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006952def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6953 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006954 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6955 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006956
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006957def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6958 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006959 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6960 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006961
Simon Pilgrima3af7962016-11-24 12:13:46 +00006962def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006963 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6964 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6965 VR128X:$src, sub_xmm)))), sub_xmm)>;
6966
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006967def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6968 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006969 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6970 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006971
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006972def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6973 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006974 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6975 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006976
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006977def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6978 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006979 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6980 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006981
Simon Pilgrima3af7962016-11-24 12:13:46 +00006982def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006983 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6984 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6985 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006986}
6987
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006988let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006989 let AddedComplexity = 15 in {
6990 def : Pat<(X86vzmovl (v2i64 (bitconvert
6991 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006992 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006993 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6994 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006995 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006996 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006997 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006998 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006999 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007000 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007001 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007002 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007003}
7004
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007005let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007006 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007007 (VCVTPD2PSZrm addr:$src)>;
7008 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7009 (VCVTPS2PDZrm addr:$src)>;
7010}
7011
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007012let Predicates = [HasDQI, HasVLX] in {
7013 let AddedComplexity = 15 in {
7014 def : Pat<(X86vzmovl (v2f64 (bitconvert
7015 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007016 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007017 def : Pat<(X86vzmovl (v2f64 (bitconvert
7018 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007019 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007020 }
7021}
7022
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007023let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007024def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7025 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7026 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7027 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7028
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007029def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7030 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7031 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7032 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7033
7034def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7035 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7036 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7037 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7038
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007039def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7040 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7041 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7042 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7043
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007044def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7045 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7046 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7047 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7048
7049def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7050 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7051 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7052 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7053
7054def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7055 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7056 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7057 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7058
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007059def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7060 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7061 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7062 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7063
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007064def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7065 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7066 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7067 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7068
7069def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7070 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7071 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7072 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7073
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007074def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7075 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7076 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7077 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7078
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007079def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7080 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7081 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7082 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7083}
7084
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007085//===----------------------------------------------------------------------===//
7086// Half precision conversion instructions
7087//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007088multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007089 X86MemOperand x86memop, PatFrag ld_frag> {
7090 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7091 "vcvtph2ps", "$src", "$src",
7092 (X86cvtph2ps (_src.VT _src.RC:$src),
7093 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007094 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7095 "vcvtph2ps", "$src", "$src",
7096 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7097 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007098}
7099
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007100multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007101 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7102 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7103 (X86cvtph2ps (_src.VT _src.RC:$src),
7104 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7105
7106}
7107
7108let Predicates = [HasAVX512] in {
7109 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007110 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007111 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7112 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007113 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007114 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7115 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7116 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7117 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007118}
7119
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007120multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007121 X86MemOperand x86memop> {
7122 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007123 (ins _src.RC:$src1, i32u8imm:$src2),
7124 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007125 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007126 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00007127 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007128 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7129 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7130 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7131 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007132 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007133 addr:$dst)]>;
7134 let hasSideEffects = 0, mayStore = 1 in
7135 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7136 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7137 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7138 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007139}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007140multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007141 let hasSideEffects = 0 in
7142 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7143 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007144 (ins _src.RC:$src1, i32u8imm:$src2),
7145 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007146 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007147}
7148let Predicates = [HasAVX512] in {
7149 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7150 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7151 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7152 let Predicates = [HasVLX] in {
7153 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7154 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007155 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007156 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7157 }
7158}
Asaf Badouh2489f352015-12-02 08:17:51 +00007159
Craig Topper9820e342016-09-20 05:44:47 +00007160// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007161let Predicates = [HasVLX] in {
7162 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7163 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7164 // configurations we support (the default). However, falling back to MXCSR is
7165 // more consistent with other instructions, which are always controlled by it.
7166 // It's encoded as 0b100.
7167 def : Pat<(fp_to_f16 FR32X:$src),
7168 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7169 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7170
7171 def : Pat<(f16_to_fp GR16:$src),
7172 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7173 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7174
7175 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7176 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7177 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7178}
7179
Craig Topper9820e342016-09-20 05:44:47 +00007180// Patterns for matching float to half-float conversion when AVX512 is supported
7181// but F16C isn't. In that case we have to use 512-bit vectors.
7182let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7183 def : Pat<(fp_to_f16 FR32X:$src),
7184 (i16 (EXTRACT_SUBREG
7185 (VMOVPDI2DIZrr
7186 (v8i16 (EXTRACT_SUBREG
7187 (VCVTPS2PHZrr
7188 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7189 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7190 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7191
7192 def : Pat<(f16_to_fp GR16:$src),
7193 (f32 (COPY_TO_REGCLASS
7194 (v4f32 (EXTRACT_SUBREG
7195 (VCVTPH2PSZrr
7196 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7197 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7198 sub_xmm)), sub_xmm)), FR32X))>;
7199
7200 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7201 (f32 (COPY_TO_REGCLASS
7202 (v4f32 (EXTRACT_SUBREG
7203 (VCVTPH2PSZrr
7204 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7205 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7206 sub_xmm), 4)), sub_xmm)), FR32X))>;
7207}
7208
Asaf Badouh2489f352015-12-02 08:17:51 +00007209// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007210multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007211 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007212 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007213 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7214 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007215 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007216 Sched<[WriteFAdd]>;
7217}
7218
7219let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007220 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007221 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007222 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007223 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007224 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007225 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007226 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007227 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7228}
7229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007230let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7231 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007232 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007233 EVEX_CD8<32, CD8VT1>;
7234 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007235 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007236 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7237 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007238 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007239 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007240 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007241 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007242 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007243 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7244 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007245 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007246 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7247 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007248 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007249 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7250 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007251 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007252
Ayman Musa02f95332017-01-04 08:21:54 +00007253 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7254 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007255 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007256 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7257 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007258 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7259 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007260}
Michael Liao5bf95782014-12-04 05:20:33 +00007261
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007262/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007263multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7264 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007265 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007266 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7267 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7268 "$src2, $src1", "$src1, $src2",
7269 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007270 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007271 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007272 "$src2, $src1", "$src1, $src2",
7273 (OpNode (_.VT _.RC:$src1),
7274 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007275}
7276}
7277
Asaf Badouheaf2da12015-09-21 10:23:53 +00007278defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007279 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007280defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007281 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007282defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007283 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007284defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007285 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007286
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007287/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7288multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007289 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007290 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007291 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7292 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7293 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007294 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7295 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7296 (OpNode (_.FloatVT
7297 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7298 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7299 (ins _.ScalarMemOp:$src), OpcodeStr,
7300 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7301 (OpNode (_.FloatVT
7302 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7303 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007304 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007305}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007306
7307multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7308 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7309 EVEX_V512, EVEX_CD8<32, CD8VF>;
7310 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7311 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7312
7313 // Define only if AVX512VL feature is present.
7314 let Predicates = [HasVLX] in {
7315 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7316 OpNode, v4f32x_info>,
7317 EVEX_V128, EVEX_CD8<32, CD8VF>;
7318 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7319 OpNode, v8f32x_info>,
7320 EVEX_V256, EVEX_CD8<32, CD8VF>;
7321 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7322 OpNode, v2f64x_info>,
7323 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7324 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7325 OpNode, v4f64x_info>,
7326 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7327 }
7328}
7329
7330defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7331defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007332
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007333/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007334multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7335 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007336 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007337 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7338 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7339 "$src2, $src1", "$src1, $src2",
7340 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7341 (i32 FROUND_CURRENT))>;
7342
7343 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7344 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007345 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007346 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007347 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007348
7349 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007350 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007351 "$src2, $src1", "$src1, $src2",
7352 (OpNode (_.VT _.RC:$src1),
7353 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7354 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007355 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007356}
7357
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007358multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7359 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7360 EVEX_CD8<32, CD8VT1>;
7361 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7362 EVEX_CD8<64, CD8VT1>, VEX_W;
7363}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007364
Craig Toppere1cac152016-06-07 07:27:54 +00007365let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007366 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7367 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7368}
Igor Breger8352a0d2015-07-28 06:53:28 +00007369
7370defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007371/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007372
7373multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7374 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007375 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007376 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7377 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7378 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7379
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007380 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7381 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7382 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007383 (bitconvert (_.LdFrag addr:$src))),
7384 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007385
7386 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007387 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007388 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007389 (OpNode (_.FloatVT
7390 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7391 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007392 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007393}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007394multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7395 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007396 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007397 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7398 (ins _.RC:$src), OpcodeStr,
7399 "{sae}, $src", "$src, {sae}",
7400 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7401}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007402
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007403multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7404 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007405 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7406 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007407 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007408 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7409 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007410}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007411
Asaf Badouh402ebb32015-06-03 13:41:48 +00007412multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7413 SDNode OpNode> {
7414 // Define only if AVX512VL feature is present.
7415 let Predicates = [HasVLX] in {
7416 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7417 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7418 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7419 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7420 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7421 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7422 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7423 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7424 }
7425}
Craig Toppere1cac152016-06-07 07:27:54 +00007426let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007427
Asaf Badouh402ebb32015-06-03 13:41:48 +00007428 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7429 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7430 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7431}
7432defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7433 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7434
7435multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7436 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007437 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007438 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7439 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7440 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7441 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007442}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007443
Robert Khasanoveb126392014-10-28 18:15:20 +00007444multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7445 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007446 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007447 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007448 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7449 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007450 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7451 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7452 (OpNode (_.FloatVT
7453 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007454
Craig Toppere1cac152016-06-07 07:27:54 +00007455 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7456 (ins _.ScalarMemOp:$src), OpcodeStr,
7457 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7458 (OpNode (_.FloatVT
7459 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7460 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007461 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007462}
7463
Robert Khasanoveb126392014-10-28 18:15:20 +00007464multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7465 SDNode OpNode> {
7466 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7467 v16f32_info>,
7468 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7469 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7470 v8f64_info>,
7471 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7472 // Define only if AVX512VL feature is present.
7473 let Predicates = [HasVLX] in {
7474 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7475 OpNode, v4f32x_info>,
7476 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7477 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7478 OpNode, v8f32x_info>,
7479 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7480 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7481 OpNode, v2f64x_info>,
7482 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7483 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7484 OpNode, v4f64x_info>,
7485 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7486 }
7487}
7488
Asaf Badouh402ebb32015-06-03 13:41:48 +00007489multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7490 SDNode OpNodeRnd> {
7491 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7492 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7493 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7494 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7495}
7496
Igor Breger4c4cd782015-09-20 09:13:41 +00007497multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7498 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007499 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007500 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7501 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7502 "$src2, $src1", "$src1, $src2",
7503 (OpNodeRnd (_.VT _.RC:$src1),
7504 (_.VT _.RC:$src2),
7505 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007506 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7507 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7508 "$src2, $src1", "$src1, $src2",
7509 (OpNodeRnd (_.VT _.RC:$src1),
7510 (_.VT (scalar_to_vector
7511 (_.ScalarLdFrag addr:$src2))),
7512 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007513
7514 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7515 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7516 "$rc, $src2, $src1", "$src1, $src2, $rc",
7517 (OpNodeRnd (_.VT _.RC:$src1),
7518 (_.VT _.RC:$src2),
7519 (i32 imm:$rc))>,
7520 EVEX_B, EVEX_RC;
7521
Craig Toppere1cac152016-06-07 07:27:54 +00007522 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007523 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007524 (ins _.FRC:$src1, _.FRC:$src2),
7525 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7526
7527 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007528 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007529 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7530 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7531 }
Craig Topper176f3312017-02-25 19:18:11 +00007532 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007533
7534 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7535 (!cast<Instruction>(NAME#SUFF#Zr)
7536 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7537
7538 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7539 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007540 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007541}
7542
7543multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7544 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007545 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS,
7546 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007547 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007548 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
7549 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007550}
7551
Asaf Badouh402ebb32015-06-03 13:41:48 +00007552defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7553 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007554
Igor Breger4c4cd782015-09-20 09:13:41 +00007555defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007556
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007557let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007558 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007559 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007560 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007561 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007562 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007563 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007564 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007565 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007566 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007567 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007568}
7569
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007570multiclass
7571avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007572
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007573 let ExeDomain = _.ExeDomain in {
7574 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7575 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7576 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007577 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007578 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7579
7580 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7581 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007582 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7583 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007584 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007585
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007586 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007587 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7588 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007589 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007590 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007591 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7592 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7593 }
7594 let Predicates = [HasAVX512] in {
7595 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7596 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007597 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007598 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7599 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007600 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007601 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7602 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007603 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007604 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7605 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7606 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7607 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7608 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7609 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7610
7611 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7612 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007613 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007614 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7615 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007616 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007617 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7618 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007619 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007620 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7621 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7622 addr:$src, (i32 0x4))), _.FRC)>;
7623 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7624 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7625 addr:$src, (i32 0xc))), _.FRC)>;
7626 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007627}
7628
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007629defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7630 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007631
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007632defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7633 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007634
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007635//-------------------------------------------------
7636// Integer truncate and extend operations
7637//-------------------------------------------------
7638
Igor Breger074a64e2015-07-24 17:24:15 +00007639multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7640 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7641 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007642 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007643 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7644 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7645 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7646 EVEX, T8XS;
7647
Craig Topper52e2e832016-07-22 05:46:44 +00007648 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7649 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007650 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7651 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007652 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007653 []>, EVEX;
7654
Igor Breger074a64e2015-07-24 17:24:15 +00007655 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7656 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007657 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007658 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007659 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007660}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007661
Igor Breger074a64e2015-07-24 17:24:15 +00007662multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7663 X86VectorVTInfo DestInfo,
7664 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007665
Igor Breger074a64e2015-07-24 17:24:15 +00007666 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7667 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7668 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007669
Igor Breger074a64e2015-07-24 17:24:15 +00007670 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7671 (SrcInfo.VT SrcInfo.RC:$src)),
7672 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7673 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7674}
7675
Igor Breger074a64e2015-07-24 17:24:15 +00007676multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7677 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7678 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7679 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7680 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7681 Predicate prd = HasAVX512>{
7682
7683 let Predicates = [HasVLX, prd] in {
7684 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7685 DestInfoZ128, x86memopZ128>,
7686 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7687 truncFrag, mtruncFrag>, EVEX_V128;
7688
7689 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7690 DestInfoZ256, x86memopZ256>,
7691 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7692 truncFrag, mtruncFrag>, EVEX_V256;
7693 }
7694 let Predicates = [prd] in
7695 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7696 DestInfoZ, x86memopZ>,
7697 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7698 truncFrag, mtruncFrag>, EVEX_V512;
7699}
7700
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007701multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7702 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007703 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7704 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007705 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007706}
7707
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007708multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7709 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007710 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7711 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007712 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007713}
7714
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007715multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7716 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007717 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7718 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007719 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007720}
7721
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007722multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7723 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007724 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7725 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007726 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007727}
7728
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007729multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7730 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007731 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7732 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007733 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007734}
7735
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007736multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7737 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007738 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7739 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007740 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007741}
7742
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007743defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7744 truncstorevi8, masked_truncstorevi8>;
7745defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7746 truncstore_s_vi8, masked_truncstore_s_vi8>;
7747defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7748 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007749
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007750defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7751 truncstorevi16, masked_truncstorevi16>;
7752defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7753 truncstore_s_vi16, masked_truncstore_s_vi16>;
7754defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7755 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007756
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007757defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7758 truncstorevi32, masked_truncstorevi32>;
7759defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7760 truncstore_s_vi32, masked_truncstore_s_vi32>;
7761defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7762 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007763
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007764defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7765 truncstorevi8, masked_truncstorevi8>;
7766defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7767 truncstore_s_vi8, masked_truncstore_s_vi8>;
7768defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7769 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007770
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007771defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7772 truncstorevi16, masked_truncstorevi16>;
7773defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7774 truncstore_s_vi16, masked_truncstore_s_vi16>;
7775defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7776 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007777
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007778defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7779 truncstorevi8, masked_truncstorevi8>;
7780defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7781 truncstore_s_vi8, masked_truncstore_s_vi8>;
7782defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7783 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007784
Zvi Rackover25799d92017-09-07 07:40:34 +00007785def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
7786 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7787def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
7788 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7789
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007790let Predicates = [HasAVX512, NoVLX] in {
7791def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7792 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007793 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007794 VR256X:$src, sub_ymm)))), sub_xmm))>;
7795def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7796 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007797 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007798 VR256X:$src, sub_ymm)))), sub_xmm))>;
7799}
7800
7801let Predicates = [HasBWI, NoVLX] in {
7802def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007803 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007804 VR256X:$src, sub_ymm))), sub_xmm))>;
7805}
7806
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007807multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007808 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007809 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007810 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007811 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7812 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7813 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7814 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007815
Craig Toppere1cac152016-06-07 07:27:54 +00007816 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7817 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7818 (DestInfo.VT (LdFrag addr:$src))>,
7819 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007820 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007821}
7822
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007823multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007824 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007825 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7826 let Predicates = [HasVLX, HasBWI] in {
7827 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007828 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007829 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007830
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007831 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007832 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007833 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7834 }
7835 let Predicates = [HasBWI] in {
7836 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007837 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007838 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7839 }
7840}
7841
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007842multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007843 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007844 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7845 let Predicates = [HasVLX, HasAVX512] in {
7846 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007847 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007848 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7849
7850 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007851 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007852 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7853 }
7854 let Predicates = [HasAVX512] in {
7855 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007856 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007857 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7858 }
7859}
7860
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007861multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007862 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007863 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7864 let Predicates = [HasVLX, HasAVX512] in {
7865 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007866 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007867 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7868
7869 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007870 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007871 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7872 }
7873 let Predicates = [HasAVX512] in {
7874 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007875 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007876 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7877 }
7878}
7879
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007880multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007881 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007882 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7883 let Predicates = [HasVLX, HasAVX512] in {
7884 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007885 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007886 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7887
7888 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007889 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007890 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7891 }
7892 let Predicates = [HasAVX512] in {
7893 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007894 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007895 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7896 }
7897}
7898
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007899multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007900 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007901 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7902 let Predicates = [HasVLX, HasAVX512] in {
7903 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007904 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007905 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7906
7907 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007908 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007909 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7910 }
7911 let Predicates = [HasAVX512] in {
7912 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007913 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007914 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7915 }
7916}
7917
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007918multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007919 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007920 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7921
7922 let Predicates = [HasVLX, HasAVX512] in {
7923 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007924 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007925 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7926
7927 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007928 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007929 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7930 }
7931 let Predicates = [HasAVX512] in {
7932 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007933 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007934 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7935 }
7936}
7937
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007938defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7939defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7940defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7941defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7942defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7943defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007944
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007945defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7946defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7947defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7948defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7949defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7950defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007951
Igor Breger2ba64ab2016-05-22 10:21:04 +00007952// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007953multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7954 X86VectorVTInfo From, PatFrag LdFrag> {
7955 def : Pat<(To.VT (LdFrag addr:$src)),
7956 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7957 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7958 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7959 To.KRC:$mask, addr:$src)>;
7960 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7961 To.ImmAllZerosV)),
7962 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7963 addr:$src)>;
7964}
7965
7966let Predicates = [HasVLX, HasBWI] in {
7967 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7968 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7969}
7970let Predicates = [HasBWI] in {
7971 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7972}
7973let Predicates = [HasVLX, HasAVX512] in {
7974 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7975 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7976 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7977 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7978 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7979 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7980 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7981 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7982 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7983 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7984}
7985let Predicates = [HasAVX512] in {
7986 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7987 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7988 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7989 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7990 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7991}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007992
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007993multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
7994 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00007995 // 128-bit patterns
7996 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007997 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007998 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007999 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008000 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008001 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008002 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008003 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008004 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008005 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008006 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8007 }
8008 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008009 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008010 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008011 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008012 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008013 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008014 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008015 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008016 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8017
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008018 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008019 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008020 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008021 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008022 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008023 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008024 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008025 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8026
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008027 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008028 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008029 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008030 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008031 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008032 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008033 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008034 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008035 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008036 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8037
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008038 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008039 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008040 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008041 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008042 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008043 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008044 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008045 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8046
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008047 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008048 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008049 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008050 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008051 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008052 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008053 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008054 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008055 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008056 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8057 }
8058 // 256-bit patterns
8059 let Predicates = [HasVLX, HasBWI] in {
8060 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8061 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8062 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8063 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8064 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8065 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8066 }
8067 let Predicates = [HasVLX] in {
8068 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8069 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8070 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8071 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8072 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8073 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8074 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8075 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8076
8077 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8078 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8079 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8080 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8081 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8082 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8083 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8084 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8085
8086 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8087 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8088 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8089 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8090 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8091 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8092
8093 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8094 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8095 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8096 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8097 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8098 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8099 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8100 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8101
8102 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8103 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8104 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8105 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8106 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8107 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8108 }
8109 // 512-bit patterns
8110 let Predicates = [HasBWI] in {
8111 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8112 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8113 }
8114 let Predicates = [HasAVX512] in {
8115 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8116 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8117
8118 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8119 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008120 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8121 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008122
8123 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8124 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8125
8126 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8127 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8128
8129 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8130 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8131 }
8132}
8133
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008134defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8135defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008136
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008137//===----------------------------------------------------------------------===//
8138// GATHER - SCATTER Operations
8139
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008140multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8141 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008142 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8143 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008144 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8145 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008146 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008147 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008148 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8149 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8150 vectoraddr:$src2))]>, EVEX, EVEX_K,
8151 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008152}
Cameron McInally45325962014-03-26 13:50:50 +00008153
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008154multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8155 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8156 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008157 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008158 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008159 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008160let Predicates = [HasVLX] in {
8161 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008162 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008163 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008164 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008165 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008166 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008167 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008168 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008169}
Cameron McInally45325962014-03-26 13:50:50 +00008170}
8171
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008172multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8173 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008174 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008175 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008176 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008177 mgatherv8i64>, EVEX_V512;
8178let Predicates = [HasVLX] in {
8179 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008180 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008181 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008182 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008183 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008184 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008185 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008186 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008187}
Cameron McInally45325962014-03-26 13:50:50 +00008188}
Michael Liao5bf95782014-12-04 05:20:33 +00008189
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008190
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008191defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8192 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8193
8194defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8195 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008196
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008197multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8198 X86MemOperand memop, PatFrag ScatterNode> {
8199
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008200let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008201
8202 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8203 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008204 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008205 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8206 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8207 _.KRCWM:$mask, vectoraddr:$dst))]>,
8208 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008209}
8210
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008211multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8212 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8213 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008214 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008215 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008216 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008217let Predicates = [HasVLX] in {
8218 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008219 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008220 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008221 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008222 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008223 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008224 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008225 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008226}
Cameron McInally45325962014-03-26 13:50:50 +00008227}
8228
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008229multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8230 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008231 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008232 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008233 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008234 mscatterv8i64>, EVEX_V512;
8235let Predicates = [HasVLX] in {
8236 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008237 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008238 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008239 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008240 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008241 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008242 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8243 vx64xmem, mscatterv2i64>, EVEX_V128;
8244}
Cameron McInally45325962014-03-26 13:50:50 +00008245}
8246
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008247defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8248 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008249
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008250defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8251 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008252
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008253// prefetch
8254multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8255 RegisterClass KRC, X86MemOperand memop> {
8256 let Predicates = [HasPFI], hasSideEffects = 1 in
8257 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008258 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008259 []>, EVEX, EVEX_K;
8260}
8261
8262defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008263 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008264
8265defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008266 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008267
8268defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008269 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008270
8271defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008272 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008273
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008274defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008275 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008276
8277defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008278 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008279
8280defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008281 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008282
8283defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008284 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008285
8286defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008287 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008288
8289defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008290 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008291
8292defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008293 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008294
8295defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008296 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008297
8298defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008299 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008300
8301defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008302 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008303
8304defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008305 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008306
8307defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008308 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008309
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008310// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008311def v64i1sextv64i8 : PatLeaf<(v64i8
8312 (X86vsext
8313 (v64i1 (X86pcmpgtm
8314 (bc_v64i8 (v16i32 immAllZerosV)),
8315 VR512:$src))))>;
8316def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8317def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8318def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008319
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008320multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008321def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008322 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008323 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8324}
Michael Liao5bf95782014-12-04 05:20:33 +00008325
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008326// Use 512bit version to implement 128/256 bit in case NoVLX.
8327multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8328 X86VectorVTInfo _> {
8329
8330 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8331 (X86Info.VT (EXTRACT_SUBREG
8332 (_.VT (!cast<Instruction>(NAME#"Zrr")
8333 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8334 X86Info.SubRegIdx))>;
8335}
8336
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008337multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8338 string OpcodeStr, Predicate prd> {
8339let Predicates = [prd] in
8340 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8341
8342 let Predicates = [prd, HasVLX] in {
8343 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8344 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8345 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008346let Predicates = [prd, NoVLX] in {
8347 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8348 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8349 }
8350
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008351}
8352
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008353defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8354defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8355defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8356defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008357
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008358multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008359 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8360 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8361 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8362}
8363
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008364// Use 512bit version to implement 128/256 bit in case NoVLX.
8365multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008366 X86VectorVTInfo _> {
8367
8368 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8369 (_.KVT (COPY_TO_REGCLASS
8370 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008371 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008372 _.RC:$src, _.SubRegIdx)),
8373 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008374}
8375
8376multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008377 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8378 let Predicates = [prd] in
8379 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8380 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008381
8382 let Predicates = [prd, HasVLX] in {
8383 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008384 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008385 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008386 EVEX_V128;
8387 }
8388 let Predicates = [prd, NoVLX] in {
8389 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8390 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008391 }
8392}
8393
8394defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8395 avx512vl_i8_info, HasBWI>;
8396defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8397 avx512vl_i16_info, HasBWI>, VEX_W;
8398defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8399 avx512vl_i32_info, HasDQI>;
8400defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8401 avx512vl_i64_info, HasDQI>, VEX_W;
8402
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008403//===----------------------------------------------------------------------===//
8404// AVX-512 - COMPRESS and EXPAND
8405//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008406
Ayman Musad7a5ed42016-09-26 06:22:08 +00008407multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008408 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008409 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008410 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008411 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008412
Craig Toppere1cac152016-06-07 07:27:54 +00008413 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008414 def mr : AVX5128I<opc, MRMDestMem, (outs),
8415 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008416 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008417 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8418
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008419 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8420 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008421 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008422 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008423 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008424}
8425
Ayman Musad7a5ed42016-09-26 06:22:08 +00008426multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8427
8428 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8429 (_.VT _.RC:$src)),
8430 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8431 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8432}
8433
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008434multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8435 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008436 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8437 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008438
8439 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008440 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8441 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8442 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8443 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008444 }
8445}
8446
8447defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8448 EVEX;
8449defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8450 EVEX, VEX_W;
8451defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8452 EVEX;
8453defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8454 EVEX, VEX_W;
8455
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008456// expand
8457multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8458 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008459 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008460 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008461 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008462
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008463 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8464 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8465 (_.VT (X86expand (_.VT (bitconvert
8466 (_.LdFrag addr:$src1)))))>,
8467 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008468}
8469
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008470multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8471
8472 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8473 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8474 _.KRCWM:$mask, addr:$src)>;
8475
8476 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8477 (_.VT _.RC:$src0))),
8478 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8479 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8480}
8481
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008482multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8483 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008484 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8485 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008486
8487 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008488 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8489 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8490 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8491 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008492 }
8493}
8494
8495defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8496 EVEX;
8497defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8498 EVEX, VEX_W;
8499defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8500 EVEX;
8501defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8502 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008503
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008504//handle instruction reg_vec1 = op(reg_vec,imm)
8505// op(mem_vec,imm)
8506// op(broadcast(eltVt),imm)
8507//all instruction created with FROUND_CURRENT
8508multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008509 X86VectorVTInfo _>{
8510 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008511 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8512 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008513 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008514 (OpNode (_.VT _.RC:$src1),
8515 (i32 imm:$src2),
8516 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008517 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8518 (ins _.MemOp:$src1, i32u8imm:$src2),
8519 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8520 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8521 (i32 imm:$src2),
8522 (i32 FROUND_CURRENT))>;
8523 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8524 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8525 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8526 "${src1}"##_.BroadcastStr##", $src2",
8527 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8528 (i32 imm:$src2),
8529 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008530 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008531}
8532
8533//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8534multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8535 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008536 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008537 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8538 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008539 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008540 "$src1, {sae}, $src2",
8541 (OpNode (_.VT _.RC:$src1),
8542 (i32 imm:$src2),
8543 (i32 FROUND_NO_EXC))>, EVEX_B;
8544}
8545
8546multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8547 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8548 let Predicates = [prd] in {
8549 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8550 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8551 EVEX_V512;
8552 }
8553 let Predicates = [prd, HasVLX] in {
8554 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8555 EVEX_V128;
8556 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8557 EVEX_V256;
8558 }
8559}
8560
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008561//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8562// op(reg_vec2,mem_vec,imm)
8563// op(reg_vec2,broadcast(eltVt),imm)
8564//all instruction created with FROUND_CURRENT
8565multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008566 X86VectorVTInfo _>{
8567 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008568 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008569 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008570 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8571 (OpNode (_.VT _.RC:$src1),
8572 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008573 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008574 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008575 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8576 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8577 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8578 (OpNode (_.VT _.RC:$src1),
8579 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8580 (i32 imm:$src3),
8581 (i32 FROUND_CURRENT))>;
8582 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8583 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8584 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8585 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8586 (OpNode (_.VT _.RC:$src1),
8587 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8588 (i32 imm:$src3),
8589 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008590 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008591}
8592
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008593//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8594// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008595multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8596 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008597 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008598 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8599 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8600 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8601 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8602 (SrcInfo.VT SrcInfo.RC:$src2),
8603 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008604 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8605 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8606 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8607 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8608 (SrcInfo.VT (bitconvert
8609 (SrcInfo.LdFrag addr:$src2))),
8610 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008611 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008612}
8613
8614//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8615// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008616// op(reg_vec2,broadcast(eltVt),imm)
8617multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008618 X86VectorVTInfo _>:
8619 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8620
Craig Topper05948fb2016-08-02 05:11:15 +00008621 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008622 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8623 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8624 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8625 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8626 (OpNode (_.VT _.RC:$src1),
8627 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8628 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008629}
8630
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008631//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8632// op(reg_vec2,mem_scalar,imm)
8633//all instruction created with FROUND_CURRENT
8634multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008635 X86VectorVTInfo _> {
8636 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008637 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008638 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008639 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8640 (OpNode (_.VT _.RC:$src1),
8641 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008642 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008643 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008644 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008645 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008646 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8647 (OpNode (_.VT _.RC:$src1),
8648 (_.VT (scalar_to_vector
8649 (_.ScalarLdFrag addr:$src2))),
8650 (i32 imm:$src3),
8651 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008652 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008653}
8654
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008655//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8656multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8657 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008658 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008659 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008660 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008661 OpcodeStr, "$src3, {sae}, $src2, $src1",
8662 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008663 (OpNode (_.VT _.RC:$src1),
8664 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008665 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008666 (i32 FROUND_NO_EXC))>, EVEX_B;
8667}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008668//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8669multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8670 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008671 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008672 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8673 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008674 OpcodeStr, "$src3, {sae}, $src2, $src1",
8675 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008676 (OpNode (_.VT _.RC:$src1),
8677 (_.VT _.RC:$src2),
8678 (i32 imm:$src3),
8679 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008680}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008681
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008682multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8683 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008684 let Predicates = [prd] in {
8685 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008686 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008687 EVEX_V512;
8688
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008689 }
8690 let Predicates = [prd, HasVLX] in {
8691 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008692 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008693 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008694 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008695 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008696}
8697
Igor Breger2ae0fe32015-08-31 11:14:02 +00008698multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8699 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8700 let Predicates = [HasBWI] in {
8701 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8702 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8703 }
8704 let Predicates = [HasBWI, HasVLX] in {
8705 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8706 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8707 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8708 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8709 }
8710}
8711
Igor Breger00d9f842015-06-08 14:03:17 +00008712multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8713 bits<8> opc, SDNode OpNode>{
8714 let Predicates = [HasAVX512] in {
8715 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8716 }
8717 let Predicates = [HasAVX512, HasVLX] in {
8718 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8719 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8720 }
8721}
8722
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008723multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8724 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8725 let Predicates = [prd] in {
8726 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8727 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008728 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008729}
8730
Igor Breger1e58e8a2015-09-02 11:18:55 +00008731multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8732 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8733 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8734 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8735 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8736 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008737}
8738
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008739
Igor Breger1e58e8a2015-09-02 11:18:55 +00008740defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8741 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8742defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8743 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8744defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8745 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8746
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008747
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008748defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8749 0x50, X86VRange, HasDQI>,
8750 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8751defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8752 0x50, X86VRange, HasDQI>,
8753 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8754
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008755defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8756 0x51, X86VRange, HasDQI>,
8757 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8758defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8759 0x51, X86VRange, HasDQI>,
8760 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8761
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008762defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8763 0x57, X86Reduces, HasDQI>,
8764 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8765defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8766 0x57, X86Reduces, HasDQI>,
8767 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008768
Igor Breger1e58e8a2015-09-02 11:18:55 +00008769defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8770 0x27, X86GetMants, HasAVX512>,
8771 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8772defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8773 0x27, X86GetMants, HasAVX512>,
8774 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8775
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008776let Predicates = [HasAVX512] in {
8777def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008778 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008779def : Pat<(v16f32 (fnearbyint VR512:$src)),
8780 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8781def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008782 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008783def : Pat<(v16f32 (frint VR512:$src)),
8784 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8785def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008786 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008787
8788def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008789 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008790def : Pat<(v8f64 (fnearbyint VR512:$src)),
8791 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8792def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008793 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008794def : Pat<(v8f64 (frint VR512:$src)),
8795 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8796def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008797 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008798}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008799
Craig Topper42a53532017-08-16 23:38:25 +00008800multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8801 bits<8> opc>{
8802 let Predicates = [HasAVX512] in {
8803 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
8804
8805 }
8806 let Predicates = [HasAVX512, HasVLX] in {
8807 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
8808 }
8809}
8810
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008811defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8812 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8813defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8814 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8815defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8816 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8817defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8818 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008819
Craig Topperb561e662017-01-19 02:34:29 +00008820let Predicates = [HasAVX512] in {
8821// Provide fallback in case the load node that is used in the broadcast
8822// patterns above is used by additional users, which prevents the pattern
8823// selection.
8824def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8825 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8826 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8827 0)>;
8828def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8829 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8830 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8831 0)>;
8832
8833def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8834 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8835 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8836 0)>;
8837def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8838 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8839 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8840 0)>;
8841
8842def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8843 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8844 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8845 0)>;
8846
8847def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8848 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8849 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8850 0)>;
8851}
8852
Craig Topperc48fa892015-12-27 19:45:21 +00008853multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008854 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8855 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008856}
8857
Craig Topperc48fa892015-12-27 19:45:21 +00008858defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008859 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008860defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008861 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008862
Craig Topper7a299302016-06-09 07:06:38 +00008863defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008864 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008865 EVEX_CD8<8, CD8VF>;
8866
Igor Bregerf3ded812015-08-31 13:09:30 +00008867defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8868 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8869
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008870multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8871 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008872 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008873 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008874 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008875 "$src1", "$src1",
8876 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8877
Craig Toppere1cac152016-06-07 07:27:54 +00008878 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8879 (ins _.MemOp:$src1), OpcodeStr,
8880 "$src1", "$src1",
8881 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8882 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008883 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008884}
8885
8886multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8887 X86VectorVTInfo _> :
8888 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008889 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8890 (ins _.ScalarMemOp:$src1), OpcodeStr,
8891 "${src1}"##_.BroadcastStr,
8892 "${src1}"##_.BroadcastStr,
8893 (_.VT (OpNode (X86VBroadcast
8894 (_.ScalarLdFrag addr:$src1))))>,
8895 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008896}
8897
8898multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8899 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8900 let Predicates = [prd] in
8901 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8902
8903 let Predicates = [prd, HasVLX] in {
8904 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8905 EVEX_V256;
8906 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8907 EVEX_V128;
8908 }
8909}
8910
8911multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8912 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8913 let Predicates = [prd] in
8914 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8915 EVEX_V512;
8916
8917 let Predicates = [prd, HasVLX] in {
8918 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8919 EVEX_V256;
8920 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8921 EVEX_V128;
8922 }
8923}
8924
8925multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8926 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008927 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008928 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008929 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8930 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008931}
8932
8933multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8934 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008935 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8936 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008937}
8938
8939multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8940 bits<8> opc_d, bits<8> opc_q,
8941 string OpcodeStr, SDNode OpNode> {
8942 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8943 HasAVX512>,
8944 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8945 HasBWI>;
8946}
8947
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008948defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008949
Simon Pilgrimfea153f2017-05-06 19:11:59 +00008950// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
8951let Predicates = [HasAVX512, NoVLX] in {
8952 def : Pat<(v4i64 (abs VR256X:$src)),
8953 (EXTRACT_SUBREG
8954 (VPABSQZrr
8955 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8956 sub_ymm)>;
8957 def : Pat<(v2i64 (abs VR128X:$src)),
8958 (EXTRACT_SUBREG
8959 (VPABSQZrr
8960 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8961 sub_xmm)>;
8962}
8963
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008964multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8965
8966 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008967}
8968
8969defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8970defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8971
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00008972// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
8973let Predicates = [HasCDI, NoVLX] in {
8974 def : Pat<(v4i64 (ctlz VR256X:$src)),
8975 (EXTRACT_SUBREG
8976 (VPLZCNTQZrr
8977 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8978 sub_ymm)>;
8979 def : Pat<(v2i64 (ctlz VR128X:$src)),
8980 (EXTRACT_SUBREG
8981 (VPLZCNTQZrr
8982 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8983 sub_xmm)>;
8984
8985 def : Pat<(v8i32 (ctlz VR256X:$src)),
8986 (EXTRACT_SUBREG
8987 (VPLZCNTDZrr
8988 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8989 sub_ymm)>;
8990 def : Pat<(v4i32 (ctlz VR128X:$src)),
8991 (EXTRACT_SUBREG
8992 (VPLZCNTDZrr
8993 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8994 sub_xmm)>;
8995}
8996
Igor Breger24cab0f2015-11-16 07:22:00 +00008997//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00008998// Counts number of ones - VPOPCNTD and VPOPCNTQ
8999//===---------------------------------------------------------------------===//
9000
9001multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9002 let Predicates = [HasVPOPCNTDQ] in
9003 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9004}
9005
9006// Use 512bit version to implement 128/256 bit.
9007multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9008 let Predicates = [prd] in {
9009 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9010 (EXTRACT_SUBREG
9011 (!cast<Instruction>(NAME # "Zrr")
9012 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9013 _.info256.RC:$src1,
9014 _.info256.SubRegIdx)),
9015 _.info256.SubRegIdx)>;
9016
9017 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9018 (EXTRACT_SUBREG
9019 (!cast<Instruction>(NAME # "Zrr")
9020 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9021 _.info128.RC:$src1,
9022 _.info128.SubRegIdx)),
9023 _.info128.SubRegIdx)>;
9024 }
9025}
9026
9027defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9028 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9029defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9030 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9031
9032//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009033// Replicate Single FP - MOVSHDUP and MOVSLDUP
9034//===---------------------------------------------------------------------===//
9035multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9036 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9037 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009038}
9039
9040defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9041defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009042
9043//===----------------------------------------------------------------------===//
9044// AVX-512 - MOVDDUP
9045//===----------------------------------------------------------------------===//
9046
9047multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9048 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009049 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009050 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9051 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9052 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009053 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9054 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9055 (_.VT (OpNode (_.VT (scalar_to_vector
9056 (_.ScalarLdFrag addr:$src)))))>,
9057 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009058 }
Igor Breger1f782962015-11-19 08:26:56 +00009059}
9060
9061multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9062 AVX512VLVectorVTInfo VTInfo> {
9063
9064 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9065
9066 let Predicates = [HasAVX512, HasVLX] in {
9067 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9068 EVEX_V256;
9069 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9070 EVEX_V128;
9071 }
9072}
9073
9074multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9075 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9076 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009077}
9078
9079defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9080
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009081let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009082def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009083 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009084def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009085 (VMOVDDUPZ128rm addr:$src)>;
9086def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9087 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009088
9089def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9090 (v2f64 VR128X:$src0)),
9091 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9092def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9093 (bitconvert (v4i32 immAllZerosV))),
9094 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9095
9096def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9097 (v2f64 VR128X:$src0)),
9098 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9099 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9100def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9101 (bitconvert (v4i32 immAllZerosV))),
9102 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9103
9104def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9105 (v2f64 VR128X:$src0)),
9106 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9107def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9108 (bitconvert (v4i32 immAllZerosV))),
9109 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009110}
Igor Breger1f782962015-11-19 08:26:56 +00009111
Igor Bregerf2460112015-07-26 14:41:44 +00009112//===----------------------------------------------------------------------===//
9113// AVX-512 - Unpack Instructions
9114//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009115defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9116 SSE_ALU_ITINS_S>;
9117defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9118 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009119
9120defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9121 SSE_INTALU_ITINS_P, HasBWI>;
9122defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9123 SSE_INTALU_ITINS_P, HasBWI>;
9124defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9125 SSE_INTALU_ITINS_P, HasBWI>;
9126defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9127 SSE_INTALU_ITINS_P, HasBWI>;
9128
9129defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9130 SSE_INTALU_ITINS_P, HasAVX512>;
9131defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9132 SSE_INTALU_ITINS_P, HasAVX512>;
9133defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9134 SSE_INTALU_ITINS_P, HasAVX512>;
9135defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9136 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009137
9138//===----------------------------------------------------------------------===//
9139// AVX-512 - Extract & Insert Integer Instructions
9140//===----------------------------------------------------------------------===//
9141
9142multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9143 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009144 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9145 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9146 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9147 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9148 imm:$src2)))),
9149 addr:$dst)]>,
9150 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009151}
9152
9153multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9154 let Predicates = [HasBWI] in {
9155 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9156 (ins _.RC:$src1, u8imm:$src2),
9157 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9158 [(set GR32orGR64:$dst,
9159 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9160 EVEX, TAPD;
9161
9162 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9163 }
9164}
9165
9166multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9167 let Predicates = [HasBWI] in {
9168 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9169 (ins _.RC:$src1, u8imm:$src2),
9170 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9171 [(set GR32orGR64:$dst,
9172 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9173 EVEX, PD;
9174
Craig Topper99f6b622016-05-01 01:03:56 +00009175 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009176 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9177 (ins _.RC:$src1, u8imm:$src2),
9178 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009179 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009180
Igor Bregerdefab3c2015-10-08 12:55:01 +00009181 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9182 }
9183}
9184
9185multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9186 RegisterClass GRC> {
9187 let Predicates = [HasDQI] in {
9188 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9189 (ins _.RC:$src1, u8imm:$src2),
9190 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9191 [(set GRC:$dst,
9192 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9193 EVEX, TAPD;
9194
Craig Toppere1cac152016-06-07 07:27:54 +00009195 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9196 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9197 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9198 [(store (extractelt (_.VT _.RC:$src1),
9199 imm:$src2),addr:$dst)]>,
9200 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009201 }
9202}
9203
9204defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9205defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9206defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9207defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9208
9209multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9210 X86VectorVTInfo _, PatFrag LdFrag> {
9211 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9212 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9213 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9214 [(set _.RC:$dst,
9215 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9216 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9217}
9218
9219multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9220 X86VectorVTInfo _, PatFrag LdFrag> {
9221 let Predicates = [HasBWI] in {
9222 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9223 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9224 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9225 [(set _.RC:$dst,
9226 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9227
9228 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9229 }
9230}
9231
9232multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9233 X86VectorVTInfo _, RegisterClass GRC> {
9234 let Predicates = [HasDQI] in {
9235 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9236 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9237 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9238 [(set _.RC:$dst,
9239 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9240 EVEX_4V, TAPD;
9241
9242 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9243 _.ScalarLdFrag>, TAPD;
9244 }
9245}
9246
9247defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9248 extloadi8>, TAPD;
9249defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9250 extloadi16>, PD;
9251defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9252defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009253//===----------------------------------------------------------------------===//
9254// VSHUFPS - VSHUFPD Operations
9255//===----------------------------------------------------------------------===//
9256multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9257 AVX512VLVectorVTInfo VTInfo_FP>{
9258 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9259 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9260 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009261}
9262
9263defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9264defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009265//===----------------------------------------------------------------------===//
9266// AVX-512 - Byte shift Left/Right
9267//===----------------------------------------------------------------------===//
9268
9269multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9270 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9271 def rr : AVX512<opc, MRMr,
9272 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9273 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9274 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009275 def rm : AVX512<opc, MRMm,
9276 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9277 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9278 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009279 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9280 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009281}
9282
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009283multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009284 Format MRMm, string OpcodeStr, Predicate prd>{
9285 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009286 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009287 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009288 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009289 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009290 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009291 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009292 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009293 }
9294}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009295defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009296 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009297defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009298 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9299
9300
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009301multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009302 string OpcodeStr, X86VectorVTInfo _dst,
9303 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009304 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009305 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009306 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009307 [(set _dst.RC:$dst,(_dst.VT
9308 (OpNode (_src.VT _src.RC:$src1),
9309 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009310 def rm : AVX512BI<opc, MRMSrcMem,
9311 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9312 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9313 [(set _dst.RC:$dst,(_dst.VT
9314 (OpNode (_src.VT _src.RC:$src1),
9315 (_src.VT (bitconvert
9316 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009317}
9318
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009319multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009320 string OpcodeStr, Predicate prd> {
9321 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009322 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9323 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009324 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009325 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9326 v32i8x_info>, EVEX_V256;
9327 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9328 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009329 }
9330}
9331
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009332defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009333 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009334
Craig Topper4e794c72017-02-19 19:36:58 +00009335// Transforms to swizzle an immediate to enable better matching when
9336// memory operand isn't in the right place.
9337def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9338 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9339 uint8_t Imm = N->getZExtValue();
9340 // Swap bits 1/4 and 3/6.
9341 uint8_t NewImm = Imm & 0xa5;
9342 if (Imm & 0x02) NewImm |= 0x10;
9343 if (Imm & 0x10) NewImm |= 0x02;
9344 if (Imm & 0x08) NewImm |= 0x40;
9345 if (Imm & 0x40) NewImm |= 0x08;
9346 return getI8Imm(NewImm, SDLoc(N));
9347}]>;
9348def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9349 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9350 uint8_t Imm = N->getZExtValue();
9351 // Swap bits 2/4 and 3/5.
9352 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009353 if (Imm & 0x04) NewImm |= 0x10;
9354 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009355 if (Imm & 0x08) NewImm |= 0x20;
9356 if (Imm & 0x20) NewImm |= 0x08;
9357 return getI8Imm(NewImm, SDLoc(N));
9358}]>;
Craig Topper48905772017-02-19 21:32:15 +00009359def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9360 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9361 uint8_t Imm = N->getZExtValue();
9362 // Swap bits 1/2 and 5/6.
9363 uint8_t NewImm = Imm & 0x99;
9364 if (Imm & 0x02) NewImm |= 0x04;
9365 if (Imm & 0x04) NewImm |= 0x02;
9366 if (Imm & 0x20) NewImm |= 0x40;
9367 if (Imm & 0x40) NewImm |= 0x20;
9368 return getI8Imm(NewImm, SDLoc(N));
9369}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009370def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9371 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9372 uint8_t Imm = N->getZExtValue();
9373 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9374 uint8_t NewImm = Imm & 0x81;
9375 if (Imm & 0x02) NewImm |= 0x04;
9376 if (Imm & 0x04) NewImm |= 0x10;
9377 if (Imm & 0x08) NewImm |= 0x40;
9378 if (Imm & 0x10) NewImm |= 0x02;
9379 if (Imm & 0x20) NewImm |= 0x08;
9380 if (Imm & 0x40) NewImm |= 0x20;
9381 return getI8Imm(NewImm, SDLoc(N));
9382}]>;
9383def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9384 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9385 uint8_t Imm = N->getZExtValue();
9386 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9387 uint8_t NewImm = Imm & 0x81;
9388 if (Imm & 0x02) NewImm |= 0x10;
9389 if (Imm & 0x04) NewImm |= 0x02;
9390 if (Imm & 0x08) NewImm |= 0x20;
9391 if (Imm & 0x10) NewImm |= 0x04;
9392 if (Imm & 0x20) NewImm |= 0x40;
9393 if (Imm & 0x40) NewImm |= 0x08;
9394 return getI8Imm(NewImm, SDLoc(N));
9395}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009396
Igor Bregerb4bb1902015-10-15 12:33:24 +00009397multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009398 X86VectorVTInfo _>{
9399 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009400 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9401 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009402 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009403 (OpNode (_.VT _.RC:$src1),
9404 (_.VT _.RC:$src2),
9405 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009406 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009407 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9408 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9409 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9410 (OpNode (_.VT _.RC:$src1),
9411 (_.VT _.RC:$src2),
9412 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009413 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009414 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9415 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9416 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9417 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9418 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9419 (OpNode (_.VT _.RC:$src1),
9420 (_.VT _.RC:$src2),
9421 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009422 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009423 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009424 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009425
9426 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009427 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9428 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9429 _.RC:$src1)),
9430 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9431 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9432 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9433 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9434 _.RC:$src1)),
9435 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9436 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009437
9438 // Additional patterns for matching loads in other positions.
9439 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9440 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9441 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9442 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9443 def : Pat<(_.VT (OpNode _.RC:$src1,
9444 (bitconvert (_.LdFrag addr:$src3)),
9445 _.RC:$src2, (i8 imm:$src4))),
9446 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9447 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9448
9449 // Additional patterns for matching zero masking with loads in other
9450 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009451 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9452 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9453 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9454 _.ImmAllZerosV)),
9455 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9456 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9457 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9458 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9459 _.RC:$src2, (i8 imm:$src4)),
9460 _.ImmAllZerosV)),
9461 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9462 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009463
9464 // Additional patterns for matching masked loads with different
9465 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009466 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9467 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9468 _.RC:$src2, (i8 imm:$src4)),
9469 _.RC:$src1)),
9470 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9471 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009472 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9473 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9474 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9475 _.RC:$src1)),
9476 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9477 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9478 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9479 (OpNode _.RC:$src2, _.RC:$src1,
9480 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9481 _.RC:$src1)),
9482 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9483 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9484 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9485 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9486 _.RC:$src1, (i8 imm:$src4)),
9487 _.RC:$src1)),
9488 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9489 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9490 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9491 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9492 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9493 _.RC:$src1)),
9494 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9495 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009496
9497 // Additional patterns for matching broadcasts in other positions.
9498 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9499 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9500 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9501 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9502 def : Pat<(_.VT (OpNode _.RC:$src1,
9503 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9504 _.RC:$src2, (i8 imm:$src4))),
9505 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9506 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9507
9508 // Additional patterns for matching zero masking with broadcasts in other
9509 // positions.
9510 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9511 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9512 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9513 _.ImmAllZerosV)),
9514 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9515 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9516 (VPTERNLOG321_imm8 imm:$src4))>;
9517 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9518 (OpNode _.RC:$src1,
9519 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9520 _.RC:$src2, (i8 imm:$src4)),
9521 _.ImmAllZerosV)),
9522 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9523 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9524 (VPTERNLOG132_imm8 imm:$src4))>;
9525
9526 // Additional patterns for matching masked broadcasts with different
9527 // operand orders.
9528 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9529 (OpNode _.RC:$src1,
9530 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9531 _.RC:$src2, (i8 imm:$src4)),
9532 _.RC:$src1)),
9533 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9534 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009535 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9536 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9537 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9538 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009539 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009540 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9541 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9542 (OpNode _.RC:$src2, _.RC:$src1,
9543 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9544 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009545 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009546 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9547 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9548 (OpNode _.RC:$src2,
9549 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9550 _.RC:$src1, (i8 imm:$src4)),
9551 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009552 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009553 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9554 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9555 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9556 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9557 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009558 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009559 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009560}
9561
9562multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9563 let Predicates = [HasAVX512] in
9564 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9565 let Predicates = [HasAVX512, HasVLX] in {
9566 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9567 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9568 }
9569}
9570
9571defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9572defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9573
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009574//===----------------------------------------------------------------------===//
9575// AVX-512 - FixupImm
9576//===----------------------------------------------------------------------===//
9577
9578multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009579 X86VectorVTInfo _>{
9580 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009581 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9582 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9583 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9584 (OpNode (_.VT _.RC:$src1),
9585 (_.VT _.RC:$src2),
9586 (_.IntVT _.RC:$src3),
9587 (i32 imm:$src4),
9588 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009589 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9590 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9591 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9592 (OpNode (_.VT _.RC:$src1),
9593 (_.VT _.RC:$src2),
9594 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9595 (i32 imm:$src4),
9596 (i32 FROUND_CURRENT))>;
9597 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9598 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9599 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9600 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9601 (OpNode (_.VT _.RC:$src1),
9602 (_.VT _.RC:$src2),
9603 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9604 (i32 imm:$src4),
9605 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009606 } // Constraints = "$src1 = $dst"
9607}
9608
9609multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009610 SDNode OpNode, X86VectorVTInfo _>{
9611let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009612 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9613 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009614 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009615 "$src2, $src3, {sae}, $src4",
9616 (OpNode (_.VT _.RC:$src1),
9617 (_.VT _.RC:$src2),
9618 (_.IntVT _.RC:$src3),
9619 (i32 imm:$src4),
9620 (i32 FROUND_NO_EXC))>, EVEX_B;
9621 }
9622}
9623
9624multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9625 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009626 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9627 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009628 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9629 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9630 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9631 (OpNode (_.VT _.RC:$src1),
9632 (_.VT _.RC:$src2),
9633 (_src3VT.VT _src3VT.RC:$src3),
9634 (i32 imm:$src4),
9635 (i32 FROUND_CURRENT))>;
9636
9637 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9638 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9639 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9640 "$src2, $src3, {sae}, $src4",
9641 (OpNode (_.VT _.RC:$src1),
9642 (_.VT _.RC:$src2),
9643 (_src3VT.VT _src3VT.RC:$src3),
9644 (i32 imm:$src4),
9645 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009646 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9647 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9648 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9649 (OpNode (_.VT _.RC:$src1),
9650 (_.VT _.RC:$src2),
9651 (_src3VT.VT (scalar_to_vector
9652 (_src3VT.ScalarLdFrag addr:$src3))),
9653 (i32 imm:$src4),
9654 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009655 }
9656}
9657
9658multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9659 let Predicates = [HasAVX512] in
9660 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9661 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9662 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9663 let Predicates = [HasAVX512, HasVLX] in {
9664 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9665 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9666 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9667 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9668 }
9669}
9670
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009671defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9672 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009673 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009674defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9675 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009676 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009677defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009678 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009679defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009680 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009681
9682
9683
9684// Patterns used to select SSE scalar fp arithmetic instructions from
9685// either:
9686//
9687// (1) a scalar fp operation followed by a blend
9688//
9689// The effect is that the backend no longer emits unnecessary vector
9690// insert instructions immediately after SSE scalar fp instructions
9691// like addss or mulss.
9692//
9693// For example, given the following code:
9694// __m128 foo(__m128 A, __m128 B) {
9695// A[0] += B[0];
9696// return A;
9697// }
9698//
9699// Previously we generated:
9700// addss %xmm0, %xmm1
9701// movss %xmm1, %xmm0
9702//
9703// We now generate:
9704// addss %xmm1, %xmm0
9705//
9706// (2) a vector packed single/double fp operation followed by a vector insert
9707//
9708// The effect is that the backend converts the packed fp instruction
9709// followed by a vector insert into a single SSE scalar fp instruction.
9710//
9711// For example, given the following code:
9712// __m128 foo(__m128 A, __m128 B) {
9713// __m128 C = A + B;
9714// return (__m128) {c[0], a[1], a[2], a[3]};
9715// }
9716//
9717// Previously we generated:
9718// addps %xmm0, %xmm1
9719// movss %xmm1, %xmm0
9720//
9721// We now generate:
9722// addss %xmm1, %xmm0
9723
9724// TODO: Some canonicalization in lowering would simplify the number of
9725// patterns we have to try to match.
9726multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9727 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009728 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009729 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9730 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9731 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009732 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009733 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009734
Craig Topper5625d242016-07-29 06:06:00 +00009735 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009736 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9737 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009738 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9739
Craig Topper83f21452016-12-27 01:56:24 +00009740 // extracted masked scalar math op with insert via movss
9741 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9742 (scalar_to_vector
9743 (X86selects VK1WM:$mask,
9744 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9745 FR32X:$src2),
9746 FR32X:$src0))),
9747 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9748 VK1WM:$mask, v4f32:$src1,
9749 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009750 }
9751}
9752
9753defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9754defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9755defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9756defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9757
9758multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9759 let Predicates = [HasAVX512] in {
9760 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009761 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9762 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9763 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009764 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009765 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009766
Craig Topper5625d242016-07-29 06:06:00 +00009767 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009768 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9769 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009770 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9771
Craig Topper83f21452016-12-27 01:56:24 +00009772 // extracted masked scalar math op with insert via movss
9773 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9774 (scalar_to_vector
9775 (X86selects VK1WM:$mask,
9776 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9777 FR64X:$src2),
9778 FR64X:$src0))),
9779 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9780 VK1WM:$mask, v2f64:$src1,
9781 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009782 }
9783}
9784
9785defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9786defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9787defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9788defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;