blob: c7960035655ba5910a4ccbdd61c5f19dccead1cb [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Jim Grosbach3e556122010-10-26 22:37:02 +0000478
479// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000480//
Jim Grosbach3e556122010-10-26 22:37:02 +0000481def addrmode_imm12 : Operand<i32>,
482 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000483 // 12-bit immediate operand. Note that instructions using this encode
484 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
485 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000486
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000488 let PrintMethod = "printAddrModeImm12Operand";
489 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000492//
Jim Grosbach3e556122010-10-26 22:37:02 +0000493def ldst_so_reg : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000496 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000497 let PrintMethod = "printAddrMode2Operand";
498 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
499}
500
Jim Grosbach3e556122010-10-26 22:37:02 +0000501// addrmode2 := reg +/- imm12
502// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000503//
504def addrmode2 : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000506 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000507 let PrintMethod = "printAddrMode2Operand";
508 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
509}
510
511def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000512 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
513 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000514 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000515 let PrintMethod = "printAddrMode2OffsetOperand";
516 let MIOperandInfo = (ops GPR, i32imm);
517}
518
519// addrmode3 := reg +/- reg
520// addrmode3 := reg +/- imm8
521//
522def addrmode3 : Operand<i32>,
523 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000525 let PrintMethod = "printAddrMode3Operand";
526 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
527}
528
529def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000530 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
531 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000533 let PrintMethod = "printAddrMode3OffsetOperand";
534 let MIOperandInfo = (ops GPR, i32imm);
535}
536
Jim Grosbache6913602010-11-03 01:01:43 +0000537// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000538//
Jim Grosbache6913602010-11-03 01:01:43 +0000539def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000541 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Bill Wendling59914872010-11-08 00:39:58 +0000544def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000545 let Name = "MemMode5";
546 let SuperClasses = [];
547}
548
Evan Chenga8e29892007-01-19 07:51:42 +0000549// addrmode5 := reg +/- imm8*4
550//
551def addrmode5 : Operand<i32>,
552 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
553 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000554 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000555 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000556 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000557}
558
Bob Wilsond3a07652011-02-07 17:43:09 +0000559// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000560//
561def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000562 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000563 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000564 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000565 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000566}
567
Bob Wilsonda525062011-02-25 06:42:42 +0000568def am6offset : Operand<i32>,
569 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
570 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000571 let PrintMethod = "printAddrMode6OffsetOperand";
572 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000573 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000574}
575
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000576// Special version of addrmode6 to handle alignment encoding for VLD-dup
577// instructions, specifically VLD4-dup.
578def addrmode6dup : Operand<i32>,
579 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
580 let PrintMethod = "printAddrMode6Operand";
581 let MIOperandInfo = (ops GPR:$addr, i32imm);
582 let EncoderMethod = "getAddrMode6DupAddressOpValue";
583}
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585// addrmodepc := pc + reg
586//
587def addrmodepc : Operand<i32>,
588 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
589 let PrintMethod = "printAddrModePCOperand";
590 let MIOperandInfo = (ops GPR, i32imm);
591}
592
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000593def MemMode7AsmOperand : AsmOperandClass {
594 let Name = "MemMode7";
595 let SuperClasses = [];
596}
597
598// addrmode7 := reg
599// Used by load/store exclusive instructions. Useful to enable right assembly
600// parsing and printing. Not used for any codegen matching.
601//
602def addrmode7 : Operand<i32> {
603 let PrintMethod = "printAddrMode7Operand";
604 let MIOperandInfo = (ops GPR);
605 let ParserMatchClass = MemMode7AsmOperand;
606}
607
Bob Wilson4f38b382009-08-21 21:58:55 +0000608def nohash_imm : Operand<i32> {
609 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000610}
611
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000612def CoprocNumAsmOperand : AsmOperandClass {
613 let Name = "CoprocNum";
614 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000615 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000616}
617
618def CoprocRegAsmOperand : AsmOperandClass {
619 let Name = "CoprocReg";
620 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000621 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000622}
623
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000624def p_imm : Operand<i32> {
625 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000626 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000627}
628
629def c_imm : Operand<i32> {
630 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000631 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000632}
633
Evan Chenga8e29892007-01-19 07:51:42 +0000634//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000635
Evan Cheng37f25d92008-08-28 23:39:26 +0000636include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000637
638//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000639// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000640//
641
Evan Cheng3924f782008-08-29 07:36:24 +0000642/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000643/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000644multiclass AsI1_bin_irs<bits<4> opcod, string opc,
645 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
646 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000647 // The register-immediate version is re-materializable. This is useful
648 // in particular for taking the address of a local.
649 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000650 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
651 iii, opc, "\t$Rd, $Rn, $imm",
652 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
653 bits<4> Rd;
654 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000655 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000656 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000657 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000658 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000659 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000661 }
Jim Grosbach62547262010-10-11 18:51:51 +0000662 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
663 iir, opc, "\t$Rd, $Rn, $Rm",
664 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000665 bits<4> Rd;
666 bits<4> Rn;
667 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000668 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000669 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
672 let Inst{11-4} = 0b00000000;
673 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000674 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000675 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
676 iis, opc, "\t$Rd, $Rn, $shift",
677 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000678 bits<4> Rd;
679 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000680 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000682 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000683 let Inst{15-12} = Rd;
684 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000685 }
Evan Chenga8e29892007-01-19 07:51:42 +0000686}
687
Evan Cheng1e249e32009-06-25 20:59:23 +0000688/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000689/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000690let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000691multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
692 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
693 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000694 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
695 iii, opc, "\t$Rd, $Rn, $imm",
696 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
697 bits<4> Rd;
698 bits<4> Rn;
699 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000700 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000702 let Inst{19-16} = Rn;
703 let Inst{15-12} = Rd;
704 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
707 iir, opc, "\t$Rd, $Rn, $Rm",
708 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
709 bits<4> Rd;
710 bits<4> Rn;
711 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000712 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-4} = 0b00000000;
718 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000719 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000720 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
721 iis, opc, "\t$Rd, $Rn, $shift",
722 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
723 bits<4> Rd;
724 bits<4> Rn;
725 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 }
Evan Cheng071a2792007-09-11 19:55:27 +0000732}
Evan Chengc85e8322007-07-05 07:13:32 +0000733}
734
735/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000736/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000737/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000738let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000739multiclass AI1_cmp_irs<bits<4> opcod, string opc,
740 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
741 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000742 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
743 opc, "\t$Rn, $imm",
744 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000745 bits<4> Rn;
746 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000747 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000748 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000749 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000750 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000751 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000752 }
753 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
754 opc, "\t$Rn, $Rm",
755 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000756 bits<4> Rn;
757 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000758 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000759 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000760 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{19-16} = Rn;
762 let Inst{15-12} = 0b0000;
763 let Inst{11-4} = 0b00000000;
764 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 }
766 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
767 opc, "\t$Rn, $shift",
768 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000773 let Inst{19-16} = Rn;
774 let Inst{15-12} = 0b0000;
775 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 }
Evan Cheng071a2792007-09-11 19:55:27 +0000777}
Evan Chenga8e29892007-01-19 07:51:42 +0000778}
779
Evan Cheng576a3962010-09-25 00:49:35 +0000780/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000781/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000782/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000783multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000784 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
785 IIC_iEXTr, opc, "\t$Rd, $Rm",
786 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000787 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000788 bits<4> Rd;
789 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000790 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{15-12} = Rd;
792 let Inst{11-10} = 0b00;
793 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000794 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000795 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
796 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
797 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000798 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000799 bits<4> Rd;
800 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000801 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000802 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000803 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000804 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000805 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000806 }
Evan Chenga8e29892007-01-19 07:51:42 +0000807}
808
Evan Cheng576a3962010-09-25 00:49:35 +0000809multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000810 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
811 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000812 [/* For disassembly only; pattern left blank */]>,
813 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000814 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000816 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
818 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000819 [/* For disassembly only; pattern left blank */]>,
820 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000821 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000822 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000823 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000824 }
825}
826
Evan Cheng576a3962010-09-25 00:49:35 +0000827/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000828/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000829multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000830 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
831 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
832 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000833 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000834 bits<4> Rd;
835 bits<4> Rm;
836 bits<4> Rn;
837 let Inst{19-16} = Rn;
838 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000839 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000840 let Inst{9-4} = 0b000111;
841 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000842 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
844 rot_imm:$rot),
845 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
846 [(set GPR:$Rd, (opnode GPR:$Rn,
847 (rotr GPR:$Rm, rot_imm:$rot)))]>,
848 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000849 bits<4> Rd;
850 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000851 bits<4> Rn;
852 bits<2> rot;
853 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000854 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000855 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000856 let Inst{9-4} = 0b000111;
857 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000858 }
Evan Chenga8e29892007-01-19 07:51:42 +0000859}
860
Johnny Chen2ec5e492010-02-22 21:50:40 +0000861// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000862multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000863 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
864 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000865 [/* For disassembly only; pattern left blank */]>,
866 Requires<[IsARM, HasV6]> {
867 let Inst{11-10} = 0b00;
868 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000869 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
870 rot_imm:$rot),
871 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000872 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000873 Requires<[IsARM, HasV6]> {
874 bits<4> Rn;
875 bits<2> rot;
876 let Inst{19-16} = Rn;
877 let Inst{11-10} = rot;
878 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000879}
880
Evan Cheng62674222009-06-25 23:34:10 +0000881/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
882let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000883multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
884 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000885 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
886 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
887 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000888 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000893 let Inst{15-12} = Rd;
894 let Inst{19-16} = Rn;
895 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000896 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000897 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
898 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
899 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000900 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000901 bits<4> Rd;
902 bits<4> Rn;
903 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000904 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000905 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 let isCommutable = Commutable;
907 let Inst{3-0} = Rm;
908 let Inst{15-12} = Rd;
909 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000910 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000911 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
912 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
913 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000914 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000915 bits<4> Rd;
916 bits<4> Rn;
917 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000919 let Inst{11-0} = shift;
920 let Inst{15-12} = Rd;
921 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 }
Jim Grosbache5165492009-11-09 00:11:35 +0000923}
924// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000925let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000926multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
927 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000928 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
929 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
930 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000931 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000932 bits<4> Rd;
933 bits<4> Rn;
934 bits<12> imm;
935 let Inst{15-12} = Rd;
936 let Inst{19-16} = Rn;
937 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000938 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000940 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000941 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
942 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
943 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000944 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000945 bits<4> Rd;
946 bits<4> Rn;
947 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000948 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000949 let isCommutable = Commutable;
950 let Inst{3-0} = Rm;
951 let Inst{15-12} = Rd;
952 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000953 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000954 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000955 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000956 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
957 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
958 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000959 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000960 bits<4> Rd;
961 bits<4> Rn;
962 bits<12> shift;
963 let Inst{11-0} = shift;
964 let Inst{15-12} = Rd;
965 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000966 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000968 }
Evan Cheng071a2792007-09-11 19:55:27 +0000969}
Evan Chengc85e8322007-07-05 07:13:32 +0000970}
Jim Grosbache5165492009-11-09 00:11:35 +0000971}
Evan Chengc85e8322007-07-05 07:13:32 +0000972
Jim Grosbach3e556122010-10-26 22:37:02 +0000973let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000974multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000975 InstrItinClass iir, PatFrag opnode> {
976 // Note: We use the complex addrmode_imm12 rather than just an input
977 // GPR and a constrained immediate so that we can use this to match
978 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000979 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000980 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
981 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000982 bits<4> Rt;
983 bits<17> addr;
984 let Inst{23} = addr{12}; // U (add = ('U' == 1))
985 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000986 let Inst{15-12} = Rt;
987 let Inst{11-0} = addr{11-0}; // imm12
988 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000989 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000990 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
991 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000992 bits<4> Rt;
993 bits<17> shift;
994 let Inst{23} = shift{12}; // U (add = ('U' == 1))
995 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000996 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000997 let Inst{11-0} = shift{11-0};
998 }
999}
1000}
1001
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001002multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001003 InstrItinClass iir, PatFrag opnode> {
1004 // Note: We use the complex addrmode_imm12 rather than just an input
1005 // GPR and a constrained immediate so that we can use this to match
1006 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001007 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001008 (ins GPR:$Rt, addrmode_imm12:$addr),
1009 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1010 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1011 bits<4> Rt;
1012 bits<17> addr;
1013 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1014 let Inst{19-16} = addr{16-13}; // Rn
1015 let Inst{15-12} = Rt;
1016 let Inst{11-0} = addr{11-0}; // imm12
1017 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001018 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001019 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1020 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1021 bits<4> Rt;
1022 bits<17> shift;
1023 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1024 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001025 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001026 let Inst{11-0} = shift{11-0};
1027 }
1028}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001029//===----------------------------------------------------------------------===//
1030// Instructions
1031//===----------------------------------------------------------------------===//
1032
Evan Chenga8e29892007-01-19 07:51:42 +00001033//===----------------------------------------------------------------------===//
1034// Miscellaneous Instructions.
1035//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001036
Evan Chenga8e29892007-01-19 07:51:42 +00001037/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1038/// the function. The first operand is the ID# for this instruction, the second
1039/// is the index into the MachineConstantPool that this is, the third is the
1040/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001041let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001042def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001043PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001044 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001045
Jim Grosbach4642ad32010-02-22 23:10:38 +00001046// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1047// from removing one half of the matched pairs. That breaks PEI, which assumes
1048// these will always be in pairs, and asserts if it finds otherwise. Better way?
1049let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001050def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001051PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001052 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001053
Jim Grosbach64171712010-02-16 21:07:46 +00001054def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001055PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001056 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001057}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001058
Johnny Chenf4d81052010-02-12 22:53:19 +00001059def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001060 [/* For disassembly only; pattern left blank */]>,
1061 Requires<[IsARM, HasV6T2]> {
1062 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001063 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001064 let Inst{7-0} = 0b00000000;
1065}
1066
Johnny Chenf4d81052010-02-12 22:53:19 +00001067def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1068 [/* For disassembly only; pattern left blank */]>,
1069 Requires<[IsARM, HasV6T2]> {
1070 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001071 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001072 let Inst{7-0} = 0b00000001;
1073}
1074
1075def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1076 [/* For disassembly only; pattern left blank */]>,
1077 Requires<[IsARM, HasV6T2]> {
1078 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001079 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001080 let Inst{7-0} = 0b00000010;
1081}
1082
1083def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1084 [/* For disassembly only; pattern left blank */]>,
1085 Requires<[IsARM, HasV6T2]> {
1086 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001087 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001088 let Inst{7-0} = 0b00000011;
1089}
1090
Johnny Chen2ec5e492010-02-22 21:50:40 +00001091def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1092 "\t$dst, $a, $b",
1093 [/* For disassembly only; pattern left blank */]>,
1094 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001095 bits<4> Rd;
1096 bits<4> Rn;
1097 bits<4> Rm;
1098 let Inst{3-0} = Rm;
1099 let Inst{15-12} = Rd;
1100 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001101 let Inst{27-20} = 0b01101000;
1102 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001103 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001104}
1105
Johnny Chenf4d81052010-02-12 22:53:19 +00001106def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1107 [/* For disassembly only; pattern left blank */]>,
1108 Requires<[IsARM, HasV6T2]> {
1109 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001110 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001111 let Inst{7-0} = 0b00000100;
1112}
1113
Johnny Chenc6f7b272010-02-11 18:12:29 +00001114// The i32imm operand $val can be used by a debugger to store more information
1115// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001116def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001117 [/* For disassembly only; pattern left blank */]>,
1118 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001119 bits<16> val;
1120 let Inst{3-0} = val{3-0};
1121 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001122 let Inst{27-20} = 0b00010010;
1123 let Inst{7-4} = 0b0111;
1124}
1125
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001126// Change Processor State is a system instruction -- for disassembly and
1127// parsing only.
1128// FIXME: Since the asm parser has currently no clean way to handle optional
1129// operands, create 3 versions of the same instruction. Once there's a clean
1130// framework to represent optional operands, change this behavior.
1131class CPS<dag iops, string asm_ops>
1132 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1133 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1134 bits<2> imod;
1135 bits<3> iflags;
1136 bits<5> mode;
1137 bit M;
1138
Johnny Chenb98e1602010-02-12 18:55:33 +00001139 let Inst{31-28} = 0b1111;
1140 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001141 let Inst{19-18} = imod;
1142 let Inst{17} = M; // Enabled if mode is set;
1143 let Inst{16} = 0;
1144 let Inst{8-6} = iflags;
1145 let Inst{5} = 0;
1146 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001147}
1148
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001149let M = 1 in
1150 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1151 "$imod\t$iflags, $mode">;
1152let mode = 0, M = 0 in
1153 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1154
1155let imod = 0, iflags = 0, M = 1 in
1156 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1157
Johnny Chenb92a23f2010-02-21 04:42:01 +00001158// Preload signals the memory system of possible future data/instruction access.
1159// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001160multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001161
Evan Chengdfed19f2010-11-03 06:34:55 +00001162 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001163 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001164 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001165 bits<4> Rt;
1166 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001167 let Inst{31-26} = 0b111101;
1168 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001169 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001170 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001171 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001172 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001173 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001174 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001175 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001176 }
1177
Evan Chengdfed19f2010-11-03 06:34:55 +00001178 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001179 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001180 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001181 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001182 let Inst{31-26} = 0b111101;
1183 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001184 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001185 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001186 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001187 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001188 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001189 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001190 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001191 }
1192}
1193
Evan Cheng416941d2010-11-04 05:19:35 +00001194defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1195defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1196defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001197
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001198def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1199 "setend\t$end",
1200 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001201 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001202 bits<1> end;
1203 let Inst{31-10} = 0b1111000100000001000000;
1204 let Inst{9} = end;
1205 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001206}
1207
Johnny Chenf4d81052010-02-12 22:53:19 +00001208def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001209 [/* For disassembly only; pattern left blank */]>,
1210 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001211 bits<4> opt;
1212 let Inst{27-4} = 0b001100100000111100001111;
1213 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001214}
1215
Johnny Chenba6e0332010-02-11 17:14:31 +00001216// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001217let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001218def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001219 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001220 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001221 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001222}
1223
Evan Cheng12c3a532008-11-06 17:48:05 +00001224// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001225let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001226def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1227 Size4Bytes, IIC_iALUr,
1228 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001229
Evan Cheng325474e2008-01-07 23:56:57 +00001230let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001231def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001232 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001233 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001234
Jim Grosbach53694262010-11-18 01:15:56 +00001235def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001236 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001237 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001238
Jim Grosbach53694262010-11-18 01:15:56 +00001239def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001240 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001241 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001242
Jim Grosbach53694262010-11-18 01:15:56 +00001243def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001244 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001245 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001246
Jim Grosbach53694262010-11-18 01:15:56 +00001247def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001248 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001249 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001250}
Chris Lattner13c63102008-01-06 05:55:01 +00001251let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001252def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001253 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001254
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001255def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001256 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1257 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001258
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001259def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001260 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001261}
Evan Cheng12c3a532008-11-06 17:48:05 +00001262} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001263
Evan Chenge07715c2009-06-23 05:25:29 +00001264
1265// LEApcrel - Load a pc-relative address into a register without offending the
1266// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001267let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001268// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001269// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1270// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001271def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001272 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001273 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001274 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001275 let Inst{27-25} = 0b001;
1276 let Inst{20} = 0;
1277 let Inst{19-16} = 0b1111;
1278 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001279 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001280}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001281def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1282 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001283
1284def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1285 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1286 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001287
Evan Chenga8e29892007-01-19 07:51:42 +00001288//===----------------------------------------------------------------------===//
1289// Control Flow Instructions.
1290//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001291
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1293 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001294 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001295 "bx", "\tlr", [(ARMretflag)]>,
1296 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001297 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001298 }
1299
1300 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001301 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001302 "mov", "\tpc, lr", [(ARMretflag)]>,
1303 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001304 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001305 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001306}
Rafael Espindola27185192006-09-29 21:20:16 +00001307
Bob Wilson04ea6e52009-10-28 00:37:03 +00001308// Indirect branches
1309let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001310 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001311 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001312 [(brind GPR:$dst)]>,
1313 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001314 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001315 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001316 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001317 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001318
1319 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001320 // FIXME: We would really like to define this as a vanilla ARMPat like:
1321 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1322 // With that, however, we can't set isBranch, isTerminator, etc..
1323 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1324 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1325 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001326}
1327
Evan Cheng1e0eab12010-11-29 22:43:27 +00001328// All calls clobber the non-callee saved registers. SP is marked as
1329// a use to prevent stack-pointer assignments that appear immediately
1330// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001331let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001332 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001333 // FIXME: Do we really need a non-predicated version? If so, it should
1334 // at least be a pseudo instruction expanding to the predicated version
1335 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001336 Defs = [R0, R1, R2, R3, R12, LR,
1337 D0, D1, D2, D3, D4, D5, D6, D7,
1338 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001339 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1340 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001341 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001342 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001343 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001344 Requires<[IsARM, IsNotDarwin]> {
1345 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001346 bits<24> func;
1347 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001348 }
Evan Cheng277f0742007-06-19 21:05:09 +00001349
Jason W Kim685c3502011-02-04 19:47:15 +00001350 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001351 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001352 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001353 Requires<[IsARM, IsNotDarwin]> {
1354 bits<24> func;
1355 let Inst{23-0} = func;
1356 }
Evan Cheng277f0742007-06-19 21:05:09 +00001357
Evan Chenga8e29892007-01-19 07:51:42 +00001358 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001359 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001360 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001361 [(ARMcall GPR:$func)]>,
1362 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001363 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001364 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001365 let Inst{3-0} = func;
1366 }
1367
1368 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1369 IIC_Br, "blx", "\t$func",
1370 [(ARMcall_pred GPR:$func)]>,
1371 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1372 bits<4> func;
1373 let Inst{27-4} = 0b000100101111111111110011;
1374 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001375 }
1376
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001377 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001378 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001379 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1380 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1381 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001382
1383 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001384 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1385 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1386 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001387}
1388
David Goodwin1a8f36e2009-08-12 18:31:53 +00001389let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001390 // On Darwin R9 is call-clobbered.
1391 // R7 is marked as a use to prevent frame-pointer assignments from being
1392 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001393 Defs = [R0, R1, R2, R3, R9, R12, LR,
1394 D0, D1, D2, D3, D4, D5, D6, D7,
1395 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001396 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1397 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001398 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1399 Size4Bytes, IIC_Br,
1400 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001401
Jim Grosbachf859a542011-03-12 00:45:26 +00001402 def BLr9_pred : ARMPseudoInst<(outs),
1403 (ins bltarget:$func, pred:$p, variable_ops),
1404 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001405 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001406 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001407
1408 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001409 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1410 Size4Bytes, IIC_Br,
1411 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001412
Jim Grosbachf859a542011-03-12 00:45:26 +00001413 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1414 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001415 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001416 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001417
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001418 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001419 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001420 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1421 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1422 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001423
1424 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001425 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1426 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1427 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001428}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001429
Dale Johannesen51e28e62010-06-03 21:09:53 +00001430// Tail calls.
1431
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001432// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001433let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1434 // Darwin versions.
1435 let Defs = [R0, R1, R2, R3, R9, R12,
1436 D0, D1, D2, D3, D4, D5, D6, D7,
1437 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1438 D27, D28, D29, D30, D31, PC],
1439 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001440 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1441 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001442
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001443 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1444 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001445
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001446 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1447 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001448 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001449
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001450 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1451 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001452 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001453
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001454 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1455 Size4Bytes, IIC_Br,
1456 []>, Requires<[IsARM, IsDarwin]>;
1457
1458 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1459 Size4Bytes, IIC_Br,
1460 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001461 }
1462
1463 // Non-Darwin versions (the difference is R9).
1464 let Defs = [R0, R1, R2, R3, R12,
1465 D0, D1, D2, D3, D4, D5, D6, D7,
1466 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1467 D27, D28, D29, D30, D31, PC],
1468 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001469 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1470 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001471
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001472 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1473 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001474
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001475 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1476 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001477 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001478
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001479 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1480 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001481 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001482
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001483 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1484 Size4Bytes, IIC_Br,
1485 []>, Requires<[IsARM, IsNotDarwin]>;
1486 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1487 Size4Bytes, IIC_Br,
1488 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 }
1490}
1491
David Goodwin1a8f36e2009-08-12 18:31:53 +00001492let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001493 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001494 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001495 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001496 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1497 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001498 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1499 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001500
Jim Grosbach2dc77682010-11-29 18:37:44 +00001501 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1502 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001503 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001504 SizeSpecial, IIC_Br,
1505 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001506 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1507 // into i12 and rs suffixed versions.
1508 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001509 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001510 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001511 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001512 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001513 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001514 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001515 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001516 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001517 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001518 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001519 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001520
Evan Chengc85e8322007-07-05 07:13:32 +00001521 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001522 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001523 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001524 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001525 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1526 bits<24> target;
1527 let Inst{23-0} = target;
1528 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001529}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001530
Johnny Chena1e76212010-02-13 02:51:09 +00001531// Branch and Exchange Jazelle -- for disassembly only
1532def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1533 [/* For disassembly only; pattern left blank */]> {
1534 let Inst{23-20} = 0b0010;
1535 //let Inst{19-8} = 0xfff;
1536 let Inst{7-4} = 0b0010;
1537}
1538
Johnny Chen0296f3e2010-02-16 21:59:54 +00001539// Secure Monitor Call is a system instruction -- for disassembly only
1540def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1541 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001542 bits<4> opt;
1543 let Inst{23-4} = 0b01100000000000000111;
1544 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001545}
1546
Johnny Chen64dfb782010-02-16 20:04:27 +00001547// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001548let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001549def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001550 [/* For disassembly only; pattern left blank */]> {
1551 bits<24> svc;
1552 let Inst{23-0} = svc;
1553}
Johnny Chen85d5a892010-02-10 18:02:25 +00001554}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001555def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001556
Johnny Chenfb566792010-02-17 21:39:10 +00001557// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001558let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001559def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1560 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001561 [/* For disassembly only; pattern left blank */]> {
1562 let Inst{31-28} = 0b1111;
1563 let Inst{22-20} = 0b110; // W = 1
1564}
1565
Jim Grosbache6913602010-11-03 01:01:43 +00001566def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1567 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001568 [/* For disassembly only; pattern left blank */]> {
1569 let Inst{31-28} = 0b1111;
1570 let Inst{22-20} = 0b100; // W = 0
1571}
1572
Johnny Chenfb566792010-02-17 21:39:10 +00001573// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001574def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1575 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001576 [/* For disassembly only; pattern left blank */]> {
1577 let Inst{31-28} = 0b1111;
1578 let Inst{22-20} = 0b011; // W = 1
1579}
1580
Jim Grosbache6913602010-11-03 01:01:43 +00001581def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1582 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001583 [/* For disassembly only; pattern left blank */]> {
1584 let Inst{31-28} = 0b1111;
1585 let Inst{22-20} = 0b001; // W = 0
1586}
Chris Lattner39ee0362010-10-31 19:10:56 +00001587} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001588
Evan Chenga8e29892007-01-19 07:51:42 +00001589//===----------------------------------------------------------------------===//
1590// Load / store Instructions.
1591//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001592
Evan Chenga8e29892007-01-19 07:51:42 +00001593// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001594
1595
Evan Cheng7e2fe912010-10-28 06:47:08 +00001596defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001597 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001598defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001599 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001600defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001601 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001602defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001603 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001604
Evan Chengfa775d02007-03-19 07:20:03 +00001605// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001606let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1607 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001608def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001609 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1610 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001611 bits<4> Rt;
1612 bits<17> addr;
1613 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1614 let Inst{19-16} = 0b1111;
1615 let Inst{15-12} = Rt;
1616 let Inst{11-0} = addr{11-0}; // imm12
1617}
Evan Chengfa775d02007-03-19 07:20:03 +00001618
Evan Chenga8e29892007-01-19 07:51:42 +00001619// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001620def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001621 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1622 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001623
Evan Chenga8e29892007-01-19 07:51:42 +00001624// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001625def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001626 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1627 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001628
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001629def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001630 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1631 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001632
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001633let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1634 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001635// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1636// how to represent that such that tblgen is happy and we don't
1637// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001638// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001639def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1640 (ins addrmode3:$addr), LdMiscFrm,
1641 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001642 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001643}
Rafael Espindolac391d162006-10-23 20:34:27 +00001644
Evan Chenga8e29892007-01-19 07:51:42 +00001645// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001646multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001647 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1648 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001649 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1650 // {17-14} Rn
1651 // {13} 1 == Rm, 0 == imm12
1652 // {12} isAdd
1653 // {11-0} imm12/Rm
1654 bits<18> addr;
1655 let Inst{25} = addr{13};
1656 let Inst{23} = addr{12};
1657 let Inst{19-16} = addr{17-14};
1658 let Inst{11-0} = addr{11-0};
1659 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001660 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001661 (ins GPR:$Rn, am2offset:$offset),
1662 IndexModePost, LdFrm, itin,
1663 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001664 // {13} 1 == Rm, 0 == imm12
1665 // {12} isAdd
1666 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001667 bits<14> offset;
1668 bits<4> Rn;
1669 let Inst{25} = offset{13};
1670 let Inst{23} = offset{12};
1671 let Inst{19-16} = Rn;
1672 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001673 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001674}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001675
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001676let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001677defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1678defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001679}
Rafael Espindola450856d2006-12-12 00:37:38 +00001680
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001681multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1682 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1683 (ins addrmode3:$addr), IndexModePre,
1684 LdMiscFrm, itin,
1685 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1686 bits<14> addr;
1687 let Inst{23} = addr{8}; // U bit
1688 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1689 let Inst{19-16} = addr{12-9}; // Rn
1690 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1691 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1692 }
1693 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1694 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1695 LdMiscFrm, itin,
1696 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001697 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001698 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001699 let Inst{23} = offset{8}; // U bit
1700 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001701 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001702 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1703 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001704 }
1705}
Rafael Espindola4e307642006-09-08 16:59:47 +00001706
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001707let mayLoad = 1, neverHasSideEffects = 1 in {
1708defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1709defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1710defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1711let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1712defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1713} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001714
Johnny Chenadb561d2010-02-18 03:27:42 +00001715// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001716let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001717def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1718 (ins GPR:$base, am2offset:$offset), IndexModePost,
1719 LdFrm, IIC_iLoad_ru,
1720 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001721 let Inst{21} = 1; // overwrite
1722}
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001723def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1724 (ins GPR:$base, am2offset:$offset), IndexModePost,
1725 LdFrm, IIC_iLoad_bh_ru,
1726 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001727 let Inst{21} = 1; // overwrite
1728}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001729def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1730 (ins GPR:$base, am3offset:$offset), IndexModePost,
1731 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001732 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1733 let Inst{21} = 1; // overwrite
1734}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001735def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1736 (ins GPR:$base, am3offset:$offset), IndexModePost,
1737 LdMiscFrm, IIC_iLoad_bh_ru,
1738 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001739 let Inst{21} = 1; // overwrite
1740}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001741def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1742 (ins GPR:$base, am3offset:$offset), IndexModePost,
1743 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001744 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001745 let Inst{21} = 1; // overwrite
1746}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001747}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001748
Evan Chenga8e29892007-01-19 07:51:42 +00001749// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001750
1751// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001752def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001753 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1754 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Evan Chenga8e29892007-01-19 07:51:42 +00001756// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001757let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1758 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001759def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001760 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001761 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001762
1763// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001764def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001765 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001766 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001767 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1768 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001769 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001770
Jim Grosbach953557f42010-11-19 21:35:06 +00001771def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001772 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001773 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001774 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1775 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001776 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001777
Jim Grosbacha1b41752010-11-19 22:06:57 +00001778def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1779 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1780 IndexModePre, StFrm, IIC_iStore_bh_ru,
1781 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1782 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1783 GPR:$Rn, am2offset:$offset))]>;
1784def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1785 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1786 IndexModePost, StFrm, IIC_iStore_bh_ru,
1787 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1788 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1789 GPR:$Rn, am2offset:$offset))]>;
1790
Jim Grosbach2dc77682010-11-29 18:37:44 +00001791def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1792 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1793 IndexModePre, StMiscFrm, IIC_iStore_ru,
1794 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1795 [(set GPR:$Rn_wb,
1796 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001797
Jim Grosbach2dc77682010-11-29 18:37:44 +00001798def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1799 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1800 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1801 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1802 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1803 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001804
Johnny Chen39a4bb32010-02-18 22:31:18 +00001805// For disassembly only
1806def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1807 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001808 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001809 "strd", "\t$src1, $src2, [$base, $offset]!",
1810 "$base = $base_wb", []>;
1811
1812// For disassembly only
1813def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1814 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001815 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001816 "strd", "\t$src1, $src2, [$base], $offset",
1817 "$base = $base_wb", []>;
1818
Johnny Chenad4df4c2010-03-01 19:22:00 +00001819// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001820
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001821def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1822 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Johnny Chen571f2902011-03-24 01:07:26 +00001823 IndexModePost, StFrm, IIC_iStore_ru,
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001824 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001825 [/* For disassembly only; pattern left blank */]> {
1826 let Inst{21} = 1; // overwrite
1827}
1828
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001829def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1830 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Johnny Chen571f2902011-03-24 01:07:26 +00001831 IndexModePost, StFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001832 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001833 [/* For disassembly only; pattern left blank */]> {
1834 let Inst{21} = 1; // overwrite
1835}
1836
Johnny Chenad4df4c2010-03-01 19:22:00 +00001837def STRHT: AI3sthpo<(outs GPR:$base_wb),
1838 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001839 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001840 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1841 [/* For disassembly only; pattern left blank */]> {
1842 let Inst{21} = 1; // overwrite
1843}
1844
Evan Chenga8e29892007-01-19 07:51:42 +00001845//===----------------------------------------------------------------------===//
1846// Load / store multiple Instructions.
1847//
1848
Bill Wendling6c470b82010-11-13 09:09:38 +00001849multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1850 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001851 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001852 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1853 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001854 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001855 let Inst{24-23} = 0b01; // Increment After
1856 let Inst{21} = 0; // No writeback
1857 let Inst{20} = L_bit;
1858 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001859 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001860 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1861 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001862 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001863 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001864 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001865 let Inst{20} = L_bit;
1866 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001867 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001868 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1869 IndexModeNone, f, itin,
1870 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1871 let Inst{24-23} = 0b00; // Decrement After
1872 let Inst{21} = 0; // No writeback
1873 let Inst{20} = L_bit;
1874 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001875 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001876 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1877 IndexModeUpd, f, itin_upd,
1878 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1879 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001880 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001881 let Inst{20} = L_bit;
1882 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001883 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001884 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1885 IndexModeNone, f, itin,
1886 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1887 let Inst{24-23} = 0b10; // Decrement Before
1888 let Inst{21} = 0; // No writeback
1889 let Inst{20} = L_bit;
1890 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001891 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001892 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1893 IndexModeUpd, f, itin_upd,
1894 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1895 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001896 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001897 let Inst{20} = L_bit;
1898 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001899 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001900 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1901 IndexModeNone, f, itin,
1902 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1903 let Inst{24-23} = 0b11; // Increment Before
1904 let Inst{21} = 0; // No writeback
1905 let Inst{20} = L_bit;
1906 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001907 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001908 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1909 IndexModeUpd, f, itin_upd,
1910 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1911 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001912 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001913 let Inst{20} = L_bit;
1914 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001915}
Bill Wendling6c470b82010-11-13 09:09:38 +00001916
Bill Wendlingc93989a2010-11-13 11:20:05 +00001917let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001918
1919let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1920defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1921
1922let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1923defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1924
1925} // neverHasSideEffects
1926
Bob Wilson0fef5842011-01-06 19:24:32 +00001927// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001928def : MnemonicAlias<"ldm", "ldmia">;
1929def : MnemonicAlias<"stm", "stmia">;
1930
1931// FIXME: remove when we have a way to marking a MI with these properties.
1932// FIXME: Should pc be an implicit operand like PICADD, etc?
1933let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1934 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001935def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1936 reglist:$regs, variable_ops),
1937 Size4Bytes, IIC_iLoad_mBr, []>,
1938 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001939
Evan Chenga8e29892007-01-19 07:51:42 +00001940//===----------------------------------------------------------------------===//
1941// Move Instructions.
1942//
1943
Evan Chengcd799b92009-06-12 20:46:18 +00001944let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001945def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1946 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1947 bits<4> Rd;
1948 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001949
Johnny Chen04301522009-11-07 00:54:36 +00001950 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001951 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001952 let Inst{3-0} = Rm;
1953 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001954}
1955
Dale Johannesen38d5f042010-06-15 22:24:08 +00001956// A version for the smaller set of tail call registers.
1957let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001958def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001959 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1960 bits<4> Rd;
1961 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001962
Dale Johannesen38d5f042010-06-15 22:24:08 +00001963 let Inst{11-4} = 0b00000000;
1964 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001965 let Inst{3-0} = Rm;
1966 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001967}
1968
Evan Chengf40deed2010-10-27 23:41:30 +00001969def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001970 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001971 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1972 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001973 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001974 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001975 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001976 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001977 let Inst{25} = 0;
1978}
Evan Chenga2515702007-03-19 07:09:02 +00001979
Evan Chengc4af4632010-11-17 20:13:28 +00001980let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001981def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1982 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001983 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001984 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001985 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001986 let Inst{15-12} = Rd;
1987 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001988 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001989}
1990
Evan Chengc4af4632010-11-17 20:13:28 +00001991let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001992def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001993 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001994 "movw", "\t$Rd, $imm",
1995 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001996 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001997 bits<4> Rd;
1998 bits<16> imm;
1999 let Inst{15-12} = Rd;
2000 let Inst{11-0} = imm{11-0};
2001 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002002 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002003 let Inst{25} = 1;
2004}
2005
Evan Cheng53519f02011-01-21 18:55:51 +00002006def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2007 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002008
2009let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002010def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002011 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002012 "movt", "\t$Rd, $imm",
2013 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002014 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002015 lo16AllZero:$imm))]>, UnaryDP,
2016 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002017 bits<4> Rd;
2018 bits<16> imm;
2019 let Inst{15-12} = Rd;
2020 let Inst{11-0} = imm{11-0};
2021 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002022 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002023 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002024}
Evan Cheng13ab0202007-07-10 18:08:01 +00002025
Evan Cheng53519f02011-01-21 18:55:51 +00002026def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2027 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002028
2029} // Constraints
2030
Evan Cheng20956592009-10-21 08:15:52 +00002031def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2032 Requires<[IsARM, HasV6T2]>;
2033
David Goodwinca01a8d2009-09-01 18:32:09 +00002034let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002035def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002036 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2037 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002038
2039// These aren't really mov instructions, but we have to define them this way
2040// due to flag operands.
2041
Evan Cheng071a2792007-09-11 19:55:27 +00002042let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002043def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002044 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2045 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002046def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002047 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2048 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002049}
Evan Chenga8e29892007-01-19 07:51:42 +00002050
Evan Chenga8e29892007-01-19 07:51:42 +00002051//===----------------------------------------------------------------------===//
2052// Extend Instructions.
2053//
2054
2055// Sign extenders
2056
Evan Cheng576a3962010-09-25 00:49:35 +00002057defm SXTB : AI_ext_rrot<0b01101010,
2058 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2059defm SXTH : AI_ext_rrot<0b01101011,
2060 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002061
Evan Cheng576a3962010-09-25 00:49:35 +00002062defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002063 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002064defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002065 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002066
Johnny Chen2ec5e492010-02-22 21:50:40 +00002067// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002068defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002069
2070// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002071defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002072
2073// Zero extenders
2074
2075let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002076defm UXTB : AI_ext_rrot<0b01101110,
2077 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2078defm UXTH : AI_ext_rrot<0b01101111,
2079 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2080defm UXTB16 : AI_ext_rrot<0b01101100,
2081 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002082
Jim Grosbach542f6422010-07-28 23:25:44 +00002083// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2084// The transformation should probably be done as a combiner action
2085// instead so we can include a check for masking back in the upper
2086// eight bits of the source into the lower eight bits of the result.
2087//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2088// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002089def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002090 (UXTB16r_rot GPR:$Src, 8)>;
2091
Evan Cheng576a3962010-09-25 00:49:35 +00002092defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002093 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002094defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002095 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002096}
2097
Evan Chenga8e29892007-01-19 07:51:42 +00002098// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002099// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002100defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002101
Evan Chenga8e29892007-01-19 07:51:42 +00002102
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002103def SBFX : I<(outs GPR:$Rd),
2104 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002105 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002106 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002107 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002108 bits<4> Rd;
2109 bits<4> Rn;
2110 bits<5> lsb;
2111 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002112 let Inst{27-21} = 0b0111101;
2113 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002114 let Inst{20-16} = width;
2115 let Inst{15-12} = Rd;
2116 let Inst{11-7} = lsb;
2117 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002118}
2119
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002120def UBFX : I<(outs GPR:$Rd),
2121 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002122 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002123 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002124 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002125 bits<4> Rd;
2126 bits<4> Rn;
2127 bits<5> lsb;
2128 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002129 let Inst{27-21} = 0b0111111;
2130 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002131 let Inst{20-16} = width;
2132 let Inst{15-12} = Rd;
2133 let Inst{11-7} = lsb;
2134 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002135}
2136
Evan Chenga8e29892007-01-19 07:51:42 +00002137//===----------------------------------------------------------------------===//
2138// Arithmetic Instructions.
2139//
2140
Jim Grosbach26421962008-10-14 20:36:24 +00002141defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002142 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002143 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002144defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002145 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002146 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002147
Evan Chengc85e8322007-07-05 07:13:32 +00002148// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002149defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002150 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002151 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2152defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002153 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002154 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002155
Evan Cheng62674222009-06-25 23:34:10 +00002156defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002157 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002158defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002159 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002160
2161// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002162defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002163 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002164defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002165 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002166
Jim Grosbach84760882010-10-15 18:42:41 +00002167def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2168 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2169 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2170 bits<4> Rd;
2171 bits<4> Rn;
2172 bits<12> imm;
2173 let Inst{25} = 1;
2174 let Inst{15-12} = Rd;
2175 let Inst{19-16} = Rn;
2176 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002177}
Evan Cheng13ab0202007-07-10 18:08:01 +00002178
Bob Wilsoncff71782010-08-05 18:23:43 +00002179// The reg/reg form is only defined for the disassembler; for codegen it is
2180// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002181def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2182 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002183 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002184 bits<4> Rd;
2185 bits<4> Rn;
2186 bits<4> Rm;
2187 let Inst{11-4} = 0b00000000;
2188 let Inst{25} = 0;
2189 let Inst{3-0} = Rm;
2190 let Inst{15-12} = Rd;
2191 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002192}
2193
Jim Grosbach84760882010-10-15 18:42:41 +00002194def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2195 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2196 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2197 bits<4> Rd;
2198 bits<4> Rn;
2199 bits<12> shift;
2200 let Inst{25} = 0;
2201 let Inst{11-0} = shift;
2202 let Inst{15-12} = Rd;
2203 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002204}
Evan Chengc85e8322007-07-05 07:13:32 +00002205
2206// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002207let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002208def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2209 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2210 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2211 bits<4> Rd;
2212 bits<4> Rn;
2213 bits<12> imm;
2214 let Inst{25} = 1;
2215 let Inst{20} = 1;
2216 let Inst{15-12} = Rd;
2217 let Inst{19-16} = Rn;
2218 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002219}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002220def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2221 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2222 [/* For disassembly only; pattern left blank */]> {
2223 bits<4> Rd;
2224 bits<4> Rn;
2225 bits<4> Rm;
2226 let Inst{11-4} = 0b00000000;
2227 let Inst{25} = 0;
2228 let Inst{20} = 1;
2229 let Inst{3-0} = Rm;
2230 let Inst{15-12} = Rd;
2231 let Inst{19-16} = Rn;
2232}
Jim Grosbach84760882010-10-15 18:42:41 +00002233def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2234 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2235 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2236 bits<4> Rd;
2237 bits<4> Rn;
2238 bits<12> shift;
2239 let Inst{25} = 0;
2240 let Inst{20} = 1;
2241 let Inst{11-0} = shift;
2242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002244}
Evan Cheng071a2792007-09-11 19:55:27 +00002245}
Evan Chengc85e8322007-07-05 07:13:32 +00002246
Evan Cheng62674222009-06-25 23:34:10 +00002247let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002248def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2249 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2250 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002251 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002252 bits<4> Rd;
2253 bits<4> Rn;
2254 bits<12> imm;
2255 let Inst{25} = 1;
2256 let Inst{15-12} = Rd;
2257 let Inst{19-16} = Rn;
2258 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002259}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002260// The reg/reg form is only defined for the disassembler; for codegen it is
2261// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002262def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2263 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002264 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002265 bits<4> Rd;
2266 bits<4> Rn;
2267 bits<4> Rm;
2268 let Inst{11-4} = 0b00000000;
2269 let Inst{25} = 0;
2270 let Inst{3-0} = Rm;
2271 let Inst{15-12} = Rd;
2272 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002273}
Jim Grosbach84760882010-10-15 18:42:41 +00002274def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2275 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2276 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002277 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002278 bits<4> Rd;
2279 bits<4> Rn;
2280 bits<12> shift;
2281 let Inst{25} = 0;
2282 let Inst{11-0} = shift;
2283 let Inst{15-12} = Rd;
2284 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002285}
Evan Cheng62674222009-06-25 23:34:10 +00002286}
2287
2288// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002289let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002290def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2291 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2292 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002293 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002294 bits<4> Rd;
2295 bits<4> Rn;
2296 bits<12> imm;
2297 let Inst{25} = 1;
2298 let Inst{20} = 1;
2299 let Inst{15-12} = Rd;
2300 let Inst{19-16} = Rn;
2301 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002302}
Jim Grosbach84760882010-10-15 18:42:41 +00002303def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2304 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2305 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002306 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002307 bits<4> Rd;
2308 bits<4> Rn;
2309 bits<12> shift;
2310 let Inst{25} = 0;
2311 let Inst{20} = 1;
2312 let Inst{11-0} = shift;
2313 let Inst{15-12} = Rd;
2314 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002315}
Evan Cheng071a2792007-09-11 19:55:27 +00002316}
Evan Cheng2c614c52007-06-06 10:17:05 +00002317
Evan Chenga8e29892007-01-19 07:51:42 +00002318// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002319// The assume-no-carry-in form uses the negation of the input since add/sub
2320// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2321// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2322// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002323def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2324 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002325def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2326 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2327// The with-carry-in form matches bitwise not instead of the negation.
2328// Effectively, the inverse interpretation of the carry flag already accounts
2329// for part of the negation.
2330def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2331 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002332
2333// Note: These are implemented in C++ code, because they have to generate
2334// ADD/SUBrs instructions, which use a complex pattern that a xform function
2335// cannot produce.
2336// (mul X, 2^n+1) -> (add (X << n), X)
2337// (mul X, 2^n-1) -> (rsb X, (X << n))
2338
Johnny Chen667d1272010-02-22 18:50:54 +00002339// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002340// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002341class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002342 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2343 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2344 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002345 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002346 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002347 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002348 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002349 let Inst{11-4} = op11_4;
2350 let Inst{19-16} = Rn;
2351 let Inst{15-12} = Rd;
2352 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002353}
2354
Johnny Chen667d1272010-02-22 18:50:54 +00002355// Saturating add/subtract -- for disassembly only
2356
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002357def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002358 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2359 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002360def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002361 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2362 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2363def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2364 "\t$Rd, $Rm, $Rn">;
2365def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2366 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002367
2368def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2369def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2370def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2371def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2372def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2373def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2374def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2375def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2376def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2377def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2378def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2379def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002380
2381// Signed/Unsigned add/subtract -- for disassembly only
2382
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002383def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2384def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2385def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2386def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2387def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2388def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2389def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2390def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2391def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2392def USAX : AAI<0b01100101, 0b11110101, "usax">;
2393def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2394def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002395
2396// Signed/Unsigned halving add/subtract -- for disassembly only
2397
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002398def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2399def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2400def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2401def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2402def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2403def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2404def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2405def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2406def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2407def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2408def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2409def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002410
Johnny Chenadc77332010-02-26 22:04:29 +00002411// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002412
Jim Grosbach70987fb2010-10-18 23:35:38 +00002413def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002414 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002415 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002416 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002417 bits<4> Rd;
2418 bits<4> Rn;
2419 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002420 let Inst{27-20} = 0b01111000;
2421 let Inst{15-12} = 0b1111;
2422 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002423 let Inst{19-16} = Rd;
2424 let Inst{11-8} = Rm;
2425 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002426}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002427def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002428 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002429 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002430 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002431 bits<4> Rd;
2432 bits<4> Rn;
2433 bits<4> Rm;
2434 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002435 let Inst{27-20} = 0b01111000;
2436 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002437 let Inst{19-16} = Rd;
2438 let Inst{15-12} = Ra;
2439 let Inst{11-8} = Rm;
2440 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002441}
2442
2443// Signed/Unsigned saturate -- for disassembly only
2444
Jim Grosbach70987fb2010-10-18 23:35:38 +00002445def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2446 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002447 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002448 bits<4> Rd;
2449 bits<5> sat_imm;
2450 bits<4> Rn;
2451 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002452 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002453 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002454 let Inst{20-16} = sat_imm;
2455 let Inst{15-12} = Rd;
2456 let Inst{11-7} = sh{7-3};
2457 let Inst{6} = sh{0};
2458 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002459}
2460
Jim Grosbach70987fb2010-10-18 23:35:38 +00002461def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2462 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002463 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002464 bits<4> Rd;
2465 bits<4> sat_imm;
2466 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002467 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002468 let Inst{11-4} = 0b11110011;
2469 let Inst{15-12} = Rd;
2470 let Inst{19-16} = sat_imm;
2471 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002472}
2473
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2475 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002476 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002477 bits<4> Rd;
2478 bits<5> sat_imm;
2479 bits<4> Rn;
2480 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002481 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002482 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002483 let Inst{15-12} = Rd;
2484 let Inst{11-7} = sh{7-3};
2485 let Inst{6} = sh{0};
2486 let Inst{20-16} = sat_imm;
2487 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002488}
2489
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2491 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002492 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002493 bits<4> Rd;
2494 bits<4> sat_imm;
2495 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002496 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002497 let Inst{11-4} = 0b11110011;
2498 let Inst{15-12} = Rd;
2499 let Inst{19-16} = sat_imm;
2500 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002501}
Evan Chenga8e29892007-01-19 07:51:42 +00002502
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002503def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2504def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002505
Evan Chenga8e29892007-01-19 07:51:42 +00002506//===----------------------------------------------------------------------===//
2507// Bitwise Instructions.
2508//
2509
Jim Grosbach26421962008-10-14 20:36:24 +00002510defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002511 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002512 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002513defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002514 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002515 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002516defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002517 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002518 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002519defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002520 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002521 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002522
Jim Grosbach3fea191052010-10-21 22:03:21 +00002523def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002524 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002525 "bfc", "\t$Rd, $imm", "$src = $Rd",
2526 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002527 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002528 bits<4> Rd;
2529 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002530 let Inst{27-21} = 0b0111110;
2531 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002532 let Inst{15-12} = Rd;
2533 let Inst{11-7} = imm{4-0}; // lsb
2534 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002535}
2536
Johnny Chenb2503c02010-02-17 06:31:48 +00002537// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002538def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002539 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002540 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2541 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002542 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002543 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002544 bits<4> Rd;
2545 bits<4> Rn;
2546 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002547 let Inst{27-21} = 0b0111110;
2548 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002549 let Inst{15-12} = Rd;
2550 let Inst{11-7} = imm{4-0}; // lsb
2551 let Inst{20-16} = imm{9-5}; // width
2552 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002553}
2554
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002555// GNU as only supports this form of bfi (w/ 4 arguments)
2556let isAsmParserOnly = 1 in
2557def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2558 lsb_pos_imm:$lsb, width_imm:$width),
2559 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2560 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2561 []>, Requires<[IsARM, HasV6T2]> {
2562 bits<4> Rd;
2563 bits<4> Rn;
2564 bits<5> lsb;
2565 bits<5> width;
2566 let Inst{27-21} = 0b0111110;
2567 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2568 let Inst{15-12} = Rd;
2569 let Inst{11-7} = lsb;
2570 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2571 let Inst{3-0} = Rn;
2572}
2573
Jim Grosbach36860462010-10-21 22:19:32 +00002574def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2575 "mvn", "\t$Rd, $Rm",
2576 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2577 bits<4> Rd;
2578 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002579 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002580 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002581 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002582 let Inst{15-12} = Rd;
2583 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002584}
Jim Grosbach36860462010-10-21 22:19:32 +00002585def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2586 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2587 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2588 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002589 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002590 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002591 let Inst{19-16} = 0b0000;
2592 let Inst{15-12} = Rd;
2593 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002594}
Evan Chengc4af4632010-11-17 20:13:28 +00002595let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002596def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2597 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2598 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2599 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002600 bits<12> imm;
2601 let Inst{25} = 1;
2602 let Inst{19-16} = 0b0000;
2603 let Inst{15-12} = Rd;
2604 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002605}
Evan Chenga8e29892007-01-19 07:51:42 +00002606
2607def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2608 (BICri GPR:$src, so_imm_not:$imm)>;
2609
2610//===----------------------------------------------------------------------===//
2611// Multiply Instructions.
2612//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002613class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2614 string opc, string asm, list<dag> pattern>
2615 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2616 bits<4> Rd;
2617 bits<4> Rm;
2618 bits<4> Rn;
2619 let Inst{19-16} = Rd;
2620 let Inst{11-8} = Rm;
2621 let Inst{3-0} = Rn;
2622}
2623class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2624 string opc, string asm, list<dag> pattern>
2625 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2626 bits<4> RdLo;
2627 bits<4> RdHi;
2628 bits<4> Rm;
2629 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002630 let Inst{19-16} = RdHi;
2631 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002632 let Inst{11-8} = Rm;
2633 let Inst{3-0} = Rn;
2634}
Evan Chenga8e29892007-01-19 07:51:42 +00002635
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002636let isCommutable = 1 in {
2637let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002638def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2639 pred:$p, cc_out:$s),
2640 Size4Bytes, IIC_iMUL32,
2641 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2642 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002643
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002644def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2645 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002646 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2647 Requires<[IsARM, HasV6]>;
2648}
Evan Chenga8e29892007-01-19 07:51:42 +00002649
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002650let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002651def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2652 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002653 Size4Bytes, IIC_iMAC32,
2654 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002655 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002656 bits<4> Ra;
2657 let Inst{15-12} = Ra;
2658}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002659def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2660 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002661 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2662 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002663 bits<4> Ra;
2664 let Inst{15-12} = Ra;
2665}
Evan Chenga8e29892007-01-19 07:51:42 +00002666
Jim Grosbach65711012010-11-19 22:22:37 +00002667def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2668 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2669 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002670 Requires<[IsARM, HasV6T2]> {
2671 bits<4> Rd;
2672 bits<4> Rm;
2673 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002674 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002675 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002676 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002677 let Inst{11-8} = Rm;
2678 let Inst{3-0} = Rn;
2679}
Evan Chengedcbada2009-07-06 22:05:45 +00002680
Evan Chenga8e29892007-01-19 07:51:42 +00002681// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002682
Evan Chengcd799b92009-06-12 20:46:18 +00002683let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002684let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002685let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002686def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002687 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002688 Size4Bytes, IIC_iMUL64, []>,
2689 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002690
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002691def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2692 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2693 Size4Bytes, IIC_iMUL64, []>,
2694 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002695}
2696
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002697def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2698 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002699 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2700 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002701
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002702def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2703 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002704 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2705 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002706}
Evan Chenga8e29892007-01-19 07:51:42 +00002707
2708// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002709let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002710def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002711 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002712 Size4Bytes, IIC_iMAC64, []>,
2713 Requires<[IsARM, NoV6]>;
2714def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002715 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002716 Size4Bytes, IIC_iMAC64, []>,
2717 Requires<[IsARM, NoV6]>;
2718def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002719 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002720 Size4Bytes, IIC_iMAC64, []>,
2721 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002722
2723}
2724
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002725def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2726 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002727 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2728 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002729def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2730 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002731 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2732 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002733
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002734def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2735 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2736 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2737 Requires<[IsARM, HasV6]> {
2738 bits<4> RdLo;
2739 bits<4> RdHi;
2740 bits<4> Rm;
2741 bits<4> Rn;
2742 let Inst{19-16} = RdLo;
2743 let Inst{15-12} = RdHi;
2744 let Inst{11-8} = Rm;
2745 let Inst{3-0} = Rn;
2746}
Evan Chengcd799b92009-06-12 20:46:18 +00002747} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002748
2749// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002750def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2751 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2752 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002753 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002754 let Inst{15-12} = 0b1111;
2755}
Evan Cheng13ab0202007-07-10 18:08:01 +00002756
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002757def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2758 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002759 [/* For disassembly only; pattern left blank */]>,
2760 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002761 let Inst{15-12} = 0b1111;
2762}
2763
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002764def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2765 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2766 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2767 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2768 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002769
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002770def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2771 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2772 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002773 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002774 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002775
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002776def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2777 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2778 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2779 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2780 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002781
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002782def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2783 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2784 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002785 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002786 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002787
Raul Herbster37fb5b12007-08-30 23:25:47 +00002788multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002789 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2790 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2791 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2792 (sext_inreg GPR:$Rm, i16)))]>,
2793 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002794
Jim Grosbach3870b752010-10-22 18:35:16 +00002795 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2796 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2797 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2798 (sra GPR:$Rm, (i32 16))))]>,
2799 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002800
Jim Grosbach3870b752010-10-22 18:35:16 +00002801 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2802 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2803 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2804 (sext_inreg GPR:$Rm, i16)))]>,
2805 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002806
Jim Grosbach3870b752010-10-22 18:35:16 +00002807 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2808 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2809 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2810 (sra GPR:$Rm, (i32 16))))]>,
2811 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002812
Jim Grosbach3870b752010-10-22 18:35:16 +00002813 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2814 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2815 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2816 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2817 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002818
Jim Grosbach3870b752010-10-22 18:35:16 +00002819 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2820 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2821 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2822 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2823 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002824}
2825
Raul Herbster37fb5b12007-08-30 23:25:47 +00002826
2827multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002828 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002829 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2830 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2831 [(set GPR:$Rd, (add GPR:$Ra,
2832 (opnode (sext_inreg GPR:$Rn, i16),
2833 (sext_inreg GPR:$Rm, i16))))]>,
2834 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002835
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002836 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002837 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2838 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2839 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2840 (sra GPR:$Rm, (i32 16)))))]>,
2841 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002842
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002843 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002844 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2845 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2846 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2847 (sext_inreg GPR:$Rm, i16))))]>,
2848 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002849
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002850 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002851 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2852 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2853 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2854 (sra GPR:$Rm, (i32 16)))))]>,
2855 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002856
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002857 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002858 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2859 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2860 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2861 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2862 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002863
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002864 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002865 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2866 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2867 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2868 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2869 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002870}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002871
Raul Herbster37fb5b12007-08-30 23:25:47 +00002872defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2873defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002874
Johnny Chen83498e52010-02-12 21:59:23 +00002875// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002876def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2877 (ins GPR:$Rn, GPR:$Rm),
2878 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002879 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002880 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002881
Jim Grosbach3870b752010-10-22 18:35:16 +00002882def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2883 (ins GPR:$Rn, GPR:$Rm),
2884 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002885 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002886 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002887
Jim Grosbach3870b752010-10-22 18:35:16 +00002888def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2889 (ins GPR:$Rn, GPR:$Rm),
2890 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002891 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002892 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002893
Jim Grosbach3870b752010-10-22 18:35:16 +00002894def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2895 (ins GPR:$Rn, GPR:$Rm),
2896 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002897 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002898 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002899
Johnny Chen667d1272010-02-22 18:50:54 +00002900// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002901class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2902 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002903 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002904 bits<4> Rn;
2905 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002906 let Inst{4} = 1;
2907 let Inst{5} = swap;
2908 let Inst{6} = sub;
2909 let Inst{7} = 0;
2910 let Inst{21-20} = 0b00;
2911 let Inst{22} = long;
2912 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002913 let Inst{11-8} = Rm;
2914 let Inst{3-0} = Rn;
2915}
2916class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2917 InstrItinClass itin, string opc, string asm>
2918 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2919 bits<4> Rd;
2920 let Inst{15-12} = 0b1111;
2921 let Inst{19-16} = Rd;
2922}
2923class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2924 InstrItinClass itin, string opc, string asm>
2925 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2926 bits<4> Ra;
2927 let Inst{15-12} = Ra;
2928}
2929class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2930 InstrItinClass itin, string opc, string asm>
2931 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2932 bits<4> RdLo;
2933 bits<4> RdHi;
2934 let Inst{19-16} = RdHi;
2935 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002936}
2937
2938multiclass AI_smld<bit sub, string opc> {
2939
Jim Grosbach385e1362010-10-22 19:15:30 +00002940 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2941 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002942
Jim Grosbach385e1362010-10-22 19:15:30 +00002943 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2944 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002945
Jim Grosbach385e1362010-10-22 19:15:30 +00002946 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2947 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2948 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002949
Jim Grosbach385e1362010-10-22 19:15:30 +00002950 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2951 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2952 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002953
2954}
2955
2956defm SMLA : AI_smld<0, "smla">;
2957defm SMLS : AI_smld<1, "smls">;
2958
Johnny Chen2ec5e492010-02-22 21:50:40 +00002959multiclass AI_sdml<bit sub, string opc> {
2960
Jim Grosbach385e1362010-10-22 19:15:30 +00002961 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2962 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2963 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2964 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002965}
2966
2967defm SMUA : AI_sdml<0, "smua">;
2968defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002969
Evan Chenga8e29892007-01-19 07:51:42 +00002970//===----------------------------------------------------------------------===//
2971// Misc. Arithmetic Instructions.
2972//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002973
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002974def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2975 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2976 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002977
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002978def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2979 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2980 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2981 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002982
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002983def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2984 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2985 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002986
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002987def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2988 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2989 [(set GPR:$Rd,
2990 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2991 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2992 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2993 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2994 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002995
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002996def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2997 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2998 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002999 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003000 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003001 (shl GPR:$Rm, (i32 8))), i16))]>,
3002 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003003
Evan Cheng3f30af32011-03-18 21:52:42 +00003004def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3005 (shl GPR:$Rm, (i32 8))), i16),
3006 (REVSH GPR:$Rm)>;
3007
3008// Need the AddedComplexity or else MOVs + REV would be chosen.
3009let AddedComplexity = 5 in
3010def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3011
Bob Wilsonf955f292010-08-17 17:23:19 +00003012def lsl_shift_imm : SDNodeXForm<imm, [{
3013 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3014 return CurDAG->getTargetConstant(Sh, MVT::i32);
3015}]>;
3016
3017def lsl_amt : PatLeaf<(i32 imm), [{
3018 return (N->getZExtValue() < 32);
3019}], lsl_shift_imm>;
3020
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003021def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3022 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3023 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3024 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3025 (and (shl GPR:$Rm, lsl_amt:$sh),
3026 0xFFFF0000)))]>,
3027 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003028
Evan Chenga8e29892007-01-19 07:51:42 +00003029// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003030def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3031 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3032def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3033 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003034
Bob Wilsonf955f292010-08-17 17:23:19 +00003035def asr_shift_imm : SDNodeXForm<imm, [{
3036 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3037 return CurDAG->getTargetConstant(Sh, MVT::i32);
3038}]>;
3039
3040def asr_amt : PatLeaf<(i32 imm), [{
3041 return (N->getZExtValue() <= 32);
3042}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003043
Bob Wilsondc66eda2010-08-16 22:26:55 +00003044// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3045// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003046def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3047 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3048 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3049 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3050 (and (sra GPR:$Rm, asr_amt:$sh),
3051 0xFFFF)))]>,
3052 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003053
Evan Chenga8e29892007-01-19 07:51:42 +00003054// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3055// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003056def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003057 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003058def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003059 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3060 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003061
Evan Chenga8e29892007-01-19 07:51:42 +00003062//===----------------------------------------------------------------------===//
3063// Comparison Instructions...
3064//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003065
Jim Grosbach26421962008-10-14 20:36:24 +00003066defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003067 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003068 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003069
Jim Grosbach97a884d2010-12-07 20:41:06 +00003070// ARMcmpZ can re-use the above instruction definitions.
3071def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3072 (CMPri GPR:$src, so_imm:$imm)>;
3073def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3074 (CMPrr GPR:$src, GPR:$rhs)>;
3075def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3076 (CMPrs GPR:$src, so_reg:$rhs)>;
3077
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003078// FIXME: We have to be careful when using the CMN instruction and comparison
3079// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003080// results:
3081//
3082// rsbs r1, r1, 0
3083// cmp r0, r1
3084// mov r0, #0
3085// it ls
3086// mov r0, #1
3087//
3088// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003089//
Bill Wendling6165e872010-08-26 18:33:51 +00003090// cmn r0, r1
3091// mov r0, #0
3092// it ls
3093// mov r0, #1
3094//
3095// However, the CMN gives the *opposite* result when r1 is 0. This is because
3096// the carry flag is set in the CMP case but not in the CMN case. In short, the
3097// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3098// value of r0 and the carry bit (because the "carry bit" parameter to
3099// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3100// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3101// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3102// parameter to AddWithCarry is defined as 0).
3103//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003104// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003105//
3106// x = 0
3107// ~x = 0xFFFF FFFF
3108// ~x + 1 = 0x1 0000 0000
3109// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3110//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003111// Therefore, we should disable CMN when comparing against zero, until we can
3112// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3113// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003114//
3115// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3116//
3117// This is related to <rdar://problem/7569620>.
3118//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003119//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3120// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003121
Evan Chenga8e29892007-01-19 07:51:42 +00003122// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003123defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003124 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003125 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003126defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003127 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003128 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003129
David Goodwinc0309b42009-06-29 15:33:01 +00003130defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003131 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003132 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003133
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003134//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3135// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003136
David Goodwinc0309b42009-06-29 15:33:01 +00003137def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003138 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003139
Evan Cheng218977b2010-07-13 19:27:42 +00003140// Pseudo i64 compares for some floating point compares.
3141let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3142 Defs = [CPSR] in {
3143def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003144 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003145 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003146 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3147
3148def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003149 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003150 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3151} // usesCustomInserter
3152
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003153
Evan Chenga8e29892007-01-19 07:51:42 +00003154// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003155// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003156// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003157let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003158def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3159 Size4Bytes, IIC_iCMOVr,
3160 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3161 RegConstraint<"$false = $Rd">;
3162def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3163 (ins GPR:$false, so_reg:$shift, pred:$p),
3164 Size4Bytes, IIC_iCMOVsr,
3165 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3166 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003167
Evan Chengc4af4632010-11-17 20:13:28 +00003168let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003169def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3170 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3171 Size4Bytes, IIC_iMOVi,
3172 []>,
3173 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003174
Evan Chengc4af4632010-11-17 20:13:28 +00003175let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003176def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3177 (ins GPR:$false, so_imm:$imm, pred:$p),
3178 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003179 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003180 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003181
Evan Cheng63f35442010-11-13 02:25:14 +00003182// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003183let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003184def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3185 (ins GPR:$false, i32imm:$src, pred:$p),
3186 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003187
Evan Chengc4af4632010-11-17 20:13:28 +00003188let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003189def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3190 (ins GPR:$false, so_imm:$imm, pred:$p),
3191 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003192 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003193 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003194} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003195
Jim Grosbach3728e962009-12-10 00:11:09 +00003196//===----------------------------------------------------------------------===//
3197// Atomic operations intrinsics
3198//
3199
Bob Wilsonf74a4292010-10-30 00:54:37 +00003200def memb_opt : Operand<i32> {
3201 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003202 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003203}
Jim Grosbach3728e962009-12-10 00:11:09 +00003204
Bob Wilsonf74a4292010-10-30 00:54:37 +00003205// memory barriers protect the atomic sequences
3206let hasSideEffects = 1 in {
3207def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3208 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3209 Requires<[IsARM, HasDB]> {
3210 bits<4> opt;
3211 let Inst{31-4} = 0xf57ff05;
3212 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003213}
Jim Grosbach3728e962009-12-10 00:11:09 +00003214}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003215
Bob Wilsonf74a4292010-10-30 00:54:37 +00003216def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3217 "dsb", "\t$opt",
3218 [/* For disassembly only; pattern left blank */]>,
3219 Requires<[IsARM, HasDB]> {
3220 bits<4> opt;
3221 let Inst{31-4} = 0xf57ff04;
3222 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003223}
3224
Johnny Chenfd6037d2010-02-18 00:19:08 +00003225// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003226def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3227 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003228 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003229 let Inst{3-0} = 0b1111;
3230}
3231
Jim Grosbach66869102009-12-11 18:52:41 +00003232let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003233 let Uses = [CPSR] in {
3234 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003236 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3237 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003239 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3240 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003241 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003242 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3243 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003244 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003245 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3246 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003248 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3249 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003251 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3252 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003254 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3255 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3258 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3261 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3273 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3276 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3279 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3282 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3288
3289 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003291 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3292 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003294 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3295 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003296 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003297 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3298
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003301 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3302 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003304 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3305 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003306 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003307 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3308}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003309}
3310
3311let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003312def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3313 "ldrexb", "\t$Rt, $addr", []>;
3314def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3315 "ldrexh", "\t$Rt, $addr", []>;
3316def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3317 "ldrex", "\t$Rt, $addr", []>;
3318def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3319 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003320}
3321
Jim Grosbach86875a22010-10-29 19:58:57 +00003322let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003323def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3324 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3325def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3326 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3327def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3328 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003329def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003330 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3331 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003332}
3333
Johnny Chenb9436272010-02-17 22:37:58 +00003334// Clear-Exclusive is for disassembly only.
3335def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3336 [/* For disassembly only; pattern left blank */]>,
3337 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003338 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003339}
3340
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003341// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3342let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003343def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3344 [/* For disassembly only; pattern left blank */]>;
3345def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3346 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003347}
3348
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003349//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003350// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003351//
3352
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003353def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3354 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3355 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3356 [/* For disassembly only; pattern left blank */]> {
3357 bits<4> opc1;
3358 bits<4> CRn;
3359 bits<4> CRd;
3360 bits<4> cop;
3361 bits<3> opc2;
3362 bits<4> CRm;
3363
3364 let Inst{3-0} = CRm;
3365 let Inst{4} = 0;
3366 let Inst{7-5} = opc2;
3367 let Inst{11-8} = cop;
3368 let Inst{15-12} = CRd;
3369 let Inst{19-16} = CRn;
3370 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003371}
3372
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003373def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3374 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3375 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003376 [/* For disassembly only; pattern left blank */]> {
3377 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003378 bits<4> opc1;
3379 bits<4> CRn;
3380 bits<4> CRd;
3381 bits<4> cop;
3382 bits<3> opc2;
3383 bits<4> CRm;
3384
3385 let Inst{3-0} = CRm;
3386 let Inst{4} = 0;
3387 let Inst{7-5} = opc2;
3388 let Inst{11-8} = cop;
3389 let Inst{15-12} = CRd;
3390 let Inst{19-16} = CRn;
3391 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003392}
3393
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003394class ACI<dag oops, dag iops, string opc, string asm>
3395 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
Johnny Chen64dfb782010-02-16 20:04:27 +00003396 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3397 let Inst{27-25} = 0b110;
3398}
3399
3400multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3401
3402 def _OFFSET : ACI<(outs),
3403 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3404 opc, "\tp$cop, cr$CRd, $addr"> {
3405 let Inst{31-28} = op31_28;
3406 let Inst{24} = 1; // P = 1
3407 let Inst{21} = 0; // W = 0
3408 let Inst{22} = 0; // D = 0
3409 let Inst{20} = load;
3410 }
3411
3412 def _PRE : ACI<(outs),
3413 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003414 opc, "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003415 let Inst{31-28} = op31_28;
3416 let Inst{24} = 1; // P = 1
3417 let Inst{21} = 1; // W = 1
3418 let Inst{22} = 0; // D = 0
3419 let Inst{20} = load;
3420 }
3421
3422 def _POST : ACI<(outs),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003423 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3424 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003425 let Inst{31-28} = op31_28;
3426 let Inst{24} = 0; // P = 0
3427 let Inst{21} = 1; // W = 1
3428 let Inst{22} = 0; // D = 0
3429 let Inst{20} = load;
3430 }
3431
3432 def _OPTION : ACI<(outs),
Johnny Chen9eda5692011-03-29 19:49:38 +00003433 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
3434 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003435 let Inst{31-28} = op31_28;
3436 let Inst{24} = 0; // P = 0
3437 let Inst{23} = 1; // U = 1
3438 let Inst{21} = 0; // W = 0
3439 let Inst{22} = 0; // D = 0
3440 let Inst{20} = load;
3441 }
3442
3443 def L_OFFSET : ACI<(outs),
3444 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003445 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003446 let Inst{31-28} = op31_28;
3447 let Inst{24} = 1; // P = 1
3448 let Inst{21} = 0; // W = 0
3449 let Inst{22} = 1; // D = 1
3450 let Inst{20} = load;
3451 }
3452
3453 def L_PRE : ACI<(outs),
3454 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003455 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003456 let Inst{31-28} = op31_28;
3457 let Inst{24} = 1; // P = 1
3458 let Inst{21} = 1; // W = 1
3459 let Inst{22} = 1; // D = 1
3460 let Inst{20} = load;
3461 }
3462
3463 def L_POST : ACI<(outs),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00003464 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3465 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003466 let Inst{31-28} = op31_28;
3467 let Inst{24} = 0; // P = 0
3468 let Inst{21} = 1; // W = 1
3469 let Inst{22} = 1; // D = 1
3470 let Inst{20} = load;
3471 }
3472
3473 def L_OPTION : ACI<(outs),
3474 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen9eda5692011-03-29 19:49:38 +00003475 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003476 let Inst{31-28} = op31_28;
3477 let Inst{24} = 0; // P = 0
3478 let Inst{23} = 1; // U = 1
3479 let Inst{21} = 0; // W = 0
3480 let Inst{22} = 1; // D = 1
3481 let Inst{20} = load;
3482 }
3483}
3484
3485defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3486defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3487defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3488defm STC2 : LdStCop<0b1111, 0, "stc2">;
3489
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003490//===----------------------------------------------------------------------===//
3491// Move between coprocessor and ARM core register -- for disassembly only
3492//
3493
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003494class MovRCopro<string opc, bit direction, dag oops, dag iops>
3495 : ABI<0b1110, oops, iops, NoItinerary, opc,
3496 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003497 [/* For disassembly only; pattern left blank */]> {
3498 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003499 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003500
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003501 bits<4> Rt;
3502 bits<4> cop;
3503 bits<3> opc1;
3504 bits<3> opc2;
3505 bits<4> CRm;
3506 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003507
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003508 let Inst{15-12} = Rt;
3509 let Inst{11-8} = cop;
3510 let Inst{23-21} = opc1;
3511 let Inst{7-5} = opc2;
3512 let Inst{3-0} = CRm;
3513 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003514}
3515
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003516def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3517 (outs), (ins p_imm:$cop, i32imm:$opc1,
3518 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3519 i32imm:$opc2)>;
3520def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3521 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3522 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003523
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003524class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3525 : ABXI<0b1110, oops, iops, NoItinerary,
3526 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003527 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003528 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003529 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003530 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003531
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003532 bits<4> Rt;
3533 bits<4> cop;
3534 bits<3> opc1;
3535 bits<3> opc2;
3536 bits<4> CRm;
3537 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003538
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003539 let Inst{15-12} = Rt;
3540 let Inst{11-8} = cop;
3541 let Inst{23-21} = opc1;
3542 let Inst{7-5} = opc2;
3543 let Inst{3-0} = CRm;
3544 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003545}
3546
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003547def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3548 (outs), (ins p_imm:$cop, i32imm:$opc1,
3549 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3550 i32imm:$opc2)>;
3551def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3552 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3553 c_imm:$CRn, c_imm:$CRm,
3554 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003555
3556class MovRRCopro<string opc, bit direction>
3557 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3558 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3559 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3560 [/* For disassembly only; pattern left blank */]> {
3561 let Inst{23-21} = 0b010;
3562 let Inst{20} = direction;
3563
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003564 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003565 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003566 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003567 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003568 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003569
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003570 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003571 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003572 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003573 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003574 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003575}
3576
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003577def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3578def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3579
3580class MovRRCopro2<string opc, bit direction>
3581 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3582 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3583 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3584 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003585 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003586 let Inst{23-21} = 0b010;
3587 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003588
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003589 bits<4> Rt;
3590 bits<4> Rt2;
3591 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003592 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003593 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003595 let Inst{15-12} = Rt;
3596 let Inst{19-16} = Rt2;
3597 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003598 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003599 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003600}
3601
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003602def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3603def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003604
Johnny Chenb98e1602010-02-12 18:55:33 +00003605//===----------------------------------------------------------------------===//
3606// Move between special register and ARM core register -- for disassembly only
3607//
3608
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003609// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003610def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003611 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003612 bits<4> Rd;
3613 let Inst{23-16} = 0b00001111;
3614 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003615 let Inst{7-4} = 0b0000;
3616}
3617
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003618def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003619 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003620 bits<4> Rd;
3621 let Inst{23-16} = 0b01001111;
3622 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003623 let Inst{7-4} = 0b0000;
3624}
3625
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003626// Move from ARM core register to Special Register
3627//
3628// No need to have both system and application versions, the encodings are the
3629// same and the assembly parser has no way to distinguish between them. The mask
3630// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3631// the mask with the fields to be accessed in the special register.
3632def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3633 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003634 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003635 bits<5> mask;
3636 bits<4> Rn;
3637
3638 let Inst{23} = 0;
3639 let Inst{22} = mask{4}; // R bit
3640 let Inst{21-20} = 0b10;
3641 let Inst{19-16} = mask{3-0};
3642 let Inst{15-12} = 0b1111;
3643 let Inst{11-4} = 0b00000000;
3644 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003645}
3646
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003647def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3648 "msr", "\t$mask, $a",
3649 [/* For disassembly only; pattern left blank */]> {
3650 bits<5> mask;
3651 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003652
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003653 let Inst{23} = 0;
3654 let Inst{22} = mask{4}; // R bit
3655 let Inst{21-20} = 0b10;
3656 let Inst{19-16} = mask{3-0};
3657 let Inst{15-12} = 0b1111;
3658 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003659}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003660
3661//===----------------------------------------------------------------------===//
3662// TLS Instructions
3663//
3664
3665// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003666// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003667// complete with fixup for the aeabi_read_tp function.
3668let isCall = 1,
3669 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3670 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3671 [(set R0, ARMthread_pointer)]>;
3672}
3673
3674//===----------------------------------------------------------------------===//
3675// SJLJ Exception handling intrinsics
3676// eh_sjlj_setjmp() is an instruction sequence to store the return
3677// address and save #0 in R0 for the non-longjmp case.
3678// Since by its nature we may be coming from some other function to get
3679// here, and we're using the stack frame for the containing function to
3680// save/restore registers, we can't keep anything live in regs across
3681// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3682// when we get here from a longjmp(). We force everthing out of registers
3683// except for our own input by listing the relevant registers in Defs. By
3684// doing so, we also cause the prologue/epilogue code to actively preserve
3685// all of the callee-saved resgisters, which is exactly what we want.
3686// A constant value is passed in $val, and we use the location as a scratch.
3687//
3688// These are pseudo-instructions and are lowered to individual MC-insts, so
3689// no encoding information is necessary.
3690let Defs =
3691 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3692 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3693 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3694 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3695 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3696 NoItinerary,
3697 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3698 Requires<[IsARM, HasVFP2]>;
3699}
3700
3701let Defs =
3702 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3703 hasSideEffects = 1, isBarrier = 1 in {
3704 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3705 NoItinerary,
3706 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3707 Requires<[IsARM, NoVFP]>;
3708}
3709
3710// FIXME: Non-Darwin version(s)
3711let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3712 Defs = [ R7, LR, SP ] in {
3713def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3714 NoItinerary,
3715 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3716 Requires<[IsARM, IsDarwin]>;
3717}
3718
3719// eh.sjlj.dispatchsetup pseudo-instruction.
3720// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3721// handled when the pseudo is expanded (which happens before any passes
3722// that need the instruction size).
3723let isBarrier = 1, hasSideEffects = 1 in
3724def Int_eh_sjlj_dispatchsetup :
3725 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3726 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3727 Requires<[IsDarwin]>;
3728
3729//===----------------------------------------------------------------------===//
3730// Non-Instruction Patterns
3731//
3732
3733// Large immediate handling.
3734
3735// 32-bit immediate using two piece so_imms or movw + movt.
3736// This is a single pseudo instruction, the benefit is that it can be remat'd
3737// as a single unit instead of having to handle reg inputs.
3738// FIXME: Remove this when we can do generalized remat.
3739let isReMaterializable = 1, isMoveImm = 1 in
3740def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3741 [(set GPR:$dst, (arm_i32imm:$src))]>,
3742 Requires<[IsARM]>;
3743
3744// Pseudo instruction that combines movw + movt + add pc (if PIC).
3745// It also makes it possible to rematerialize the instructions.
3746// FIXME: Remove this when we can do generalized remat and when machine licm
3747// can properly the instructions.
3748let isReMaterializable = 1 in {
3749def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3750 IIC_iMOVix2addpc,
3751 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3752 Requires<[IsARM, UseMovt]>;
3753
3754def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3755 IIC_iMOVix2,
3756 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3757 Requires<[IsARM, UseMovt]>;
3758
3759let AddedComplexity = 10 in
3760def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3761 IIC_iMOVix2ld,
3762 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3763 Requires<[IsARM, UseMovt]>;
3764} // isReMaterializable
3765
3766// ConstantPool, GlobalAddress, and JumpTable
3767def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3768 Requires<[IsARM, DontUseMovt]>;
3769def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3770def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3771 Requires<[IsARM, UseMovt]>;
3772def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3773 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3774
3775// TODO: add,sub,and, 3-instr forms?
3776
3777// Tail calls
3778def : ARMPat<(ARMtcret tcGPR:$dst),
3779 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3780
3781def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3782 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3783
3784def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3785 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3786
3787def : ARMPat<(ARMtcret tcGPR:$dst),
3788 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3789
3790def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3791 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3792
3793def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3794 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3795
3796// Direct calls
3797def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3798 Requires<[IsARM, IsNotDarwin]>;
3799def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3800 Requires<[IsARM, IsDarwin]>;
3801
3802// zextload i1 -> zextload i8
3803def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3804def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3805
3806// extload -> zextload
3807def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3808def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3809def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3810def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3811
3812def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3813
3814def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3815def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3816
3817// smul* and smla*
3818def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3819 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3820 (SMULBB GPR:$a, GPR:$b)>;
3821def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3822 (SMULBB GPR:$a, GPR:$b)>;
3823def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3824 (sra GPR:$b, (i32 16))),
3825 (SMULBT GPR:$a, GPR:$b)>;
3826def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3827 (SMULBT GPR:$a, GPR:$b)>;
3828def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3829 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3830 (SMULTB GPR:$a, GPR:$b)>;
3831def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3832 (SMULTB GPR:$a, GPR:$b)>;
3833def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3834 (i32 16)),
3835 (SMULWB GPR:$a, GPR:$b)>;
3836def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3837 (SMULWB GPR:$a, GPR:$b)>;
3838
3839def : ARMV5TEPat<(add GPR:$acc,
3840 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3841 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3842 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3843def : ARMV5TEPat<(add GPR:$acc,
3844 (mul sext_16_node:$a, sext_16_node:$b)),
3845 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3846def : ARMV5TEPat<(add GPR:$acc,
3847 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3848 (sra GPR:$b, (i32 16)))),
3849 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3850def : ARMV5TEPat<(add GPR:$acc,
3851 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3852 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3853def : ARMV5TEPat<(add GPR:$acc,
3854 (mul (sra GPR:$a, (i32 16)),
3855 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3856 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3857def : ARMV5TEPat<(add GPR:$acc,
3858 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3859 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3860def : ARMV5TEPat<(add GPR:$acc,
3861 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3862 (i32 16))),
3863 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3864def : ARMV5TEPat<(add GPR:$acc,
3865 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3866 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3867
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003868
3869// Pre-v7 uses MCR for synchronization barriers.
3870def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3871 Requires<[IsARM, HasV6]>;
3872
3873
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003874//===----------------------------------------------------------------------===//
3875// Thumb Support
3876//
3877
3878include "ARMInstrThumb.td"
3879
3880//===----------------------------------------------------------------------===//
3881// Thumb2 Support
3882//
3883
3884include "ARMInstrThumb2.td"
3885
3886//===----------------------------------------------------------------------===//
3887// Floating Point Support
3888//
3889
3890include "ARMInstrVFP.td"
3891
3892//===----------------------------------------------------------------------===//
3893// Advanced SIMD (NEON) Support
3894//
3895
3896include "ARMInstrNEON.td"
3897